blob: 61a0045bd5d82a39591baf82bbec88960ba633f5 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000097 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000098
99def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000100 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000101
102def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
103 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000104def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
105 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
Evan Cheng218977b2010-07-13 19:27:42 +0000107def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
108 [SDNPHasChain]>;
109
Evan Chenga8e29892007-01-19 07:51:42 +0000110def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000111 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000112
David Goodwinc0309b42009-06-29 15:33:01 +0000113def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000114 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000115
Evan Chenga8e29892007-01-19 07:51:42 +0000116def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
117
Chris Lattner036609b2010-12-23 18:28:41 +0000118def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
119def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000121
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000122def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000123def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
124 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000125def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000126 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
127def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
128 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
129
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000130
Evan Cheng11db0682010-08-11 06:22:01 +0000131def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
132 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000133def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000134 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000135def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000136 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000137
Evan Chengf609bb82010-01-19 00:44:15 +0000138def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
139
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000140def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000141 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000142
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000143
144def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
145
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000146//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000147// ARM Instruction Predicate Definitions.
148//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000149def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000150def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
151def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000152def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
153def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000154def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000158def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000159def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
160def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
161def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000162def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000163def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
164def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
165 AssemblerPredicate;
166def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
167 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000168def HasMP : Predicate<"Subtarget->hasMPExtension()">,
169 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000170def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000171def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000173def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000174def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
175def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
177def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000178
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000179// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000180def UseMovt : Predicate<"Subtarget->useMovt()">;
181def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000182def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000183
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000184//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000185// ARM Flag Definitions.
186
187class RegConstraint<string C> {
188 string Constraints = C;
189}
190
191//===----------------------------------------------------------------------===//
192// ARM specific transformation functions and pattern fragments.
193//
194
Evan Chenga8e29892007-01-19 07:51:42 +0000195// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
196// so_imm_neg def below.
197def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000199}]>;
200
201// so_imm_not_XFORM - Return a so_imm value packed into the format described for
202// so_imm_not def below.
203def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000205}]>;
206
Evan Chenga8e29892007-01-19 07:51:42 +0000207/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
208def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000210}]>;
211
212/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
213def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000214 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
Jim Grosbach64171712010-02-16 21:07:46 +0000217def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000219 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000221
Evan Chenga2515702007-03-19 07:09:02 +0000222def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000224 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000226
227// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
228def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000229 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000230}]>;
231
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000232/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000233def hi16 : SDNodeXForm<imm, [{
234 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
235}]>;
236
237def lo16AllZero : PatLeaf<(i32 imm), [{
238 // Returns true if all low 16-bits are 0.
239 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000240}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241
Jim Grosbach64171712010-02-16 21:07:46 +0000242/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000243/// [0.65535].
244def imm0_65535 : PatLeaf<(i32 imm), [{
245 return (uint32_t)N->getZExtValue() < 65536;
246}]>;
247
Evan Cheng37f25d92008-08-28 23:39:26 +0000248class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
249class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000250
Jim Grosbach0a145f32010-02-16 20:17:57 +0000251/// adde and sube predicates - True based on whether the carry flag output
252/// will be needed or not.
253def adde_dead_carry :
254 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
255 [{return !N->hasAnyUseOfValue(1);}]>;
256def sube_dead_carry :
257 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
258 [{return !N->hasAnyUseOfValue(1);}]>;
259def adde_live_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
261 [{return N->hasAnyUseOfValue(1);}]>;
262def sube_live_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
264 [{return N->hasAnyUseOfValue(1);}]>;
265
Evan Chengc4af4632010-11-17 20:13:28 +0000266// An 'and' node with a single use.
267def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
268 return N->hasOneUse();
269}]>;
270
271// An 'xor' node with a single use.
272def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
273 return N->hasOneUse();
274}]>;
275
Evan Cheng48575f62010-12-05 22:04:16 +0000276// An 'fmul' node with a single use.
277def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
278 return N->hasOneUse();
279}]>;
280
281// An 'fadd' node which checks for single non-hazardous use.
282def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
283 return hasNoVMLxHazardUse(N);
284}]>;
285
286// An 'fsub' node which checks for single non-hazardous use.
287def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
288 return hasNoVMLxHazardUse(N);
289}]>;
290
Evan Chenga8e29892007-01-19 07:51:42 +0000291//===----------------------------------------------------------------------===//
292// Operand Definitions.
293//
294
295// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000296// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000297def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000298 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000299}
Evan Chenga8e29892007-01-19 07:51:42 +0000300
Jason W Kim685c3502011-02-04 19:47:15 +0000301// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000302def uncondbrtarget : Operand<OtherVT> {
303 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
304}
305
Jason W Kim685c3502011-02-04 19:47:15 +0000306// Branch target for ARM. Handles conditional/unconditional
307def br_target : Operand<OtherVT> {
308 let EncoderMethod = "getARMBranchTargetOpValue";
309}
310
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000312// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000313def bltarget : Operand<i32> {
314 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000315 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000316}
317
Jason W Kim685c3502011-02-04 19:47:15 +0000318// Call target for ARM. Handles conditional/unconditional
319// FIXME: rename bl_target to t2_bltarget?
320def bl_target : Operand<i32> {
321 // Encoded the same as branch targets.
322 let EncoderMethod = "getARMBranchTargetOpValue";
323}
324
325
Evan Chenga8e29892007-01-19 07:51:42 +0000326// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000327def RegListAsmOperand : AsmOperandClass {
328 let Name = "RegList";
329 let SuperClasses = [];
330}
331
Bill Wendling0f630752010-11-17 04:32:08 +0000332def DPRRegListAsmOperand : AsmOperandClass {
333 let Name = "DPRRegList";
334 let SuperClasses = [];
335}
336
337def SPRRegListAsmOperand : AsmOperandClass {
338 let Name = "SPRRegList";
339 let SuperClasses = [];
340}
341
Bill Wendling04863d02010-11-13 10:40:19 +0000342def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000343 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000344 let ParserMatchClass = RegListAsmOperand;
345 let PrintMethod = "printRegisterList";
346}
347
Bill Wendling0f630752010-11-17 04:32:08 +0000348def dpr_reglist : Operand<i32> {
349 let EncoderMethod = "getRegisterListOpValue";
350 let ParserMatchClass = DPRRegListAsmOperand;
351 let PrintMethod = "printRegisterList";
352}
353
354def spr_reglist : Operand<i32> {
355 let EncoderMethod = "getRegisterListOpValue";
356 let ParserMatchClass = SPRRegListAsmOperand;
357 let PrintMethod = "printRegisterList";
358}
359
Evan Chenga8e29892007-01-19 07:51:42 +0000360// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
361def cpinst_operand : Operand<i32> {
362 let PrintMethod = "printCPInstOperand";
363}
364
Evan Chenga8e29892007-01-19 07:51:42 +0000365// Local PC labels.
366def pclabel : Operand<i32> {
367 let PrintMethod = "printPCLabel";
368}
369
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000370// ADR instruction labels.
371def adrlabel : Operand<i32> {
372 let EncoderMethod = "getAdrLabelOpValue";
373}
374
Owen Anderson498ec202010-10-27 22:49:00 +0000375def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000376 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000377}
378
Jim Grosbachb35ad412010-10-13 19:56:10 +0000379// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
380def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000381 int32_t v = (int32_t)N->getZExtValue();
382 return v == 8 || v == 16 || v == 24; }]> {
383 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000384}
385
Bob Wilson22f5dc72010-08-16 18:27:34 +0000386// shift_imm: An integer that encodes a shift amount and the type of shift
387// (currently either asr or lsl) using the same encoding used for the
388// immediates in so_reg operands.
389def shift_imm : Operand<i32> {
390 let PrintMethod = "printShiftImmOperand";
391}
392
Evan Chenga8e29892007-01-19 07:51:42 +0000393// shifter_operand operands: so_reg and so_imm.
394def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000395 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000396 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000397 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000398 let PrintMethod = "printSORegOperand";
399 let MIOperandInfo = (ops GPR, GPR, i32imm);
400}
Evan Chengf40deed2010-10-27 23:41:30 +0000401def shift_so_reg : Operand<i32>, // reg reg imm
402 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
403 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000404 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000405 let PrintMethod = "printSORegOperand";
406 let MIOperandInfo = (ops GPR, GPR, i32imm);
407}
Evan Chenga8e29892007-01-19 07:51:42 +0000408
409// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000410// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000411def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000412 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000413 let PrintMethod = "printSOImmOperand";
414}
415
Evan Chengc70d1842007-03-20 08:11:30 +0000416// Break so_imm's up into two pieces. This handles immediates with up to 16
417// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
418// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000419def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000420 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000421}]>;
422
423/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
424///
425def arm_i32imm : PatLeaf<(imm), [{
426 if (Subtarget->hasV6T2Ops())
427 return true;
428 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
429}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000430
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000431/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
432def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
433 return (int32_t)N->getZExtValue() < 32;
434}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000435
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000436/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
437def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
438 return (int32_t)N->getZExtValue() < 32;
439}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000440 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000441}
442
Evan Cheng75972122011-01-13 07:58:56 +0000443// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000444// The imm is split into imm{15-12}, imm{11-0}
445//
Evan Cheng75972122011-01-13 07:58:56 +0000446def i32imm_hilo16 : Operand<i32> {
447 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000448}
449
Evan Chenga9688c42010-12-11 04:11:38 +0000450/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
451/// e.g., 0xf000ffff
452def bf_inv_mask_imm : Operand<i32>,
453 PatLeaf<(imm), [{
454 return ARM::isBitFieldInvertedMask(N->getZExtValue());
455}] > {
456 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
457 let PrintMethod = "printBitfieldInvMaskImmOperand";
458}
459
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000460/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
461def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
462 return isInt<5>(N->getSExtValue());
463}]>;
464
465/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
466def width_imm : Operand<i32>, PatLeaf<(imm), [{
467 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
468}] > {
469 let EncoderMethod = "getMsbOpValue";
470}
471
Evan Chenga8e29892007-01-19 07:51:42 +0000472// Define ARM specific addressing modes.
473
Jim Grosbach3e556122010-10-26 22:37:02 +0000474
475// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000476//
Jim Grosbach3e556122010-10-26 22:37:02 +0000477def addrmode_imm12 : Operand<i32>,
478 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000479 // 12-bit immediate operand. Note that instructions using this encode
480 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
481 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000482
Chris Lattner2ac19022010-11-15 05:19:05 +0000483 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000484 let PrintMethod = "printAddrModeImm12Operand";
485 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000486}
Jim Grosbach3e556122010-10-26 22:37:02 +0000487// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000488//
Jim Grosbach3e556122010-10-26 22:37:02 +0000489def ldst_so_reg : Operand<i32>,
490 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000491 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000492 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000493 let PrintMethod = "printAddrMode2Operand";
494 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
495}
496
Jim Grosbach3e556122010-10-26 22:37:02 +0000497// addrmode2 := reg +/- imm12
498// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000499//
500def addrmode2 : Operand<i32>,
501 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000502 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000503 let PrintMethod = "printAddrMode2Operand";
504 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
505}
506
507def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000508 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
509 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000510 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000511 let PrintMethod = "printAddrMode2OffsetOperand";
512 let MIOperandInfo = (ops GPR, i32imm);
513}
514
515// addrmode3 := reg +/- reg
516// addrmode3 := reg +/- imm8
517//
518def addrmode3 : Operand<i32>,
519 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000520 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000521 let PrintMethod = "printAddrMode3Operand";
522 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
523}
524
525def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000526 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
527 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000528 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000529 let PrintMethod = "printAddrMode3OffsetOperand";
530 let MIOperandInfo = (ops GPR, i32imm);
531}
532
Jim Grosbache6913602010-11-03 01:01:43 +0000533// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000534//
Jim Grosbache6913602010-11-03 01:01:43 +0000535def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000536 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000537 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000538}
539
Bill Wendling59914872010-11-08 00:39:58 +0000540def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000541 let Name = "MemMode5";
542 let SuperClasses = [];
543}
544
Evan Chenga8e29892007-01-19 07:51:42 +0000545// addrmode5 := reg +/- imm8*4
546//
547def addrmode5 : Operand<i32>,
548 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
549 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000550 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000551 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000552 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000553}
554
Bob Wilson8b024a52009-07-01 23:16:05 +0000555// addrmode6 := reg with optional writeback
556//
557def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000558 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000559 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000560 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000561 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000562}
563
564def am6offset : Operand<i32> {
565 let PrintMethod = "printAddrMode6OffsetOperand";
566 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000567 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000568}
569
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000570// Special version of addrmode6 to handle alignment encoding for VLD-dup
571// instructions, specifically VLD4-dup.
572def addrmode6dup : Operand<i32>,
573 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
574 let PrintMethod = "printAddrMode6Operand";
575 let MIOperandInfo = (ops GPR:$addr, i32imm);
576 let EncoderMethod = "getAddrMode6DupAddressOpValue";
577}
578
Evan Chenga8e29892007-01-19 07:51:42 +0000579// addrmodepc := pc + reg
580//
581def addrmodepc : Operand<i32>,
582 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
583 let PrintMethod = "printAddrModePCOperand";
584 let MIOperandInfo = (ops GPR, i32imm);
585}
586
Bob Wilson4f38b382009-08-21 21:58:55 +0000587def nohash_imm : Operand<i32> {
588 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000589}
590
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000591def p_imm : Operand<i32> {
592 let PrintMethod = "printPImmediate";
593}
594
595def c_imm : Operand<i32> {
596 let PrintMethod = "printCImmediate";
597}
598
Evan Chenga8e29892007-01-19 07:51:42 +0000599//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000600
Evan Cheng37f25d92008-08-28 23:39:26 +0000601include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000602
603//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000604// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000605//
606
Evan Cheng3924f782008-08-29 07:36:24 +0000607/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000608/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000609multiclass AsI1_bin_irs<bits<4> opcod, string opc,
610 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
611 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000612 // The register-immediate version is re-materializable. This is useful
613 // in particular for taking the address of a local.
614 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000615 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
616 iii, opc, "\t$Rd, $Rn, $imm",
617 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
618 bits<4> Rd;
619 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000620 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000621 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000622 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000623 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000624 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000625 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000626 }
Jim Grosbach62547262010-10-11 18:51:51 +0000627 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
628 iir, opc, "\t$Rd, $Rn, $Rm",
629 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000630 bits<4> Rd;
631 bits<4> Rn;
632 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000633 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000634 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000635 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000636 let Inst{15-12} = Rd;
637 let Inst{11-4} = 0b00000000;
638 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000639 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000640 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
641 iis, opc, "\t$Rd, $Rn, $shift",
642 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000643 bits<4> Rd;
644 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000645 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000646 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000647 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000648 let Inst{15-12} = Rd;
649 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000650 }
Evan Chenga8e29892007-01-19 07:51:42 +0000651}
652
Evan Cheng1e249e32009-06-25 20:59:23 +0000653/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000654/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000655let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000656multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
657 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
658 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000659 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
660 iii, opc, "\t$Rd, $Rn, $imm",
661 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
662 bits<4> Rd;
663 bits<4> Rn;
664 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000665 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000666 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000667 let Inst{19-16} = Rn;
668 let Inst{15-12} = Rd;
669 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000670 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000671 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
672 iir, opc, "\t$Rd, $Rn, $Rm",
673 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
674 bits<4> Rd;
675 bits<4> Rn;
676 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000677 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000678 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000679 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000680 let Inst{19-16} = Rn;
681 let Inst{15-12} = Rd;
682 let Inst{11-4} = 0b00000000;
683 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000684 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000685 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
686 iis, opc, "\t$Rd, $Rn, $shift",
687 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
688 bits<4> Rd;
689 bits<4> Rn;
690 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000691 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000692 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000693 let Inst{19-16} = Rn;
694 let Inst{15-12} = Rd;
695 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000696 }
Evan Cheng071a2792007-09-11 19:55:27 +0000697}
Evan Chengc85e8322007-07-05 07:13:32 +0000698}
699
700/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000701/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000702/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000703let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000704multiclass AI1_cmp_irs<bits<4> opcod, string opc,
705 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
706 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000707 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
708 opc, "\t$Rn, $imm",
709 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000710 bits<4> Rn;
711 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000712 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000713 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000714 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000715 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000716 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000717 }
718 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
719 opc, "\t$Rn, $Rm",
720 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000721 bits<4> Rn;
722 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000723 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000724 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000725 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000726 let Inst{19-16} = Rn;
727 let Inst{15-12} = 0b0000;
728 let Inst{11-4} = 0b00000000;
729 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000730 }
731 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
732 opc, "\t$Rn, $shift",
733 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000734 bits<4> Rn;
735 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000736 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000737 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000738 let Inst{19-16} = Rn;
739 let Inst{15-12} = 0b0000;
740 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000741 }
Evan Cheng071a2792007-09-11 19:55:27 +0000742}
Evan Chenga8e29892007-01-19 07:51:42 +0000743}
744
Evan Cheng576a3962010-09-25 00:49:35 +0000745/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000746/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000747/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000748multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000749 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
750 IIC_iEXTr, opc, "\t$Rd, $Rm",
751 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000752 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000753 bits<4> Rd;
754 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000755 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000756 let Inst{15-12} = Rd;
757 let Inst{11-10} = 0b00;
758 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000759 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000760 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
761 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
762 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000763 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000764 bits<4> Rd;
765 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000766 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000767 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000768 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000769 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000770 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000771 }
Evan Chenga8e29892007-01-19 07:51:42 +0000772}
773
Evan Cheng576a3962010-09-25 00:49:35 +0000774multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000775 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
776 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000777 [/* For disassembly only; pattern left blank */]>,
778 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000779 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000780 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000781 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000782 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
783 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000784 [/* For disassembly only; pattern left blank */]>,
785 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000786 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000787 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000788 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000789 }
790}
791
Evan Cheng576a3962010-09-25 00:49:35 +0000792/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000793/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000794multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000795 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
796 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
797 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000798 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000799 bits<4> Rd;
800 bits<4> Rm;
801 bits<4> Rn;
802 let Inst{19-16} = Rn;
803 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000804 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000805 let Inst{9-4} = 0b000111;
806 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000807 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000808 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
809 rot_imm:$rot),
810 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
811 [(set GPR:$Rd, (opnode GPR:$Rn,
812 (rotr GPR:$Rm, rot_imm:$rot)))]>,
813 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000814 bits<4> Rd;
815 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000816 bits<4> Rn;
817 bits<2> rot;
818 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000819 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000820 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000821 let Inst{9-4} = 0b000111;
822 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000823 }
Evan Chenga8e29892007-01-19 07:51:42 +0000824}
825
Johnny Chen2ec5e492010-02-22 21:50:40 +0000826// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000827multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000828 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
829 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000830 [/* For disassembly only; pattern left blank */]>,
831 Requires<[IsARM, HasV6]> {
832 let Inst{11-10} = 0b00;
833 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000834 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
835 rot_imm:$rot),
836 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000837 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000838 Requires<[IsARM, HasV6]> {
839 bits<4> Rn;
840 bits<2> rot;
841 let Inst{19-16} = Rn;
842 let Inst{11-10} = rot;
843 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000844}
845
Evan Cheng62674222009-06-25 23:34:10 +0000846/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
847let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000848multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
849 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000850 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
851 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
852 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000853 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000854 bits<4> Rd;
855 bits<4> Rn;
856 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000857 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000858 let Inst{15-12} = Rd;
859 let Inst{19-16} = Rn;
860 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000861 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000862 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
863 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
864 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000865 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000866 bits<4> Rd;
867 bits<4> Rn;
868 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000869 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000870 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000871 let isCommutable = Commutable;
872 let Inst{3-0} = Rm;
873 let Inst{15-12} = Rd;
874 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000875 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000876 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
877 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
878 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000879 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000880 bits<4> Rd;
881 bits<4> Rn;
882 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000883 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000884 let Inst{11-0} = shift;
885 let Inst{15-12} = Rd;
886 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000887 }
Jim Grosbache5165492009-11-09 00:11:35 +0000888}
889// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000890let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000891multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
892 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000893 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
894 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
895 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000896 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000897 bits<4> Rd;
898 bits<4> Rn;
899 bits<12> imm;
900 let Inst{15-12} = Rd;
901 let Inst{19-16} = Rn;
902 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000903 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000904 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000905 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000906 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
907 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
908 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000909 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000910 bits<4> Rd;
911 bits<4> Rn;
912 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000913 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000914 let isCommutable = Commutable;
915 let Inst{3-0} = Rm;
916 let Inst{15-12} = Rd;
917 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000918 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000919 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000920 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000921 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
922 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
923 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000924 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000925 bits<4> Rd;
926 bits<4> Rn;
927 bits<12> shift;
928 let Inst{11-0} = shift;
929 let Inst{15-12} = Rd;
930 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000931 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000932 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000933 }
Evan Cheng071a2792007-09-11 19:55:27 +0000934}
Evan Chengc85e8322007-07-05 07:13:32 +0000935}
Jim Grosbache5165492009-11-09 00:11:35 +0000936}
Evan Chengc85e8322007-07-05 07:13:32 +0000937
Jim Grosbach3e556122010-10-26 22:37:02 +0000938let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000939multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000940 InstrItinClass iir, PatFrag opnode> {
941 // Note: We use the complex addrmode_imm12 rather than just an input
942 // GPR and a constrained immediate so that we can use this to match
943 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000944 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000945 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
946 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000947 bits<4> Rt;
948 bits<17> addr;
949 let Inst{23} = addr{12}; // U (add = ('U' == 1))
950 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000951 let Inst{15-12} = Rt;
952 let Inst{11-0} = addr{11-0}; // imm12
953 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000954 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000955 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
956 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000957 bits<4> Rt;
958 bits<17> shift;
959 let Inst{23} = shift{12}; // U (add = ('U' == 1))
960 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000961 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000962 let Inst{11-0} = shift{11-0};
963 }
964}
965}
966
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000967multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000968 InstrItinClass iir, PatFrag opnode> {
969 // Note: We use the complex addrmode_imm12 rather than just an input
970 // GPR and a constrained immediate so that we can use this to match
971 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000972 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000973 (ins GPR:$Rt, addrmode_imm12:$addr),
974 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
975 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
976 bits<4> Rt;
977 bits<17> addr;
978 let Inst{23} = addr{12}; // U (add = ('U' == 1))
979 let Inst{19-16} = addr{16-13}; // Rn
980 let Inst{15-12} = Rt;
981 let Inst{11-0} = addr{11-0}; // imm12
982 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000983 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000984 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
985 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
986 bits<4> Rt;
987 bits<17> shift;
988 let Inst{23} = shift{12}; // U (add = ('U' == 1))
989 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000990 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000991 let Inst{11-0} = shift{11-0};
992 }
993}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000994//===----------------------------------------------------------------------===//
995// Instructions
996//===----------------------------------------------------------------------===//
997
Evan Chenga8e29892007-01-19 07:51:42 +0000998//===----------------------------------------------------------------------===//
999// Miscellaneous Instructions.
1000//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001001
Evan Chenga8e29892007-01-19 07:51:42 +00001002/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1003/// the function. The first operand is the ID# for this instruction, the second
1004/// is the index into the MachineConstantPool that this is, the third is the
1005/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001006let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001007def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001008PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001009 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001010
Jim Grosbach4642ad32010-02-22 23:10:38 +00001011// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1012// from removing one half of the matched pairs. That breaks PEI, which assumes
1013// these will always be in pairs, and asserts if it finds otherwise. Better way?
1014let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001015def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001016PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001017 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001018
Jim Grosbach64171712010-02-16 21:07:46 +00001019def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001020PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001021 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001022}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001023
Johnny Chenf4d81052010-02-12 22:53:19 +00001024def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001025 [/* For disassembly only; pattern left blank */]>,
1026 Requires<[IsARM, HasV6T2]> {
1027 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001028 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001029 let Inst{7-0} = 0b00000000;
1030}
1031
Johnny Chenf4d81052010-02-12 22:53:19 +00001032def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1033 [/* For disassembly only; pattern left blank */]>,
1034 Requires<[IsARM, HasV6T2]> {
1035 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001036 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001037 let Inst{7-0} = 0b00000001;
1038}
1039
1040def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1041 [/* For disassembly only; pattern left blank */]>,
1042 Requires<[IsARM, HasV6T2]> {
1043 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001044 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001045 let Inst{7-0} = 0b00000010;
1046}
1047
1048def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1049 [/* For disassembly only; pattern left blank */]>,
1050 Requires<[IsARM, HasV6T2]> {
1051 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001052 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001053 let Inst{7-0} = 0b00000011;
1054}
1055
Johnny Chen2ec5e492010-02-22 21:50:40 +00001056def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1057 "\t$dst, $a, $b",
1058 [/* For disassembly only; pattern left blank */]>,
1059 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001060 bits<4> Rd;
1061 bits<4> Rn;
1062 bits<4> Rm;
1063 let Inst{3-0} = Rm;
1064 let Inst{15-12} = Rd;
1065 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001066 let Inst{27-20} = 0b01101000;
1067 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001068 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001069}
1070
Johnny Chenf4d81052010-02-12 22:53:19 +00001071def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1072 [/* For disassembly only; pattern left blank */]>,
1073 Requires<[IsARM, HasV6T2]> {
1074 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001075 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001076 let Inst{7-0} = 0b00000100;
1077}
1078
Johnny Chenc6f7b272010-02-11 18:12:29 +00001079// The i32imm operand $val can be used by a debugger to store more information
1080// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001081def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001082 [/* For disassembly only; pattern left blank */]>,
1083 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001084 bits<16> val;
1085 let Inst{3-0} = val{3-0};
1086 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001087 let Inst{27-20} = 0b00010010;
1088 let Inst{7-4} = 0b0111;
1089}
1090
Johnny Chenb98e1602010-02-12 18:55:33 +00001091// Change Processor State is a system instruction -- for disassembly only.
1092// The singleton $opt operand contains the following information:
1093// opt{4-0} = mode from Inst{4-0}
1094// opt{5} = changemode from Inst{17}
1095// opt{8-6} = AIF from Inst{8-6}
1096// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001097// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001098def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001099 [/* For disassembly only; pattern left blank */]>,
1100 Requires<[IsARM]> {
1101 let Inst{31-28} = 0b1111;
1102 let Inst{27-20} = 0b00010000;
1103 let Inst{16} = 0;
1104 let Inst{5} = 0;
1105}
1106
Johnny Chenb92a23f2010-02-21 04:42:01 +00001107// Preload signals the memory system of possible future data/instruction access.
1108// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001109multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001110
Evan Chengdfed19f2010-11-03 06:34:55 +00001111 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001112 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001113 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001114 bits<4> Rt;
1115 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001116 let Inst{31-26} = 0b111101;
1117 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001118 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001119 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001120 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001121 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001122 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001123 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001124 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001125 }
1126
Evan Chengdfed19f2010-11-03 06:34:55 +00001127 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001128 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001129 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001130 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001131 let Inst{31-26} = 0b111101;
1132 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001133 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001134 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001135 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001136 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001137 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001138 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001139 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001140 }
1141}
1142
Evan Cheng416941d2010-11-04 05:19:35 +00001143defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1144defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1145defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001146
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001147def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1148 "setend\t$end",
1149 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001150 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001151 bits<1> end;
1152 let Inst{31-10} = 0b1111000100000001000000;
1153 let Inst{9} = end;
1154 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001155}
1156
Johnny Chenf4d81052010-02-12 22:53:19 +00001157def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001158 [/* For disassembly only; pattern left blank */]>,
1159 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001160 bits<4> opt;
1161 let Inst{27-4} = 0b001100100000111100001111;
1162 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001163}
1164
Johnny Chenba6e0332010-02-11 17:14:31 +00001165// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001166let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001167def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001168 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001169 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001170 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001171}
1172
Evan Cheng12c3a532008-11-06 17:48:05 +00001173// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001174let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001175def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1176 Size4Bytes, IIC_iALUr,
1177 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001178
Evan Cheng325474e2008-01-07 23:56:57 +00001179let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001180def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001181 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001182 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001183
Jim Grosbach53694262010-11-18 01:15:56 +00001184def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001185 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001186 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001187
Jim Grosbach53694262010-11-18 01:15:56 +00001188def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001189 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001190 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001191
Jim Grosbach53694262010-11-18 01:15:56 +00001192def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001193 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001194 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001195
Jim Grosbach53694262010-11-18 01:15:56 +00001196def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001197 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001198 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001199}
Chris Lattner13c63102008-01-06 05:55:01 +00001200let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001201def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001202 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001203
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001204def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001205 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1206 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001207
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001208def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001209 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001210}
Evan Cheng12c3a532008-11-06 17:48:05 +00001211} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001212
Evan Chenge07715c2009-06-23 05:25:29 +00001213
1214// LEApcrel - Load a pc-relative address into a register without offending the
1215// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001216let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001217// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001218// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1219// know until then which form of the instruction will be used.
1220def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001221 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001222 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001223 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001224 let Inst{27-25} = 0b001;
1225 let Inst{20} = 0;
1226 let Inst{19-16} = 0b1111;
1227 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001228 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001229}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001230def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1231 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001232
1233def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1234 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1235 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001236
Evan Chenga8e29892007-01-19 07:51:42 +00001237//===----------------------------------------------------------------------===//
1238// Control Flow Instructions.
1239//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001240
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001241let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1242 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001243 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001244 "bx", "\tlr", [(ARMretflag)]>,
1245 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001246 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001247 }
1248
1249 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001250 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001251 "mov", "\tpc, lr", [(ARMretflag)]>,
1252 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001253 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001254 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001255}
Rafael Espindola27185192006-09-29 21:20:16 +00001256
Bob Wilson04ea6e52009-10-28 00:37:03 +00001257// Indirect branches
1258let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001259 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001260 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001261 [(brind GPR:$dst)]>,
1262 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001263 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001264 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001265 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001266 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001267
1268 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001269 // FIXME: We would really like to define this as a vanilla ARMPat like:
1270 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1271 // With that, however, we can't set isBranch, isTerminator, etc..
1272 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1273 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1274 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001275}
1276
Evan Cheng1e0eab12010-11-29 22:43:27 +00001277// All calls clobber the non-callee saved registers. SP is marked as
1278// a use to prevent stack-pointer assignments that appear immediately
1279// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001280let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001281 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001282 Defs = [R0, R1, R2, R3, R12, LR,
1283 D0, D1, D2, D3, D4, D5, D6, D7,
1284 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001285 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1286 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001287 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001288 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001289 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001290 Requires<[IsARM, IsNotDarwin]> {
1291 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001292 bits<24> func;
1293 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001294 }
Evan Cheng277f0742007-06-19 21:05:09 +00001295
Jason W Kim685c3502011-02-04 19:47:15 +00001296 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001297 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001298 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001299 Requires<[IsARM, IsNotDarwin]> {
1300 bits<24> func;
1301 let Inst{23-0} = func;
1302 }
Evan Cheng277f0742007-06-19 21:05:09 +00001303
Evan Chenga8e29892007-01-19 07:51:42 +00001304 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001305 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001306 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001307 [(ARMcall GPR:$func)]>,
1308 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001309 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001310 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001311 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001312 }
1313
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001314 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001315 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001316 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1317 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1318 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001319
1320 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001321 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1322 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1323 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001324}
1325
David Goodwin1a8f36e2009-08-12 18:31:53 +00001326let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001327 // On Darwin R9 is call-clobbered.
1328 // R7 is marked as a use to prevent frame-pointer assignments from being
1329 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001330 Defs = [R0, R1, R2, R3, R9, R12, LR,
1331 D0, D1, D2, D3, D4, D5, D6, D7,
1332 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001333 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1334 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001335 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001336 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001337 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1338 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001339 bits<24> func;
1340 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001341 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001342
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001343 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001344 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001345 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001346 Requires<[IsARM, IsDarwin]> {
1347 bits<24> func;
1348 let Inst{23-0} = func;
1349 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001350
1351 // ARMv5T and above
1352 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001353 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001354 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001355 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001356 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001357 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001358 }
1359
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001360 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001361 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001362 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1363 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1364 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001365
1366 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001367 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1368 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1369 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001370}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001371
Dale Johannesen51e28e62010-06-03 21:09:53 +00001372// Tail calls.
1373
Jim Grosbach832859d2010-10-13 22:09:34 +00001374// FIXME: These should probably be xformed into the non-TC versions of the
1375// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001376// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1377// Thumb should have its own version since the instruction is actually
1378// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001379let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1380 // Darwin versions.
1381 let Defs = [R0, R1, R2, R3, R9, R12,
1382 D0, D1, D2, D3, D4, D5, D6, D7,
1383 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1384 D27, D28, D29, D30, D31, PC],
1385 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001386 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1387 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001388
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001389 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1390 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001391
Evan Cheng6523d2f2010-06-19 00:11:54 +00001392 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001393 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001394 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001395
1396 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001397 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001398 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001399
Evan Cheng6523d2f2010-06-19 00:11:54 +00001400 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1401 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1402 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001403 bits<4> dst;
1404 let Inst{31-4} = 0b1110000100101111111111110001;
1405 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001406 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001407 }
1408
1409 // Non-Darwin versions (the difference is R9).
1410 let Defs = [R0, R1, R2, R3, R12,
1411 D0, D1, D2, D3, D4, D5, D6, D7,
1412 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1413 D27, D28, D29, D30, D31, PC],
1414 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001415 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1416 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001417
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001418 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1419 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001420
Evan Cheng6523d2f2010-06-19 00:11:54 +00001421 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1422 IIC_Br, "b\t$dst @ TAILCALL",
1423 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001424
Evan Cheng6523d2f2010-06-19 00:11:54 +00001425 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1426 IIC_Br, "b.w\t$dst @ TAILCALL",
1427 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001428
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001429 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001430 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1431 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001432 bits<4> dst;
1433 let Inst{31-4} = 0b1110000100101111111111110001;
1434 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001435 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001436 }
1437}
1438
David Goodwin1a8f36e2009-08-12 18:31:53 +00001439let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001440 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001441 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001442 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001443 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001444 "b\t$target", [(br bb:$target)]> {
1445 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001446 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001447 let Inst{23-0} = target;
1448 }
Evan Cheng44bec522007-05-15 01:29:07 +00001449
Jim Grosbach2dc77682010-11-29 18:37:44 +00001450 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1451 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001452 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001453 SizeSpecial, IIC_Br,
1454 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001455 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1456 // into i12 and rs suffixed versions.
1457 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001458 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001459 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001460 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001461 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001462 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001463 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001464 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001465 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001466 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001467 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001468 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001469
Evan Chengc85e8322007-07-05 07:13:32 +00001470 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001471 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001472 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001473 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001474 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1475 bits<24> target;
1476 let Inst{23-0} = target;
1477 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001478}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001479
Johnny Chena1e76212010-02-13 02:51:09 +00001480// Branch and Exchange Jazelle -- for disassembly only
1481def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1482 [/* For disassembly only; pattern left blank */]> {
1483 let Inst{23-20} = 0b0010;
1484 //let Inst{19-8} = 0xfff;
1485 let Inst{7-4} = 0b0010;
1486}
1487
Johnny Chen0296f3e2010-02-16 21:59:54 +00001488// Secure Monitor Call is a system instruction -- for disassembly only
1489def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1490 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001491 bits<4> opt;
1492 let Inst{23-4} = 0b01100000000000000111;
1493 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001494}
1495
Johnny Chen64dfb782010-02-16 20:04:27 +00001496// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001497let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001498def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001499 [/* For disassembly only; pattern left blank */]> {
1500 bits<24> svc;
1501 let Inst{23-0} = svc;
1502}
Johnny Chen85d5a892010-02-10 18:02:25 +00001503}
1504
Johnny Chenfb566792010-02-17 21:39:10 +00001505// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001506let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001507def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1508 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001509 [/* For disassembly only; pattern left blank */]> {
1510 let Inst{31-28} = 0b1111;
1511 let Inst{22-20} = 0b110; // W = 1
1512}
1513
Jim Grosbache6913602010-11-03 01:01:43 +00001514def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1515 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001516 [/* For disassembly only; pattern left blank */]> {
1517 let Inst{31-28} = 0b1111;
1518 let Inst{22-20} = 0b100; // W = 0
1519}
1520
Johnny Chenfb566792010-02-17 21:39:10 +00001521// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001522def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1523 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001524 [/* For disassembly only; pattern left blank */]> {
1525 let Inst{31-28} = 0b1111;
1526 let Inst{22-20} = 0b011; // W = 1
1527}
1528
Jim Grosbache6913602010-11-03 01:01:43 +00001529def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1530 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001531 [/* For disassembly only; pattern left blank */]> {
1532 let Inst{31-28} = 0b1111;
1533 let Inst{22-20} = 0b001; // W = 0
1534}
Chris Lattner39ee0362010-10-31 19:10:56 +00001535} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001536
Evan Chenga8e29892007-01-19 07:51:42 +00001537//===----------------------------------------------------------------------===//
1538// Load / store Instructions.
1539//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001540
Evan Chenga8e29892007-01-19 07:51:42 +00001541// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001542
1543
Evan Cheng7e2fe912010-10-28 06:47:08 +00001544defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001545 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001546defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001547 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001548defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001549 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001550defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001551 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001552
Evan Chengfa775d02007-03-19 07:20:03 +00001553// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001554let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1555 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001556def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001557 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1558 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001559 bits<4> Rt;
1560 bits<17> addr;
1561 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1562 let Inst{19-16} = 0b1111;
1563 let Inst{15-12} = Rt;
1564 let Inst{11-0} = addr{11-0}; // imm12
1565}
Evan Chengfa775d02007-03-19 07:20:03 +00001566
Evan Chenga8e29892007-01-19 07:51:42 +00001567// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001568def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001569 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1570 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001571
Evan Chenga8e29892007-01-19 07:51:42 +00001572// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001573def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001574 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1575 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001576
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001577def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001578 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1579 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001580
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001581let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1582 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001583// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1584// how to represent that such that tblgen is happy and we don't
1585// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001586// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001587def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1588 (ins addrmode3:$addr), LdMiscFrm,
1589 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001590 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001591}
Rafael Espindolac391d162006-10-23 20:34:27 +00001592
Evan Chenga8e29892007-01-19 07:51:42 +00001593// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001594multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001595 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1596 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001597 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1598 // {17-14} Rn
1599 // {13} 1 == Rm, 0 == imm12
1600 // {12} isAdd
1601 // {11-0} imm12/Rm
1602 bits<18> addr;
1603 let Inst{25} = addr{13};
1604 let Inst{23} = addr{12};
1605 let Inst{19-16} = addr{17-14};
1606 let Inst{11-0} = addr{11-0};
1607 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001608 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1609 (ins GPR:$Rn, am2offset:$offset),
1610 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001611 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1612 // {13} 1 == Rm, 0 == imm12
1613 // {12} isAdd
1614 // {11-0} imm12/Rm
1615 bits<14> offset;
1616 bits<4> Rn;
1617 let Inst{25} = offset{13};
1618 let Inst{23} = offset{12};
1619 let Inst{19-16} = Rn;
1620 let Inst{11-0} = offset{11-0};
1621 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001622}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001623
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001624let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001625defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1626defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001627}
Rafael Espindola450856d2006-12-12 00:37:38 +00001628
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001629multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1630 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1631 (ins addrmode3:$addr), IndexModePre,
1632 LdMiscFrm, itin,
1633 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1634 bits<14> addr;
1635 let Inst{23} = addr{8}; // U bit
1636 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1637 let Inst{19-16} = addr{12-9}; // Rn
1638 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1639 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1640 }
1641 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1642 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1643 LdMiscFrm, itin,
1644 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001645 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001646 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001647 let Inst{23} = offset{8}; // U bit
1648 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001649 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001650 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1651 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001652 }
1653}
Rafael Espindola4e307642006-09-08 16:59:47 +00001654
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001655let mayLoad = 1, neverHasSideEffects = 1 in {
1656defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1657defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1658defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1659let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1660defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1661} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001662
Johnny Chenadb561d2010-02-18 03:27:42 +00001663// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001664let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001665def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1666 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1667 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001668 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1669 let Inst{21} = 1; // overwrite
1670}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001671def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001672 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001673 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001674 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1675 let Inst{21} = 1; // overwrite
1676}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001677def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1678 (ins GPR:$base, am3offset:$offset), IndexModePost,
1679 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001680 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1681 let Inst{21} = 1; // overwrite
1682}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001683def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1684 (ins GPR:$base, am3offset:$offset), IndexModePost,
1685 LdMiscFrm, IIC_iLoad_bh_ru,
1686 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001687 let Inst{21} = 1; // overwrite
1688}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001689def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1690 (ins GPR:$base, am3offset:$offset), IndexModePost,
1691 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001692 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001693 let Inst{21} = 1; // overwrite
1694}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001695}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001696
Evan Chenga8e29892007-01-19 07:51:42 +00001697// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001698
1699// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001700def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001701 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1702 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001703
Evan Chenga8e29892007-01-19 07:51:42 +00001704// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001705let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1706 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001707def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001708 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001709 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001710
1711// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001712def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001713 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001714 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001715 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1716 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001717 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001718
Jim Grosbach953557f42010-11-19 21:35:06 +00001719def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001720 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001721 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001722 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1723 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001724 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001725
Jim Grosbacha1b41752010-11-19 22:06:57 +00001726def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1727 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1728 IndexModePre, StFrm, IIC_iStore_bh_ru,
1729 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1730 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1731 GPR:$Rn, am2offset:$offset))]>;
1732def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1733 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1734 IndexModePost, StFrm, IIC_iStore_bh_ru,
1735 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1736 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1737 GPR:$Rn, am2offset:$offset))]>;
1738
Jim Grosbach2dc77682010-11-29 18:37:44 +00001739def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1740 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1741 IndexModePre, StMiscFrm, IIC_iStore_ru,
1742 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1743 [(set GPR:$Rn_wb,
1744 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001745
Jim Grosbach2dc77682010-11-29 18:37:44 +00001746def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1747 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1748 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1749 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1750 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1751 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001752
Johnny Chen39a4bb32010-02-18 22:31:18 +00001753// For disassembly only
1754def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1755 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001756 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001757 "strd", "\t$src1, $src2, [$base, $offset]!",
1758 "$base = $base_wb", []>;
1759
1760// For disassembly only
1761def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1762 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001763 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001764 "strd", "\t$src1, $src2, [$base], $offset",
1765 "$base = $base_wb", []>;
1766
Johnny Chenad4df4c2010-03-01 19:22:00 +00001767// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001768
Jim Grosbach953557f42010-11-19 21:35:06 +00001769def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1770 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001771 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001772 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001773 [/* For disassembly only; pattern left blank */]> {
1774 let Inst{21} = 1; // overwrite
1775}
1776
Jim Grosbach953557f42010-11-19 21:35:06 +00001777def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1778 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001779 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001780 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001781 [/* For disassembly only; pattern left blank */]> {
1782 let Inst{21} = 1; // overwrite
1783}
1784
Johnny Chenad4df4c2010-03-01 19:22:00 +00001785def STRHT: AI3sthpo<(outs GPR:$base_wb),
1786 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001787 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001788 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1789 [/* For disassembly only; pattern left blank */]> {
1790 let Inst{21} = 1; // overwrite
1791}
1792
Evan Chenga8e29892007-01-19 07:51:42 +00001793//===----------------------------------------------------------------------===//
1794// Load / store multiple Instructions.
1795//
1796
Bill Wendling6c470b82010-11-13 09:09:38 +00001797multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1798 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001799 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001800 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1801 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001802 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001803 let Inst{24-23} = 0b01; // Increment After
1804 let Inst{21} = 0; // No writeback
1805 let Inst{20} = L_bit;
1806 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001807 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001808 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1809 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001810 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001811 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001812 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001813 let Inst{20} = L_bit;
1814 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001815 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001816 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1817 IndexModeNone, f, itin,
1818 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1819 let Inst{24-23} = 0b00; // Decrement After
1820 let Inst{21} = 0; // No writeback
1821 let Inst{20} = L_bit;
1822 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001823 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001824 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1825 IndexModeUpd, f, itin_upd,
1826 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1827 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001828 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001829 let Inst{20} = L_bit;
1830 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001831 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001832 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1833 IndexModeNone, f, itin,
1834 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1835 let Inst{24-23} = 0b10; // Decrement Before
1836 let Inst{21} = 0; // No writeback
1837 let Inst{20} = L_bit;
1838 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001839 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001840 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1841 IndexModeUpd, f, itin_upd,
1842 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1843 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001844 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001845 let Inst{20} = L_bit;
1846 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001847 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001848 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1849 IndexModeNone, f, itin,
1850 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1851 let Inst{24-23} = 0b11; // Increment Before
1852 let Inst{21} = 0; // No writeback
1853 let Inst{20} = L_bit;
1854 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001855 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001856 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1857 IndexModeUpd, f, itin_upd,
1858 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1859 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001860 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001861 let Inst{20} = L_bit;
1862 }
1863}
1864
Bill Wendlingc93989a2010-11-13 11:20:05 +00001865let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001866
1867let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1868defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1869
1870let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1871defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1872
1873} // neverHasSideEffects
1874
Bob Wilson0fef5842011-01-06 19:24:32 +00001875// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001876def : MnemonicAlias<"ldm", "ldmia">;
1877def : MnemonicAlias<"stm", "stmia">;
1878
1879// FIXME: remove when we have a way to marking a MI with these properties.
1880// FIXME: Should pc be an implicit operand like PICADD, etc?
1881let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1882 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001883// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001884def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001885 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001886 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001887 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001888 "$Rn = $wb", []> {
1889 let Inst{24-23} = 0b01; // Increment After
1890 let Inst{21} = 1; // Writeback
1891 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001892}
Evan Chenga8e29892007-01-19 07:51:42 +00001893
Evan Chenga8e29892007-01-19 07:51:42 +00001894//===----------------------------------------------------------------------===//
1895// Move Instructions.
1896//
1897
Evan Chengcd799b92009-06-12 20:46:18 +00001898let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001899def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1900 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1901 bits<4> Rd;
1902 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001903
Johnny Chen04301522009-11-07 00:54:36 +00001904 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001905 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001906 let Inst{3-0} = Rm;
1907 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001908}
1909
Dale Johannesen38d5f042010-06-15 22:24:08 +00001910// A version for the smaller set of tail call registers.
1911let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001912def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001913 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1914 bits<4> Rd;
1915 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001916
Dale Johannesen38d5f042010-06-15 22:24:08 +00001917 let Inst{11-4} = 0b00000000;
1918 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001919 let Inst{3-0} = Rm;
1920 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001921}
1922
Evan Chengf40deed2010-10-27 23:41:30 +00001923def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001924 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001925 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1926 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001927 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001928 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001929 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001930 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001931 let Inst{25} = 0;
1932}
Evan Chenga2515702007-03-19 07:09:02 +00001933
Evan Chengc4af4632010-11-17 20:13:28 +00001934let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001935def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1936 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001937 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001938 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001939 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001940 let Inst{15-12} = Rd;
1941 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001942 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001943}
1944
Evan Chengc4af4632010-11-17 20:13:28 +00001945let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001946def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001947 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001948 "movw", "\t$Rd, $imm",
1949 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001950 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001951 bits<4> Rd;
1952 bits<16> imm;
1953 let Inst{15-12} = Rd;
1954 let Inst{11-0} = imm{11-0};
1955 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001956 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001957 let Inst{25} = 1;
1958}
1959
Evan Cheng53519f02011-01-21 18:55:51 +00001960def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
1961 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001962
1963let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001964def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001965 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001966 "movt", "\t$Rd, $imm",
1967 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001968 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001969 lo16AllZero:$imm))]>, UnaryDP,
1970 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001971 bits<4> Rd;
1972 bits<16> imm;
1973 let Inst{15-12} = Rd;
1974 let Inst{11-0} = imm{11-0};
1975 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001976 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001977 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001978}
Evan Cheng13ab0202007-07-10 18:08:01 +00001979
Evan Cheng53519f02011-01-21 18:55:51 +00001980def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
1981 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001982
1983} // Constraints
1984
Evan Cheng20956592009-10-21 08:15:52 +00001985def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1986 Requires<[IsARM, HasV6T2]>;
1987
David Goodwinca01a8d2009-09-01 18:32:09 +00001988let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001989def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001990 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1991 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001992
1993// These aren't really mov instructions, but we have to define them this way
1994// due to flag operands.
1995
Evan Cheng071a2792007-09-11 19:55:27 +00001996let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00001997def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001998 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1999 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002000def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002001 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2002 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002003}
Evan Chenga8e29892007-01-19 07:51:42 +00002004
Evan Chenga8e29892007-01-19 07:51:42 +00002005//===----------------------------------------------------------------------===//
2006// Extend Instructions.
2007//
2008
2009// Sign extenders
2010
Evan Cheng576a3962010-09-25 00:49:35 +00002011defm SXTB : AI_ext_rrot<0b01101010,
2012 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2013defm SXTH : AI_ext_rrot<0b01101011,
2014 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002015
Evan Cheng576a3962010-09-25 00:49:35 +00002016defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002017 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002018defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002019 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002020
Johnny Chen2ec5e492010-02-22 21:50:40 +00002021// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002022defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002023
2024// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002025defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002026
2027// Zero extenders
2028
2029let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002030defm UXTB : AI_ext_rrot<0b01101110,
2031 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2032defm UXTH : AI_ext_rrot<0b01101111,
2033 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2034defm UXTB16 : AI_ext_rrot<0b01101100,
2035 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002036
Jim Grosbach542f6422010-07-28 23:25:44 +00002037// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2038// The transformation should probably be done as a combiner action
2039// instead so we can include a check for masking back in the upper
2040// eight bits of the source into the lower eight bits of the result.
2041//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2042// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002043def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002044 (UXTB16r_rot GPR:$Src, 8)>;
2045
Evan Cheng576a3962010-09-25 00:49:35 +00002046defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002047 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002048defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002049 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002050}
2051
Evan Chenga8e29892007-01-19 07:51:42 +00002052// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002053// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002054defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002055
Evan Chenga8e29892007-01-19 07:51:42 +00002056
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002057def SBFX : I<(outs GPR:$Rd),
2058 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002059 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002060 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002061 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002062 bits<4> Rd;
2063 bits<4> Rn;
2064 bits<5> lsb;
2065 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002066 let Inst{27-21} = 0b0111101;
2067 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002068 let Inst{20-16} = width;
2069 let Inst{15-12} = Rd;
2070 let Inst{11-7} = lsb;
2071 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002072}
2073
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002074def UBFX : I<(outs GPR:$Rd),
2075 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002076 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002077 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002078 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002079 bits<4> Rd;
2080 bits<4> Rn;
2081 bits<5> lsb;
2082 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002083 let Inst{27-21} = 0b0111111;
2084 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002085 let Inst{20-16} = width;
2086 let Inst{15-12} = Rd;
2087 let Inst{11-7} = lsb;
2088 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002089}
2090
Evan Chenga8e29892007-01-19 07:51:42 +00002091//===----------------------------------------------------------------------===//
2092// Arithmetic Instructions.
2093//
2094
Jim Grosbach26421962008-10-14 20:36:24 +00002095defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002096 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002097 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002098defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002099 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002100 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002101
Evan Chengc85e8322007-07-05 07:13:32 +00002102// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002103defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002104 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002105 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2106defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002107 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002108 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002109
Evan Cheng62674222009-06-25 23:34:10 +00002110defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002111 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002112defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002113 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002114
2115// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002116defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002117 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002118defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002119 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002120
Jim Grosbach84760882010-10-15 18:42:41 +00002121def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2122 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2123 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2124 bits<4> Rd;
2125 bits<4> Rn;
2126 bits<12> imm;
2127 let Inst{25} = 1;
2128 let Inst{15-12} = Rd;
2129 let Inst{19-16} = Rn;
2130 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002131}
Evan Cheng13ab0202007-07-10 18:08:01 +00002132
Bob Wilsoncff71782010-08-05 18:23:43 +00002133// The reg/reg form is only defined for the disassembler; for codegen it is
2134// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002135def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2136 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002137 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002138 bits<4> Rd;
2139 bits<4> Rn;
2140 bits<4> Rm;
2141 let Inst{11-4} = 0b00000000;
2142 let Inst{25} = 0;
2143 let Inst{3-0} = Rm;
2144 let Inst{15-12} = Rd;
2145 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002146}
2147
Jim Grosbach84760882010-10-15 18:42:41 +00002148def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2149 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2150 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2151 bits<4> Rd;
2152 bits<4> Rn;
2153 bits<12> shift;
2154 let Inst{25} = 0;
2155 let Inst{11-0} = shift;
2156 let Inst{15-12} = Rd;
2157 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002158}
Evan Chengc85e8322007-07-05 07:13:32 +00002159
2160// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002161let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002162def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2163 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2164 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2165 bits<4> Rd;
2166 bits<4> Rn;
2167 bits<12> imm;
2168 let Inst{25} = 1;
2169 let Inst{20} = 1;
2170 let Inst{15-12} = Rd;
2171 let Inst{19-16} = Rn;
2172 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002173}
Jim Grosbach84760882010-10-15 18:42:41 +00002174def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2175 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2176 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2177 bits<4> Rd;
2178 bits<4> Rn;
2179 bits<12> shift;
2180 let Inst{25} = 0;
2181 let Inst{20} = 1;
2182 let Inst{11-0} = shift;
2183 let Inst{15-12} = Rd;
2184 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002185}
Evan Cheng071a2792007-09-11 19:55:27 +00002186}
Evan Chengc85e8322007-07-05 07:13:32 +00002187
Evan Cheng62674222009-06-25 23:34:10 +00002188let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002189def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2190 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2191 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002192 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002193 bits<4> Rd;
2194 bits<4> Rn;
2195 bits<12> imm;
2196 let Inst{25} = 1;
2197 let Inst{15-12} = Rd;
2198 let Inst{19-16} = Rn;
2199 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002200}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002201// The reg/reg form is only defined for the disassembler; for codegen it is
2202// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002203def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2204 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002205 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002206 bits<4> Rd;
2207 bits<4> Rn;
2208 bits<4> Rm;
2209 let Inst{11-4} = 0b00000000;
2210 let Inst{25} = 0;
2211 let Inst{3-0} = Rm;
2212 let Inst{15-12} = Rd;
2213 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002214}
Jim Grosbach84760882010-10-15 18:42:41 +00002215def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2216 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2217 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002218 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002219 bits<4> Rd;
2220 bits<4> Rn;
2221 bits<12> shift;
2222 let Inst{25} = 0;
2223 let Inst{11-0} = shift;
2224 let Inst{15-12} = Rd;
2225 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002226}
Evan Cheng62674222009-06-25 23:34:10 +00002227}
2228
2229// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002230let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002231def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2232 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2233 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002234 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002235 bits<4> Rd;
2236 bits<4> Rn;
2237 bits<12> imm;
2238 let Inst{25} = 1;
2239 let Inst{20} = 1;
2240 let Inst{15-12} = Rd;
2241 let Inst{19-16} = Rn;
2242 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002243}
Jim Grosbach84760882010-10-15 18:42:41 +00002244def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2245 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2246 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002247 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002248 bits<4> Rd;
2249 bits<4> Rn;
2250 bits<12> shift;
2251 let Inst{25} = 0;
2252 let Inst{20} = 1;
2253 let Inst{11-0} = shift;
2254 let Inst{15-12} = Rd;
2255 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002256}
Evan Cheng071a2792007-09-11 19:55:27 +00002257}
Evan Cheng2c614c52007-06-06 10:17:05 +00002258
Evan Chenga8e29892007-01-19 07:51:42 +00002259// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002260// The assume-no-carry-in form uses the negation of the input since add/sub
2261// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2262// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2263// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002264def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2265 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002266def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2267 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2268// The with-carry-in form matches bitwise not instead of the negation.
2269// Effectively, the inverse interpretation of the carry flag already accounts
2270// for part of the negation.
2271def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2272 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002273
2274// Note: These are implemented in C++ code, because they have to generate
2275// ADD/SUBrs instructions, which use a complex pattern that a xform function
2276// cannot produce.
2277// (mul X, 2^n+1) -> (add (X << n), X)
2278// (mul X, 2^n-1) -> (rsb X, (X << n))
2279
Johnny Chen667d1272010-02-22 18:50:54 +00002280// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002281// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002282class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002283 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2284 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2285 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002286 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002287 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002288 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002289 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002290 let Inst{11-4} = op11_4;
2291 let Inst{19-16} = Rn;
2292 let Inst{15-12} = Rd;
2293 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002294}
2295
Johnny Chen667d1272010-02-22 18:50:54 +00002296// Saturating add/subtract -- for disassembly only
2297
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002298def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002299 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2300 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002301def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002302 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2303 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2304def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2305 "\t$Rd, $Rm, $Rn">;
2306def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2307 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002308
2309def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2310def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2311def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2312def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2313def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2314def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2315def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2316def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2317def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2318def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2319def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2320def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002321
2322// Signed/Unsigned add/subtract -- for disassembly only
2323
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002324def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2325def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2326def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2327def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2328def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2329def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2330def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2331def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2332def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2333def USAX : AAI<0b01100101, 0b11110101, "usax">;
2334def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2335def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002336
2337// Signed/Unsigned halving add/subtract -- for disassembly only
2338
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002339def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2340def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2341def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2342def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2343def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2344def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2345def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2346def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2347def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2348def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2349def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2350def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002351
Johnny Chenadc77332010-02-26 22:04:29 +00002352// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002353
Jim Grosbach70987fb2010-10-18 23:35:38 +00002354def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002355 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002356 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002357 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002358 bits<4> Rd;
2359 bits<4> Rn;
2360 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002361 let Inst{27-20} = 0b01111000;
2362 let Inst{15-12} = 0b1111;
2363 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002364 let Inst{19-16} = Rd;
2365 let Inst{11-8} = Rm;
2366 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002367}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002368def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002369 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002370 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002371 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002372 bits<4> Rd;
2373 bits<4> Rn;
2374 bits<4> Rm;
2375 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002376 let Inst{27-20} = 0b01111000;
2377 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002378 let Inst{19-16} = Rd;
2379 let Inst{15-12} = Ra;
2380 let Inst{11-8} = Rm;
2381 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002382}
2383
2384// Signed/Unsigned saturate -- for disassembly only
2385
Jim Grosbach70987fb2010-10-18 23:35:38 +00002386def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2387 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002388 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002389 bits<4> Rd;
2390 bits<5> sat_imm;
2391 bits<4> Rn;
2392 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002393 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002394 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002395 let Inst{20-16} = sat_imm;
2396 let Inst{15-12} = Rd;
2397 let Inst{11-7} = sh{7-3};
2398 let Inst{6} = sh{0};
2399 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002400}
2401
Jim Grosbach70987fb2010-10-18 23:35:38 +00002402def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2403 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002404 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002405 bits<4> Rd;
2406 bits<4> sat_imm;
2407 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002408 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002409 let Inst{11-4} = 0b11110011;
2410 let Inst{15-12} = Rd;
2411 let Inst{19-16} = sat_imm;
2412 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002413}
2414
Jim Grosbach70987fb2010-10-18 23:35:38 +00002415def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2416 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002417 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002418 bits<4> Rd;
2419 bits<5> sat_imm;
2420 bits<4> Rn;
2421 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002422 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002423 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002424 let Inst{15-12} = Rd;
2425 let Inst{11-7} = sh{7-3};
2426 let Inst{6} = sh{0};
2427 let Inst{20-16} = sat_imm;
2428 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002429}
2430
Jim Grosbach70987fb2010-10-18 23:35:38 +00002431def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2432 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002433 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002434 bits<4> Rd;
2435 bits<4> sat_imm;
2436 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002437 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002438 let Inst{11-4} = 0b11110011;
2439 let Inst{15-12} = Rd;
2440 let Inst{19-16} = sat_imm;
2441 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002442}
Evan Chenga8e29892007-01-19 07:51:42 +00002443
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002444def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2445def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002446
Evan Chenga8e29892007-01-19 07:51:42 +00002447//===----------------------------------------------------------------------===//
2448// Bitwise Instructions.
2449//
2450
Jim Grosbach26421962008-10-14 20:36:24 +00002451defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002452 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002453 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002454defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002455 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002456 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002457defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002458 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002459 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002460defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002461 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002462 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002463
Jim Grosbach3fea191052010-10-21 22:03:21 +00002464def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002465 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002466 "bfc", "\t$Rd, $imm", "$src = $Rd",
2467 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002468 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002469 bits<4> Rd;
2470 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002471 let Inst{27-21} = 0b0111110;
2472 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002473 let Inst{15-12} = Rd;
2474 let Inst{11-7} = imm{4-0}; // lsb
2475 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002476}
2477
Johnny Chenb2503c02010-02-17 06:31:48 +00002478// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002479def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002480 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002481 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2482 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002483 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002484 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002485 bits<4> Rd;
2486 bits<4> Rn;
2487 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002488 let Inst{27-21} = 0b0111110;
2489 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002490 let Inst{15-12} = Rd;
2491 let Inst{11-7} = imm{4-0}; // lsb
2492 let Inst{20-16} = imm{9-5}; // width
2493 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002494}
2495
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002496// GNU as only supports this form of bfi (w/ 4 arguments)
2497let isAsmParserOnly = 1 in
2498def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2499 lsb_pos_imm:$lsb, width_imm:$width),
2500 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2501 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2502 []>, Requires<[IsARM, HasV6T2]> {
2503 bits<4> Rd;
2504 bits<4> Rn;
2505 bits<5> lsb;
2506 bits<5> width;
2507 let Inst{27-21} = 0b0111110;
2508 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2509 let Inst{15-12} = Rd;
2510 let Inst{11-7} = lsb;
2511 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2512 let Inst{3-0} = Rn;
2513}
2514
Jim Grosbach36860462010-10-21 22:19:32 +00002515def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2516 "mvn", "\t$Rd, $Rm",
2517 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2518 bits<4> Rd;
2519 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002520 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002521 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002522 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002523 let Inst{15-12} = Rd;
2524 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002525}
Jim Grosbach36860462010-10-21 22:19:32 +00002526def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2527 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2528 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2529 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002530 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002531 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002532 let Inst{19-16} = 0b0000;
2533 let Inst{15-12} = Rd;
2534 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002535}
Evan Chengc4af4632010-11-17 20:13:28 +00002536let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002537def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2538 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2539 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2540 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002541 bits<12> imm;
2542 let Inst{25} = 1;
2543 let Inst{19-16} = 0b0000;
2544 let Inst{15-12} = Rd;
2545 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002546}
Evan Chenga8e29892007-01-19 07:51:42 +00002547
2548def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2549 (BICri GPR:$src, so_imm_not:$imm)>;
2550
2551//===----------------------------------------------------------------------===//
2552// Multiply Instructions.
2553//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002554class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2555 string opc, string asm, list<dag> pattern>
2556 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2557 bits<4> Rd;
2558 bits<4> Rm;
2559 bits<4> Rn;
2560 let Inst{19-16} = Rd;
2561 let Inst{11-8} = Rm;
2562 let Inst{3-0} = Rn;
2563}
2564class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2565 string opc, string asm, list<dag> pattern>
2566 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2567 bits<4> RdLo;
2568 bits<4> RdHi;
2569 bits<4> Rm;
2570 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002571 let Inst{19-16} = RdHi;
2572 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002573 let Inst{11-8} = Rm;
2574 let Inst{3-0} = Rn;
2575}
Evan Chenga8e29892007-01-19 07:51:42 +00002576
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002577let isCommutable = 1 in {
2578let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002579def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2580 pred:$p, cc_out:$s),
2581 Size4Bytes, IIC_iMUL32,
2582 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2583 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002584
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002585def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2586 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002587 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2588 Requires<[IsARM, HasV6]>;
2589}
Evan Chenga8e29892007-01-19 07:51:42 +00002590
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002591let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002592def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2593 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2594 Size4Bytes, IIC_iMAC32,
2595 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2596 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002597 bits<4> Ra;
2598 let Inst{15-12} = Ra;
2599}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002600def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2601 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002602 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2603 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002604 bits<4> Ra;
2605 let Inst{15-12} = Ra;
2606}
Evan Chenga8e29892007-01-19 07:51:42 +00002607
Jim Grosbach65711012010-11-19 22:22:37 +00002608def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2609 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2610 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002611 Requires<[IsARM, HasV6T2]> {
2612 bits<4> Rd;
2613 bits<4> Rm;
2614 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002615 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002616 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002617 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002618 let Inst{11-8} = Rm;
2619 let Inst{3-0} = Rn;
2620}
Evan Chengedcbada2009-07-06 22:05:45 +00002621
Evan Chenga8e29892007-01-19 07:51:42 +00002622// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002623
Evan Chengcd799b92009-06-12 20:46:18 +00002624let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002625let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002626let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002627def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2628 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2629 Size4Bytes, IIC_iMUL64, []>,
2630 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002631
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002632def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2633 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2634 Size4Bytes, IIC_iMUL64, []>,
2635 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002636}
2637
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002638def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2639 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002640 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2641 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002642
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002643def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2644 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002645 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2646 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002647}
Evan Chenga8e29892007-01-19 07:51:42 +00002648
2649// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002650let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002651def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2652 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2653 Size4Bytes, IIC_iMAC64, []>,
2654 Requires<[IsARM, NoV6]>;
2655def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2656 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2657 Size4Bytes, IIC_iMAC64, []>,
2658 Requires<[IsARM, NoV6]>;
2659def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2660 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2661 Size4Bytes, IIC_iMAC64, []>,
2662 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002663
2664}
2665
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002666def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2667 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002668 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2669 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002670def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2671 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002672 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2673 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002674
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002675def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2676 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2677 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2678 Requires<[IsARM, HasV6]> {
2679 bits<4> RdLo;
2680 bits<4> RdHi;
2681 bits<4> Rm;
2682 bits<4> Rn;
2683 let Inst{19-16} = RdLo;
2684 let Inst{15-12} = RdHi;
2685 let Inst{11-8} = Rm;
2686 let Inst{3-0} = Rn;
2687}
Evan Chengcd799b92009-06-12 20:46:18 +00002688} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002689
2690// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002691def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2692 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2693 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002694 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002695 let Inst{15-12} = 0b1111;
2696}
Evan Cheng13ab0202007-07-10 18:08:01 +00002697
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002698def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2699 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002700 [/* For disassembly only; pattern left blank */]>,
2701 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002702 let Inst{15-12} = 0b1111;
2703}
2704
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002705def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2706 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2707 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2708 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2709 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002710
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002711def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2712 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2713 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002714 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002715 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002716
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002717def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2718 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2719 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2720 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2721 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002722
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002723def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2724 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2725 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002726 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002727 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002728
Raul Herbster37fb5b12007-08-30 23:25:47 +00002729multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002730 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2731 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2732 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2733 (sext_inreg GPR:$Rm, i16)))]>,
2734 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002735
Jim Grosbach3870b752010-10-22 18:35:16 +00002736 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2737 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2738 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2739 (sra GPR:$Rm, (i32 16))))]>,
2740 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002741
Jim Grosbach3870b752010-10-22 18:35:16 +00002742 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2743 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2744 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2745 (sext_inreg GPR:$Rm, i16)))]>,
2746 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002747
Jim Grosbach3870b752010-10-22 18:35:16 +00002748 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2749 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2750 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2751 (sra GPR:$Rm, (i32 16))))]>,
2752 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002753
Jim Grosbach3870b752010-10-22 18:35:16 +00002754 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2755 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2756 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2757 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2758 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002759
Jim Grosbach3870b752010-10-22 18:35:16 +00002760 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2761 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2762 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2763 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2764 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002765}
2766
Raul Herbster37fb5b12007-08-30 23:25:47 +00002767
2768multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002769 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002770 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2771 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2772 [(set GPR:$Rd, (add GPR:$Ra,
2773 (opnode (sext_inreg GPR:$Rn, i16),
2774 (sext_inreg GPR:$Rm, i16))))]>,
2775 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002776
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002777 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002778 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2779 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2780 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2781 (sra GPR:$Rm, (i32 16)))))]>,
2782 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002783
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002784 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002785 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2786 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2787 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2788 (sext_inreg GPR:$Rm, i16))))]>,
2789 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002790
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002791 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002792 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2793 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2794 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2795 (sra GPR:$Rm, (i32 16)))))]>,
2796 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002797
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002798 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002799 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2800 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2801 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2802 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2803 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002804
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002805 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002806 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2807 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2808 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2809 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2810 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002811}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002812
Raul Herbster37fb5b12007-08-30 23:25:47 +00002813defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2814defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002815
Johnny Chen83498e52010-02-12 21:59:23 +00002816// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002817def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2818 (ins GPR:$Rn, GPR:$Rm),
2819 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002820 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002821 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002822
Jim Grosbach3870b752010-10-22 18:35:16 +00002823def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2824 (ins GPR:$Rn, GPR:$Rm),
2825 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002826 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002827 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002828
Jim Grosbach3870b752010-10-22 18:35:16 +00002829def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2830 (ins GPR:$Rn, GPR:$Rm),
2831 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002832 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002833 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002834
Jim Grosbach3870b752010-10-22 18:35:16 +00002835def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2836 (ins GPR:$Rn, GPR:$Rm),
2837 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002838 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002839 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002840
Johnny Chen667d1272010-02-22 18:50:54 +00002841// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002842class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2843 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002844 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002845 bits<4> Rn;
2846 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002847 let Inst{4} = 1;
2848 let Inst{5} = swap;
2849 let Inst{6} = sub;
2850 let Inst{7} = 0;
2851 let Inst{21-20} = 0b00;
2852 let Inst{22} = long;
2853 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002854 let Inst{11-8} = Rm;
2855 let Inst{3-0} = Rn;
2856}
2857class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2858 InstrItinClass itin, string opc, string asm>
2859 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2860 bits<4> Rd;
2861 let Inst{15-12} = 0b1111;
2862 let Inst{19-16} = Rd;
2863}
2864class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2865 InstrItinClass itin, string opc, string asm>
2866 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2867 bits<4> Ra;
2868 let Inst{15-12} = Ra;
2869}
2870class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2871 InstrItinClass itin, string opc, string asm>
2872 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2873 bits<4> RdLo;
2874 bits<4> RdHi;
2875 let Inst{19-16} = RdHi;
2876 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002877}
2878
2879multiclass AI_smld<bit sub, string opc> {
2880
Jim Grosbach385e1362010-10-22 19:15:30 +00002881 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2882 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002883
Jim Grosbach385e1362010-10-22 19:15:30 +00002884 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2885 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002886
Jim Grosbach385e1362010-10-22 19:15:30 +00002887 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2888 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2889 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002890
Jim Grosbach385e1362010-10-22 19:15:30 +00002891 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2892 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2893 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002894
2895}
2896
2897defm SMLA : AI_smld<0, "smla">;
2898defm SMLS : AI_smld<1, "smls">;
2899
Johnny Chen2ec5e492010-02-22 21:50:40 +00002900multiclass AI_sdml<bit sub, string opc> {
2901
Jim Grosbach385e1362010-10-22 19:15:30 +00002902 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2903 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2904 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2905 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002906}
2907
2908defm SMUA : AI_sdml<0, "smua">;
2909defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002910
Evan Chenga8e29892007-01-19 07:51:42 +00002911//===----------------------------------------------------------------------===//
2912// Misc. Arithmetic Instructions.
2913//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002914
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002915def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2916 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2917 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002918
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002919def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2920 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2921 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2922 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002923
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002924def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2925 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2926 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002927
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002928def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2929 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2930 [(set GPR:$Rd,
2931 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2932 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2933 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2934 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2935 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002936
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002937def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2938 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2939 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002940 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002941 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2942 (shl GPR:$Rm, (i32 8))), i16))]>,
2943 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002944
Bob Wilsonf955f292010-08-17 17:23:19 +00002945def lsl_shift_imm : SDNodeXForm<imm, [{
2946 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2947 return CurDAG->getTargetConstant(Sh, MVT::i32);
2948}]>;
2949
2950def lsl_amt : PatLeaf<(i32 imm), [{
2951 return (N->getZExtValue() < 32);
2952}], lsl_shift_imm>;
2953
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002954def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2955 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2956 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2957 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2958 (and (shl GPR:$Rm, lsl_amt:$sh),
2959 0xFFFF0000)))]>,
2960 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002961
Evan Chenga8e29892007-01-19 07:51:42 +00002962// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002963def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2964 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2965def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2966 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002967
Bob Wilsonf955f292010-08-17 17:23:19 +00002968def asr_shift_imm : SDNodeXForm<imm, [{
2969 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2970 return CurDAG->getTargetConstant(Sh, MVT::i32);
2971}]>;
2972
2973def asr_amt : PatLeaf<(i32 imm), [{
2974 return (N->getZExtValue() <= 32);
2975}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002976
Bob Wilsondc66eda2010-08-16 22:26:55 +00002977// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2978// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002979def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2980 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2981 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2982 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2983 (and (sra GPR:$Rm, asr_amt:$sh),
2984 0xFFFF)))]>,
2985 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002986
Evan Chenga8e29892007-01-19 07:51:42 +00002987// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2988// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002989def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002990 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002991def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002992 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2993 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002994
Evan Chenga8e29892007-01-19 07:51:42 +00002995//===----------------------------------------------------------------------===//
2996// Comparison Instructions...
2997//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002998
Jim Grosbach26421962008-10-14 20:36:24 +00002999defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003000 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003001 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003002
Jim Grosbach97a884d2010-12-07 20:41:06 +00003003// ARMcmpZ can re-use the above instruction definitions.
3004def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3005 (CMPri GPR:$src, so_imm:$imm)>;
3006def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3007 (CMPrr GPR:$src, GPR:$rhs)>;
3008def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3009 (CMPrs GPR:$src, so_reg:$rhs)>;
3010
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003011// FIXME: We have to be careful when using the CMN instruction and comparison
3012// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003013// results:
3014//
3015// rsbs r1, r1, 0
3016// cmp r0, r1
3017// mov r0, #0
3018// it ls
3019// mov r0, #1
3020//
3021// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003022//
Bill Wendling6165e872010-08-26 18:33:51 +00003023// cmn r0, r1
3024// mov r0, #0
3025// it ls
3026// mov r0, #1
3027//
3028// However, the CMN gives the *opposite* result when r1 is 0. This is because
3029// the carry flag is set in the CMP case but not in the CMN case. In short, the
3030// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3031// value of r0 and the carry bit (because the "carry bit" parameter to
3032// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3033// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3034// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3035// parameter to AddWithCarry is defined as 0).
3036//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003037// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003038//
3039// x = 0
3040// ~x = 0xFFFF FFFF
3041// ~x + 1 = 0x1 0000 0000
3042// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3043//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003044// Therefore, we should disable CMN when comparing against zero, until we can
3045// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3046// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003047//
3048// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3049//
3050// This is related to <rdar://problem/7569620>.
3051//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003052//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3053// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003054
Evan Chenga8e29892007-01-19 07:51:42 +00003055// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003056defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003057 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003058 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003059defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003060 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003061 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003062
David Goodwinc0309b42009-06-29 15:33:01 +00003063defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003064 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003065 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003066
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003067//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3068// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003069
David Goodwinc0309b42009-06-29 15:33:01 +00003070def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003071 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003072
Evan Cheng218977b2010-07-13 19:27:42 +00003073// Pseudo i64 compares for some floating point compares.
3074let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3075 Defs = [CPSR] in {
3076def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003077 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003078 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003079 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3080
3081def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003082 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003083 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3084} // usesCustomInserter
3085
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003086
Evan Chenga8e29892007-01-19 07:51:42 +00003087// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003088// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003089// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003090// FIXME: These should all be pseudo-instructions that get expanded to
3091// the normal MOV instructions. That would fix the dependency on
3092// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003093let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003094def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3095 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3096 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3097 RegConstraint<"$false = $Rd">, UnaryDP {
3098 bits<4> Rd;
3099 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003100 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003101 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003102 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003103 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003104 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003105}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003106
Jim Grosbach27e90082010-10-29 19:28:17 +00003107def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3108 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3109 "mov", "\t$Rd, $shift",
3110 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3111 RegConstraint<"$false = $Rd">, UnaryDP {
3112 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003113 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003114 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003115 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003116 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003117 let Inst{15-12} = Rd;
3118 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003119}
3120
Evan Chengc4af4632010-11-17 20:13:28 +00003121let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00003122def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, i32imm_hilo16:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003123 DPFrm, IIC_iMOVi,
3124 "movw", "\t$Rd, $imm",
3125 []>,
3126 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3127 UnaryDP {
3128 bits<4> Rd;
3129 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003130 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003131 let Inst{20} = 0;
3132 let Inst{19-16} = imm{15-12};
3133 let Inst{15-12} = Rd;
3134 let Inst{11-0} = imm{11-0};
3135}
3136
Evan Chengc4af4632010-11-17 20:13:28 +00003137let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003138def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3139 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3140 "mov", "\t$Rd, $imm",
3141 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3142 RegConstraint<"$false = $Rd">, UnaryDP {
3143 bits<4> Rd;
3144 bits<12> imm;
3145 let Inst{25} = 1;
3146 let Inst{20} = 0;
3147 let Inst{19-16} = 0b0000;
3148 let Inst{15-12} = Rd;
3149 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003150}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003151
Evan Cheng63f35442010-11-13 02:25:14 +00003152// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003153let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003154def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3155 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003156 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003157
Evan Chengc4af4632010-11-17 20:13:28 +00003158let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003159def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3160 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3161 "mvn", "\t$Rd, $imm",
3162 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3163 RegConstraint<"$false = $Rd">, UnaryDP {
3164 bits<4> Rd;
3165 bits<12> imm;
3166 let Inst{25} = 1;
3167 let Inst{20} = 0;
3168 let Inst{19-16} = 0b0000;
3169 let Inst{15-12} = Rd;
3170 let Inst{11-0} = imm;
3171}
Owen Andersonf523e472010-09-23 23:45:25 +00003172} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003173
Jim Grosbach3728e962009-12-10 00:11:09 +00003174//===----------------------------------------------------------------------===//
3175// Atomic operations intrinsics
3176//
3177
Bob Wilsonf74a4292010-10-30 00:54:37 +00003178def memb_opt : Operand<i32> {
3179 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003180}
Jim Grosbach3728e962009-12-10 00:11:09 +00003181
Bob Wilsonf74a4292010-10-30 00:54:37 +00003182// memory barriers protect the atomic sequences
3183let hasSideEffects = 1 in {
3184def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3185 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3186 Requires<[IsARM, HasDB]> {
3187 bits<4> opt;
3188 let Inst{31-4} = 0xf57ff05;
3189 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003190}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003191
Johnny Chen7def14f2010-08-11 23:35:12 +00003192def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003193 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003194 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003195 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003196 // FIXME: add encoding
3197}
Jim Grosbach3728e962009-12-10 00:11:09 +00003198}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003199
Bob Wilsonf74a4292010-10-30 00:54:37 +00003200def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3201 "dsb", "\t$opt",
3202 [/* For disassembly only; pattern left blank */]>,
3203 Requires<[IsARM, HasDB]> {
3204 bits<4> opt;
3205 let Inst{31-4} = 0xf57ff04;
3206 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003207}
3208
Johnny Chenfd6037d2010-02-18 00:19:08 +00003209// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003210def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3211 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003212 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003213 let Inst{3-0} = 0b1111;
3214}
3215
Jim Grosbach66869102009-12-11 18:52:41 +00003216let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003217 let Uses = [CPSR] in {
3218 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003219 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003220 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3221 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003222 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003223 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3224 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003225 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003226 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3227 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003228 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003229 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3230 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003231 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003232 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3233 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003234 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003235 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3236 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003237 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003238 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3239 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003240 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003241 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3242 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003243 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003244 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3245 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003246 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003247 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3248 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003249 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003250 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3251 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003252 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003253 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3254 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003255 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003256 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3257 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003258 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003259 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3260 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003261 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003262 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3263 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003264 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003265 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3266 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003267 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003268 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3269 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003270 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003271 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3272
3273 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003274 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003275 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3276 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003277 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003278 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3279 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003280 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003281 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3282
Jim Grosbache801dc42009-12-12 01:40:06 +00003283 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003284 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003285 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3286 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003287 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003288 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3289 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003290 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003291 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3292}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003293}
3294
3295let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003296def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3297 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003298 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003299def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3300 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003301 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003302def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3303 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003304 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003305def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003306 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003307 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003308 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003309}
3310
Jim Grosbach86875a22010-10-29 19:58:57 +00003311let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3312def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003313 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003314 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003315 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003316def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003317 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003318 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003319 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003320def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003321 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003322 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003323 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003324def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3325 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003326 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003327 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003328 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003329}
3330
Johnny Chenb9436272010-02-17 22:37:58 +00003331// Clear-Exclusive is for disassembly only.
3332def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3333 [/* For disassembly only; pattern left blank */]>,
3334 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003335 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003336}
3337
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003338// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3339let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003340def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3341 [/* For disassembly only; pattern left blank */]>;
3342def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3343 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003344}
3345
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003346//===----------------------------------------------------------------------===//
3347// TLS Instructions
3348//
3349
3350// __aeabi_read_tp preserves the registers r1-r3.
Jason W Kima0871e72010-12-08 23:14:44 +00003351// This is a pseudo inst so that we can get the encoding right,
3352// complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003353let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003354 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
Jason W Kima0871e72010-12-08 23:14:44 +00003355 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003356 [(set R0, ARMthread_pointer)]>;
3357}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003358
Evan Chenga8e29892007-01-19 07:51:42 +00003359//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003360// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003361// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003362// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003363// Since by its nature we may be coming from some other function to get
3364// here, and we're using the stack frame for the containing function to
3365// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003366// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003367// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003368// except for our own input by listing the relevant registers in Defs. By
3369// doing so, we also cause the prologue/epilogue code to actively preserve
3370// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003371// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003372//
3373// These are pseudo-instructions and are lowered to individual MC-insts, so
3374// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003375let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003376 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3377 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003378 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003379 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003380 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3381 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003382 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3383 Requires<[IsARM, HasVFP2]>;
3384}
3385
3386let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003387 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3388 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003389 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3390 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003391 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3392 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003393}
3394
Jim Grosbach5eb19512010-05-22 01:06:18 +00003395// FIXME: Non-Darwin version(s)
3396let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3397 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003398def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3399 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003400 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3401 Requires<[IsARM, IsDarwin]>;
3402}
3403
Jim Grosbache4ad3872010-10-19 23:27:08 +00003404// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003405// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003406// handled when the pseudo is expanded (which happens before any passes
3407// that need the instruction size).
3408let isBarrier = 1, hasSideEffects = 1 in
3409def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003410 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003411 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3412 Requires<[IsDarwin]>;
3413
Jim Grosbach0e0da732009-05-12 23:59:14 +00003414//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003415// Non-Instruction Patterns
3416//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003417
Evan Chenga8e29892007-01-19 07:51:42 +00003418// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003419
Evan Cheng893d7fe2010-11-12 23:03:38 +00003420// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003421// This is a single pseudo instruction, the benefit is that it can be remat'd
3422// as a single unit instead of having to handle reg inputs.
3423// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003424let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003425def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003426 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003427 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003428
Evan Cheng53519f02011-01-21 18:55:51 +00003429// Pseudo instruction that combines movw + movt + add pc (if PIC).
Evan Cheng9fe20092011-01-20 08:34:58 +00003430// It also makes it possible to rematerialize the instructions.
3431// FIXME: Remove this when we can do generalized remat and when machine licm
3432// can properly the instructions.
3433let isReMaterializable = 1 in {
Evan Cheng53519f02011-01-21 18:55:51 +00003434def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3435 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003436 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3437 Requires<[IsARM, UseMovt]>;
3438
Evan Cheng53519f02011-01-21 18:55:51 +00003439def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3440 IIC_iMOVix2,
3441 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3442 Requires<[IsARM, UseMovt]>;
3443
Evan Cheng9fe20092011-01-20 08:34:58 +00003444let AddedComplexity = 10 in
Evan Cheng53519f02011-01-21 18:55:51 +00003445def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
Evan Cheng9fe20092011-01-20 08:34:58 +00003446 IIC_iMOVix2ld,
3447 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3448 Requires<[IsARM, UseMovt]>;
3449} // isReMaterializable
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003450
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003451// ConstantPool, GlobalAddress, and JumpTable
3452def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3453 Requires<[IsARM, DontUseMovt]>;
3454def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3455def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3456 Requires<[IsARM, UseMovt]>;
3457def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3458 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3459
Evan Chenga8e29892007-01-19 07:51:42 +00003460// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003461
Dale Johannesen51e28e62010-06-03 21:09:53 +00003462// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003463def : ARMPat<(ARMtcret tcGPR:$dst),
3464 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003465
3466def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3467 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3468
3469def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3470 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3471
Dale Johannesen38d5f042010-06-15 22:24:08 +00003472def : ARMPat<(ARMtcret tcGPR:$dst),
3473 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003474
3475def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3476 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3477
3478def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3479 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003480
Evan Chenga8e29892007-01-19 07:51:42 +00003481// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003482def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003483 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003484def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003485 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003486
Evan Chenga8e29892007-01-19 07:51:42 +00003487// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003488def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3489def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003490
Evan Chenga8e29892007-01-19 07:51:42 +00003491// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003492def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3493def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3494def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3495def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3496
Evan Chenga8e29892007-01-19 07:51:42 +00003497def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003498
Evan Cheng83b5cf02008-11-05 23:22:34 +00003499def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3500def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3501
Evan Cheng34b12d22007-01-19 20:27:35 +00003502// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003503def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3504 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003505 (SMULBB GPR:$a, GPR:$b)>;
3506def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3507 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003508def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3509 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003510 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003511def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003512 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003513def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3514 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003515 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003516def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003517 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003518def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3519 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003520 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003521def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003522 (SMULWB GPR:$a, GPR:$b)>;
3523
3524def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003525 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3526 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003527 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3528def : ARMV5TEPat<(add GPR:$acc,
3529 (mul sext_16_node:$a, sext_16_node:$b)),
3530 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3531def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003532 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3533 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003534 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3535def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003536 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003537 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3538def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003539 (mul (sra GPR:$a, (i32 16)),
3540 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003541 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3542def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003543 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003544 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3545def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003546 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3547 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003548 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3549def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003550 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003551 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3552
Evan Chenga8e29892007-01-19 07:51:42 +00003553//===----------------------------------------------------------------------===//
3554// Thumb Support
3555//
3556
3557include "ARMInstrThumb.td"
3558
3559//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003560// Thumb2 Support
3561//
3562
3563include "ARMInstrThumb2.td"
3564
3565//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003566// Floating Point Support
3567//
3568
3569include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003570
3571//===----------------------------------------------------------------------===//
3572// Advanced SIMD (NEON) Support
3573//
3574
3575include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003576
3577//===----------------------------------------------------------------------===//
3578// Coprocessor Instructions. For disassembly only.
3579//
3580
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003581def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3582 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3583 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3584 [/* For disassembly only; pattern left blank */]> {
3585 bits<4> opc1;
3586 bits<4> CRn;
3587 bits<4> CRd;
3588 bits<4> cop;
3589 bits<3> opc2;
3590 bits<4> CRm;
3591
3592 let Inst{3-0} = CRm;
3593 let Inst{4} = 0;
3594 let Inst{7-5} = opc2;
3595 let Inst{11-8} = cop;
3596 let Inst{15-12} = CRd;
3597 let Inst{19-16} = CRn;
3598 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003599}
3600
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003601def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3602 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3603 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003604 [/* For disassembly only; pattern left blank */]> {
3605 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003606 bits<4> opc1;
3607 bits<4> CRn;
3608 bits<4> CRd;
3609 bits<4> cop;
3610 bits<3> opc2;
3611 bits<4> CRm;
3612
3613 let Inst{3-0} = CRm;
3614 let Inst{4} = 0;
3615 let Inst{7-5} = opc2;
3616 let Inst{11-8} = cop;
3617 let Inst{15-12} = CRd;
3618 let Inst{19-16} = CRn;
3619 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003620}
3621
Johnny Chen64dfb782010-02-16 20:04:27 +00003622class ACI<dag oops, dag iops, string opc, string asm>
3623 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3624 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3625 let Inst{27-25} = 0b110;
3626}
3627
3628multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3629
3630 def _OFFSET : ACI<(outs),
3631 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3632 opc, "\tp$cop, cr$CRd, $addr"> {
3633 let Inst{31-28} = op31_28;
3634 let Inst{24} = 1; // P = 1
3635 let Inst{21} = 0; // W = 0
3636 let Inst{22} = 0; // D = 0
3637 let Inst{20} = load;
3638 }
3639
3640 def _PRE : ACI<(outs),
3641 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3642 opc, "\tp$cop, cr$CRd, $addr!"> {
3643 let Inst{31-28} = op31_28;
3644 let Inst{24} = 1; // P = 1
3645 let Inst{21} = 1; // W = 1
3646 let Inst{22} = 0; // D = 0
3647 let Inst{20} = load;
3648 }
3649
3650 def _POST : ACI<(outs),
3651 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3652 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3653 let Inst{31-28} = op31_28;
3654 let Inst{24} = 0; // P = 0
3655 let Inst{21} = 1; // W = 1
3656 let Inst{22} = 0; // D = 0
3657 let Inst{20} = load;
3658 }
3659
3660 def _OPTION : ACI<(outs),
3661 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3662 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3663 let Inst{31-28} = op31_28;
3664 let Inst{24} = 0; // P = 0
3665 let Inst{23} = 1; // U = 1
3666 let Inst{21} = 0; // W = 0
3667 let Inst{22} = 0; // D = 0
3668 let Inst{20} = load;
3669 }
3670
3671 def L_OFFSET : ACI<(outs),
3672 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003673 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003674 let Inst{31-28} = op31_28;
3675 let Inst{24} = 1; // P = 1
3676 let Inst{21} = 0; // W = 0
3677 let Inst{22} = 1; // D = 1
3678 let Inst{20} = load;
3679 }
3680
3681 def L_PRE : ACI<(outs),
3682 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003683 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003684 let Inst{31-28} = op31_28;
3685 let Inst{24} = 1; // P = 1
3686 let Inst{21} = 1; // W = 1
3687 let Inst{22} = 1; // D = 1
3688 let Inst{20} = load;
3689 }
3690
3691 def L_POST : ACI<(outs),
3692 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003693 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003694 let Inst{31-28} = op31_28;
3695 let Inst{24} = 0; // P = 0
3696 let Inst{21} = 1; // W = 1
3697 let Inst{22} = 1; // D = 1
3698 let Inst{20} = load;
3699 }
3700
3701 def L_OPTION : ACI<(outs),
3702 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003703 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003704 let Inst{31-28} = op31_28;
3705 let Inst{24} = 0; // P = 0
3706 let Inst{23} = 1; // U = 1
3707 let Inst{21} = 0; // W = 0
3708 let Inst{22} = 1; // D = 1
3709 let Inst{20} = load;
3710 }
3711}
3712
3713defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3714defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3715defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3716defm STC2 : LdStCop<0b1111, 0, "stc2">;
3717
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003718//===----------------------------------------------------------------------===//
3719// Move between coprocessor and ARM core register -- for disassembly only
3720//
3721
3722class MovRCopro<string opc, bit direction>
3723 : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3724 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3725 NoItinerary, opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
3726 [/* For disassembly only; pattern left blank */]> {
3727 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003728 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003729
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003730 bits<4> Rt;
3731 bits<4> cop;
3732 bits<3> opc1;
3733 bits<3> opc2;
3734 bits<4> CRm;
3735 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003736
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003737 let Inst{15-12} = Rt;
3738 let Inst{11-8} = cop;
3739 let Inst{23-21} = opc1;
3740 let Inst{7-5} = opc2;
3741 let Inst{3-0} = CRm;
3742 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003743}
3744
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003745def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */>;
3746def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */>;
3747
3748class MovRCopro2<string opc, bit direction>
3749 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3750 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3751 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
3752 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003753 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003754 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003755 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003756
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003757 bits<4> Rt;
3758 bits<4> cop;
3759 bits<3> opc1;
3760 bits<3> opc2;
3761 bits<4> CRm;
3762 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003763
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003764 let Inst{15-12} = Rt;
3765 let Inst{11-8} = cop;
3766 let Inst{23-21} = opc1;
3767 let Inst{7-5} = opc2;
3768 let Inst{3-0} = CRm;
3769 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003770}
3771
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003772def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */>;
3773def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */>;
3774
3775class MovRRCopro<string opc, bit direction>
3776 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3777 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3778 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3779 [/* For disassembly only; pattern left blank */]> {
3780 let Inst{23-21} = 0b010;
3781 let Inst{20} = direction;
3782
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003783 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003784 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003785 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003786 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003787 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003788
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003789 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003790 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003791 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003792 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003793 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003794}
3795
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003796def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3797def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3798
3799class MovRRCopro2<string opc, bit direction>
3800 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3801 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3802 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3803 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003804 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003805 let Inst{23-21} = 0b010;
3806 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003807
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003808 bits<4> Rt;
3809 bits<4> Rt2;
3810 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003811 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003812 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003813
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003814 let Inst{15-12} = Rt;
3815 let Inst{19-16} = Rt2;
3816 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003817 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003818 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003819}
3820
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003821def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3822def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003823
Johnny Chenb98e1602010-02-12 18:55:33 +00003824//===----------------------------------------------------------------------===//
3825// Move between special register and ARM core register -- for disassembly only
3826//
3827
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003828def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003829 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003830 bits<4> Rd;
3831 let Inst{23-16} = 0b00001111;
3832 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003833 let Inst{7-4} = 0b0000;
3834}
3835
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003836def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003837 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003838 bits<4> Rd;
3839 let Inst{23-16} = 0b01001111;
3840 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003841 let Inst{7-4} = 0b0000;
3842}
3843
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003844def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3845 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003846 [/* For disassembly only; pattern left blank */]> {
3847 let Inst{23-20} = 0b0010;
3848 let Inst{7-4} = 0b0000;
3849}
3850
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003851def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3852 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003853 [/* For disassembly only; pattern left blank */]> {
3854 let Inst{23-20} = 0b0010;
3855 let Inst{7-4} = 0b0000;
3856}
3857
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003858def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3859 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003860 [/* For disassembly only; pattern left blank */]> {
3861 let Inst{23-20} = 0b0110;
3862 let Inst{7-4} = 0b0000;
3863}
3864
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003865def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3866 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003867 [/* For disassembly only; pattern left blank */]> {
3868 let Inst{23-20} = 0b0110;
3869 let Inst{7-4} = 0b0000;
3870}