blob: cad9a26782328b3c57c873208e3cda327a0c6a21 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000065static SDValue Extract128BitVector(SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl) {
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000071 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000075
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
79
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
82
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
86
87 // This is the index of the first element of the 128-bit chunk
88 // we want.
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
90 * ElemsPerChunk);
91
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000093 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
94 VecIdx);
95
96 return Result;
97 }
98
99 return SDValue();
100}
101
102/// Generate a DAG to put 128-bits into a vector > 128 bits. This
103/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000104/// simple superregister reference. Idx is an index in the 128 bits
105/// we want. It need not be aligned to a 128-bit bounday. That makes
106/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000107static SDValue Insert128BitVector(SDValue Result,
108 SDValue Vec,
109 SDValue Idx,
110 SelectionDAG &DAG,
111 DebugLoc dl) {
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
115
116 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000118 EVT ResultVT = Result.getValueType();
119
120 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000122
123 // This is the index of the first element of the 128-bit chunk
124 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000126 * ElemsPerChunk);
127
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
130 VecIdx);
131 return Result;
132 }
133
134 return SDValue();
135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
143 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Evan Cheng203576a2011-07-20 19:50:42 +0000147 if (Subtarget->isTargetELF())
148 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000151 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000152}
153
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000154X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000155 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000156 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000157 X86ScalarSSEf64 = Subtarget->hasSSE2();
158 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000159 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000160
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000161 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000165 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000168 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000169 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000171
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 // For 64-bit since we have so many registers use the ILP scheduler, for
173 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000174 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000177 else if (Subtarget->isAtom())
178 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000179 else
180 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000182
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000183 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000184 // Setup Windows compiler runtime calls.
185 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000186 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000187 setLibcallName(RTLIB::SREM_I64, "_allrem");
188 setLibcallName(RTLIB::UREM_I64, "_aullrem");
189 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000190 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
193 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000195
196 // The _ftol2 runtime function has an unusual calling conv, which
197 // is modeled by a special pseudo-instruction.
198 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
199 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000202 }
203
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000208 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
212 } else {
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
215 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000219 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000225
Scott Michelfdc40a02009-02-17 22:15:04 +0000226 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000233
234 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
243 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000247
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000251 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
261 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000264
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000265 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000279
Dale Johannesen73328d12007-09-19 23:55:34 +0000280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000284
Evan Cheng02568ff2006-01-30 22:13:22 +0000285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
286 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000289
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 }
298
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
300 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000308 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000321 if (isTargetFTOL()) {
322 // Use the _ftol2 runtime function, which has a pseudo-instruction
323 // to handle its weird calling convention.
324 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
325 }
326
Chris Lattner399610a2006-12-05 18:22:22 +0000327 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000328 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000329 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
330 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000331 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000333 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000335 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000336 }
Chris Lattner21f66852005-12-23 05:15:23 +0000337
Dan Gohmanb00ee212008-02-18 19:34:53 +0000338 // Scalar integer divide and remainder are lowered to use operations that
339 // produce two results, to match the available instructions. This exposes
340 // the two-result form to trivial CSE, which is able to combine x/y and x%y
341 // into a single instruction.
342 //
343 // Scalar integer multiply-high is also lowered to use two-result
344 // operations, to match the available instructions. However, plain multiply
345 // (low) operations are left as Legal, as there are single-result
346 // instructions for this in x86. Using the two-result multiply instructions
347 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000348 for (unsigned i = 0, e = 4; i != e; ++i) {
349 MVT VT = IntVTs[i];
350 setOperationAction(ISD::MULHS, VT, Expand);
351 setOperationAction(ISD::MULHU, VT, Expand);
352 setOperationAction(ISD::SDIV, VT, Expand);
353 setOperationAction(ISD::UDIV, VT, Expand);
354 setOperationAction(ISD::SREM, VT, Expand);
355 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000356
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000357 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000358 setOperationAction(ISD::ADDC, VT, Custom);
359 setOperationAction(ISD::ADDE, VT, Custom);
360 setOperationAction(ISD::SUBC, VT, Custom);
361 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000362 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
365 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
366 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
367 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000368 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
373 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f64 , Expand);
376 setOperationAction(ISD::FREM , MVT::f80 , Expand);
377 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000378
Chandler Carruth77821022011-12-24 12:12:34 +0000379 // Promote the i8 variants and force them on up to i32 which has a shorter
380 // encoding.
381 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000385 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
388 if (Subtarget->is64Bit())
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000390 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000391 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
392 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
395 }
Craig Topper37f21672011-10-11 06:44:02 +0000396
397 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000398 // When promoting the i8 variants, force them to i32 for a shorter
399 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000400 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000401 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
403 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
406 if (Subtarget->is64Bit())
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000408 } else {
409 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
415 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000416 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
418 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 }
420
Benjamin Kramer1292c222010-12-04 20:32:23 +0000421 if (Subtarget->hasPOPCNT()) {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
423 } else {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
427 if (Subtarget->is64Bit())
428 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
429 }
430
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
432 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000433
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000435 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000436 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000438 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
443 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000444 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000449 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000451 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000454
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000455 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
457 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000460 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
462 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000463 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000464 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
466 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
467 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
468 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000471 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000479 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480
Craig Topper1accb7e2012-01-10 06:54:16 +0000481 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000483
Eric Christopher9a9d2752010-07-22 02:48:34 +0000484 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000485 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000486
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000487 // On X86 and X86-64, atomic operations are lowered to locked instructions.
488 // Locked instructions, in turn, have implicit fence semantics (all memory
489 // operations are flushed before issuing the locked instruction, and they
490 // are not buffered), so we can fold away the common pattern of
491 // fence-atomic-fence.
492 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000493
Mon P Wang63307c32008-05-05 19:05:59 +0000494 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000495 for (unsigned i = 0, e = 4; i != e; ++i) {
496 MVT VT = IntVTs[i];
497 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000499 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000500 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000501
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000502 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000511 }
512
Eli Friedman43f51ae2011-08-26 21:21:21 +0000513 if (Subtarget->hasCmpxchg16b()) {
514 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
515 }
516
Evan Cheng3c992d22006-03-07 02:02:57 +0000517 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000518 if (!Subtarget->isTargetDarwin() &&
519 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000520 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000522 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000523
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 setExceptionPointerRegister(X86::RAX);
530 setExceptionSelectorRegister(X86::RDX);
531 } else {
532 setExceptionPointerRegister(X86::EAX);
533 setExceptionSelectorRegister(X86::EDX);
534 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000537
Duncan Sands4a544a72011-09-06 13:37:06 +0000538 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
539 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000542
Nate Begemanacc398c2006-01-25 18:21:52 +0000543 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VASTART , MVT::Other, Custom);
545 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VAARG , MVT::Other, Custom);
548 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Expand);
551 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 }
Evan Chengae642192007-03-02 23:16:35 +0000553
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
555 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000556
557 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000560 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
563 else
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000566
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000567 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000569 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
571 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572
Evan Cheng223547a2006-01-31 22:28:30 +0000573 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FABS , MVT::f64, Custom);
575 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
577 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FNEG , MVT::f64, Custom);
579 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000580
Evan Cheng68c47cb2007-01-05 07:55:56 +0000581 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
583 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000585 // Lower this to FGETSIGNx86 plus an AND.
586 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
587 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
588
Evan Chengd25e9e82006-02-02 00:28:23 +0000589 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 setOperationAction(ISD::FSIN , MVT::f64, Expand);
591 setOperationAction(ISD::FCOS , MVT::f64, Expand);
592 setOperationAction(ISD::FSIN , MVT::f32, Expand);
593 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000594
Chris Lattnera54aa942006-01-29 06:26:08 +0000595 // Expand FP immediates into loads from the stack, except for the special
596 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000597 addLegalFPImmediate(APFloat(+0.0)); // xorpd
598 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000599 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 // Use SSE for f32, x87 for f64.
601 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
603 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
615 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
617 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::FSIN , MVT::f32, Expand);
619 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620
Nate Begemane1795842008-02-14 08:57:00 +0000621 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 addLegalFPImmediate(APFloat(+0.0f)); // xorps
623 addLegalFPImmediate(APFloat(+0.0)); // FLD0
624 addLegalFPImmediate(APFloat(+1.0)); // FLD1
625 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
626 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
627
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
630 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000632 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
636 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
639 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000642
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000643 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
645 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000647 addLegalFPImmediate(APFloat(+0.0)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
652 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
653 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
654 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000655 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000656
Cameron Zwarich33390842011-07-08 21:39:21 +0000657 // We don't support FMA.
658 setOperationAction(ISD::FMA, MVT::f64, Expand);
659 setOperationAction(ISD::FMA, MVT::f32, Expand);
660
Dale Johannesen59a58732007-08-05 18:49:15 +0000661 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000662 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
664 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
665 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000666 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000667 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 addLegalFPImmediate(TmpFlt); // FLD0
669 TmpFlt.changeSign();
670 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000671
672 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000673 APFloat TmpFlt2(+1.0);
674 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
675 &ignored);
676 addLegalFPImmediate(TmpFlt2); // FLD1
677 TmpFlt2.changeSign();
678 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
679 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000681 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
683 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000684 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000685
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000686 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
687 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
688 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
689 setOperationAction(ISD::FRINT, MVT::f80, Expand);
690 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000691 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000692 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000693
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::FLOG, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000704
Mon P Wangf007a8b2008-11-06 05:31:54 +0000705 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000706 // (for widening) or expand (for scalarization). Then we will selectively
707 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
709 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
710 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000726 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
727 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000742 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000751 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000761 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000762 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000766 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000767 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
768 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
769 setTruncStoreAction((MVT::SimpleValueType)VT,
770 (MVT::SimpleValueType)InnerVT, Expand);
771 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000774 }
775
Evan Chengc7ce29b2009-02-13 22:36:38 +0000776 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
777 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000778 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000779 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000780 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
782
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // MMX-sized vectors (other than x86mmx) are expected to be expanded
784 // into smaller operations.
785 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
786 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
787 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
788 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
789 setOperationAction(ISD::AND, MVT::v8i8, Expand);
790 setOperationAction(ISD::AND, MVT::v4i16, Expand);
791 setOperationAction(ISD::AND, MVT::v2i32, Expand);
792 setOperationAction(ISD::AND, MVT::v1i64, Expand);
793 setOperationAction(ISD::OR, MVT::v8i8, Expand);
794 setOperationAction(ISD::OR, MVT::v4i16, Expand);
795 setOperationAction(ISD::OR, MVT::v2i32, Expand);
796 setOperationAction(ISD::OR, MVT::v1i64, Expand);
797 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
806 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
807 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
808 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
809 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000814
Craig Topper1accb7e2012-01-10 06:54:16 +0000815 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
819 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
820 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
821 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
823 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
824 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
825 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
826 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
828 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000829 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830 }
831
Craig Topper1accb7e2012-01-10 06:54:16 +0000832 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000834
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000835 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
836 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
839 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
840 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000841
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
843 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
844 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
845 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
846 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
847 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
848 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
849 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
850 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
851 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
852 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
853 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
854 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
855 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
857 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000858
Nadav Rotem354efd82011-09-18 14:57:03 +0000859 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000860 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
861 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
862 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000869
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
878 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000879 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000880 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000882 // Do not attempt to custom lower non-128-bit vectors
883 if (!VT.is128BitVector())
884 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 setOperationAction(ISD::BUILD_VECTOR,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
890 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000899
Nate Begemancdd1eec2008-02-12 22:51:28 +0000900 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
907 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000908 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000909
910 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000911 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000912 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000913
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000924 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000927
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
930 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
931 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
932 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
935 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000937
Craig Topperd0a31172012-01-10 06:37:29 +0000938 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000939 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
940 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
941 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
942 setOperationAction(ISD::FRINT, MVT::f32, Legal);
943 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
944 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
945 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
946 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
947 setOperationAction(ISD::FRINT, MVT::f64, Legal);
948 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
949
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000953 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000958
Nate Begeman14d12ca2008-02-11 04:19:36 +0000959 // i8 and i16 vectors are custom , because the source register and source
960 // source memory operand types are not the same width. f32 vectors are
961 // custom since the immediate controlling the insert encodes additional
962 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972
Pete Coopera77214a2011-11-14 19:38:42 +0000973 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000974 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 }
979 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000980
Craig Topper1accb7e2012-01-10 06:54:16 +0000981 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000982 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000983 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000984
Nadav Rotem43012222011-05-11 08:12:09 +0000985 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000989 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000990
991 if (Subtarget->hasAVX2()) {
992 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
993 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
994
995 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
999 } else {
1000 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1001 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1002
1003 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1007 }
Nadav Rotem43012222011-05-11 08:12:09 +00001008 }
1009
Craig Topperd0a31172012-01-10 06:37:29 +00001010 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001011 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001013 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001014 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1023 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001024
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001038
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001039 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1040 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001041 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1049
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1051 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001057 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058
Duncan Sands28b77e92011-09-06 19:07:46 +00001059 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001063
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001064 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1067
Craig Topperaaa643c2011-11-09 07:28:55 +00001068 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001072
Craig Topperaaa643c2011-11-09 07:28:55 +00001073 if (Subtarget->hasAVX2()) {
1074 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1075 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1076 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1077 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1080 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1081 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1082 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001083
Craig Topperaaa643c2011-11-09 07:28:55 +00001084 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1085 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1086 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001087 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001088
1089 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001090
1091 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1092 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1093
1094 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001098 } else {
1099 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1100 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1101 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1102 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1103
1104 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1105 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1106 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1108
1109 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1110 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1111 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1112 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001113
1114 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1116
1117 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001121 }
Craig Topper13894fa2011-08-24 06:14:18 +00001122
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001123 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001124 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1126 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1127 EVT VT = SVT;
1128
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
1132 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1133
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001136 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001137
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001138 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001142 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001144 }
1145
David Greene54d8eba2011-01-27 22:38:56 +00001146 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1148 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1149 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001153 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154
1155 setOperationAction(ISD::AND, SVT, Promote);
1156 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1157 setOperationAction(ISD::OR, SVT, Promote);
1158 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, SVT, Promote);
1160 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, SVT, Promote);
1162 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, SVT, Promote);
1164 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001165 }
David Greene9b9838d2009-06-29 16:47:10 +00001166 }
1167
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
1170 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1173 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 }
1175
Evan Cheng6be2c582006-04-05 23:38:46 +00001176 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001178
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001179
Eli Friedman962f5492010-06-02 19:35:46 +00001180 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1181 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001182 //
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // FIXME: We really should do custom legalization for addition and
1184 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1185 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001186 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1187 // Add/Sub/Mul with overflow operations are custom lowered.
1188 MVT VT = IntVTs[i];
1189 setOperationAction(ISD::SADDO, VT, Custom);
1190 setOperationAction(ISD::UADDO, VT, Custom);
1191 setOperationAction(ISD::SSUBO, VT, Custom);
1192 setOperationAction(ISD::USUBO, VT, Custom);
1193 setOperationAction(ISD::SMULO, VT, Custom);
1194 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001195 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001196
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001197 // There are no 8-bit 3-address imul/mul instructions
1198 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1199 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001200
Evan Chengd54f2d52009-03-31 19:38:51 +00001201 if (!Subtarget->is64Bit()) {
1202 // These libcalls are not available in 32-bit.
1203 setLibcallName(RTLIB::SHL_I128, 0);
1204 setLibcallName(RTLIB::SRL_I128, 0);
1205 setLibcallName(RTLIB::SRA_I128, 0);
1206 }
1207
Evan Cheng206ee9d2006-07-07 08:33:52 +00001208 // We have target-specific dag combine patterns for the following nodes:
1209 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001210 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001211 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001212 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001213 setTargetDAGCombine(ISD::SHL);
1214 setTargetDAGCombine(ISD::SRA);
1215 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001216 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001217 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001218 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001219 setTargetDAGCombine(ISD::FADD);
1220 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001222 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001223 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001224 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001225 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001226 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
1279 return;
1280}
1281
1282/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001284/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (TyAlign > 8)
1291 return TyAlign;
1292 return 8;
1293 }
1294
Evan Cheng29286502008-01-23 23:17:41 +00001295 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001296 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001297 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001298 return Align;
1299}
Chris Lattner2b02a442007-02-25 08:29:00 +00001300
Evan Chengf0df0312008-05-15 08:39:06 +00001301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// and store operations as a result of memset, memcpy, and memmove
1303/// lowering. If DstAlign is zero that means it's safe to destination
1304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305/// means there isn't a need to check it against alignment requirement,
1306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001311/// It returns EVT::Other if the type should be determined using generic
1312/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001313EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001314X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001316 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001317 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001323 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001330 if (Subtarget->getStackAlignment() >= 32) {
1331 if (Subtarget->hasAVX2())
1332 return MVT::v8i32;
1333 if (Subtarget->hasAVX())
1334 return MVT::v8f32;
1335 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001340 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001341 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 // Do not use f64 to lower memcpy if source is string constant. It's
1345 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001348 }
Evan Chengf0df0312008-05-15 08:39:06 +00001349 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 return MVT::i64;
1351 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001352}
1353
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001354/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1355/// current function. The returned value is a member of the
1356/// MachineJumpTableInfo::JTEntryKind enum.
1357unsigned X86TargetLowering::getJumpTableEncoding() const {
1358 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1359 // symbol.
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1361 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001363
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001364 // Otherwise, use the normal jump table encoding heuristics.
1365 return TargetLowering::getJumpTableEncoding();
1366}
1367
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368const MCExpr *
1369X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1370 const MachineBasicBlock *MBB,
1371 unsigned uid,MCContext &Ctx) const{
1372 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1373 Subtarget->isPICStyleGOT());
1374 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1375 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001376 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1377 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001378}
1379
Evan Chengcc415862007-11-09 01:32:10 +00001380/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1381/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001382SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001383 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001384 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 // This doesn't have DebugLoc associated with it, but is not really the
1386 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001387 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001388 return Table;
1389}
1390
Chris Lattner589c6f62010-01-26 06:28:43 +00001391/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1392/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1393/// MCExpr.
1394const MCExpr *X86TargetLowering::
1395getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1396 MCContext &Ctx) const {
1397 // X86-64 uses RIP relative addressing based on the jump table label.
1398 if (Subtarget->isPICStyleRIPRel())
1399 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1400
1401 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001402 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001403}
1404
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001405// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001406std::pair<const TargetRegisterClass*, uint8_t>
1407X86TargetLowering::findRepresentativeClass(EVT VT) const{
1408 const TargetRegisterClass *RRC = 0;
1409 uint8_t Cost = 1;
1410 switch (VT.getSimpleVT().SimpleTy) {
1411 default:
1412 return TargetLowering::findRepresentativeClass(VT);
1413 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1414 RRC = (Subtarget->is64Bit()
1415 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1416 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001417 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001418 RRC = X86::VR64RegisterClass;
1419 break;
1420 case MVT::f32: case MVT::f64:
1421 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1422 case MVT::v4f32: case MVT::v2f64:
1423 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1424 case MVT::v4f64:
1425 RRC = X86::VR128RegisterClass;
1426 break;
1427 }
1428 return std::make_pair(RRC, Cost);
1429}
1430
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001431bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1432 unsigned &Offset) const {
1433 if (!Subtarget->isTargetLinux())
1434 return false;
1435
1436 if (Subtarget->is64Bit()) {
1437 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1438 Offset = 0x28;
1439 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1440 AddressSpace = 256;
1441 else
1442 AddressSpace = 257;
1443 } else {
1444 // %gs:0x14 on i386
1445 Offset = 0x14;
1446 AddressSpace = 256;
1447 }
1448 return true;
1449}
1450
1451
Chris Lattner2b02a442007-02-25 08:29:00 +00001452//===----------------------------------------------------------------------===//
1453// Return Value Calling Convention Implementation
1454//===----------------------------------------------------------------------===//
1455
Chris Lattner59ed56b2007-02-28 04:55:35 +00001456#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001457
Michael J. Spencerec38de22010-10-10 22:04:20 +00001458bool
Eric Christopher471e4222011-06-08 23:55:35 +00001459X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1460 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001463 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001464 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001466 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467}
1468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469SDValue
1470X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001473 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001474 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner9774c912007-02-27 05:28:59 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 RVLocs, *DAG.getContext());
1481 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Evan Chengdcea1632010-02-04 02:40:39 +00001483 // Add the regs to the liveout set for the function.
1484 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1485 for (unsigned i = 0; i != RVLocs.size(); ++i)
1486 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1487 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001492 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1493 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1495 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001497 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001502 EVT ValVT = ValToCopy.getValueType();
1503
Dale Johannesenc4510512010-09-24 19:05:48 +00001504 // If this is x86-64, and we disabled SSE, we can't return FP values,
1505 // or SSE or MMX vectors.
1506 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1507 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001508 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 report_fatal_error("SSE register return with SSE disabled");
1510 }
1511 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1512 // llvm-gcc has never done it right and no one has noticed, so this
1513 // should be OK for now.
1514 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001515 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001516 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Chris Lattner447ff682008-03-11 03:23:40 +00001518 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1519 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001520 if (VA.getLocReg() == X86::ST0 ||
1521 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1523 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001526 RetOps.push_back(ValToCopy);
1527 // Don't emit a copytoreg.
1528 continue;
1529 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001530
Evan Cheng242b38b2009-02-23 09:03:22 +00001531 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1532 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001533 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001534 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001535 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001537 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1538 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 // If we don't have SSE2 available, convert to v4f32 so the generated
1540 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001541 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001542 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001544 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001545 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001546
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001548 Flag = Chain.getValue(1);
1549 }
Dan Gohman61a92132008-04-21 23:59:07 +00001550
1551 // The x86-64 ABI for returning structs by value requires that we copy
1552 // the sret argument into %rax for the return. We saved the argument into
1553 // a virtual register in the entry block, so now we copy the value out
1554 // and into %rax.
1555 if (Subtarget->is64Bit() &&
1556 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1557 MachineFunction &MF = DAG.getMachineFunction();
1558 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1559 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001560 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001561 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001565 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001566
1567 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001568 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Chris Lattner447ff682008-03-11 03:23:40 +00001571 RetOps[0] = Chain; // Update chain.
1572
1573 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001574 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
1577 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001579}
1580
Evan Cheng3d2125c2010-11-30 23:55:39 +00001581bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1582 if (N->getNumValues() != 1)
1583 return false;
1584 if (!N->hasNUsesOfValue(1, 0))
1585 return false;
1586
1587 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001588 if (Copy->getOpcode() == ISD::CopyToReg) {
1589 // If the copy has a glue operand, we conservatively assume it isn't safe to
1590 // perform a tail call.
1591 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1592 return false;
1593 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001594 return false;
1595
Evan Cheng1bf891a2010-12-01 22:59:46 +00001596 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001597 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 if (UI->getOpcode() != X86ISD::RET_FLAG)
1600 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001601 HasRet = true;
1602 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001603
Evan Cheng1bf891a2010-12-01 22:59:46 +00001604 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605}
1606
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001607EVT
1608X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001609 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001610 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001611 // TODO: Is this also valid on 32-bit?
1612 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001613 ReturnMVT = MVT::i8;
1614 else
1615 ReturnMVT = MVT::i32;
1616
1617 EVT MinVT = getRegisterType(Context, ReturnMVT);
1618 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001619}
1620
Dan Gohman98ca4f22009-08-05 01:29:28 +00001621/// LowerCallResult - Lower the result values of a call into the
1622/// appropriate copies out of appropriate physical registers.
1623///
1624SDValue
1625X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001626 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627 const SmallVectorImpl<ISD::InputArg> &Ins,
1628 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001629 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001630
Chris Lattnere32bbf62007-02-28 07:09:55 +00001631 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001632 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001633 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001634 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1635 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001637
Chris Lattner3085e152007-02-25 08:59:22 +00001638 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001639 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001640 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001641 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001642
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001645 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001646 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001647 }
1648
Evan Cheng79fb3b42009-02-20 20:43:02 +00001649 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650
1651 // If this is a call to a function that returns an fp value on the floating
1652 // point stack, we must guarantee the the value is popped from the stack, so
1653 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001654 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001655 // instead.
1656 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1657 // If we prefer to use the value in xmm registers, copy it out as f80 and
1658 // use a truncate to move it from fp stack reg to xmm reg.
1659 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001660 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001661 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1662 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001663 Val = Chain.getValue(0);
1664
1665 // Round the f80 to the right size, which also moves it to the appropriate
1666 // xmm register.
1667 if (CopyVT != VA.getValVT())
1668 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1669 // This truncation won't change the value.
1670 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001671 } else {
1672 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1673 CopyVT, InFlag).getValue(1);
1674 Val = Chain.getValue(0);
1675 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001676 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001677 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001678 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001681}
1682
1683
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001684//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001685// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001686//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001687// StdCall calling convention seems to be standard for many Windows' API
1688// routines and around. It differs from C calling convention just a little:
1689// callee should clean up the stack, not caller. Symbols should be also
1690// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001691// For info on fast calling convention see Fast Calling Convention (tail call)
1692// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001693
Dan Gohman98ca4f22009-08-05 01:29:28 +00001694/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001695/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1697 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001701}
1702
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001703/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001704/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001705static bool
1706ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1707 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001708 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001709
Dan Gohman98ca4f22009-08-05 01:29:28 +00001710 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001711}
1712
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001713/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1714/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001715/// the specific parameter attribute. The copy will be passed as a byval
1716/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001717static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001718CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001719 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1720 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001721 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001722
Dale Johannesendd64c412009-02-04 00:33:20 +00001723 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001724 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001725 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001726}
1727
Chris Lattner29689432010-03-11 00:22:57 +00001728/// IsTailCallConvention - Return true if the calling convention is one that
1729/// supports tail call optimization.
1730static bool IsTailCallConvention(CallingConv::ID CC) {
1731 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1732}
1733
Evan Cheng485fafc2011-03-21 01:19:09 +00001734bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001735 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001736 return false;
1737
1738 CallSite CS(CI);
1739 CallingConv::ID CalleeCC = CS.getCallingConv();
1740 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1741 return false;
1742
1743 return true;
1744}
1745
Evan Cheng0c439eb2010-01-27 00:07:07 +00001746/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1747/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001748static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1749 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001750 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001751}
1752
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753SDValue
1754X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001755 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001756 const SmallVectorImpl<ISD::InputArg> &Ins,
1757 DebugLoc dl, SelectionDAG &DAG,
1758 const CCValAssign &VA,
1759 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001760 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001761 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001763 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1764 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001765 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001766 EVT ValVT;
1767
1768 // If value is passed by pointer we have address passed instead of the value
1769 // itself.
1770 if (VA.getLocInfo() == CCValAssign::Indirect)
1771 ValVT = VA.getLocVT();
1772 else
1773 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001774
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001775 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001776 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001777 // In case of tail call optimization mark all arguments mutable. Since they
1778 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001779 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001780 unsigned Bytes = Flags.getByValSize();
1781 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1782 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001783 return DAG.getFrameIndex(FI, getPointerTy());
1784 } else {
1785 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001786 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001787 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1788 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001789 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001790 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001791 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001792}
1793
Dan Gohman475871a2008-07-27 21:46:04 +00001794SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001795X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001796 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001797 bool isVarArg,
1798 const SmallVectorImpl<ISD::InputArg> &Ins,
1799 DebugLoc dl,
1800 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001801 SmallVectorImpl<SDValue> &InVals)
1802 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001803 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001804 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001805
Gordon Henriksen86737662008-01-05 16:56:59 +00001806 const Function* Fn = MF.getFunction();
1807 if (Fn->hasExternalLinkage() &&
1808 Subtarget->isTargetCygMing() &&
1809 Fn->getName() == "main")
1810 FuncInfo->setForceFramePointer(true);
1811
Evan Cheng1bc78042006-04-26 01:20:17 +00001812 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001813 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001814 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001815 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001816
Chris Lattner29689432010-03-11 00:22:57 +00001817 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1818 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001819
Chris Lattner638402b2007-02-28 07:00:42 +00001820 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001821 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001822 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001823 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001824
1825 // Allocate shadow area for Win64
1826 if (IsWin64) {
1827 CCInfo.AllocateStack(32, 8);
1828 }
1829
Duncan Sands45907662010-10-31 13:21:44 +00001830 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001831
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001833 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1835 CCValAssign &VA = ArgLocs[i];
1836 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1837 // places.
1838 assert(VA.getValNo() != LastVal &&
1839 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001840 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001841 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001842
Chris Lattnerf39f7712007-02-28 05:46:49 +00001843 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001844 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001845 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001851 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001853 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001854 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1855 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001856 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001857 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001858 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001859 RC = X86::VR64RegisterClass;
1860 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001861 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001862
Devang Patel68e6bee2011-02-21 23:21:26 +00001863 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001865
Chris Lattnerf39f7712007-02-28 05:46:49 +00001866 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1867 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1868 // right size.
1869 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001870 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001871 DAG.getValueType(VA.getValVT()));
1872 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001873 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001875 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001876 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001877
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001878 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 // Handle MMX values passed in XMM regs.
1880 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001881 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1882 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001883 } else
1884 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001885 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001886 } else {
1887 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001888 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001889 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001890
1891 // If value is passed via pointer - do a load.
1892 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001893 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001894 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001895
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001897 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001898
Dan Gohman61a92132008-04-21 23:59:07 +00001899 // The x86-64 ABI for returning structs by value requires that we copy
1900 // the sret argument into %rax for the return. Save the argument into
1901 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001902 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001903 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1904 unsigned Reg = FuncInfo->getSRetReturnReg();
1905 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001907 FuncInfo->setSRetReturnReg(Reg);
1908 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001909 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001911 }
1912
Chris Lattnerf39f7712007-02-28 05:46:49 +00001913 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001914 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001915 if (FuncIsMadeTailCallSafe(CallConv,
1916 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001917 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001918
Evan Cheng1bc78042006-04-26 01:20:17 +00001919 // If the function takes variable number of arguments, make a frame index for
1920 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001921 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001922 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1923 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001924 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 }
1926 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001927 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1928
1929 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001930 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001931 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001932 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001933 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001934 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1935 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001936 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001937 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1938 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1939 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001940 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001941 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942
1943 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001944 // The XMM registers which might contain var arg parameters are shadowed
1945 // in their paired GPR. So we only need to save the GPR to their home
1946 // slots.
1947 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001949 } else {
1950 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1951 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001952
Chad Rosier30450e82011-12-22 22:35:21 +00001953 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1954 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 }
1956 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1957 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001958
Devang Patel578efa92009-06-05 21:57:13 +00001959 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001960 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001961 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001962 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1963 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001964 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001965 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001966 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001967 // Kernel mode asks for SSE to be disabled, so don't push them
1968 // on the stack.
1969 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001970
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001972 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001973 // Get to the caller-allocated home save location. Add 8 to account
1974 // for the return address.
1975 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001976 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001977 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001978 // Fixup to set vararg frame on shadow area (4 x i64).
1979 if (NumIntRegs < 4)
1980 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001981 } else {
1982 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001983 // registers, then we must store them to their spots on the stack so
1984 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001985 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1986 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1987 FuncInfo->setRegSaveFrameIndex(
1988 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001989 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001990 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001991
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001994 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1995 getPointerTy());
1996 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001997 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001998 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1999 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002000 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002001 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002002 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002003 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002004 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002005 MachinePointerInfo::getFixedStack(
2006 FuncInfo->getRegSaveFrameIndex(), Offset),
2007 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002008 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002009 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002011
Dan Gohmanface41a2009-08-16 21:24:25 +00002012 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2013 // Now store the XMM (fp + vector) parameter registers.
2014 SmallVector<SDValue, 11> SaveXMMOps;
2015 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002016
Devang Patel68e6bee2011-02-21 23:21:26 +00002017 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002018 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2019 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002020
Dan Gohman1e93df62010-04-17 14:41:14 +00002021 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2022 FuncInfo->getRegSaveFrameIndex()));
2023 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2024 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002025
Dan Gohmanface41a2009-08-16 21:24:25 +00002026 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002027 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002028 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002029 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2030 SaveXMMOps.push_back(Val);
2031 }
2032 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2033 MVT::Other,
2034 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002036
2037 if (!MemOps.empty())
2038 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2039 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002042
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002044 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2045 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002047 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002048 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002049 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002050 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2051 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002053 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002054
Gordon Henriksen86737662008-01-05 16:56:59 +00002055 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002056 // RegSaveFrameIndex is X86-64 only.
2057 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002058 if (CallConv == CallingConv::X86_FastCall ||
2059 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002060 // fastcc functions can't have varargs.
2061 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002062 }
Evan Cheng25caf632006-05-23 21:06:34 +00002063
Rafael Espindola76927d752011-08-30 19:39:58 +00002064 FuncInfo->setArgumentStackSize(StackSize);
2065
Dan Gohman98ca4f22009-08-05 01:29:28 +00002066 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002067}
2068
Dan Gohman475871a2008-07-27 21:46:04 +00002069SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002070X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2071 SDValue StackPtr, SDValue Arg,
2072 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002073 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002074 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002075 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002076 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002077 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002078 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002079 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002080
2081 return DAG.getStore(Chain, dl, Arg, PtrOff,
2082 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002083 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002084}
2085
Bill Wendling64e87322009-01-16 19:25:27 +00002086/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002088SDValue
2089X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002090 SDValue &OutRetAddr, SDValue Chain,
2091 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002092 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002094 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002095 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002096
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002097 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002098 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002099 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002100 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101}
2102
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002103/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002104/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002105static SDValue
2106EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002107 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002108 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002109 // Store the return address to the appropriate stack slot.
2110 if (!FPDiff) return Chain;
2111 // Calculate the new stack slot for the return address.
2112 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002113 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002114 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002115 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002118 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002119 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002120 return Chain;
2121}
2122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002124X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002125 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002126 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002127 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002128 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 const SmallVectorImpl<ISD::InputArg> &Ins,
2130 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002131 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 MachineFunction &MF = DAG.getMachineFunction();
2133 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002134 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002135 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002137 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138
Nick Lewycky22de16d2012-01-19 00:34:10 +00002139 if (MF.getTarget().Options.DisableTailCalls)
2140 isTailCall = false;
2141
Evan Cheng5f941932010-02-05 02:21:12 +00002142 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002143 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002144 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2145 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002146 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002147
2148 // Sibcalls are automatically detected tailcalls which do not require
2149 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002150 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002151 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002152
2153 if (isTailCall)
2154 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002155 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002156
Chris Lattner29689432010-03-11 00:22:57 +00002157 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2158 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002159
Chris Lattner638402b2007-02-28 07:00:42 +00002160 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002161 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002162 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002164
2165 // Allocate shadow area for Win64
2166 if (IsWin64) {
2167 CCInfo.AllocateStack(32, 8);
2168 }
2169
Duncan Sands45907662010-10-31 13:21:44 +00002170 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002171
Chris Lattner423c5f42007-02-28 05:31:48 +00002172 // Get a count of how many bytes are to be pushed on the stack.
2173 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002174 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002175 // This is a sibcall. The memory operands are available in caller's
2176 // own caller's stack.
2177 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002178 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2179 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002180 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002181
Gordon Henriksen86737662008-01-05 16:56:59 +00002182 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002184 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002185 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002186 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2187 FPDiff = NumBytesCallerPushed - NumBytes;
2188
2189 // Set the delta of movement of the returnaddr stackslot.
2190 // But only set if delta is greater than previous delta.
2191 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2192 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2193 }
2194
Evan Chengf22f9b32010-02-06 03:28:46 +00002195 if (!IsSibcall)
2196 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002197
Dan Gohman475871a2008-07-27 21:46:04 +00002198 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002199 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002200 if (isTailCall && FPDiff)
2201 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2202 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002203
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2205 SmallVector<SDValue, 8> MemOpChains;
2206 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002207
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002208 // Walk the register/memloc assignments, inserting copies/loads. In the case
2209 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2211 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002212 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002213 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002214 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002215 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002216
Chris Lattner423c5f42007-02-28 05:31:48 +00002217 // Promote the value if needed.
2218 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002219 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002220 case CCValAssign::Full: break;
2221 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002222 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 break;
2224 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002225 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 break;
2227 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2229 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002230 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002231 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2232 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002233 } else
2234 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2235 break;
2236 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002237 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002238 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002239 case CCValAssign::Indirect: {
2240 // Store the argument.
2241 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002242 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002243 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002244 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002245 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002246 Arg = SpillSlot;
2247 break;
2248 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002249 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002250
Chris Lattner423c5f42007-02-28 05:31:48 +00002251 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002252 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2253 if (isVarArg && IsWin64) {
2254 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2255 // shadow reg if callee is a varargs function.
2256 unsigned ShadowReg = 0;
2257 switch (VA.getLocReg()) {
2258 case X86::XMM0: ShadowReg = X86::RCX; break;
2259 case X86::XMM1: ShadowReg = X86::RDX; break;
2260 case X86::XMM2: ShadowReg = X86::R8; break;
2261 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002262 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002263 if (ShadowReg)
2264 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002265 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002266 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002267 assert(VA.isMemLoc());
2268 if (StackPtr.getNode() == 0)
2269 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2270 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2271 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002272 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002274
Evan Cheng32fe1032006-05-25 00:59:30 +00002275 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002276 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002277 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002278
Evan Cheng347d5f72006-04-28 21:29:37 +00002279 // Build a sequence of copy-to-reg nodes chained together with token chain
2280 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002281 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002282 // Tail call byval lowering might overwrite argument registers so in case of
2283 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002285 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002286 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 InFlag = Chain.getValue(1);
2289 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002290
Chris Lattner88e1fd52009-07-09 04:24:46 +00002291 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002292 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2293 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002295 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2296 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002297 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002298 InFlag);
2299 InFlag = Chain.getValue(1);
2300 } else {
2301 // If we are tail calling and generating PIC/GOT style code load the
2302 // address of the callee into ECX. The value in ecx is used as target of
2303 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2304 // for tail calls on PIC/GOT architectures. Normally we would just put the
2305 // address of GOT into ebx and then call target@PLT. But for tail calls
2306 // ebx would be restored (since ebx is callee saved) before jumping to the
2307 // target@PLT.
2308
2309 // Note: The actual moving to ECX is done further down.
2310 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2311 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2312 !G->getGlobal()->hasProtectedVisibility())
2313 Callee = LowerGlobalAddress(Callee, DAG);
2314 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002315 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002316 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002317 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002318
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002319 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002320 // From AMD64 ABI document:
2321 // For calls that may call functions that use varargs or stdargs
2322 // (prototype-less calls or calls to functions containing ellipsis (...) in
2323 // the declaration) %al is used as hidden argument to specify the number
2324 // of SSE registers used. The contents of %al do not need to match exactly
2325 // the number of registers, but must be an ubound on the number of SSE
2326 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002327
Gordon Henriksen86737662008-01-05 16:56:59 +00002328 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002329 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002330 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2331 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2332 };
2333 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002334 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002335 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002336
Dale Johannesendd64c412009-02-04 00:33:20 +00002337 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002338 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002339 InFlag = Chain.getValue(1);
2340 }
2341
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002342
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002343 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002344 if (isTailCall) {
2345 // Force all the incoming stack arguments to be loaded from the stack
2346 // before any new outgoing arguments are stored to the stack, because the
2347 // outgoing stack slots may alias the incoming argument stack slots, and
2348 // the alias isn't otherwise explicit. This is slightly more conservative
2349 // than necessary, because it means that each store effectively depends
2350 // on every argument instead of just those arguments it would clobber.
2351 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2352
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SmallVector<SDValue, 8> MemOpChains2;
2354 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002356 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002357 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002358 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002359 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2360 CCValAssign &VA = ArgLocs[i];
2361 if (VA.isRegLoc())
2362 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002363 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002364 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002365 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002366 // Create frame index.
2367 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002368 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002369 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002370 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002371
Duncan Sands276dcbd2008-03-21 09:14:45 +00002372 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002373 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002374 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002375 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002376 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002377 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002378 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002379
Dan Gohman98ca4f22009-08-05 01:29:28 +00002380 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2381 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002382 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002384 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002385 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002387 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002388 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002389 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002390 }
2391 }
2392
2393 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002394 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002395 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002396
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002397 // Copy arguments to their registers.
2398 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002399 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002400 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002401 InFlag = Chain.getValue(1);
2402 }
Dan Gohman475871a2008-07-27 21:46:04 +00002403 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002404
Gordon Henriksen86737662008-01-05 16:56:59 +00002405 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002406 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002407 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002408 }
2409
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002410 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2411 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2412 // In the 64-bit large code model, we have to make all calls
2413 // through a register, since the call instruction's 32-bit
2414 // pc-relative offset may not be large enough to hold the whole
2415 // address.
2416 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002417 // If the callee is a GlobalAddress node (quite common, every direct call
2418 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2419 // it.
2420
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002421 // We should use extra load for direct calls to dllimported functions in
2422 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002423 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002424 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002425 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002426 bool ExtraLoad = false;
2427 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002428
Chris Lattner48a7d022009-07-09 05:02:21 +00002429 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2430 // external symbols most go through the PLT in PIC mode. If the symbol
2431 // has hidden or protected visibility, or if it is static or local, then
2432 // we don't need to use the PLT - we can directly call it.
2433 if (Subtarget->isTargetELF() &&
2434 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002435 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002436 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002437 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002438 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002439 (!Subtarget->getTargetTriple().isMacOSX() ||
2440 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002441 // PC-relative references to external symbols should go through $stub,
2442 // unless we're building with the leopard linker or later, which
2443 // automatically synthesizes these stubs.
2444 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002445 } else if (Subtarget->isPICStyleRIPRel() &&
2446 isa<Function>(GV) &&
2447 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2448 // If the function is marked as non-lazy, generate an indirect call
2449 // which loads from the GOT directly. This avoids runtime overhead
2450 // at the cost of eager binding (and one extra byte of encoding).
2451 OpFlags = X86II::MO_GOTPCREL;
2452 WrapperKind = X86ISD::WrapperRIP;
2453 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002454 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002455
Devang Patel0d881da2010-07-06 22:08:15 +00002456 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002458
2459 // Add a wrapper if needed.
2460 if (WrapperKind != ISD::DELETED_NODE)
2461 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2462 // Add extra indirection if needed.
2463 if (ExtraLoad)
2464 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2465 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002466 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002467 }
Bill Wendling056292f2008-09-16 21:48:12 +00002468 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002469 unsigned char OpFlags = 0;
2470
Evan Cheng1bf891a2010-12-01 22:59:46 +00002471 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2472 // external symbols should go through the PLT.
2473 if (Subtarget->isTargetELF() &&
2474 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2475 OpFlags = X86II::MO_PLT;
2476 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002477 (!Subtarget->getTargetTriple().isMacOSX() ||
2478 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002479 // PC-relative references to external symbols should go through $stub,
2480 // unless we're building with the leopard linker or later, which
2481 // automatically synthesizes these stubs.
2482 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002483 }
Eric Christopherfd179292009-08-27 18:07:15 +00002484
Chris Lattner48a7d022009-07-09 05:02:21 +00002485 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2486 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002487 }
2488
Chris Lattnerd96d0722007-02-25 06:40:16 +00002489 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002490 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002491 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002492
Evan Chengf22f9b32010-02-06 03:28:46 +00002493 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002494 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2495 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002496 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002498
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002499 Ops.push_back(Chain);
2500 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002501
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002504
Gordon Henriksen86737662008-01-05 16:56:59 +00002505 // Add argument registers to the end of the list so that they are known live
2506 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002507 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2508 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2509 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002510
Evan Cheng586ccac2008-03-18 23:36:35 +00002511 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002512 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002513 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2514
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002515 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002516 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002518
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002519 // Add a register mask operand representing the call-preserved registers.
2520 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2521 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2522 assert(Mask && "Missing call preserved mask for calling convention");
2523 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002524
Gabor Greifba36cb52008-08-28 21:40:38 +00002525 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002526 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002527
Dan Gohman98ca4f22009-08-05 01:29:28 +00002528 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002529 // We used to do:
2530 //// If this is the first return lowered for this function, add the regs
2531 //// to the liveout set for the function.
2532 // This isn't right, although it's probably harmless on x86; liveouts
2533 // should be computed from returns not tail calls. Consider a void
2534 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002535 return DAG.getNode(X86ISD::TC_RETURN, dl,
2536 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002537 }
2538
Dale Johannesenace16102009-02-03 19:33:06 +00002539 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002540 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002541
Chris Lattner2d297092006-05-23 18:50:38 +00002542 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002543 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002544 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2545 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002546 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002547 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2548 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002549 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002550 // pops the hidden struct pointer, so we have to push it back.
2551 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002552 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002553 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002554 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002555 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002556
Gordon Henriksenae636f82008-01-03 16:47:34 +00002557 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002558 if (!IsSibcall) {
2559 Chain = DAG.getCALLSEQ_END(Chain,
2560 DAG.getIntPtrConstant(NumBytes, true),
2561 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2562 true),
2563 InFlag);
2564 InFlag = Chain.getValue(1);
2565 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002566
Chris Lattner3085e152007-02-25 08:59:22 +00002567 // Handle result values, copying them out of physregs into vregs that we
2568 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002569 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2570 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002571}
2572
Evan Cheng25ab6902006-09-08 06:48:29 +00002573
2574//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002575// Fast Calling Convention (tail call) implementation
2576//===----------------------------------------------------------------------===//
2577
2578// Like std call, callee cleans arguments, convention except that ECX is
2579// reserved for storing the tail called function address. Only 2 registers are
2580// free for argument passing (inreg). Tail call optimization is performed
2581// provided:
2582// * tailcallopt is enabled
2583// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002584// On X86_64 architecture with GOT-style position independent code only local
2585// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002586// To keep the stack aligned according to platform abi the function
2587// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2588// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002589// If a tail called function callee has more arguments than the caller the
2590// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002591// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002592// original REtADDR, but before the saved framepointer or the spilled registers
2593// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2594// stack layout:
2595// arg1
2596// arg2
2597// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002598// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002599// move area ]
2600// (possible EBP)
2601// ESI
2602// EDI
2603// local1 ..
2604
2605/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2606/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002607unsigned
2608X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2609 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002610 MachineFunction &MF = DAG.getMachineFunction();
2611 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002612 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002613 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002614 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002615 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002616 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002617 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2618 // Number smaller than 12 so just add the difference.
2619 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2620 } else {
2621 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002622 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002623 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002624 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002625 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002626}
2627
Evan Cheng5f941932010-02-05 02:21:12 +00002628/// MatchingStackOffset - Return true if the given stack call argument is
2629/// already available in the same position (relatively) of the caller's
2630/// incoming argument stack.
2631static
2632bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2633 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2634 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002635 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2636 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002637 if (Arg.getOpcode() == ISD::CopyFromReg) {
2638 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002639 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002640 return false;
2641 MachineInstr *Def = MRI->getVRegDef(VR);
2642 if (!Def)
2643 return false;
2644 if (!Flags.isByVal()) {
2645 if (!TII->isLoadFromStackSlot(Def, FI))
2646 return false;
2647 } else {
2648 unsigned Opcode = Def->getOpcode();
2649 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2650 Def->getOperand(1).isFI()) {
2651 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002652 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002653 } else
2654 return false;
2655 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002656 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2657 if (Flags.isByVal())
2658 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002659 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002660 // define @foo(%struct.X* %A) {
2661 // tail call @bar(%struct.X* byval %A)
2662 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002663 return false;
2664 SDValue Ptr = Ld->getBasePtr();
2665 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2666 if (!FINode)
2667 return false;
2668 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002669 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002670 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002671 FI = FINode->getIndex();
2672 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002673 } else
2674 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002675
Evan Cheng4cae1332010-03-05 08:38:04 +00002676 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002677 if (!MFI->isFixedObjectIndex(FI))
2678 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002679 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002680}
2681
Dan Gohman98ca4f22009-08-05 01:29:28 +00002682/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2683/// for tail call optimization. Targets which want to do tail call
2684/// optimization should implement this function.
2685bool
2686X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002687 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002688 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002689 bool isCalleeStructRet,
2690 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002691 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002692 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002693 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002694 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002695 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002696 CalleeCC != CallingConv::C)
2697 return false;
2698
Evan Cheng7096ae42010-01-29 06:45:59 +00002699 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002700 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002701 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002702 CallingConv::ID CallerCC = CallerF->getCallingConv();
2703 bool CCMatch = CallerCC == CalleeCC;
2704
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002705 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002706 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002707 return true;
2708 return false;
2709 }
2710
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002711 // Look for obvious safe cases to perform tail call optimization that do not
2712 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002713
Evan Cheng2c12cb42010-03-26 16:26:03 +00002714 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2715 // emit a special epilogue.
2716 if (RegInfo->needsStackRealignment(MF))
2717 return false;
2718
Evan Chenga375d472010-03-15 18:54:48 +00002719 // Also avoid sibcall optimization if either caller or callee uses struct
2720 // return semantics.
2721 if (isCalleeStructRet || isCallerStructRet)
2722 return false;
2723
Chad Rosier2416da32011-06-24 21:15:36 +00002724 // An stdcall caller is expected to clean up its arguments; the callee
2725 // isn't going to do that.
2726 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2727 return false;
2728
Chad Rosier871f6642011-05-18 19:59:50 +00002729 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002730 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002731 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002732
2733 // Optimizing for varargs on Win64 is unlikely to be safe without
2734 // additional testing.
2735 if (Subtarget->isTargetWin64())
2736 return false;
2737
Chad Rosier871f6642011-05-18 19:59:50 +00002738 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002739 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2740 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002741
Chad Rosier871f6642011-05-18 19:59:50 +00002742 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2743 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2744 if (!ArgLocs[i].isRegLoc())
2745 return false;
2746 }
2747
Chad Rosier30450e82011-12-22 22:35:21 +00002748 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2749 // stack. Therefore, if it's not used by the call it is not safe to optimize
2750 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002751 bool Unused = false;
2752 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2753 if (!Ins[i].Used) {
2754 Unused = true;
2755 break;
2756 }
2757 }
2758 if (Unused) {
2759 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002760 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2761 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002762 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002763 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002764 CCValAssign &VA = RVLocs[i];
2765 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2766 return false;
2767 }
2768 }
2769
Evan Cheng13617962010-04-30 01:12:32 +00002770 // If the calling conventions do not match, then we'd better make sure the
2771 // results are returned in the same way as what the caller expects.
2772 if (!CCMatch) {
2773 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002774 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2775 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002776 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2777
2778 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002779 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2780 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002781 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2782
2783 if (RVLocs1.size() != RVLocs2.size())
2784 return false;
2785 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2786 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2787 return false;
2788 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2789 return false;
2790 if (RVLocs1[i].isRegLoc()) {
2791 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2792 return false;
2793 } else {
2794 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2795 return false;
2796 }
2797 }
2798 }
2799
Evan Chenga6bff982010-01-30 01:22:00 +00002800 // If the callee takes no arguments then go on to check the results of the
2801 // call.
2802 if (!Outs.empty()) {
2803 // Check if stack adjustment is needed. For now, do not do this if any
2804 // argument is passed on the stack.
2805 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002806 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2807 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002808
2809 // Allocate shadow area for Win64
2810 if (Subtarget->isTargetWin64()) {
2811 CCInfo.AllocateStack(32, 8);
2812 }
2813
Duncan Sands45907662010-10-31 13:21:44 +00002814 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002815 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002816 MachineFunction &MF = DAG.getMachineFunction();
2817 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2818 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002819
2820 // Check if the arguments are already laid out in the right way as
2821 // the caller's fixed stack objects.
2822 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002823 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2824 const X86InstrInfo *TII =
2825 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002826 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2827 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002828 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002829 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002830 if (VA.getLocInfo() == CCValAssign::Indirect)
2831 return false;
2832 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002833 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2834 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002835 return false;
2836 }
2837 }
2838 }
Evan Cheng9c044672010-05-29 01:35:22 +00002839
2840 // If the tailcall address may be in a register, then make sure it's
2841 // possible to register allocate for it. In 32-bit, the call address can
2842 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002843 // callee-saved registers are restored. These happen to be the same
2844 // registers used to pass 'inreg' arguments so watch out for those.
2845 if (!Subtarget->is64Bit() &&
2846 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002847 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002848 unsigned NumInRegs = 0;
2849 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2850 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002851 if (!VA.isRegLoc())
2852 continue;
2853 unsigned Reg = VA.getLocReg();
2854 switch (Reg) {
2855 default: break;
2856 case X86::EAX: case X86::EDX: case X86::ECX:
2857 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002858 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002859 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002860 }
2861 }
2862 }
Evan Chenga6bff982010-01-30 01:22:00 +00002863 }
Evan Chengb1712452010-01-27 06:25:16 +00002864
Evan Cheng86809cc2010-02-03 03:28:02 +00002865 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002866}
2867
Dan Gohman3df24e62008-09-03 23:12:08 +00002868FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002869X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2870 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002871}
2872
2873
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002874//===----------------------------------------------------------------------===//
2875// Other Lowering Hooks
2876//===----------------------------------------------------------------------===//
2877
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002878static bool MayFoldLoad(SDValue Op) {
2879 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2880}
2881
2882static bool MayFoldIntoStore(SDValue Op) {
2883 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2884}
2885
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002886static bool isTargetShuffle(unsigned Opcode) {
2887 switch(Opcode) {
2888 default: return false;
2889 case X86ISD::PSHUFD:
2890 case X86ISD::PSHUFHW:
2891 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002892 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002893 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002894 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002895 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002896 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002897 case X86ISD::MOVLPS:
2898 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002899 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002900 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002901 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002902 case X86ISD::MOVSS:
2903 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002904 case X86ISD::UNPCKL:
2905 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002906 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002907 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002908 return true;
2909 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002910}
2911
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002912static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002913 SDValue V1, SelectionDAG &DAG) {
2914 switch(Opc) {
2915 default: llvm_unreachable("Unknown x86 shuffle node");
2916 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002917 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002918 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002919 return DAG.getNode(Opc, dl, VT, V1);
2920 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002921}
2922
2923static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002924 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002925 switch(Opc) {
2926 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002927 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002928 case X86ISD::PSHUFHW:
2929 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002930 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002931 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2932 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002933}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002934
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002935static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2936 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2937 switch(Opc) {
2938 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002939 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002940 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002941 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002942 return DAG.getNode(Opc, dl, VT, V1, V2,
2943 DAG.getConstant(TargetMask, MVT::i8));
2944 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002945}
2946
2947static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2948 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2949 switch(Opc) {
2950 default: llvm_unreachable("Unknown x86 shuffle node");
2951 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002952 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002953 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002954 case X86ISD::MOVLPS:
2955 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002956 case X86ISD::MOVSS:
2957 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002958 case X86ISD::UNPCKL:
2959 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002960 return DAG.getNode(Opc, dl, VT, V1, V2);
2961 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002962}
2963
Dan Gohmand858e902010-04-17 15:26:15 +00002964SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002965 MachineFunction &MF = DAG.getMachineFunction();
2966 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2967 int ReturnAddrIndex = FuncInfo->getRAIndex();
2968
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002969 if (ReturnAddrIndex == 0) {
2970 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002971 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002972 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002973 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002974 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002975 }
2976
Evan Cheng25ab6902006-09-08 06:48:29 +00002977 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002978}
2979
2980
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002981bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2982 bool hasSymbolicDisplacement) {
2983 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002984 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002985 return false;
2986
2987 // If we don't have a symbolic displacement - we don't have any extra
2988 // restrictions.
2989 if (!hasSymbolicDisplacement)
2990 return true;
2991
2992 // FIXME: Some tweaks might be needed for medium code model.
2993 if (M != CodeModel::Small && M != CodeModel::Kernel)
2994 return false;
2995
2996 // For small code model we assume that latest object is 16MB before end of 31
2997 // bits boundary. We may also accept pretty large negative constants knowing
2998 // that all objects are in the positive half of address space.
2999 if (M == CodeModel::Small && Offset < 16*1024*1024)
3000 return true;
3001
3002 // For kernel code model we know that all object resist in the negative half
3003 // of 32bits address space. We may not accept negative offsets, since they may
3004 // be just off and we may accept pretty large positive ones.
3005 if (M == CodeModel::Kernel && Offset > 0)
3006 return true;
3007
3008 return false;
3009}
3010
Evan Chengef41ff62011-06-23 17:54:54 +00003011/// isCalleePop - Determines whether the callee is required to pop its
3012/// own arguments. Callee pop is necessary to support tail calls.
3013bool X86::isCalleePop(CallingConv::ID CallingConv,
3014 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3015 if (IsVarArg)
3016 return false;
3017
3018 switch (CallingConv) {
3019 default:
3020 return false;
3021 case CallingConv::X86_StdCall:
3022 return !is64Bit;
3023 case CallingConv::X86_FastCall:
3024 return !is64Bit;
3025 case CallingConv::X86_ThisCall:
3026 return !is64Bit;
3027 case CallingConv::Fast:
3028 return TailCallOpt;
3029 case CallingConv::GHC:
3030 return TailCallOpt;
3031 }
3032}
3033
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003034/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3035/// specific condition code, returning the condition code and the LHS/RHS of the
3036/// comparison to make.
3037static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3038 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003039 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003040 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3041 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3042 // X > -1 -> X == 0, jump !sign.
3043 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003044 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003045 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3046 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003047 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003048 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003049 // X < 1 -> X <= 0
3050 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003051 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003052 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003053 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003054
Evan Chengd9558e02006-01-06 00:43:03 +00003055 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003056 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003057 case ISD::SETEQ: return X86::COND_E;
3058 case ISD::SETGT: return X86::COND_G;
3059 case ISD::SETGE: return X86::COND_GE;
3060 case ISD::SETLT: return X86::COND_L;
3061 case ISD::SETLE: return X86::COND_LE;
3062 case ISD::SETNE: return X86::COND_NE;
3063 case ISD::SETULT: return X86::COND_B;
3064 case ISD::SETUGT: return X86::COND_A;
3065 case ISD::SETULE: return X86::COND_BE;
3066 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003067 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003068 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003069
Chris Lattner4c78e022008-12-23 23:42:27 +00003070 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003071
Chris Lattner4c78e022008-12-23 23:42:27 +00003072 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003073 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3074 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003075 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3076 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003077 }
3078
Chris Lattner4c78e022008-12-23 23:42:27 +00003079 switch (SetCCOpcode) {
3080 default: break;
3081 case ISD::SETOLT:
3082 case ISD::SETOLE:
3083 case ISD::SETUGT:
3084 case ISD::SETUGE:
3085 std::swap(LHS, RHS);
3086 break;
3087 }
3088
3089 // On a floating point condition, the flags are set as follows:
3090 // ZF PF CF op
3091 // 0 | 0 | 0 | X > Y
3092 // 0 | 0 | 1 | X < Y
3093 // 1 | 0 | 0 | X == Y
3094 // 1 | 1 | 1 | unordered
3095 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003096 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003097 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003098 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003099 case ISD::SETOLT: // flipped
3100 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003101 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003102 case ISD::SETOLE: // flipped
3103 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003104 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003105 case ISD::SETUGT: // flipped
3106 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003107 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003108 case ISD::SETUGE: // flipped
3109 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003110 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003111 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003112 case ISD::SETNE: return X86::COND_NE;
3113 case ISD::SETUO: return X86::COND_P;
3114 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003115 case ISD::SETOEQ:
3116 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003117 }
Evan Chengd9558e02006-01-06 00:43:03 +00003118}
3119
Evan Cheng4a460802006-01-11 00:33:36 +00003120/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3121/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003122/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003123static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003124 switch (X86CC) {
3125 default:
3126 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003127 case X86::COND_B:
3128 case X86::COND_BE:
3129 case X86::COND_E:
3130 case X86::COND_P:
3131 case X86::COND_A:
3132 case X86::COND_AE:
3133 case X86::COND_NE:
3134 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003135 return true;
3136 }
3137}
3138
Evan Chengeb2f9692009-10-27 19:56:55 +00003139/// isFPImmLegal - Returns true if the target can instruction select the
3140/// specified FP immediate natively. If false, the legalizer will
3141/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003142bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003143 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3144 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3145 return true;
3146 }
3147 return false;
3148}
3149
Nate Begeman9008ca62009-04-27 18:41:29 +00003150/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3151/// the specified range (L, H].
3152static bool isUndefOrInRange(int Val, int Low, int Hi) {
3153 return (Val < 0) || (Val >= Low && Val < Hi);
3154}
3155
3156/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3157/// specified value.
3158static bool isUndefOrEqual(int Val, int CmpVal) {
3159 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003160 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003161 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003162}
3163
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003164/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3165/// from position Pos and ending in Pos+Size, falls within the specified
3166/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003167static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003168 int Pos, int Size, int Low) {
3169 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3170 if (!isUndefOrEqual(Mask[i], Low))
3171 return false;
3172 return true;
3173}
3174
Nate Begeman9008ca62009-04-27 18:41:29 +00003175/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3176/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3177/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003178static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003179 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003180 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 return (Mask[0] < 2 && Mask[1] < 2);
3183 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003184}
3185
Nate Begeman9008ca62009-04-27 18:41:29 +00003186/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3187/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003188static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003190 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003191
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003193 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3194 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003195
Evan Cheng506d3df2006-03-29 23:07:14 +00003196 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003197 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003198 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003199 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003200
Evan Cheng506d3df2006-03-29 23:07:14 +00003201 return true;
3202}
3203
Nate Begeman9008ca62009-04-27 18:41:29 +00003204/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3205/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003206static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003208 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003209
Rafael Espindola15684b22009-04-24 12:40:33 +00003210 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003211 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3212 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003213
Rafael Espindola15684b22009-04-24 12:40:33 +00003214 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003215 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003216 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003217 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003218
Rafael Espindola15684b22009-04-24 12:40:33 +00003219 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003220}
3221
Nate Begemana09008b2009-10-19 02:17:23 +00003222/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3223/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003224static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3225 const X86Subtarget *Subtarget) {
3226 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3227 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003228 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003229
Craig Topper0e2037b2012-01-20 05:53:00 +00003230 unsigned NumElts = VT.getVectorNumElements();
3231 unsigned NumLanes = VT.getSizeInBits()/128;
3232 unsigned NumLaneElts = NumElts/NumLanes;
3233
3234 // Do not handle 64-bit element shuffles with palignr.
3235 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003236 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003237
Craig Topper0e2037b2012-01-20 05:53:00 +00003238 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3239 unsigned i;
3240 for (i = 0; i != NumLaneElts; ++i) {
3241 if (Mask[i+l] >= 0)
3242 break;
3243 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003244
Craig Topper0e2037b2012-01-20 05:53:00 +00003245 // Lane is all undef, go to next lane
3246 if (i == NumLaneElts)
3247 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003248
Craig Topper0e2037b2012-01-20 05:53:00 +00003249 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003250
Craig Topper0e2037b2012-01-20 05:53:00 +00003251 // Make sure its in this lane in one of the sources
3252 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3253 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003254 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003255
3256 // If not lane 0, then we must match lane 0
3257 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3258 return false;
3259
3260 // Correct second source to be contiguous with first source
3261 if (Start >= (int)NumElts)
3262 Start -= NumElts - NumLaneElts;
3263
3264 // Make sure we're shifting in the right direction.
3265 if (Start <= (int)(i+l))
3266 return false;
3267
3268 Start -= i;
3269
3270 // Check the rest of the elements to see if they are consecutive.
3271 for (++i; i != NumLaneElts; ++i) {
3272 int Idx = Mask[i+l];
3273
3274 // Make sure its in this lane
3275 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3276 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3277 return false;
3278
3279 // If not lane 0, then we must match lane 0
3280 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3281 return false;
3282
3283 if (Idx >= (int)NumElts)
3284 Idx -= NumElts - NumLaneElts;
3285
3286 if (!isUndefOrEqual(Idx, Start+i))
3287 return false;
3288
3289 }
Nate Begemana09008b2009-10-19 02:17:23 +00003290 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003291
Nate Begemana09008b2009-10-19 02:17:23 +00003292 return true;
3293}
3294
Craig Topper1a7700a2012-01-19 08:19:12 +00003295/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3296/// the two vector operands have swapped position.
3297static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3298 unsigned NumElems) {
3299 for (unsigned i = 0; i != NumElems; ++i) {
3300 int idx = Mask[i];
3301 if (idx < 0)
3302 continue;
3303 else if (idx < (int)NumElems)
3304 Mask[i] = idx + NumElems;
3305 else
3306 Mask[i] = idx - NumElems;
3307 }
3308}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003309
Craig Topper1a7700a2012-01-19 08:19:12 +00003310/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3311/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3312/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3313/// reverse of what x86 shuffles want.
3314static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3315 bool Commuted = false) {
3316 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003317 return false;
3318
Craig Topper1a7700a2012-01-19 08:19:12 +00003319 unsigned NumElems = VT.getVectorNumElements();
3320 unsigned NumLanes = VT.getSizeInBits()/128;
3321 unsigned NumLaneElems = NumElems/NumLanes;
3322
3323 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003324 return false;
3325
3326 // VSHUFPSY divides the resulting vector into 4 chunks.
3327 // The sources are also splitted into 4 chunks, and each destination
3328 // chunk must come from a different source chunk.
3329 //
3330 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3331 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3332 //
3333 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3334 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3335 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003336 // VSHUFPDY divides the resulting vector into 4 chunks.
3337 // The sources are also splitted into 4 chunks, and each destination
3338 // chunk must come from a different source chunk.
3339 //
3340 // SRC1 => X3 X2 X1 X0
3341 // SRC2 => Y3 Y2 Y1 Y0
3342 //
3343 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3344 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003345 unsigned HalfLaneElems = NumLaneElems/2;
3346 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3347 for (unsigned i = 0; i != NumLaneElems; ++i) {
3348 int Idx = Mask[i+l];
3349 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3350 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3351 return false;
3352 // For VSHUFPSY, the mask of the second half must be the same as the
3353 // first but with the appropriate offsets. This works in the same way as
3354 // VPERMILPS works with masks.
3355 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3356 continue;
3357 if (!isUndefOrEqual(Idx, Mask[i]+l))
3358 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003359 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003360 }
3361
3362 return true;
3363}
3364
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003365/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3366/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003367static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003368 unsigned NumElems = VT.getVectorNumElements();
3369
3370 if (VT.getSizeInBits() != 128)
3371 return false;
3372
3373 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003374 return false;
3375
Evan Cheng2064a2b2006-03-28 06:50:32 +00003376 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003377 return isUndefOrEqual(Mask[0], 6) &&
3378 isUndefOrEqual(Mask[1], 7) &&
3379 isUndefOrEqual(Mask[2], 2) &&
3380 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003381}
3382
Nate Begeman0b10b912009-11-07 23:17:15 +00003383/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3384/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3385/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003386static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003387 unsigned NumElems = VT.getVectorNumElements();
3388
3389 if (VT.getSizeInBits() != 128)
3390 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003391
Nate Begeman0b10b912009-11-07 23:17:15 +00003392 if (NumElems != 4)
3393 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003394
Craig Topperdd637ae2012-02-19 05:41:45 +00003395 return isUndefOrEqual(Mask[0], 2) &&
3396 isUndefOrEqual(Mask[1], 3) &&
3397 isUndefOrEqual(Mask[2], 2) &&
3398 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003399}
3400
Evan Cheng5ced1d82006-04-06 23:23:56 +00003401/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3402/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003403static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003404 if (VT.getSizeInBits() != 128)
3405 return false;
3406
Craig Topperdd637ae2012-02-19 05:41:45 +00003407 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003408
Evan Cheng5ced1d82006-04-06 23:23:56 +00003409 if (NumElems != 2 && NumElems != 4)
3410 return false;
3411
Craig Topperdd637ae2012-02-19 05:41:45 +00003412 for (unsigned i = 0; i != NumElems/2; ++i)
3413 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003414 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003415
Craig Topperdd637ae2012-02-19 05:41:45 +00003416 for (unsigned i = NumElems/2; i != NumElems; ++i)
3417 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003418 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003419
3420 return true;
3421}
3422
Nate Begeman0b10b912009-11-07 23:17:15 +00003423/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3424/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003425static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3426 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003427
David Greenea20244d2011-03-02 17:23:43 +00003428 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003429 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003430 return false;
3431
Craig Topperdd637ae2012-02-19 05:41:45 +00003432 for (unsigned i = 0; i != NumElems/2; ++i)
3433 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003434 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003435
Craig Topperdd637ae2012-02-19 05:41:45 +00003436 for (unsigned i = 0; i != NumElems/2; ++i)
3437 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003438 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003439
3440 return true;
3441}
3442
Evan Cheng0038e592006-03-28 00:39:58 +00003443/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3444/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003445static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003446 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003447 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003448
3449 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3450 "Unsupported vector type for unpckh");
3451
Craig Topper6347e862011-11-21 06:57:39 +00003452 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003453 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003454 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003455
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003456 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3457 // independently on 128-bit lanes.
3458 unsigned NumLanes = VT.getSizeInBits()/128;
3459 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003460
Craig Topper94438ba2011-12-16 08:06:31 +00003461 for (unsigned l = 0; l != NumLanes; ++l) {
3462 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3463 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003464 i += 2, ++j) {
3465 int BitI = Mask[i];
3466 int BitI1 = Mask[i+1];
3467 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003468 return false;
David Greenea20244d2011-03-02 17:23:43 +00003469 if (V2IsSplat) {
3470 if (!isUndefOrEqual(BitI1, NumElts))
3471 return false;
3472 } else {
3473 if (!isUndefOrEqual(BitI1, j + NumElts))
3474 return false;
3475 }
Evan Cheng39623da2006-04-20 08:58:49 +00003476 }
Evan Cheng0038e592006-03-28 00:39:58 +00003477 }
David Greenea20244d2011-03-02 17:23:43 +00003478
Evan Cheng0038e592006-03-28 00:39:58 +00003479 return true;
3480}
3481
Evan Cheng4fcb9222006-03-28 02:43:26 +00003482/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3483/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003484static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003485 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003486 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003487
3488 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3489 "Unsupported vector type for unpckh");
3490
Craig Topper6347e862011-11-21 06:57:39 +00003491 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003492 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003493 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003494
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003495 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3496 // independently on 128-bit lanes.
3497 unsigned NumLanes = VT.getSizeInBits()/128;
3498 unsigned NumLaneElts = NumElts/NumLanes;
3499
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003500 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003501 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3502 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003503 int BitI = Mask[i];
3504 int BitI1 = Mask[i+1];
3505 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003506 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003507 if (V2IsSplat) {
3508 if (isUndefOrEqual(BitI1, NumElts))
3509 return false;
3510 } else {
3511 if (!isUndefOrEqual(BitI1, j+NumElts))
3512 return false;
3513 }
Evan Cheng39623da2006-04-20 08:58:49 +00003514 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003515 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003516 return true;
3517}
3518
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003519/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3520/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3521/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003522static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003523 bool HasAVX2) {
3524 unsigned NumElts = VT.getVectorNumElements();
3525
3526 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3527 "Unsupported vector type for unpckh");
3528
3529 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3530 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003531 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003532
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003533 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3534 // FIXME: Need a better way to get rid of this, there's no latency difference
3535 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3536 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003537 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003538 return false;
3539
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003540 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3541 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003542 unsigned NumLanes = VT.getSizeInBits()/128;
3543 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003544
Craig Topper94438ba2011-12-16 08:06:31 +00003545 for (unsigned l = 0; l != NumLanes; ++l) {
3546 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3547 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003548 i += 2, ++j) {
3549 int BitI = Mask[i];
3550 int BitI1 = Mask[i+1];
3551
3552 if (!isUndefOrEqual(BitI, j))
3553 return false;
3554 if (!isUndefOrEqual(BitI1, j))
3555 return false;
3556 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003557 }
David Greenea20244d2011-03-02 17:23:43 +00003558
Rafael Espindola15684b22009-04-24 12:40:33 +00003559 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003560}
3561
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003562/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3563/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3564/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003565static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003566 unsigned NumElts = VT.getVectorNumElements();
3567
3568 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3569 "Unsupported vector type for unpckh");
3570
3571 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3572 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003573 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003574
Craig Topper94438ba2011-12-16 08:06:31 +00003575 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3576 // independently on 128-bit lanes.
3577 unsigned NumLanes = VT.getSizeInBits()/128;
3578 unsigned NumLaneElts = NumElts/NumLanes;
3579
3580 for (unsigned l = 0; l != NumLanes; ++l) {
3581 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3582 i != (l+1)*NumLaneElts; i += 2, ++j) {
3583 int BitI = Mask[i];
3584 int BitI1 = Mask[i+1];
3585 if (!isUndefOrEqual(BitI, j))
3586 return false;
3587 if (!isUndefOrEqual(BitI1, j))
3588 return false;
3589 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003590 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003591 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003592}
3593
Evan Cheng017dcc62006-04-21 01:05:10 +00003594/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3595/// specifies a shuffle of elements that is suitable for input to MOVSS,
3596/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003597static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003598 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003599 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003600 if (VT.getSizeInBits() == 256)
3601 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003602
Craig Topperc612d792012-01-02 09:17:37 +00003603 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003604
Nate Begeman9008ca62009-04-27 18:41:29 +00003605 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003606 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003607
Craig Topperc612d792012-01-02 09:17:37 +00003608 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003609 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003610 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003611
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003612 return true;
3613}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003614
Craig Topper70b883b2011-11-28 10:14:51 +00003615/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003616/// as permutations between 128-bit chunks or halves. As an example: this
3617/// shuffle bellow:
3618/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3619/// The first half comes from the second half of V1 and the second half from the
3620/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003621static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003622 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003623 return false;
3624
3625 // The shuffle result is divided into half A and half B. In total the two
3626 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3627 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003628 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003629 bool MatchA = false, MatchB = false;
3630
3631 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003632 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003633 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3634 MatchA = true;
3635 break;
3636 }
3637 }
3638
3639 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003640 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003641 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3642 MatchB = true;
3643 break;
3644 }
3645 }
3646
3647 return MatchA && MatchB;
3648}
3649
Craig Topper70b883b2011-11-28 10:14:51 +00003650/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3651/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003652static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003653 EVT VT = SVOp->getValueType(0);
3654
Craig Topperc612d792012-01-02 09:17:37 +00003655 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003656
Craig Topperc612d792012-01-02 09:17:37 +00003657 unsigned FstHalf = 0, SndHalf = 0;
3658 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003659 if (SVOp->getMaskElt(i) > 0) {
3660 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3661 break;
3662 }
3663 }
Craig Topperc612d792012-01-02 09:17:37 +00003664 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003665 if (SVOp->getMaskElt(i) > 0) {
3666 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3667 break;
3668 }
3669 }
3670
3671 return (FstHalf | (SndHalf << 4));
3672}
3673
Craig Topper70b883b2011-11-28 10:14:51 +00003674/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003675/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3676/// Note that VPERMIL mask matching is different depending whether theunderlying
3677/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3678/// to the same elements of the low, but to the higher half of the source.
3679/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003680/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003681static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003682 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003683 return false;
3684
Craig Topperc612d792012-01-02 09:17:37 +00003685 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003686 // Only match 256-bit with 32/64-bit types
3687 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003688 return false;
3689
Craig Topperc612d792012-01-02 09:17:37 +00003690 unsigned NumLanes = VT.getSizeInBits()/128;
3691 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003692 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003693 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003694 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003695 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003696 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003697 continue;
3698 // VPERMILPS handling
3699 if (Mask[i] < 0)
3700 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003701 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003702 return false;
3703 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003704 }
3705
3706 return true;
3707}
3708
Craig Topper5aaffa82012-02-19 02:53:47 +00003709/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003710/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003711/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003712static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003713 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003714 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003715 if (VT.getSizeInBits() == 256)
3716 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003717 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003718 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003719
Nate Begeman9008ca62009-04-27 18:41:29 +00003720 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003721 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003722
Craig Topperc612d792012-01-02 09:17:37 +00003723 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003724 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3725 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3726 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003727 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003728
Evan Cheng39623da2006-04-20 08:58:49 +00003729 return true;
3730}
3731
Evan Chengd9539472006-04-14 21:59:03 +00003732/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3733/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003734/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003735static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003736 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003737 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003738 return false;
3739
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003740 unsigned NumElems = VT.getVectorNumElements();
3741
3742 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3743 (VT.getSizeInBits() == 256 && NumElems != 8))
3744 return false;
3745
3746 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003747 for (unsigned i = 0; i != NumElems; i += 2)
3748 if (!isUndefOrEqual(Mask[i], i+1) ||
3749 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003750 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003751
3752 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003753}
3754
3755/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3756/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003757/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003758static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003759 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003760 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003761 return false;
3762
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003763 unsigned NumElems = VT.getVectorNumElements();
3764
3765 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3766 (VT.getSizeInBits() == 256 && NumElems != 8))
3767 return false;
3768
3769 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003770 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003771 if (!isUndefOrEqual(Mask[i], i) ||
3772 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003773 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003774
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003775 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003776}
3777
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003778/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3779/// specifies a shuffle of elements that is suitable for input to 256-bit
3780/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003781static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003782 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003783
Craig Topperbeabc6c2011-12-05 06:56:46 +00003784 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003785 return false;
3786
Craig Topperc612d792012-01-02 09:17:37 +00003787 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003788 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003789 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003790 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003791 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003792 return false;
3793 return true;
3794}
3795
Evan Cheng0b457f02008-09-25 20:50:48 +00003796/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003797/// specifies a shuffle of elements that is suitable for input to 128-bit
3798/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003799static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003800 if (VT.getSizeInBits() != 128)
3801 return false;
3802
Craig Topperc612d792012-01-02 09:17:37 +00003803 unsigned e = VT.getVectorNumElements() / 2;
3804 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003805 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003806 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003807 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003808 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003809 return false;
3810 return true;
3811}
3812
David Greenec38a03e2011-02-03 15:50:00 +00003813/// isVEXTRACTF128Index - Return true if the specified
3814/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3815/// suitable for input to VEXTRACTF128.
3816bool X86::isVEXTRACTF128Index(SDNode *N) {
3817 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3818 return false;
3819
3820 // The index should be aligned on a 128-bit boundary.
3821 uint64_t Index =
3822 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3823
3824 unsigned VL = N->getValueType(0).getVectorNumElements();
3825 unsigned VBits = N->getValueType(0).getSizeInBits();
3826 unsigned ElSize = VBits / VL;
3827 bool Result = (Index * ElSize) % 128 == 0;
3828
3829 return Result;
3830}
3831
David Greeneccacdc12011-02-04 16:08:29 +00003832/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3833/// operand specifies a subvector insert that is suitable for input to
3834/// VINSERTF128.
3835bool X86::isVINSERTF128Index(SDNode *N) {
3836 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3837 return false;
3838
3839 // The index should be aligned on a 128-bit boundary.
3840 uint64_t Index =
3841 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3842
3843 unsigned VL = N->getValueType(0).getVectorNumElements();
3844 unsigned VBits = N->getValueType(0).getSizeInBits();
3845 unsigned ElSize = VBits / VL;
3846 bool Result = (Index * ElSize) % 128 == 0;
3847
3848 return Result;
3849}
3850
Evan Cheng63d33002006-03-22 08:01:21 +00003851/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003852/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003853/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003854static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003855 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003856
Craig Topper1a7700a2012-01-19 08:19:12 +00003857 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3858 "Unsupported vector type for PSHUF/SHUFP");
3859
3860 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3861 // independently on 128-bit lanes.
3862 unsigned NumElts = VT.getVectorNumElements();
3863 unsigned NumLanes = VT.getSizeInBits()/128;
3864 unsigned NumLaneElts = NumElts/NumLanes;
3865
3866 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3867 "Only supports 2 or 4 elements per lane");
3868
3869 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003870 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003871 for (unsigned i = 0; i != NumElts; ++i) {
3872 int Elt = N->getMaskElt(i);
3873 if (Elt < 0) continue;
3874 Elt %= NumLaneElts;
3875 unsigned ShAmt = i << Shift;
3876 if (ShAmt >= 8) ShAmt -= 8;
3877 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003878 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003879
Evan Cheng63d33002006-03-22 08:01:21 +00003880 return Mask;
3881}
3882
Evan Cheng506d3df2006-03-29 23:07:14 +00003883/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003884/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003885static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003886 unsigned Mask = 0;
3887 // 8 nodes, but we only care about the last 4.
3888 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003889 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003890 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003891 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003892 if (i != 4)
3893 Mask <<= 2;
3894 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003895 return Mask;
3896}
3897
3898/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003899/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003900static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003901 unsigned Mask = 0;
3902 // 8 nodes, but we only care about the first 4.
3903 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003904 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003905 if (Val >= 0)
3906 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003907 if (i != 0)
3908 Mask <<= 2;
3909 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003910 return Mask;
3911}
3912
Nate Begemana09008b2009-10-19 02:17:23 +00003913/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3914/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003915static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3916 EVT VT = SVOp->getValueType(0);
3917 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003918
Craig Topper0e2037b2012-01-20 05:53:00 +00003919 unsigned NumElts = VT.getVectorNumElements();
3920 unsigned NumLanes = VT.getSizeInBits()/128;
3921 unsigned NumLaneElts = NumElts/NumLanes;
3922
3923 int Val = 0;
3924 unsigned i;
3925 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003926 Val = SVOp->getMaskElt(i);
3927 if (Val >= 0)
3928 break;
3929 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003930 if (Val >= (int)NumElts)
3931 Val -= NumElts - NumLaneElts;
3932
Eli Friedman63f8dde2011-07-25 21:36:45 +00003933 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003934 return (Val - i) * EltSize;
3935}
3936
David Greenec38a03e2011-02-03 15:50:00 +00003937/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3938/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3939/// instructions.
3940unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3941 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3942 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3943
3944 uint64_t Index =
3945 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3946
3947 EVT VecVT = N->getOperand(0).getValueType();
3948 EVT ElVT = VecVT.getVectorElementType();
3949
3950 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003951 return Index / NumElemsPerChunk;
3952}
3953
David Greeneccacdc12011-02-04 16:08:29 +00003954/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3955/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3956/// instructions.
3957unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3958 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3959 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3960
3961 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003962 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003963
3964 EVT VecVT = N->getValueType(0);
3965 EVT ElVT = VecVT.getVectorElementType();
3966
3967 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003968 return Index / NumElemsPerChunk;
3969}
3970
Evan Cheng37b73872009-07-30 08:33:02 +00003971/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3972/// constant +0.0.
3973bool X86::isZeroNode(SDValue Elt) {
3974 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003975 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003976 (isa<ConstantFPSDNode>(Elt) &&
3977 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3978}
3979
Nate Begeman9008ca62009-04-27 18:41:29 +00003980/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3981/// their permute mask.
3982static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3983 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003984 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003985 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003986 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003987
Nate Begeman5a5ca152009-04-29 05:20:52 +00003988 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003989 int idx = SVOp->getMaskElt(i);
3990 if (idx < 0)
3991 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003992 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003994 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003995 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003996 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003997 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3998 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003999}
4000
Evan Cheng533a0aa2006-04-19 20:35:22 +00004001/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4002/// match movhlps. The lower half elements should come from upper half of
4003/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004004/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004005static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004006 if (VT.getSizeInBits() != 128)
4007 return false;
4008 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004009 return false;
4010 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004011 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004012 return false;
4013 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004014 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004015 return false;
4016 return true;
4017}
4018
Evan Cheng5ced1d82006-04-06 23:23:56 +00004019/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004020/// is promoted to a vector. It also returns the LoadSDNode by reference if
4021/// required.
4022static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004023 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4024 return false;
4025 N = N->getOperand(0).getNode();
4026 if (!ISD::isNON_EXTLoad(N))
4027 return false;
4028 if (LD)
4029 *LD = cast<LoadSDNode>(N);
4030 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004031}
4032
Dan Gohman65fd6562011-11-03 21:49:52 +00004033// Test whether the given value is a vector value which will be legalized
4034// into a load.
4035static bool WillBeConstantPoolLoad(SDNode *N) {
4036 if (N->getOpcode() != ISD::BUILD_VECTOR)
4037 return false;
4038
4039 // Check for any non-constant elements.
4040 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4041 switch (N->getOperand(i).getNode()->getOpcode()) {
4042 case ISD::UNDEF:
4043 case ISD::ConstantFP:
4044 case ISD::Constant:
4045 break;
4046 default:
4047 return false;
4048 }
4049
4050 // Vectors of all-zeros and all-ones are materialized with special
4051 // instructions rather than being loaded.
4052 return !ISD::isBuildVectorAllZeros(N) &&
4053 !ISD::isBuildVectorAllOnes(N);
4054}
4055
Evan Cheng533a0aa2006-04-19 20:35:22 +00004056/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4057/// match movlp{s|d}. The lower half elements should come from lower half of
4058/// V1 (and in order), and the upper half elements should come from the upper
4059/// half of V2 (and in order). And since V1 will become the source of the
4060/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004061static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004062 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004063 if (VT.getSizeInBits() != 128)
4064 return false;
4065
Evan Cheng466685d2006-10-09 20:57:25 +00004066 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004067 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004068 // Is V2 is a vector load, don't do this transformation. We will try to use
4069 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004070 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004071 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004072
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004073 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004074
Evan Cheng533a0aa2006-04-19 20:35:22 +00004075 if (NumElems != 2 && NumElems != 4)
4076 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004077 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004078 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004079 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004080 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004081 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004082 return false;
4083 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004084}
4085
Evan Cheng39623da2006-04-20 08:58:49 +00004086/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4087/// all the same.
4088static bool isSplatVector(SDNode *N) {
4089 if (N->getOpcode() != ISD::BUILD_VECTOR)
4090 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004091
Dan Gohman475871a2008-07-27 21:46:04 +00004092 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004093 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4094 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004095 return false;
4096 return true;
4097}
4098
Evan Cheng213d2cf2007-05-17 18:45:50 +00004099/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004100/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004101/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004102static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004103 SDValue V1 = N->getOperand(0);
4104 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004105 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4106 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004107 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004108 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004109 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004110 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4111 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004112 if (Opc != ISD::BUILD_VECTOR ||
4113 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004114 return false;
4115 } else if (Idx >= 0) {
4116 unsigned Opc = V1.getOpcode();
4117 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4118 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004119 if (Opc != ISD::BUILD_VECTOR ||
4120 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004121 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004122 }
4123 }
4124 return true;
4125}
4126
4127/// getZeroVector - Returns a vector of specified type with all zero elements.
4128///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004129static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004130 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004131 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004132
Dale Johannesen0488fb62010-09-30 23:57:10 +00004133 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004134 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004135 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004136 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004137 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004138 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4139 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4140 } else { // SSE1
4141 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4142 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4143 }
4144 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004145 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004146 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4147 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4148 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4149 } else {
4150 // 256-bit logic and arithmetic instructions in AVX are all
4151 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4152 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4153 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4154 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4155 }
Evan Chengf0df0312008-05-15 08:39:06 +00004156 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004157 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004158}
4159
Chris Lattner8a594482007-11-25 00:24:49 +00004160/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004161/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4162/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4163/// Then bitcast to their original type, ensuring they get CSE'd.
4164static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4165 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004166 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004167 assert((VT.is128BitVector() || VT.is256BitVector())
4168 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004169
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004171 SDValue Vec;
4172 if (VT.getSizeInBits() == 256) {
4173 if (HasAVX2) { // AVX2
4174 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4175 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4176 } else { // AVX
4177 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4178 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4179 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4180 Vec = Insert128BitVector(InsV, Vec,
4181 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4182 }
4183 } else {
4184 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004185 }
4186
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004187 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004188}
4189
Evan Cheng39623da2006-04-20 08:58:49 +00004190/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4191/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004192static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004193 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004194 if (Mask[i] > (int)NumElems) {
4195 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004196 }
Evan Cheng39623da2006-04-20 08:58:49 +00004197 }
Evan Cheng39623da2006-04-20 08:58:49 +00004198}
4199
Evan Cheng017dcc62006-04-21 01:05:10 +00004200/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4201/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004202static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 SDValue V2) {
4204 unsigned NumElems = VT.getVectorNumElements();
4205 SmallVector<int, 8> Mask;
4206 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004207 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 Mask.push_back(i);
4209 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004210}
4211
Nate Begeman9008ca62009-04-27 18:41:29 +00004212/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004213static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 SDValue V2) {
4215 unsigned NumElems = VT.getVectorNumElements();
4216 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004217 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 Mask.push_back(i);
4219 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004220 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004221 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004222}
4223
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004224/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004225static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004226 SDValue V2) {
4227 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004228 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004229 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004230 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 Mask.push_back(i + Half);
4232 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004233 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004235}
4236
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004237// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004238// a generic shuffle instruction because the target has no such instructions.
4239// Generate shuffles which repeat i16 and i8 several times until they can be
4240// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004241static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004242 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004244 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004245
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 while (NumElems > 4) {
4247 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004248 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004250 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 EltNo -= NumElems/2;
4252 }
4253 NumElems >>= 1;
4254 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004255 return V;
4256}
Eric Christopherfd179292009-08-27 18:07:15 +00004257
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004258/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4259static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4260 EVT VT = V.getValueType();
4261 DebugLoc dl = V.getDebugLoc();
4262 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4263 && "Vector size not supported");
4264
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004265 if (VT.getSizeInBits() == 128) {
4266 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004267 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004268 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4269 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004270 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004271 // To use VPERMILPS to splat scalars, the second half of indicies must
4272 // refer to the higher part, which is a duplication of the lower one,
4273 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004274 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4275 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004276
4277 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4278 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4279 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004280 }
4281
4282 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4283}
4284
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004285/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004286static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4287 EVT SrcVT = SV->getValueType(0);
4288 SDValue V1 = SV->getOperand(0);
4289 DebugLoc dl = SV->getDebugLoc();
4290
4291 int EltNo = SV->getSplatIndex();
4292 int NumElems = SrcVT.getVectorNumElements();
4293 unsigned Size = SrcVT.getSizeInBits();
4294
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004295 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4296 "Unknown how to promote splat for type");
4297
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004298 // Extract the 128-bit part containing the splat element and update
4299 // the splat element index when it refers to the higher register.
4300 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004301 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004302 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4303 if (Idx > 0)
4304 EltNo -= NumElems/2;
4305 }
4306
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004307 // All i16 and i8 vector types can't be used directly by a generic shuffle
4308 // instruction because the target has no such instruction. Generate shuffles
4309 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004310 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004311 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004312 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004313 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004314
4315 // Recreate the 256-bit vector and place the same 128-bit vector
4316 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004317 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004318 if (Size == 256) {
4319 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4320 DAG.getConstant(0, MVT::i32), DAG, dl);
4321 V1 = Insert128BitVector(InsV, V1,
4322 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4323 }
4324
4325 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004326}
4327
Evan Chengba05f722006-04-21 23:03:30 +00004328/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004329/// vector of zero or undef vector. This produces a shuffle where the low
4330/// element of V2 is swizzled into the zero/undef vector, landing at element
4331/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004332static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004333 bool IsZero,
4334 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004335 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004336 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004337 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004338 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004339 unsigned NumElems = VT.getVectorNumElements();
4340 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004341 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004342 // If this is the insertion idx, put the low elt of V2 here.
4343 MaskVec.push_back(i == Idx ? NumElems : i);
4344 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004345}
4346
Craig Toppera1ffc682012-03-20 06:42:26 +00004347/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4348/// target specific opcode. Returns true if the Mask could be calculated.
4349static bool getTargetShuffleMask(SDNode *N, EVT VT,
4350 SmallVectorImpl<int> &Mask) {
4351 unsigned NumElems = VT.getVectorNumElements();
4352 SDValue ImmN;
4353
4354 switch(N->getOpcode()) {
4355 case X86ISD::SHUFP:
4356 ImmN = N->getOperand(N->getNumOperands()-1);
4357 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4358 break;
4359 case X86ISD::UNPCKH:
4360 DecodeUNPCKHMask(VT, Mask);
4361 break;
4362 case X86ISD::UNPCKL:
4363 DecodeUNPCKLMask(VT, Mask);
4364 break;
4365 case X86ISD::MOVHLPS:
4366 DecodeMOVHLPSMask(NumElems, Mask);
4367 break;
4368 case X86ISD::MOVLHPS:
4369 DecodeMOVLHPSMask(NumElems, Mask);
4370 break;
4371 case X86ISD::PSHUFD:
4372 case X86ISD::VPERMILP:
4373 ImmN = N->getOperand(N->getNumOperands()-1);
4374 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4375 break;
4376 case X86ISD::PSHUFHW:
4377 ImmN = N->getOperand(N->getNumOperands()-1);
4378 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4379 break;
4380 case X86ISD::PSHUFLW:
4381 ImmN = N->getOperand(N->getNumOperands()-1);
4382 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4383 break;
4384 case X86ISD::MOVSS:
4385 case X86ISD::MOVSD: {
4386 // The index 0 always comes from the first element of the second source,
4387 // this is why MOVSS and MOVSD are used in the first place. The other
4388 // elements come from the other positions of the first source vector
4389 Mask.push_back(NumElems);
4390 for (unsigned i = 1; i != NumElems; ++i) {
4391 Mask.push_back(i);
4392 }
4393 break;
4394 }
4395 case X86ISD::VPERM2X128:
4396 ImmN = N->getOperand(N->getNumOperands()-1);
4397 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4398 break;
4399 case X86ISD::MOVDDUP:
4400 case X86ISD::MOVLHPD:
4401 case X86ISD::MOVLPD:
4402 case X86ISD::MOVLPS:
4403 case X86ISD::MOVSHDUP:
4404 case X86ISD::MOVSLDUP:
4405 case X86ISD::PALIGN:
4406 // Not yet implemented
4407 return false;
4408 default: llvm_unreachable("unknown target shuffle node");
4409 }
4410
4411 return true;
4412}
4413
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004414/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4415/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004416static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4417 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004418 if (Depth == 6)
4419 return SDValue(); // Limit search depth.
4420
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004421 SDValue V = SDValue(N, 0);
4422 EVT VT = V.getValueType();
4423 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004424
4425 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4426 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4427 Index = SV->getMaskElt(Index);
4428
4429 if (Index < 0)
4430 return DAG.getUNDEF(VT.getVectorElementType());
4431
Craig Topperd156dc12012-02-06 07:17:51 +00004432 unsigned NumElems = VT.getVectorNumElements();
4433 SDValue NewV = (Index < (int)NumElems) ? SV->getOperand(0)
4434 : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004435 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004436 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004437
4438 // Recurse into target specific vector shuffles to find scalars.
4439 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004440 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004441 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004442 SDValue ImmN;
4443
Craig Toppera1ffc682012-03-20 06:42:26 +00004444 if (!getTargetShuffleMask(N, VT, ShuffleMask))
4445 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004446
4447 Index = ShuffleMask[Index];
4448 if (Index < 0)
4449 return DAG.getUNDEF(VT.getVectorElementType());
4450
Craig Topperd156dc12012-02-06 07:17:51 +00004451 SDValue NewV = (Index < (int)NumElems) ? N->getOperand(0)
4452 : N->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004453 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4454 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004455 }
4456
4457 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004458 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004459 V = V.getOperand(0);
4460 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004461 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004462
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004463 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004464 return SDValue();
4465 }
4466
4467 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4468 return (Index == 0) ? V.getOperand(0)
4469 : DAG.getUNDEF(VT.getVectorElementType());
4470
4471 if (V.getOpcode() == ISD::BUILD_VECTOR)
4472 return V.getOperand(Index);
4473
4474 return SDValue();
4475}
4476
4477/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4478/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004479/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004480static
4481unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4482 bool ZerosFromLeft, SelectionDAG &DAG) {
4483 int i = 0;
4484
4485 while (i < NumElems) {
4486 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004487 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004488 if (!(Elt.getNode() &&
4489 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4490 break;
4491 ++i;
4492 }
4493
4494 return i;
4495}
4496
4497/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4498/// MaskE correspond consecutively to elements from one of the vector operands,
4499/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4500static
4501bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4502 int OpIdx, int NumElems, unsigned &OpNum) {
4503 bool SeenV1 = false;
4504 bool SeenV2 = false;
4505
4506 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4507 int Idx = SVOp->getMaskElt(i);
4508 // Ignore undef indicies
4509 if (Idx < 0)
4510 continue;
4511
4512 if (Idx < NumElems)
4513 SeenV1 = true;
4514 else
4515 SeenV2 = true;
4516
4517 // Only accept consecutive elements from the same vector
4518 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4519 return false;
4520 }
4521
4522 OpNum = SeenV1 ? 0 : 1;
4523 return true;
4524}
4525
4526/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4527/// logical left shift of a vector.
4528static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4529 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4530 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4531 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4532 false /* check zeros from right */, DAG);
4533 unsigned OpSrc;
4534
4535 if (!NumZeros)
4536 return false;
4537
4538 // Considering the elements in the mask that are not consecutive zeros,
4539 // check if they consecutively come from only one of the source vectors.
4540 //
4541 // V1 = {X, A, B, C} 0
4542 // \ \ \ /
4543 // vector_shuffle V1, V2 <1, 2, 3, X>
4544 //
4545 if (!isShuffleMaskConsecutive(SVOp,
4546 0, // Mask Start Index
4547 NumElems-NumZeros-1, // Mask End Index
4548 NumZeros, // Where to start looking in the src vector
4549 NumElems, // Number of elements in vector
4550 OpSrc)) // Which source operand ?
4551 return false;
4552
4553 isLeft = false;
4554 ShAmt = NumZeros;
4555 ShVal = SVOp->getOperand(OpSrc);
4556 return true;
4557}
4558
4559/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4560/// logical left shift of a vector.
4561static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4562 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4563 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4564 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4565 true /* check zeros from left */, DAG);
4566 unsigned OpSrc;
4567
4568 if (!NumZeros)
4569 return false;
4570
4571 // Considering the elements in the mask that are not consecutive zeros,
4572 // check if they consecutively come from only one of the source vectors.
4573 //
4574 // 0 { A, B, X, X } = V2
4575 // / \ / /
4576 // vector_shuffle V1, V2 <X, X, 4, 5>
4577 //
4578 if (!isShuffleMaskConsecutive(SVOp,
4579 NumZeros, // Mask Start Index
4580 NumElems-1, // Mask End Index
4581 0, // Where to start looking in the src vector
4582 NumElems, // Number of elements in vector
4583 OpSrc)) // Which source operand ?
4584 return false;
4585
4586 isLeft = true;
4587 ShAmt = NumZeros;
4588 ShVal = SVOp->getOperand(OpSrc);
4589 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004590}
4591
4592/// isVectorShift - Returns true if the shuffle can be implemented as a
4593/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004594static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004595 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004596 // Although the logic below support any bitwidth size, there are no
4597 // shift instructions which handle more than 128-bit vectors.
4598 if (SVOp->getValueType(0).getSizeInBits() > 128)
4599 return false;
4600
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004601 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4602 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4603 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004604
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004605 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004606}
4607
Evan Chengc78d3b42006-04-24 18:01:45 +00004608/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4609///
Dan Gohman475871a2008-07-27 21:46:04 +00004610static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004611 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004612 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004613 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004614 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004615 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004616 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004617
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004618 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004619 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004620 bool First = true;
4621 for (unsigned i = 0; i < 16; ++i) {
4622 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4623 if (ThisIsNonZero && First) {
4624 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004625 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004626 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004627 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004628 First = false;
4629 }
4630
4631 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004632 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004633 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4634 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004635 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004636 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004637 }
4638 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4640 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4641 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004642 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004643 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004644 } else
4645 ThisElt = LastElt;
4646
Gabor Greifba36cb52008-08-28 21:40:38 +00004647 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004648 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004649 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004650 }
4651 }
4652
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004653 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004654}
4655
Bill Wendlinga348c562007-03-22 18:42:45 +00004656/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004657///
Dan Gohman475871a2008-07-27 21:46:04 +00004658static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004659 unsigned NumNonZero, unsigned NumZero,
4660 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004661 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004662 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004663 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004664 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004665
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004666 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004667 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004668 bool First = true;
4669 for (unsigned i = 0; i < 8; ++i) {
4670 bool isNonZero = (NonZeros & (1 << i)) != 0;
4671 if (isNonZero) {
4672 if (First) {
4673 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004674 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004675 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004677 First = false;
4678 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004679 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004680 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004681 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004682 }
4683 }
4684
4685 return V;
4686}
4687
Evan Chengf26ffe92008-05-29 08:22:04 +00004688/// getVShift - Return a vector logical shift node.
4689///
Owen Andersone50ed302009-08-10 22:56:29 +00004690static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004691 unsigned NumBits, SelectionDAG &DAG,
4692 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004693 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004694 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004695 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004696 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4697 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004698 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004699 DAG.getConstant(NumBits,
4700 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004701}
4702
Dan Gohman475871a2008-07-27 21:46:04 +00004703SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004704X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004705 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004706
Evan Chengc3630942009-12-09 21:00:30 +00004707 // Check if the scalar load can be widened into a vector load. And if
4708 // the address is "base + cst" see if the cst can be "absorbed" into
4709 // the shuffle mask.
4710 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4711 SDValue Ptr = LD->getBasePtr();
4712 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4713 return SDValue();
4714 EVT PVT = LD->getValueType(0);
4715 if (PVT != MVT::i32 && PVT != MVT::f32)
4716 return SDValue();
4717
4718 int FI = -1;
4719 int64_t Offset = 0;
4720 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4721 FI = FINode->getIndex();
4722 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004723 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004724 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4725 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4726 Offset = Ptr.getConstantOperandVal(1);
4727 Ptr = Ptr.getOperand(0);
4728 } else {
4729 return SDValue();
4730 }
4731
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004732 // FIXME: 256-bit vector instructions don't require a strict alignment,
4733 // improve this code to support it better.
4734 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004735 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004736 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004737 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004738 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004739 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004740 // Can't change the alignment. FIXME: It's possible to compute
4741 // the exact stack offset and reference FI + adjust offset instead.
4742 // If someone *really* cares about this. That's the way to implement it.
4743 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004744 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004745 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004746 }
4747 }
4748
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004749 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004750 // Ptr + (Offset & ~15).
4751 if (Offset < 0)
4752 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004753 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004754 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004755 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004756 if (StartOffset)
4757 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4758 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4759
4760 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004761 int NumElems = VT.getVectorNumElements();
4762
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004763 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4764 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004765 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004766 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004767
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004768 SmallVector<int, 8> Mask;
4769 for (int i = 0; i < NumElems; ++i)
4770 Mask.push_back(EltNo);
4771
Craig Toppercc3000632012-01-30 07:50:31 +00004772 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004773 }
4774
4775 return SDValue();
4776}
4777
Michael J. Spencerec38de22010-10-10 22:04:20 +00004778/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4779/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004780/// load which has the same value as a build_vector whose operands are 'elts'.
4781///
4782/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004783///
Nate Begeman1449f292010-03-24 22:19:06 +00004784/// FIXME: we'd also like to handle the case where the last elements are zero
4785/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4786/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004787static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004788 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004789 EVT EltVT = VT.getVectorElementType();
4790 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004791
Nate Begemanfdea31a2010-03-24 20:49:50 +00004792 LoadSDNode *LDBase = NULL;
4793 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004794
Nate Begeman1449f292010-03-24 22:19:06 +00004795 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004796 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004797 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004798 for (unsigned i = 0; i < NumElems; ++i) {
4799 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004800
Nate Begemanfdea31a2010-03-24 20:49:50 +00004801 if (!Elt.getNode() ||
4802 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4803 return SDValue();
4804 if (!LDBase) {
4805 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4806 return SDValue();
4807 LDBase = cast<LoadSDNode>(Elt.getNode());
4808 LastLoadedElt = i;
4809 continue;
4810 }
4811 if (Elt.getOpcode() == ISD::UNDEF)
4812 continue;
4813
4814 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4815 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4816 return SDValue();
4817 LastLoadedElt = i;
4818 }
Nate Begeman1449f292010-03-24 22:19:06 +00004819
4820 // If we have found an entire vector of loads and undefs, then return a large
4821 // load of the entire vector width starting at the base pointer. If we found
4822 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004823 if (LastLoadedElt == NumElems - 1) {
4824 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004825 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004826 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004827 LDBase->isVolatile(), LDBase->isNonTemporal(),
4828 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004829 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004830 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004831 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004832 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004833 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4834 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004835 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4836 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004837 SDValue ResNode =
4838 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4839 LDBase->getPointerInfo(),
4840 LDBase->getAlignment(),
4841 false/*isVolatile*/, true/*ReadMem*/,
4842 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004843 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004844 }
4845 return SDValue();
4846}
4847
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004848/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4849/// a vbroadcast node. We support two patterns:
4850/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4851/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4852/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004853/// The scalar load node is returned when a pattern is found,
4854/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004855static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4856 if (!Subtarget->hasAVX())
4857 return SDValue();
4858
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004859 EVT VT = Op.getValueType();
4860 SDValue V = Op;
4861
4862 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4863 V = V.getOperand(0);
4864
4865 //A suspected load to be broadcasted.
4866 SDValue Ld;
4867
4868 switch (V.getOpcode()) {
4869 default:
4870 // Unknown pattern found.
4871 return SDValue();
4872
4873 case ISD::BUILD_VECTOR: {
4874 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004875 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004876 return SDValue();
4877
4878 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004879
4880 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004881 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004882 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004883 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004884 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004885 }
4886
4887 case ISD::VECTOR_SHUFFLE: {
4888 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4889
4890 // Shuffles must have a splat mask where the first element is
4891 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004892 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004893 return SDValue();
4894
4895 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004896 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004897 return SDValue();
4898
4899 Ld = Sc.getOperand(0);
4900
4901 // The scalar_to_vector node and the suspected
4902 // load node must have exactly one user.
4903 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4904 return SDValue();
4905 break;
4906 }
4907 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004908
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004909 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004910 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004911 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004912
Craig Toppera1902a12012-02-01 06:51:58 +00004913 // Reject loads that have uses of the chain result
4914 if (Ld->hasAnyUseOfValue(1))
4915 return SDValue();
4916
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004917 bool Is256 = VT.getSizeInBits() == 256;
4918 bool Is128 = VT.getSizeInBits() == 128;
4919 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4920
4921 // VBroadcast to YMM
4922 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
4923 return Ld;
4924
4925 // VBroadcast to XMM
4926 if (Is128 && (ScalarSize == 32))
4927 return Ld;
4928
Craig Toppera9376332012-01-10 08:23:59 +00004929 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4930 // double since there is vbroadcastsd xmm
4931 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4932 // VBroadcast to YMM
4933 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
4934 return Ld;
4935
4936 // VBroadcast to XMM
4937 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
4938 return Ld;
4939 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004940
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004941 // Unsupported broadcast.
4942 return SDValue();
4943}
4944
Evan Chengc3630942009-12-09 21:00:30 +00004945SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004946X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004947 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004948
David Greenef125a292011-02-08 19:04:41 +00004949 EVT VT = Op.getValueType();
4950 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004951 unsigned NumElems = Op.getNumOperands();
4952
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004953 // Vectors containing all zeros can be matched by pxor and xorps later
4954 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4955 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4956 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00004957 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004958 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004959
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004960 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004961 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004962
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004963 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00004964 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
4965 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004966 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00004967 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004968 return Op;
4969
Craig Topper07a27622012-01-22 03:07:48 +00004970 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004971 }
4972
Craig Toppera9376332012-01-10 08:23:59 +00004973 SDValue LD = isVectorBroadcast(Op, Subtarget);
4974 if (LD.getNode())
4975 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004976
Owen Andersone50ed302009-08-10 22:56:29 +00004977 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004978
Evan Cheng0db9fe62006-04-25 20:13:52 +00004979 unsigned NumZero = 0;
4980 unsigned NumNonZero = 0;
4981 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004982 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004983 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004984 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004985 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004986 if (Elt.getOpcode() == ISD::UNDEF)
4987 continue;
4988 Values.insert(Elt);
4989 if (Elt.getOpcode() != ISD::Constant &&
4990 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004991 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004992 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004993 NumZero++;
4994 else {
4995 NonZeros |= (1 << i);
4996 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004997 }
4998 }
4999
Chris Lattner97a2a562010-08-26 05:24:29 +00005000 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5001 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005002 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005003
Chris Lattner67f453a2008-03-09 05:42:06 +00005004 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005005 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005006 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005007 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005008
Chris Lattner62098042008-03-09 01:05:04 +00005009 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5010 // the value are obviously zero, truncate the value to i32 and do the
5011 // insertion that way. Only do this if the value is non-constant or if the
5012 // value is a constant being inserted into element 0. It is cheaper to do
5013 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005014 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005015 (!IsAllConstants || Idx == 0)) {
5016 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005017 // Handle SSE only.
5018 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5019 EVT VecVT = MVT::v4i32;
5020 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005021
Chris Lattner62098042008-03-09 01:05:04 +00005022 // Truncate the value (which may itself be a constant) to i32, and
5023 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005024 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005025 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005026 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005027
Chris Lattner62098042008-03-09 01:05:04 +00005028 // Now we have our 32-bit value zero extended in the low element of
5029 // a vector. If Idx != 0, swizzle it into place.
5030 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005031 SmallVector<int, 4> Mask;
5032 Mask.push_back(Idx);
5033 for (unsigned i = 1; i != VecElts; ++i)
5034 Mask.push_back(i);
5035 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005036 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005037 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005038 }
Craig Topper07a27622012-01-22 03:07:48 +00005039 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005040 }
5041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005042
Chris Lattner19f79692008-03-08 22:59:52 +00005043 // If we have a constant or non-constant insertion into the low element of
5044 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5045 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005046 // depending on what the source datatype is.
5047 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005048 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005049 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005050
5051 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005052 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005053 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005054 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005055 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5056 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005057 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005058 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005059 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5060 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005061 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005062 }
5063
5064 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005065 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005066 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005067 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005068 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005069 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5070 DAG, dl);
5071 } else {
5072 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005073 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005074 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005075 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005076 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005077 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005078
5079 // Is it a vector logical left shift?
5080 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005081 X86::isZeroNode(Op.getOperand(0)) &&
5082 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005083 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005084 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005085 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005086 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005087 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005088 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005089
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005090 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005091 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005092
Chris Lattner19f79692008-03-08 22:59:52 +00005093 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5094 // is a non-constant being inserted into an element other than the low one,
5095 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5096 // movd/movss) to move this into the low element, then shuffle it into
5097 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005098 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005099 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005100
Evan Cheng0db9fe62006-04-25 20:13:52 +00005101 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005102 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005103 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005104 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005105 MaskVec.push_back(i == Idx ? 0 : 1);
5106 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005107 }
5108 }
5109
Chris Lattner67f453a2008-03-09 05:42:06 +00005110 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005111 if (Values.size() == 1) {
5112 if (EVTBits == 32) {
5113 // Instead of a shuffle like this:
5114 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5115 // Check if it's possible to issue this instead.
5116 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5117 unsigned Idx = CountTrailingZeros_32(NonZeros);
5118 SDValue Item = Op.getOperand(Idx);
5119 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5120 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5121 }
Dan Gohman475871a2008-07-27 21:46:04 +00005122 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005123 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005124
Dan Gohmana3941172007-07-24 22:55:08 +00005125 // A vector full of immediates; various special cases are already
5126 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005127 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005128 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005129
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005130 // For AVX-length vectors, build the individual 128-bit pieces and use
5131 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005132 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005133 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005134 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005135 V.push_back(Op.getOperand(i));
5136
5137 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5138
5139 // Build both the lower and upper subvector.
5140 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5141 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5142 NumElems/2);
5143
5144 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005145 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5146 DAG.getConstant(0, MVT::i32), DAG, dl);
5147 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005148 DAG, dl);
5149 }
5150
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005151 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005152 if (EVTBits == 64) {
5153 if (NumNonZero == 1) {
5154 // One half is zero or undef.
5155 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005156 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005157 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005158 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005159 }
Dan Gohman475871a2008-07-27 21:46:04 +00005160 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005161 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162
5163 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005164 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005165 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005166 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005167 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005168 }
5169
Bill Wendling826f36f2007-03-28 00:57:11 +00005170 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005171 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005172 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005173 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005174 }
5175
5176 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005177 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005178 if (NumElems == 4 && NumZero > 0) {
5179 for (unsigned i = 0; i < 4; ++i) {
5180 bool isZero = !(NonZeros & (1 << i));
5181 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005182 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005183 else
Dale Johannesenace16102009-02-03 19:33:06 +00005184 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005185 }
5186
5187 for (unsigned i = 0; i < 2; ++i) {
5188 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5189 default: break;
5190 case 0:
5191 V[i] = V[i*2]; // Must be a zero vector.
5192 break;
5193 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005194 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005195 break;
5196 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005197 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005198 break;
5199 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005200 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005201 break;
5202 }
5203 }
5204
Benjamin Kramer9c683542012-01-30 15:16:21 +00005205 bool Reverse1 = (NonZeros & 0x3) == 2;
5206 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5207 int MaskVec[] = {
5208 Reverse1 ? 1 : 0,
5209 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005210 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5211 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005212 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005213 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005214 }
5215
Nate Begemanfdea31a2010-03-24 20:49:50 +00005216 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5217 // Check for a build vector of consecutive loads.
5218 for (unsigned i = 0; i < NumElems; ++i)
5219 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005220
Nate Begemanfdea31a2010-03-24 20:49:50 +00005221 // Check for elements which are consecutive loads.
5222 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5223 if (LD.getNode())
5224 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005225
5226 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005227 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005228 SDValue Result;
5229 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5230 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5231 else
5232 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005233
Chris Lattner24faf612010-08-28 17:59:08 +00005234 for (unsigned i = 1; i < NumElems; ++i) {
5235 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5236 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005237 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005238 }
5239 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005240 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005241
Chris Lattner6e80e442010-08-28 17:15:43 +00005242 // Otherwise, expand into a number of unpckl*, start by extending each of
5243 // our (non-undef) elements to the full vector width with the element in the
5244 // bottom slot of the vector (which generates no code for SSE).
5245 for (unsigned i = 0; i < NumElems; ++i) {
5246 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5247 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5248 else
5249 V[i] = DAG.getUNDEF(VT);
5250 }
5251
5252 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005253 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5254 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5255 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005256 unsigned EltStride = NumElems >> 1;
5257 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005258 for (unsigned i = 0; i < EltStride; ++i) {
5259 // If V[i+EltStride] is undef and this is the first round of mixing,
5260 // then it is safe to just drop this shuffle: V[i] is already in the
5261 // right place, the one element (since it's the first round) being
5262 // inserted as undef can be dropped. This isn't safe for successive
5263 // rounds because they will permute elements within both vectors.
5264 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5265 EltStride == NumElems/2)
5266 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005267
Chris Lattner6e80e442010-08-28 17:15:43 +00005268 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005269 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005270 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005271 }
5272 return V[0];
5273 }
Dan Gohman475871a2008-07-27 21:46:04 +00005274 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005275}
5276
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005277// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5278// them in a MMX register. This is better than doing a stack convert.
5279static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005280 DebugLoc dl = Op.getDebugLoc();
5281 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005282
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005283 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5284 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5285 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005286 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005287 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5288 InVec = Op.getOperand(1);
5289 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5290 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005291 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005292 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5293 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5294 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005295 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005296 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5297 Mask[0] = 0; Mask[1] = 2;
5298 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5299 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005300 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005301}
5302
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005303// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5304// to create 256-bit vectors from two other 128-bit ones.
5305static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5306 DebugLoc dl = Op.getDebugLoc();
5307 EVT ResVT = Op.getValueType();
5308
5309 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5310
5311 SDValue V1 = Op.getOperand(0);
5312 SDValue V2 = Op.getOperand(1);
5313 unsigned NumElems = ResVT.getVectorNumElements();
5314
5315 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5316 DAG.getConstant(0, MVT::i32), DAG, dl);
5317 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5318 DAG, dl);
5319}
5320
5321SDValue
5322X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005323 EVT ResVT = Op.getValueType();
5324
5325 assert(Op.getNumOperands() == 2);
5326 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5327 "Unsupported CONCAT_VECTORS for value type");
5328
5329 // We support concatenate two MMX registers and place them in a MMX register.
5330 // This is better than doing a stack convert.
5331 if (ResVT.is128BitVector())
5332 return LowerMMXCONCAT_VECTORS(Op, DAG);
5333
5334 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5335 // from two other 128-bit ones.
5336 return LowerAVXCONCAT_VECTORS(Op, DAG);
5337}
5338
Nate Begemanb9a47b82009-02-23 08:49:38 +00005339// v8i16 shuffles - Prefer shuffles in the following order:
5340// 1. [all] pshuflw, pshufhw, optional move
5341// 2. [ssse3] 1 x pshufb
5342// 3. [ssse3] 2 x pshufb + 1 x por
5343// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005344SDValue
5345X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5346 SelectionDAG &DAG) const {
5347 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005348 SDValue V1 = SVOp->getOperand(0);
5349 SDValue V2 = SVOp->getOperand(1);
5350 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005351 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005352
Nate Begemanb9a47b82009-02-23 08:49:38 +00005353 // Determine if more than 1 of the words in each of the low and high quadwords
5354 // of the result come from the same quadword of one of the two inputs. Undef
5355 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005356 unsigned LoQuad[] = { 0, 0, 0, 0 };
5357 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005358 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005359 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005360 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005361 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005362 MaskVals.push_back(EltIdx);
5363 if (EltIdx < 0) {
5364 ++Quad[0];
5365 ++Quad[1];
5366 ++Quad[2];
5367 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005368 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005369 }
5370 ++Quad[EltIdx / 4];
5371 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005372 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005373
Nate Begemanb9a47b82009-02-23 08:49:38 +00005374 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005375 unsigned MaxQuad = 1;
5376 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005377 if (LoQuad[i] > MaxQuad) {
5378 BestLoQuad = i;
5379 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005380 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005381 }
5382
Nate Begemanb9a47b82009-02-23 08:49:38 +00005383 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005384 MaxQuad = 1;
5385 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005386 if (HiQuad[i] > MaxQuad) {
5387 BestHiQuad = i;
5388 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005389 }
5390 }
5391
Nate Begemanb9a47b82009-02-23 08:49:38 +00005392 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005393 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005394 // single pshufb instruction is necessary. If There are more than 2 input
5395 // quads, disable the next transformation since it does not help SSSE3.
5396 bool V1Used = InputQuads[0] || InputQuads[1];
5397 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005398 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005399 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005400 BestLoQuad = InputQuads[0] ? 0 : 1;
5401 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005402 }
5403 if (InputQuads.count() > 2) {
5404 BestLoQuad = -1;
5405 BestHiQuad = -1;
5406 }
5407 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005408
Nate Begemanb9a47b82009-02-23 08:49:38 +00005409 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5410 // the shuffle mask. If a quad is scored as -1, that means that it contains
5411 // words from all 4 input quadwords.
5412 SDValue NewV;
5413 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005414 int MaskV[] = {
5415 BestLoQuad < 0 ? 0 : BestLoQuad,
5416 BestHiQuad < 0 ? 1 : BestHiQuad
5417 };
Eric Christopherfd179292009-08-27 18:07:15 +00005418 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005419 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5420 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5421 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005422
Nate Begemanb9a47b82009-02-23 08:49:38 +00005423 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5424 // source words for the shuffle, to aid later transformations.
5425 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005426 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005427 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005428 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005429 if (idx != (int)i)
5430 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005431 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005432 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005433 AllWordsInNewV = false;
5434 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005435 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005436
Nate Begemanb9a47b82009-02-23 08:49:38 +00005437 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5438 if (AllWordsInNewV) {
5439 for (int i = 0; i != 8; ++i) {
5440 int idx = MaskVals[i];
5441 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005442 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005443 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005444 if ((idx != i) && idx < 4)
5445 pshufhw = false;
5446 if ((idx != i) && idx > 3)
5447 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005448 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005449 V1 = NewV;
5450 V2Used = false;
5451 BestLoQuad = 0;
5452 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005453 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005454
Nate Begemanb9a47b82009-02-23 08:49:38 +00005455 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5456 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005457 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005458 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5459 unsigned TargetMask = 0;
5460 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005461 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005462 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5463 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5464 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005465 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005466 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005467 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005468 }
Eric Christopherfd179292009-08-27 18:07:15 +00005469
Nate Begemanb9a47b82009-02-23 08:49:38 +00005470 // If we have SSSE3, and all words of the result are from 1 input vector,
5471 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5472 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005473 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005474 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005475
Nate Begemanb9a47b82009-02-23 08:49:38 +00005476 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005477 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005478 // mask, and elements that come from V1 in the V2 mask, so that the two
5479 // results can be OR'd together.
5480 bool TwoInputs = V1Used && V2Used;
5481 for (unsigned i = 0; i != 8; ++i) {
5482 int EltIdx = MaskVals[i] * 2;
5483 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005484 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5485 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005486 continue;
5487 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5489 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005490 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005491 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005492 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005493 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005495 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005496 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005497
Nate Begemanb9a47b82009-02-23 08:49:38 +00005498 // Calculate the shuffle mask for the second input, shuffle it, and
5499 // OR it with the first shuffled input.
5500 pshufbMask.clear();
5501 for (unsigned i = 0; i != 8; ++i) {
5502 int EltIdx = MaskVals[i] * 2;
5503 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005504 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5505 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005506 continue;
5507 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5509 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005510 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005511 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005512 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005513 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 MVT::v16i8, &pshufbMask[0], 16));
5515 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005516 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005517 }
5518
5519 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5520 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005521 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005522 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005523 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005524 for (int i = 0; i != 4; ++i) {
5525 int idx = MaskVals[i];
5526 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005527 InOrder.set(i);
5528 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005529 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005530 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005531 }
5532 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005533 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005534 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005535
Craig Topperdd637ae2012-02-19 05:41:45 +00005536 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5537 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005538 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005539 NewV.getOperand(0),
5540 getShufflePSHUFLWImmediate(SVOp), DAG);
5541 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 }
Eric Christopherfd179292009-08-27 18:07:15 +00005543
Nate Begemanb9a47b82009-02-23 08:49:38 +00005544 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5545 // and update MaskVals with the new element order.
5546 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005547 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005548 for (unsigned i = 4; i != 8; ++i) {
5549 int idx = MaskVals[i];
5550 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005551 InOrder.set(i);
5552 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005553 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005554 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005555 }
5556 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005557 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005558 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005559
Craig Topperdd637ae2012-02-19 05:41:45 +00005560 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5561 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005562 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005563 NewV.getOperand(0),
5564 getShufflePSHUFHWImmediate(SVOp), DAG);
5565 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005566 }
Eric Christopherfd179292009-08-27 18:07:15 +00005567
Nate Begemanb9a47b82009-02-23 08:49:38 +00005568 // In case BestHi & BestLo were both -1, which means each quadword has a word
5569 // from each of the four input quadwords, calculate the InOrder bitvector now
5570 // before falling through to the insert/extract cleanup.
5571 if (BestLoQuad == -1 && BestHiQuad == -1) {
5572 NewV = V1;
5573 for (int i = 0; i != 8; ++i)
5574 if (MaskVals[i] < 0 || MaskVals[i] == i)
5575 InOrder.set(i);
5576 }
Eric Christopherfd179292009-08-27 18:07:15 +00005577
Nate Begemanb9a47b82009-02-23 08:49:38 +00005578 // The other elements are put in the right place using pextrw and pinsrw.
5579 for (unsigned i = 0; i != 8; ++i) {
5580 if (InOrder[i])
5581 continue;
5582 int EltIdx = MaskVals[i];
5583 if (EltIdx < 0)
5584 continue;
5585 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005586 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005588 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005589 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005590 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005591 DAG.getIntPtrConstant(i));
5592 }
5593 return NewV;
5594}
5595
5596// v16i8 shuffles - Prefer shuffles in the following order:
5597// 1. [ssse3] 1 x pshufb
5598// 2. [ssse3] 2 x pshufb + 1 x por
5599// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5600static
Nate Begeman9008ca62009-04-27 18:41:29 +00005601SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005602 SelectionDAG &DAG,
5603 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005604 SDValue V1 = SVOp->getOperand(0);
5605 SDValue V2 = SVOp->getOperand(1);
5606 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005607 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005608
Nate Begemanb9a47b82009-02-23 08:49:38 +00005609 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005610 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005611 // present, fall back to case 3.
5612 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5613 bool V1Only = true;
5614 bool V2Only = true;
5615 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005616 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 if (EltIdx < 0)
5618 continue;
5619 if (EltIdx < 16)
5620 V2Only = false;
5621 else
5622 V1Only = false;
5623 }
Eric Christopherfd179292009-08-27 18:07:15 +00005624
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005626 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005627 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005628
Nate Begemanb9a47b82009-02-23 08:49:38 +00005629 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005630 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 //
5632 // Otherwise, we have elements from both input vectors, and must zero out
5633 // elements that come from V2 in the first mask, and V1 in the second mask
5634 // so that we can OR them together.
5635 bool TwoInputs = !(V1Only || V2Only);
5636 for (unsigned i = 0; i != 16; ++i) {
5637 int EltIdx = MaskVals[i];
5638 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 continue;
5641 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005643 }
5644 // If all the elements are from V2, assign it to V1 and return after
5645 // building the first pshufb.
5646 if (V2Only)
5647 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005649 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005651 if (!TwoInputs)
5652 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005653
Nate Begemanb9a47b82009-02-23 08:49:38 +00005654 // Calculate the shuffle mask for the second input, shuffle it, and
5655 // OR it with the first shuffled input.
5656 pshufbMask.clear();
5657 for (unsigned i = 0; i != 16; ++i) {
5658 int EltIdx = MaskVals[i];
5659 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005660 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005661 continue;
5662 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005663 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005665 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005666 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005667 MVT::v16i8, &pshufbMask[0], 16));
5668 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005669 }
Eric Christopherfd179292009-08-27 18:07:15 +00005670
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 // No SSSE3 - Calculate in place words and then fix all out of place words
5672 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5673 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005674 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5675 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 SDValue NewV = V2Only ? V2 : V1;
5677 for (int i = 0; i != 8; ++i) {
5678 int Elt0 = MaskVals[i*2];
5679 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005680
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 // This word of the result is all undef, skip it.
5682 if (Elt0 < 0 && Elt1 < 0)
5683 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005684
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 // This word of the result is already in the correct place, skip it.
5686 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5687 continue;
5688 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5689 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005690
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5692 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5693 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005694
5695 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5696 // using a single extract together, load it and store it.
5697 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005699 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005700 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005701 DAG.getIntPtrConstant(i));
5702 continue;
5703 }
5704
Nate Begemanb9a47b82009-02-23 08:49:38 +00005705 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005706 // source byte is not also odd, shift the extracted word left 8 bits
5707 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005710 DAG.getIntPtrConstant(Elt1 / 2));
5711 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005712 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005713 DAG.getConstant(8,
5714 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005715 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005716 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5717 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 }
5719 // If Elt0 is defined, extract it from the appropriate source. If the
5720 // source byte is not also even, shift the extracted word right 8 bits. If
5721 // Elt1 was also defined, OR the extracted values together before
5722 // inserting them in the result.
5723 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005724 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005725 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5726 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005727 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005728 DAG.getConstant(8,
5729 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005730 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005731 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5732 DAG.getConstant(0x00FF, MVT::i16));
5733 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005734 : InsElt0;
5735 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005736 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 DAG.getIntPtrConstant(i));
5738 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005739 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005740}
5741
Evan Cheng7a831ce2007-12-15 03:00:47 +00005742/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005743/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005744/// done when every pair / quad of shuffle mask elements point to elements in
5745/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005746/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005747static
Nate Begeman9008ca62009-04-27 18:41:29 +00005748SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005749 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005750 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005751 SDValue V1 = SVOp->getOperand(0);
5752 SDValue V2 = SVOp->getOperand(1);
5753 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005754 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005755 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005756 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005757 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005758 case MVT::v4f32: NewVT = MVT::v2f64; break;
5759 case MVT::v4i32: NewVT = MVT::v2i64; break;
5760 case MVT::v8i16: NewVT = MVT::v4i32; break;
5761 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005762 }
5763
Nate Begeman9008ca62009-04-27 18:41:29 +00005764 int Scale = NumElems / NewWidth;
5765 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005766 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005767 int StartIdx = -1;
5768 for (int j = 0; j < Scale; ++j) {
5769 int EltIdx = SVOp->getMaskElt(i+j);
5770 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005771 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005772 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005773 StartIdx = EltIdx - (EltIdx % Scale);
5774 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005775 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005776 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005777 if (StartIdx == -1)
5778 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005779 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005780 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005781 }
5782
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005783 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5784 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005785 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005786}
5787
Evan Chengd880b972008-05-09 21:53:03 +00005788/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005789///
Owen Andersone50ed302009-08-10 22:56:29 +00005790static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005791 SDValue SrcOp, SelectionDAG &DAG,
5792 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005794 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005795 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005796 LD = dyn_cast<LoadSDNode>(SrcOp);
5797 if (!LD) {
5798 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5799 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005800 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005801 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005802 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005803 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005804 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005805 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005806 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005807 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005808 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5809 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5810 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005811 SrcOp.getOperand(0)
5812 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005813 }
5814 }
5815 }
5816
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005817 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005818 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005819 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005820 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005821}
5822
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005823/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5824/// which could not be matched by any known target speficic shuffle
5825static SDValue
5826LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005827 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005828
Craig Topper8f35c132012-01-20 09:29:03 +00005829 unsigned NumElems = VT.getVectorNumElements();
5830 unsigned NumLaneElems = NumElems / 2;
5831
5832 int MinRange[2][2] = { { static_cast<int>(NumElems),
5833 static_cast<int>(NumElems) },
5834 { static_cast<int>(NumElems),
5835 static_cast<int>(NumElems) } };
5836 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5837
5838 // Collect used ranges for each source in each lane
5839 for (unsigned l = 0; l < 2; ++l) {
5840 unsigned LaneStart = l*NumLaneElems;
5841 for (unsigned i = 0; i != NumLaneElems; ++i) {
5842 int Idx = SVOp->getMaskElt(i+LaneStart);
5843 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005844 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005845
Craig Topper8f35c132012-01-20 09:29:03 +00005846 int Input = 0;
5847 if (Idx >= (int)NumElems) {
5848 Idx -= NumElems;
5849 Input = 1;
5850 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005851
Craig Topper8f35c132012-01-20 09:29:03 +00005852 if (Idx > MaxRange[l][Input])
5853 MaxRange[l][Input] = Idx;
5854 if (Idx < MinRange[l][Input])
5855 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005856 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005857 }
5858
Craig Topper8f35c132012-01-20 09:29:03 +00005859 // Make sure each range is 128-bits
5860 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5861 for (unsigned l = 0; l < 2; ++l) {
5862 for (unsigned Input = 0; Input < 2; ++Input) {
5863 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5864 continue;
5865
Craig Topperd9ec7252012-01-21 08:49:33 +00005866 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005867 ExtractIdx[l][Input] = 0;
5868 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005869 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005870 ExtractIdx[l][Input] = NumLaneElems;
5871 else
5872 return SDValue();
5873 }
5874 }
5875
5876 DebugLoc dl = SVOp->getDebugLoc();
5877 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5878 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5879
5880 SDValue Ops[2][2];
5881 for (unsigned l = 0; l < 2; ++l) {
5882 for (unsigned Input = 0; Input < 2; ++Input) {
5883 if (ExtractIdx[l][Input] >= 0)
5884 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5885 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5886 DAG, dl);
5887 else
5888 Ops[l][Input] = DAG.getUNDEF(NVT);
5889 }
5890 }
5891
5892 // Generate 128-bit shuffles
5893 SmallVector<int, 16> Mask1, Mask2;
5894 for (unsigned i = 0; i != NumLaneElems; ++i) {
5895 int Elt = SVOp->getMaskElt(i);
5896 if (Elt >= (int)NumElems) {
5897 Elt %= NumLaneElems;
5898 Elt += NumLaneElems;
5899 } else if (Elt >= 0) {
5900 Elt %= NumLaneElems;
5901 }
5902 Mask1.push_back(Elt);
5903 }
5904 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5905 int Elt = SVOp->getMaskElt(i);
5906 if (Elt >= (int)NumElems) {
5907 Elt %= NumLaneElems;
5908 Elt += NumLaneElems;
5909 } else if (Elt >= 0) {
5910 Elt %= NumLaneElems;
5911 }
5912 Mask2.push_back(Elt);
5913 }
5914
5915 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
5916 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
5917
5918 // Concatenate the result back
5919 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
5920 DAG.getConstant(0, MVT::i32), DAG, dl);
5921 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
5922 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005923}
5924
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005925/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5926/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005927static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005928LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005929 SDValue V1 = SVOp->getOperand(0);
5930 SDValue V2 = SVOp->getOperand(1);
5931 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005932 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005933
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005934 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5935
Benjamin Kramer9c683542012-01-30 15:16:21 +00005936 std::pair<int, int> Locs[4];
5937 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005938 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00005939
Evan Chengace3c172008-07-22 21:13:36 +00005940 unsigned NumHi = 0;
5941 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005942 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005943 int Idx = PermMask[i];
5944 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005945 Locs[i] = std::make_pair(-1, -1);
5946 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005947 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5948 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005949 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005950 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005951 NumLo++;
5952 } else {
5953 Locs[i] = std::make_pair(1, NumHi);
5954 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005955 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005956 NumHi++;
5957 }
5958 }
5959 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005960
Evan Chengace3c172008-07-22 21:13:36 +00005961 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005962 // If no more than two elements come from either vector. This can be
5963 // implemented with two shuffles. First shuffle gather the elements.
5964 // The second shuffle, which takes the first shuffle as both of its
5965 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005966 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005967
Benjamin Kramer9c683542012-01-30 15:16:21 +00005968 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00005969
Benjamin Kramer9c683542012-01-30 15:16:21 +00005970 for (unsigned i = 0; i != 4; ++i)
5971 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00005972 unsigned Idx = (i < 2) ? 0 : 4;
5973 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005974 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005975 }
Evan Chengace3c172008-07-22 21:13:36 +00005976
Nate Begeman9008ca62009-04-27 18:41:29 +00005977 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005978 } else if (NumLo == 3 || NumHi == 3) {
5979 // Otherwise, we must have three elements from one vector, call it X, and
5980 // one element from the other, call it Y. First, use a shufps to build an
5981 // intermediate vector with the one element from Y and the element from X
5982 // that will be in the same half in the final destination (the indexes don't
5983 // matter). Then, use a shufps to build the final vector, taking the half
5984 // containing the element from Y from the intermediate, and the other half
5985 // from X.
5986 if (NumHi == 3) {
5987 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00005988 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005989 std::swap(V1, V2);
5990 }
5991
5992 // Find the element from V2.
5993 unsigned HiIndex;
5994 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005995 int Val = PermMask[HiIndex];
5996 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005997 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005998 if (Val >= 4)
5999 break;
6000 }
6001
Nate Begeman9008ca62009-04-27 18:41:29 +00006002 Mask1[0] = PermMask[HiIndex];
6003 Mask1[1] = -1;
6004 Mask1[2] = PermMask[HiIndex^1];
6005 Mask1[3] = -1;
6006 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006007
6008 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006009 Mask1[0] = PermMask[0];
6010 Mask1[1] = PermMask[1];
6011 Mask1[2] = HiIndex & 1 ? 6 : 4;
6012 Mask1[3] = HiIndex & 1 ? 4 : 6;
6013 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006014 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006015 Mask1[0] = HiIndex & 1 ? 2 : 0;
6016 Mask1[1] = HiIndex & 1 ? 0 : 2;
6017 Mask1[2] = PermMask[2];
6018 Mask1[3] = PermMask[3];
6019 if (Mask1[2] >= 0)
6020 Mask1[2] += 4;
6021 if (Mask1[3] >= 0)
6022 Mask1[3] += 4;
6023 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006024 }
Evan Chengace3c172008-07-22 21:13:36 +00006025 }
6026
6027 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006028 int LoMask[] = { -1, -1, -1, -1 };
6029 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006030
Benjamin Kramer9c683542012-01-30 15:16:21 +00006031 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006032 unsigned MaskIdx = 0;
6033 unsigned LoIdx = 0;
6034 unsigned HiIdx = 2;
6035 for (unsigned i = 0; i != 4; ++i) {
6036 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006037 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006038 MaskIdx = 1;
6039 LoIdx = 0;
6040 HiIdx = 2;
6041 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006042 int Idx = PermMask[i];
6043 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006044 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006045 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006046 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006047 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006048 LoIdx++;
6049 } else {
6050 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006051 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006052 HiIdx++;
6053 }
6054 }
6055
Nate Begeman9008ca62009-04-27 18:41:29 +00006056 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6057 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006058 int MaskOps[] = { -1, -1, -1, -1 };
6059 for (unsigned i = 0; i != 4; ++i)
6060 if (Locs[i].first != -1)
6061 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006062 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006063}
6064
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006065static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006066 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006067 V = V.getOperand(0);
6068 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6069 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006070 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6071 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6072 // BUILD_VECTOR (load), undef
6073 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006074 if (MayFoldLoad(V))
6075 return true;
6076 return false;
6077}
6078
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006079// FIXME: the version above should always be used. Since there's
6080// a bug where several vector shuffles can't be folded because the
6081// DAG is not updated during lowering and a node claims to have two
6082// uses while it only has one, use this version, and let isel match
6083// another instruction if the load really happens to have more than
6084// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006085// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006086static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006087 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006088 V = V.getOperand(0);
6089 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6090 V = V.getOperand(0);
6091 if (ISD::isNormalLoad(V.getNode()))
6092 return true;
6093 return false;
6094}
6095
6096/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6097/// a vector extract, and if both can be later optimized into a single load.
6098/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6099/// here because otherwise a target specific shuffle node is going to be
6100/// emitted for this shuffle, and the optimization not done.
6101/// FIXME: This is probably not the best approach, but fix the problem
6102/// until the right path is decided.
6103static
6104bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6105 const TargetLowering &TLI) {
6106 EVT VT = V.getValueType();
6107 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6108
6109 // Be sure that the vector shuffle is present in a pattern like this:
6110 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6111 if (!V.hasOneUse())
6112 return false;
6113
6114 SDNode *N = *V.getNode()->use_begin();
6115 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6116 return false;
6117
6118 SDValue EltNo = N->getOperand(1);
6119 if (!isa<ConstantSDNode>(EltNo))
6120 return false;
6121
6122 // If the bit convert changed the number of elements, it is unsafe
6123 // to examine the mask.
6124 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006125 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006126 EVT SrcVT = V.getOperand(0).getValueType();
6127 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6128 return false;
6129 V = V.getOperand(0);
6130 HasShuffleIntoBitcast = true;
6131 }
6132
6133 // Select the input vector, guarding against out of range extract vector.
6134 unsigned NumElems = VT.getVectorNumElements();
6135 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6136 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6137 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6138
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006139 // If we are accessing the upper part of a YMM register
6140 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6141 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6142 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006143 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006144 return false;
6145
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006146 // Skip one more bit_convert if necessary
Craig Topper2dcd7182012-02-13 04:30:38 +00006147 if (V.getOpcode() == ISD::BITCAST) {
6148 if (!V.hasOneUse())
6149 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006150 V = V.getOperand(0);
Craig Topper2dcd7182012-02-13 04:30:38 +00006151 }
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006152
Craig Toppera51bb3a2012-01-02 08:46:48 +00006153 if (!ISD::isNormalLoad(V.getNode()))
6154 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006155
Craig Toppera51bb3a2012-01-02 08:46:48 +00006156 // Is the original load suitable?
6157 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006158
Craig Toppera51bb3a2012-01-02 08:46:48 +00006159 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6160 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006161
Craig Toppera51bb3a2012-01-02 08:46:48 +00006162 if (!HasShuffleIntoBitcast)
6163 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006164
Craig Toppera51bb3a2012-01-02 08:46:48 +00006165 // If there's a bitcast before the shuffle, check if the load type and
6166 // alignment is valid.
6167 unsigned Align = LN0->getAlignment();
6168 unsigned NewAlign =
6169 TLI.getTargetData()->getABITypeAlignment(
6170 VT.getTypeForEVT(*DAG.getContext()));
6171
6172 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6173 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006174
6175 return true;
6176}
6177
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006178static
Evan Cheng835580f2010-10-07 20:50:20 +00006179SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6180 EVT VT = Op.getValueType();
6181
6182 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006183 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6184 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006185 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6186 V1, DAG));
6187}
6188
6189static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006190SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006191 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006192 SDValue V1 = Op.getOperand(0);
6193 SDValue V2 = Op.getOperand(1);
6194 EVT VT = Op.getValueType();
6195
6196 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6197
Craig Topper1accb7e2012-01-10 06:54:16 +00006198 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006199 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6200
Evan Cheng0899f5c2011-08-31 02:05:24 +00006201 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6202 return DAG.getNode(ISD::BITCAST, dl, VT,
6203 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6204 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6205 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006206}
6207
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006208static
6209SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6210 SDValue V1 = Op.getOperand(0);
6211 SDValue V2 = Op.getOperand(1);
6212 EVT VT = Op.getValueType();
6213
6214 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6215 "unsupported shuffle type");
6216
6217 if (V2.getOpcode() == ISD::UNDEF)
6218 V2 = V1;
6219
6220 // v4i32 or v4f32
6221 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6222}
6223
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006224static
Craig Topper1accb7e2012-01-10 06:54:16 +00006225SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006226 SDValue V1 = Op.getOperand(0);
6227 SDValue V2 = Op.getOperand(1);
6228 EVT VT = Op.getValueType();
6229 unsigned NumElems = VT.getVectorNumElements();
6230
6231 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6232 // operand of these instructions is only memory, so check if there's a
6233 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6234 // same masks.
6235 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006236
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006237 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006238 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006239 CanFoldLoad = true;
6240
6241 // When V1 is a load, it can be folded later into a store in isel, example:
6242 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6243 // turns into:
6244 // (MOVLPSmr addr:$src1, VR128:$src2)
6245 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006246 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006247 CanFoldLoad = true;
6248
Dan Gohman65fd6562011-11-03 21:49:52 +00006249 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006250 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006251 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006252 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6253
6254 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006255 // If we don't care about the second element, procede to use movss.
6256 if (SVOp->getMaskElt(1) != -1)
6257 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006258 }
6259
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006260 // movl and movlp will both match v2i64, but v2i64 is never matched by
6261 // movl earlier because we make it strict to avoid messing with the movlp load
6262 // folding logic (see the code above getMOVLP call). Match it here then,
6263 // this is horrible, but will stay like this until we move all shuffle
6264 // matching to x86 specific nodes. Note that for the 1st condition all
6265 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006266 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006267 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6268 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006269 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006270 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006271 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006272 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006273
6274 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6275
6276 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006277 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006278 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006279}
6280
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006281static
6282SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006283 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006284 const X86Subtarget *Subtarget) {
6285 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6286 EVT VT = Op.getValueType();
6287 DebugLoc dl = Op.getDebugLoc();
6288 SDValue V1 = Op.getOperand(0);
6289 SDValue V2 = Op.getOperand(1);
6290
6291 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006292 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006293
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006294 // Handle splat operations
6295 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006296 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006297 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006298 // Special case, this is the only place now where it's allowed to return
6299 // a vector_shuffle operation without using a target specific node, because
6300 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6301 // this be moved to DAGCombine instead?
6302 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006303 return Op;
6304
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006305 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006306 SDValue LD = isVectorBroadcast(Op, Subtarget);
6307 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006308 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006309
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006310 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006311 if ((Size == 128 && NumElem <= 4) ||
6312 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006313 return SDValue();
6314
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006315 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006316 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006317 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006318
6319 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6320 // do it!
6321 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6322 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6323 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006324 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006325 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006326 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006327 // FIXME: Figure out a cleaner way to do this.
6328 // Try to make use of movq to zero out the top part.
6329 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6330 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6331 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006332 EVT NewVT = NewOp.getValueType();
6333 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6334 NewVT, true, false))
6335 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006336 DAG, Subtarget, dl);
6337 }
6338 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6339 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006340 if (NewOp.getNode()) {
6341 EVT NewVT = NewOp.getValueType();
6342 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6343 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6344 DAG, Subtarget, dl);
6345 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006346 }
6347 }
6348 return SDValue();
6349}
6350
Dan Gohman475871a2008-07-27 21:46:04 +00006351SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006352X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006353 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006354 SDValue V1 = Op.getOperand(0);
6355 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006356 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006357 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006358 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006359 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006360 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006361 bool V1IsSplat = false;
6362 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006363 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006364 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006365 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006366 MachineFunction &MF = DAG.getMachineFunction();
6367 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006368
Craig Topper3426a3e2011-11-14 06:46:21 +00006369 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006370
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006371 if (V1IsUndef && V2IsUndef)
6372 return DAG.getUNDEF(VT);
6373
6374 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006375
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006376 // Vector shuffle lowering takes 3 steps:
6377 //
6378 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6379 // narrowing and commutation of operands should be handled.
6380 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6381 // shuffle nodes.
6382 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6383 // so the shuffle can be broken into other shuffles and the legalizer can
6384 // try the lowering again.
6385 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006386 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006387 // be matched during isel, all of them must be converted to a target specific
6388 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006389
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006390 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6391 // narrowing and commutation of operands should be handled. The actual code
6392 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006393 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006394 if (NewOp.getNode())
6395 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006396
Craig Topper5aaffa82012-02-19 02:53:47 +00006397 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6398
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006399 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6400 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006401 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006402 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006403 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006404 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006405
Craig Topperdd637ae2012-02-19 05:41:45 +00006406 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006407 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006408 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006409
Craig Topperdd637ae2012-02-19 05:41:45 +00006410 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006411 return getMOVHighToLow(Op, dl, DAG);
6412
6413 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006414 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006415 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006416 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006417
Craig Topper5aaffa82012-02-19 02:53:47 +00006418 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006419 // The actual implementation will match the mask in the if above and then
6420 // during isel it can match several different instructions, not only pshufd
6421 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006422 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6423 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006424
Craig Topper5aaffa82012-02-19 02:53:47 +00006425 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006426
Craig Topperdbd98a42012-02-07 06:28:42 +00006427 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6428 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6429
Craig Topper1accb7e2012-01-10 06:54:16 +00006430 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006431 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6432
Craig Topperb3982da2011-12-31 23:50:21 +00006433 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006434 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006435 }
Eric Christopherfd179292009-08-27 18:07:15 +00006436
Evan Chengf26ffe92008-05-29 08:22:04 +00006437 // Check if this can be converted into a logical shift.
6438 bool isLeft = false;
6439 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006440 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006441 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006442 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006443 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006444 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006445 EVT EltVT = VT.getVectorElementType();
6446 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006447 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006448 }
Eric Christopherfd179292009-08-27 18:07:15 +00006449
Craig Topper5aaffa82012-02-19 02:53:47 +00006450 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006451 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006452 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006453 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006454 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006455 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6456
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006457 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006458 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6459 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006460 }
Eric Christopherfd179292009-08-27 18:07:15 +00006461
Nate Begeman9008ca62009-04-27 18:41:29 +00006462 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006463 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006464 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006465
Craig Topperdd637ae2012-02-19 05:41:45 +00006466 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006467 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006468
Craig Topperdd637ae2012-02-19 05:41:45 +00006469 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006470 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006471
Craig Topperdd637ae2012-02-19 05:41:45 +00006472 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006473 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006474
Craig Topperdd637ae2012-02-19 05:41:45 +00006475 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006476 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006477
Craig Topperdd637ae2012-02-19 05:41:45 +00006478 if (ShouldXformToMOVHLPS(M, VT) ||
6479 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006480 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006481
Evan Chengf26ffe92008-05-29 08:22:04 +00006482 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006483 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006484 EVT EltVT = VT.getVectorElementType();
6485 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006486 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006487 }
Eric Christopherfd179292009-08-27 18:07:15 +00006488
Evan Cheng9eca5e82006-10-25 21:49:50 +00006489 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006490 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6491 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006492 V1IsSplat = isSplatVector(V1.getNode());
6493 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006494
Chris Lattner8a594482007-11-25 00:24:49 +00006495 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006496 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6497 CommuteVectorShuffleMask(M, NumElems);
6498 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006499 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006500 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006501 }
6502
Craig Topperbeabc6c2011-12-05 06:56:46 +00006503 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006504 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006505 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006506 return V1;
6507 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6508 // the instruction selector will not match, so get a canonical MOVL with
6509 // swapped operands to undo the commute.
6510 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006511 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006512
Craig Topperbeabc6c2011-12-05 06:56:46 +00006513 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006514 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006515
Craig Topperbeabc6c2011-12-05 06:56:46 +00006516 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006517 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006518
Evan Cheng9bbbb982006-10-25 20:48:19 +00006519 if (V2IsSplat) {
6520 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006521 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006522 // new vector_shuffle with the corrected mask.p
6523 SmallVector<int, 8> NewMask(M.begin(), M.end());
6524 NormalizeMask(NewMask, NumElems);
6525 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6526 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6527 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6528 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006529 }
6530 }
6531
Evan Cheng9eca5e82006-10-25 21:49:50 +00006532 if (Commuted) {
6533 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006534 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006535 CommuteVectorShuffleMask(M, NumElems);
6536 std::swap(V1, V2);
6537 std::swap(V1IsSplat, V2IsSplat);
6538 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006539
Craig Topper39a9e482012-02-11 06:24:48 +00006540 if (isUNPCKLMask(M, VT, HasAVX2))
6541 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006542
Craig Topper39a9e482012-02-11 06:24:48 +00006543 if (isUNPCKHMask(M, VT, HasAVX2))
6544 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006545 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006546
Nate Begeman9008ca62009-04-27 18:41:29 +00006547 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006548 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006549 return CommuteVectorShuffle(SVOp, DAG);
6550
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006551 // The checks below are all present in isShuffleMaskLegal, but they are
6552 // inlined here right now to enable us to directly emit target specific
6553 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006554
Craig Topper0e2037b2012-01-20 05:53:00 +00006555 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006556 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006557 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006558 DAG);
6559
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006560 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6561 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006562 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006563 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006564 }
6565
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006566 if (isPSHUFHWMask(M, VT))
6567 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006568 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006569 DAG);
6570
6571 if (isPSHUFLWMask(M, VT))
6572 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006573 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006574 DAG);
6575
Craig Topper1a7700a2012-01-19 08:19:12 +00006576 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006577 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006578 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006579
Craig Topper94438ba2011-12-16 08:06:31 +00006580 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006581 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006582 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006583 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006584
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006585 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006586 // Generate target specific nodes for 128 or 256-bit shuffles only
6587 // supported in the AVX instruction set.
6588 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006589
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006590 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006591 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006592 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6593
Craig Topper70b883b2011-11-28 10:14:51 +00006594 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006595 if (isVPERMILPMask(M, VT, HasAVX)) {
6596 if (HasAVX2 && VT == MVT::v8i32)
6597 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006598 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006599 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006600 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006601 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006602
Craig Topper70b883b2011-11-28 10:14:51 +00006603 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006604 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006605 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006606 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006607
6608 //===--------------------------------------------------------------------===//
6609 // Since no target specific shuffle was selected for this generic one,
6610 // lower it into other known shuffles. FIXME: this isn't true yet, but
6611 // this is the plan.
6612 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006613
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006614 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6615 if (VT == MVT::v8i16) {
6616 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6617 if (NewOp.getNode())
6618 return NewOp;
6619 }
6620
6621 if (VT == MVT::v16i8) {
6622 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6623 if (NewOp.getNode())
6624 return NewOp;
6625 }
6626
6627 // Handle all 128-bit wide vectors with 4 elements, and match them with
6628 // several different shuffle types.
6629 if (NumElems == 4 && VT.getSizeInBits() == 128)
6630 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6631
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006632 // Handle general 256-bit shuffles
6633 if (VT.is256BitVector())
6634 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6635
Dan Gohman475871a2008-07-27 21:46:04 +00006636 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006637}
6638
Dan Gohman475871a2008-07-27 21:46:04 +00006639SDValue
6640X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006641 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006642 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006643 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006644
6645 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6646 return SDValue();
6647
Duncan Sands83ec4b62008-06-06 12:08:01 +00006648 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006649 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006650 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006651 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006652 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006653 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006654 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006655 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6656 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6657 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006658 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6659 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006660 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006661 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006662 Op.getOperand(0)),
6663 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006664 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006665 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006666 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006667 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006668 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006669 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006670 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6671 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006672 // result has a single use which is a store or a bitcast to i32. And in
6673 // the case of a store, it's not worth it if the index is a constant 0,
6674 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006675 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006676 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006677 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006678 if ((User->getOpcode() != ISD::STORE ||
6679 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6680 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006681 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006682 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006683 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006684 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006685 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006686 Op.getOperand(0)),
6687 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006688 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006689 } else if (VT == MVT::i32 || VT == MVT::i64) {
6690 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006691 if (isa<ConstantSDNode>(Op.getOperand(1)))
6692 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006693 }
Dan Gohman475871a2008-07-27 21:46:04 +00006694 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006695}
6696
6697
Dan Gohman475871a2008-07-27 21:46:04 +00006698SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006699X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6700 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006701 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006702 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006703
David Greene74a579d2011-02-10 16:57:36 +00006704 SDValue Vec = Op.getOperand(0);
6705 EVT VecVT = Vec.getValueType();
6706
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006707 // If this is a 256-bit vector result, first extract the 128-bit vector and
6708 // then extract the element from the 128-bit vector.
6709 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006710 DebugLoc dl = Op.getNode()->getDebugLoc();
6711 unsigned NumElems = VecVT.getVectorNumElements();
6712 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006713 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6714
6715 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006716 bool Upper = IdxVal >= NumElems/2;
6717 Vec = Extract128BitVector(Vec,
6718 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006719
David Greene74a579d2011-02-10 16:57:36 +00006720 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006721 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006722 }
6723
6724 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6725
Craig Topperd0a31172012-01-10 06:37:29 +00006726 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006727 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006728 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006729 return Res;
6730 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006731
Owen Andersone50ed302009-08-10 22:56:29 +00006732 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006733 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006734 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006735 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006736 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006737 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006738 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006739 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6740 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006741 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006742 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006743 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006744 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006745 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006746 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006747 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006748 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006749 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006750 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006751 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006752 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006753 if (Idx == 0)
6754 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006755
Evan Cheng0db9fe62006-04-25 20:13:52 +00006756 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006757 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006758 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006759 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006760 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006761 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006762 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006763 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006764 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6765 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6766 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006767 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006768 if (Idx == 0)
6769 return Op;
6770
6771 // UNPCKHPD the element to the lowest double word, then movsd.
6772 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6773 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006774 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006775 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006776 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006777 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006778 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006779 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780 }
6781
Dan Gohman475871a2008-07-27 21:46:04 +00006782 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006783}
6784
Dan Gohman475871a2008-07-27 21:46:04 +00006785SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006786X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6787 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006788 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006789 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006790 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006791
Dan Gohman475871a2008-07-27 21:46:04 +00006792 SDValue N0 = Op.getOperand(0);
6793 SDValue N1 = Op.getOperand(1);
6794 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006795
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006796 if (VT.getSizeInBits() == 256)
6797 return SDValue();
6798
Dan Gohman8a55ce42009-09-23 21:02:20 +00006799 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006800 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006801 unsigned Opc;
6802 if (VT == MVT::v8i16)
6803 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006804 else if (VT == MVT::v16i8)
6805 Opc = X86ISD::PINSRB;
6806 else
6807 Opc = X86ISD::PINSRB;
6808
Nate Begeman14d12ca2008-02-11 04:19:36 +00006809 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6810 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006811 if (N1.getValueType() != MVT::i32)
6812 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6813 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006814 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006815 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006816 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006817 // Bits [7:6] of the constant are the source select. This will always be
6818 // zero here. The DAG Combiner may combine an extract_elt index into these
6819 // bits. For example (insert (extract, 3), 2) could be matched by putting
6820 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006821 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006822 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006823 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006824 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006825 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006826 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006827 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006828 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006829 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6830 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006831 // PINSR* works with constant index.
6832 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006833 }
Dan Gohman475871a2008-07-27 21:46:04 +00006834 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006835}
6836
Dan Gohman475871a2008-07-27 21:46:04 +00006837SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006838X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006839 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006840 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006841
David Greene6b381262011-02-09 15:32:06 +00006842 DebugLoc dl = Op.getDebugLoc();
6843 SDValue N0 = Op.getOperand(0);
6844 SDValue N1 = Op.getOperand(1);
6845 SDValue N2 = Op.getOperand(2);
6846
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006847 // If this is a 256-bit vector result, first extract the 128-bit vector,
6848 // insert the element into the extracted half and then place it back.
6849 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006850 if (!isa<ConstantSDNode>(N2))
6851 return SDValue();
6852
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006853 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006854 unsigned NumElems = VT.getVectorNumElements();
6855 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006856 bool Upper = IdxVal >= NumElems/2;
6857 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6858 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006859
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006860 // Insert the element into the desired half.
6861 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6862 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006863
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006864 // Insert the changed part back to the 256-bit vector
6865 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006866 }
6867
Craig Topperd0a31172012-01-10 06:37:29 +00006868 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006869 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6870
Dan Gohman8a55ce42009-09-23 21:02:20 +00006871 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006872 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006873
Dan Gohman8a55ce42009-09-23 21:02:20 +00006874 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006875 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6876 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006877 if (N1.getValueType() != MVT::i32)
6878 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6879 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006880 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006881 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006882 }
Dan Gohman475871a2008-07-27 21:46:04 +00006883 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006884}
6885
Dan Gohman475871a2008-07-27 21:46:04 +00006886SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006887X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006888 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006889 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006890 EVT OpVT = Op.getValueType();
6891
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006892 // If this is a 256-bit vector result, first insert into a 128-bit
6893 // vector and then insert into the 256-bit vector.
6894 if (OpVT.getSizeInBits() > 128) {
6895 // Insert into a 128-bit vector.
6896 EVT VT128 = EVT::getVectorVT(*Context,
6897 OpVT.getVectorElementType(),
6898 OpVT.getVectorNumElements() / 2);
6899
6900 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6901
6902 // Insert the 128-bit vector.
6903 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6904 DAG.getConstant(0, MVT::i32),
6905 DAG, dl);
6906 }
6907
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006908 if (Op.getValueType() == MVT::v1i64 &&
6909 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006910 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006911
Owen Anderson825b72b2009-08-11 20:47:22 +00006912 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006913 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6914 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006915 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006916 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006917}
6918
David Greene91585092011-01-26 15:38:49 +00006919// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6920// a simple subregister reference or explicit instructions to grab
6921// upper bits of a vector.
6922SDValue
6923X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6924 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006925 DebugLoc dl = Op.getNode()->getDebugLoc();
6926 SDValue Vec = Op.getNode()->getOperand(0);
6927 SDValue Idx = Op.getNode()->getOperand(1);
6928
6929 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6930 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6931 return Extract128BitVector(Vec, Idx, DAG, dl);
6932 }
David Greene91585092011-01-26 15:38:49 +00006933 }
6934 return SDValue();
6935}
6936
David Greenecfe33c42011-01-26 19:13:22 +00006937// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6938// simple superregister reference or explicit instructions to insert
6939// the upper bits of a vector.
6940SDValue
6941X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6942 if (Subtarget->hasAVX()) {
6943 DebugLoc dl = Op.getNode()->getDebugLoc();
6944 SDValue Vec = Op.getNode()->getOperand(0);
6945 SDValue SubVec = Op.getNode()->getOperand(1);
6946 SDValue Idx = Op.getNode()->getOperand(2);
6947
6948 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6949 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006950 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006951 }
6952 }
6953 return SDValue();
6954}
6955
Bill Wendling056292f2008-09-16 21:48:12 +00006956// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6957// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6958// one of the above mentioned nodes. It has to be wrapped because otherwise
6959// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6960// be used to form addressing mode. These wrapped nodes will be selected
6961// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006962SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006963X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006964 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006965
Chris Lattner41621a22009-06-26 19:22:52 +00006966 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6967 // global base reg.
6968 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006969 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006970 CodeModel::Model M = getTargetMachine().getCodeModel();
6971
Chris Lattner4f066492009-07-11 20:29:19 +00006972 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006973 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006974 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006975 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006976 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006977 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006978 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006979
Evan Cheng1606e8e2009-03-13 07:51:59 +00006980 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006981 CP->getAlignment(),
6982 CP->getOffset(), OpFlag);
6983 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006984 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006985 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006986 if (OpFlag) {
6987 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006988 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006989 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006990 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006991 }
6992
6993 return Result;
6994}
6995
Dan Gohmand858e902010-04-17 15:26:15 +00006996SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006997 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006998
Chris Lattner18c59872009-06-27 04:16:01 +00006999 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7000 // global base reg.
7001 unsigned char OpFlag = 0;
7002 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007003 CodeModel::Model M = getTargetMachine().getCodeModel();
7004
Chris Lattner4f066492009-07-11 20:29:19 +00007005 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007006 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007007 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007008 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007009 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007010 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007011 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007012
Chris Lattner18c59872009-06-27 04:16:01 +00007013 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7014 OpFlag);
7015 DebugLoc DL = JT->getDebugLoc();
7016 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007017
Chris Lattner18c59872009-06-27 04:16:01 +00007018 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007019 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007020 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7021 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007022 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007023 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007024
Chris Lattner18c59872009-06-27 04:16:01 +00007025 return Result;
7026}
7027
7028SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007029X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007030 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007031
Chris Lattner18c59872009-06-27 04:16:01 +00007032 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7033 // global base reg.
7034 unsigned char OpFlag = 0;
7035 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007036 CodeModel::Model M = getTargetMachine().getCodeModel();
7037
Chris Lattner4f066492009-07-11 20:29:19 +00007038 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007039 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7040 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7041 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007042 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007043 } else if (Subtarget->isPICStyleGOT()) {
7044 OpFlag = X86II::MO_GOT;
7045 } else if (Subtarget->isPICStyleStubPIC()) {
7046 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7047 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7048 OpFlag = X86II::MO_DARWIN_NONLAZY;
7049 }
Eric Christopherfd179292009-08-27 18:07:15 +00007050
Chris Lattner18c59872009-06-27 04:16:01 +00007051 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007052
Chris Lattner18c59872009-06-27 04:16:01 +00007053 DebugLoc DL = Op.getDebugLoc();
7054 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007055
7056
Chris Lattner18c59872009-06-27 04:16:01 +00007057 // With PIC, the address is actually $g + Offset.
7058 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007059 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007060 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7061 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007062 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007063 Result);
7064 }
Eric Christopherfd179292009-08-27 18:07:15 +00007065
Eli Friedman586272d2011-08-11 01:48:05 +00007066 // For symbols that require a load from a stub to get the address, emit the
7067 // load.
7068 if (isGlobalStubReference(OpFlag))
7069 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007070 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007071
Chris Lattner18c59872009-06-27 04:16:01 +00007072 return Result;
7073}
7074
Dan Gohman475871a2008-07-27 21:46:04 +00007075SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007076X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007077 // Create the TargetBlockAddressAddress node.
7078 unsigned char OpFlags =
7079 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007080 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007081 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007082 DebugLoc dl = Op.getDebugLoc();
7083 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7084 /*isTarget=*/true, OpFlags);
7085
Dan Gohmanf705adb2009-10-30 01:28:02 +00007086 if (Subtarget->isPICStyleRIPRel() &&
7087 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007088 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7089 else
7090 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007091
Dan Gohman29cbade2009-11-20 23:18:13 +00007092 // With PIC, the address is actually $g + Offset.
7093 if (isGlobalRelativeToPICBase(OpFlags)) {
7094 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7095 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7096 Result);
7097 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007098
7099 return Result;
7100}
7101
7102SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007103X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007104 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007105 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007106 // Create the TargetGlobalAddress node, folding in the constant
7107 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007108 unsigned char OpFlags =
7109 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007110 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007111 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007112 if (OpFlags == X86II::MO_NO_FLAG &&
7113 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007114 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007115 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007116 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007117 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007118 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007119 }
Eric Christopherfd179292009-08-27 18:07:15 +00007120
Chris Lattner4f066492009-07-11 20:29:19 +00007121 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007122 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007123 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7124 else
7125 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007126
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007127 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007128 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007129 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7130 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007131 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007132 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007133
Chris Lattner36c25012009-07-10 07:34:39 +00007134 // For globals that require a load from a stub to get the address, emit the
7135 // load.
7136 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007137 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007138 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007139
Dan Gohman6520e202008-10-18 02:06:02 +00007140 // If there was a non-zero offset that we didn't fold, create an explicit
7141 // addition for it.
7142 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007143 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007144 DAG.getConstant(Offset, getPointerTy()));
7145
Evan Cheng0db9fe62006-04-25 20:13:52 +00007146 return Result;
7147}
7148
Evan Chengda43bcf2008-09-24 00:05:32 +00007149SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007150X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007151 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007152 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007153 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007154}
7155
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007156static SDValue
7157GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007158 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007159 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007160 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007161 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007162 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007163 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007164 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007165 GA->getOffset(),
7166 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007167 if (InFlag) {
7168 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007169 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007170 } else {
7171 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007172 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007173 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007174
7175 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007176 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007177
Rafael Espindola15f1b662009-04-24 12:59:40 +00007178 SDValue Flag = Chain.getValue(1);
7179 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007180}
7181
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007182// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007183static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007184LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007185 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007186 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007187 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7188 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007189 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007190 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007191 InFlag = Chain.getValue(1);
7192
Chris Lattnerb903bed2009-06-26 21:20:29 +00007193 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007194}
7195
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007196// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007197static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007198LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007199 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007200 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7201 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007202}
7203
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007204// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7205// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007206static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007207 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007208 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007209 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007210
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007211 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7212 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7213 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007214
Michael J. Spencerec38de22010-10-10 22:04:20 +00007215 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007216 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007217 MachinePointerInfo(Ptr),
7218 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007219
Chris Lattnerb903bed2009-06-26 21:20:29 +00007220 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007221 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7222 // initialexec.
7223 unsigned WrapperKind = X86ISD::Wrapper;
7224 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007225 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007226 } else if (is64Bit) {
7227 assert(model == TLSModel::InitialExec);
7228 OperandFlags = X86II::MO_GOTTPOFF;
7229 WrapperKind = X86ISD::WrapperRIP;
7230 } else {
7231 assert(model == TLSModel::InitialExec);
7232 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007233 }
Eric Christopherfd179292009-08-27 18:07:15 +00007234
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007235 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7236 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007237 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007238 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007239 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007240 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007241
Rafael Espindola9a580232009-02-27 13:37:18 +00007242 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007243 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007244 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007245
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007246 // The address of the thread local variable is the add of the thread
7247 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007248 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007249}
7250
Dan Gohman475871a2008-07-27 21:46:04 +00007251SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007252X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007253
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007254 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007255 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007256
Eric Christopher30ef0e52010-06-03 04:07:48 +00007257 if (Subtarget->isTargetELF()) {
7258 // TODO: implement the "local dynamic" model
7259 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007260
Eric Christopher30ef0e52010-06-03 04:07:48 +00007261 // If GV is an alias then use the aliasee for determining
7262 // thread-localness.
7263 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7264 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007265
7266 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007267 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007268
Eric Christopher30ef0e52010-06-03 04:07:48 +00007269 switch (model) {
7270 case TLSModel::GeneralDynamic:
7271 case TLSModel::LocalDynamic: // not implemented
7272 if (Subtarget->is64Bit())
7273 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7274 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007275
Eric Christopher30ef0e52010-06-03 04:07:48 +00007276 case TLSModel::InitialExec:
7277 case TLSModel::LocalExec:
7278 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7279 Subtarget->is64Bit());
7280 }
7281 } else if (Subtarget->isTargetDarwin()) {
7282 // Darwin only has one model of TLS. Lower to that.
7283 unsigned char OpFlag = 0;
7284 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7285 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007286
Eric Christopher30ef0e52010-06-03 04:07:48 +00007287 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7288 // global base reg.
7289 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7290 !Subtarget->is64Bit();
7291 if (PIC32)
7292 OpFlag = X86II::MO_TLVP_PIC_BASE;
7293 else
7294 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007295 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007296 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007297 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007298 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007299 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007300
Eric Christopher30ef0e52010-06-03 04:07:48 +00007301 // With PIC32, the address is actually $g + Offset.
7302 if (PIC32)
7303 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7304 DAG.getNode(X86ISD::GlobalBaseReg,
7305 DebugLoc(), getPointerTy()),
7306 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007307
Eric Christopher30ef0e52010-06-03 04:07:48 +00007308 // Lowering the machine isd will make sure everything is in the right
7309 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007310 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007311 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007312 SDValue Args[] = { Chain, Offset };
7313 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007314
Eric Christopher30ef0e52010-06-03 04:07:48 +00007315 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7316 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7317 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007318
Eric Christopher30ef0e52010-06-03 04:07:48 +00007319 // And our return value (tls address) is in the standard call return value
7320 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007321 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007322 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7323 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007324 } else if (Subtarget->isTargetWindows()) {
7325 // Just use the implicit TLS architecture
7326 // Need to generate someting similar to:
7327 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7328 // ; from TEB
7329 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7330 // mov rcx, qword [rdx+rcx*8]
7331 // mov eax, .tls$:tlsvar
7332 // [rax+rcx] contains the address
7333 // Windows 64bit: gs:0x58
7334 // Windows 32bit: fs:__tls_array
7335
7336 // If GV is an alias then use the aliasee for determining
7337 // thread-localness.
7338 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7339 GV = GA->resolveAliasedGlobal(false);
7340 DebugLoc dl = GA->getDebugLoc();
7341 SDValue Chain = DAG.getEntryNode();
7342
7343 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7344 // %gs:0x58 (64-bit).
7345 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7346 ? Type::getInt8PtrTy(*DAG.getContext(),
7347 256)
7348 : Type::getInt32PtrTy(*DAG.getContext(),
7349 257));
7350
7351 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7352 Subtarget->is64Bit()
7353 ? DAG.getIntPtrConstant(0x58)
7354 : DAG.getExternalSymbol("_tls_array",
7355 getPointerTy()),
7356 MachinePointerInfo(Ptr),
7357 false, false, false, 0);
7358
7359 // Load the _tls_index variable
7360 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7361 if (Subtarget->is64Bit())
7362 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7363 IDX, MachinePointerInfo(), MVT::i32,
7364 false, false, 0);
7365 else
7366 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7367 false, false, false, 0);
7368
7369 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7370 getPointerTy());
7371 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7372
7373 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7374 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7375 false, false, false, 0);
7376
7377 // Get the offset of start of .tls section
7378 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7379 GA->getValueType(0),
7380 GA->getOffset(), X86II::MO_SECREL);
7381 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7382
7383 // The address of the thread local variable is the add of the thread
7384 // pointer with the offset of the variable.
7385 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007386 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007387
David Blaikie4d6ccb52012-01-20 21:51:11 +00007388 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007389}
7390
Evan Cheng0db9fe62006-04-25 20:13:52 +00007391
Chad Rosierb90d2a92012-01-03 23:19:12 +00007392/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7393/// and take a 2 x i32 value to shift plus a shift amount.
7394SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007395 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007396 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007397 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007398 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007399 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007400 SDValue ShOpLo = Op.getOperand(0);
7401 SDValue ShOpHi = Op.getOperand(1);
7402 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007403 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007404 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007405 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007406
Dan Gohman475871a2008-07-27 21:46:04 +00007407 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007408 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007409 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7410 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007411 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007412 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7413 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007414 }
Evan Chenge3413162006-01-09 18:33:28 +00007415
Owen Anderson825b72b2009-08-11 20:47:22 +00007416 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7417 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007418 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007419 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007420
Dan Gohman475871a2008-07-27 21:46:04 +00007421 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007422 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007423 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7424 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007425
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007426 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007427 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7428 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007429 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007430 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7431 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007432 }
7433
Dan Gohman475871a2008-07-27 21:46:04 +00007434 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007435 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007436}
Evan Chenga3195e82006-01-12 22:54:21 +00007437
Dan Gohmand858e902010-04-17 15:26:15 +00007438SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7439 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007440 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007441
Dale Johannesen0488fb62010-09-30 23:57:10 +00007442 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007443 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007444
Owen Anderson825b72b2009-08-11 20:47:22 +00007445 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007446 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007447
Eli Friedman36df4992009-05-27 00:47:34 +00007448 // These are really Legal; return the operand so the caller accepts it as
7449 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007450 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007451 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007452 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007453 Subtarget->is64Bit()) {
7454 return Op;
7455 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007456
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007457 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007458 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007459 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007460 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007461 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007462 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007463 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007464 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007465 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007466 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7467}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007468
Owen Andersone50ed302009-08-10 22:56:29 +00007469SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007470 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007471 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007472 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007473 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007474 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007475 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007476 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007477 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007478 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007479 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007480
Chris Lattner492a43e2010-09-22 01:28:21 +00007481 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007482
Stuart Hastings84be9582011-06-02 15:57:11 +00007483 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7484 MachineMemOperand *MMO;
7485 if (FI) {
7486 int SSFI = FI->getIndex();
7487 MMO =
7488 DAG.getMachineFunction()
7489 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7490 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7491 } else {
7492 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7493 StackSlot = StackSlot.getOperand(1);
7494 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007495 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007496 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7497 X86ISD::FILD, DL,
7498 Tys, Ops, array_lengthof(Ops),
7499 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007500
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007501 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007502 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007503 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007504
7505 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7506 // shouldn't be necessary except that RFP cannot be live across
7507 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007508 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007509 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7510 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007511 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007512 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007513 SDValue Ops[] = {
7514 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7515 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007516 MachineMemOperand *MMO =
7517 DAG.getMachineFunction()
7518 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007519 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007520
Chris Lattner492a43e2010-09-22 01:28:21 +00007521 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7522 Ops, array_lengthof(Ops),
7523 Op.getValueType(), MMO);
7524 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007525 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007526 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007527 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007528
Evan Cheng0db9fe62006-04-25 20:13:52 +00007529 return Result;
7530}
7531
Bill Wendling8b8a6362009-01-17 03:56:04 +00007532// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007533SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7534 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007535 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007536 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007537 movq %rax, %xmm0
7538 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7539 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7540 #ifdef __SSE3__
7541 haddpd %xmm0, %xmm0
7542 #else
7543 pshufd $0x4e, %xmm0, %xmm1
7544 addpd %xmm1, %xmm0
7545 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007546 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007547
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007548 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007549 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007550
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007551 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007552 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7553 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007554 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007555
Chris Lattner97484792012-01-25 09:56:22 +00007556 SmallVector<Constant*,2> CV1;
7557 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007558 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007559 CV1.push_back(
7560 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7561 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007562 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007563
Bill Wendling397ae212012-01-05 02:13:20 +00007564 // Load the 64-bit value into an XMM register.
7565 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7566 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007568 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007569 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007570 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7571 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7572 CLod0);
7573
Owen Anderson825b72b2009-08-11 20:47:22 +00007574 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007575 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007576 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007577 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007578 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007579 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007580
Craig Topperd0a31172012-01-10 06:37:29 +00007581 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007582 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7583 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7584 } else {
7585 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7586 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7587 S2F, 0x4E, DAG);
7588 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7589 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7590 Sub);
7591 }
7592
7593 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007594 DAG.getIntPtrConstant(0));
7595}
7596
Bill Wendling8b8a6362009-01-17 03:56:04 +00007597// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007598SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7599 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007600 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007601 // FP constant to bias correct the final result.
7602 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007603 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007604
7605 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007606 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007607 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007608
Eli Friedmanf3704762011-08-29 21:15:46 +00007609 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007610 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007611
Owen Anderson825b72b2009-08-11 20:47:22 +00007612 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007613 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007614 DAG.getIntPtrConstant(0));
7615
7616 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007618 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007619 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007620 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007621 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007622 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007623 MVT::v2f64, Bias)));
7624 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007625 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007626 DAG.getIntPtrConstant(0));
7627
7628 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007630
7631 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007632 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007633
Owen Anderson825b72b2009-08-11 20:47:22 +00007634 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007635 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007636 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007637 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007638 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007639 }
7640
7641 // Handle final rounding.
7642 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007643}
7644
Dan Gohmand858e902010-04-17 15:26:15 +00007645SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7646 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007647 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007648 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007649
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007650 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007651 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7652 // the optimization here.
7653 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007654 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007655
Owen Andersone50ed302009-08-10 22:56:29 +00007656 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007657 EVT DstVT = Op.getValueType();
7658 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007659 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007660 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007661 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007662 else if (Subtarget->is64Bit() &&
7663 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007664 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007665
7666 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007667 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007668 if (SrcVT == MVT::i32) {
7669 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7670 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7671 getPointerTy(), StackSlot, WordOff);
7672 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007673 StackSlot, MachinePointerInfo(),
7674 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007675 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007676 OffsetSlot, MachinePointerInfo(),
7677 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007678 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7679 return Fild;
7680 }
7681
7682 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7683 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007684 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007685 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007686 // For i64 source, we need to add the appropriate power of 2 if the input
7687 // was negative. This is the same as the optimization in
7688 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7689 // we must be careful to do the computation in x87 extended precision, not
7690 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007691 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7692 MachineMemOperand *MMO =
7693 DAG.getMachineFunction()
7694 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7695 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007696
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007697 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7698 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007699 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7700 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007701
7702 APInt FF(32, 0x5F800000ULL);
7703
7704 // Check whether the sign bit is set.
7705 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7706 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7707 ISD::SETLT);
7708
7709 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7710 SDValue FudgePtr = DAG.getConstantPool(
7711 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7712 getPointerTy());
7713
7714 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7715 SDValue Zero = DAG.getIntPtrConstant(0);
7716 SDValue Four = DAG.getIntPtrConstant(4);
7717 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7718 Zero, Four);
7719 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7720
7721 // Load the value out, extending it from f32 to f80.
7722 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007723 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007724 FudgePtr, MachinePointerInfo::getConstantPool(),
7725 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007726 // Extend everything to 80 bits to force it to be done on x87.
7727 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7728 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007729}
7730
Dan Gohman475871a2008-07-27 21:46:04 +00007731std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007732FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007733 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007734
Owen Andersone50ed302009-08-10 22:56:29 +00007735 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007736
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007737 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007738 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7739 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007740 }
7741
Owen Anderson825b72b2009-08-11 20:47:22 +00007742 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7743 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007744 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007745
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007746 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007747 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007748 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007749 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007750 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007751 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007752 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007753 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007754
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007755 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7756 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007757 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007758 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007759 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007760 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007761
Evan Cheng0db9fe62006-04-25 20:13:52 +00007762 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007763 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7764 Opc = X86ISD::WIN_FTOL;
7765 else
7766 switch (DstTy.getSimpleVT().SimpleTy) {
7767 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7768 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7769 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7770 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7771 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007772
Dan Gohman475871a2008-07-27 21:46:04 +00007773 SDValue Chain = DAG.getEntryNode();
7774 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007775 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007776 // FIXME This causes a redundant load/store if the SSE-class value is already
7777 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007778 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007779 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007780 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007781 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007782 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007783 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007784 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007785 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007786 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007787
Chris Lattner492a43e2010-09-22 01:28:21 +00007788 MachineMemOperand *MMO =
7789 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7790 MachineMemOperand::MOLoad, MemSize, MemSize);
7791 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7792 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007793 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007794 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007795 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7796 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007797
Chris Lattner07290932010-09-22 01:05:16 +00007798 MachineMemOperand *MMO =
7799 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7800 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007801
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007802 if (Opc != X86ISD::WIN_FTOL) {
7803 // Build the FP_TO_INT*_IN_MEM
7804 SDValue Ops[] = { Chain, Value, StackSlot };
7805 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7806 Ops, 3, DstTy, MMO);
7807 return std::make_pair(FIST, StackSlot);
7808 } else {
7809 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7810 DAG.getVTList(MVT::Other, MVT::Glue),
7811 Chain, Value);
7812 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7813 MVT::i32, ftol.getValue(1));
7814 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7815 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007816 SDValue Ops[] = { eax, edx };
7817 SDValue pair = IsReplace
7818 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7819 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007820 return std::make_pair(pair, SDValue());
7821 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007822}
7823
Dan Gohmand858e902010-04-17 15:26:15 +00007824SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7825 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007826 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007827 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007828
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007829 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7830 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007831 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007832 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7833 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007834
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007835 if (StackSlot.getNode())
7836 // Load the result.
7837 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7838 FIST, StackSlot, MachinePointerInfo(),
7839 false, false, false, 0);
7840 else
7841 // The node is the result.
7842 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007843}
7844
Dan Gohmand858e902010-04-17 15:26:15 +00007845SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7846 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007847 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7848 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007849 SDValue FIST = Vals.first, StackSlot = Vals.second;
7850 assert(FIST.getNode() && "Unexpected failure");
7851
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007852 if (StackSlot.getNode())
7853 // Load the result.
7854 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7855 FIST, StackSlot, MachinePointerInfo(),
7856 false, false, false, 0);
7857 else
7858 // The node is the result.
7859 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007860}
7861
Dan Gohmand858e902010-04-17 15:26:15 +00007862SDValue X86TargetLowering::LowerFABS(SDValue Op,
7863 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007864 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007865 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007866 EVT VT = Op.getValueType();
7867 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007868 if (VT.isVector())
7869 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007870 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007871 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007872 C = ConstantVector::getSplat(2,
7873 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007874 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007875 C = ConstantVector::getSplat(4,
7876 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007877 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007878 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007879 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007880 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007881 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007882 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007883}
7884
Dan Gohmand858e902010-04-17 15:26:15 +00007885SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007886 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007887 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007888 EVT VT = Op.getValueType();
7889 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007890 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7891 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007892 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007893 NumElts = VT.getVectorNumElements();
7894 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007895 Constant *C;
7896 if (EltVT == MVT::f64)
7897 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7898 else
7899 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7900 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007901 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007902 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007903 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007904 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007905 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007906 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007907 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007908 DAG.getNode(ISD::XOR, dl, XORVT,
7909 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007910 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007911 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007912 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007913 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007914 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007915}
7916
Dan Gohmand858e902010-04-17 15:26:15 +00007917SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007918 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007919 SDValue Op0 = Op.getOperand(0);
7920 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007921 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007922 EVT VT = Op.getValueType();
7923 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007924
7925 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007926 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007927 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007928 SrcVT = VT;
7929 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007930 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007931 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007932 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007933 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007934 }
7935
7936 // At this point the operands and the result should have the same
7937 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007938
Evan Cheng68c47cb2007-01-05 07:55:56 +00007939 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007940 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007941 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007942 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7943 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007944 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007945 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7946 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7947 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7948 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007949 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007950 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007951 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007952 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007953 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007954 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007955 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007956
7957 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007958 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007959 // Op0 is MVT::f32, Op1 is MVT::f64.
7960 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7961 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7962 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007963 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007964 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007965 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007966 }
7967
Evan Cheng73d6cf12007-01-05 21:37:56 +00007968 // Clear first operand sign bit.
7969 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007970 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007971 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7972 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007973 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007974 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7975 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7976 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7977 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007978 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007979 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007980 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007981 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007982 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007983 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007984 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007985
7986 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007987 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007988}
7989
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007990SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7991 SDValue N0 = Op.getOperand(0);
7992 DebugLoc dl = Op.getDebugLoc();
7993 EVT VT = Op.getValueType();
7994
7995 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7996 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7997 DAG.getConstant(1, VT));
7998 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7999}
8000
Dan Gohman076aee32009-03-04 19:44:21 +00008001/// Emit nodes that will be selected as "test Op0,Op0", or something
8002/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008003SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008004 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008005 DebugLoc dl = Op.getDebugLoc();
8006
Dan Gohman31125812009-03-07 01:58:32 +00008007 // CF and OF aren't always set the way we want. Determine which
8008 // of these we need.
8009 bool NeedCF = false;
8010 bool NeedOF = false;
8011 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008012 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008013 case X86::COND_A: case X86::COND_AE:
8014 case X86::COND_B: case X86::COND_BE:
8015 NeedCF = true;
8016 break;
8017 case X86::COND_G: case X86::COND_GE:
8018 case X86::COND_L: case X86::COND_LE:
8019 case X86::COND_O: case X86::COND_NO:
8020 NeedOF = true;
8021 break;
Dan Gohman31125812009-03-07 01:58:32 +00008022 }
8023
Dan Gohman076aee32009-03-04 19:44:21 +00008024 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008025 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8026 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008027 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8028 // Emit a CMP with 0, which is the TEST pattern.
8029 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8030 DAG.getConstant(0, Op.getValueType()));
8031
8032 unsigned Opcode = 0;
8033 unsigned NumOperands = 0;
8034 switch (Op.getNode()->getOpcode()) {
8035 case ISD::ADD:
8036 // Due to an isel shortcoming, be conservative if this add is likely to be
8037 // selected as part of a load-modify-store instruction. When the root node
8038 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8039 // uses of other nodes in the match, such as the ADD in this case. This
8040 // leads to the ADD being left around and reselected, with the result being
8041 // two adds in the output. Alas, even if none our users are stores, that
8042 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8043 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8044 // climbing the DAG back to the root, and it doesn't seem to be worth the
8045 // effort.
8046 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008047 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8048 if (UI->getOpcode() != ISD::CopyToReg &&
8049 UI->getOpcode() != ISD::SETCC &&
8050 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008051 goto default_case;
8052
8053 if (ConstantSDNode *C =
8054 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8055 // An add of one will be selected as an INC.
8056 if (C->getAPIntValue() == 1) {
8057 Opcode = X86ISD::INC;
8058 NumOperands = 1;
8059 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008060 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008061
8062 // An add of negative one (subtract of one) will be selected as a DEC.
8063 if (C->getAPIntValue().isAllOnesValue()) {
8064 Opcode = X86ISD::DEC;
8065 NumOperands = 1;
8066 break;
8067 }
Dan Gohman076aee32009-03-04 19:44:21 +00008068 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008069
8070 // Otherwise use a regular EFLAGS-setting add.
8071 Opcode = X86ISD::ADD;
8072 NumOperands = 2;
8073 break;
8074 case ISD::AND: {
8075 // If the primary and result isn't used, don't bother using X86ISD::AND,
8076 // because a TEST instruction will be better.
8077 bool NonFlagUse = false;
8078 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8079 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8080 SDNode *User = *UI;
8081 unsigned UOpNo = UI.getOperandNo();
8082 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8083 // Look pass truncate.
8084 UOpNo = User->use_begin().getOperandNo();
8085 User = *User->use_begin();
8086 }
8087
8088 if (User->getOpcode() != ISD::BRCOND &&
8089 User->getOpcode() != ISD::SETCC &&
8090 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8091 NonFlagUse = true;
8092 break;
8093 }
Dan Gohman076aee32009-03-04 19:44:21 +00008094 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008095
8096 if (!NonFlagUse)
8097 break;
8098 }
8099 // FALL THROUGH
8100 case ISD::SUB:
8101 case ISD::OR:
8102 case ISD::XOR:
8103 // Due to the ISEL shortcoming noted above, be conservative if this op is
8104 // likely to be selected as part of a load-modify-store instruction.
8105 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8106 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8107 if (UI->getOpcode() == ISD::STORE)
8108 goto default_case;
8109
8110 // Otherwise use a regular EFLAGS-setting instruction.
8111 switch (Op.getNode()->getOpcode()) {
8112 default: llvm_unreachable("unexpected operator!");
8113 case ISD::SUB: Opcode = X86ISD::SUB; break;
8114 case ISD::OR: Opcode = X86ISD::OR; break;
8115 case ISD::XOR: Opcode = X86ISD::XOR; break;
8116 case ISD::AND: Opcode = X86ISD::AND; break;
8117 }
8118
8119 NumOperands = 2;
8120 break;
8121 case X86ISD::ADD:
8122 case X86ISD::SUB:
8123 case X86ISD::INC:
8124 case X86ISD::DEC:
8125 case X86ISD::OR:
8126 case X86ISD::XOR:
8127 case X86ISD::AND:
8128 return SDValue(Op.getNode(), 1);
8129 default:
8130 default_case:
8131 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008132 }
8133
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008134 if (Opcode == 0)
8135 // Emit a CMP with 0, which is the TEST pattern.
8136 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8137 DAG.getConstant(0, Op.getValueType()));
8138
8139 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8140 SmallVector<SDValue, 4> Ops;
8141 for (unsigned i = 0; i != NumOperands; ++i)
8142 Ops.push_back(Op.getOperand(i));
8143
8144 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8145 DAG.ReplaceAllUsesWith(Op, New);
8146 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008147}
8148
8149/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8150/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008151SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008152 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008153 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8154 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008155 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008156
8157 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008158 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008159}
8160
Evan Chengd40d03e2010-01-06 19:38:29 +00008161/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8162/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008163SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8164 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008165 SDValue Op0 = And.getOperand(0);
8166 SDValue Op1 = And.getOperand(1);
8167 if (Op0.getOpcode() == ISD::TRUNCATE)
8168 Op0 = Op0.getOperand(0);
8169 if (Op1.getOpcode() == ISD::TRUNCATE)
8170 Op1 = Op1.getOperand(0);
8171
Evan Chengd40d03e2010-01-06 19:38:29 +00008172 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008173 if (Op1.getOpcode() == ISD::SHL)
8174 std::swap(Op0, Op1);
8175 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008176 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8177 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008178 // If we looked past a truncate, check that it's only truncating away
8179 // known zeros.
8180 unsigned BitWidth = Op0.getValueSizeInBits();
8181 unsigned AndBitWidth = And.getValueSizeInBits();
8182 if (BitWidth > AndBitWidth) {
8183 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8184 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8185 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8186 return SDValue();
8187 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008188 LHS = Op1;
8189 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008190 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008191 } else if (Op1.getOpcode() == ISD::Constant) {
8192 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008193 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008194 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008195
8196 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008197 LHS = AndLHS.getOperand(0);
8198 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008199 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008200
8201 // Use BT if the immediate can't be encoded in a TEST instruction.
8202 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8203 LHS = AndLHS;
8204 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8205 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008206 }
Evan Cheng0488db92007-09-25 01:57:46 +00008207
Evan Chengd40d03e2010-01-06 19:38:29 +00008208 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008209 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008210 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008211 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008212 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008213 // Also promote i16 to i32 for performance / code size reason.
8214 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008215 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008216 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008217
Evan Chengd40d03e2010-01-06 19:38:29 +00008218 // If the operand types disagree, extend the shift amount to match. Since
8219 // BT ignores high bits (like shifts) we can use anyextend.
8220 if (LHS.getValueType() != RHS.getValueType())
8221 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008222
Evan Chengd40d03e2010-01-06 19:38:29 +00008223 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8224 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8225 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8226 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008227 }
8228
Evan Cheng54de3ea2010-01-05 06:52:31 +00008229 return SDValue();
8230}
8231
Dan Gohmand858e902010-04-17 15:26:15 +00008232SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008233
8234 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8235
Evan Cheng54de3ea2010-01-05 06:52:31 +00008236 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8237 SDValue Op0 = Op.getOperand(0);
8238 SDValue Op1 = Op.getOperand(1);
8239 DebugLoc dl = Op.getDebugLoc();
8240 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8241
8242 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008243 // Lower (X & (1 << N)) == 0 to BT(X, N).
8244 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8245 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008246 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008247 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008248 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008249 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8250 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8251 if (NewSetCC.getNode())
8252 return NewSetCC;
8253 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008254
Chris Lattner481eebc2010-12-19 21:23:48 +00008255 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8256 // these.
8257 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008258 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008259 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8260 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008261
Chris Lattner481eebc2010-12-19 21:23:48 +00008262 // If the input is a setcc, then reuse the input setcc or use a new one with
8263 // the inverted condition.
8264 if (Op0.getOpcode() == X86ISD::SETCC) {
8265 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8266 bool Invert = (CC == ISD::SETNE) ^
8267 cast<ConstantSDNode>(Op1)->isNullValue();
8268 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008269
Evan Cheng2c755ba2010-02-27 07:36:59 +00008270 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008271 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8272 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8273 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008274 }
8275
Evan Chenge5b51ac2010-04-17 06:13:15 +00008276 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008277 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008278 if (X86CC == X86::COND_INVALID)
8279 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008280
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008281 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008282 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008283 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008284}
8285
Craig Topper89af15e2011-09-18 08:03:58 +00008286// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008287// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008288static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008289 EVT VT = Op.getValueType();
8290
Duncan Sands28b77e92011-09-06 19:07:46 +00008291 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008292 "Unsupported value type for operation");
8293
8294 int NumElems = VT.getVectorNumElements();
8295 DebugLoc dl = Op.getDebugLoc();
8296 SDValue CC = Op.getOperand(2);
8297 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8298 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8299
8300 // Extract the LHS vectors
8301 SDValue LHS = Op.getOperand(0);
8302 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8303 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8304
8305 // Extract the RHS vectors
8306 SDValue RHS = Op.getOperand(1);
8307 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8308 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8309
8310 // Issue the operation on the smaller types and concatenate the result back
8311 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8312 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8313 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8314 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8315 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8316}
8317
8318
Dan Gohmand858e902010-04-17 15:26:15 +00008319SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008320 SDValue Cond;
8321 SDValue Op0 = Op.getOperand(0);
8322 SDValue Op1 = Op.getOperand(1);
8323 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008324 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008325 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8326 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008327 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008328
8329 if (isFP) {
8330 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008331 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008332 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008333
Nate Begeman30a0de92008-07-17 16:51:19 +00008334 bool Swap = false;
8335
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008336 // SSE Condition code mapping:
8337 // 0 - EQ
8338 // 1 - LT
8339 // 2 - LE
8340 // 3 - UNORD
8341 // 4 - NEQ
8342 // 5 - NLT
8343 // 6 - NLE
8344 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008345 switch (SetCCOpcode) {
8346 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008347 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008348 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008349 case ISD::SETOGT:
8350 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008351 case ISD::SETLT:
8352 case ISD::SETOLT: SSECC = 1; break;
8353 case ISD::SETOGE:
8354 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008355 case ISD::SETLE:
8356 case ISD::SETOLE: SSECC = 2; break;
8357 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008358 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008359 case ISD::SETNE: SSECC = 4; break;
8360 case ISD::SETULE: Swap = true;
8361 case ISD::SETUGE: SSECC = 5; break;
8362 case ISD::SETULT: Swap = true;
8363 case ISD::SETUGT: SSECC = 6; break;
8364 case ISD::SETO: SSECC = 7; break;
8365 }
8366 if (Swap)
8367 std::swap(Op0, Op1);
8368
Nate Begemanfb8ead02008-07-25 19:05:58 +00008369 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008370 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008371 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008372 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008373 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8374 DAG.getConstant(3, MVT::i8));
8375 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8376 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008377 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008378 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008379 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008380 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8381 DAG.getConstant(7, MVT::i8));
8382 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8383 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008384 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008385 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008386 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008387 }
8388 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008389 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8390 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008391 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008392
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008393 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008394 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008395 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008396
Nate Begeman30a0de92008-07-17 16:51:19 +00008397 // We are handling one of the integer comparisons here. Since SSE only has
8398 // GT and EQ comparisons for integer, swapping operands and multiple
8399 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008400 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008401 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008402
Nate Begeman30a0de92008-07-17 16:51:19 +00008403 switch (SetCCOpcode) {
8404 default: break;
8405 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008406 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008407 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008408 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008409 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008410 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008411 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008412 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008413 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008414 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008415 }
8416 if (Swap)
8417 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008418
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008419 // Check that the operation in question is available (most are plain SSE2,
8420 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008421 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008422 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008423 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008424 return SDValue();
8425
Nate Begeman30a0de92008-07-17 16:51:19 +00008426 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8427 // bits of the inputs before performing those operations.
8428 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008429 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008430 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8431 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008432 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008433 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8434 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008435 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8436 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008437 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008438
Dale Johannesenace16102009-02-03 19:33:06 +00008439 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008440
8441 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008442 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008443 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008444
Nate Begeman30a0de92008-07-17 16:51:19 +00008445 return Result;
8446}
Evan Cheng0488db92007-09-25 01:57:46 +00008447
Evan Cheng370e5342008-12-03 08:38:43 +00008448// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008449static bool isX86LogicalCmp(SDValue Op) {
8450 unsigned Opc = Op.getNode()->getOpcode();
8451 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8452 return true;
8453 if (Op.getResNo() == 1 &&
8454 (Opc == X86ISD::ADD ||
8455 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008456 Opc == X86ISD::ADC ||
8457 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008458 Opc == X86ISD::SMUL ||
8459 Opc == X86ISD::UMUL ||
8460 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008461 Opc == X86ISD::DEC ||
8462 Opc == X86ISD::OR ||
8463 Opc == X86ISD::XOR ||
8464 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008465 return true;
8466
Chris Lattner9637d5b2010-12-05 07:49:54 +00008467 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8468 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008469
Dan Gohman076aee32009-03-04 19:44:21 +00008470 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008471}
8472
Chris Lattnera2b56002010-12-05 01:23:24 +00008473static bool isZero(SDValue V) {
8474 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8475 return C && C->isNullValue();
8476}
8477
Chris Lattner96908b12010-12-05 02:00:51 +00008478static bool isAllOnes(SDValue V) {
8479 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8480 return C && C->isAllOnesValue();
8481}
8482
Dan Gohmand858e902010-04-17 15:26:15 +00008483SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008484 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008485 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008486 SDValue Op1 = Op.getOperand(1);
8487 SDValue Op2 = Op.getOperand(2);
8488 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008489 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008490
Dan Gohman1a492952009-10-20 16:22:37 +00008491 if (Cond.getOpcode() == ISD::SETCC) {
8492 SDValue NewCond = LowerSETCC(Cond, DAG);
8493 if (NewCond.getNode())
8494 Cond = NewCond;
8495 }
Evan Cheng734503b2006-09-11 02:19:56 +00008496
Chris Lattnera2b56002010-12-05 01:23:24 +00008497 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008498 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008499 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008500 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008501 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008502 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8503 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008504 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008505
Chris Lattnera2b56002010-12-05 01:23:24 +00008506 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008507
8508 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008509 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8510 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008511
8512 SDValue CmpOp0 = Cmp.getOperand(0);
8513 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8514 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008515
Chris Lattner96908b12010-12-05 02:00:51 +00008516 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008517 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8518 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008519
Chris Lattner96908b12010-12-05 02:00:51 +00008520 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8521 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008522
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008523 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008524 if (N2C == 0 || !N2C->isNullValue())
8525 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8526 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008527 }
8528 }
8529
Chris Lattnera2b56002010-12-05 01:23:24 +00008530 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008531 if (Cond.getOpcode() == ISD::AND &&
8532 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8533 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008534 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008535 Cond = Cond.getOperand(0);
8536 }
8537
Evan Cheng3f41d662007-10-08 22:16:29 +00008538 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8539 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008540 unsigned CondOpcode = Cond.getOpcode();
8541 if (CondOpcode == X86ISD::SETCC ||
8542 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008543 CC = Cond.getOperand(0);
8544
Dan Gohman475871a2008-07-27 21:46:04 +00008545 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008546 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008547 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008548
Evan Cheng3f41d662007-10-08 22:16:29 +00008549 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008550 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008551 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008552 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008553
Chris Lattnerd1980a52009-03-12 06:52:53 +00008554 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8555 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008556 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008557 addTest = false;
8558 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008559 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8560 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8561 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8562 Cond.getOperand(0).getValueType() != MVT::i8)) {
8563 SDValue LHS = Cond.getOperand(0);
8564 SDValue RHS = Cond.getOperand(1);
8565 unsigned X86Opcode;
8566 unsigned X86Cond;
8567 SDVTList VTs;
8568 switch (CondOpcode) {
8569 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8570 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8571 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8572 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8573 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8574 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8575 default: llvm_unreachable("unexpected overflowing operator");
8576 }
8577 if (CondOpcode == ISD::UMULO)
8578 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8579 MVT::i32);
8580 else
8581 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8582
8583 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8584
8585 if (CondOpcode == ISD::UMULO)
8586 Cond = X86Op.getValue(2);
8587 else
8588 Cond = X86Op.getValue(1);
8589
8590 CC = DAG.getConstant(X86Cond, MVT::i8);
8591 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008592 }
8593
8594 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008595 // Look pass the truncate.
8596 if (Cond.getOpcode() == ISD::TRUNCATE)
8597 Cond = Cond.getOperand(0);
8598
8599 // We know the result of AND is compared against zero. Try to match
8600 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008601 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008602 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008603 if (NewSetCC.getNode()) {
8604 CC = NewSetCC.getOperand(0);
8605 Cond = NewSetCC.getOperand(1);
8606 addTest = false;
8607 }
8608 }
8609 }
8610
8611 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008612 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008613 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008614 }
8615
Benjamin Kramere915ff32010-12-22 23:09:28 +00008616 // a < b ? -1 : 0 -> RES = ~setcc_carry
8617 // a < b ? 0 : -1 -> RES = setcc_carry
8618 // a >= b ? -1 : 0 -> RES = setcc_carry
8619 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8620 if (Cond.getOpcode() == X86ISD::CMP) {
8621 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8622
8623 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8624 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8625 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8626 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8627 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8628 return DAG.getNOT(DL, Res, Res.getValueType());
8629 return Res;
8630 }
8631 }
8632
Evan Cheng0488db92007-09-25 01:57:46 +00008633 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8634 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008635 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008636 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008637 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008638}
8639
Evan Cheng370e5342008-12-03 08:38:43 +00008640// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8641// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8642// from the AND / OR.
8643static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8644 Opc = Op.getOpcode();
8645 if (Opc != ISD::OR && Opc != ISD::AND)
8646 return false;
8647 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8648 Op.getOperand(0).hasOneUse() &&
8649 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8650 Op.getOperand(1).hasOneUse());
8651}
8652
Evan Cheng961d6d42009-02-02 08:19:07 +00008653// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8654// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008655static bool isXor1OfSetCC(SDValue Op) {
8656 if (Op.getOpcode() != ISD::XOR)
8657 return false;
8658 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8659 if (N1C && N1C->getAPIntValue() == 1) {
8660 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8661 Op.getOperand(0).hasOneUse();
8662 }
8663 return false;
8664}
8665
Dan Gohmand858e902010-04-17 15:26:15 +00008666SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008667 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008668 SDValue Chain = Op.getOperand(0);
8669 SDValue Cond = Op.getOperand(1);
8670 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008671 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008672 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008673 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008674
Dan Gohman1a492952009-10-20 16:22:37 +00008675 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008676 // Check for setcc([su]{add,sub,mul}o == 0).
8677 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8678 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8679 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8680 Cond.getOperand(0).getResNo() == 1 &&
8681 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8682 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8683 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8684 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8685 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8686 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8687 Inverted = true;
8688 Cond = Cond.getOperand(0);
8689 } else {
8690 SDValue NewCond = LowerSETCC(Cond, DAG);
8691 if (NewCond.getNode())
8692 Cond = NewCond;
8693 }
Dan Gohman1a492952009-10-20 16:22:37 +00008694 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008695#if 0
8696 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008697 else if (Cond.getOpcode() == X86ISD::ADD ||
8698 Cond.getOpcode() == X86ISD::SUB ||
8699 Cond.getOpcode() == X86ISD::SMUL ||
8700 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008701 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008702#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008703
Evan Chengad9c0a32009-12-15 00:53:42 +00008704 // Look pass (and (setcc_carry (cmp ...)), 1).
8705 if (Cond.getOpcode() == ISD::AND &&
8706 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8707 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008708 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008709 Cond = Cond.getOperand(0);
8710 }
8711
Evan Cheng3f41d662007-10-08 22:16:29 +00008712 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8713 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008714 unsigned CondOpcode = Cond.getOpcode();
8715 if (CondOpcode == X86ISD::SETCC ||
8716 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008717 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008718
Dan Gohman475871a2008-07-27 21:46:04 +00008719 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008720 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008721 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008722 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008723 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008724 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008725 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008726 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008727 default: break;
8728 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008729 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008730 // These can only come from an arithmetic instruction with overflow,
8731 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008732 Cond = Cond.getNode()->getOperand(1);
8733 addTest = false;
8734 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008735 }
Evan Cheng0488db92007-09-25 01:57:46 +00008736 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008737 }
8738 CondOpcode = Cond.getOpcode();
8739 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8740 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8741 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8742 Cond.getOperand(0).getValueType() != MVT::i8)) {
8743 SDValue LHS = Cond.getOperand(0);
8744 SDValue RHS = Cond.getOperand(1);
8745 unsigned X86Opcode;
8746 unsigned X86Cond;
8747 SDVTList VTs;
8748 switch (CondOpcode) {
8749 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8750 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8751 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8752 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8753 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8754 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8755 default: llvm_unreachable("unexpected overflowing operator");
8756 }
8757 if (Inverted)
8758 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8759 if (CondOpcode == ISD::UMULO)
8760 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8761 MVT::i32);
8762 else
8763 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8764
8765 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8766
8767 if (CondOpcode == ISD::UMULO)
8768 Cond = X86Op.getValue(2);
8769 else
8770 Cond = X86Op.getValue(1);
8771
8772 CC = DAG.getConstant(X86Cond, MVT::i8);
8773 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008774 } else {
8775 unsigned CondOpc;
8776 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8777 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008778 if (CondOpc == ISD::OR) {
8779 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8780 // two branches instead of an explicit OR instruction with a
8781 // separate test.
8782 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008783 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008784 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008785 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008786 Chain, Dest, CC, Cmp);
8787 CC = Cond.getOperand(1).getOperand(0);
8788 Cond = Cmp;
8789 addTest = false;
8790 }
8791 } else { // ISD::AND
8792 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8793 // two branches instead of an explicit AND instruction with a
8794 // separate test. However, we only do this if this block doesn't
8795 // have a fall-through edge, because this requires an explicit
8796 // jmp when the condition is false.
8797 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008798 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008799 Op.getNode()->hasOneUse()) {
8800 X86::CondCode CCode =
8801 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8802 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008803 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008804 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008805 // Look for an unconditional branch following this conditional branch.
8806 // We need this because we need to reverse the successors in order
8807 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008808 if (User->getOpcode() == ISD::BR) {
8809 SDValue FalseBB = User->getOperand(1);
8810 SDNode *NewBR =
8811 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008812 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008813 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008814 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008815
Dale Johannesene4d209d2009-02-03 20:21:25 +00008816 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008817 Chain, Dest, CC, Cmp);
8818 X86::CondCode CCode =
8819 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8820 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008821 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008822 Cond = Cmp;
8823 addTest = false;
8824 }
8825 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008826 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008827 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8828 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8829 // It should be transformed during dag combiner except when the condition
8830 // is set by a arithmetics with overflow node.
8831 X86::CondCode CCode =
8832 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8833 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008834 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008835 Cond = Cond.getOperand(0).getOperand(1);
8836 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008837 } else if (Cond.getOpcode() == ISD::SETCC &&
8838 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8839 // For FCMP_OEQ, we can emit
8840 // two branches instead of an explicit AND instruction with a
8841 // separate test. However, we only do this if this block doesn't
8842 // have a fall-through edge, because this requires an explicit
8843 // jmp when the condition is false.
8844 if (Op.getNode()->hasOneUse()) {
8845 SDNode *User = *Op.getNode()->use_begin();
8846 // Look for an unconditional branch following this conditional branch.
8847 // We need this because we need to reverse the successors in order
8848 // to implement FCMP_OEQ.
8849 if (User->getOpcode() == ISD::BR) {
8850 SDValue FalseBB = User->getOperand(1);
8851 SDNode *NewBR =
8852 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8853 assert(NewBR == User);
8854 (void)NewBR;
8855 Dest = FalseBB;
8856
8857 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8858 Cond.getOperand(0), Cond.getOperand(1));
8859 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8860 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8861 Chain, Dest, CC, Cmp);
8862 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8863 Cond = Cmp;
8864 addTest = false;
8865 }
8866 }
8867 } else if (Cond.getOpcode() == ISD::SETCC &&
8868 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8869 // For FCMP_UNE, we can emit
8870 // two branches instead of an explicit AND instruction with a
8871 // separate test. However, we only do this if this block doesn't
8872 // have a fall-through edge, because this requires an explicit
8873 // jmp when the condition is false.
8874 if (Op.getNode()->hasOneUse()) {
8875 SDNode *User = *Op.getNode()->use_begin();
8876 // Look for an unconditional branch following this conditional branch.
8877 // We need this because we need to reverse the successors in order
8878 // to implement FCMP_UNE.
8879 if (User->getOpcode() == ISD::BR) {
8880 SDValue FalseBB = User->getOperand(1);
8881 SDNode *NewBR =
8882 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8883 assert(NewBR == User);
8884 (void)NewBR;
8885
8886 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8887 Cond.getOperand(0), Cond.getOperand(1));
8888 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8889 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8890 Chain, Dest, CC, Cmp);
8891 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8892 Cond = Cmp;
8893 addTest = false;
8894 Dest = FalseBB;
8895 }
8896 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008897 }
Evan Cheng0488db92007-09-25 01:57:46 +00008898 }
8899
8900 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008901 // Look pass the truncate.
8902 if (Cond.getOpcode() == ISD::TRUNCATE)
8903 Cond = Cond.getOperand(0);
8904
8905 // We know the result of AND is compared against zero. Try to match
8906 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008907 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008908 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8909 if (NewSetCC.getNode()) {
8910 CC = NewSetCC.getOperand(0);
8911 Cond = NewSetCC.getOperand(1);
8912 addTest = false;
8913 }
8914 }
8915 }
8916
8917 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008918 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008919 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008920 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008921 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008922 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008923}
8924
Anton Korobeynikove060b532007-04-17 19:34:00 +00008925
8926// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8927// Calls to _alloca is needed to probe the stack when allocating more than 4k
8928// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8929// that the guard pages used by the OS virtual memory manager are allocated in
8930// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008931SDValue
8932X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008933 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008934 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008935 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008936 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008937 "are being used");
8938 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008939 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008940
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008941 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008942 SDValue Chain = Op.getOperand(0);
8943 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008944 // FIXME: Ensure alignment here
8945
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008946 bool Is64Bit = Subtarget->is64Bit();
8947 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008948
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008949 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008950 MachineFunction &MF = DAG.getMachineFunction();
8951 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008952
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008953 if (Is64Bit) {
8954 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008955 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008956 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008957
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008958 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8959 I != E; I++)
8960 if (I->hasNestAttr())
8961 report_fatal_error("Cannot use segmented stacks with functions that "
8962 "have nested arguments.");
8963 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008964
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008965 const TargetRegisterClass *AddrRegClass =
8966 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8967 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8968 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8969 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8970 DAG.getRegister(Vreg, SPTy));
8971 SDValue Ops1[2] = { Value, Chain };
8972 return DAG.getMergeValues(Ops1, 2, dl);
8973 } else {
8974 SDValue Flag;
8975 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008976
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008977 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8978 Flag = Chain.getValue(1);
8979 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008980
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008981 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8982 Flag = Chain.getValue(1);
8983
8984 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8985
8986 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8987 return DAG.getMergeValues(Ops1, 2, dl);
8988 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008989}
8990
Dan Gohmand858e902010-04-17 15:26:15 +00008991SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008992 MachineFunction &MF = DAG.getMachineFunction();
8993 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8994
Dan Gohman69de1932008-02-06 22:27:42 +00008995 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008996 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008997
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008998 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008999 // vastart just stores the address of the VarArgsFrameIndex slot into the
9000 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009001 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9002 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009003 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9004 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009005 }
9006
9007 // __va_list_tag:
9008 // gp_offset (0 - 6 * 8)
9009 // fp_offset (48 - 48 + 8 * 16)
9010 // overflow_arg_area (point to parameters coming in memory).
9011 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009012 SmallVector<SDValue, 8> MemOps;
9013 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009014 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009015 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009016 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9017 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009018 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009019 MemOps.push_back(Store);
9020
9021 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009022 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009023 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009024 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009025 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9026 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009027 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009028 MemOps.push_back(Store);
9029
9030 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009031 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009032 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009033 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9034 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009035 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9036 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009037 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009038 MemOps.push_back(Store);
9039
9040 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009041 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009042 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009043 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9044 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009045 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9046 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009047 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009048 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009049 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009050}
9051
Dan Gohmand858e902010-04-17 15:26:15 +00009052SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009053 assert(Subtarget->is64Bit() &&
9054 "LowerVAARG only handles 64-bit va_arg!");
9055 assert((Subtarget->isTargetLinux() ||
9056 Subtarget->isTargetDarwin()) &&
9057 "Unhandled target in LowerVAARG");
9058 assert(Op.getNode()->getNumOperands() == 4);
9059 SDValue Chain = Op.getOperand(0);
9060 SDValue SrcPtr = Op.getOperand(1);
9061 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9062 unsigned Align = Op.getConstantOperandVal(3);
9063 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009064
Dan Gohman320afb82010-10-12 18:00:49 +00009065 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009066 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009067 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9068 uint8_t ArgMode;
9069
9070 // Decide which area this value should be read from.
9071 // TODO: Implement the AMD64 ABI in its entirety. This simple
9072 // selection mechanism works only for the basic types.
9073 if (ArgVT == MVT::f80) {
9074 llvm_unreachable("va_arg for f80 not yet implemented");
9075 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9076 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9077 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9078 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9079 } else {
9080 llvm_unreachable("Unhandled argument type in LowerVAARG");
9081 }
9082
9083 if (ArgMode == 2) {
9084 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009085 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009086 !(DAG.getMachineFunction()
9087 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009088 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009089 }
9090
9091 // Insert VAARG_64 node into the DAG
9092 // VAARG_64 returns two values: Variable Argument Address, Chain
9093 SmallVector<SDValue, 11> InstOps;
9094 InstOps.push_back(Chain);
9095 InstOps.push_back(SrcPtr);
9096 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9097 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9098 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9099 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9100 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9101 VTs, &InstOps[0], InstOps.size(),
9102 MVT::i64,
9103 MachinePointerInfo(SV),
9104 /*Align=*/0,
9105 /*Volatile=*/false,
9106 /*ReadMem=*/true,
9107 /*WriteMem=*/true);
9108 Chain = VAARG.getValue(1);
9109
9110 // Load the next argument and return it
9111 return DAG.getLoad(ArgVT, dl,
9112 Chain,
9113 VAARG,
9114 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009115 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009116}
9117
Dan Gohmand858e902010-04-17 15:26:15 +00009118SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009119 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009120 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009121 SDValue Chain = Op.getOperand(0);
9122 SDValue DstPtr = Op.getOperand(1);
9123 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009124 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9125 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009126 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009127
Chris Lattnere72f2022010-09-21 05:40:29 +00009128 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009129 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009130 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009131 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009132}
9133
Craig Topper80e46362012-01-23 06:16:53 +00009134// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9135// may or may not be a constant. Takes immediate version of shift as input.
9136static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9137 SDValue SrcOp, SDValue ShAmt,
9138 SelectionDAG &DAG) {
9139 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9140
9141 if (isa<ConstantSDNode>(ShAmt)) {
9142 switch (Opc) {
9143 default: llvm_unreachable("Unknown target vector shift node");
9144 case X86ISD::VSHLI:
9145 case X86ISD::VSRLI:
9146 case X86ISD::VSRAI:
9147 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9148 }
9149 }
9150
9151 // Change opcode to non-immediate version
9152 switch (Opc) {
9153 default: llvm_unreachable("Unknown target vector shift node");
9154 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9155 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9156 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9157 }
9158
9159 // Need to build a vector containing shift amount
9160 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9161 SDValue ShOps[4];
9162 ShOps[0] = ShAmt;
9163 ShOps[1] = DAG.getConstant(0, MVT::i32);
9164 ShOps[2] = DAG.getUNDEF(MVT::i32);
9165 ShOps[3] = DAG.getUNDEF(MVT::i32);
9166 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9167 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9168 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9169}
9170
Dan Gohman475871a2008-07-27 21:46:04 +00009171SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009172X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009173 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009174 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009175 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009176 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009177 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009178 case Intrinsic::x86_sse_comieq_ss:
9179 case Intrinsic::x86_sse_comilt_ss:
9180 case Intrinsic::x86_sse_comile_ss:
9181 case Intrinsic::x86_sse_comigt_ss:
9182 case Intrinsic::x86_sse_comige_ss:
9183 case Intrinsic::x86_sse_comineq_ss:
9184 case Intrinsic::x86_sse_ucomieq_ss:
9185 case Intrinsic::x86_sse_ucomilt_ss:
9186 case Intrinsic::x86_sse_ucomile_ss:
9187 case Intrinsic::x86_sse_ucomigt_ss:
9188 case Intrinsic::x86_sse_ucomige_ss:
9189 case Intrinsic::x86_sse_ucomineq_ss:
9190 case Intrinsic::x86_sse2_comieq_sd:
9191 case Intrinsic::x86_sse2_comilt_sd:
9192 case Intrinsic::x86_sse2_comile_sd:
9193 case Intrinsic::x86_sse2_comigt_sd:
9194 case Intrinsic::x86_sse2_comige_sd:
9195 case Intrinsic::x86_sse2_comineq_sd:
9196 case Intrinsic::x86_sse2_ucomieq_sd:
9197 case Intrinsic::x86_sse2_ucomilt_sd:
9198 case Intrinsic::x86_sse2_ucomile_sd:
9199 case Intrinsic::x86_sse2_ucomigt_sd:
9200 case Intrinsic::x86_sse2_ucomige_sd:
9201 case Intrinsic::x86_sse2_ucomineq_sd: {
9202 unsigned Opc = 0;
9203 ISD::CondCode CC = ISD::SETCC_INVALID;
9204 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009205 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009206 case Intrinsic::x86_sse_comieq_ss:
9207 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009208 Opc = X86ISD::COMI;
9209 CC = ISD::SETEQ;
9210 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009211 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009212 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009213 Opc = X86ISD::COMI;
9214 CC = ISD::SETLT;
9215 break;
9216 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009217 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009218 Opc = X86ISD::COMI;
9219 CC = ISD::SETLE;
9220 break;
9221 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009222 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009223 Opc = X86ISD::COMI;
9224 CC = ISD::SETGT;
9225 break;
9226 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009227 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009228 Opc = X86ISD::COMI;
9229 CC = ISD::SETGE;
9230 break;
9231 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009232 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009233 Opc = X86ISD::COMI;
9234 CC = ISD::SETNE;
9235 break;
9236 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009237 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009238 Opc = X86ISD::UCOMI;
9239 CC = ISD::SETEQ;
9240 break;
9241 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009242 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009243 Opc = X86ISD::UCOMI;
9244 CC = ISD::SETLT;
9245 break;
9246 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009247 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009248 Opc = X86ISD::UCOMI;
9249 CC = ISD::SETLE;
9250 break;
9251 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009252 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009253 Opc = X86ISD::UCOMI;
9254 CC = ISD::SETGT;
9255 break;
9256 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009257 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009258 Opc = X86ISD::UCOMI;
9259 CC = ISD::SETGE;
9260 break;
9261 case Intrinsic::x86_sse_ucomineq_ss:
9262 case Intrinsic::x86_sse2_ucomineq_sd:
9263 Opc = X86ISD::UCOMI;
9264 CC = ISD::SETNE;
9265 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009266 }
Evan Cheng734503b2006-09-11 02:19:56 +00009267
Dan Gohman475871a2008-07-27 21:46:04 +00009268 SDValue LHS = Op.getOperand(1);
9269 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009270 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009271 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009272 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9273 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9274 DAG.getConstant(X86CC, MVT::i8), Cond);
9275 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009276 }
Craig Topper86c7c582012-01-30 01:10:15 +00009277 // XOP comparison intrinsics
9278 case Intrinsic::x86_xop_vpcomltb:
9279 case Intrinsic::x86_xop_vpcomltw:
9280 case Intrinsic::x86_xop_vpcomltd:
9281 case Intrinsic::x86_xop_vpcomltq:
9282 case Intrinsic::x86_xop_vpcomltub:
9283 case Intrinsic::x86_xop_vpcomltuw:
9284 case Intrinsic::x86_xop_vpcomltud:
9285 case Intrinsic::x86_xop_vpcomltuq:
9286 case Intrinsic::x86_xop_vpcomleb:
9287 case Intrinsic::x86_xop_vpcomlew:
9288 case Intrinsic::x86_xop_vpcomled:
9289 case Intrinsic::x86_xop_vpcomleq:
9290 case Intrinsic::x86_xop_vpcomleub:
9291 case Intrinsic::x86_xop_vpcomleuw:
9292 case Intrinsic::x86_xop_vpcomleud:
9293 case Intrinsic::x86_xop_vpcomleuq:
9294 case Intrinsic::x86_xop_vpcomgtb:
9295 case Intrinsic::x86_xop_vpcomgtw:
9296 case Intrinsic::x86_xop_vpcomgtd:
9297 case Intrinsic::x86_xop_vpcomgtq:
9298 case Intrinsic::x86_xop_vpcomgtub:
9299 case Intrinsic::x86_xop_vpcomgtuw:
9300 case Intrinsic::x86_xop_vpcomgtud:
9301 case Intrinsic::x86_xop_vpcomgtuq:
9302 case Intrinsic::x86_xop_vpcomgeb:
9303 case Intrinsic::x86_xop_vpcomgew:
9304 case Intrinsic::x86_xop_vpcomged:
9305 case Intrinsic::x86_xop_vpcomgeq:
9306 case Intrinsic::x86_xop_vpcomgeub:
9307 case Intrinsic::x86_xop_vpcomgeuw:
9308 case Intrinsic::x86_xop_vpcomgeud:
9309 case Intrinsic::x86_xop_vpcomgeuq:
9310 case Intrinsic::x86_xop_vpcomeqb:
9311 case Intrinsic::x86_xop_vpcomeqw:
9312 case Intrinsic::x86_xop_vpcomeqd:
9313 case Intrinsic::x86_xop_vpcomeqq:
9314 case Intrinsic::x86_xop_vpcomequb:
9315 case Intrinsic::x86_xop_vpcomequw:
9316 case Intrinsic::x86_xop_vpcomequd:
9317 case Intrinsic::x86_xop_vpcomequq:
9318 case Intrinsic::x86_xop_vpcomneb:
9319 case Intrinsic::x86_xop_vpcomnew:
9320 case Intrinsic::x86_xop_vpcomned:
9321 case Intrinsic::x86_xop_vpcomneq:
9322 case Intrinsic::x86_xop_vpcomneub:
9323 case Intrinsic::x86_xop_vpcomneuw:
9324 case Intrinsic::x86_xop_vpcomneud:
9325 case Intrinsic::x86_xop_vpcomneuq:
9326 case Intrinsic::x86_xop_vpcomfalseb:
9327 case Intrinsic::x86_xop_vpcomfalsew:
9328 case Intrinsic::x86_xop_vpcomfalsed:
9329 case Intrinsic::x86_xop_vpcomfalseq:
9330 case Intrinsic::x86_xop_vpcomfalseub:
9331 case Intrinsic::x86_xop_vpcomfalseuw:
9332 case Intrinsic::x86_xop_vpcomfalseud:
9333 case Intrinsic::x86_xop_vpcomfalseuq:
9334 case Intrinsic::x86_xop_vpcomtrueb:
9335 case Intrinsic::x86_xop_vpcomtruew:
9336 case Intrinsic::x86_xop_vpcomtrued:
9337 case Intrinsic::x86_xop_vpcomtrueq:
9338 case Intrinsic::x86_xop_vpcomtrueub:
9339 case Intrinsic::x86_xop_vpcomtrueuw:
9340 case Intrinsic::x86_xop_vpcomtrueud:
9341 case Intrinsic::x86_xop_vpcomtrueuq: {
9342 unsigned CC = 0;
9343 unsigned Opc = 0;
9344
9345 switch (IntNo) {
9346 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9347 case Intrinsic::x86_xop_vpcomltb:
9348 case Intrinsic::x86_xop_vpcomltw:
9349 case Intrinsic::x86_xop_vpcomltd:
9350 case Intrinsic::x86_xop_vpcomltq:
9351 CC = 0;
9352 Opc = X86ISD::VPCOM;
9353 break;
9354 case Intrinsic::x86_xop_vpcomltub:
9355 case Intrinsic::x86_xop_vpcomltuw:
9356 case Intrinsic::x86_xop_vpcomltud:
9357 case Intrinsic::x86_xop_vpcomltuq:
9358 CC = 0;
9359 Opc = X86ISD::VPCOMU;
9360 break;
9361 case Intrinsic::x86_xop_vpcomleb:
9362 case Intrinsic::x86_xop_vpcomlew:
9363 case Intrinsic::x86_xop_vpcomled:
9364 case Intrinsic::x86_xop_vpcomleq:
9365 CC = 1;
9366 Opc = X86ISD::VPCOM;
9367 break;
9368 case Intrinsic::x86_xop_vpcomleub:
9369 case Intrinsic::x86_xop_vpcomleuw:
9370 case Intrinsic::x86_xop_vpcomleud:
9371 case Intrinsic::x86_xop_vpcomleuq:
9372 CC = 1;
9373 Opc = X86ISD::VPCOMU;
9374 break;
9375 case Intrinsic::x86_xop_vpcomgtb:
9376 case Intrinsic::x86_xop_vpcomgtw:
9377 case Intrinsic::x86_xop_vpcomgtd:
9378 case Intrinsic::x86_xop_vpcomgtq:
9379 CC = 2;
9380 Opc = X86ISD::VPCOM;
9381 break;
9382 case Intrinsic::x86_xop_vpcomgtub:
9383 case Intrinsic::x86_xop_vpcomgtuw:
9384 case Intrinsic::x86_xop_vpcomgtud:
9385 case Intrinsic::x86_xop_vpcomgtuq:
9386 CC = 2;
9387 Opc = X86ISD::VPCOMU;
9388 break;
9389 case Intrinsic::x86_xop_vpcomgeb:
9390 case Intrinsic::x86_xop_vpcomgew:
9391 case Intrinsic::x86_xop_vpcomged:
9392 case Intrinsic::x86_xop_vpcomgeq:
9393 CC = 3;
9394 Opc = X86ISD::VPCOM;
9395 break;
9396 case Intrinsic::x86_xop_vpcomgeub:
9397 case Intrinsic::x86_xop_vpcomgeuw:
9398 case Intrinsic::x86_xop_vpcomgeud:
9399 case Intrinsic::x86_xop_vpcomgeuq:
9400 CC = 3;
9401 Opc = X86ISD::VPCOMU;
9402 break;
9403 case Intrinsic::x86_xop_vpcomeqb:
9404 case Intrinsic::x86_xop_vpcomeqw:
9405 case Intrinsic::x86_xop_vpcomeqd:
9406 case Intrinsic::x86_xop_vpcomeqq:
9407 CC = 4;
9408 Opc = X86ISD::VPCOM;
9409 break;
9410 case Intrinsic::x86_xop_vpcomequb:
9411 case Intrinsic::x86_xop_vpcomequw:
9412 case Intrinsic::x86_xop_vpcomequd:
9413 case Intrinsic::x86_xop_vpcomequq:
9414 CC = 4;
9415 Opc = X86ISD::VPCOMU;
9416 break;
9417 case Intrinsic::x86_xop_vpcomneb:
9418 case Intrinsic::x86_xop_vpcomnew:
9419 case Intrinsic::x86_xop_vpcomned:
9420 case Intrinsic::x86_xop_vpcomneq:
9421 CC = 5;
9422 Opc = X86ISD::VPCOM;
9423 break;
9424 case Intrinsic::x86_xop_vpcomneub:
9425 case Intrinsic::x86_xop_vpcomneuw:
9426 case Intrinsic::x86_xop_vpcomneud:
9427 case Intrinsic::x86_xop_vpcomneuq:
9428 CC = 5;
9429 Opc = X86ISD::VPCOMU;
9430 break;
9431 case Intrinsic::x86_xop_vpcomfalseb:
9432 case Intrinsic::x86_xop_vpcomfalsew:
9433 case Intrinsic::x86_xop_vpcomfalsed:
9434 case Intrinsic::x86_xop_vpcomfalseq:
9435 CC = 6;
9436 Opc = X86ISD::VPCOM;
9437 break;
9438 case Intrinsic::x86_xop_vpcomfalseub:
9439 case Intrinsic::x86_xop_vpcomfalseuw:
9440 case Intrinsic::x86_xop_vpcomfalseud:
9441 case Intrinsic::x86_xop_vpcomfalseuq:
9442 CC = 6;
9443 Opc = X86ISD::VPCOMU;
9444 break;
9445 case Intrinsic::x86_xop_vpcomtrueb:
9446 case Intrinsic::x86_xop_vpcomtruew:
9447 case Intrinsic::x86_xop_vpcomtrued:
9448 case Intrinsic::x86_xop_vpcomtrueq:
9449 CC = 7;
9450 Opc = X86ISD::VPCOM;
9451 break;
9452 case Intrinsic::x86_xop_vpcomtrueub:
9453 case Intrinsic::x86_xop_vpcomtrueuw:
9454 case Intrinsic::x86_xop_vpcomtrueud:
9455 case Intrinsic::x86_xop_vpcomtrueuq:
9456 CC = 7;
9457 Opc = X86ISD::VPCOMU;
9458 break;
9459 }
9460
9461 SDValue LHS = Op.getOperand(1);
9462 SDValue RHS = Op.getOperand(2);
9463 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9464 DAG.getConstant(CC, MVT::i8));
9465 }
9466
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009467 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009468 case Intrinsic::x86_sse2_pmulu_dq:
9469 case Intrinsic::x86_avx2_pmulu_dq:
9470 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9471 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009472 case Intrinsic::x86_sse3_hadd_ps:
9473 case Intrinsic::x86_sse3_hadd_pd:
9474 case Intrinsic::x86_avx_hadd_ps_256:
9475 case Intrinsic::x86_avx_hadd_pd_256:
9476 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9477 Op.getOperand(1), Op.getOperand(2));
9478 case Intrinsic::x86_sse3_hsub_ps:
9479 case Intrinsic::x86_sse3_hsub_pd:
9480 case Intrinsic::x86_avx_hsub_ps_256:
9481 case Intrinsic::x86_avx_hsub_pd_256:
9482 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9483 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009484 case Intrinsic::x86_ssse3_phadd_w_128:
9485 case Intrinsic::x86_ssse3_phadd_d_128:
9486 case Intrinsic::x86_avx2_phadd_w:
9487 case Intrinsic::x86_avx2_phadd_d:
9488 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9489 Op.getOperand(1), Op.getOperand(2));
9490 case Intrinsic::x86_ssse3_phsub_w_128:
9491 case Intrinsic::x86_ssse3_phsub_d_128:
9492 case Intrinsic::x86_avx2_phsub_w:
9493 case Intrinsic::x86_avx2_phsub_d:
9494 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9495 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009496 case Intrinsic::x86_avx2_psllv_d:
9497 case Intrinsic::x86_avx2_psllv_q:
9498 case Intrinsic::x86_avx2_psllv_d_256:
9499 case Intrinsic::x86_avx2_psllv_q_256:
9500 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9501 Op.getOperand(1), Op.getOperand(2));
9502 case Intrinsic::x86_avx2_psrlv_d:
9503 case Intrinsic::x86_avx2_psrlv_q:
9504 case Intrinsic::x86_avx2_psrlv_d_256:
9505 case Intrinsic::x86_avx2_psrlv_q_256:
9506 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9507 Op.getOperand(1), Op.getOperand(2));
9508 case Intrinsic::x86_avx2_psrav_d:
9509 case Intrinsic::x86_avx2_psrav_d_256:
9510 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9511 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009512 case Intrinsic::x86_ssse3_pshuf_b_128:
9513 case Intrinsic::x86_avx2_pshuf_b:
9514 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9515 Op.getOperand(1), Op.getOperand(2));
9516 case Intrinsic::x86_ssse3_psign_b_128:
9517 case Intrinsic::x86_ssse3_psign_w_128:
9518 case Intrinsic::x86_ssse3_psign_d_128:
9519 case Intrinsic::x86_avx2_psign_b:
9520 case Intrinsic::x86_avx2_psign_w:
9521 case Intrinsic::x86_avx2_psign_d:
9522 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9523 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009524 case Intrinsic::x86_sse41_insertps:
9525 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9526 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9527 case Intrinsic::x86_avx_vperm2f128_ps_256:
9528 case Intrinsic::x86_avx_vperm2f128_pd_256:
9529 case Intrinsic::x86_avx_vperm2f128_si_256:
9530 case Intrinsic::x86_avx2_vperm2i128:
9531 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9532 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper5a313bb2012-02-08 06:36:57 +00009533 case Intrinsic::x86_avx_vpermil_ps:
9534 case Intrinsic::x86_avx_vpermil_pd:
9535 case Intrinsic::x86_avx_vpermil_ps_256:
9536 case Intrinsic::x86_avx_vpermil_pd_256:
9537 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9538 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009539
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009540 // ptest and testp intrinsics. The intrinsic these come from are designed to
9541 // return an integer value, not just an instruction so lower it to the ptest
9542 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009543 case Intrinsic::x86_sse41_ptestz:
9544 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009545 case Intrinsic::x86_sse41_ptestnzc:
9546 case Intrinsic::x86_avx_ptestz_256:
9547 case Intrinsic::x86_avx_ptestc_256:
9548 case Intrinsic::x86_avx_ptestnzc_256:
9549 case Intrinsic::x86_avx_vtestz_ps:
9550 case Intrinsic::x86_avx_vtestc_ps:
9551 case Intrinsic::x86_avx_vtestnzc_ps:
9552 case Intrinsic::x86_avx_vtestz_pd:
9553 case Intrinsic::x86_avx_vtestc_pd:
9554 case Intrinsic::x86_avx_vtestnzc_pd:
9555 case Intrinsic::x86_avx_vtestz_ps_256:
9556 case Intrinsic::x86_avx_vtestc_ps_256:
9557 case Intrinsic::x86_avx_vtestnzc_ps_256:
9558 case Intrinsic::x86_avx_vtestz_pd_256:
9559 case Intrinsic::x86_avx_vtestc_pd_256:
9560 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9561 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009562 unsigned X86CC = 0;
9563 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009564 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009565 case Intrinsic::x86_avx_vtestz_ps:
9566 case Intrinsic::x86_avx_vtestz_pd:
9567 case Intrinsic::x86_avx_vtestz_ps_256:
9568 case Intrinsic::x86_avx_vtestz_pd_256:
9569 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009570 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009571 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009572 // ZF = 1
9573 X86CC = X86::COND_E;
9574 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009575 case Intrinsic::x86_avx_vtestc_ps:
9576 case Intrinsic::x86_avx_vtestc_pd:
9577 case Intrinsic::x86_avx_vtestc_ps_256:
9578 case Intrinsic::x86_avx_vtestc_pd_256:
9579 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009580 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009581 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009582 // CF = 1
9583 X86CC = X86::COND_B;
9584 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009585 case Intrinsic::x86_avx_vtestnzc_ps:
9586 case Intrinsic::x86_avx_vtestnzc_pd:
9587 case Intrinsic::x86_avx_vtestnzc_ps_256:
9588 case Intrinsic::x86_avx_vtestnzc_pd_256:
9589 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009590 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009591 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009592 // ZF and CF = 0
9593 X86CC = X86::COND_A;
9594 break;
9595 }
Eric Christopherfd179292009-08-27 18:07:15 +00009596
Eric Christopher71c67532009-07-29 00:28:05 +00009597 SDValue LHS = Op.getOperand(1);
9598 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009599 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9600 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009601 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9602 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9603 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009604 }
Evan Cheng5759f972008-05-04 09:15:50 +00009605
Craig Topper80e46362012-01-23 06:16:53 +00009606 // SSE/AVX shift intrinsics
9607 case Intrinsic::x86_sse2_psll_w:
9608 case Intrinsic::x86_sse2_psll_d:
9609 case Intrinsic::x86_sse2_psll_q:
9610 case Intrinsic::x86_avx2_psll_w:
9611 case Intrinsic::x86_avx2_psll_d:
9612 case Intrinsic::x86_avx2_psll_q:
9613 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9614 Op.getOperand(1), Op.getOperand(2));
9615 case Intrinsic::x86_sse2_psrl_w:
9616 case Intrinsic::x86_sse2_psrl_d:
9617 case Intrinsic::x86_sse2_psrl_q:
9618 case Intrinsic::x86_avx2_psrl_w:
9619 case Intrinsic::x86_avx2_psrl_d:
9620 case Intrinsic::x86_avx2_psrl_q:
9621 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9622 Op.getOperand(1), Op.getOperand(2));
9623 case Intrinsic::x86_sse2_psra_w:
9624 case Intrinsic::x86_sse2_psra_d:
9625 case Intrinsic::x86_avx2_psra_w:
9626 case Intrinsic::x86_avx2_psra_d:
9627 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9628 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009629 case Intrinsic::x86_sse2_pslli_w:
9630 case Intrinsic::x86_sse2_pslli_d:
9631 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009632 case Intrinsic::x86_avx2_pslli_w:
9633 case Intrinsic::x86_avx2_pslli_d:
9634 case Intrinsic::x86_avx2_pslli_q:
9635 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9636 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009637 case Intrinsic::x86_sse2_psrli_w:
9638 case Intrinsic::x86_sse2_psrli_d:
9639 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009640 case Intrinsic::x86_avx2_psrli_w:
9641 case Intrinsic::x86_avx2_psrli_d:
9642 case Intrinsic::x86_avx2_psrli_q:
9643 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9644 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009645 case Intrinsic::x86_sse2_psrai_w:
9646 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009647 case Intrinsic::x86_avx2_psrai_w:
9648 case Intrinsic::x86_avx2_psrai_d:
9649 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9650 Op.getOperand(1), Op.getOperand(2), DAG);
9651 // Fix vector shift instructions where the last operand is a non-immediate
9652 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009653 case Intrinsic::x86_mmx_pslli_w:
9654 case Intrinsic::x86_mmx_pslli_d:
9655 case Intrinsic::x86_mmx_pslli_q:
9656 case Intrinsic::x86_mmx_psrli_w:
9657 case Intrinsic::x86_mmx_psrli_d:
9658 case Intrinsic::x86_mmx_psrli_q:
9659 case Intrinsic::x86_mmx_psrai_w:
9660 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009661 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009662 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009663 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009664
9665 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009666 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009667 case Intrinsic::x86_mmx_pslli_w:
9668 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009669 break;
Craig Topper80e46362012-01-23 06:16:53 +00009670 case Intrinsic::x86_mmx_pslli_d:
9671 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009672 break;
Craig Topper80e46362012-01-23 06:16:53 +00009673 case Intrinsic::x86_mmx_pslli_q:
9674 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009675 break;
Craig Topper80e46362012-01-23 06:16:53 +00009676 case Intrinsic::x86_mmx_psrli_w:
9677 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009678 break;
Craig Topper80e46362012-01-23 06:16:53 +00009679 case Intrinsic::x86_mmx_psrli_d:
9680 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009681 break;
Craig Topper80e46362012-01-23 06:16:53 +00009682 case Intrinsic::x86_mmx_psrli_q:
9683 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009684 break;
Craig Topper80e46362012-01-23 06:16:53 +00009685 case Intrinsic::x86_mmx_psrai_w:
9686 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009687 break;
Craig Topper80e46362012-01-23 06:16:53 +00009688 case Intrinsic::x86_mmx_psrai_d:
9689 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009690 break;
Craig Topper80e46362012-01-23 06:16:53 +00009691 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009692 }
Mon P Wangefa42202009-09-03 19:56:25 +00009693
9694 // The vector shift intrinsics with scalars uses 32b shift amounts but
9695 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9696 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009697 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9698 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009699// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009700
Owen Andersone50ed302009-08-10 22:56:29 +00009701 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009702 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009703 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009704 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009705 Op.getOperand(1), ShAmt);
9706 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009707 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009708}
Evan Cheng72261582005-12-20 06:22:03 +00009709
Dan Gohmand858e902010-04-17 15:26:15 +00009710SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9711 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009712 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9713 MFI->setReturnAddressIsTaken(true);
9714
Bill Wendling64e87322009-01-16 19:25:27 +00009715 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009716 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009717
9718 if (Depth > 0) {
9719 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9720 SDValue Offset =
9721 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009722 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009723 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009724 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009725 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009726 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009727 }
9728
9729 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009730 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009731 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009732 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009733}
9734
Dan Gohmand858e902010-04-17 15:26:15 +00009735SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009736 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9737 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009738
Owen Andersone50ed302009-08-10 22:56:29 +00009739 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009740 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009741 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9742 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009743 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009744 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009745 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9746 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009747 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009748 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009749}
9750
Dan Gohman475871a2008-07-27 21:46:04 +00009751SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009752 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009753 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009754}
9755
Dan Gohmand858e902010-04-17 15:26:15 +00009756SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009757 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009758 SDValue Chain = Op.getOperand(0);
9759 SDValue Offset = Op.getOperand(1);
9760 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009761 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009762
Dan Gohmand8816272010-08-11 18:14:00 +00009763 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9764 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9765 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009766 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009767
Dan Gohmand8816272010-08-11 18:14:00 +00009768 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9769 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009770 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009771 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9772 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009773 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009774 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009775
Dale Johannesene4d209d2009-02-03 20:21:25 +00009776 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009777 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009778 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009779}
9780
Duncan Sands4a544a72011-09-06 13:37:06 +00009781SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9782 SelectionDAG &DAG) const {
9783 return Op.getOperand(0);
9784}
9785
9786SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9787 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009788 SDValue Root = Op.getOperand(0);
9789 SDValue Trmp = Op.getOperand(1); // trampoline
9790 SDValue FPtr = Op.getOperand(2); // nested function
9791 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009792 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009793
Dan Gohman69de1932008-02-06 22:27:42 +00009794 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009795
9796 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009797 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009798
9799 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009800 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9801 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009802
Evan Cheng0e6a0522011-07-18 20:57:22 +00009803 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9804 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009805
9806 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9807
9808 // Load the pointer to the nested function into R11.
9809 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009810 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009811 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009812 Addr, MachinePointerInfo(TrmpAddr),
9813 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009814
Owen Anderson825b72b2009-08-11 20:47:22 +00009815 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9816 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009817 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9818 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009819 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009820
9821 // Load the 'nest' parameter value into R10.
9822 // R10 is specified in X86CallingConv.td
9823 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009824 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9825 DAG.getConstant(10, MVT::i64));
9826 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009827 Addr, MachinePointerInfo(TrmpAddr, 10),
9828 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009829
Owen Anderson825b72b2009-08-11 20:47:22 +00009830 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9831 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009832 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9833 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009834 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009835
9836 // Jump to the nested function.
9837 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009838 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9839 DAG.getConstant(20, MVT::i64));
9840 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009841 Addr, MachinePointerInfo(TrmpAddr, 20),
9842 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009843
9844 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009845 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9846 DAG.getConstant(22, MVT::i64));
9847 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009848 MachinePointerInfo(TrmpAddr, 22),
9849 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009850
Duncan Sands4a544a72011-09-06 13:37:06 +00009851 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009852 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009853 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009854 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009855 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009856 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009857
9858 switch (CC) {
9859 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009860 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009861 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009862 case CallingConv::X86_StdCall: {
9863 // Pass 'nest' parameter in ECX.
9864 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009865 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009866
9867 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009868 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009869 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009870
Chris Lattner58d74912008-03-12 17:45:29 +00009871 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009872 unsigned InRegCount = 0;
9873 unsigned Idx = 1;
9874
9875 for (FunctionType::param_iterator I = FTy->param_begin(),
9876 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009877 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009878 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009879 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009880
9881 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009882 report_fatal_error("Nest register in use - reduce number of inreg"
9883 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009884 }
9885 }
9886 break;
9887 }
9888 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009889 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009890 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009891 // Pass 'nest' parameter in EAX.
9892 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009893 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009894 break;
9895 }
9896
Dan Gohman475871a2008-07-27 21:46:04 +00009897 SDValue OutChains[4];
9898 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009899
Owen Anderson825b72b2009-08-11 20:47:22 +00009900 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9901 DAG.getConstant(10, MVT::i32));
9902 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009903
Chris Lattnera62fe662010-02-05 19:20:30 +00009904 // This is storing the opcode for MOV32ri.
9905 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009906 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009907 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009908 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009909 Trmp, MachinePointerInfo(TrmpAddr),
9910 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009911
Owen Anderson825b72b2009-08-11 20:47:22 +00009912 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9913 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009914 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9915 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009916 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009917
Chris Lattnera62fe662010-02-05 19:20:30 +00009918 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009919 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9920 DAG.getConstant(5, MVT::i32));
9921 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009922 MachinePointerInfo(TrmpAddr, 5),
9923 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009924
Owen Anderson825b72b2009-08-11 20:47:22 +00009925 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9926 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009927 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9928 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009929 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009930
Duncan Sands4a544a72011-09-06 13:37:06 +00009931 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009932 }
9933}
9934
Dan Gohmand858e902010-04-17 15:26:15 +00009935SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9936 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009937 /*
9938 The rounding mode is in bits 11:10 of FPSR, and has the following
9939 settings:
9940 00 Round to nearest
9941 01 Round to -inf
9942 10 Round to +inf
9943 11 Round to 0
9944
9945 FLT_ROUNDS, on the other hand, expects the following:
9946 -1 Undefined
9947 0 Round to 0
9948 1 Round to nearest
9949 2 Round to +inf
9950 3 Round to -inf
9951
9952 To perform the conversion, we do:
9953 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9954 */
9955
9956 MachineFunction &MF = DAG.getMachineFunction();
9957 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009958 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009959 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009960 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009961 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009962
9963 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009964 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009965 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009966
Michael J. Spencerec38de22010-10-10 22:04:20 +00009967
Chris Lattner2156b792010-09-22 01:11:26 +00009968 MachineMemOperand *MMO =
9969 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9970 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009971
Chris Lattner2156b792010-09-22 01:11:26 +00009972 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9973 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9974 DAG.getVTList(MVT::Other),
9975 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009976
9977 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009978 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009979 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009980
9981 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009982 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009983 DAG.getNode(ISD::SRL, DL, MVT::i16,
9984 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009985 CWD, DAG.getConstant(0x800, MVT::i16)),
9986 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009987 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009988 DAG.getNode(ISD::SRL, DL, MVT::i16,
9989 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009990 CWD, DAG.getConstant(0x400, MVT::i16)),
9991 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009992
Dan Gohman475871a2008-07-27 21:46:04 +00009993 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009994 DAG.getNode(ISD::AND, DL, MVT::i16,
9995 DAG.getNode(ISD::ADD, DL, MVT::i16,
9996 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 DAG.getConstant(1, MVT::i16)),
9998 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009999
10000
Duncan Sands83ec4b62008-06-06 12:08:01 +000010001 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010002 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010003}
10004
Dan Gohmand858e902010-04-17 15:26:15 +000010005SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010006 EVT VT = Op.getValueType();
10007 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010008 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010009 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010010
10011 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010012 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010013 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010014 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010015 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010016 }
Evan Cheng18efe262007-12-14 02:13:44 +000010017
Evan Cheng152804e2007-12-14 08:30:15 +000010018 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010019 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010020 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010021
10022 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010023 SDValue Ops[] = {
10024 Op,
10025 DAG.getConstant(NumBits+NumBits-1, OpVT),
10026 DAG.getConstant(X86::COND_E, MVT::i8),
10027 Op.getValue(1)
10028 };
10029 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010030
10031 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010032 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010033
Owen Anderson825b72b2009-08-11 20:47:22 +000010034 if (VT == MVT::i8)
10035 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010036 return Op;
10037}
10038
Chandler Carruthacc068e2011-12-24 10:55:54 +000010039SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10040 SelectionDAG &DAG) const {
10041 EVT VT = Op.getValueType();
10042 EVT OpVT = VT;
10043 unsigned NumBits = VT.getSizeInBits();
10044 DebugLoc dl = Op.getDebugLoc();
10045
10046 Op = Op.getOperand(0);
10047 if (VT == MVT::i8) {
10048 // Zero extend to i32 since there is not an i8 bsr.
10049 OpVT = MVT::i32;
10050 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10051 }
10052
10053 // Issue a bsr (scan bits in reverse).
10054 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10055 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10056
10057 // And xor with NumBits-1.
10058 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10059
10060 if (VT == MVT::i8)
10061 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10062 return Op;
10063}
10064
Dan Gohmand858e902010-04-17 15:26:15 +000010065SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010066 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010067 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010068 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010069 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010070
10071 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010072 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010073 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010074
10075 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010076 SDValue Ops[] = {
10077 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010078 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010079 DAG.getConstant(X86::COND_E, MVT::i8),
10080 Op.getValue(1)
10081 };
Chandler Carruth77821022011-12-24 12:12:34 +000010082 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010083}
10084
Craig Topper13894fa2011-08-24 06:14:18 +000010085// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10086// ones, and then concatenate the result back.
10087static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010088 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010089
10090 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10091 "Unsupported value type for operation");
10092
10093 int NumElems = VT.getVectorNumElements();
10094 DebugLoc dl = Op.getDebugLoc();
10095 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10096 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10097
10098 // Extract the LHS vectors
10099 SDValue LHS = Op.getOperand(0);
10100 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10101 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10102
10103 // Extract the RHS vectors
10104 SDValue RHS = Op.getOperand(1);
10105 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10106 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10107
10108 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10109 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10110
10111 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10112 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10113 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10114}
10115
10116SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10117 assert(Op.getValueType().getSizeInBits() == 256 &&
10118 Op.getValueType().isInteger() &&
10119 "Only handle AVX 256-bit vector integer operation");
10120 return Lower256IntArith(Op, DAG);
10121}
10122
10123SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10124 assert(Op.getValueType().getSizeInBits() == 256 &&
10125 Op.getValueType().isInteger() &&
10126 "Only handle AVX 256-bit vector integer operation");
10127 return Lower256IntArith(Op, DAG);
10128}
10129
10130SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10131 EVT VT = Op.getValueType();
10132
10133 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010134 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010135 return Lower256IntArith(Op, DAG);
10136
Craig Topper5b209e82012-02-05 03:14:49 +000010137 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10138 "Only know how to lower V2I64/V4I64 multiply");
10139
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010140 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010141
Craig Topper5b209e82012-02-05 03:14:49 +000010142 // Ahi = psrlqi(a, 32);
10143 // Bhi = psrlqi(b, 32);
10144 //
10145 // AloBlo = pmuludq(a, b);
10146 // AloBhi = pmuludq(a, Bhi);
10147 // AhiBlo = pmuludq(Ahi, b);
10148
10149 // AloBhi = psllqi(AloBhi, 32);
10150 // AhiBlo = psllqi(AhiBlo, 32);
10151 // return AloBlo + AloBhi + AhiBlo;
10152
Craig Topperaaa643c2011-11-09 07:28:55 +000010153 SDValue A = Op.getOperand(0);
10154 SDValue B = Op.getOperand(1);
10155
Craig Topper5b209e82012-02-05 03:14:49 +000010156 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010157
Craig Topper5b209e82012-02-05 03:14:49 +000010158 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10159 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010160
Craig Topper5b209e82012-02-05 03:14:49 +000010161 // Bit cast to 32-bit vectors for MULUDQ
10162 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10163 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10164 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10165 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10166 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010167
Craig Topper5b209e82012-02-05 03:14:49 +000010168 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10169 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10170 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010171
Craig Topper5b209e82012-02-05 03:14:49 +000010172 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10173 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010174
Dale Johannesene4d209d2009-02-03 20:21:25 +000010175 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010176 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010177}
10178
Nadav Rotem43012222011-05-11 08:12:09 +000010179SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10180
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010181 EVT VT = Op.getValueType();
10182 DebugLoc dl = Op.getDebugLoc();
10183 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010184 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010185 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010186
Craig Topper1accb7e2012-01-10 06:54:16 +000010187 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010188 return SDValue();
10189
Nadav Rotem43012222011-05-11 08:12:09 +000010190 // Optimize shl/srl/sra with constant shift amount.
10191 if (isSplatVector(Amt.getNode())) {
10192 SDValue SclrAmt = Amt->getOperand(0);
10193 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10194 uint64_t ShiftAmt = C->getZExtValue();
10195
Craig Toppered2e13d2012-01-22 19:15:14 +000010196 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10197 (Subtarget->hasAVX2() &&
10198 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10199 if (Op.getOpcode() == ISD::SHL)
10200 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10201 DAG.getConstant(ShiftAmt, MVT::i32));
10202 if (Op.getOpcode() == ISD::SRL)
10203 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10204 DAG.getConstant(ShiftAmt, MVT::i32));
10205 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10206 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10207 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010208 }
10209
Craig Toppered2e13d2012-01-22 19:15:14 +000010210 if (VT == MVT::v16i8) {
10211 if (Op.getOpcode() == ISD::SHL) {
10212 // Make a large shift.
10213 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10214 DAG.getConstant(ShiftAmt, MVT::i32));
10215 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10216 // Zero out the rightmost bits.
10217 SmallVector<SDValue, 16> V(16,
10218 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10219 MVT::i8));
10220 return DAG.getNode(ISD::AND, dl, VT, SHL,
10221 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010222 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010223 if (Op.getOpcode() == ISD::SRL) {
10224 // Make a large shift.
10225 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10226 DAG.getConstant(ShiftAmt, MVT::i32));
10227 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10228 // Zero out the leftmost bits.
10229 SmallVector<SDValue, 16> V(16,
10230 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10231 MVT::i8));
10232 return DAG.getNode(ISD::AND, dl, VT, SRL,
10233 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10234 }
10235 if (Op.getOpcode() == ISD::SRA) {
10236 if (ShiftAmt == 7) {
10237 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010238 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010239 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010240 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010241
Craig Toppered2e13d2012-01-22 19:15:14 +000010242 // R s>> a === ((R u>> a) ^ m) - m
10243 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10244 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10245 MVT::i8));
10246 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10247 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10248 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10249 return Res;
10250 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010251 }
Craig Topper46154eb2011-11-11 07:39:23 +000010252
Craig Topper0d86d462011-11-20 00:12:05 +000010253 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10254 if (Op.getOpcode() == ISD::SHL) {
10255 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010256 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10257 DAG.getConstant(ShiftAmt, MVT::i32));
10258 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010259 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010260 SmallVector<SDValue, 32> V(32,
10261 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10262 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010263 return DAG.getNode(ISD::AND, dl, VT, SHL,
10264 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010265 }
Craig Topper0d86d462011-11-20 00:12:05 +000010266 if (Op.getOpcode() == ISD::SRL) {
10267 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010268 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10269 DAG.getConstant(ShiftAmt, MVT::i32));
10270 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010271 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010272 SmallVector<SDValue, 32> V(32,
10273 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10274 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010275 return DAG.getNode(ISD::AND, dl, VT, SRL,
10276 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10277 }
10278 if (Op.getOpcode() == ISD::SRA) {
10279 if (ShiftAmt == 7) {
10280 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010281 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010282 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010283 }
10284
10285 // R s>> a === ((R u>> a) ^ m) - m
10286 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10287 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10288 MVT::i8));
10289 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10290 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10291 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10292 return Res;
10293 }
10294 }
Nadav Rotem43012222011-05-11 08:12:09 +000010295 }
10296 }
10297
10298 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010299 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010300 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10301 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010302
Chris Lattner7302d802012-02-06 21:56:39 +000010303 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10304 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010305 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10306 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010307 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010308 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010309
10310 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010311 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010312 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10313 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10314 }
Nadav Rotem43012222011-05-11 08:12:09 +000010315 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010316 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010317
Nate Begeman51409212010-07-28 00:21:48 +000010318 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010319 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10320 DAG.getConstant(5, MVT::i32));
10321 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010322
Lang Hames8b99c1e2011-12-17 01:08:46 +000010323 // Turn 'a' into a mask suitable for VSELECT
10324 SDValue VSelM = DAG.getConstant(0x80, VT);
10325 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010326 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010327
Lang Hames8b99c1e2011-12-17 01:08:46 +000010328 SDValue CM1 = DAG.getConstant(0x0f, VT);
10329 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010330
Lang Hames8b99c1e2011-12-17 01:08:46 +000010331 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10332 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010333 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10334 DAG.getConstant(4, MVT::i32), DAG);
10335 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010336 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10337
Nate Begeman51409212010-07-28 00:21:48 +000010338 // a += a
10339 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010340 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010341 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010342
Lang Hames8b99c1e2011-12-17 01:08:46 +000010343 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10344 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010345 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10346 DAG.getConstant(2, MVT::i32), DAG);
10347 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010348 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10349
Nate Begeman51409212010-07-28 00:21:48 +000010350 // a += a
10351 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010352 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010353 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010354
Lang Hames8b99c1e2011-12-17 01:08:46 +000010355 // return VSELECT(r, r+r, a);
10356 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010357 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010358 return R;
10359 }
Craig Topper46154eb2011-11-11 07:39:23 +000010360
10361 // Decompose 256-bit shifts into smaller 128-bit shifts.
10362 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010363 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010364 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10365 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10366
10367 // Extract the two vectors
10368 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10369 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10370 DAG, dl);
10371
10372 // Recreate the shift amount vectors
10373 SDValue Amt1, Amt2;
10374 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10375 // Constant shift amount
10376 SmallVector<SDValue, 4> Amt1Csts;
10377 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010378 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010379 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010380 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010381 Amt2Csts.push_back(Amt->getOperand(i));
10382
10383 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10384 &Amt1Csts[0], NumElems/2);
10385 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10386 &Amt2Csts[0], NumElems/2);
10387 } else {
10388 // Variable shift amount
10389 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10390 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10391 DAG, dl);
10392 }
10393
10394 // Issue new vector shifts for the smaller types
10395 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10396 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10397
10398 // Concatenate the result back
10399 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10400 }
10401
Nate Begeman51409212010-07-28 00:21:48 +000010402 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010403}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010404
Dan Gohmand858e902010-04-17 15:26:15 +000010405SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010406 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10407 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010408 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10409 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010410 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010411 SDValue LHS = N->getOperand(0);
10412 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010413 unsigned BaseOp = 0;
10414 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010415 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010416 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010417 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010418 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010419 // A subtract of one will be selected as a INC. Note that INC doesn't
10420 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010421 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10422 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010423 BaseOp = X86ISD::INC;
10424 Cond = X86::COND_O;
10425 break;
10426 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010427 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010428 Cond = X86::COND_O;
10429 break;
10430 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010431 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010432 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010433 break;
10434 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010435 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10436 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010437 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10438 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010439 BaseOp = X86ISD::DEC;
10440 Cond = X86::COND_O;
10441 break;
10442 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010443 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010444 Cond = X86::COND_O;
10445 break;
10446 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010447 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010448 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010449 break;
10450 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010451 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010452 Cond = X86::COND_O;
10453 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010454 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10455 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10456 MVT::i32);
10457 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010458
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010459 SDValue SetCC =
10460 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10461 DAG.getConstant(X86::COND_O, MVT::i32),
10462 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010463
Dan Gohman6e5fda22011-07-22 18:45:15 +000010464 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010465 }
Bill Wendling74c37652008-12-09 22:08:41 +000010466 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010467
Bill Wendling61edeb52008-12-02 01:06:39 +000010468 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010469 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010470 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010471
Bill Wendling61edeb52008-12-02 01:06:39 +000010472 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010473 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10474 DAG.getConstant(Cond, MVT::i32),
10475 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010476
Dan Gohman6e5fda22011-07-22 18:45:15 +000010477 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010478}
10479
Chad Rosier30450e82011-12-22 22:35:21 +000010480SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10481 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010482 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010483 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10484 EVT VT = Op.getValueType();
10485
Craig Toppered2e13d2012-01-22 19:15:14 +000010486 if (!Subtarget->hasSSE2() || !VT.isVector())
10487 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010488
Craig Toppered2e13d2012-01-22 19:15:14 +000010489 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10490 ExtraVT.getScalarType().getSizeInBits();
10491 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10492
10493 switch (VT.getSimpleVT().SimpleTy) {
10494 default: return SDValue();
10495 case MVT::v8i32:
10496 case MVT::v16i16:
10497 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010498 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010499 if (!Subtarget->hasAVX2()) {
10500 // needs to be split
10501 int NumElems = VT.getVectorNumElements();
10502 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10503 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010504
Craig Toppered2e13d2012-01-22 19:15:14 +000010505 // Extract the LHS vectors
10506 SDValue LHS = Op.getOperand(0);
10507 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10508 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010509
Craig Toppered2e13d2012-01-22 19:15:14 +000010510 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10511 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010512
Craig Toppered2e13d2012-01-22 19:15:14 +000010513 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10514 int ExtraNumElems = ExtraVT.getVectorNumElements();
10515 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10516 ExtraNumElems/2);
10517 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010518
Craig Toppered2e13d2012-01-22 19:15:14 +000010519 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10520 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010521
Craig Toppered2e13d2012-01-22 19:15:14 +000010522 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10523 }
10524 // fall through
10525 case MVT::v4i32:
10526 case MVT::v8i16: {
10527 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10528 Op.getOperand(0), ShAmt, DAG);
10529 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010530 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010531 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010532}
10533
10534
Eric Christopher9a9d2752010-07-22 02:48:34 +000010535SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10536 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010537
Eric Christopher77ed1352011-07-08 00:04:56 +000010538 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10539 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010540 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010541 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010542 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010543 SDValue Ops[] = {
10544 DAG.getRegister(X86::ESP, MVT::i32), // Base
10545 DAG.getTargetConstant(1, MVT::i8), // Scale
10546 DAG.getRegister(0, MVT::i32), // Index
10547 DAG.getTargetConstant(0, MVT::i32), // Disp
10548 DAG.getRegister(0, MVT::i32), // Segment.
10549 Zero,
10550 Chain
10551 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010552 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010553 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10554 array_lengthof(Ops));
10555 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010556 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010557
Eric Christopher9a9d2752010-07-22 02:48:34 +000010558 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010559 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010560 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010561
Chris Lattner132929a2010-08-14 17:26:09 +000010562 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10563 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10564 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10565 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010566
Chris Lattner132929a2010-08-14 17:26:09 +000010567 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10568 if (!Op1 && !Op2 && !Op3 && Op4)
10569 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010570
Chris Lattner132929a2010-08-14 17:26:09 +000010571 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10572 if (Op1 && !Op2 && !Op3 && !Op4)
10573 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010574
10575 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010576 // (MFENCE)>;
10577 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010578}
10579
Eli Friedman14648462011-07-27 22:21:52 +000010580SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10581 SelectionDAG &DAG) const {
10582 DebugLoc dl = Op.getDebugLoc();
10583 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10584 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10585 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10586 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10587
10588 // The only fence that needs an instruction is a sequentially-consistent
10589 // cross-thread fence.
10590 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10591 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10592 // no-sse2). There isn't any reason to disable it if the target processor
10593 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010594 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010595 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10596
10597 SDValue Chain = Op.getOperand(0);
10598 SDValue Zero = DAG.getConstant(0, MVT::i32);
10599 SDValue Ops[] = {
10600 DAG.getRegister(X86::ESP, MVT::i32), // Base
10601 DAG.getTargetConstant(1, MVT::i8), // Scale
10602 DAG.getRegister(0, MVT::i32), // Index
10603 DAG.getTargetConstant(0, MVT::i32), // Disp
10604 DAG.getRegister(0, MVT::i32), // Segment.
10605 Zero,
10606 Chain
10607 };
10608 SDNode *Res =
10609 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10610 array_lengthof(Ops));
10611 return SDValue(Res, 0);
10612 }
10613
10614 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10615 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10616}
10617
10618
Dan Gohmand858e902010-04-17 15:26:15 +000010619SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010620 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010621 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010622 unsigned Reg = 0;
10623 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010624 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010625 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010626 case MVT::i8: Reg = X86::AL; size = 1; break;
10627 case MVT::i16: Reg = X86::AX; size = 2; break;
10628 case MVT::i32: Reg = X86::EAX; size = 4; break;
10629 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010630 assert(Subtarget->is64Bit() && "Node not type legal!");
10631 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010632 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010633 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010634 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010635 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010636 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010637 Op.getOperand(1),
10638 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010639 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010640 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010641 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010642 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10643 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10644 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010645 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010646 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010647 return cpOut;
10648}
10649
Duncan Sands1607f052008-12-01 11:39:25 +000010650SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010651 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010652 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010653 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010654 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010655 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010656 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010657 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10658 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010659 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010660 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10661 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010662 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010663 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010664 rdx.getValue(1)
10665 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010666 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010667}
10668
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010669SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010670 SelectionDAG &DAG) const {
10671 EVT SrcVT = Op.getOperand(0).getValueType();
10672 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010673 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010674 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010675 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010676 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010677 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010678 // i64 <=> MMX conversions are Legal.
10679 if (SrcVT==MVT::i64 && DstVT.isVector())
10680 return Op;
10681 if (DstVT==MVT::i64 && SrcVT.isVector())
10682 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010683 // MMX <=> MMX conversions are Legal.
10684 if (SrcVT.isVector() && DstVT.isVector())
10685 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010686 // All other conversions need to be expanded.
10687 return SDValue();
10688}
Chris Lattner5b856542010-12-20 00:59:46 +000010689
Dan Gohmand858e902010-04-17 15:26:15 +000010690SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010691 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010692 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010693 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010694 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010695 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010696 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010697 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010698 Node->getOperand(0),
10699 Node->getOperand(1), negOp,
10700 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010701 cast<AtomicSDNode>(Node)->getAlignment(),
10702 cast<AtomicSDNode>(Node)->getOrdering(),
10703 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010704}
10705
Eli Friedman327236c2011-08-24 20:50:09 +000010706static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10707 SDNode *Node = Op.getNode();
10708 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010709 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010710
10711 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010712 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10713 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10714 // (The only way to get a 16-byte store is cmpxchg16b)
10715 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10716 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10717 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010718 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10719 cast<AtomicSDNode>(Node)->getMemoryVT(),
10720 Node->getOperand(0),
10721 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010722 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010723 cast<AtomicSDNode>(Node)->getOrdering(),
10724 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010725 return Swap.getValue(1);
10726 }
10727 // Other atomic stores have a simple pattern.
10728 return Op;
10729}
10730
Chris Lattner5b856542010-12-20 00:59:46 +000010731static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10732 EVT VT = Op.getNode()->getValueType(0);
10733
10734 // Let legalize expand this if it isn't a legal type yet.
10735 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10736 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010737
Chris Lattner5b856542010-12-20 00:59:46 +000010738 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010739
Chris Lattner5b856542010-12-20 00:59:46 +000010740 unsigned Opc;
10741 bool ExtraOp = false;
10742 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010743 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010744 case ISD::ADDC: Opc = X86ISD::ADD; break;
10745 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10746 case ISD::SUBC: Opc = X86ISD::SUB; break;
10747 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10748 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010749
Chris Lattner5b856542010-12-20 00:59:46 +000010750 if (!ExtraOp)
10751 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10752 Op.getOperand(1));
10753 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10754 Op.getOperand(1), Op.getOperand(2));
10755}
10756
Evan Cheng0db9fe62006-04-25 20:13:52 +000010757/// LowerOperation - Provide custom lowering hooks for some operations.
10758///
Dan Gohmand858e902010-04-17 15:26:15 +000010759SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010760 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010761 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010762 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010763 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010764 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010765 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10766 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010767 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010768 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010769 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010770 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10771 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10772 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010773 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010774 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010775 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10776 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10777 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010778 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010779 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010780 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010781 case ISD::SHL_PARTS:
10782 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010783 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010784 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010785 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010786 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010787 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010788 case ISD::FABS: return LowerFABS(Op, DAG);
10789 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010790 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010791 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010792 case ISD::SETCC: return LowerSETCC(Op, DAG);
10793 case ISD::SELECT: return LowerSELECT(Op, DAG);
10794 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010795 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010796 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010797 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010798 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010799 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010800 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10801 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010802 case ISD::FRAME_TO_ARGS_OFFSET:
10803 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010804 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010805 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010806 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10807 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010808 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010809 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010810 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010811 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010812 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010813 case ISD::SRA:
10814 case ISD::SRL:
10815 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010816 case ISD::SADDO:
10817 case ISD::UADDO:
10818 case ISD::SSUBO:
10819 case ISD::USUBO:
10820 case ISD::SMULO:
10821 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010822 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010823 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010824 case ISD::ADDC:
10825 case ISD::ADDE:
10826 case ISD::SUBC:
10827 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010828 case ISD::ADD: return LowerADD(Op, DAG);
10829 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010830 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010831}
10832
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010833static void ReplaceATOMIC_LOAD(SDNode *Node,
10834 SmallVectorImpl<SDValue> &Results,
10835 SelectionDAG &DAG) {
10836 DebugLoc dl = Node->getDebugLoc();
10837 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10838
10839 // Convert wide load -> cmpxchg8b/cmpxchg16b
10840 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10841 // (The only way to get a 16-byte load is cmpxchg16b)
10842 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010843 SDValue Zero = DAG.getConstant(0, VT);
10844 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010845 Node->getOperand(0),
10846 Node->getOperand(1), Zero, Zero,
10847 cast<AtomicSDNode>(Node)->getMemOperand(),
10848 cast<AtomicSDNode>(Node)->getOrdering(),
10849 cast<AtomicSDNode>(Node)->getSynchScope());
10850 Results.push_back(Swap.getValue(0));
10851 Results.push_back(Swap.getValue(1));
10852}
10853
Duncan Sands1607f052008-12-01 11:39:25 +000010854void X86TargetLowering::
10855ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010856 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010857 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010858 assert (Node->getValueType(0) == MVT::i64 &&
10859 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010860
10861 SDValue Chain = Node->getOperand(0);
10862 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010863 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010864 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010865 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010866 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010867 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010868 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010869 SDValue Result =
10870 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10871 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010872 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010873 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010874 Results.push_back(Result.getValue(2));
10875}
10876
Duncan Sands126d9072008-07-04 11:47:58 +000010877/// ReplaceNodeResults - Replace a node with an illegal result type
10878/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010879void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10880 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010881 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010882 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010883 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010884 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010885 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010886 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010887 case ISD::ADDC:
10888 case ISD::ADDE:
10889 case ISD::SUBC:
10890 case ISD::SUBE:
10891 // We don't want to expand or promote these.
10892 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010893 case ISD::FP_TO_SINT:
10894 case ISD::FP_TO_UINT: {
10895 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10896
10897 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10898 return;
10899
Eli Friedman948e95a2009-05-23 09:59:16 +000010900 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010901 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010902 SDValue FIST = Vals.first, StackSlot = Vals.second;
10903 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010904 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010905 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010906 if (StackSlot.getNode() != 0)
10907 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10908 MachinePointerInfo(),
10909 false, false, false, 0));
10910 else
10911 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010912 }
10913 return;
10914 }
10915 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010916 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010917 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010918 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010919 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010920 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010921 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010922 eax.getValue(2));
10923 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10924 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010925 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010926 Results.push_back(edx.getValue(1));
10927 return;
10928 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010929 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010930 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010931 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010932 bool Regs64bit = T == MVT::i128;
10933 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010934 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010935 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10936 DAG.getConstant(0, HalfT));
10937 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10938 DAG.getConstant(1, HalfT));
10939 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10940 Regs64bit ? X86::RAX : X86::EAX,
10941 cpInL, SDValue());
10942 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10943 Regs64bit ? X86::RDX : X86::EDX,
10944 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010945 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010946 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10947 DAG.getConstant(0, HalfT));
10948 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10949 DAG.getConstant(1, HalfT));
10950 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10951 Regs64bit ? X86::RBX : X86::EBX,
10952 swapInL, cpInH.getValue(1));
10953 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10954 Regs64bit ? X86::RCX : X86::ECX,
10955 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010956 SDValue Ops[] = { swapInH.getValue(0),
10957 N->getOperand(1),
10958 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010959 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010960 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010961 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10962 X86ISD::LCMPXCHG8_DAG;
10963 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010964 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010965 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10966 Regs64bit ? X86::RAX : X86::EAX,
10967 HalfT, Result.getValue(1));
10968 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10969 Regs64bit ? X86::RDX : X86::EDX,
10970 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010971 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010972 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010973 Results.push_back(cpOutH.getValue(1));
10974 return;
10975 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010976 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010977 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10978 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010979 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010980 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10981 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010982 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010983 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10984 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010985 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010986 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10987 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010988 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010989 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10990 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010991 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010992 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10993 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010994 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010995 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10996 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010997 case ISD::ATOMIC_LOAD:
10998 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010999 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011000}
11001
Evan Cheng72261582005-12-20 06:22:03 +000011002const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11003 switch (Opcode) {
11004 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011005 case X86ISD::BSF: return "X86ISD::BSF";
11006 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011007 case X86ISD::SHLD: return "X86ISD::SHLD";
11008 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011009 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011010 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011011 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011012 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011013 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011014 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011015 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11016 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11017 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011018 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011019 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011020 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011021 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011022 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011023 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011024 case X86ISD::COMI: return "X86ISD::COMI";
11025 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011026 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011027 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011028 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11029 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011030 case X86ISD::CMOV: return "X86ISD::CMOV";
11031 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011032 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011033 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11034 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011035 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011036 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011037 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011038 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011039 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011040 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11041 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011042 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011043 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011044 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011045 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011046 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000011047 case X86ISD::HADD: return "X86ISD::HADD";
11048 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011049 case X86ISD::FHADD: return "X86ISD::FHADD";
11050 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011051 case X86ISD::FMAX: return "X86ISD::FMAX";
11052 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011053 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11054 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011055 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011056 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011057 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011058 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011059 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011060 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11061 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011062 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11063 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11064 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11065 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11066 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11067 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011068 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11069 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011070 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11071 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011072 case X86ISD::VSHL: return "X86ISD::VSHL";
11073 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011074 case X86ISD::VSRA: return "X86ISD::VSRA";
11075 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11076 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11077 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011078 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011079 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11080 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011081 case X86ISD::ADD: return "X86ISD::ADD";
11082 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011083 case X86ISD::ADC: return "X86ISD::ADC";
11084 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011085 case X86ISD::SMUL: return "X86ISD::SMUL";
11086 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011087 case X86ISD::INC: return "X86ISD::INC";
11088 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011089 case X86ISD::OR: return "X86ISD::OR";
11090 case X86ISD::XOR: return "X86ISD::XOR";
11091 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011092 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011093 case X86ISD::BLSI: return "X86ISD::BLSI";
11094 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11095 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011096 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011097 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011098 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011099 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11100 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11101 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011102 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011103 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011104 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011105 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011106 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011107 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11108 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011109 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11110 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11111 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011112 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11113 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011114 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11115 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011116 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011117 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011118 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper5b209e82012-02-05 03:14:49 +000011119 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011120 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011121 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011122 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011123 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011124 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011125 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011126 }
11127}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011128
Chris Lattnerc9addb72007-03-30 23:15:24 +000011129// isLegalAddressingMode - Return true if the addressing mode represented
11130// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011131bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011132 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011133 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011134 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011135 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011136
Chris Lattnerc9addb72007-03-30 23:15:24 +000011137 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011138 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011139 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011140
Chris Lattnerc9addb72007-03-30 23:15:24 +000011141 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011142 unsigned GVFlags =
11143 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011144
Chris Lattnerdfed4132009-07-10 07:38:24 +000011145 // If a reference to this global requires an extra load, we can't fold it.
11146 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011147 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011148
Chris Lattnerdfed4132009-07-10 07:38:24 +000011149 // If BaseGV requires a register for the PIC base, we cannot also have a
11150 // BaseReg specified.
11151 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011152 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011153
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011154 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011155 if ((M != CodeModel::Small || R != Reloc::Static) &&
11156 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011157 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011158 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011159
Chris Lattnerc9addb72007-03-30 23:15:24 +000011160 switch (AM.Scale) {
11161 case 0:
11162 case 1:
11163 case 2:
11164 case 4:
11165 case 8:
11166 // These scales always work.
11167 break;
11168 case 3:
11169 case 5:
11170 case 9:
11171 // These scales are formed with basereg+scalereg. Only accept if there is
11172 // no basereg yet.
11173 if (AM.HasBaseReg)
11174 return false;
11175 break;
11176 default: // Other stuff never works.
11177 return false;
11178 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011179
Chris Lattnerc9addb72007-03-30 23:15:24 +000011180 return true;
11181}
11182
11183
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011184bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011185 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011186 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011187 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11188 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011189 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011190 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011191 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011192}
11193
Owen Andersone50ed302009-08-10 22:56:29 +000011194bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011195 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011196 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011197 unsigned NumBits1 = VT1.getSizeInBits();
11198 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011199 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011200 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011201 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011202}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011203
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011204bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011205 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011206 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011207}
11208
Owen Andersone50ed302009-08-10 22:56:29 +000011209bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011210 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011211 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011212}
11213
Owen Andersone50ed302009-08-10 22:56:29 +000011214bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011215 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011216 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011217}
11218
Evan Cheng60c07e12006-07-05 22:17:51 +000011219/// isShuffleMaskLegal - Targets can use this to indicate that they only
11220/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11221/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11222/// are assumed to be legal.
11223bool
Eric Christopherfd179292009-08-27 18:07:15 +000011224X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011225 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011226 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011227 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011228 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011229
Nate Begemana09008b2009-10-19 02:17:23 +000011230 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011231 return (VT.getVectorNumElements() == 2 ||
11232 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11233 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011234 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011235 isPSHUFDMask(M, VT) ||
11236 isPSHUFHWMask(M, VT) ||
11237 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011238 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011239 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11240 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011241 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11242 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011243}
11244
Dan Gohman7d8143f2008-04-09 20:09:42 +000011245bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011246X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011247 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011248 unsigned NumElts = VT.getVectorNumElements();
11249 // FIXME: This collection of masks seems suspect.
11250 if (NumElts == 2)
11251 return true;
11252 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11253 return (isMOVLMask(Mask, VT) ||
11254 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011255 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11256 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011257 }
11258 return false;
11259}
11260
11261//===----------------------------------------------------------------------===//
11262// X86 Scheduler Hooks
11263//===----------------------------------------------------------------------===//
11264
Mon P Wang63307c32008-05-05 19:05:59 +000011265// private utility function
11266MachineBasicBlock *
11267X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11268 MachineBasicBlock *MBB,
11269 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011270 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011271 unsigned LoadOpc,
11272 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011273 unsigned notOpc,
11274 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011275 const TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011276 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011277 // For the atomic bitwise operator, we generate
11278 // thisMBB:
11279 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011280 // ld t1 = [bitinstr.addr]
11281 // op t2 = t1, [bitinstr.val]
11282 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011283 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11284 // bz newMBB
11285 // fallthrough -->nextMBB
11286 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11287 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011288 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011289 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011290
Mon P Wang63307c32008-05-05 19:05:59 +000011291 /// First build the CFG
11292 MachineFunction *F = MBB->getParent();
11293 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011294 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11295 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11296 F->insert(MBBIter, newMBB);
11297 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011298
Dan Gohman14152b42010-07-06 20:24:04 +000011299 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11300 nextMBB->splice(nextMBB->begin(), thisMBB,
11301 llvm::next(MachineBasicBlock::iterator(bInstr)),
11302 thisMBB->end());
11303 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011304
Mon P Wang63307c32008-05-05 19:05:59 +000011305 // Update thisMBB to fall through to newMBB
11306 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011307
Mon P Wang63307c32008-05-05 19:05:59 +000011308 // newMBB jumps to itself and fall through to nextMBB
11309 newMBB->addSuccessor(nextMBB);
11310 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011311
Mon P Wang63307c32008-05-05 19:05:59 +000011312 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011313 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011314 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011315 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011316 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011317 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011318 int numArgs = bInstr->getNumOperands() - 1;
11319 for (int i=0; i < numArgs; ++i)
11320 argOpers[i] = &bInstr->getOperand(i+1);
11321
11322 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011323 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011324 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011325
Dale Johannesen140be2d2008-08-19 18:47:28 +000011326 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011327 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011328 for (int i=0; i <= lastAddrIndx; ++i)
11329 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011330
Dale Johannesen140be2d2008-08-19 18:47:28 +000011331 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011332 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011333 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011334 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011335 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011336 tt = t1;
11337
Dale Johannesen140be2d2008-08-19 18:47:28 +000011338 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011339 assert((argOpers[valArgIndx]->isReg() ||
11340 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011341 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011342 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011343 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011344 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011345 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011346 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011347 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011348
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011349 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011350 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011351
Dale Johannesene4d209d2009-02-03 20:21:25 +000011352 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011353 for (int i=0; i <= lastAddrIndx; ++i)
11354 (*MIB).addOperand(*argOpers[i]);
11355 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011356 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011357 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11358 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011359
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011360 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011361 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011362
Mon P Wang63307c32008-05-05 19:05:59 +000011363 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011364 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011365
Dan Gohman14152b42010-07-06 20:24:04 +000011366 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011367 return nextMBB;
11368}
11369
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011370// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011371MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011372X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11373 MachineBasicBlock *MBB,
11374 unsigned regOpcL,
11375 unsigned regOpcH,
11376 unsigned immOpcL,
11377 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011378 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011379 // For the atomic bitwise operator, we generate
11380 // thisMBB (instructions are in pairs, except cmpxchg8b)
11381 // ld t1,t2 = [bitinstr.addr]
11382 // newMBB:
11383 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11384 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011385 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011386 // mov ECX, EBX <- t5, t6
11387 // mov EAX, EDX <- t1, t2
11388 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11389 // mov t3, t4 <- EAX, EDX
11390 // bz newMBB
11391 // result in out1, out2
11392 // fallthrough -->nextMBB
11393
11394 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11395 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011396 const unsigned NotOpc = X86::NOT32r;
11397 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11398 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11399 MachineFunction::iterator MBBIter = MBB;
11400 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011401
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011402 /// First build the CFG
11403 MachineFunction *F = MBB->getParent();
11404 MachineBasicBlock *thisMBB = MBB;
11405 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11406 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11407 F->insert(MBBIter, newMBB);
11408 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011409
Dan Gohman14152b42010-07-06 20:24:04 +000011410 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11411 nextMBB->splice(nextMBB->begin(), thisMBB,
11412 llvm::next(MachineBasicBlock::iterator(bInstr)),
11413 thisMBB->end());
11414 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011415
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011416 // Update thisMBB to fall through to newMBB
11417 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011418
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011419 // newMBB jumps to itself and fall through to nextMBB
11420 newMBB->addSuccessor(nextMBB);
11421 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011422
Dale Johannesene4d209d2009-02-03 20:21:25 +000011423 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011424 // Insert instructions into newMBB based on incoming instruction
11425 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011426 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011427 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011428 MachineOperand& dest1Oper = bInstr->getOperand(0);
11429 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011430 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11431 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011432 argOpers[i] = &bInstr->getOperand(i+2);
11433
Dan Gohman71ea4e52010-05-14 21:01:44 +000011434 // We use some of the operands multiple times, so conservatively just
11435 // clear any kill flags that might be present.
11436 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11437 argOpers[i]->setIsKill(false);
11438 }
11439
Evan Chengad5b52f2010-01-08 19:14:57 +000011440 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011441 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011442
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011443 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011444 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445 for (int i=0; i <= lastAddrIndx; ++i)
11446 (*MIB).addOperand(*argOpers[i]);
11447 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011448 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011449 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011450 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011451 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011452 MachineOperand newOp3 = *(argOpers[3]);
11453 if (newOp3.isImm())
11454 newOp3.setImm(newOp3.getImm()+4);
11455 else
11456 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011457 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011458 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011459
11460 // t3/4 are defined later, at the bottom of the loop
11461 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11462 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011463 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011464 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011465 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011466 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11467
Evan Cheng306b4ca2010-01-08 23:41:50 +000011468 // The subsequent operations should be using the destination registers of
11469 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011470 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011471 t1 = F->getRegInfo().createVirtualRegister(RC);
11472 t2 = F->getRegInfo().createVirtualRegister(RC);
11473 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11474 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011475 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011476 t1 = dest1Oper.getReg();
11477 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011478 }
11479
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011480 int valArgIndx = lastAddrIndx + 1;
11481 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011482 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011483 "invalid operand");
11484 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11485 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011486 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011487 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011488 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011489 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011490 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011491 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011492 (*MIB).addOperand(*argOpers[valArgIndx]);
11493 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011494 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011495 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011496 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011497 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011498 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011499 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011500 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011501 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011502 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011503 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011504
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011505 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011506 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011507 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011508 MIB.addReg(t2);
11509
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011510 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011511 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011512 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011513 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011514
Dale Johannesene4d209d2009-02-03 20:21:25 +000011515 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011516 for (int i=0; i <= lastAddrIndx; ++i)
11517 (*MIB).addOperand(*argOpers[i]);
11518
11519 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011520 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11521 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011522
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011523 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011524 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011525 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011526 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011527
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011528 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011529 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011530
Dan Gohman14152b42010-07-06 20:24:04 +000011531 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011532 return nextMBB;
11533}
11534
11535// private utility function
11536MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011537X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11538 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011539 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011540 // For the atomic min/max operator, we generate
11541 // thisMBB:
11542 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011543 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011544 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011545 // cmp t1, t2
11546 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011547 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011548 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11549 // bz newMBB
11550 // fallthrough -->nextMBB
11551 //
11552 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11553 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011554 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011555 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011556
Mon P Wang63307c32008-05-05 19:05:59 +000011557 /// First build the CFG
11558 MachineFunction *F = MBB->getParent();
11559 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011560 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11561 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11562 F->insert(MBBIter, newMBB);
11563 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011564
Dan Gohman14152b42010-07-06 20:24:04 +000011565 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11566 nextMBB->splice(nextMBB->begin(), thisMBB,
11567 llvm::next(MachineBasicBlock::iterator(mInstr)),
11568 thisMBB->end());
11569 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011570
Mon P Wang63307c32008-05-05 19:05:59 +000011571 // Update thisMBB to fall through to newMBB
11572 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011573
Mon P Wang63307c32008-05-05 19:05:59 +000011574 // newMBB jumps to newMBB and fall through to nextMBB
11575 newMBB->addSuccessor(nextMBB);
11576 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011577
Dale Johannesene4d209d2009-02-03 20:21:25 +000011578 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011579 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011580 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011581 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011582 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011583 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011584 int numArgs = mInstr->getNumOperands() - 1;
11585 for (int i=0; i < numArgs; ++i)
11586 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011587
Mon P Wang63307c32008-05-05 19:05:59 +000011588 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011589 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011590 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011591
Mon P Wangab3e7472008-05-05 22:56:23 +000011592 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011593 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011594 for (int i=0; i <= lastAddrIndx; ++i)
11595 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011596
Mon P Wang63307c32008-05-05 19:05:59 +000011597 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011598 assert((argOpers[valArgIndx]->isReg() ||
11599 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011600 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011601
11602 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011603 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011604 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011605 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011606 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011607 (*MIB).addOperand(*argOpers[valArgIndx]);
11608
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011609 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011610 MIB.addReg(t1);
11611
Dale Johannesene4d209d2009-02-03 20:21:25 +000011612 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011613 MIB.addReg(t1);
11614 MIB.addReg(t2);
11615
11616 // Generate movc
11617 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011618 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011619 MIB.addReg(t2);
11620 MIB.addReg(t1);
11621
11622 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011623 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011624 for (int i=0; i <= lastAddrIndx; ++i)
11625 (*MIB).addOperand(*argOpers[i]);
11626 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011627 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011628 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11629 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011630
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011631 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011632 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011633
Mon P Wang63307c32008-05-05 19:05:59 +000011634 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011635 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011636
Dan Gohman14152b42010-07-06 20:24:04 +000011637 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011638 return nextMBB;
11639}
11640
Eric Christopherf83a5de2009-08-27 18:08:16 +000011641// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011642// or XMM0_V32I8 in AVX all of this code can be replaced with that
11643// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011644MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011645X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011646 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011647 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011648 "Target must have SSE4.2 or AVX features enabled");
11649
Eric Christopherb120ab42009-08-18 22:50:32 +000011650 DebugLoc dl = MI->getDebugLoc();
11651 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011652 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011653 if (!Subtarget->hasAVX()) {
11654 if (memArg)
11655 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11656 else
11657 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11658 } else {
11659 if (memArg)
11660 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11661 else
11662 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11663 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011664
Eric Christopher41c902f2010-11-30 08:20:21 +000011665 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011666 for (unsigned i = 0; i < numArgs; ++i) {
11667 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011668 if (!(Op.isReg() && Op.isImplicit()))
11669 MIB.addOperand(Op);
11670 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011671 BuildMI(*BB, MI, dl,
11672 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11673 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011674 .addReg(X86::XMM0);
11675
Dan Gohman14152b42010-07-06 20:24:04 +000011676 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011677 return BB;
11678}
11679
11680MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011681X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011682 DebugLoc dl = MI->getDebugLoc();
11683 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011684
Eric Christopher228232b2010-11-30 07:20:12 +000011685 // Address into RAX/EAX, other two args into ECX, EDX.
11686 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11687 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11688 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11689 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011690 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011691
Eric Christopher228232b2010-11-30 07:20:12 +000011692 unsigned ValOps = X86::AddrNumOperands;
11693 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11694 .addReg(MI->getOperand(ValOps).getReg());
11695 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11696 .addReg(MI->getOperand(ValOps+1).getReg());
11697
11698 // The instruction doesn't actually take any operands though.
11699 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011700
Eric Christopher228232b2010-11-30 07:20:12 +000011701 MI->eraseFromParent(); // The pseudo is gone now.
11702 return BB;
11703}
11704
11705MachineBasicBlock *
11706X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011707 DebugLoc dl = MI->getDebugLoc();
11708 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011709
Eric Christopher228232b2010-11-30 07:20:12 +000011710 // First arg in ECX, the second in EAX.
11711 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11712 .addReg(MI->getOperand(0).getReg());
11713 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11714 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011715
Eric Christopher228232b2010-11-30 07:20:12 +000011716 // The instruction doesn't actually take any operands though.
11717 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011718
Eric Christopher228232b2010-11-30 07:20:12 +000011719 MI->eraseFromParent(); // The pseudo is gone now.
11720 return BB;
11721}
11722
11723MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011724X86TargetLowering::EmitVAARG64WithCustomInserter(
11725 MachineInstr *MI,
11726 MachineBasicBlock *MBB) const {
11727 // Emit va_arg instruction on X86-64.
11728
11729 // Operands to this pseudo-instruction:
11730 // 0 ) Output : destination address (reg)
11731 // 1-5) Input : va_list address (addr, i64mem)
11732 // 6 ) ArgSize : Size (in bytes) of vararg type
11733 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11734 // 8 ) Align : Alignment of type
11735 // 9 ) EFLAGS (implicit-def)
11736
11737 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11738 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11739
11740 unsigned DestReg = MI->getOperand(0).getReg();
11741 MachineOperand &Base = MI->getOperand(1);
11742 MachineOperand &Scale = MI->getOperand(2);
11743 MachineOperand &Index = MI->getOperand(3);
11744 MachineOperand &Disp = MI->getOperand(4);
11745 MachineOperand &Segment = MI->getOperand(5);
11746 unsigned ArgSize = MI->getOperand(6).getImm();
11747 unsigned ArgMode = MI->getOperand(7).getImm();
11748 unsigned Align = MI->getOperand(8).getImm();
11749
11750 // Memory Reference
11751 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11752 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11753 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11754
11755 // Machine Information
11756 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11757 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11758 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11759 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11760 DebugLoc DL = MI->getDebugLoc();
11761
11762 // struct va_list {
11763 // i32 gp_offset
11764 // i32 fp_offset
11765 // i64 overflow_area (address)
11766 // i64 reg_save_area (address)
11767 // }
11768 // sizeof(va_list) = 24
11769 // alignment(va_list) = 8
11770
11771 unsigned TotalNumIntRegs = 6;
11772 unsigned TotalNumXMMRegs = 8;
11773 bool UseGPOffset = (ArgMode == 1);
11774 bool UseFPOffset = (ArgMode == 2);
11775 unsigned MaxOffset = TotalNumIntRegs * 8 +
11776 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11777
11778 /* Align ArgSize to a multiple of 8 */
11779 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11780 bool NeedsAlign = (Align > 8);
11781
11782 MachineBasicBlock *thisMBB = MBB;
11783 MachineBasicBlock *overflowMBB;
11784 MachineBasicBlock *offsetMBB;
11785 MachineBasicBlock *endMBB;
11786
11787 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11788 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11789 unsigned OffsetReg = 0;
11790
11791 if (!UseGPOffset && !UseFPOffset) {
11792 // If we only pull from the overflow region, we don't create a branch.
11793 // We don't need to alter control flow.
11794 OffsetDestReg = 0; // unused
11795 OverflowDestReg = DestReg;
11796
11797 offsetMBB = NULL;
11798 overflowMBB = thisMBB;
11799 endMBB = thisMBB;
11800 } else {
11801 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11802 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11803 // If not, pull from overflow_area. (branch to overflowMBB)
11804 //
11805 // thisMBB
11806 // | .
11807 // | .
11808 // offsetMBB overflowMBB
11809 // | .
11810 // | .
11811 // endMBB
11812
11813 // Registers for the PHI in endMBB
11814 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11815 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11816
11817 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11818 MachineFunction *MF = MBB->getParent();
11819 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11820 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11821 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11822
11823 MachineFunction::iterator MBBIter = MBB;
11824 ++MBBIter;
11825
11826 // Insert the new basic blocks
11827 MF->insert(MBBIter, offsetMBB);
11828 MF->insert(MBBIter, overflowMBB);
11829 MF->insert(MBBIter, endMBB);
11830
11831 // Transfer the remainder of MBB and its successor edges to endMBB.
11832 endMBB->splice(endMBB->begin(), thisMBB,
11833 llvm::next(MachineBasicBlock::iterator(MI)),
11834 thisMBB->end());
11835 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11836
11837 // Make offsetMBB and overflowMBB successors of thisMBB
11838 thisMBB->addSuccessor(offsetMBB);
11839 thisMBB->addSuccessor(overflowMBB);
11840
11841 // endMBB is a successor of both offsetMBB and overflowMBB
11842 offsetMBB->addSuccessor(endMBB);
11843 overflowMBB->addSuccessor(endMBB);
11844
11845 // Load the offset value into a register
11846 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11847 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11848 .addOperand(Base)
11849 .addOperand(Scale)
11850 .addOperand(Index)
11851 .addDisp(Disp, UseFPOffset ? 4 : 0)
11852 .addOperand(Segment)
11853 .setMemRefs(MMOBegin, MMOEnd);
11854
11855 // Check if there is enough room left to pull this argument.
11856 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11857 .addReg(OffsetReg)
11858 .addImm(MaxOffset + 8 - ArgSizeA8);
11859
11860 // Branch to "overflowMBB" if offset >= max
11861 // Fall through to "offsetMBB" otherwise
11862 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11863 .addMBB(overflowMBB);
11864 }
11865
11866 // In offsetMBB, emit code to use the reg_save_area.
11867 if (offsetMBB) {
11868 assert(OffsetReg != 0);
11869
11870 // Read the reg_save_area address.
11871 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11872 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11873 .addOperand(Base)
11874 .addOperand(Scale)
11875 .addOperand(Index)
11876 .addDisp(Disp, 16)
11877 .addOperand(Segment)
11878 .setMemRefs(MMOBegin, MMOEnd);
11879
11880 // Zero-extend the offset
11881 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11882 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11883 .addImm(0)
11884 .addReg(OffsetReg)
11885 .addImm(X86::sub_32bit);
11886
11887 // Add the offset to the reg_save_area to get the final address.
11888 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11889 .addReg(OffsetReg64)
11890 .addReg(RegSaveReg);
11891
11892 // Compute the offset for the next argument
11893 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11894 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11895 .addReg(OffsetReg)
11896 .addImm(UseFPOffset ? 16 : 8);
11897
11898 // Store it back into the va_list.
11899 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11900 .addOperand(Base)
11901 .addOperand(Scale)
11902 .addOperand(Index)
11903 .addDisp(Disp, UseFPOffset ? 4 : 0)
11904 .addOperand(Segment)
11905 .addReg(NextOffsetReg)
11906 .setMemRefs(MMOBegin, MMOEnd);
11907
11908 // Jump to endMBB
11909 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11910 .addMBB(endMBB);
11911 }
11912
11913 //
11914 // Emit code to use overflow area
11915 //
11916
11917 // Load the overflow_area address into a register.
11918 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11919 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11920 .addOperand(Base)
11921 .addOperand(Scale)
11922 .addOperand(Index)
11923 .addDisp(Disp, 8)
11924 .addOperand(Segment)
11925 .setMemRefs(MMOBegin, MMOEnd);
11926
11927 // If we need to align it, do so. Otherwise, just copy the address
11928 // to OverflowDestReg.
11929 if (NeedsAlign) {
11930 // Align the overflow address
11931 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11932 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11933
11934 // aligned_addr = (addr + (align-1)) & ~(align-1)
11935 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11936 .addReg(OverflowAddrReg)
11937 .addImm(Align-1);
11938
11939 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11940 .addReg(TmpReg)
11941 .addImm(~(uint64_t)(Align-1));
11942 } else {
11943 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11944 .addReg(OverflowAddrReg);
11945 }
11946
11947 // Compute the next overflow address after this argument.
11948 // (the overflow address should be kept 8-byte aligned)
11949 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11950 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11951 .addReg(OverflowDestReg)
11952 .addImm(ArgSizeA8);
11953
11954 // Store the new overflow address.
11955 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11956 .addOperand(Base)
11957 .addOperand(Scale)
11958 .addOperand(Index)
11959 .addDisp(Disp, 8)
11960 .addOperand(Segment)
11961 .addReg(NextAddrReg)
11962 .setMemRefs(MMOBegin, MMOEnd);
11963
11964 // If we branched, emit the PHI to the front of endMBB.
11965 if (offsetMBB) {
11966 BuildMI(*endMBB, endMBB->begin(), DL,
11967 TII->get(X86::PHI), DestReg)
11968 .addReg(OffsetDestReg).addMBB(offsetMBB)
11969 .addReg(OverflowDestReg).addMBB(overflowMBB);
11970 }
11971
11972 // Erase the pseudo instruction
11973 MI->eraseFromParent();
11974
11975 return endMBB;
11976}
11977
11978MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011979X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11980 MachineInstr *MI,
11981 MachineBasicBlock *MBB) const {
11982 // Emit code to save XMM registers to the stack. The ABI says that the
11983 // number of registers to save is given in %al, so it's theoretically
11984 // possible to do an indirect jump trick to avoid saving all of them,
11985 // however this code takes a simpler approach and just executes all
11986 // of the stores if %al is non-zero. It's less code, and it's probably
11987 // easier on the hardware branch predictor, and stores aren't all that
11988 // expensive anyway.
11989
11990 // Create the new basic blocks. One block contains all the XMM stores,
11991 // and one block is the final destination regardless of whether any
11992 // stores were performed.
11993 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11994 MachineFunction *F = MBB->getParent();
11995 MachineFunction::iterator MBBIter = MBB;
11996 ++MBBIter;
11997 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11998 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11999 F->insert(MBBIter, XMMSaveMBB);
12000 F->insert(MBBIter, EndMBB);
12001
Dan Gohman14152b42010-07-06 20:24:04 +000012002 // Transfer the remainder of MBB and its successor edges to EndMBB.
12003 EndMBB->splice(EndMBB->begin(), MBB,
12004 llvm::next(MachineBasicBlock::iterator(MI)),
12005 MBB->end());
12006 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12007
Dan Gohmand6708ea2009-08-15 01:38:56 +000012008 // The original block will now fall through to the XMM save block.
12009 MBB->addSuccessor(XMMSaveMBB);
12010 // The XMMSaveMBB will fall through to the end block.
12011 XMMSaveMBB->addSuccessor(EndMBB);
12012
12013 // Now add the instructions.
12014 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12015 DebugLoc DL = MI->getDebugLoc();
12016
12017 unsigned CountReg = MI->getOperand(0).getReg();
12018 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12019 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12020
12021 if (!Subtarget->isTargetWin64()) {
12022 // If %al is 0, branch around the XMM save block.
12023 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012024 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012025 MBB->addSuccessor(EndMBB);
12026 }
12027
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012028 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012029 // In the XMM save block, save all the XMM argument registers.
12030 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12031 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012032 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012033 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012034 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012035 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012036 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012037 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012038 .addFrameIndex(RegSaveFrameIndex)
12039 .addImm(/*Scale=*/1)
12040 .addReg(/*IndexReg=*/0)
12041 .addImm(/*Disp=*/Offset)
12042 .addReg(/*Segment=*/0)
12043 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012044 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012045 }
12046
Dan Gohman14152b42010-07-06 20:24:04 +000012047 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012048
12049 return EndMBB;
12050}
Mon P Wang63307c32008-05-05 19:05:59 +000012051
Lang Hames6e3f7e42012-02-03 01:13:49 +000012052// The EFLAGS operand of SelectItr might be missing a kill marker
12053// because there were multiple uses of EFLAGS, and ISel didn't know
12054// which to mark. Figure out whether SelectItr should have had a
12055// kill marker, and set it if it should. Returns the correct kill
12056// marker value.
12057static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12058 MachineBasicBlock* BB,
12059 const TargetRegisterInfo* TRI) {
12060 // Scan forward through BB for a use/def of EFLAGS.
12061 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12062 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012063 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012064 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012065 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012066 if (mi.definesRegister(X86::EFLAGS))
12067 break; // Should have kill-flag - update below.
12068 }
12069
12070 // If we hit the end of the block, check whether EFLAGS is live into a
12071 // successor.
12072 if (miI == BB->end()) {
12073 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12074 sEnd = BB->succ_end();
12075 sItr != sEnd; ++sItr) {
12076 MachineBasicBlock* succ = *sItr;
12077 if (succ->isLiveIn(X86::EFLAGS))
12078 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012079 }
12080 }
12081
Lang Hames6e3f7e42012-02-03 01:13:49 +000012082 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12083 // out. SelectMI should have a kill flag on EFLAGS.
12084 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012085 return true;
12086}
12087
Evan Cheng60c07e12006-07-05 22:17:51 +000012088MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012089X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012090 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012091 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12092 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012093
Chris Lattner52600972009-09-02 05:57:00 +000012094 // To "insert" a SELECT_CC instruction, we actually have to insert the
12095 // diamond control-flow pattern. The incoming instruction knows the
12096 // destination vreg to set, the condition code register to branch on, the
12097 // true/false values to select between, and a branch opcode to use.
12098 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12099 MachineFunction::iterator It = BB;
12100 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012101
Chris Lattner52600972009-09-02 05:57:00 +000012102 // thisMBB:
12103 // ...
12104 // TrueVal = ...
12105 // cmpTY ccX, r1, r2
12106 // bCC copy1MBB
12107 // fallthrough --> copy0MBB
12108 MachineBasicBlock *thisMBB = BB;
12109 MachineFunction *F = BB->getParent();
12110 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12111 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012112 F->insert(It, copy0MBB);
12113 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012114
Bill Wendling730c07e2010-06-25 20:48:10 +000012115 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12116 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012117 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12118 if (!MI->killsRegister(X86::EFLAGS) &&
12119 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12120 copy0MBB->addLiveIn(X86::EFLAGS);
12121 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012122 }
12123
Dan Gohman14152b42010-07-06 20:24:04 +000012124 // Transfer the remainder of BB and its successor edges to sinkMBB.
12125 sinkMBB->splice(sinkMBB->begin(), BB,
12126 llvm::next(MachineBasicBlock::iterator(MI)),
12127 BB->end());
12128 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12129
12130 // Add the true and fallthrough blocks as its successors.
12131 BB->addSuccessor(copy0MBB);
12132 BB->addSuccessor(sinkMBB);
12133
12134 // Create the conditional branch instruction.
12135 unsigned Opc =
12136 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12137 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12138
Chris Lattner52600972009-09-02 05:57:00 +000012139 // copy0MBB:
12140 // %FalseValue = ...
12141 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012142 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012143
Chris Lattner52600972009-09-02 05:57:00 +000012144 // sinkMBB:
12145 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12146 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012147 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12148 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012149 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12150 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12151
Dan Gohman14152b42010-07-06 20:24:04 +000012152 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012153 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012154}
12155
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012156MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012157X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12158 bool Is64Bit) const {
12159 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12160 DebugLoc DL = MI->getDebugLoc();
12161 MachineFunction *MF = BB->getParent();
12162 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12163
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012164 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012165
12166 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12167 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12168
12169 // BB:
12170 // ... [Till the alloca]
12171 // If stacklet is not large enough, jump to mallocMBB
12172 //
12173 // bumpMBB:
12174 // Allocate by subtracting from RSP
12175 // Jump to continueMBB
12176 //
12177 // mallocMBB:
12178 // Allocate by call to runtime
12179 //
12180 // continueMBB:
12181 // ...
12182 // [rest of original BB]
12183 //
12184
12185 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12186 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12187 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12188
12189 MachineRegisterInfo &MRI = MF->getRegInfo();
12190 const TargetRegisterClass *AddrRegClass =
12191 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12192
12193 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12194 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12195 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012196 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012197 sizeVReg = MI->getOperand(1).getReg(),
12198 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12199
12200 MachineFunction::iterator MBBIter = BB;
12201 ++MBBIter;
12202
12203 MF->insert(MBBIter, bumpMBB);
12204 MF->insert(MBBIter, mallocMBB);
12205 MF->insert(MBBIter, continueMBB);
12206
12207 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12208 (MachineBasicBlock::iterator(MI)), BB->end());
12209 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12210
12211 // Add code to the main basic block to check if the stack limit has been hit,
12212 // and if so, jump to mallocMBB otherwise to bumpMBB.
12213 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012214 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012215 .addReg(tmpSPVReg).addReg(sizeVReg);
12216 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012217 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012218 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012219 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12220
12221 // bumpMBB simply decreases the stack pointer, since we know the current
12222 // stacklet has enough space.
12223 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012224 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012225 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012226 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012227 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12228
12229 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012230 const uint32_t *RegMask =
12231 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012232 if (Is64Bit) {
12233 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12234 .addReg(sizeVReg);
12235 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012236 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12237 .addRegMask(RegMask)
12238 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012239 } else {
12240 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12241 .addImm(12);
12242 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12243 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012244 .addExternalSymbol("__morestack_allocate_stack_space")
12245 .addRegMask(RegMask)
12246 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012247 }
12248
12249 if (!Is64Bit)
12250 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12251 .addImm(16);
12252
12253 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12254 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12255 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12256
12257 // Set up the CFG correctly.
12258 BB->addSuccessor(bumpMBB);
12259 BB->addSuccessor(mallocMBB);
12260 mallocMBB->addSuccessor(continueMBB);
12261 bumpMBB->addSuccessor(continueMBB);
12262
12263 // Take care of the PHI nodes.
12264 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12265 MI->getOperand(0).getReg())
12266 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12267 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12268
12269 // Delete the original pseudo instruction.
12270 MI->eraseFromParent();
12271
12272 // And we're done.
12273 return continueMBB;
12274}
12275
12276MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012277X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012278 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012279 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12280 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012281
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012282 assert(!Subtarget->isTargetEnvMacho());
12283
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012284 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12285 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012286
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012287 if (Subtarget->isTargetWin64()) {
12288 if (Subtarget->isTargetCygMing()) {
12289 // ___chkstk(Mingw64):
12290 // Clobbers R10, R11, RAX and EFLAGS.
12291 // Updates RSP.
12292 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12293 .addExternalSymbol("___chkstk")
12294 .addReg(X86::RAX, RegState::Implicit)
12295 .addReg(X86::RSP, RegState::Implicit)
12296 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12297 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12298 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12299 } else {
12300 // __chkstk(MSVCRT): does not update stack pointer.
12301 // Clobbers R10, R11 and EFLAGS.
12302 // FIXME: RAX(allocated size) might be reused and not killed.
12303 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12304 .addExternalSymbol("__chkstk")
12305 .addReg(X86::RAX, RegState::Implicit)
12306 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12307 // RAX has the offset to subtracted from RSP.
12308 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12309 .addReg(X86::RSP)
12310 .addReg(X86::RAX);
12311 }
12312 } else {
12313 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012314 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12315
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012316 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12317 .addExternalSymbol(StackProbeSymbol)
12318 .addReg(X86::EAX, RegState::Implicit)
12319 .addReg(X86::ESP, RegState::Implicit)
12320 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12321 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12322 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12323 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012324
Dan Gohman14152b42010-07-06 20:24:04 +000012325 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012326 return BB;
12327}
Chris Lattner52600972009-09-02 05:57:00 +000012328
12329MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012330X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12331 MachineBasicBlock *BB) const {
12332 // This is pretty easy. We're taking the value that we received from
12333 // our load from the relocation, sticking it in either RDI (x86-64)
12334 // or EAX and doing an indirect call. The return value will then
12335 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012336 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012337 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012338 DebugLoc DL = MI->getDebugLoc();
12339 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012340
12341 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012342 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012343
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012344 // Get a register mask for the lowered call.
12345 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12346 // proper register mask.
12347 const uint32_t *RegMask =
12348 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012349 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012350 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12351 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012352 .addReg(X86::RIP)
12353 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012354 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012355 MI->getOperand(3).getTargetFlags())
12356 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012357 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012358 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012359 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012360 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012361 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12362 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012363 .addReg(0)
12364 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012365 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012366 MI->getOperand(3).getTargetFlags())
12367 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012368 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012369 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012370 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012371 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012372 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12373 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012374 .addReg(TII->getGlobalBaseReg(F))
12375 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012376 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012377 MI->getOperand(3).getTargetFlags())
12378 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012379 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012380 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012381 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012382 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012383
Dan Gohman14152b42010-07-06 20:24:04 +000012384 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012385 return BB;
12386}
12387
12388MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012389X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012390 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012391 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012392 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012393 case X86::TAILJMPd64:
12394 case X86::TAILJMPr64:
12395 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012396 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012397 case X86::TCRETURNdi64:
12398 case X86::TCRETURNri64:
12399 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012400 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012401 case X86::WIN_ALLOCA:
12402 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012403 case X86::SEG_ALLOCA_32:
12404 return EmitLoweredSegAlloca(MI, BB, false);
12405 case X86::SEG_ALLOCA_64:
12406 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012407 case X86::TLSCall_32:
12408 case X86::TLSCall_64:
12409 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012410 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012411 case X86::CMOV_FR32:
12412 case X86::CMOV_FR64:
12413 case X86::CMOV_V4F32:
12414 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012415 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012416 case X86::CMOV_V8F32:
12417 case X86::CMOV_V4F64:
12418 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012419 case X86::CMOV_GR16:
12420 case X86::CMOV_GR32:
12421 case X86::CMOV_RFP32:
12422 case X86::CMOV_RFP64:
12423 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012424 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012425
Dale Johannesen849f2142007-07-03 00:53:03 +000012426 case X86::FP32_TO_INT16_IN_MEM:
12427 case X86::FP32_TO_INT32_IN_MEM:
12428 case X86::FP32_TO_INT64_IN_MEM:
12429 case X86::FP64_TO_INT16_IN_MEM:
12430 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012431 case X86::FP64_TO_INT64_IN_MEM:
12432 case X86::FP80_TO_INT16_IN_MEM:
12433 case X86::FP80_TO_INT32_IN_MEM:
12434 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012435 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12436 DebugLoc DL = MI->getDebugLoc();
12437
Evan Cheng60c07e12006-07-05 22:17:51 +000012438 // Change the floating point control register to use "round towards zero"
12439 // mode when truncating to an integer value.
12440 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012441 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012442 addFrameReference(BuildMI(*BB, MI, DL,
12443 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012444
12445 // Load the old value of the high byte of the control word...
12446 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012447 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012448 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012449 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012450
12451 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012452 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012453 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012454
12455 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012456 addFrameReference(BuildMI(*BB, MI, DL,
12457 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012458
12459 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012460 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012461 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012462
12463 // Get the X86 opcode to use.
12464 unsigned Opc;
12465 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012466 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012467 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12468 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12469 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12470 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12471 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12472 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012473 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12474 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12475 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012476 }
12477
12478 X86AddressMode AM;
12479 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012480 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012481 AM.BaseType = X86AddressMode::RegBase;
12482 AM.Base.Reg = Op.getReg();
12483 } else {
12484 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012485 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012486 }
12487 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012488 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012489 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012490 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012491 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012492 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012493 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012494 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012495 AM.GV = Op.getGlobal();
12496 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012497 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012498 }
Dan Gohman14152b42010-07-06 20:24:04 +000012499 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012500 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012501
12502 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012503 addFrameReference(BuildMI(*BB, MI, DL,
12504 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012505
Dan Gohman14152b42010-07-06 20:24:04 +000012506 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012507 return BB;
12508 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012509 // String/text processing lowering.
12510 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012511 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012512 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12513 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012514 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012515 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12516 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012517 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012518 return EmitPCMP(MI, BB, 5, false /* in mem */);
12519 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012520 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012521 return EmitPCMP(MI, BB, 5, true /* in mem */);
12522
Eric Christopher228232b2010-11-30 07:20:12 +000012523 // Thread synchronization.
12524 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012525 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012526 case X86::MWAIT:
12527 return EmitMwait(MI, BB);
12528
Eric Christopherb120ab42009-08-18 22:50:32 +000012529 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012530 case X86::ATOMAND32:
12531 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012532 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012533 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012534 X86::NOT32r, X86::EAX,
12535 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012536 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012537 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12538 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012539 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012540 X86::NOT32r, X86::EAX,
12541 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012542 case X86::ATOMXOR32:
12543 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012544 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012545 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012546 X86::NOT32r, X86::EAX,
12547 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012548 case X86::ATOMNAND32:
12549 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012550 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012551 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012552 X86::NOT32r, X86::EAX,
12553 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012554 case X86::ATOMMIN32:
12555 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12556 case X86::ATOMMAX32:
12557 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12558 case X86::ATOMUMIN32:
12559 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12560 case X86::ATOMUMAX32:
12561 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012562
12563 case X86::ATOMAND16:
12564 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12565 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012566 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012567 X86::NOT16r, X86::AX,
12568 X86::GR16RegisterClass);
12569 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012570 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012571 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012572 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012573 X86::NOT16r, X86::AX,
12574 X86::GR16RegisterClass);
12575 case X86::ATOMXOR16:
12576 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12577 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012578 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012579 X86::NOT16r, X86::AX,
12580 X86::GR16RegisterClass);
12581 case X86::ATOMNAND16:
12582 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12583 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012584 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012585 X86::NOT16r, X86::AX,
12586 X86::GR16RegisterClass, true);
12587 case X86::ATOMMIN16:
12588 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12589 case X86::ATOMMAX16:
12590 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12591 case X86::ATOMUMIN16:
12592 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12593 case X86::ATOMUMAX16:
12594 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12595
12596 case X86::ATOMAND8:
12597 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12598 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012599 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012600 X86::NOT8r, X86::AL,
12601 X86::GR8RegisterClass);
12602 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012603 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012604 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012605 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012606 X86::NOT8r, X86::AL,
12607 X86::GR8RegisterClass);
12608 case X86::ATOMXOR8:
12609 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12610 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012611 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012612 X86::NOT8r, X86::AL,
12613 X86::GR8RegisterClass);
12614 case X86::ATOMNAND8:
12615 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12616 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012617 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012618 X86::NOT8r, X86::AL,
12619 X86::GR8RegisterClass, true);
12620 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012621 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012622 case X86::ATOMAND64:
12623 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012624 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012625 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012626 X86::NOT64r, X86::RAX,
12627 X86::GR64RegisterClass);
12628 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012629 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12630 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012631 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012632 X86::NOT64r, X86::RAX,
12633 X86::GR64RegisterClass);
12634 case X86::ATOMXOR64:
12635 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012636 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012637 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012638 X86::NOT64r, X86::RAX,
12639 X86::GR64RegisterClass);
12640 case X86::ATOMNAND64:
12641 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12642 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012643 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012644 X86::NOT64r, X86::RAX,
12645 X86::GR64RegisterClass, true);
12646 case X86::ATOMMIN64:
12647 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12648 case X86::ATOMMAX64:
12649 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12650 case X86::ATOMUMIN64:
12651 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12652 case X86::ATOMUMAX64:
12653 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012654
12655 // This group does 64-bit operations on a 32-bit host.
12656 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012657 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012658 X86::AND32rr, X86::AND32rr,
12659 X86::AND32ri, X86::AND32ri,
12660 false);
12661 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012662 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012663 X86::OR32rr, X86::OR32rr,
12664 X86::OR32ri, X86::OR32ri,
12665 false);
12666 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012667 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012668 X86::XOR32rr, X86::XOR32rr,
12669 X86::XOR32ri, X86::XOR32ri,
12670 false);
12671 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012672 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012673 X86::AND32rr, X86::AND32rr,
12674 X86::AND32ri, X86::AND32ri,
12675 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012676 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012677 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012678 X86::ADD32rr, X86::ADC32rr,
12679 X86::ADD32ri, X86::ADC32ri,
12680 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012681 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012682 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012683 X86::SUB32rr, X86::SBB32rr,
12684 X86::SUB32ri, X86::SBB32ri,
12685 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012686 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012687 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012688 X86::MOV32rr, X86::MOV32rr,
12689 X86::MOV32ri, X86::MOV32ri,
12690 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012691 case X86::VASTART_SAVE_XMM_REGS:
12692 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012693
12694 case X86::VAARG_64:
12695 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012696 }
12697}
12698
12699//===----------------------------------------------------------------------===//
12700// X86 Optimization Hooks
12701//===----------------------------------------------------------------------===//
12702
Dan Gohman475871a2008-07-27 21:46:04 +000012703void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012704 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012705 APInt &KnownZero,
12706 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012707 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012708 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012709 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012710 assert((Opc >= ISD::BUILTIN_OP_END ||
12711 Opc == ISD::INTRINSIC_WO_CHAIN ||
12712 Opc == ISD::INTRINSIC_W_CHAIN ||
12713 Opc == ISD::INTRINSIC_VOID) &&
12714 "Should use MaskedValueIsZero if you don't know whether Op"
12715 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012716
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012717 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012718 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012719 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012720 case X86ISD::ADD:
12721 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012722 case X86ISD::ADC:
12723 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012724 case X86ISD::SMUL:
12725 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012726 case X86ISD::INC:
12727 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012728 case X86ISD::OR:
12729 case X86ISD::XOR:
12730 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012731 // These nodes' second result is a boolean.
12732 if (Op.getResNo() == 0)
12733 break;
12734 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012735 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012736 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12737 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012738 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012739 case ISD::INTRINSIC_WO_CHAIN: {
12740 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12741 unsigned NumLoBits = 0;
12742 switch (IntId) {
12743 default: break;
12744 case Intrinsic::x86_sse_movmsk_ps:
12745 case Intrinsic::x86_avx_movmsk_ps_256:
12746 case Intrinsic::x86_sse2_movmsk_pd:
12747 case Intrinsic::x86_avx_movmsk_pd_256:
12748 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012749 case Intrinsic::x86_sse2_pmovmskb_128:
12750 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012751 // High bits of movmskp{s|d}, pmovmskb are known zero.
12752 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012753 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012754 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12755 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12756 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12757 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12758 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12759 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012760 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012761 }
12762 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12763 Mask.getBitWidth() - NumLoBits);
12764 break;
12765 }
12766 }
12767 break;
12768 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012769 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012770}
Chris Lattner259e97c2006-01-31 19:43:35 +000012771
Owen Andersonbc146b02010-09-21 20:42:50 +000012772unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12773 unsigned Depth) const {
12774 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12775 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12776 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012777
Owen Andersonbc146b02010-09-21 20:42:50 +000012778 // Fallback case.
12779 return 1;
12780}
12781
Evan Cheng206ee9d2006-07-07 08:33:52 +000012782/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012783/// node is a GlobalAddress + offset.
12784bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012785 const GlobalValue* &GA,
12786 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012787 if (N->getOpcode() == X86ISD::Wrapper) {
12788 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012789 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012790 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012791 return true;
12792 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012793 }
Evan Chengad4196b2008-05-12 19:56:52 +000012794 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012795}
12796
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012797/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12798/// same as extracting the high 128-bit part of 256-bit vector and then
12799/// inserting the result into the low part of a new 256-bit vector
12800static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12801 EVT VT = SVOp->getValueType(0);
12802 int NumElems = VT.getVectorNumElements();
12803
12804 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12805 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12806 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12807 SVOp->getMaskElt(j) >= 0)
12808 return false;
12809
12810 return true;
12811}
12812
12813/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12814/// same as extracting the low 128-bit part of 256-bit vector and then
12815/// inserting the result into the high part of a new 256-bit vector
12816static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12817 EVT VT = SVOp->getValueType(0);
12818 int NumElems = VT.getVectorNumElements();
12819
12820 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12821 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12822 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12823 SVOp->getMaskElt(j) >= 0)
12824 return false;
12825
12826 return true;
12827}
12828
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012829/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12830static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012831 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012832 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012833 DebugLoc dl = N->getDebugLoc();
12834 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12835 SDValue V1 = SVOp->getOperand(0);
12836 SDValue V2 = SVOp->getOperand(1);
12837 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012838 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012839
12840 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12841 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12842 //
12843 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012844 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012845 // V UNDEF BUILD_VECTOR UNDEF
12846 // \ / \ /
12847 // CONCAT_VECTOR CONCAT_VECTOR
12848 // \ /
12849 // \ /
12850 // RESULT: V + zero extended
12851 //
12852 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12853 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12854 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12855 return SDValue();
12856
12857 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12858 return SDValue();
12859
12860 // To match the shuffle mask, the first half of the mask should
12861 // be exactly the first vector, and all the rest a splat with the
12862 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012863 for (int i = 0; i < NumElems/2; ++i)
12864 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12865 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12866 return SDValue();
12867
Chad Rosier3d1161e2012-01-03 21:05:52 +000012868 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12869 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12870 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12871 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12872 SDValue ResNode =
12873 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12874 Ld->getMemoryVT(),
12875 Ld->getPointerInfo(),
12876 Ld->getAlignment(),
12877 false/*isVolatile*/, true/*ReadMem*/,
12878 false/*WriteMem*/);
12879 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12880 }
12881
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012882 // Emit a zeroed vector and insert the desired subvector on its
12883 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012884 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012885 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12886 DAG.getConstant(0, MVT::i32), DAG, dl);
12887 return DCI.CombineTo(N, InsV);
12888 }
12889
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012890 //===--------------------------------------------------------------------===//
12891 // Combine some shuffles into subvector extracts and inserts:
12892 //
12893
12894 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12895 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12896 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12897 DAG, dl);
12898 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12899 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12900 return DCI.CombineTo(N, InsV);
12901 }
12902
12903 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12904 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12905 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12906 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12907 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12908 return DCI.CombineTo(N, InsV);
12909 }
12910
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012911 return SDValue();
12912}
12913
12914/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012915static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012916 TargetLowering::DAGCombinerInfo &DCI,
12917 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012918 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012919 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012920
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012921 // Don't create instructions with illegal types after legalize types has run.
12922 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12923 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12924 return SDValue();
12925
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012926 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12927 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12928 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012929 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012930
12931 // Only handle 128 wide vector from here on.
12932 if (VT.getSizeInBits() != 128)
12933 return SDValue();
12934
12935 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12936 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12937 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012938 SmallVector<SDValue, 16> Elts;
12939 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012940 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012941
Nate Begemanfdea31a2010-03-24 20:49:50 +000012942 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012943}
Evan Chengd880b972008-05-09 21:53:03 +000012944
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012945
12946/// PerformTruncateCombine - Converts truncate operation to
12947/// a sequence of vector shuffle operations.
12948/// It is possible when we truncate 256-bit vector to 128-bit vector
12949
12950SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12951 DAGCombinerInfo &DCI) const {
12952 if (!DCI.isBeforeLegalizeOps())
12953 return SDValue();
12954
12955 if (!Subtarget->hasAVX()) return SDValue();
12956
12957 EVT VT = N->getValueType(0);
12958 SDValue Op = N->getOperand(0);
12959 EVT OpVT = Op.getValueType();
12960 DebugLoc dl = N->getDebugLoc();
12961
12962 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12963
12964 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12965 DAG.getIntPtrConstant(0));
12966
12967 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12968 DAG.getIntPtrConstant(2));
12969
12970 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12971 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12972
12973 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012974 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012975
12976 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012977 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012978 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012979 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012980
12981 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012982 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012983
Elena Demikhovsky73252572012-02-01 10:33:05 +000012984 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012985 }
12986 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12987
12988 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12989 DAG.getIntPtrConstant(0));
12990
12991 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12992 DAG.getIntPtrConstant(4));
12993
12994 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12995 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12996
12997 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012998 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
12999 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013000
13001 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
13002 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013003 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013004 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
13005 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013006 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013007
13008 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13009 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13010
13011 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000013012 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013013
Elena Demikhovsky73252572012-02-01 10:33:05 +000013014 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013015 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013016 }
13017
13018 return SDValue();
13019}
13020
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013021/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13022/// generation and convert it from being a bunch of shuffles and extracts
13023/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013024static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
13025 const TargetLowering &TLI) {
13026 SDValue InputVector = N->getOperand(0);
13027
13028 // Only operate on vectors of 4 elements, where the alternative shuffling
13029 // gets to be more expensive.
13030 if (InputVector.getValueType() != MVT::v4i32)
13031 return SDValue();
13032
13033 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13034 // single use which is a sign-extend or zero-extend, and all elements are
13035 // used.
13036 SmallVector<SDNode *, 4> Uses;
13037 unsigned ExtractedElements = 0;
13038 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13039 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13040 if (UI.getUse().getResNo() != InputVector.getResNo())
13041 return SDValue();
13042
13043 SDNode *Extract = *UI;
13044 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13045 return SDValue();
13046
13047 if (Extract->getValueType(0) != MVT::i32)
13048 return SDValue();
13049 if (!Extract->hasOneUse())
13050 return SDValue();
13051 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13052 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13053 return SDValue();
13054 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13055 return SDValue();
13056
13057 // Record which element was extracted.
13058 ExtractedElements |=
13059 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13060
13061 Uses.push_back(Extract);
13062 }
13063
13064 // If not all the elements were used, this may not be worthwhile.
13065 if (ExtractedElements != 15)
13066 return SDValue();
13067
13068 // Ok, we've now decided to do the transformation.
13069 DebugLoc dl = InputVector.getDebugLoc();
13070
13071 // Store the value to a temporary stack slot.
13072 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013073 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13074 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013075
13076 // Replace each use (extract) with a load of the appropriate element.
13077 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13078 UE = Uses.end(); UI != UE; ++UI) {
13079 SDNode *Extract = *UI;
13080
Nadav Rotem86694292011-05-17 08:31:57 +000013081 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013082 SDValue Idx = Extract->getOperand(1);
13083 unsigned EltSize =
13084 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13085 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13086 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13087
Nadav Rotem86694292011-05-17 08:31:57 +000013088 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013089 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013090
13091 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013092 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013093 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013094 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013095
13096 // Replace the exact with the load.
13097 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13098 }
13099
13100 // The replacement was made in place; don't return anything.
13101 return SDValue();
13102}
13103
Duncan Sands6bcd2192011-09-17 16:49:39 +000013104/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13105/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013106static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013107 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013108 const X86Subtarget *Subtarget) {
13109 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013110 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013111 // Get the LHS/RHS of the select.
13112 SDValue LHS = N->getOperand(1);
13113 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013114 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013115
Dan Gohman670e5392009-09-21 18:03:22 +000013116 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013117 // instructions match the semantics of the common C idiom x<y?x:y but not
13118 // x<=y?x:y, because of how they handle negative zero (which can be
13119 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013120 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13121 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013122 (Subtarget->hasSSE2() ||
13123 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013124 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013125
Chris Lattner47b4ce82009-03-11 05:48:52 +000013126 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013127 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013128 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13129 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013130 switch (CC) {
13131 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013132 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013133 // Converting this to a min would handle NaNs incorrectly, and swapping
13134 // the operands would cause it to handle comparisons between positive
13135 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013136 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013137 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013138 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13139 break;
13140 std::swap(LHS, RHS);
13141 }
Dan Gohman670e5392009-09-21 18:03:22 +000013142 Opcode = X86ISD::FMIN;
13143 break;
13144 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013145 // Converting this to a min would handle comparisons between positive
13146 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013147 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013148 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13149 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013150 Opcode = X86ISD::FMIN;
13151 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013152 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013153 // Converting this to a min would handle both negative zeros and NaNs
13154 // incorrectly, but we can swap the operands to fix both.
13155 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013156 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013157 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013158 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013159 Opcode = X86ISD::FMIN;
13160 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013161
Dan Gohman670e5392009-09-21 18:03:22 +000013162 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013163 // Converting this to a max would handle comparisons between positive
13164 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013165 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013166 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013167 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013168 Opcode = X86ISD::FMAX;
13169 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013170 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013171 // Converting this to a max would handle NaNs incorrectly, and swapping
13172 // the operands would cause it to handle comparisons between positive
13173 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013174 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013175 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013176 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13177 break;
13178 std::swap(LHS, RHS);
13179 }
Dan Gohman670e5392009-09-21 18:03:22 +000013180 Opcode = X86ISD::FMAX;
13181 break;
13182 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013183 // Converting this to a max would handle both negative zeros and NaNs
13184 // incorrectly, but we can swap the operands to fix both.
13185 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013186 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013187 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013188 case ISD::SETGE:
13189 Opcode = X86ISD::FMAX;
13190 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013191 }
Dan Gohman670e5392009-09-21 18:03:22 +000013192 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013193 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13194 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013195 switch (CC) {
13196 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013197 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013198 // Converting this to a min would handle comparisons between positive
13199 // and negative zero incorrectly, and swapping the operands would
13200 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013201 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013202 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013203 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013204 break;
13205 std::swap(LHS, RHS);
13206 }
Dan Gohman670e5392009-09-21 18:03:22 +000013207 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013208 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013209 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013210 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013211 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013212 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13213 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013214 Opcode = X86ISD::FMIN;
13215 break;
13216 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013217 // Converting this to a min would handle both negative zeros and NaNs
13218 // incorrectly, but we can swap the operands to fix both.
13219 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013220 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013221 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013222 case ISD::SETGE:
13223 Opcode = X86ISD::FMIN;
13224 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013225
Dan Gohman670e5392009-09-21 18:03:22 +000013226 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013227 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013228 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013229 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013230 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013231 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013232 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013233 // Converting this to a max would handle comparisons between positive
13234 // and negative zero incorrectly, and swapping the operands would
13235 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013236 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013237 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013238 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013239 break;
13240 std::swap(LHS, RHS);
13241 }
Dan Gohman670e5392009-09-21 18:03:22 +000013242 Opcode = X86ISD::FMAX;
13243 break;
13244 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013245 // Converting this to a max would handle both negative zeros and NaNs
13246 // incorrectly, but we can swap the operands to fix both.
13247 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013248 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013249 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013250 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013251 Opcode = X86ISD::FMAX;
13252 break;
13253 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013254 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013255
Chris Lattner47b4ce82009-03-11 05:48:52 +000013256 if (Opcode)
13257 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013258 }
Eric Christopherfd179292009-08-27 18:07:15 +000013259
Chris Lattnerd1980a52009-03-12 06:52:53 +000013260 // If this is a select between two integer constants, try to do some
13261 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013262 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13263 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013264 // Don't do this for crazy integer types.
13265 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13266 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013267 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013268 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013269
Chris Lattnercee56e72009-03-13 05:53:31 +000013270 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013271 // Efficiently invertible.
13272 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13273 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13274 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13275 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013276 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013277 }
Eric Christopherfd179292009-08-27 18:07:15 +000013278
Chris Lattnerd1980a52009-03-12 06:52:53 +000013279 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013280 if (FalseC->getAPIntValue() == 0 &&
13281 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013282 if (NeedsCondInvert) // Invert the condition if needed.
13283 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13284 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013285
Chris Lattnerd1980a52009-03-12 06:52:53 +000013286 // Zero extend the condition if needed.
13287 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013288
Chris Lattnercee56e72009-03-13 05:53:31 +000013289 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013290 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013291 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013292 }
Eric Christopherfd179292009-08-27 18:07:15 +000013293
Chris Lattner97a29a52009-03-13 05:22:11 +000013294 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013295 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013296 if (NeedsCondInvert) // Invert the condition if needed.
13297 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13298 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013299
Chris Lattner97a29a52009-03-13 05:22:11 +000013300 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013301 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13302 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013303 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013304 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013305 }
Eric Christopherfd179292009-08-27 18:07:15 +000013306
Chris Lattnercee56e72009-03-13 05:53:31 +000013307 // Optimize cases that will turn into an LEA instruction. This requires
13308 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013309 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013310 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013311 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013312
Chris Lattnercee56e72009-03-13 05:53:31 +000013313 bool isFastMultiplier = false;
13314 if (Diff < 10) {
13315 switch ((unsigned char)Diff) {
13316 default: break;
13317 case 1: // result = add base, cond
13318 case 2: // result = lea base( , cond*2)
13319 case 3: // result = lea base(cond, cond*2)
13320 case 4: // result = lea base( , cond*4)
13321 case 5: // result = lea base(cond, cond*4)
13322 case 8: // result = lea base( , cond*8)
13323 case 9: // result = lea base(cond, cond*8)
13324 isFastMultiplier = true;
13325 break;
13326 }
13327 }
Eric Christopherfd179292009-08-27 18:07:15 +000013328
Chris Lattnercee56e72009-03-13 05:53:31 +000013329 if (isFastMultiplier) {
13330 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13331 if (NeedsCondInvert) // Invert the condition if needed.
13332 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13333 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013334
Chris Lattnercee56e72009-03-13 05:53:31 +000013335 // Zero extend the condition if needed.
13336 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13337 Cond);
13338 // Scale the condition by the difference.
13339 if (Diff != 1)
13340 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13341 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013342
Chris Lattnercee56e72009-03-13 05:53:31 +000013343 // Add the base if non-zero.
13344 if (FalseC->getAPIntValue() != 0)
13345 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13346 SDValue(FalseC, 0));
13347 return Cond;
13348 }
Eric Christopherfd179292009-08-27 18:07:15 +000013349 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013350 }
13351 }
Eric Christopherfd179292009-08-27 18:07:15 +000013352
Evan Cheng56f582d2012-01-04 01:41:39 +000013353 // Canonicalize max and min:
13354 // (x > y) ? x : y -> (x >= y) ? x : y
13355 // (x < y) ? x : y -> (x <= y) ? x : y
13356 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13357 // the need for an extra compare
13358 // against zero. e.g.
13359 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13360 // subl %esi, %edi
13361 // testl %edi, %edi
13362 // movl $0, %eax
13363 // cmovgl %edi, %eax
13364 // =>
13365 // xorl %eax, %eax
13366 // subl %esi, $edi
13367 // cmovsl %eax, %edi
13368 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13369 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13370 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13371 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13372 switch (CC) {
13373 default: break;
13374 case ISD::SETLT:
13375 case ISD::SETGT: {
13376 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13377 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13378 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13379 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13380 }
13381 }
13382 }
13383
Nadav Rotemcc616562012-01-15 19:27:55 +000013384 // If we know that this node is legal then we know that it is going to be
13385 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13386 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13387 // to simplify previous instructions.
13388 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13389 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13390 !DCI.isBeforeLegalize() &&
13391 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13392 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13393 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13394 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13395
13396 APInt KnownZero, KnownOne;
13397 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13398 DCI.isBeforeLegalizeOps());
13399 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13400 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13401 DCI.CommitTargetLoweringOpt(TLO);
13402 }
13403
Dan Gohman475871a2008-07-27 21:46:04 +000013404 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013405}
13406
Chris Lattnerd1980a52009-03-12 06:52:53 +000013407/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13408static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13409 TargetLowering::DAGCombinerInfo &DCI) {
13410 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013411
Chris Lattnerd1980a52009-03-12 06:52:53 +000013412 // If the flag operand isn't dead, don't touch this CMOV.
13413 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13414 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013415
Evan Chengb5a55d92011-05-24 01:48:22 +000013416 SDValue FalseOp = N->getOperand(0);
13417 SDValue TrueOp = N->getOperand(1);
13418 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13419 SDValue Cond = N->getOperand(3);
13420 if (CC == X86::COND_E || CC == X86::COND_NE) {
13421 switch (Cond.getOpcode()) {
13422 default: break;
13423 case X86ISD::BSR:
13424 case X86ISD::BSF:
13425 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13426 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13427 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13428 }
13429 }
13430
Chris Lattnerd1980a52009-03-12 06:52:53 +000013431 // If this is a select between two integer constants, try to do some
13432 // optimizations. Note that the operands are ordered the opposite of SELECT
13433 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013434 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13435 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013436 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13437 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013438 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13439 CC = X86::GetOppositeBranchCondition(CC);
13440 std::swap(TrueC, FalseC);
13441 }
Eric Christopherfd179292009-08-27 18:07:15 +000013442
Chris Lattnerd1980a52009-03-12 06:52:53 +000013443 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013444 // This is efficient for any integer data type (including i8/i16) and
13445 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013446 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013447 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13448 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013449
Chris Lattnerd1980a52009-03-12 06:52:53 +000013450 // Zero extend the condition if needed.
13451 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013452
Chris Lattnerd1980a52009-03-12 06:52:53 +000013453 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13454 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013455 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013456 if (N->getNumValues() == 2) // Dead flag value?
13457 return DCI.CombineTo(N, Cond, SDValue());
13458 return Cond;
13459 }
Eric Christopherfd179292009-08-27 18:07:15 +000013460
Chris Lattnercee56e72009-03-13 05:53:31 +000013461 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13462 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013463 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013464 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13465 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013466
Chris Lattner97a29a52009-03-13 05:22:11 +000013467 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013468 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13469 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013470 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13471 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013472
Chris Lattner97a29a52009-03-13 05:22:11 +000013473 if (N->getNumValues() == 2) // Dead flag value?
13474 return DCI.CombineTo(N, Cond, SDValue());
13475 return Cond;
13476 }
Eric Christopherfd179292009-08-27 18:07:15 +000013477
Chris Lattnercee56e72009-03-13 05:53:31 +000013478 // Optimize cases that will turn into an LEA instruction. This requires
13479 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013480 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013481 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013482 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013483
Chris Lattnercee56e72009-03-13 05:53:31 +000013484 bool isFastMultiplier = false;
13485 if (Diff < 10) {
13486 switch ((unsigned char)Diff) {
13487 default: break;
13488 case 1: // result = add base, cond
13489 case 2: // result = lea base( , cond*2)
13490 case 3: // result = lea base(cond, cond*2)
13491 case 4: // result = lea base( , cond*4)
13492 case 5: // result = lea base(cond, cond*4)
13493 case 8: // result = lea base( , cond*8)
13494 case 9: // result = lea base(cond, cond*8)
13495 isFastMultiplier = true;
13496 break;
13497 }
13498 }
Eric Christopherfd179292009-08-27 18:07:15 +000013499
Chris Lattnercee56e72009-03-13 05:53:31 +000013500 if (isFastMultiplier) {
13501 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013502 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13503 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013504 // Zero extend the condition if needed.
13505 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13506 Cond);
13507 // Scale the condition by the difference.
13508 if (Diff != 1)
13509 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13510 DAG.getConstant(Diff, Cond.getValueType()));
13511
13512 // Add the base if non-zero.
13513 if (FalseC->getAPIntValue() != 0)
13514 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13515 SDValue(FalseC, 0));
13516 if (N->getNumValues() == 2) // Dead flag value?
13517 return DCI.CombineTo(N, Cond, SDValue());
13518 return Cond;
13519 }
Eric Christopherfd179292009-08-27 18:07:15 +000013520 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013521 }
13522 }
13523 return SDValue();
13524}
13525
13526
Evan Cheng0b0cd912009-03-28 05:57:29 +000013527/// PerformMulCombine - Optimize a single multiply with constant into two
13528/// in order to implement it with two cheaper instructions, e.g.
13529/// LEA + SHL, LEA + LEA.
13530static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13531 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013532 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13533 return SDValue();
13534
Owen Andersone50ed302009-08-10 22:56:29 +000013535 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013536 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013537 return SDValue();
13538
13539 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13540 if (!C)
13541 return SDValue();
13542 uint64_t MulAmt = C->getZExtValue();
13543 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13544 return SDValue();
13545
13546 uint64_t MulAmt1 = 0;
13547 uint64_t MulAmt2 = 0;
13548 if ((MulAmt % 9) == 0) {
13549 MulAmt1 = 9;
13550 MulAmt2 = MulAmt / 9;
13551 } else if ((MulAmt % 5) == 0) {
13552 MulAmt1 = 5;
13553 MulAmt2 = MulAmt / 5;
13554 } else if ((MulAmt % 3) == 0) {
13555 MulAmt1 = 3;
13556 MulAmt2 = MulAmt / 3;
13557 }
13558 if (MulAmt2 &&
13559 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13560 DebugLoc DL = N->getDebugLoc();
13561
13562 if (isPowerOf2_64(MulAmt2) &&
13563 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13564 // If second multiplifer is pow2, issue it first. We want the multiply by
13565 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13566 // is an add.
13567 std::swap(MulAmt1, MulAmt2);
13568
13569 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013570 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013571 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013572 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013573 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013574 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013575 DAG.getConstant(MulAmt1, VT));
13576
Eric Christopherfd179292009-08-27 18:07:15 +000013577 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013578 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013579 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013580 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013581 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013582 DAG.getConstant(MulAmt2, VT));
13583
13584 // Do not add new nodes to DAG combiner worklist.
13585 DCI.CombineTo(N, NewMul, false);
13586 }
13587 return SDValue();
13588}
13589
Evan Chengad9c0a32009-12-15 00:53:42 +000013590static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13591 SDValue N0 = N->getOperand(0);
13592 SDValue N1 = N->getOperand(1);
13593 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13594 EVT VT = N0.getValueType();
13595
13596 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13597 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013598 if (VT.isInteger() && !VT.isVector() &&
13599 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013600 N0.getOperand(1).getOpcode() == ISD::Constant) {
13601 SDValue N00 = N0.getOperand(0);
13602 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13603 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13604 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13605 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13606 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13607 APInt ShAmt = N1C->getAPIntValue();
13608 Mask = Mask.shl(ShAmt);
13609 if (Mask != 0)
13610 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13611 N00, DAG.getConstant(Mask, VT));
13612 }
13613 }
13614
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013615
13616 // Hardware support for vector shifts is sparse which makes us scalarize the
13617 // vector operations in many cases. Also, on sandybridge ADD is faster than
13618 // shl.
13619 // (shl V, 1) -> add V,V
13620 if (isSplatVector(N1.getNode())) {
13621 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13622 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13623 // We shift all of the values by one. In many cases we do not have
13624 // hardware support for this operation. This is better expressed as an ADD
13625 // of two values.
13626 if (N1C && (1 == N1C->getZExtValue())) {
13627 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13628 }
13629 }
13630
Evan Chengad9c0a32009-12-15 00:53:42 +000013631 return SDValue();
13632}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013633
Nate Begeman740ab032009-01-26 00:52:55 +000013634/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13635/// when possible.
13636static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013637 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013638 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013639 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013640 if (N->getOpcode() == ISD::SHL) {
13641 SDValue V = PerformSHLCombine(N, DAG);
13642 if (V.getNode()) return V;
13643 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013644
Nate Begeman740ab032009-01-26 00:52:55 +000013645 // On X86 with SSE2 support, we can transform this to a vector shift if
13646 // all elements are shifted by the same amount. We can't do this in legalize
13647 // because the a constant vector is typically transformed to a constant pool
13648 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013649 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013650 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013651
Craig Topper7be5dfd2011-11-12 09:58:49 +000013652 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13653 (!Subtarget->hasAVX2() ||
13654 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013655 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013656
Mon P Wang3becd092009-01-28 08:12:05 +000013657 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013658 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013659 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013660 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013661 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13662 unsigned NumElts = VT.getVectorNumElements();
13663 unsigned i = 0;
13664 for (; i != NumElts; ++i) {
13665 SDValue Arg = ShAmtOp.getOperand(i);
13666 if (Arg.getOpcode() == ISD::UNDEF) continue;
13667 BaseShAmt = Arg;
13668 break;
13669 }
Craig Topper37c26772012-01-17 04:44:50 +000013670 // Handle the case where the build_vector is all undef
13671 // FIXME: Should DAG allow this?
13672 if (i == NumElts)
13673 return SDValue();
13674
Mon P Wang3becd092009-01-28 08:12:05 +000013675 for (; i != NumElts; ++i) {
13676 SDValue Arg = ShAmtOp.getOperand(i);
13677 if (Arg.getOpcode() == ISD::UNDEF) continue;
13678 if (Arg != BaseShAmt) {
13679 return SDValue();
13680 }
13681 }
13682 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013683 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013684 SDValue InVec = ShAmtOp.getOperand(0);
13685 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13686 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13687 unsigned i = 0;
13688 for (; i != NumElts; ++i) {
13689 SDValue Arg = InVec.getOperand(i);
13690 if (Arg.getOpcode() == ISD::UNDEF) continue;
13691 BaseShAmt = Arg;
13692 break;
13693 }
13694 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13695 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013696 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013697 if (C->getZExtValue() == SplatIdx)
13698 BaseShAmt = InVec.getOperand(1);
13699 }
13700 }
Mon P Wang845b1892012-02-01 22:15:20 +000013701 if (BaseShAmt.getNode() == 0) {
13702 // Don't create instructions with illegal types after legalize
13703 // types has run.
13704 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13705 !DCI.isBeforeLegalize())
13706 return SDValue();
13707
Mon P Wangefa42202009-09-03 19:56:25 +000013708 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13709 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013710 }
Mon P Wang3becd092009-01-28 08:12:05 +000013711 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013712 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013713
Mon P Wangefa42202009-09-03 19:56:25 +000013714 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013715 if (EltVT.bitsGT(MVT::i32))
13716 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13717 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013718 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013719
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013720 // The shift amount is identical so we can do a vector shift.
13721 SDValue ValOp = N->getOperand(0);
13722 switch (N->getOpcode()) {
13723 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013724 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013725 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013726 switch (VT.getSimpleVT().SimpleTy) {
13727 default: return SDValue();
13728 case MVT::v2i64:
13729 case MVT::v4i32:
13730 case MVT::v8i16:
13731 case MVT::v4i64:
13732 case MVT::v8i32:
13733 case MVT::v16i16:
13734 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13735 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013736 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013737 switch (VT.getSimpleVT().SimpleTy) {
13738 default: return SDValue();
13739 case MVT::v4i32:
13740 case MVT::v8i16:
13741 case MVT::v8i32:
13742 case MVT::v16i16:
13743 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13744 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013745 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013746 switch (VT.getSimpleVT().SimpleTy) {
13747 default: return SDValue();
13748 case MVT::v2i64:
13749 case MVT::v4i32:
13750 case MVT::v8i16:
13751 case MVT::v4i64:
13752 case MVT::v8i32:
13753 case MVT::v16i16:
13754 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13755 }
Nate Begeman740ab032009-01-26 00:52:55 +000013756 }
Nate Begeman740ab032009-01-26 00:52:55 +000013757}
13758
Nate Begemanb65c1752010-12-17 22:55:37 +000013759
Stuart Hastings865f0932011-06-03 23:53:54 +000013760// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13761// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13762// and friends. Likewise for OR -> CMPNEQSS.
13763static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13764 TargetLowering::DAGCombinerInfo &DCI,
13765 const X86Subtarget *Subtarget) {
13766 unsigned opcode;
13767
13768 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13769 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013770 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013771 SDValue N0 = N->getOperand(0);
13772 SDValue N1 = N->getOperand(1);
13773 SDValue CMP0 = N0->getOperand(1);
13774 SDValue CMP1 = N1->getOperand(1);
13775 DebugLoc DL = N->getDebugLoc();
13776
13777 // The SETCCs should both refer to the same CMP.
13778 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13779 return SDValue();
13780
13781 SDValue CMP00 = CMP0->getOperand(0);
13782 SDValue CMP01 = CMP0->getOperand(1);
13783 EVT VT = CMP00.getValueType();
13784
13785 if (VT == MVT::f32 || VT == MVT::f64) {
13786 bool ExpectingFlags = false;
13787 // Check for any users that want flags:
13788 for (SDNode::use_iterator UI = N->use_begin(),
13789 UE = N->use_end();
13790 !ExpectingFlags && UI != UE; ++UI)
13791 switch (UI->getOpcode()) {
13792 default:
13793 case ISD::BR_CC:
13794 case ISD::BRCOND:
13795 case ISD::SELECT:
13796 ExpectingFlags = true;
13797 break;
13798 case ISD::CopyToReg:
13799 case ISD::SIGN_EXTEND:
13800 case ISD::ZERO_EXTEND:
13801 case ISD::ANY_EXTEND:
13802 break;
13803 }
13804
13805 if (!ExpectingFlags) {
13806 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13807 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13808
13809 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13810 X86::CondCode tmp = cc0;
13811 cc0 = cc1;
13812 cc1 = tmp;
13813 }
13814
13815 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13816 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13817 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13818 X86ISD::NodeType NTOperator = is64BitFP ?
13819 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13820 // FIXME: need symbolic constants for these magic numbers.
13821 // See X86ATTInstPrinter.cpp:printSSECC().
13822 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13823 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13824 DAG.getConstant(x86cc, MVT::i8));
13825 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13826 OnesOrZeroesF);
13827 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13828 DAG.getConstant(1, MVT::i32));
13829 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13830 return OneBitOfTruth;
13831 }
13832 }
13833 }
13834 }
13835 return SDValue();
13836}
13837
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013838/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13839/// so it can be folded inside ANDNP.
13840static bool CanFoldXORWithAllOnes(const SDNode *N) {
13841 EVT VT = N->getValueType(0);
13842
13843 // Match direct AllOnes for 128 and 256-bit vectors
13844 if (ISD::isBuildVectorAllOnes(N))
13845 return true;
13846
13847 // Look through a bit convert.
13848 if (N->getOpcode() == ISD::BITCAST)
13849 N = N->getOperand(0).getNode();
13850
13851 // Sometimes the operand may come from a insert_subvector building a 256-bit
13852 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013853 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013854 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13855 SDValue V1 = N->getOperand(0);
13856 SDValue V2 = N->getOperand(1);
13857
13858 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13859 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13860 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13861 ISD::isBuildVectorAllOnes(V2.getNode()))
13862 return true;
13863 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013864
13865 return false;
13866}
13867
Nate Begemanb65c1752010-12-17 22:55:37 +000013868static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13869 TargetLowering::DAGCombinerInfo &DCI,
13870 const X86Subtarget *Subtarget) {
13871 if (DCI.isBeforeLegalizeOps())
13872 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013873
Stuart Hastings865f0932011-06-03 23:53:54 +000013874 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13875 if (R.getNode())
13876 return R;
13877
Craig Topper54a11172011-10-14 07:06:56 +000013878 EVT VT = N->getValueType(0);
13879
Craig Topperb4c94572011-10-21 06:55:01 +000013880 // Create ANDN, BLSI, and BLSR instructions
13881 // BLSI is X & (-X)
13882 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013883 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13884 SDValue N0 = N->getOperand(0);
13885 SDValue N1 = N->getOperand(1);
13886 DebugLoc DL = N->getDebugLoc();
13887
13888 // Check LHS for not
13889 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13890 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13891 // Check RHS for not
13892 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13893 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13894
Craig Topperb4c94572011-10-21 06:55:01 +000013895 // Check LHS for neg
13896 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13897 isZero(N0.getOperand(0)))
13898 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13899
13900 // Check RHS for neg
13901 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13902 isZero(N1.getOperand(0)))
13903 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13904
13905 // Check LHS for X-1
13906 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13907 isAllOnes(N0.getOperand(1)))
13908 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13909
13910 // Check RHS for X-1
13911 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13912 isAllOnes(N1.getOperand(1)))
13913 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13914
Craig Topper54a11172011-10-14 07:06:56 +000013915 return SDValue();
13916 }
13917
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013918 // Want to form ANDNP nodes:
13919 // 1) In the hopes of then easily combining them with OR and AND nodes
13920 // to form PBLEND/PSIGN.
13921 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013922 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013923 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013924
Nate Begemanb65c1752010-12-17 22:55:37 +000013925 SDValue N0 = N->getOperand(0);
13926 SDValue N1 = N->getOperand(1);
13927 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013928
Nate Begemanb65c1752010-12-17 22:55:37 +000013929 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013930 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013931 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13932 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013933 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013934
13935 // Check RHS for vnot
13936 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013937 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13938 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013939 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013940
Nate Begemanb65c1752010-12-17 22:55:37 +000013941 return SDValue();
13942}
13943
Evan Cheng760d1942010-01-04 21:22:48 +000013944static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013945 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013946 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013947 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013948 return SDValue();
13949
Stuart Hastings865f0932011-06-03 23:53:54 +000013950 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13951 if (R.getNode())
13952 return R;
13953
Evan Cheng760d1942010-01-04 21:22:48 +000013954 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013955
Evan Cheng760d1942010-01-04 21:22:48 +000013956 SDValue N0 = N->getOperand(0);
13957 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013958
Nate Begemanb65c1752010-12-17 22:55:37 +000013959 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013960 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013961 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013962 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13963 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013964
Craig Topper1666cb62011-11-19 07:07:26 +000013965 // Canonicalize pandn to RHS
13966 if (N0.getOpcode() == X86ISD::ANDNP)
13967 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013968 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013969 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13970 SDValue Mask = N1.getOperand(0);
13971 SDValue X = N1.getOperand(1);
13972 SDValue Y;
13973 if (N0.getOperand(0) == Mask)
13974 Y = N0.getOperand(1);
13975 if (N0.getOperand(1) == Mask)
13976 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013977
Craig Topper1666cb62011-11-19 07:07:26 +000013978 // Check to see if the mask appeared in both the AND and ANDNP and
13979 if (!Y.getNode())
13980 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013981
Craig Topper1666cb62011-11-19 07:07:26 +000013982 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13983 if (Mask.getOpcode() != ISD::BITCAST ||
13984 X.getOpcode() != ISD::BITCAST ||
13985 Y.getOpcode() != ISD::BITCAST)
13986 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013987
Craig Topper1666cb62011-11-19 07:07:26 +000013988 // Look through mask bitcast.
13989 Mask = Mask.getOperand(0);
13990 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013991
Craig Toppered2e13d2012-01-22 19:15:14 +000013992 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000013993 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13994 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013995 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000013996 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000013997
13998 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013999 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014000 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14001 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14002 if ((SraAmt + 1) != EltBits)
14003 return SDValue();
14004
14005 DebugLoc DL = N->getDebugLoc();
14006
14007 // Now we know we at least have a plendvb with the mask val. See if
14008 // we can form a psignb/w/d.
14009 // psign = x.type == y.type == mask.type && y = sub(0, x);
14010 X = X.getOperand(0);
14011 Y = Y.getOperand(0);
14012 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14013 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014014 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14015 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14016 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014017 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014018 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014019 }
14020 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014021 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014022 return SDValue();
14023
14024 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14025
14026 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14027 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14028 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014029 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014030 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014031 }
14032 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014033
Craig Topper1666cb62011-11-19 07:07:26 +000014034 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14035 return SDValue();
14036
Nate Begemanb65c1752010-12-17 22:55:37 +000014037 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014038 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14039 std::swap(N0, N1);
14040 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14041 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014042 if (!N0.hasOneUse() || !N1.hasOneUse())
14043 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014044
14045 SDValue ShAmt0 = N0.getOperand(1);
14046 if (ShAmt0.getValueType() != MVT::i8)
14047 return SDValue();
14048 SDValue ShAmt1 = N1.getOperand(1);
14049 if (ShAmt1.getValueType() != MVT::i8)
14050 return SDValue();
14051 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14052 ShAmt0 = ShAmt0.getOperand(0);
14053 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14054 ShAmt1 = ShAmt1.getOperand(0);
14055
14056 DebugLoc DL = N->getDebugLoc();
14057 unsigned Opc = X86ISD::SHLD;
14058 SDValue Op0 = N0.getOperand(0);
14059 SDValue Op1 = N1.getOperand(0);
14060 if (ShAmt0.getOpcode() == ISD::SUB) {
14061 Opc = X86ISD::SHRD;
14062 std::swap(Op0, Op1);
14063 std::swap(ShAmt0, ShAmt1);
14064 }
14065
Evan Cheng8b1190a2010-04-28 01:18:01 +000014066 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014067 if (ShAmt1.getOpcode() == ISD::SUB) {
14068 SDValue Sum = ShAmt1.getOperand(0);
14069 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014070 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14071 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14072 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14073 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014074 return DAG.getNode(Opc, DL, VT,
14075 Op0, Op1,
14076 DAG.getNode(ISD::TRUNCATE, DL,
14077 MVT::i8, ShAmt0));
14078 }
14079 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14080 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14081 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014082 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014083 return DAG.getNode(Opc, DL, VT,
14084 N0.getOperand(0), N1.getOperand(0),
14085 DAG.getNode(ISD::TRUNCATE, DL,
14086 MVT::i8, ShAmt0));
14087 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014088
Evan Cheng760d1942010-01-04 21:22:48 +000014089 return SDValue();
14090}
14091
Craig Topper3738ccd2011-12-27 06:27:23 +000014092// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014093static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14094 TargetLowering::DAGCombinerInfo &DCI,
14095 const X86Subtarget *Subtarget) {
14096 if (DCI.isBeforeLegalizeOps())
14097 return SDValue();
14098
14099 EVT VT = N->getValueType(0);
14100
14101 if (VT != MVT::i32 && VT != MVT::i64)
14102 return SDValue();
14103
Craig Topper3738ccd2011-12-27 06:27:23 +000014104 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14105
Craig Topperb4c94572011-10-21 06:55:01 +000014106 // Create BLSMSK instructions by finding X ^ (X-1)
14107 SDValue N0 = N->getOperand(0);
14108 SDValue N1 = N->getOperand(1);
14109 DebugLoc DL = N->getDebugLoc();
14110
14111 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14112 isAllOnes(N0.getOperand(1)))
14113 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14114
14115 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14116 isAllOnes(N1.getOperand(1)))
14117 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14118
14119 return SDValue();
14120}
14121
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014122/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14123static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14124 const X86Subtarget *Subtarget) {
14125 LoadSDNode *Ld = cast<LoadSDNode>(N);
14126 EVT RegVT = Ld->getValueType(0);
14127 EVT MemVT = Ld->getMemoryVT();
14128 DebugLoc dl = Ld->getDebugLoc();
14129 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14130
14131 ISD::LoadExtType Ext = Ld->getExtensionType();
14132
Nadav Rotemca6f2962011-09-18 19:00:23 +000014133 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014134 // shuffle. We need SSE4 for the shuffles.
14135 // TODO: It is possible to support ZExt by zeroing the undef values
14136 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014137 if (RegVT.isVector() && RegVT.isInteger() &&
14138 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014139 assert(MemVT != RegVT && "Cannot extend to the same type");
14140 assert(MemVT.isVector() && "Must load a vector from memory");
14141
14142 unsigned NumElems = RegVT.getVectorNumElements();
14143 unsigned RegSz = RegVT.getSizeInBits();
14144 unsigned MemSz = MemVT.getSizeInBits();
14145 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014146 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014147 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14148
14149 // Attempt to load the original value using a single load op.
14150 // Find a scalar type which is equal to the loaded word size.
14151 MVT SclrLoadTy = MVT::i8;
14152 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14153 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14154 MVT Tp = (MVT::SimpleValueType)tp;
14155 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14156 SclrLoadTy = Tp;
14157 break;
14158 }
14159 }
14160
14161 // Proceed if a load word is found.
14162 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14163
14164 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14165 RegSz/SclrLoadTy.getSizeInBits());
14166
14167 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14168 RegSz/MemVT.getScalarType().getSizeInBits());
14169 // Can't shuffle using an illegal type.
14170 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14171
14172 // Perform a single load.
14173 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14174 Ld->getBasePtr(),
14175 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014176 Ld->isNonTemporal(), Ld->isInvariant(),
14177 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014178
14179 // Insert the word loaded into a vector.
14180 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14181 LoadUnitVecVT, ScalarLoad);
14182
14183 // Bitcast the loaded value to a vector of the original element type, in
14184 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014185 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14186 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014187 unsigned SizeRatio = RegSz/MemSz;
14188
14189 // Redistribute the loaded elements into the different locations.
14190 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14191 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14192
14193 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14194 DAG.getUNDEF(SlicedVec.getValueType()),
14195 ShuffleVec.data());
14196
14197 // Bitcast to the requested type.
14198 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14199 // Replace the original load with the new sequence
14200 // and return the new chain.
14201 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14202 return SDValue(ScalarLoad.getNode(), 1);
14203 }
14204
14205 return SDValue();
14206}
14207
Chris Lattner149a4e52008-02-22 02:09:43 +000014208/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014209static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014210 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014211 StoreSDNode *St = cast<StoreSDNode>(N);
14212 EVT VT = St->getValue().getValueType();
14213 EVT StVT = St->getMemoryVT();
14214 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014215 SDValue StoredVal = St->getOperand(1);
14216 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14217
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014218 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014219 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14220 // 128-bit ones. If in the future the cost becomes only one memory access the
14221 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014222 if (VT.getSizeInBits() == 256 &&
14223 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14224 StoredVal.getNumOperands() == 2) {
14225
14226 SDValue Value0 = StoredVal.getOperand(0);
14227 SDValue Value1 = StoredVal.getOperand(1);
14228
14229 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14230 SDValue Ptr0 = St->getBasePtr();
14231 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14232
14233 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14234 St->getPointerInfo(), St->isVolatile(),
14235 St->isNonTemporal(), St->getAlignment());
14236 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14237 St->getPointerInfo(), St->isVolatile(),
14238 St->isNonTemporal(), St->getAlignment());
14239 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14240 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014241
14242 // Optimize trunc store (of multiple scalars) to shuffle and store.
14243 // First, pack all of the elements in one place. Next, store to memory
14244 // in fewer chunks.
14245 if (St->isTruncatingStore() && VT.isVector()) {
14246 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14247 unsigned NumElems = VT.getVectorNumElements();
14248 assert(StVT != VT && "Cannot truncate to the same type");
14249 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14250 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14251
14252 // From, To sizes and ElemCount must be pow of two
14253 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014254 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014255 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014256 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014257
Nadav Rotem614061b2011-08-10 19:30:14 +000014258 unsigned SizeRatio = FromSz / ToSz;
14259
14260 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14261
14262 // Create a type on which we perform the shuffle
14263 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14264 StVT.getScalarType(), NumElems*SizeRatio);
14265
14266 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14267
14268 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14269 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14270 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14271
14272 // Can't shuffle using an illegal type
14273 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14274
14275 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14276 DAG.getUNDEF(WideVec.getValueType()),
14277 ShuffleVec.data());
14278 // At this point all of the data is stored at the bottom of the
14279 // register. We now need to save it to mem.
14280
14281 // Find the largest store unit
14282 MVT StoreType = MVT::i8;
14283 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14284 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14285 MVT Tp = (MVT::SimpleValueType)tp;
14286 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14287 StoreType = Tp;
14288 }
14289
14290 // Bitcast the original vector into a vector of store-size units
14291 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14292 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14293 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14294 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14295 SmallVector<SDValue, 8> Chains;
14296 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14297 TLI.getPointerTy());
14298 SDValue Ptr = St->getBasePtr();
14299
14300 // Perform one or more big stores into memory.
14301 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14302 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14303 StoreType, ShuffWide,
14304 DAG.getIntPtrConstant(i));
14305 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14306 St->getPointerInfo(), St->isVolatile(),
14307 St->isNonTemporal(), St->getAlignment());
14308 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14309 Chains.push_back(Ch);
14310 }
14311
14312 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14313 Chains.size());
14314 }
14315
14316
Chris Lattner149a4e52008-02-22 02:09:43 +000014317 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14318 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014319 // A preferable solution to the general problem is to figure out the right
14320 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014321
14322 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014323 if (VT.getSizeInBits() != 64)
14324 return SDValue();
14325
Devang Patel578efa92009-06-05 21:57:13 +000014326 const Function *F = DAG.getMachineFunction().getFunction();
14327 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014328 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014329 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014330 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014331 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014332 isa<LoadSDNode>(St->getValue()) &&
14333 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14334 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014335 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014336 LoadSDNode *Ld = 0;
14337 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014338 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014339 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014340 // Must be a store of a load. We currently handle two cases: the load
14341 // is a direct child, and it's under an intervening TokenFactor. It is
14342 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014343 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014344 Ld = cast<LoadSDNode>(St->getChain());
14345 else if (St->getValue().hasOneUse() &&
14346 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014347 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014348 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014349 TokenFactorIndex = i;
14350 Ld = cast<LoadSDNode>(St->getValue());
14351 } else
14352 Ops.push_back(ChainVal->getOperand(i));
14353 }
14354 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014355
Evan Cheng536e6672009-03-12 05:59:15 +000014356 if (!Ld || !ISD::isNormalLoad(Ld))
14357 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014358
Evan Cheng536e6672009-03-12 05:59:15 +000014359 // If this is not the MMX case, i.e. we are just turning i64 load/store
14360 // into f64 load/store, avoid the transformation if there are multiple
14361 // uses of the loaded value.
14362 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14363 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014364
Evan Cheng536e6672009-03-12 05:59:15 +000014365 DebugLoc LdDL = Ld->getDebugLoc();
14366 DebugLoc StDL = N->getDebugLoc();
14367 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14368 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14369 // pair instead.
14370 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014371 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014372 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14373 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014374 Ld->isNonTemporal(), Ld->isInvariant(),
14375 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014376 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014377 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014378 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014379 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014380 Ops.size());
14381 }
Evan Cheng536e6672009-03-12 05:59:15 +000014382 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014383 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014384 St->isVolatile(), St->isNonTemporal(),
14385 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014386 }
Evan Cheng536e6672009-03-12 05:59:15 +000014387
14388 // Otherwise, lower to two pairs of 32-bit loads / stores.
14389 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014390 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14391 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014392
Owen Anderson825b72b2009-08-11 20:47:22 +000014393 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014394 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014395 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014396 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014397 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014398 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014399 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014400 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014401 MinAlign(Ld->getAlignment(), 4));
14402
14403 SDValue NewChain = LoLd.getValue(1);
14404 if (TokenFactorIndex != -1) {
14405 Ops.push_back(LoLd);
14406 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014407 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014408 Ops.size());
14409 }
14410
14411 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014412 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14413 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014414
14415 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014416 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014417 St->isVolatile(), St->isNonTemporal(),
14418 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014419 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014420 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014421 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014422 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014423 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014424 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014425 }
Dan Gohman475871a2008-07-27 21:46:04 +000014426 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014427}
14428
Duncan Sands17470be2011-09-22 20:15:48 +000014429/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14430/// and return the operands for the horizontal operation in LHS and RHS. A
14431/// horizontal operation performs the binary operation on successive elements
14432/// of its first operand, then on successive elements of its second operand,
14433/// returning the resulting values in a vector. For example, if
14434/// A = < float a0, float a1, float a2, float a3 >
14435/// and
14436/// B = < float b0, float b1, float b2, float b3 >
14437/// then the result of doing a horizontal operation on A and B is
14438/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14439/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14440/// A horizontal-op B, for some already available A and B, and if so then LHS is
14441/// set to A, RHS to B, and the routine returns 'true'.
14442/// Note that the binary operation should have the property that if one of the
14443/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014444static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014445 // Look for the following pattern: if
14446 // A = < float a0, float a1, float a2, float a3 >
14447 // B = < float b0, float b1, float b2, float b3 >
14448 // and
14449 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14450 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14451 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14452 // which is A horizontal-op B.
14453
14454 // At least one of the operands should be a vector shuffle.
14455 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14456 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14457 return false;
14458
14459 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014460
14461 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14462 "Unsupported vector type for horizontal add/sub");
14463
14464 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14465 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014466 unsigned NumElts = VT.getVectorNumElements();
14467 unsigned NumLanes = VT.getSizeInBits()/128;
14468 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014469 assert((NumLaneElts % 2 == 0) &&
14470 "Vector type should have an even number of elements in each lane");
14471 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014472
14473 // View LHS in the form
14474 // LHS = VECTOR_SHUFFLE A, B, LMask
14475 // If LHS is not a shuffle then pretend it is the shuffle
14476 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14477 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14478 // type VT.
14479 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014480 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014481 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14482 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14483 A = LHS.getOperand(0);
14484 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14485 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014486 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14487 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014488 } else {
14489 if (LHS.getOpcode() != ISD::UNDEF)
14490 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014491 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014492 LMask[i] = i;
14493 }
14494
14495 // Likewise, view RHS in the form
14496 // RHS = VECTOR_SHUFFLE C, D, RMask
14497 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014498 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014499 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14500 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14501 C = RHS.getOperand(0);
14502 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14503 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014504 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14505 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014506 } else {
14507 if (RHS.getOpcode() != ISD::UNDEF)
14508 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014509 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014510 RMask[i] = i;
14511 }
14512
14513 // Check that the shuffles are both shuffling the same vectors.
14514 if (!(A == C && B == D) && !(A == D && B == C))
14515 return false;
14516
14517 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14518 if (!A.getNode() && !B.getNode())
14519 return false;
14520
14521 // If A and B occur in reverse order in RHS, then "swap" them (which means
14522 // rewriting the mask).
14523 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014524 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014525
14526 // At this point LHS and RHS are equivalent to
14527 // LHS = VECTOR_SHUFFLE A, B, LMask
14528 // RHS = VECTOR_SHUFFLE A, B, RMask
14529 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014530 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014531 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014532
Craig Topperf8363302011-12-02 08:18:41 +000014533 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014534 if (LIdx < 0 || RIdx < 0 ||
14535 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14536 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014537 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014538
Craig Topperf8363302011-12-02 08:18:41 +000014539 // Check that successive elements are being operated on. If not, this is
14540 // not a horizontal operation.
14541 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14542 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014543 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014544 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014545 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014546 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014547 }
14548
14549 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14550 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14551 return true;
14552}
14553
14554/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14555static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14556 const X86Subtarget *Subtarget) {
14557 EVT VT = N->getValueType(0);
14558 SDValue LHS = N->getOperand(0);
14559 SDValue RHS = N->getOperand(1);
14560
14561 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014562 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014563 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014564 isHorizontalBinOp(LHS, RHS, true))
14565 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14566 return SDValue();
14567}
14568
14569/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14570static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14571 const X86Subtarget *Subtarget) {
14572 EVT VT = N->getValueType(0);
14573 SDValue LHS = N->getOperand(0);
14574 SDValue RHS = N->getOperand(1);
14575
14576 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014577 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014578 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014579 isHorizontalBinOp(LHS, RHS, false))
14580 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14581 return SDValue();
14582}
14583
Chris Lattner6cf73262008-01-25 06:14:17 +000014584/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14585/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014586static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014587 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14588 // F[X]OR(0.0, x) -> x
14589 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014590 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14591 if (C->getValueAPF().isPosZero())
14592 return N->getOperand(1);
14593 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14594 if (C->getValueAPF().isPosZero())
14595 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014596 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014597}
14598
14599/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014600static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014601 // FAND(0.0, x) -> 0.0
14602 // FAND(x, 0.0) -> 0.0
14603 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14604 if (C->getValueAPF().isPosZero())
14605 return N->getOperand(0);
14606 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14607 if (C->getValueAPF().isPosZero())
14608 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014609 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014610}
14611
Dan Gohmane5af2d32009-01-29 01:59:02 +000014612static SDValue PerformBTCombine(SDNode *N,
14613 SelectionDAG &DAG,
14614 TargetLowering::DAGCombinerInfo &DCI) {
14615 // BT ignores high bits in the bit index operand.
14616 SDValue Op1 = N->getOperand(1);
14617 if (Op1.hasOneUse()) {
14618 unsigned BitWidth = Op1.getValueSizeInBits();
14619 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14620 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014621 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14622 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014623 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014624 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14625 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14626 DCI.CommitTargetLoweringOpt(TLO);
14627 }
14628 return SDValue();
14629}
Chris Lattner83e6c992006-10-04 06:57:07 +000014630
Eli Friedman7a5e5552009-06-07 06:52:44 +000014631static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14632 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014633 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014634 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014635 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014636 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014637 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014638 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014639 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014640 }
14641 return SDValue();
14642}
14643
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014644static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14645 TargetLowering::DAGCombinerInfo &DCI,
14646 const X86Subtarget *Subtarget) {
14647 if (!DCI.isBeforeLegalizeOps())
14648 return SDValue();
14649
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014650 if (!Subtarget->hasAVX())
14651 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014652
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014653 // Optimize vectors in AVX mode
14654 // Sign extend v8i16 to v8i32 and
14655 // v4i32 to v4i64
14656 //
14657 // Divide input vector into two parts
14658 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14659 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14660 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014661
14662 EVT VT = N->getValueType(0);
14663 SDValue Op = N->getOperand(0);
14664 EVT OpVT = Op.getValueType();
14665 DebugLoc dl = N->getDebugLoc();
14666
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014667 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14668 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014669
14670 unsigned NumElems = OpVT.getVectorNumElements();
14671 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014672 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014673
14674 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014675 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014676
14677 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014678 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014679
14680 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014681 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014682
14683 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014684 VT.getVectorNumElements()/2);
14685
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014686 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14687 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14688
14689 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14690 }
14691 return SDValue();
14692}
14693
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014694static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14695 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014696 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14697 // (and (i32 x86isd::setcc_carry), 1)
14698 // This eliminates the zext. This transformation is necessary because
14699 // ISD::SETCC is always legalized to i8.
14700 DebugLoc dl = N->getDebugLoc();
14701 SDValue N0 = N->getOperand(0);
14702 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014703 EVT OpVT = N0.getValueType();
14704
Evan Cheng2e489c42009-12-16 00:53:11 +000014705 if (N0.getOpcode() == ISD::AND &&
14706 N0.hasOneUse() &&
14707 N0.getOperand(0).hasOneUse()) {
14708 SDValue N00 = N0.getOperand(0);
14709 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14710 return SDValue();
14711 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14712 if (!C || C->getZExtValue() != 1)
14713 return SDValue();
14714 return DAG.getNode(ISD::AND, dl, VT,
14715 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14716 N00.getOperand(0), N00.getOperand(1)),
14717 DAG.getConstant(1, VT));
14718 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014719 // Optimize vectors in AVX mode:
14720 //
14721 // v8i16 -> v8i32
14722 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14723 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14724 // Concat upper and lower parts.
14725 //
14726 // v4i32 -> v4i64
14727 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14728 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14729 // Concat upper and lower parts.
14730 //
14731 if (Subtarget->hasAVX()) {
14732
14733 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14734 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14735
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014736 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014737 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14738 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14739
14740 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14741 VT.getVectorNumElements()/2);
14742
14743 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14744 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14745
14746 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14747 }
14748 }
14749
Evan Cheng2e489c42009-12-16 00:53:11 +000014750
14751 return SDValue();
14752}
14753
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014754// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14755static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14756 unsigned X86CC = N->getConstantOperandVal(0);
14757 SDValue EFLAG = N->getOperand(1);
14758 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014759
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014760 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14761 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14762 // cases.
14763 if (X86CC == X86::COND_B)
14764 return DAG.getNode(ISD::AND, DL, MVT::i8,
14765 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14766 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14767 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014768
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014769 return SDValue();
14770}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014771
Benjamin Kramer1396c402011-06-18 11:09:41 +000014772static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14773 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014774 SDValue Op0 = N->getOperand(0);
14775 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14776 // a 32-bit target where SSE doesn't support i64->FP operations.
14777 if (Op0.getOpcode() == ISD::LOAD) {
14778 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14779 EVT VT = Ld->getValueType(0);
14780 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14781 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14782 !XTLI->getSubtarget()->is64Bit() &&
14783 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014784 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14785 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014786 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14787 return FILDChain;
14788 }
14789 }
14790 return SDValue();
14791}
14792
Chris Lattner23a01992010-12-20 01:37:09 +000014793// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14794static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14795 X86TargetLowering::DAGCombinerInfo &DCI) {
14796 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14797 // the result is either zero or one (depending on the input carry bit).
14798 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14799 if (X86::isZeroNode(N->getOperand(0)) &&
14800 X86::isZeroNode(N->getOperand(1)) &&
14801 // We don't have a good way to replace an EFLAGS use, so only do this when
14802 // dead right now.
14803 SDValue(N, 1).use_empty()) {
14804 DebugLoc DL = N->getDebugLoc();
14805 EVT VT = N->getValueType(0);
14806 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14807 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14808 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14809 DAG.getConstant(X86::COND_B,MVT::i8),
14810 N->getOperand(2)),
14811 DAG.getConstant(1, VT));
14812 return DCI.CombineTo(N, Res1, CarryOut);
14813 }
14814
14815 return SDValue();
14816}
14817
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014818// fold (add Y, (sete X, 0)) -> adc 0, Y
14819// (add Y, (setne X, 0)) -> sbb -1, Y
14820// (sub (sete X, 0), Y) -> sbb 0, Y
14821// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014822static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014823 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014824
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014825 // Look through ZExts.
14826 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14827 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14828 return SDValue();
14829
14830 SDValue SetCC = Ext.getOperand(0);
14831 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14832 return SDValue();
14833
14834 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14835 if (CC != X86::COND_E && CC != X86::COND_NE)
14836 return SDValue();
14837
14838 SDValue Cmp = SetCC.getOperand(1);
14839 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014840 !X86::isZeroNode(Cmp.getOperand(1)) ||
14841 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014842 return SDValue();
14843
14844 SDValue CmpOp0 = Cmp.getOperand(0);
14845 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14846 DAG.getConstant(1, CmpOp0.getValueType()));
14847
14848 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14849 if (CC == X86::COND_NE)
14850 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14851 DL, OtherVal.getValueType(), OtherVal,
14852 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14853 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14854 DL, OtherVal.getValueType(), OtherVal,
14855 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14856}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014857
Craig Topper54f952a2011-11-19 09:02:40 +000014858/// PerformADDCombine - Do target-specific dag combines on integer adds.
14859static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14860 const X86Subtarget *Subtarget) {
14861 EVT VT = N->getValueType(0);
14862 SDValue Op0 = N->getOperand(0);
14863 SDValue Op1 = N->getOperand(1);
14864
14865 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014866 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014867 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014868 isHorizontalBinOp(Op0, Op1, true))
14869 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14870
14871 return OptimizeConditionalInDecrement(N, DAG);
14872}
14873
14874static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14875 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014876 SDValue Op0 = N->getOperand(0);
14877 SDValue Op1 = N->getOperand(1);
14878
14879 // X86 can't encode an immediate LHS of a sub. See if we can push the
14880 // negation into a preceding instruction.
14881 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014882 // If the RHS of the sub is a XOR with one use and a constant, invert the
14883 // immediate. Then add one to the LHS of the sub so we can turn
14884 // X-Y -> X+~Y+1, saving one register.
14885 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14886 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014887 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014888 EVT VT = Op0.getValueType();
14889 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14890 Op1.getOperand(0),
14891 DAG.getConstant(~XorC, VT));
14892 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014893 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014894 }
14895 }
14896
Craig Topper54f952a2011-11-19 09:02:40 +000014897 // Try to synthesize horizontal adds from adds of shuffles.
14898 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014899 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014900 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14901 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014902 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14903
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014904 return OptimizeConditionalInDecrement(N, DAG);
14905}
14906
Dan Gohman475871a2008-07-27 21:46:04 +000014907SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014908 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014909 SelectionDAG &DAG = DCI.DAG;
14910 switch (N->getOpcode()) {
14911 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014912 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014913 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014914 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014915 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014916 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014917 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14918 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014919 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014920 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014921 case ISD::SHL:
14922 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000014923 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014924 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014925 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014926 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014927 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014928 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014929 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014930 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14931 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014932 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014933 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14934 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014935 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014936 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014937 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014938 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014939 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014940 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014941 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014942 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014943 case X86ISD::UNPCKH:
14944 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014945 case X86ISD::MOVHLPS:
14946 case X86ISD::MOVLHPS:
14947 case X86ISD::PSHUFD:
14948 case X86ISD::PSHUFHW:
14949 case X86ISD::PSHUFLW:
14950 case X86ISD::MOVSS:
14951 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014952 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014953 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014954 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014955 }
14956
Dan Gohman475871a2008-07-27 21:46:04 +000014957 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014958}
14959
Evan Chenge5b51ac2010-04-17 06:13:15 +000014960/// isTypeDesirableForOp - Return true if the target has native support for
14961/// the specified value type and it is 'desirable' to use the type for the
14962/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14963/// instruction encodings are longer and some i16 instructions are slow.
14964bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14965 if (!isTypeLegal(VT))
14966 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014967 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014968 return true;
14969
14970 switch (Opc) {
14971 default:
14972 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014973 case ISD::LOAD:
14974 case ISD::SIGN_EXTEND:
14975 case ISD::ZERO_EXTEND:
14976 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014977 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014978 case ISD::SRL:
14979 case ISD::SUB:
14980 case ISD::ADD:
14981 case ISD::MUL:
14982 case ISD::AND:
14983 case ISD::OR:
14984 case ISD::XOR:
14985 return false;
14986 }
14987}
14988
14989/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014990/// beneficial for dag combiner to promote the specified node. If true, it
14991/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014992bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014993 EVT VT = Op.getValueType();
14994 if (VT != MVT::i16)
14995 return false;
14996
Evan Cheng4c26e932010-04-19 19:29:22 +000014997 bool Promote = false;
14998 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014999 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015000 default: break;
15001 case ISD::LOAD: {
15002 LoadSDNode *LD = cast<LoadSDNode>(Op);
15003 // If the non-extending load has a single use and it's not live out, then it
15004 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015005 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15006 Op.hasOneUse()*/) {
15007 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15008 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15009 // The only case where we'd want to promote LOAD (rather then it being
15010 // promoted as an operand is when it's only use is liveout.
15011 if (UI->getOpcode() != ISD::CopyToReg)
15012 return false;
15013 }
15014 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015015 Promote = true;
15016 break;
15017 }
15018 case ISD::SIGN_EXTEND:
15019 case ISD::ZERO_EXTEND:
15020 case ISD::ANY_EXTEND:
15021 Promote = true;
15022 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015023 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015024 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015025 SDValue N0 = Op.getOperand(0);
15026 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015027 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015028 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015029 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015030 break;
15031 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015032 case ISD::ADD:
15033 case ISD::MUL:
15034 case ISD::AND:
15035 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015036 case ISD::XOR:
15037 Commute = true;
15038 // fallthrough
15039 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015040 SDValue N0 = Op.getOperand(0);
15041 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015042 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015043 return false;
15044 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015045 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015046 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015047 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015048 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015049 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015050 }
15051 }
15052
15053 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015054 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015055}
15056
Evan Cheng60c07e12006-07-05 22:17:51 +000015057//===----------------------------------------------------------------------===//
15058// X86 Inline Assembly Support
15059//===----------------------------------------------------------------------===//
15060
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015061namespace {
15062 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015063 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015064 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015065
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015066 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015067 StringRef piece(*args[i]);
15068 if (!s.startswith(piece)) // Check if the piece matches.
15069 return false;
15070
15071 s = s.substr(piece.size());
15072 StringRef::size_type pos = s.find_first_not_of(" \t");
15073 if (pos == 0) // We matched a prefix.
15074 return false;
15075
15076 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015077 }
15078
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015079 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015080 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015081 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015082}
15083
Chris Lattnerb8105652009-07-20 17:51:36 +000015084bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15085 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015086
15087 std::string AsmStr = IA->getAsmString();
15088
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015089 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15090 if (!Ty || Ty->getBitWidth() % 16 != 0)
15091 return false;
15092
Chris Lattnerb8105652009-07-20 17:51:36 +000015093 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015094 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015095 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015096
15097 switch (AsmPieces.size()) {
15098 default: return false;
15099 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015100 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015101 // we will turn this bswap into something that will be lowered to logical
15102 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15103 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015104 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015105 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15106 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15107 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15108 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15109 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15110 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015111 // No need to check constraints, nothing other than the equivalent of
15112 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015113 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015114 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015115
Chris Lattnerb8105652009-07-20 17:51:36 +000015116 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015117 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015118 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015119 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15120 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015121 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015122 const std::string &ConstraintsStr = IA->getConstraintString();
15123 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015124 std::sort(AsmPieces.begin(), AsmPieces.end());
15125 if (AsmPieces.size() == 4 &&
15126 AsmPieces[0] == "~{cc}" &&
15127 AsmPieces[1] == "~{dirflag}" &&
15128 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015129 AsmPieces[3] == "~{fpsr}")
15130 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015131 }
15132 break;
15133 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015134 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015135 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015136 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15137 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15138 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015139 AsmPieces.clear();
15140 const std::string &ConstraintsStr = IA->getConstraintString();
15141 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15142 std::sort(AsmPieces.begin(), AsmPieces.end());
15143 if (AsmPieces.size() == 4 &&
15144 AsmPieces[0] == "~{cc}" &&
15145 AsmPieces[1] == "~{dirflag}" &&
15146 AsmPieces[2] == "~{flags}" &&
15147 AsmPieces[3] == "~{fpsr}")
15148 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015149 }
Evan Cheng55d42002011-01-08 01:24:27 +000015150
15151 if (CI->getType()->isIntegerTy(64)) {
15152 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15153 if (Constraints.size() >= 2 &&
15154 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15155 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15156 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015157 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15158 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15159 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015160 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015161 }
15162 }
15163 break;
15164 }
15165 return false;
15166}
15167
15168
15169
Chris Lattnerf4dff842006-07-11 02:54:03 +000015170/// getConstraintType - Given a constraint letter, return the type of
15171/// constraint it is for this target.
15172X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015173X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15174 if (Constraint.size() == 1) {
15175 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015176 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015177 case 'q':
15178 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015179 case 'f':
15180 case 't':
15181 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015182 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015183 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015184 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015185 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015186 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015187 case 'a':
15188 case 'b':
15189 case 'c':
15190 case 'd':
15191 case 'S':
15192 case 'D':
15193 case 'A':
15194 return C_Register;
15195 case 'I':
15196 case 'J':
15197 case 'K':
15198 case 'L':
15199 case 'M':
15200 case 'N':
15201 case 'G':
15202 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015203 case 'e':
15204 case 'Z':
15205 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015206 default:
15207 break;
15208 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015209 }
Chris Lattner4234f572007-03-25 02:14:49 +000015210 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015211}
15212
John Thompson44ab89e2010-10-29 17:29:13 +000015213/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015214/// This object must already have been set up with the operand type
15215/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015216TargetLowering::ConstraintWeight
15217 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015218 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015219 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015220 Value *CallOperandVal = info.CallOperandVal;
15221 // If we don't have a value, we can't do a match,
15222 // but allow it at the lowest weight.
15223 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015224 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015225 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015226 // Look at the constraint type.
15227 switch (*constraint) {
15228 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015229 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15230 case 'R':
15231 case 'q':
15232 case 'Q':
15233 case 'a':
15234 case 'b':
15235 case 'c':
15236 case 'd':
15237 case 'S':
15238 case 'D':
15239 case 'A':
15240 if (CallOperandVal->getType()->isIntegerTy())
15241 weight = CW_SpecificReg;
15242 break;
15243 case 'f':
15244 case 't':
15245 case 'u':
15246 if (type->isFloatingPointTy())
15247 weight = CW_SpecificReg;
15248 break;
15249 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015250 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015251 weight = CW_SpecificReg;
15252 break;
15253 case 'x':
15254 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015255 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015256 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015257 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015258 break;
15259 case 'I':
15260 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15261 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015262 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015263 }
15264 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015265 case 'J':
15266 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15267 if (C->getZExtValue() <= 63)
15268 weight = CW_Constant;
15269 }
15270 break;
15271 case 'K':
15272 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15273 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15274 weight = CW_Constant;
15275 }
15276 break;
15277 case 'L':
15278 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15279 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15280 weight = CW_Constant;
15281 }
15282 break;
15283 case 'M':
15284 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15285 if (C->getZExtValue() <= 3)
15286 weight = CW_Constant;
15287 }
15288 break;
15289 case 'N':
15290 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15291 if (C->getZExtValue() <= 0xff)
15292 weight = CW_Constant;
15293 }
15294 break;
15295 case 'G':
15296 case 'C':
15297 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15298 weight = CW_Constant;
15299 }
15300 break;
15301 case 'e':
15302 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15303 if ((C->getSExtValue() >= -0x80000000LL) &&
15304 (C->getSExtValue() <= 0x7fffffffLL))
15305 weight = CW_Constant;
15306 }
15307 break;
15308 case 'Z':
15309 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15310 if (C->getZExtValue() <= 0xffffffff)
15311 weight = CW_Constant;
15312 }
15313 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015314 }
15315 return weight;
15316}
15317
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015318/// LowerXConstraint - try to replace an X constraint, which matches anything,
15319/// with another that has more specific requirements based on the type of the
15320/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015321const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015322LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015323 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15324 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015325 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015326 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015327 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015328 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015329 return "x";
15330 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015331
Chris Lattner5e764232008-04-26 23:02:14 +000015332 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015333}
15334
Chris Lattner48884cd2007-08-25 00:47:38 +000015335/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15336/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015337void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015338 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015339 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015340 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015341 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015342
Eric Christopher100c8332011-06-02 23:16:42 +000015343 // Only support length 1 constraints for now.
15344 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015345
Eric Christopher100c8332011-06-02 23:16:42 +000015346 char ConstraintLetter = Constraint[0];
15347 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015348 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015349 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015350 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015351 if (C->getZExtValue() <= 31) {
15352 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015353 break;
15354 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015355 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015356 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015357 case 'J':
15358 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015359 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015360 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15361 break;
15362 }
15363 }
15364 return;
15365 case 'K':
15366 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015367 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015368 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15369 break;
15370 }
15371 }
15372 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015373 case 'N':
15374 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015375 if (C->getZExtValue() <= 255) {
15376 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015377 break;
15378 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015379 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015380 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015381 case 'e': {
15382 // 32-bit signed value
15383 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015384 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15385 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015386 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015387 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015388 break;
15389 }
15390 // FIXME gcc accepts some relocatable values here too, but only in certain
15391 // memory models; it's complicated.
15392 }
15393 return;
15394 }
15395 case 'Z': {
15396 // 32-bit unsigned value
15397 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015398 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15399 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015400 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15401 break;
15402 }
15403 }
15404 // FIXME gcc accepts some relocatable values here too, but only in certain
15405 // memory models; it's complicated.
15406 return;
15407 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015408 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015409 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015410 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015411 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015412 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015413 break;
15414 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015415
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015416 // In any sort of PIC mode addresses need to be computed at runtime by
15417 // adding in a register or some sort of table lookup. These can't
15418 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015419 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015420 return;
15421
Chris Lattnerdc43a882007-05-03 16:52:29 +000015422 // If we are in non-pic codegen mode, we allow the address of a global (with
15423 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015424 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015425 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015426
Chris Lattner49921962009-05-08 18:23:14 +000015427 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15428 while (1) {
15429 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15430 Offset += GA->getOffset();
15431 break;
15432 } else if (Op.getOpcode() == ISD::ADD) {
15433 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15434 Offset += C->getZExtValue();
15435 Op = Op.getOperand(0);
15436 continue;
15437 }
15438 } else if (Op.getOpcode() == ISD::SUB) {
15439 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15440 Offset += -C->getZExtValue();
15441 Op = Op.getOperand(0);
15442 continue;
15443 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015444 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015445
Chris Lattner49921962009-05-08 18:23:14 +000015446 // Otherwise, this isn't something we can handle, reject it.
15447 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015448 }
Eric Christopherfd179292009-08-27 18:07:15 +000015449
Dan Gohman46510a72010-04-15 01:51:59 +000015450 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015451 // If we require an extra load to get this address, as in PIC mode, we
15452 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015453 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15454 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015455 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015456
Devang Patel0d881da2010-07-06 22:08:15 +000015457 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15458 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015459 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015460 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015461 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015462
Gabor Greifba36cb52008-08-28 21:40:38 +000015463 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015464 Ops.push_back(Result);
15465 return;
15466 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015467 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015468}
15469
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015470std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015471X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015472 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015473 // First, see if this is a constraint that directly corresponds to an LLVM
15474 // register class.
15475 if (Constraint.size() == 1) {
15476 // GCC Constraint Letters
15477 switch (Constraint[0]) {
15478 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015479 // TODO: Slight differences here in allocation order and leaving
15480 // RIP in the class. Do they matter any more here than they do
15481 // in the normal allocation?
15482 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15483 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015484 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015485 return std::make_pair(0U, X86::GR32RegisterClass);
15486 else if (VT == MVT::i16)
15487 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015488 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015489 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015490 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015491 return std::make_pair(0U, X86::GR64RegisterClass);
15492 break;
15493 }
15494 // 32-bit fallthrough
15495 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015496 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015497 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15498 else if (VT == MVT::i16)
15499 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015500 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015501 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15502 else if (VT == MVT::i64)
15503 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15504 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015505 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015506 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015507 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015508 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015509 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015510 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015511 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015512 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015513 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015514 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015515 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015516 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15517 if (VT == MVT::i16)
15518 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15519 if (VT == MVT::i32 || !Subtarget->is64Bit())
15520 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15521 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015522 case 'f': // FP Stack registers.
15523 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15524 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015525 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015526 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015527 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015528 return std::make_pair(0U, X86::RFP64RegisterClass);
15529 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015530 case 'y': // MMX_REGS if MMX allowed.
15531 if (!Subtarget->hasMMX()) break;
15532 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015533 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015534 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015535 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015536 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015537 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015538
Owen Anderson825b72b2009-08-11 20:47:22 +000015539 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015540 default: break;
15541 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015542 case MVT::f32:
15543 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015544 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015545 case MVT::f64:
15546 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015547 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015548 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015549 case MVT::v16i8:
15550 case MVT::v8i16:
15551 case MVT::v4i32:
15552 case MVT::v2i64:
15553 case MVT::v4f32:
15554 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015555 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015556 // AVX types.
15557 case MVT::v32i8:
15558 case MVT::v16i16:
15559 case MVT::v8i32:
15560 case MVT::v4i64:
15561 case MVT::v8f32:
15562 case MVT::v4f64:
15563 return std::make_pair(0U, X86::VR256RegisterClass);
15564
Chris Lattner0f65cad2007-04-09 05:49:22 +000015565 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015566 break;
15567 }
15568 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015569
Chris Lattnerf76d1802006-07-31 23:26:50 +000015570 // Use the default implementation in TargetLowering to convert the register
15571 // constraint into a member of a register class.
15572 std::pair<unsigned, const TargetRegisterClass*> Res;
15573 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015574
15575 // Not found as a standard register?
15576 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015577 // Map st(0) -> st(7) -> ST0
15578 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15579 tolower(Constraint[1]) == 's' &&
15580 tolower(Constraint[2]) == 't' &&
15581 Constraint[3] == '(' &&
15582 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15583 Constraint[5] == ')' &&
15584 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015585
Chris Lattner56d77c72009-09-13 22:41:48 +000015586 Res.first = X86::ST0+Constraint[4]-'0';
15587 Res.second = X86::RFP80RegisterClass;
15588 return Res;
15589 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015590
Chris Lattner56d77c72009-09-13 22:41:48 +000015591 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015592 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015593 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015594 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015595 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015596 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015597
15598 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015599 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015600 Res.first = X86::EFLAGS;
15601 Res.second = X86::CCRRegisterClass;
15602 return Res;
15603 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015604
Dale Johannesen330169f2008-11-13 21:52:36 +000015605 // 'A' means EAX + EDX.
15606 if (Constraint == "A") {
15607 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015608 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015609 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015610 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015611 return Res;
15612 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015613
Chris Lattnerf76d1802006-07-31 23:26:50 +000015614 // Otherwise, check to see if this is a register class of the wrong value
15615 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15616 // turn into {ax},{dx}.
15617 if (Res.second->hasType(VT))
15618 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015619
Chris Lattnerf76d1802006-07-31 23:26:50 +000015620 // All of the single-register GCC register classes map their values onto
15621 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15622 // really want an 8-bit or 32-bit register, map to the appropriate register
15623 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015624 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015625 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015626 unsigned DestReg = 0;
15627 switch (Res.first) {
15628 default: break;
15629 case X86::AX: DestReg = X86::AL; break;
15630 case X86::DX: DestReg = X86::DL; break;
15631 case X86::CX: DestReg = X86::CL; break;
15632 case X86::BX: DestReg = X86::BL; break;
15633 }
15634 if (DestReg) {
15635 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015636 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015637 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015638 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015639 unsigned DestReg = 0;
15640 switch (Res.first) {
15641 default: break;
15642 case X86::AX: DestReg = X86::EAX; break;
15643 case X86::DX: DestReg = X86::EDX; break;
15644 case X86::CX: DestReg = X86::ECX; break;
15645 case X86::BX: DestReg = X86::EBX; break;
15646 case X86::SI: DestReg = X86::ESI; break;
15647 case X86::DI: DestReg = X86::EDI; break;
15648 case X86::BP: DestReg = X86::EBP; break;
15649 case X86::SP: DestReg = X86::ESP; break;
15650 }
15651 if (DestReg) {
15652 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015653 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015654 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015655 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015656 unsigned DestReg = 0;
15657 switch (Res.first) {
15658 default: break;
15659 case X86::AX: DestReg = X86::RAX; break;
15660 case X86::DX: DestReg = X86::RDX; break;
15661 case X86::CX: DestReg = X86::RCX; break;
15662 case X86::BX: DestReg = X86::RBX; break;
15663 case X86::SI: DestReg = X86::RSI; break;
15664 case X86::DI: DestReg = X86::RDI; break;
15665 case X86::BP: DestReg = X86::RBP; break;
15666 case X86::SP: DestReg = X86::RSP; break;
15667 }
15668 if (DestReg) {
15669 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015670 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015671 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015672 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015673 } else if (Res.second == X86::FR32RegisterClass ||
15674 Res.second == X86::FR64RegisterClass ||
15675 Res.second == X86::VR128RegisterClass) {
15676 // Handle references to XMM physical registers that got mapped into the
15677 // wrong class. This can happen with constraints like {xmm0} where the
15678 // target independent register mapper will just pick the first match it can
15679 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015680 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015681 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015682 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015683 Res.second = X86::FR64RegisterClass;
15684 else if (X86::VR128RegisterClass->hasType(VT))
15685 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015686 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015687
Chris Lattnerf76d1802006-07-31 23:26:50 +000015688 return Res;
15689}