blob: 500acee80625b9612f36ef5c785f5f5f525da122 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000052#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000053#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
64/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000065/// simple subregister reference. Idx is an index in the 128 bits we
66/// want. It need not be aligned to a 128-bit bounday. That makes
67/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000068static SDValue Extract128BitVector(SDValue Vec,
69 SDValue Idx,
70 SelectionDAG &DAG,
71 DebugLoc dl) {
72 EVT VT = Vec.getValueType();
73 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000074 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000075 int Factor = VT.getSizeInBits()/128;
76 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
77 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000078
79 // Extract from UNDEF is UNDEF.
80 if (Vec.getOpcode() == ISD::UNDEF)
81 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
82
83 if (isa<ConstantSDNode>(Idx)) {
84 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
85
86 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
87 // we can match to VEXTRACTF128.
88 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
89
90 // This is the index of the first element of the 128-bit chunk
91 // we want.
92 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
93 * ElemsPerChunk);
94
95 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000096 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
97 VecIdx);
98
99 return Result;
100 }
101
102 return SDValue();
103}
104
105/// Generate a DAG to put 128-bits into a vector > 128 bits. This
106/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000107/// simple superregister reference. Idx is an index in the 128 bits
108/// we want. It need not be aligned to a 128-bit bounday. That makes
109/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000110static SDValue Insert128BitVector(SDValue Result,
111 SDValue Vec,
112 SDValue Idx,
113 SelectionDAG &DAG,
114 DebugLoc dl) {
115 if (isa<ConstantSDNode>(Idx)) {
116 EVT VT = Vec.getValueType();
117 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
118
119 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000120 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000121 EVT ResultVT = Result.getValueType();
122
123 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000124 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000125
126 // This is the index of the first element of the 128-bit chunk
127 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000128 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000129 * ElemsPerChunk);
130
131 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000132 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
133 VecIdx);
134 return Result;
135 }
136
137 return SDValue();
138}
139
Chris Lattnerf0144122009-07-28 03:13:23 +0000140static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
142 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000143
Evan Cheng2bffee22011-02-01 01:14:13 +0000144 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000145 if (is64Bit)
146 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000147 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000148 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000149
Evan Cheng203576a2011-07-20 19:50:42 +0000150 if (Subtarget->isTargetELF())
151 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000153 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000154 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000155}
156
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000157X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000158 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000159 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000160 X86ScalarSSEf64 = Subtarget->hasSSE2();
161 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000162 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000163
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000164 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000165 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000166
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000167 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000168 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000169
170 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000171 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000172 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
173 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000174
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 // For 64-bit since we have so many registers use the ILP scheduler, for
176 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000177 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000178 if (Subtarget->is64Bit())
179 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000180 else if (Subtarget->isAtom())
181 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000182 else
183 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000184 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000185
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000186 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000187 // Setup Windows compiler runtime calls.
188 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000189 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000190 setLibcallName(RTLIB::SREM_I64, "_allrem");
191 setLibcallName(RTLIB::UREM_I64, "_aullrem");
192 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000193 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000194 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000196 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000197 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
198 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
199 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000200 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
201 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000202 }
203
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000208 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
212 } else {
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
215 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000219 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000225
Scott Michelfdc40a02009-02-17 22:15:04 +0000226 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000233
234 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
243 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000247
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000251 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
261 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000264
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000265 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000279
Dale Johannesen73328d12007-09-19 23:55:34 +0000280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000284
Evan Cheng02568ff2006-01-30 22:13:22 +0000285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
286 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000289
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 }
298
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
300 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000308 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Chris Lattner399610a2006-12-05 18:22:22 +0000321 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000322 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000323 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
324 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000325 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000326 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000327 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000328 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000329 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000330 }
Chris Lattner21f66852005-12-23 05:15:23 +0000331
Dan Gohmanb00ee212008-02-18 19:34:53 +0000332 // Scalar integer divide and remainder are lowered to use operations that
333 // produce two results, to match the available instructions. This exposes
334 // the two-result form to trivial CSE, which is able to combine x/y and x%y
335 // into a single instruction.
336 //
337 // Scalar integer multiply-high is also lowered to use two-result
338 // operations, to match the available instructions. However, plain multiply
339 // (low) operations are left as Legal, as there are single-result
340 // instructions for this in x86. Using the two-result multiply instructions
341 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000342 for (unsigned i = 0, e = 4; i != e; ++i) {
343 MVT VT = IntVTs[i];
344 setOperationAction(ISD::MULHS, VT, Expand);
345 setOperationAction(ISD::MULHU, VT, Expand);
346 setOperationAction(ISD::SDIV, VT, Expand);
347 setOperationAction(ISD::UDIV, VT, Expand);
348 setOperationAction(ISD::SREM, VT, Expand);
349 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000350
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000351 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000352 setOperationAction(ISD::ADDC, VT, Custom);
353 setOperationAction(ISD::ADDE, VT, Custom);
354 setOperationAction(ISD::SUBC, VT, Custom);
355 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000356 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000357
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
359 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
360 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
361 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000362 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
364 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
366 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
367 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
368 setOperationAction(ISD::FREM , MVT::f32 , Expand);
369 setOperationAction(ISD::FREM , MVT::f64 , Expand);
370 setOperationAction(ISD::FREM , MVT::f80 , Expand);
371 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000372
Chandler Carruth77821022011-12-24 12:12:34 +0000373 // Promote the i8 variants and force them on up to i32 which has a shorter
374 // encoding.
375 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
376 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
377 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
378 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000379 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000380 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
381 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
382 if (Subtarget->is64Bit())
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000384 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000385 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
386 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 }
Craig Topper37f21672011-10-11 06:44:02 +0000390
391 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000392 // When promoting the i8 variants, force them to i32 for a shorter
393 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000394 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000395 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
396 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
397 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
399 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
400 if (Subtarget->is64Bit())
401 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000402 } else {
403 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
404 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
405 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
409 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000410 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000411 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
412 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000413 }
414
Benjamin Kramer1292c222010-12-04 20:32:23 +0000415 if (Subtarget->hasPOPCNT()) {
416 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
417 } else {
418 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
419 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
420 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
421 if (Subtarget->is64Bit())
422 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
423 }
424
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
426 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000427
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000428 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000429 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000430 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000431 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000432 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
434 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
435 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
436 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
437 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000438 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
440 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
441 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
442 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000443 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000445 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000446 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000448
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000449 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
451 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
452 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
453 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000454 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
456 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000457 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000458 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
460 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
461 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
462 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000463 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000464 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000465 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
467 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
468 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000469 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
471 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
472 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000473 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000474
Craig Topper1accb7e2012-01-10 06:54:16 +0000475 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000477
Eric Christopher9a9d2752010-07-22 02:48:34 +0000478 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000479 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000480
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000481 // On X86 and X86-64, atomic operations are lowered to locked instructions.
482 // Locked instructions, in turn, have implicit fence semantics (all memory
483 // operations are flushed before issuing the locked instruction, and they
484 // are not buffered), so we can fold away the common pattern of
485 // fence-atomic-fence.
486 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000487
Mon P Wang63307c32008-05-05 19:05:59 +0000488 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000489 for (unsigned i = 0, e = 4; i != e; ++i) {
490 MVT VT = IntVTs[i];
491 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
492 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000493 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000494 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000495
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000496 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000497 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
499 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
500 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
502 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
503 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
504 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000505 }
506
Eli Friedman43f51ae2011-08-26 21:21:21 +0000507 if (Subtarget->hasCmpxchg16b()) {
508 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
509 }
510
Evan Cheng3c992d22006-03-07 02:02:57 +0000511 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000512 if (!Subtarget->isTargetDarwin() &&
513 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000514 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000516 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000517
Owen Anderson825b72b2009-08-11 20:47:22 +0000518 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
519 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
520 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
521 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000522 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000523 setExceptionPointerRegister(X86::RAX);
524 setExceptionSelectorRegister(X86::RDX);
525 } else {
526 setExceptionPointerRegister(X86::EAX);
527 setExceptionSelectorRegister(X86::EDX);
528 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
530 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000531
Duncan Sands4a544a72011-09-06 13:37:06 +0000532 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
533 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000534
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000536
Nate Begemanacc398c2006-01-25 18:21:52 +0000537 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::VASTART , MVT::Other, Custom);
539 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000540 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::VAARG , MVT::Other, Custom);
542 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000543 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VAARG , MVT::Other, Expand);
545 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 }
Evan Chengae642192007-03-02 23:16:35 +0000547
Owen Anderson825b72b2009-08-11 20:47:22 +0000548 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
549 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000550
551 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
552 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
553 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000554 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000555 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
556 MVT::i64 : MVT::i32, Custom);
557 else
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000560
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000561 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000562 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000563 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000564 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
565 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000566
Evan Cheng223547a2006-01-31 22:28:30 +0000567 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 setOperationAction(ISD::FABS , MVT::f64, Custom);
569 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000570
571 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 setOperationAction(ISD::FNEG , MVT::f64, Custom);
573 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000574
Evan Cheng68c47cb2007-01-05 07:55:56 +0000575 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
577 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000578
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000579 // Lower this to FGETSIGNx86 plus an AND.
580 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
581 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
582
Evan Chengd25e9e82006-02-02 00:28:23 +0000583 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FSIN , MVT::f64, Expand);
585 setOperationAction(ISD::FCOS , MVT::f64, Expand);
586 setOperationAction(ISD::FSIN , MVT::f32, Expand);
587 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000588
Chris Lattnera54aa942006-01-29 06:26:08 +0000589 // Expand FP immediates into loads from the stack, except for the special
590 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000591 addLegalFPImmediate(APFloat(+0.0)); // xorpd
592 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000593 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000594 // Use SSE for f32, x87 for f64.
595 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
597 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598
599 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000601
602 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
607 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
609 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
611 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::FSIN , MVT::f32, Expand);
613 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614
Nate Begemane1795842008-02-14 08:57:00 +0000615 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616 addLegalFPImmediate(APFloat(+0.0f)); // xorps
617 addLegalFPImmediate(APFloat(+0.0)); // FLD0
618 addLegalFPImmediate(APFloat(+1.0)); // FLD1
619 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
620 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
621
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000622 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
624 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000625 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000626 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000627 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000628 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
630 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000631
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
633 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
634 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
635 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000636
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000637 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
639 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000640 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000641 addLegalFPImmediate(APFloat(+0.0)); // FLD0
642 addLegalFPImmediate(APFloat(+1.0)); // FLD1
643 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
644 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000645 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
646 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
647 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
648 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000649 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000650
Cameron Zwarich33390842011-07-08 21:39:21 +0000651 // We don't support FMA.
652 setOperationAction(ISD::FMA, MVT::f64, Expand);
653 setOperationAction(ISD::FMA, MVT::f32, Expand);
654
Dale Johannesen59a58732007-08-05 18:49:15 +0000655 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000656 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
658 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
659 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000660 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000661 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000662 addLegalFPImmediate(TmpFlt); // FLD0
663 TmpFlt.changeSign();
664 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000665
666 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000667 APFloat TmpFlt2(+1.0);
668 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
669 &ignored);
670 addLegalFPImmediate(TmpFlt2); // FLD1
671 TmpFlt2.changeSign();
672 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
673 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000674
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000675 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
677 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000678 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000679
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000680 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
681 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
682 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
683 setOperationAction(ISD::FRINT, MVT::f80, Expand);
684 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000685 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000686 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000687
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000688 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
690 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
691 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000692
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::FLOG, MVT::f80, Expand);
694 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
695 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
696 setOperationAction(ISD::FEXP, MVT::f80, Expand);
697 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000698
Mon P Wangf007a8b2008-11-06 05:31:54 +0000699 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000700 // (for widening) or expand (for scalarization). Then we will selectively
701 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000702 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
703 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
704 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000720 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
721 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000736 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000738 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000745 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000755 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000756 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000760 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000761 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
762 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
763 setTruncStoreAction((MVT::SimpleValueType)VT,
764 (MVT::SimpleValueType)InnerVT, Expand);
765 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
766 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
767 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000768 }
769
Evan Chengc7ce29b2009-02-13 22:36:38 +0000770 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
771 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000772 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000773 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000774 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000775 }
776
Dale Johannesen0488fb62010-09-30 23:57:10 +0000777 // MMX-sized vectors (other than x86mmx) are expected to be expanded
778 // into smaller operations.
779 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
780 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
781 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
782 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
783 setOperationAction(ISD::AND, MVT::v8i8, Expand);
784 setOperationAction(ISD::AND, MVT::v4i16, Expand);
785 setOperationAction(ISD::AND, MVT::v2i32, Expand);
786 setOperationAction(ISD::AND, MVT::v1i64, Expand);
787 setOperationAction(ISD::OR, MVT::v8i8, Expand);
788 setOperationAction(ISD::OR, MVT::v4i16, Expand);
789 setOperationAction(ISD::OR, MVT::v2i32, Expand);
790 setOperationAction(ISD::OR, MVT::v1i64, Expand);
791 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
792 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
793 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
794 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
795 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
796 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
797 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
798 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
799 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
800 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
801 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
802 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
803 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000804 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
805 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
806 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
807 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000808
Craig Topper1accb7e2012-01-10 06:54:16 +0000809 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000811
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
813 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
814 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
815 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
816 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
817 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
818 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
819 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
820 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
821 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
822 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000823 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000824 }
825
Craig Topper1accb7e2012-01-10 06:54:16 +0000826 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000827 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000828
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000829 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
830 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000831 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
832 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
833 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
834 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000835
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
837 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
838 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
839 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
840 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
841 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
842 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
843 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
844 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
845 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
846 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
847 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
848 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
849 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
850 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
851 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000852
Nadav Rotem354efd82011-09-18 14:57:03 +0000853 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000854 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
855 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
856 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000857
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
859 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
860 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
861 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
862 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000863
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000864 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
865 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
866 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
867 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
868 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
869
Evan Cheng2c3ae372006-04-12 21:21:57 +0000870 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
872 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000873 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000874 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000875 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000876 // Do not attempt to custom lower non-128-bit vectors
877 if (!VT.is128BitVector())
878 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 setOperationAction(ISD::BUILD_VECTOR,
880 VT.getSimpleVT().SimpleTy, Custom);
881 setOperationAction(ISD::VECTOR_SHUFFLE,
882 VT.getSimpleVT().SimpleTy, Custom);
883 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
884 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000885 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000886
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
888 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
890 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
891 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
892 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000893
Nate Begemancdd1eec2008-02-12 22:51:28 +0000894 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
896 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000897 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000899 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
901 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000902 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000903
904 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000905 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000906 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000907
Owen Andersond6662ad2009-08-10 20:46:15 +0000908 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000910 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000912 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000918 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000919
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000921
Evan Cheng2c3ae372006-04-12 21:21:57 +0000922 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
924 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
925 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
926 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000927
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
929 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000930 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000931
Craig Topperd0a31172012-01-10 06:37:29 +0000932 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000933 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
934 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
935 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
936 setOperationAction(ISD::FRINT, MVT::f32, Legal);
937 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
938 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
939 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
940 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
941 setOperationAction(ISD::FRINT, MVT::f64, Legal);
942 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
943
Nate Begeman14d12ca2008-02-11 04:19:36 +0000944 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000945 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000946
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000947 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
948 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
949 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
950 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
951 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000952
Nate Begeman14d12ca2008-02-11 04:19:36 +0000953 // i8 and i16 vectors are custom , because the source register and source
954 // source memory operand types are not the same width. f32 vectors are
955 // custom since the immediate controlling the insert encodes additional
956 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
958 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
959 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
960 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
963 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
964 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
965 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000966
Pete Coopera77214a2011-11-14 19:38:42 +0000967 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000968 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000969 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000970 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972 }
973 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000974
Craig Topper1accb7e2012-01-10 06:54:16 +0000975 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000976 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000977 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000978
Nadav Rotem43012222011-05-11 08:12:09 +0000979 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000980 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000981
Nadav Rotem43012222011-05-11 08:12:09 +0000982 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000983 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000984
985 if (Subtarget->hasAVX2()) {
986 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
987 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
988
989 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
990 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
991
992 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
993 } else {
994 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
995 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
996
997 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
998 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
999
1000 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1001 }
Nadav Rotem43012222011-05-11 08:12:09 +00001002 }
1003
Craig Topperd0a31172012-01-10 06:37:29 +00001004 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001005 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001006
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001007 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001008 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1009 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1010 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1011 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1012 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1013 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001014
Owen Anderson825b72b2009-08-11 20:47:22 +00001015 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1017 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001018
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1020 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1021 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1022 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1023 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1024 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001025
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1027 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1028 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1029 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1030 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1031 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001032
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001033 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1034 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001035 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001036
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001037 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1038 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1040 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1041 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1042 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1043
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001044 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1045 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1046
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001047 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1048 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1049
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001051 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001052
Duncan Sands28b77e92011-09-06 19:07:46 +00001053 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1054 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1055 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1056 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001057
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001058 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1059 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1060 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1061
Craig Topperaaa643c2011-11-09 07:28:55 +00001062 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1063 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1064 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001066
Craig Topperaaa643c2011-11-09 07:28:55 +00001067 if (Subtarget->hasAVX2()) {
1068 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1069 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1070 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1071 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001072
Craig Topperaaa643c2011-11-09 07:28:55 +00001073 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1074 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1075 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1076 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001077
Craig Topperaaa643c2011-11-09 07:28:55 +00001078 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1079 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1080 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001081 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001082
1083 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001084
1085 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1086 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1087
1088 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1089 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1090
1091 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001092 } else {
1093 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1094 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1095 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1096 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1097
1098 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1099 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1100 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1101 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1102
1103 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1104 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1105 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1106 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001107
1108 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1109 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1110
1111 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1112 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1113
1114 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001115 }
Craig Topper13894fa2011-08-24 06:14:18 +00001116
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001117 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001118 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001119 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1120 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1121 EVT VT = SVT;
1122
1123 // Extract subvector is special because the value type
1124 // (result) is 128-bit but the source is 256-bit wide.
1125 if (VT.is128BitVector())
1126 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1127
1128 // Do not attempt to custom lower other non-256-bit vectors
1129 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001130 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001131
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001132 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1133 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1134 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1135 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001136 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001137 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001138 }
1139
David Greene54d8eba2011-01-27 22:38:56 +00001140 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001141 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1142 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1143 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001144
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001145 // Do not attempt to promote non-256-bit vectors
1146 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001147 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001148
1149 setOperationAction(ISD::AND, SVT, Promote);
1150 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1151 setOperationAction(ISD::OR, SVT, Promote);
1152 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1153 setOperationAction(ISD::XOR, SVT, Promote);
1154 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1155 setOperationAction(ISD::LOAD, SVT, Promote);
1156 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1157 setOperationAction(ISD::SELECT, SVT, Promote);
1158 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001159 }
David Greene9b9838d2009-06-29 16:47:10 +00001160 }
1161
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001162 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1163 // of this type with custom code.
1164 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1165 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001166 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1167 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 }
1169
Evan Cheng6be2c582006-04-05 23:38:46 +00001170 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001172
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001173
Eli Friedman962f5492010-06-02 19:35:46 +00001174 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1175 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001176 //
Eli Friedman962f5492010-06-02 19:35:46 +00001177 // FIXME: We really should do custom legalization for addition and
1178 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1179 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001180 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1181 // Add/Sub/Mul with overflow operations are custom lowered.
1182 MVT VT = IntVTs[i];
1183 setOperationAction(ISD::SADDO, VT, Custom);
1184 setOperationAction(ISD::UADDO, VT, Custom);
1185 setOperationAction(ISD::SSUBO, VT, Custom);
1186 setOperationAction(ISD::USUBO, VT, Custom);
1187 setOperationAction(ISD::SMULO, VT, Custom);
1188 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001189 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001190
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001191 // There are no 8-bit 3-address imul/mul instructions
1192 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1193 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001194
Evan Chengd54f2d52009-03-31 19:38:51 +00001195 if (!Subtarget->is64Bit()) {
1196 // These libcalls are not available in 32-bit.
1197 setLibcallName(RTLIB::SHL_I128, 0);
1198 setLibcallName(RTLIB::SRL_I128, 0);
1199 setLibcallName(RTLIB::SRA_I128, 0);
1200 }
1201
Evan Cheng206ee9d2006-07-07 08:33:52 +00001202 // We have target-specific dag combine patterns for the following nodes:
1203 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001204 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001205 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001206 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001207 setTargetDAGCombine(ISD::SHL);
1208 setTargetDAGCombine(ISD::SRA);
1209 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001210 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001211 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001212 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001213 setTargetDAGCombine(ISD::FADD);
1214 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001215 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001216 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001217 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001218 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001219 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001220 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001221 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001222 if (Subtarget->is64Bit())
1223 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001224 if (Subtarget->hasBMI())
1225 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001226
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001227 computeRegisterProperties();
1228
Evan Cheng05219282011-01-06 06:52:41 +00001229 // On Darwin, -Os means optimize for size without hurting performance,
1230 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001231 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001232 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001233 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001234 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1235 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1236 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001237 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001238 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001239
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001240 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001241}
1242
Scott Michel5b8f82e2008-03-10 15:42:14 +00001243
Duncan Sands28b77e92011-09-06 19:07:46 +00001244EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1245 if (!VT.isVector()) return MVT::i8;
1246 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001247}
1248
1249
Evan Cheng29286502008-01-23 23:17:41 +00001250/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1251/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001252static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001253 if (MaxAlign == 16)
1254 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001255 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001256 if (VTy->getBitWidth() == 128)
1257 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 unsigned EltAlign = 0;
1260 getMaxByValAlign(ATy->getElementType(), EltAlign);
1261 if (EltAlign > MaxAlign)
1262 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001263 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001264 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1265 unsigned EltAlign = 0;
1266 getMaxByValAlign(STy->getElementType(i), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
1269 if (MaxAlign == 16)
1270 break;
1271 }
1272 }
1273 return;
1274}
1275
1276/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1277/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001278/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1279/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001280unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001281 if (Subtarget->is64Bit()) {
1282 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001283 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001284 if (TyAlign > 8)
1285 return TyAlign;
1286 return 8;
1287 }
1288
Evan Cheng29286502008-01-23 23:17:41 +00001289 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001290 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001291 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001292 return Align;
1293}
Chris Lattner2b02a442007-02-25 08:29:00 +00001294
Evan Chengf0df0312008-05-15 08:39:06 +00001295/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001296/// and store operations as a result of memset, memcpy, and memmove
1297/// lowering. If DstAlign is zero that means it's safe to destination
1298/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1299/// means there isn't a need to check it against alignment requirement,
1300/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001301/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1303/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1304/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001305/// It returns EVT::Other if the type should be determined using generic
1306/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001307EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001308X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1309 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001310 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001311 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001312 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001313 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1314 // linux. This is because the stack realignment code can't handle certain
1315 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001316 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001317 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001318 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001319 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001320 (Subtarget->isUnalignedMemAccessFast() ||
1321 ((DstAlign == 0 || DstAlign >= 16) &&
1322 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001323 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001324 if (Subtarget->getStackAlignment() >= 32) {
1325 if (Subtarget->hasAVX2())
1326 return MVT::v8i32;
1327 if (Subtarget->hasAVX())
1328 return MVT::v8f32;
1329 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001330 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001331 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001332 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001333 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001334 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001335 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001336 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001337 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001338 // Do not use f64 to lower memcpy if source is string constant. It's
1339 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001340 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001341 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001342 }
Evan Chengf0df0312008-05-15 08:39:06 +00001343 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001344 return MVT::i64;
1345 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001346}
1347
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001348/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1349/// current function. The returned value is a member of the
1350/// MachineJumpTableInfo::JTEntryKind enum.
1351unsigned X86TargetLowering::getJumpTableEncoding() const {
1352 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1353 // symbol.
1354 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1355 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001356 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001357
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001358 // Otherwise, use the normal jump table encoding heuristics.
1359 return TargetLowering::getJumpTableEncoding();
1360}
1361
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362const MCExpr *
1363X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1364 const MachineBasicBlock *MBB,
1365 unsigned uid,MCContext &Ctx) const{
1366 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1367 Subtarget->isPICStyleGOT());
1368 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1369 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001370 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1371 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001372}
1373
Evan Chengcc415862007-11-09 01:32:10 +00001374/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1375/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001376SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001377 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001378 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001379 // This doesn't have DebugLoc associated with it, but is not really the
1380 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001381 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001382 return Table;
1383}
1384
Chris Lattner589c6f62010-01-26 06:28:43 +00001385/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1386/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1387/// MCExpr.
1388const MCExpr *X86TargetLowering::
1389getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1390 MCContext &Ctx) const {
1391 // X86-64 uses RIP relative addressing based on the jump table label.
1392 if (Subtarget->isPICStyleRIPRel())
1393 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1394
1395 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001396 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001397}
1398
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001399// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001400std::pair<const TargetRegisterClass*, uint8_t>
1401X86TargetLowering::findRepresentativeClass(EVT VT) const{
1402 const TargetRegisterClass *RRC = 0;
1403 uint8_t Cost = 1;
1404 switch (VT.getSimpleVT().SimpleTy) {
1405 default:
1406 return TargetLowering::findRepresentativeClass(VT);
1407 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1408 RRC = (Subtarget->is64Bit()
1409 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1410 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001411 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001412 RRC = X86::VR64RegisterClass;
1413 break;
1414 case MVT::f32: case MVT::f64:
1415 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1416 case MVT::v4f32: case MVT::v2f64:
1417 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1418 case MVT::v4f64:
1419 RRC = X86::VR128RegisterClass;
1420 break;
1421 }
1422 return std::make_pair(RRC, Cost);
1423}
1424
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001425bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1426 unsigned &Offset) const {
1427 if (!Subtarget->isTargetLinux())
1428 return false;
1429
1430 if (Subtarget->is64Bit()) {
1431 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1432 Offset = 0x28;
1433 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1434 AddressSpace = 256;
1435 else
1436 AddressSpace = 257;
1437 } else {
1438 // %gs:0x14 on i386
1439 Offset = 0x14;
1440 AddressSpace = 256;
1441 }
1442 return true;
1443}
1444
1445
Chris Lattner2b02a442007-02-25 08:29:00 +00001446//===----------------------------------------------------------------------===//
1447// Return Value Calling Convention Implementation
1448//===----------------------------------------------------------------------===//
1449
Chris Lattner59ed56b2007-02-28 04:55:35 +00001450#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001451
Michael J. Spencerec38de22010-10-10 22:04:20 +00001452bool
Eric Christopher471e4222011-06-08 23:55:35 +00001453X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1454 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001455 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001456 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001457 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001458 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001459 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001460 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001461}
1462
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463SDValue
1464X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001465 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001467 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001468 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001469 MachineFunction &MF = DAG.getMachineFunction();
1470 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001471
Chris Lattner9774c912007-02-27 05:28:59 +00001472 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001473 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 RVLocs, *DAG.getContext());
1475 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001476
Evan Chengdcea1632010-02-04 02:40:39 +00001477 // Add the regs to the liveout set for the function.
1478 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1479 for (unsigned i = 0; i != RVLocs.size(); ++i)
1480 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1481 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Dan Gohman475871a2008-07-27 21:46:04 +00001483 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001484
Dan Gohman475871a2008-07-27 21:46:04 +00001485 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001486 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1487 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001488 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1489 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001490
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001491 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001492 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1493 CCValAssign &VA = RVLocs[i];
1494 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001495 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001496 EVT ValVT = ValToCopy.getValueType();
1497
Dale Johannesenc4510512010-09-24 19:05:48 +00001498 // If this is x86-64, and we disabled SSE, we can't return FP values,
1499 // or SSE or MMX vectors.
1500 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1501 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001502 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001503 report_fatal_error("SSE register return with SSE disabled");
1504 }
1505 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1506 // llvm-gcc has never done it right and no one has noticed, so this
1507 // should be OK for now.
1508 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001509 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001510 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001511
Chris Lattner447ff682008-03-11 03:23:40 +00001512 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1513 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001514 if (VA.getLocReg() == X86::ST0 ||
1515 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001516 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1517 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001518 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001520 RetOps.push_back(ValToCopy);
1521 // Don't emit a copytoreg.
1522 continue;
1523 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001524
Evan Cheng242b38b2009-02-23 09:03:22 +00001525 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1526 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001527 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001528 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001529 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001530 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001531 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1532 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001533 // If we don't have SSE2 available, convert to v4f32 so the generated
1534 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001535 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001537 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001538 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001539 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001540
Dale Johannesendd64c412009-02-04 00:33:20 +00001541 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001542 Flag = Chain.getValue(1);
1543 }
Dan Gohman61a92132008-04-21 23:59:07 +00001544
1545 // The x86-64 ABI for returning structs by value requires that we copy
1546 // the sret argument into %rax for the return. We saved the argument into
1547 // a virtual register in the entry block, so now we copy the value out
1548 // and into %rax.
1549 if (Subtarget->is64Bit() &&
1550 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1551 MachineFunction &MF = DAG.getMachineFunction();
1552 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1553 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001554 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001555 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001556 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001557
Dale Johannesendd64c412009-02-04 00:33:20 +00001558 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001559 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001560
1561 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001562 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001563 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001564
Chris Lattner447ff682008-03-11 03:23:40 +00001565 RetOps[0] = Chain; // Update chain.
1566
1567 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001568 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001569 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
1571 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001572 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001573}
1574
Evan Cheng3d2125c2010-11-30 23:55:39 +00001575bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1576 if (N->getNumValues() != 1)
1577 return false;
1578 if (!N->hasNUsesOfValue(1, 0))
1579 return false;
1580
1581 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001582 if (Copy->getOpcode() != ISD::CopyToReg &&
1583 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001584 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001585
1586 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001587 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001588 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001589 if (UI->getOpcode() != X86ISD::RET_FLAG)
1590 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001591 HasRet = true;
1592 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001593
Evan Cheng1bf891a2010-12-01 22:59:46 +00001594 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001595}
1596
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001597EVT
1598X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001599 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001600 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001601 // TODO: Is this also valid on 32-bit?
1602 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001603 ReturnMVT = MVT::i8;
1604 else
1605 ReturnMVT = MVT::i32;
1606
1607 EVT MinVT = getRegisterType(Context, ReturnMVT);
1608 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001609}
1610
Dan Gohman98ca4f22009-08-05 01:29:28 +00001611/// LowerCallResult - Lower the result values of a call into the
1612/// appropriate copies out of appropriate physical registers.
1613///
1614SDValue
1615X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001616 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001617 const SmallVectorImpl<ISD::InputArg> &Ins,
1618 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001619 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001620
Chris Lattnere32bbf62007-02-28 07:09:55 +00001621 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001622 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001623 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001624 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1625 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001627
Chris Lattner3085e152007-02-25 08:59:22 +00001628 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001629 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001630 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001631 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001632
Torok Edwin3f142c32009-02-01 18:15:56 +00001633 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001635 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001636 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001637 }
1638
Evan Cheng79fb3b42009-02-20 20:43:02 +00001639 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001640
1641 // If this is a call to a function that returns an fp value on the floating
1642 // point stack, we must guarantee the the value is popped from the stack, so
1643 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001644 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001645 // instead.
1646 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1647 // If we prefer to use the value in xmm registers, copy it out as f80 and
1648 // use a truncate to move it from fp stack reg to xmm reg.
1649 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001651 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1652 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001653 Val = Chain.getValue(0);
1654
1655 // Round the f80 to the right size, which also moves it to the appropriate
1656 // xmm register.
1657 if (CopyVT != VA.getValVT())
1658 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1659 // This truncation won't change the value.
1660 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001661 } else {
1662 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1663 CopyVT, InFlag).getValue(1);
1664 Val = Chain.getValue(0);
1665 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001666 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001667 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001668 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001669
Dan Gohman98ca4f22009-08-05 01:29:28 +00001670 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001671}
1672
1673
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001674//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001675// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001676//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001677// StdCall calling convention seems to be standard for many Windows' API
1678// routines and around. It differs from C calling convention just a little:
1679// callee should clean up the stack, not caller. Symbols should be also
1680// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001681// For info on fast calling convention see Fast Calling Convention (tail call)
1682// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001683
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001685/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1687 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001688 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001689
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001691}
1692
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001693/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001694/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695static bool
1696ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1697 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001698 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001701}
1702
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001703/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1704/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001705/// the specific parameter attribute. The copy will be passed as a byval
1706/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001707static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001708CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001709 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1710 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001711 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001712
Dale Johannesendd64c412009-02-04 00:33:20 +00001713 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001714 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001715 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001716}
1717
Chris Lattner29689432010-03-11 00:22:57 +00001718/// IsTailCallConvention - Return true if the calling convention is one that
1719/// supports tail call optimization.
1720static bool IsTailCallConvention(CallingConv::ID CC) {
1721 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1722}
1723
Evan Cheng485fafc2011-03-21 01:19:09 +00001724bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001725 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001726 return false;
1727
1728 CallSite CS(CI);
1729 CallingConv::ID CalleeCC = CS.getCallingConv();
1730 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1731 return false;
1732
1733 return true;
1734}
1735
Evan Cheng0c439eb2010-01-27 00:07:07 +00001736/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1737/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001738static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1739 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001740 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001741}
1742
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743SDValue
1744X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001745 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001746 const SmallVectorImpl<ISD::InputArg> &Ins,
1747 DebugLoc dl, SelectionDAG &DAG,
1748 const CCValAssign &VA,
1749 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001750 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001751 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001753 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1754 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001755 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001756 EVT ValVT;
1757
1758 // If value is passed by pointer we have address passed instead of the value
1759 // itself.
1760 if (VA.getLocInfo() == CCValAssign::Indirect)
1761 ValVT = VA.getLocVT();
1762 else
1763 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001764
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001765 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001766 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001767 // In case of tail call optimization mark all arguments mutable. Since they
1768 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001769 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001770 unsigned Bytes = Flags.getByValSize();
1771 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1772 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001773 return DAG.getFrameIndex(FI, getPointerTy());
1774 } else {
1775 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001776 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001777 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1778 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001779 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001780 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001781 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001782}
1783
Dan Gohman475871a2008-07-27 21:46:04 +00001784SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001786 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001787 bool isVarArg,
1788 const SmallVectorImpl<ISD::InputArg> &Ins,
1789 DebugLoc dl,
1790 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001791 SmallVectorImpl<SDValue> &InVals)
1792 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001793 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001794 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001795
Gordon Henriksen86737662008-01-05 16:56:59 +00001796 const Function* Fn = MF.getFunction();
1797 if (Fn->hasExternalLinkage() &&
1798 Subtarget->isTargetCygMing() &&
1799 Fn->getName() == "main")
1800 FuncInfo->setForceFramePointer(true);
1801
Evan Cheng1bc78042006-04-26 01:20:17 +00001802 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001803 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001804 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001805 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001806
Chris Lattner29689432010-03-11 00:22:57 +00001807 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1808 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001809
Chris Lattner638402b2007-02-28 07:00:42 +00001810 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001811 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001812 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001813 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001814
1815 // Allocate shadow area for Win64
1816 if (IsWin64) {
1817 CCInfo.AllocateStack(32, 8);
1818 }
1819
Duncan Sands45907662010-10-31 13:21:44 +00001820 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001821
Chris Lattnerf39f7712007-02-28 05:46:49 +00001822 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001823 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001824 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1825 CCValAssign &VA = ArgLocs[i];
1826 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1827 // places.
1828 assert(VA.getValNo() != LastVal &&
1829 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001830 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001831 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001832
Chris Lattnerf39f7712007-02-28 05:46:49 +00001833 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001834 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001835 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001837 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001841 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001843 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001844 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1845 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001846 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001847 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001848 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001849 RC = X86::VR64RegisterClass;
1850 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001851 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001852
Devang Patel68e6bee2011-02-21 23:21:26 +00001853 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001854 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001855
Chris Lattnerf39f7712007-02-28 05:46:49 +00001856 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1857 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1858 // right size.
1859 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001860 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001861 DAG.getValueType(VA.getValVT()));
1862 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001863 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001864 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001865 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001866 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001867
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001868 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001869 // Handle MMX values passed in XMM regs.
1870 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001871 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1872 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001873 } else
1874 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001875 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001876 } else {
1877 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001878 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001879 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001880
1881 // If value is passed via pointer - do a load.
1882 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001883 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001884 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001885
Dan Gohman98ca4f22009-08-05 01:29:28 +00001886 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001887 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001888
Dan Gohman61a92132008-04-21 23:59:07 +00001889 // The x86-64 ABI for returning structs by value requires that we copy
1890 // the sret argument into %rax for the return. Save the argument into
1891 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001892 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001893 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1894 unsigned Reg = FuncInfo->getSRetReturnReg();
1895 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001897 FuncInfo->setSRetReturnReg(Reg);
1898 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001900 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001901 }
1902
Chris Lattnerf39f7712007-02-28 05:46:49 +00001903 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001904 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001905 if (FuncIsMadeTailCallSafe(CallConv,
1906 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001907 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001908
Evan Cheng1bc78042006-04-26 01:20:17 +00001909 // If the function takes variable number of arguments, make a frame index for
1910 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001911 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001912 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1913 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001914 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001915 }
1916 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001917 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1918
1919 // FIXME: We should really autogenerate these arrays
1920 static const unsigned GPR64ArgRegsWin64[] = {
1921 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001922 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001923 static const unsigned GPR64ArgRegs64Bit[] = {
1924 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1925 };
1926 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001927 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1928 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1929 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001930 const unsigned *GPR64ArgRegs;
1931 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001932
1933 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001934 // The XMM registers which might contain var arg parameters are shadowed
1935 // in their paired GPR. So we only need to save the GPR to their home
1936 // slots.
1937 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001938 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001939 } else {
1940 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1941 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001942
Chad Rosier30450e82011-12-22 22:35:21 +00001943 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1944 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001945 }
1946 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1947 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
Devang Patel578efa92009-06-05 21:57:13 +00001949 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001950 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001951 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001952 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1953 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001954 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001955 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001956 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001957 // Kernel mode asks for SSE to be disabled, so don't push them
1958 // on the stack.
1959 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001960
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001961 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001962 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001963 // Get to the caller-allocated home save location. Add 8 to account
1964 // for the return address.
1965 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001966 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001967 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001968 // Fixup to set vararg frame on shadow area (4 x i64).
1969 if (NumIntRegs < 4)
1970 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001971 } else {
1972 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001973 // registers, then we must store them to their spots on the stack so
1974 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001975 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1976 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1977 FuncInfo->setRegSaveFrameIndex(
1978 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001979 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001980 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001981
Gordon Henriksen86737662008-01-05 16:56:59 +00001982 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001983 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001984 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1985 getPointerTy());
1986 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001987 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001988 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1989 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001990 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001991 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001992 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001993 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001994 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001995 MachinePointerInfo::getFixedStack(
1996 FuncInfo->getRegSaveFrameIndex(), Offset),
1997 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001998 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001999 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002001
Dan Gohmanface41a2009-08-16 21:24:25 +00002002 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2003 // Now store the XMM (fp + vector) parameter registers.
2004 SmallVector<SDValue, 11> SaveXMMOps;
2005 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002006
Devang Patel68e6bee2011-02-21 23:21:26 +00002007 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002008 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2009 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002010
Dan Gohman1e93df62010-04-17 14:41:14 +00002011 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2012 FuncInfo->getRegSaveFrameIndex()));
2013 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2014 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002015
Dan Gohmanface41a2009-08-16 21:24:25 +00002016 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002017 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002018 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002019 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2020 SaveXMMOps.push_back(Val);
2021 }
2022 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2023 MVT::Other,
2024 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002025 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002026
2027 if (!MemOps.empty())
2028 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2029 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002032
Gordon Henriksen86737662008-01-05 16:56:59 +00002033 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002034 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2035 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002036 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002037 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002038 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002039 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002040 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2041 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002042 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002043 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002044
Gordon Henriksen86737662008-01-05 16:56:59 +00002045 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002046 // RegSaveFrameIndex is X86-64 only.
2047 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002048 if (CallConv == CallingConv::X86_FastCall ||
2049 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002050 // fastcc functions can't have varargs.
2051 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002052 }
Evan Cheng25caf632006-05-23 21:06:34 +00002053
Rafael Espindola76927d752011-08-30 19:39:58 +00002054 FuncInfo->setArgumentStackSize(StackSize);
2055
Dan Gohman98ca4f22009-08-05 01:29:28 +00002056 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002057}
2058
Dan Gohman475871a2008-07-27 21:46:04 +00002059SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002060X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2061 SDValue StackPtr, SDValue Arg,
2062 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002063 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002064 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002065 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002066 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002067 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002068 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002069 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002070
2071 return DAG.getStore(Chain, dl, Arg, PtrOff,
2072 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002073 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002074}
2075
Bill Wendling64e87322009-01-16 19:25:27 +00002076/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002077/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002078SDValue
2079X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002080 SDValue &OutRetAddr, SDValue Chain,
2081 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002082 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002083 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002084 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002085 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002086
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002087 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002088 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002089 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002090 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002091}
2092
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002093/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002094/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002095static SDValue
2096EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002097 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002098 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099 // Store the return address to the appropriate stack slot.
2100 if (!FPDiff) return Chain;
2101 // Calculate the new stack slot for the return address.
2102 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002103 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002104 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002106 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002107 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002108 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002109 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110 return Chain;
2111}
2112
Dan Gohman98ca4f22009-08-05 01:29:28 +00002113SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002114X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002115 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002116 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002117 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002118 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119 const SmallVectorImpl<ISD::InputArg> &Ins,
2120 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002121 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 MachineFunction &MF = DAG.getMachineFunction();
2123 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002124 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002125 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002127 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128
Nick Lewycky22de16d2012-01-19 00:34:10 +00002129 if (MF.getTarget().Options.DisableTailCalls)
2130 isTailCall = false;
2131
Evan Cheng5f941932010-02-05 02:21:12 +00002132 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002133 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002134 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2135 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002136 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002137
2138 // Sibcalls are automatically detected tailcalls which do not require
2139 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002140 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002141 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002142
2143 if (isTailCall)
2144 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002145 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002146
Chris Lattner29689432010-03-11 00:22:57 +00002147 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2148 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002149
Chris Lattner638402b2007-02-28 07:00:42 +00002150 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002151 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002152 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002154
2155 // Allocate shadow area for Win64
2156 if (IsWin64) {
2157 CCInfo.AllocateStack(32, 8);
2158 }
2159
Duncan Sands45907662010-10-31 13:21:44 +00002160 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002161
Chris Lattner423c5f42007-02-28 05:31:48 +00002162 // Get a count of how many bytes are to be pushed on the stack.
2163 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002164 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002165 // This is a sibcall. The memory operands are available in caller's
2166 // own caller's stack.
2167 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002168 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2169 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002170 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002171
Gordon Henriksen86737662008-01-05 16:56:59 +00002172 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002173 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002174 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002175 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002176 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2177 FPDiff = NumBytesCallerPushed - NumBytes;
2178
2179 // Set the delta of movement of the returnaddr stackslot.
2180 // But only set if delta is greater than previous delta.
2181 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2182 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2183 }
2184
Evan Chengf22f9b32010-02-06 03:28:46 +00002185 if (!IsSibcall)
2186 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002187
Dan Gohman475871a2008-07-27 21:46:04 +00002188 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002189 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002190 if (isTailCall && FPDiff)
2191 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2192 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002193
Dan Gohman475871a2008-07-27 21:46:04 +00002194 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2195 SmallVector<SDValue, 8> MemOpChains;
2196 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002197
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002198 // Walk the register/memloc assignments, inserting copies/loads. In the case
2199 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002200 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2201 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002202 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002203 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002204 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002205 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002206
Chris Lattner423c5f42007-02-28 05:31:48 +00002207 // Promote the value if needed.
2208 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002209 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 case CCValAssign::Full: break;
2211 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002212 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002213 break;
2214 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002215 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002216 break;
2217 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002218 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2219 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002220 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002221 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2222 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002223 } else
2224 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2225 break;
2226 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002227 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002228 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002229 case CCValAssign::Indirect: {
2230 // Store the argument.
2231 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002232 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002233 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002234 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002235 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002236 Arg = SpillSlot;
2237 break;
2238 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002239 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002240
Chris Lattner423c5f42007-02-28 05:31:48 +00002241 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002242 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2243 if (isVarArg && IsWin64) {
2244 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2245 // shadow reg if callee is a varargs function.
2246 unsigned ShadowReg = 0;
2247 switch (VA.getLocReg()) {
2248 case X86::XMM0: ShadowReg = X86::RCX; break;
2249 case X86::XMM1: ShadowReg = X86::RDX; break;
2250 case X86::XMM2: ShadowReg = X86::R8; break;
2251 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002252 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002253 if (ShadowReg)
2254 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002255 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002256 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002257 assert(VA.isMemLoc());
2258 if (StackPtr.getNode() == 0)
2259 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2260 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2261 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002262 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002263 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002264
Evan Cheng32fe1032006-05-25 00:59:30 +00002265 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002267 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002268
Evan Cheng347d5f72006-04-28 21:29:37 +00002269 // Build a sequence of copy-to-reg nodes chained together with token chain
2270 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272 // Tail call byval lowering might overwrite argument registers so in case of
2273 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002274 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002275 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002276 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002277 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278 InFlag = Chain.getValue(1);
2279 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002280
Chris Lattner88e1fd52009-07-09 04:24:46 +00002281 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002282 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2283 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002284 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002285 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2286 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002287 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002288 InFlag);
2289 InFlag = Chain.getValue(1);
2290 } else {
2291 // If we are tail calling and generating PIC/GOT style code load the
2292 // address of the callee into ECX. The value in ecx is used as target of
2293 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2294 // for tail calls on PIC/GOT architectures. Normally we would just put the
2295 // address of GOT into ebx and then call target@PLT. But for tail calls
2296 // ebx would be restored (since ebx is callee saved) before jumping to the
2297 // target@PLT.
2298
2299 // Note: The actual moving to ECX is done further down.
2300 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2301 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2302 !G->getGlobal()->hasProtectedVisibility())
2303 Callee = LowerGlobalAddress(Callee, DAG);
2304 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002305 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002306 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002307 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002308
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002309 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002310 // From AMD64 ABI document:
2311 // For calls that may call functions that use varargs or stdargs
2312 // (prototype-less calls or calls to functions containing ellipsis (...) in
2313 // the declaration) %al is used as hidden argument to specify the number
2314 // of SSE registers used. The contents of %al do not need to match exactly
2315 // the number of registers, but must be an ubound on the number of SSE
2316 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002317
Gordon Henriksen86737662008-01-05 16:56:59 +00002318 // Count the number of XMM registers allocated.
2319 static const unsigned XMMArgRegs[] = {
2320 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2321 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2322 };
2323 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002324 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002325 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002326
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002328 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002329 InFlag = Chain.getValue(1);
2330 }
2331
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002332
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002333 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002334 if (isTailCall) {
2335 // Force all the incoming stack arguments to be loaded from the stack
2336 // before any new outgoing arguments are stored to the stack, because the
2337 // outgoing stack slots may alias the incoming argument stack slots, and
2338 // the alias isn't otherwise explicit. This is slightly more conservative
2339 // than necessary, because it means that each store effectively depends
2340 // on every argument instead of just those arguments it would clobber.
2341 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2342
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SmallVector<SDValue, 8> MemOpChains2;
2344 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002346 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002347 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002348 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002349 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2350 CCValAssign &VA = ArgLocs[i];
2351 if (VA.isRegLoc())
2352 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002353 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002354 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002355 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002356 // Create frame index.
2357 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002358 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002359 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002360 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002361
Duncan Sands276dcbd2008-03-21 09:14:45 +00002362 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002363 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002364 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002365 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002366 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002367 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002368 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002369
Dan Gohman98ca4f22009-08-05 01:29:28 +00002370 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2371 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002372 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002373 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002374 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002375 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002376 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002377 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002378 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002379 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002380 }
2381 }
2382
2383 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002385 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002386
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002387 // Copy arguments to their registers.
2388 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002389 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002390 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002391 InFlag = Chain.getValue(1);
2392 }
Dan Gohman475871a2008-07-27 21:46:04 +00002393 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002394
Gordon Henriksen86737662008-01-05 16:56:59 +00002395 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002396 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002397 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002398 }
2399
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002400 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2401 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2402 // In the 64-bit large code model, we have to make all calls
2403 // through a register, since the call instruction's 32-bit
2404 // pc-relative offset may not be large enough to hold the whole
2405 // address.
2406 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002407 // If the callee is a GlobalAddress node (quite common, every direct call
2408 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2409 // it.
2410
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002411 // We should use extra load for direct calls to dllimported functions in
2412 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002413 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002414 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002415 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002416 bool ExtraLoad = false;
2417 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002418
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2420 // external symbols most go through the PLT in PIC mode. If the symbol
2421 // has hidden or protected visibility, or if it is static or local, then
2422 // we don't need to use the PLT - we can directly call it.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002425 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002426 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002427 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002428 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002429 (!Subtarget->getTargetTriple().isMacOSX() ||
2430 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002431 // PC-relative references to external symbols should go through $stub,
2432 // unless we're building with the leopard linker or later, which
2433 // automatically synthesizes these stubs.
2434 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002435 } else if (Subtarget->isPICStyleRIPRel() &&
2436 isa<Function>(GV) &&
2437 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2438 // If the function is marked as non-lazy, generate an indirect call
2439 // which loads from the GOT directly. This avoids runtime overhead
2440 // at the cost of eager binding (and one extra byte of encoding).
2441 OpFlags = X86II::MO_GOTPCREL;
2442 WrapperKind = X86ISD::WrapperRIP;
2443 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002444 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002445
Devang Patel0d881da2010-07-06 22:08:15 +00002446 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002447 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002448
2449 // Add a wrapper if needed.
2450 if (WrapperKind != ISD::DELETED_NODE)
2451 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2452 // Add extra indirection if needed.
2453 if (ExtraLoad)
2454 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2455 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002456 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002457 }
Bill Wendling056292f2008-09-16 21:48:12 +00002458 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002459 unsigned char OpFlags = 0;
2460
Evan Cheng1bf891a2010-12-01 22:59:46 +00002461 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2462 // external symbols should go through the PLT.
2463 if (Subtarget->isTargetELF() &&
2464 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2465 OpFlags = X86II::MO_PLT;
2466 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002467 (!Subtarget->getTargetTriple().isMacOSX() ||
2468 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002469 // PC-relative references to external symbols should go through $stub,
2470 // unless we're building with the leopard linker or later, which
2471 // automatically synthesizes these stubs.
2472 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002473 }
Eric Christopherfd179292009-08-27 18:07:15 +00002474
Chris Lattner48a7d022009-07-09 05:02:21 +00002475 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2476 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002477 }
2478
Chris Lattnerd96d0722007-02-25 06:40:16 +00002479 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002480 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002481 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002482
Evan Chengf22f9b32010-02-06 03:28:46 +00002483 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002484 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2485 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002486 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002488
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002489 Ops.push_back(Chain);
2490 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002491
Dan Gohman98ca4f22009-08-05 01:29:28 +00002492 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002494
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 // Add argument registers to the end of the list so that they are known live
2496 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002497 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2498 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2499 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002500
Evan Cheng586ccac2008-03-18 23:36:35 +00002501 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002502 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002503 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2504
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002505 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002506 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002508
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002509 // Add a register mask operand representing the call-preserved registers.
2510 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2511 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2512 assert(Mask && "Missing call preserved mask for calling convention");
2513 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002514
Gabor Greifba36cb52008-08-28 21:40:38 +00002515 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002516 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002517
Dan Gohman98ca4f22009-08-05 01:29:28 +00002518 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002519 // We used to do:
2520 //// If this is the first return lowered for this function, add the regs
2521 //// to the liveout set for the function.
2522 // This isn't right, although it's probably harmless on x86; liveouts
2523 // should be computed from returns not tail calls. Consider a void
2524 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002525 return DAG.getNode(X86ISD::TC_RETURN, dl,
2526 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002527 }
2528
Dale Johannesenace16102009-02-03 19:33:06 +00002529 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002530 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002531
Chris Lattner2d297092006-05-23 18:50:38 +00002532 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002533 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002534 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2535 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002536 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002537 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2538 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002539 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002540 // pops the hidden struct pointer, so we have to push it back.
2541 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002542 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002543 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002544 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002545 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002546
Gordon Henriksenae636f82008-01-03 16:47:34 +00002547 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002548 if (!IsSibcall) {
2549 Chain = DAG.getCALLSEQ_END(Chain,
2550 DAG.getIntPtrConstant(NumBytes, true),
2551 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2552 true),
2553 InFlag);
2554 InFlag = Chain.getValue(1);
2555 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002556
Chris Lattner3085e152007-02-25 08:59:22 +00002557 // Handle result values, copying them out of physregs into vregs that we
2558 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002559 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2560 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002561}
2562
Evan Cheng25ab6902006-09-08 06:48:29 +00002563
2564//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002565// Fast Calling Convention (tail call) implementation
2566//===----------------------------------------------------------------------===//
2567
2568// Like std call, callee cleans arguments, convention except that ECX is
2569// reserved for storing the tail called function address. Only 2 registers are
2570// free for argument passing (inreg). Tail call optimization is performed
2571// provided:
2572// * tailcallopt is enabled
2573// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002574// On X86_64 architecture with GOT-style position independent code only local
2575// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002576// To keep the stack aligned according to platform abi the function
2577// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2578// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002579// If a tail called function callee has more arguments than the caller the
2580// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002581// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002582// original REtADDR, but before the saved framepointer or the spilled registers
2583// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2584// stack layout:
2585// arg1
2586// arg2
2587// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002588// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002589// move area ]
2590// (possible EBP)
2591// ESI
2592// EDI
2593// local1 ..
2594
2595/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2596/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002597unsigned
2598X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2599 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002600 MachineFunction &MF = DAG.getMachineFunction();
2601 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002602 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002603 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002604 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002605 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002606 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002607 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2608 // Number smaller than 12 so just add the difference.
2609 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2610 } else {
2611 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002612 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002613 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002614 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002615 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002616}
2617
Evan Cheng5f941932010-02-05 02:21:12 +00002618/// MatchingStackOffset - Return true if the given stack call argument is
2619/// already available in the same position (relatively) of the caller's
2620/// incoming argument stack.
2621static
2622bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2623 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2624 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002625 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2626 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002627 if (Arg.getOpcode() == ISD::CopyFromReg) {
2628 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002629 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002630 return false;
2631 MachineInstr *Def = MRI->getVRegDef(VR);
2632 if (!Def)
2633 return false;
2634 if (!Flags.isByVal()) {
2635 if (!TII->isLoadFromStackSlot(Def, FI))
2636 return false;
2637 } else {
2638 unsigned Opcode = Def->getOpcode();
2639 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2640 Def->getOperand(1).isFI()) {
2641 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002642 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002643 } else
2644 return false;
2645 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002646 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2647 if (Flags.isByVal())
2648 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002649 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002650 // define @foo(%struct.X* %A) {
2651 // tail call @bar(%struct.X* byval %A)
2652 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002653 return false;
2654 SDValue Ptr = Ld->getBasePtr();
2655 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2656 if (!FINode)
2657 return false;
2658 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002659 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002660 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002661 FI = FINode->getIndex();
2662 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002663 } else
2664 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002665
Evan Cheng4cae1332010-03-05 08:38:04 +00002666 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002667 if (!MFI->isFixedObjectIndex(FI))
2668 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002669 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002670}
2671
Dan Gohman98ca4f22009-08-05 01:29:28 +00002672/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2673/// for tail call optimization. Targets which want to do tail call
2674/// optimization should implement this function.
2675bool
2676X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002677 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002678 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002679 bool isCalleeStructRet,
2680 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002681 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002682 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002683 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002684 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002685 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002686 CalleeCC != CallingConv::C)
2687 return false;
2688
Evan Cheng7096ae42010-01-29 06:45:59 +00002689 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002690 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002691 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002692 CallingConv::ID CallerCC = CallerF->getCallingConv();
2693 bool CCMatch = CallerCC == CalleeCC;
2694
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002695 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002696 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002697 return true;
2698 return false;
2699 }
2700
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002701 // Look for obvious safe cases to perform tail call optimization that do not
2702 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002703
Evan Cheng2c12cb42010-03-26 16:26:03 +00002704 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2705 // emit a special epilogue.
2706 if (RegInfo->needsStackRealignment(MF))
2707 return false;
2708
Evan Chenga375d472010-03-15 18:54:48 +00002709 // Also avoid sibcall optimization if either caller or callee uses struct
2710 // return semantics.
2711 if (isCalleeStructRet || isCallerStructRet)
2712 return false;
2713
Chad Rosier2416da32011-06-24 21:15:36 +00002714 // An stdcall caller is expected to clean up its arguments; the callee
2715 // isn't going to do that.
2716 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2717 return false;
2718
Chad Rosier871f6642011-05-18 19:59:50 +00002719 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002720 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002721 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002722
2723 // Optimizing for varargs on Win64 is unlikely to be safe without
2724 // additional testing.
2725 if (Subtarget->isTargetWin64())
2726 return false;
2727
Chad Rosier871f6642011-05-18 19:59:50 +00002728 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002729 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2730 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002731
Chad Rosier871f6642011-05-18 19:59:50 +00002732 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2733 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2734 if (!ArgLocs[i].isRegLoc())
2735 return false;
2736 }
2737
Chad Rosier30450e82011-12-22 22:35:21 +00002738 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2739 // stack. Therefore, if it's not used by the call it is not safe to optimize
2740 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002741 bool Unused = false;
2742 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2743 if (!Ins[i].Used) {
2744 Unused = true;
2745 break;
2746 }
2747 }
2748 if (Unused) {
2749 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002750 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2751 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002752 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002753 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002754 CCValAssign &VA = RVLocs[i];
2755 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2756 return false;
2757 }
2758 }
2759
Evan Cheng13617962010-04-30 01:12:32 +00002760 // If the calling conventions do not match, then we'd better make sure the
2761 // results are returned in the same way as what the caller expects.
2762 if (!CCMatch) {
2763 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002764 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2765 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002766 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2767
2768 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002769 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2770 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002771 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2772
2773 if (RVLocs1.size() != RVLocs2.size())
2774 return false;
2775 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2776 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2777 return false;
2778 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2779 return false;
2780 if (RVLocs1[i].isRegLoc()) {
2781 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2782 return false;
2783 } else {
2784 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2785 return false;
2786 }
2787 }
2788 }
2789
Evan Chenga6bff982010-01-30 01:22:00 +00002790 // If the callee takes no arguments then go on to check the results of the
2791 // call.
2792 if (!Outs.empty()) {
2793 // Check if stack adjustment is needed. For now, do not do this if any
2794 // argument is passed on the stack.
2795 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002796 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2797 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002798
2799 // Allocate shadow area for Win64
2800 if (Subtarget->isTargetWin64()) {
2801 CCInfo.AllocateStack(32, 8);
2802 }
2803
Duncan Sands45907662010-10-31 13:21:44 +00002804 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002805 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002806 MachineFunction &MF = DAG.getMachineFunction();
2807 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2808 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002809
2810 // Check if the arguments are already laid out in the right way as
2811 // the caller's fixed stack objects.
2812 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002813 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2814 const X86InstrInfo *TII =
2815 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002816 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2817 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002818 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002819 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002820 if (VA.getLocInfo() == CCValAssign::Indirect)
2821 return false;
2822 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002823 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2824 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002825 return false;
2826 }
2827 }
2828 }
Evan Cheng9c044672010-05-29 01:35:22 +00002829
2830 // If the tailcall address may be in a register, then make sure it's
2831 // possible to register allocate for it. In 32-bit, the call address can
2832 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002833 // callee-saved registers are restored. These happen to be the same
2834 // registers used to pass 'inreg' arguments so watch out for those.
2835 if (!Subtarget->is64Bit() &&
2836 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002837 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002838 unsigned NumInRegs = 0;
2839 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2840 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002841 if (!VA.isRegLoc())
2842 continue;
2843 unsigned Reg = VA.getLocReg();
2844 switch (Reg) {
2845 default: break;
2846 case X86::EAX: case X86::EDX: case X86::ECX:
2847 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002848 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002849 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002850 }
2851 }
2852 }
Evan Chenga6bff982010-01-30 01:22:00 +00002853 }
Evan Chengb1712452010-01-27 06:25:16 +00002854
Evan Cheng86809cc2010-02-03 03:28:02 +00002855 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002856}
2857
Dan Gohman3df24e62008-09-03 23:12:08 +00002858FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002859X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2860 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002861}
2862
2863
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002864//===----------------------------------------------------------------------===//
2865// Other Lowering Hooks
2866//===----------------------------------------------------------------------===//
2867
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002868static bool MayFoldLoad(SDValue Op) {
2869 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2870}
2871
2872static bool MayFoldIntoStore(SDValue Op) {
2873 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2874}
2875
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002876static bool isTargetShuffle(unsigned Opcode) {
2877 switch(Opcode) {
2878 default: return false;
2879 case X86ISD::PSHUFD:
2880 case X86ISD::PSHUFHW:
2881 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002882 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002883 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002884 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002885 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002886 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002887 case X86ISD::MOVLPS:
2888 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002889 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002890 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002891 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002892 case X86ISD::MOVSS:
2893 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002894 case X86ISD::UNPCKL:
2895 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002896 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002897 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002898 return true;
2899 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002900}
2901
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002902static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002903 SDValue V1, SelectionDAG &DAG) {
2904 switch(Opc) {
2905 default: llvm_unreachable("Unknown x86 shuffle node");
2906 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002907 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002908 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002909 return DAG.getNode(Opc, dl, VT, V1);
2910 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002911}
2912
2913static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002914 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002915 switch(Opc) {
2916 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002917 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002918 case X86ISD::PSHUFHW:
2919 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002920 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002921 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2922 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002923}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002924
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002925static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2926 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2927 switch(Opc) {
2928 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002929 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002930 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002931 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002932 return DAG.getNode(Opc, dl, VT, V1, V2,
2933 DAG.getConstant(TargetMask, MVT::i8));
2934 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002935}
2936
2937static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2938 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2939 switch(Opc) {
2940 default: llvm_unreachable("Unknown x86 shuffle node");
2941 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002942 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002943 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002944 case X86ISD::MOVLPS:
2945 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002946 case X86ISD::MOVSS:
2947 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002948 case X86ISD::UNPCKL:
2949 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002950 return DAG.getNode(Opc, dl, VT, V1, V2);
2951 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002952}
2953
Dan Gohmand858e902010-04-17 15:26:15 +00002954SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002955 MachineFunction &MF = DAG.getMachineFunction();
2956 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2957 int ReturnAddrIndex = FuncInfo->getRAIndex();
2958
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002959 if (ReturnAddrIndex == 0) {
2960 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002961 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002962 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002963 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002964 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002965 }
2966
Evan Cheng25ab6902006-09-08 06:48:29 +00002967 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002968}
2969
2970
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002971bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2972 bool hasSymbolicDisplacement) {
2973 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002974 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002975 return false;
2976
2977 // If we don't have a symbolic displacement - we don't have any extra
2978 // restrictions.
2979 if (!hasSymbolicDisplacement)
2980 return true;
2981
2982 // FIXME: Some tweaks might be needed for medium code model.
2983 if (M != CodeModel::Small && M != CodeModel::Kernel)
2984 return false;
2985
2986 // For small code model we assume that latest object is 16MB before end of 31
2987 // bits boundary. We may also accept pretty large negative constants knowing
2988 // that all objects are in the positive half of address space.
2989 if (M == CodeModel::Small && Offset < 16*1024*1024)
2990 return true;
2991
2992 // For kernel code model we know that all object resist in the negative half
2993 // of 32bits address space. We may not accept negative offsets, since they may
2994 // be just off and we may accept pretty large positive ones.
2995 if (M == CodeModel::Kernel && Offset > 0)
2996 return true;
2997
2998 return false;
2999}
3000
Evan Chengef41ff62011-06-23 17:54:54 +00003001/// isCalleePop - Determines whether the callee is required to pop its
3002/// own arguments. Callee pop is necessary to support tail calls.
3003bool X86::isCalleePop(CallingConv::ID CallingConv,
3004 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3005 if (IsVarArg)
3006 return false;
3007
3008 switch (CallingConv) {
3009 default:
3010 return false;
3011 case CallingConv::X86_StdCall:
3012 return !is64Bit;
3013 case CallingConv::X86_FastCall:
3014 return !is64Bit;
3015 case CallingConv::X86_ThisCall:
3016 return !is64Bit;
3017 case CallingConv::Fast:
3018 return TailCallOpt;
3019 case CallingConv::GHC:
3020 return TailCallOpt;
3021 }
3022}
3023
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003024/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3025/// specific condition code, returning the condition code and the LHS/RHS of the
3026/// comparison to make.
3027static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3028 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003029 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003030 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3031 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3032 // X > -1 -> X == 0, jump !sign.
3033 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003034 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003035 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3036 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003037 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003038 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003039 // X < 1 -> X <= 0
3040 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003041 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003042 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003043 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003044
Evan Chengd9558e02006-01-06 00:43:03 +00003045 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003046 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003047 case ISD::SETEQ: return X86::COND_E;
3048 case ISD::SETGT: return X86::COND_G;
3049 case ISD::SETGE: return X86::COND_GE;
3050 case ISD::SETLT: return X86::COND_L;
3051 case ISD::SETLE: return X86::COND_LE;
3052 case ISD::SETNE: return X86::COND_NE;
3053 case ISD::SETULT: return X86::COND_B;
3054 case ISD::SETUGT: return X86::COND_A;
3055 case ISD::SETULE: return X86::COND_BE;
3056 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003057 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003058 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003059
Chris Lattner4c78e022008-12-23 23:42:27 +00003060 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003061
Chris Lattner4c78e022008-12-23 23:42:27 +00003062 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003063 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3064 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003065 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3066 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003067 }
3068
Chris Lattner4c78e022008-12-23 23:42:27 +00003069 switch (SetCCOpcode) {
3070 default: break;
3071 case ISD::SETOLT:
3072 case ISD::SETOLE:
3073 case ISD::SETUGT:
3074 case ISD::SETUGE:
3075 std::swap(LHS, RHS);
3076 break;
3077 }
3078
3079 // On a floating point condition, the flags are set as follows:
3080 // ZF PF CF op
3081 // 0 | 0 | 0 | X > Y
3082 // 0 | 0 | 1 | X < Y
3083 // 1 | 0 | 0 | X == Y
3084 // 1 | 1 | 1 | unordered
3085 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003086 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003087 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003088 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 case ISD::SETOLT: // flipped
3090 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003091 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003092 case ISD::SETOLE: // flipped
3093 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003094 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 case ISD::SETUGT: // flipped
3096 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003097 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003098 case ISD::SETUGE: // flipped
3099 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003100 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003102 case ISD::SETNE: return X86::COND_NE;
3103 case ISD::SETUO: return X86::COND_P;
3104 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003105 case ISD::SETOEQ:
3106 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 }
Evan Chengd9558e02006-01-06 00:43:03 +00003108}
3109
Evan Cheng4a460802006-01-11 00:33:36 +00003110/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3111/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003112/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003113static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003114 switch (X86CC) {
3115 default:
3116 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003117 case X86::COND_B:
3118 case X86::COND_BE:
3119 case X86::COND_E:
3120 case X86::COND_P:
3121 case X86::COND_A:
3122 case X86::COND_AE:
3123 case X86::COND_NE:
3124 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003125 return true;
3126 }
3127}
3128
Evan Chengeb2f9692009-10-27 19:56:55 +00003129/// isFPImmLegal - Returns true if the target can instruction select the
3130/// specified FP immediate natively. If false, the legalizer will
3131/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003132bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003133 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3134 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3135 return true;
3136 }
3137 return false;
3138}
3139
Nate Begeman9008ca62009-04-27 18:41:29 +00003140/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3141/// the specified range (L, H].
3142static bool isUndefOrInRange(int Val, int Low, int Hi) {
3143 return (Val < 0) || (Val >= Low && Val < Hi);
3144}
3145
3146/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3147/// specified value.
3148static bool isUndefOrEqual(int Val, int CmpVal) {
3149 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003150 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003152}
3153
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003154/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3155/// from position Pos and ending in Pos+Size, falls within the specified
3156/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003157static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003158 int Pos, int Size, int Low) {
3159 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3160 if (!isUndefOrEqual(Mask[i], Low))
3161 return false;
3162 return true;
3163}
3164
Nate Begeman9008ca62009-04-27 18:41:29 +00003165/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3166/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3167/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003168static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003169 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003171 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 return (Mask[0] < 2 && Mask[1] < 2);
3173 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003174}
3175
Nate Begeman9008ca62009-04-27 18:41:29 +00003176/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3177/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003178static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003180 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003181
Nate Begeman9008ca62009-04-27 18:41:29 +00003182 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003183 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3184 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003185
Evan Cheng506d3df2006-03-29 23:07:14 +00003186 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003187 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003189 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003190
Evan Cheng506d3df2006-03-29 23:07:14 +00003191 return true;
3192}
3193
Nate Begeman9008ca62009-04-27 18:41:29 +00003194/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3195/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003196static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003198 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003199
Rafael Espindola15684b22009-04-24 12:40:33 +00003200 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003201 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3202 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003203
Rafael Espindola15684b22009-04-24 12:40:33 +00003204 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003205 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003206 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003207 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003208
Rafael Espindola15684b22009-04-24 12:40:33 +00003209 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003210}
3211
Nate Begemana09008b2009-10-19 02:17:23 +00003212/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3213/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003214static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3215 const X86Subtarget *Subtarget) {
3216 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3217 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003218 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003219
Craig Topper0e2037b2012-01-20 05:53:00 +00003220 unsigned NumElts = VT.getVectorNumElements();
3221 unsigned NumLanes = VT.getSizeInBits()/128;
3222 unsigned NumLaneElts = NumElts/NumLanes;
3223
3224 // Do not handle 64-bit element shuffles with palignr.
3225 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003226 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003227
Craig Topper0e2037b2012-01-20 05:53:00 +00003228 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3229 unsigned i;
3230 for (i = 0; i != NumLaneElts; ++i) {
3231 if (Mask[i+l] >= 0)
3232 break;
3233 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003234
Craig Topper0e2037b2012-01-20 05:53:00 +00003235 // Lane is all undef, go to next lane
3236 if (i == NumLaneElts)
3237 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003238
Craig Topper0e2037b2012-01-20 05:53:00 +00003239 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003240
Craig Topper0e2037b2012-01-20 05:53:00 +00003241 // Make sure its in this lane in one of the sources
3242 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3243 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003244 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003245
3246 // If not lane 0, then we must match lane 0
3247 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3248 return false;
3249
3250 // Correct second source to be contiguous with first source
3251 if (Start >= (int)NumElts)
3252 Start -= NumElts - NumLaneElts;
3253
3254 // Make sure we're shifting in the right direction.
3255 if (Start <= (int)(i+l))
3256 return false;
3257
3258 Start -= i;
3259
3260 // Check the rest of the elements to see if they are consecutive.
3261 for (++i; i != NumLaneElts; ++i) {
3262 int Idx = Mask[i+l];
3263
3264 // Make sure its in this lane
3265 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3266 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3267 return false;
3268
3269 // If not lane 0, then we must match lane 0
3270 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3271 return false;
3272
3273 if (Idx >= (int)NumElts)
3274 Idx -= NumElts - NumLaneElts;
3275
3276 if (!isUndefOrEqual(Idx, Start+i))
3277 return false;
3278
3279 }
Nate Begemana09008b2009-10-19 02:17:23 +00003280 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003281
Nate Begemana09008b2009-10-19 02:17:23 +00003282 return true;
3283}
3284
Craig Topper1a7700a2012-01-19 08:19:12 +00003285/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3286/// the two vector operands have swapped position.
3287static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3288 unsigned NumElems) {
3289 for (unsigned i = 0; i != NumElems; ++i) {
3290 int idx = Mask[i];
3291 if (idx < 0)
3292 continue;
3293 else if (idx < (int)NumElems)
3294 Mask[i] = idx + NumElems;
3295 else
3296 Mask[i] = idx - NumElems;
3297 }
3298}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003299
Craig Topper1a7700a2012-01-19 08:19:12 +00003300/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3301/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3302/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3303/// reverse of what x86 shuffles want.
3304static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3305 bool Commuted = false) {
3306 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003307 return false;
3308
Craig Topper1a7700a2012-01-19 08:19:12 +00003309 unsigned NumElems = VT.getVectorNumElements();
3310 unsigned NumLanes = VT.getSizeInBits()/128;
3311 unsigned NumLaneElems = NumElems/NumLanes;
3312
3313 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003314 return false;
3315
3316 // VSHUFPSY divides the resulting vector into 4 chunks.
3317 // The sources are also splitted into 4 chunks, and each destination
3318 // chunk must come from a different source chunk.
3319 //
3320 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3321 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3322 //
3323 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3324 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3325 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003326 // VSHUFPDY divides the resulting vector into 4 chunks.
3327 // The sources are also splitted into 4 chunks, and each destination
3328 // chunk must come from a different source chunk.
3329 //
3330 // SRC1 => X3 X2 X1 X0
3331 // SRC2 => Y3 Y2 Y1 Y0
3332 //
3333 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3334 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003335 unsigned HalfLaneElems = NumLaneElems/2;
3336 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3337 for (unsigned i = 0; i != NumLaneElems; ++i) {
3338 int Idx = Mask[i+l];
3339 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3340 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3341 return false;
3342 // For VSHUFPSY, the mask of the second half must be the same as the
3343 // first but with the appropriate offsets. This works in the same way as
3344 // VPERMILPS works with masks.
3345 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3346 continue;
3347 if (!isUndefOrEqual(Idx, Mask[i]+l))
3348 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003349 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003350 }
3351
3352 return true;
3353}
3354
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003355/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3356/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003357static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003358 unsigned NumElems = VT.getVectorNumElements();
3359
3360 if (VT.getSizeInBits() != 128)
3361 return false;
3362
3363 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003364 return false;
3365
Evan Cheng2064a2b2006-03-28 06:50:32 +00003366 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003367 return isUndefOrEqual(Mask[0], 6) &&
3368 isUndefOrEqual(Mask[1], 7) &&
3369 isUndefOrEqual(Mask[2], 2) &&
3370 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003371}
3372
Nate Begeman0b10b912009-11-07 23:17:15 +00003373/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3374/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3375/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003376static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003377 unsigned NumElems = VT.getVectorNumElements();
3378
3379 if (VT.getSizeInBits() != 128)
3380 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003381
Nate Begeman0b10b912009-11-07 23:17:15 +00003382 if (NumElems != 4)
3383 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003384
Craig Topperdd637ae2012-02-19 05:41:45 +00003385 return isUndefOrEqual(Mask[0], 2) &&
3386 isUndefOrEqual(Mask[1], 3) &&
3387 isUndefOrEqual(Mask[2], 2) &&
3388 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003389}
3390
Evan Cheng5ced1d82006-04-06 23:23:56 +00003391/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3392/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003393static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003394 if (VT.getSizeInBits() != 128)
3395 return false;
3396
Craig Topperdd637ae2012-02-19 05:41:45 +00003397 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003398
Evan Cheng5ced1d82006-04-06 23:23:56 +00003399 if (NumElems != 2 && NumElems != 4)
3400 return false;
3401
Craig Topperdd637ae2012-02-19 05:41:45 +00003402 for (unsigned i = 0; i != NumElems/2; ++i)
3403 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003404 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003405
Craig Topperdd637ae2012-02-19 05:41:45 +00003406 for (unsigned i = NumElems/2; i != NumElems; ++i)
3407 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003408 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003409
3410 return true;
3411}
3412
Nate Begeman0b10b912009-11-07 23:17:15 +00003413/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3414/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003415static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3416 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003417
David Greenea20244d2011-03-02 17:23:43 +00003418 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003419 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003420 return false;
3421
Craig Topperdd637ae2012-02-19 05:41:45 +00003422 for (unsigned i = 0; i != NumElems/2; ++i)
3423 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003424 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003425
Craig Topperdd637ae2012-02-19 05:41:45 +00003426 for (unsigned i = 0; i != NumElems/2; ++i)
3427 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003428 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003429
3430 return true;
3431}
3432
Evan Cheng0038e592006-03-28 00:39:58 +00003433/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3434/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003435static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003436 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003437 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003438
3439 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3440 "Unsupported vector type for unpckh");
3441
Craig Topper6347e862011-11-21 06:57:39 +00003442 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003443 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003444 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003445
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003446 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3447 // independently on 128-bit lanes.
3448 unsigned NumLanes = VT.getSizeInBits()/128;
3449 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003450
Craig Topper94438ba2011-12-16 08:06:31 +00003451 for (unsigned l = 0; l != NumLanes; ++l) {
3452 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3453 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003454 i += 2, ++j) {
3455 int BitI = Mask[i];
3456 int BitI1 = Mask[i+1];
3457 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003458 return false;
David Greenea20244d2011-03-02 17:23:43 +00003459 if (V2IsSplat) {
3460 if (!isUndefOrEqual(BitI1, NumElts))
3461 return false;
3462 } else {
3463 if (!isUndefOrEqual(BitI1, j + NumElts))
3464 return false;
3465 }
Evan Cheng39623da2006-04-20 08:58:49 +00003466 }
Evan Cheng0038e592006-03-28 00:39:58 +00003467 }
David Greenea20244d2011-03-02 17:23:43 +00003468
Evan Cheng0038e592006-03-28 00:39:58 +00003469 return true;
3470}
3471
Evan Cheng4fcb9222006-03-28 02:43:26 +00003472/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3473/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003474static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003475 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003476 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003477
3478 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3479 "Unsupported vector type for unpckh");
3480
Craig Topper6347e862011-11-21 06:57:39 +00003481 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003482 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003483 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003484
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003485 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3486 // independently on 128-bit lanes.
3487 unsigned NumLanes = VT.getSizeInBits()/128;
3488 unsigned NumLaneElts = NumElts/NumLanes;
3489
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003490 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003491 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3492 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003493 int BitI = Mask[i];
3494 int BitI1 = Mask[i+1];
3495 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003496 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003497 if (V2IsSplat) {
3498 if (isUndefOrEqual(BitI1, NumElts))
3499 return false;
3500 } else {
3501 if (!isUndefOrEqual(BitI1, j+NumElts))
3502 return false;
3503 }
Evan Cheng39623da2006-04-20 08:58:49 +00003504 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003505 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003506 return true;
3507}
3508
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003509/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3510/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3511/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003512static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003513 bool HasAVX2) {
3514 unsigned NumElts = VT.getVectorNumElements();
3515
3516 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3517 "Unsupported vector type for unpckh");
3518
3519 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3520 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003521 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003522
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003523 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3524 // FIXME: Need a better way to get rid of this, there's no latency difference
3525 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3526 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003527 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003528 return false;
3529
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003530 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3531 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003532 unsigned NumLanes = VT.getSizeInBits()/128;
3533 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003534
Craig Topper94438ba2011-12-16 08:06:31 +00003535 for (unsigned l = 0; l != NumLanes; ++l) {
3536 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3537 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003538 i += 2, ++j) {
3539 int BitI = Mask[i];
3540 int BitI1 = Mask[i+1];
3541
3542 if (!isUndefOrEqual(BitI, j))
3543 return false;
3544 if (!isUndefOrEqual(BitI1, j))
3545 return false;
3546 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003547 }
David Greenea20244d2011-03-02 17:23:43 +00003548
Rafael Espindola15684b22009-04-24 12:40:33 +00003549 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003550}
3551
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003552/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3553/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3554/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003555static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003556 unsigned NumElts = VT.getVectorNumElements();
3557
3558 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3559 "Unsupported vector type for unpckh");
3560
3561 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3562 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003563 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003564
Craig Topper94438ba2011-12-16 08:06:31 +00003565 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3566 // independently on 128-bit lanes.
3567 unsigned NumLanes = VT.getSizeInBits()/128;
3568 unsigned NumLaneElts = NumElts/NumLanes;
3569
3570 for (unsigned l = 0; l != NumLanes; ++l) {
3571 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3572 i != (l+1)*NumLaneElts; i += 2, ++j) {
3573 int BitI = Mask[i];
3574 int BitI1 = Mask[i+1];
3575 if (!isUndefOrEqual(BitI, j))
3576 return false;
3577 if (!isUndefOrEqual(BitI1, j))
3578 return false;
3579 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003580 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003581 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003582}
3583
Evan Cheng017dcc62006-04-21 01:05:10 +00003584/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3585/// specifies a shuffle of elements that is suitable for input to MOVSS,
3586/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003587static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003588 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003589 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003590 if (VT.getSizeInBits() == 256)
3591 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003592
Craig Topperc612d792012-01-02 09:17:37 +00003593 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003594
Nate Begeman9008ca62009-04-27 18:41:29 +00003595 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003596 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003597
Craig Topperc612d792012-01-02 09:17:37 +00003598 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003599 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003600 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003601
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003602 return true;
3603}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003604
Craig Topper70b883b2011-11-28 10:14:51 +00003605/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003606/// as permutations between 128-bit chunks or halves. As an example: this
3607/// shuffle bellow:
3608/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3609/// The first half comes from the second half of V1 and the second half from the
3610/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003611static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003612 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003613 return false;
3614
3615 // The shuffle result is divided into half A and half B. In total the two
3616 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3617 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003618 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003619 bool MatchA = false, MatchB = false;
3620
3621 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003622 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003623 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3624 MatchA = true;
3625 break;
3626 }
3627 }
3628
3629 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003630 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003631 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3632 MatchB = true;
3633 break;
3634 }
3635 }
3636
3637 return MatchA && MatchB;
3638}
3639
Craig Topper70b883b2011-11-28 10:14:51 +00003640/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3641/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003642static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003643 EVT VT = SVOp->getValueType(0);
3644
Craig Topperc612d792012-01-02 09:17:37 +00003645 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003646
Craig Topperc612d792012-01-02 09:17:37 +00003647 unsigned FstHalf = 0, SndHalf = 0;
3648 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003649 if (SVOp->getMaskElt(i) > 0) {
3650 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3651 break;
3652 }
3653 }
Craig Topperc612d792012-01-02 09:17:37 +00003654 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003655 if (SVOp->getMaskElt(i) > 0) {
3656 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3657 break;
3658 }
3659 }
3660
3661 return (FstHalf | (SndHalf << 4));
3662}
3663
Craig Topper70b883b2011-11-28 10:14:51 +00003664/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003665/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3666/// Note that VPERMIL mask matching is different depending whether theunderlying
3667/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3668/// to the same elements of the low, but to the higher half of the source.
3669/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003670/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003671static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003672 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003673 return false;
3674
Craig Topperc612d792012-01-02 09:17:37 +00003675 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003676 // Only match 256-bit with 32/64-bit types
3677 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003678 return false;
3679
Craig Topperc612d792012-01-02 09:17:37 +00003680 unsigned NumLanes = VT.getSizeInBits()/128;
3681 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003682 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003683 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003684 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003685 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003686 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003687 continue;
3688 // VPERMILPS handling
3689 if (Mask[i] < 0)
3690 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003691 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003692 return false;
3693 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003694 }
3695
3696 return true;
3697}
3698
Craig Topper5aaffa82012-02-19 02:53:47 +00003699/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003700/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003701/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003702static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003703 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003704 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003705 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003706 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003707
Nate Begeman9008ca62009-04-27 18:41:29 +00003708 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003709 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003710
Craig Topperc612d792012-01-02 09:17:37 +00003711 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003712 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3713 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3714 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003715 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003716
Evan Cheng39623da2006-04-20 08:58:49 +00003717 return true;
3718}
3719
Evan Chengd9539472006-04-14 21:59:03 +00003720/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3721/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003722/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003723static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003724 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003725 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003726 return false;
3727
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003728 unsigned NumElems = VT.getVectorNumElements();
3729
3730 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3731 (VT.getSizeInBits() == 256 && NumElems != 8))
3732 return false;
3733
3734 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003735 for (unsigned i = 0; i != NumElems; i += 2)
3736 if (!isUndefOrEqual(Mask[i], i+1) ||
3737 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003738 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003739
3740 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003741}
3742
3743/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3744/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003745/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003746static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003747 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003748 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003749 return false;
3750
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003751 unsigned NumElems = VT.getVectorNumElements();
3752
3753 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3754 (VT.getSizeInBits() == 256 && NumElems != 8))
3755 return false;
3756
3757 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003758 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003759 if (!isUndefOrEqual(Mask[i], i) ||
3760 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003761 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003762
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003763 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003764}
3765
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003766/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3767/// specifies a shuffle of elements that is suitable for input to 256-bit
3768/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003769static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003770 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003771
Craig Topperbeabc6c2011-12-05 06:56:46 +00003772 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003773 return false;
3774
Craig Topperc612d792012-01-02 09:17:37 +00003775 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003776 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003777 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003778 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003779 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003780 return false;
3781 return true;
3782}
3783
Evan Cheng0b457f02008-09-25 20:50:48 +00003784/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003785/// specifies a shuffle of elements that is suitable for input to 128-bit
3786/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003787static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003788 if (VT.getSizeInBits() != 128)
3789 return false;
3790
Craig Topperc612d792012-01-02 09:17:37 +00003791 unsigned e = VT.getVectorNumElements() / 2;
3792 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003793 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003794 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003795 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003796 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003797 return false;
3798 return true;
3799}
3800
David Greenec38a03e2011-02-03 15:50:00 +00003801/// isVEXTRACTF128Index - Return true if the specified
3802/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3803/// suitable for input to VEXTRACTF128.
3804bool X86::isVEXTRACTF128Index(SDNode *N) {
3805 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3806 return false;
3807
3808 // The index should be aligned on a 128-bit boundary.
3809 uint64_t Index =
3810 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3811
3812 unsigned VL = N->getValueType(0).getVectorNumElements();
3813 unsigned VBits = N->getValueType(0).getSizeInBits();
3814 unsigned ElSize = VBits / VL;
3815 bool Result = (Index * ElSize) % 128 == 0;
3816
3817 return Result;
3818}
3819
David Greeneccacdc12011-02-04 16:08:29 +00003820/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3821/// operand specifies a subvector insert that is suitable for input to
3822/// VINSERTF128.
3823bool X86::isVINSERTF128Index(SDNode *N) {
3824 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3825 return false;
3826
3827 // The index should be aligned on a 128-bit boundary.
3828 uint64_t Index =
3829 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3830
3831 unsigned VL = N->getValueType(0).getVectorNumElements();
3832 unsigned VBits = N->getValueType(0).getSizeInBits();
3833 unsigned ElSize = VBits / VL;
3834 bool Result = (Index * ElSize) % 128 == 0;
3835
3836 return Result;
3837}
3838
Evan Cheng63d33002006-03-22 08:01:21 +00003839/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003840/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003841/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003842static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003843 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003844
Craig Topper1a7700a2012-01-19 08:19:12 +00003845 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3846 "Unsupported vector type for PSHUF/SHUFP");
3847
3848 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3849 // independently on 128-bit lanes.
3850 unsigned NumElts = VT.getVectorNumElements();
3851 unsigned NumLanes = VT.getSizeInBits()/128;
3852 unsigned NumLaneElts = NumElts/NumLanes;
3853
3854 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3855 "Only supports 2 or 4 elements per lane");
3856
3857 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003858 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003859 for (unsigned i = 0; i != NumElts; ++i) {
3860 int Elt = N->getMaskElt(i);
3861 if (Elt < 0) continue;
3862 Elt %= NumLaneElts;
3863 unsigned ShAmt = i << Shift;
3864 if (ShAmt >= 8) ShAmt -= 8;
3865 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003866 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003867
Evan Cheng63d33002006-03-22 08:01:21 +00003868 return Mask;
3869}
3870
Evan Cheng506d3df2006-03-29 23:07:14 +00003871/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003872/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003873static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003874 unsigned Mask = 0;
3875 // 8 nodes, but we only care about the last 4.
3876 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003877 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003878 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003879 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003880 if (i != 4)
3881 Mask <<= 2;
3882 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003883 return Mask;
3884}
3885
3886/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003887/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003888static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003889 unsigned Mask = 0;
3890 // 8 nodes, but we only care about the first 4.
3891 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003892 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003893 if (Val >= 0)
3894 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003895 if (i != 0)
3896 Mask <<= 2;
3897 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003898 return Mask;
3899}
3900
Nate Begemana09008b2009-10-19 02:17:23 +00003901/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3902/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003903static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3904 EVT VT = SVOp->getValueType(0);
3905 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003906
Craig Topper0e2037b2012-01-20 05:53:00 +00003907 unsigned NumElts = VT.getVectorNumElements();
3908 unsigned NumLanes = VT.getSizeInBits()/128;
3909 unsigned NumLaneElts = NumElts/NumLanes;
3910
3911 int Val = 0;
3912 unsigned i;
3913 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003914 Val = SVOp->getMaskElt(i);
3915 if (Val >= 0)
3916 break;
3917 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003918 if (Val >= (int)NumElts)
3919 Val -= NumElts - NumLaneElts;
3920
Eli Friedman63f8dde2011-07-25 21:36:45 +00003921 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003922 return (Val - i) * EltSize;
3923}
3924
David Greenec38a03e2011-02-03 15:50:00 +00003925/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3926/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3927/// instructions.
3928unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3929 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3930 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3931
3932 uint64_t Index =
3933 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3934
3935 EVT VecVT = N->getOperand(0).getValueType();
3936 EVT ElVT = VecVT.getVectorElementType();
3937
3938 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003939 return Index / NumElemsPerChunk;
3940}
3941
David Greeneccacdc12011-02-04 16:08:29 +00003942/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3943/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3944/// instructions.
3945unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3946 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3947 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3948
3949 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003950 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003951
3952 EVT VecVT = N->getValueType(0);
3953 EVT ElVT = VecVT.getVectorElementType();
3954
3955 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003956 return Index / NumElemsPerChunk;
3957}
3958
Evan Cheng37b73872009-07-30 08:33:02 +00003959/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3960/// constant +0.0.
3961bool X86::isZeroNode(SDValue Elt) {
3962 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003963 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003964 (isa<ConstantFPSDNode>(Elt) &&
3965 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3966}
3967
Nate Begeman9008ca62009-04-27 18:41:29 +00003968/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3969/// their permute mask.
3970static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3971 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003972 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003973 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003974 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003975
Nate Begeman5a5ca152009-04-29 05:20:52 +00003976 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003977 int idx = SVOp->getMaskElt(i);
3978 if (idx < 0)
3979 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003980 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003981 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003982 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003984 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003985 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3986 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003987}
3988
Evan Cheng533a0aa2006-04-19 20:35:22 +00003989/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3990/// match movhlps. The lower half elements should come from upper half of
3991/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003992/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00003993static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00003994 if (VT.getSizeInBits() != 128)
3995 return false;
3996 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003997 return false;
3998 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003999 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004000 return false;
4001 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004002 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004003 return false;
4004 return true;
4005}
4006
Evan Cheng5ced1d82006-04-06 23:23:56 +00004007/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004008/// is promoted to a vector. It also returns the LoadSDNode by reference if
4009/// required.
4010static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004011 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4012 return false;
4013 N = N->getOperand(0).getNode();
4014 if (!ISD::isNON_EXTLoad(N))
4015 return false;
4016 if (LD)
4017 *LD = cast<LoadSDNode>(N);
4018 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004019}
4020
Dan Gohman65fd6562011-11-03 21:49:52 +00004021// Test whether the given value is a vector value which will be legalized
4022// into a load.
4023static bool WillBeConstantPoolLoad(SDNode *N) {
4024 if (N->getOpcode() != ISD::BUILD_VECTOR)
4025 return false;
4026
4027 // Check for any non-constant elements.
4028 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4029 switch (N->getOperand(i).getNode()->getOpcode()) {
4030 case ISD::UNDEF:
4031 case ISD::ConstantFP:
4032 case ISD::Constant:
4033 break;
4034 default:
4035 return false;
4036 }
4037
4038 // Vectors of all-zeros and all-ones are materialized with special
4039 // instructions rather than being loaded.
4040 return !ISD::isBuildVectorAllZeros(N) &&
4041 !ISD::isBuildVectorAllOnes(N);
4042}
4043
Evan Cheng533a0aa2006-04-19 20:35:22 +00004044/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4045/// match movlp{s|d}. The lower half elements should come from lower half of
4046/// V1 (and in order), and the upper half elements should come from the upper
4047/// half of V2 (and in order). And since V1 will become the source of the
4048/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004049static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004050 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004051 if (VT.getSizeInBits() != 128)
4052 return false;
4053
Evan Cheng466685d2006-10-09 20:57:25 +00004054 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004055 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004056 // Is V2 is a vector load, don't do this transformation. We will try to use
4057 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004058 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004059 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004060
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004061 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004062
Evan Cheng533a0aa2006-04-19 20:35:22 +00004063 if (NumElems != 2 && NumElems != 4)
4064 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004065 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004066 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004067 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004068 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004069 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004070 return false;
4071 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004072}
4073
Evan Cheng39623da2006-04-20 08:58:49 +00004074/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4075/// all the same.
4076static bool isSplatVector(SDNode *N) {
4077 if (N->getOpcode() != ISD::BUILD_VECTOR)
4078 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004079
Dan Gohman475871a2008-07-27 21:46:04 +00004080 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004081 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4082 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004083 return false;
4084 return true;
4085}
4086
Evan Cheng213d2cf2007-05-17 18:45:50 +00004087/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004088/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004089/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004090static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004091 SDValue V1 = N->getOperand(0);
4092 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004093 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4094 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004095 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004096 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004097 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004098 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4099 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004100 if (Opc != ISD::BUILD_VECTOR ||
4101 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004102 return false;
4103 } else if (Idx >= 0) {
4104 unsigned Opc = V1.getOpcode();
4105 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4106 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004107 if (Opc != ISD::BUILD_VECTOR ||
4108 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004109 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004110 }
4111 }
4112 return true;
4113}
4114
4115/// getZeroVector - Returns a vector of specified type with all zero elements.
4116///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004117static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004118 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004119 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004120
Dale Johannesen0488fb62010-09-30 23:57:10 +00004121 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004122 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004123 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004124 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004125 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004126 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4127 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4128 } else { // SSE1
4129 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4130 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4131 }
4132 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004133 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004134 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4135 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4136 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4137 } else {
4138 // 256-bit logic and arithmetic instructions in AVX are all
4139 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4140 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4141 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4142 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4143 }
Evan Chengf0df0312008-05-15 08:39:06 +00004144 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004145 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004146}
4147
Chris Lattner8a594482007-11-25 00:24:49 +00004148/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004149/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4150/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4151/// Then bitcast to their original type, ensuring they get CSE'd.
4152static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4153 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004154 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004155 assert((VT.is128BitVector() || VT.is256BitVector())
4156 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004157
Owen Anderson825b72b2009-08-11 20:47:22 +00004158 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004159 SDValue Vec;
4160 if (VT.getSizeInBits() == 256) {
4161 if (HasAVX2) { // AVX2
4162 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4163 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4164 } else { // AVX
4165 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4166 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4167 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4168 Vec = Insert128BitVector(InsV, Vec,
4169 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4170 }
4171 } else {
4172 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004173 }
4174
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004175 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004176}
4177
Evan Cheng39623da2006-04-20 08:58:49 +00004178/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4179/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004180static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004181 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004182 if (Mask[i] > (int)NumElems) {
4183 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004184 }
Evan Cheng39623da2006-04-20 08:58:49 +00004185 }
Evan Cheng39623da2006-04-20 08:58:49 +00004186}
4187
Evan Cheng017dcc62006-04-21 01:05:10 +00004188/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4189/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004190static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004191 SDValue V2) {
4192 unsigned NumElems = VT.getVectorNumElements();
4193 SmallVector<int, 8> Mask;
4194 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004195 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 Mask.push_back(i);
4197 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004198}
4199
Nate Begeman9008ca62009-04-27 18:41:29 +00004200/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004201static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 SDValue V2) {
4203 unsigned NumElems = VT.getVectorNumElements();
4204 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004205 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 Mask.push_back(i);
4207 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004208 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004209 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004210}
4211
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004212/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004213static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 SDValue V2) {
4215 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004216 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004217 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004218 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004219 Mask.push_back(i + Half);
4220 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004221 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004222 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004223}
4224
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004225// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004226// a generic shuffle instruction because the target has no such instructions.
4227// Generate shuffles which repeat i16 and i8 several times until they can be
4228// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004229static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004230 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004232 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004233
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 while (NumElems > 4) {
4235 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004236 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004238 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004239 EltNo -= NumElems/2;
4240 }
4241 NumElems >>= 1;
4242 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004243 return V;
4244}
Eric Christopherfd179292009-08-27 18:07:15 +00004245
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004246/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4247static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4248 EVT VT = V.getValueType();
4249 DebugLoc dl = V.getDebugLoc();
4250 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4251 && "Vector size not supported");
4252
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004253 if (VT.getSizeInBits() == 128) {
4254 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004255 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004256 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4257 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004258 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004259 // To use VPERMILPS to splat scalars, the second half of indicies must
4260 // refer to the higher part, which is a duplication of the lower one,
4261 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004262 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4263 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004264
4265 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4266 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4267 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004268 }
4269
4270 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4271}
4272
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004273/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004274static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4275 EVT SrcVT = SV->getValueType(0);
4276 SDValue V1 = SV->getOperand(0);
4277 DebugLoc dl = SV->getDebugLoc();
4278
4279 int EltNo = SV->getSplatIndex();
4280 int NumElems = SrcVT.getVectorNumElements();
4281 unsigned Size = SrcVT.getSizeInBits();
4282
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004283 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4284 "Unknown how to promote splat for type");
4285
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004286 // Extract the 128-bit part containing the splat element and update
4287 // the splat element index when it refers to the higher register.
4288 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004289 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004290 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4291 if (Idx > 0)
4292 EltNo -= NumElems/2;
4293 }
4294
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004295 // All i16 and i8 vector types can't be used directly by a generic shuffle
4296 // instruction because the target has no such instruction. Generate shuffles
4297 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004298 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004299 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004300 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004301 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004302
4303 // Recreate the 256-bit vector and place the same 128-bit vector
4304 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004305 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004306 if (Size == 256) {
4307 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4308 DAG.getConstant(0, MVT::i32), DAG, dl);
4309 V1 = Insert128BitVector(InsV, V1,
4310 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4311 }
4312
4313 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004314}
4315
Evan Chengba05f722006-04-21 23:03:30 +00004316/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004317/// vector of zero or undef vector. This produces a shuffle where the low
4318/// element of V2 is swizzled into the zero/undef vector, landing at element
4319/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004320static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004321 bool IsZero,
4322 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004323 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004324 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004325 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004326 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004327 unsigned NumElems = VT.getVectorNumElements();
4328 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004329 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004330 // If this is the insertion idx, put the low elt of V2 here.
4331 MaskVec.push_back(i == Idx ? NumElems : i);
4332 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004333}
4334
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004335/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4336/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004337static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4338 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004339 if (Depth == 6)
4340 return SDValue(); // Limit search depth.
4341
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004342 SDValue V = SDValue(N, 0);
4343 EVT VT = V.getValueType();
4344 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004345
4346 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4347 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4348 Index = SV->getMaskElt(Index);
4349
4350 if (Index < 0)
4351 return DAG.getUNDEF(VT.getVectorElementType());
4352
Craig Topperd156dc12012-02-06 07:17:51 +00004353 unsigned NumElems = VT.getVectorNumElements();
4354 SDValue NewV = (Index < (int)NumElems) ? SV->getOperand(0)
4355 : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004356 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004357 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004358
4359 // Recurse into target specific vector shuffles to find scalars.
4360 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004361 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004362 SmallVector<unsigned, 16> ShuffleMask;
4363 SDValue ImmN;
4364
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004365 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004366 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004367 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004368 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4369 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004370 break;
Craig Topper34671b82011-12-06 08:21:25 +00004371 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004372 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004373 break;
Craig Topper34671b82011-12-06 08:21:25 +00004374 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004375 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004376 break;
4377 case X86ISD::MOVHLPS:
4378 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4379 break;
4380 case X86ISD::MOVLHPS:
4381 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4382 break;
4383 case X86ISD::PSHUFD:
Craig Topperd156dc12012-02-06 07:17:51 +00004384 case X86ISD::VPERMILP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004385 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004386 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004387 ShuffleMask);
4388 break;
4389 case X86ISD::PSHUFHW:
4390 ImmN = N->getOperand(N->getNumOperands()-1);
4391 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4392 ShuffleMask);
4393 break;
4394 case X86ISD::PSHUFLW:
4395 ImmN = N->getOperand(N->getNumOperands()-1);
4396 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4397 ShuffleMask);
4398 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004399 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004400 case X86ISD::MOVSD: {
4401 // The index 0 always comes from the first element of the second source,
4402 // this is why MOVSS and MOVSD are used in the first place. The other
4403 // elements come from the other positions of the first source vector.
4404 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004405 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4406 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004407 }
Craig Topperec24e612011-11-30 07:47:51 +00004408 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004409 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004410 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004411 ShuffleMask);
4412 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004413 case X86ISD::MOVDDUP:
4414 case X86ISD::MOVLHPD:
4415 case X86ISD::MOVLPD:
4416 case X86ISD::MOVLPS:
4417 case X86ISD::MOVSHDUP:
4418 case X86ISD::MOVSLDUP:
4419 case X86ISD::PALIGN:
4420 return SDValue(); // Not yet implemented.
Craig Topperabb94d02012-02-05 03:43:23 +00004421 default: llvm_unreachable("unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004422 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004423
4424 Index = ShuffleMask[Index];
4425 if (Index < 0)
4426 return DAG.getUNDEF(VT.getVectorElementType());
4427
Craig Topperd156dc12012-02-06 07:17:51 +00004428 SDValue NewV = (Index < (int)NumElems) ? N->getOperand(0)
4429 : N->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004430 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4431 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004432 }
4433
4434 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004435 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004436 V = V.getOperand(0);
4437 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004438 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004439
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004440 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004441 return SDValue();
4442 }
4443
4444 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4445 return (Index == 0) ? V.getOperand(0)
4446 : DAG.getUNDEF(VT.getVectorElementType());
4447
4448 if (V.getOpcode() == ISD::BUILD_VECTOR)
4449 return V.getOperand(Index);
4450
4451 return SDValue();
4452}
4453
4454/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4455/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004456/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004457static
4458unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4459 bool ZerosFromLeft, SelectionDAG &DAG) {
4460 int i = 0;
4461
4462 while (i < NumElems) {
4463 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004464 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004465 if (!(Elt.getNode() &&
4466 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4467 break;
4468 ++i;
4469 }
4470
4471 return i;
4472}
4473
4474/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4475/// MaskE correspond consecutively to elements from one of the vector operands,
4476/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4477static
4478bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4479 int OpIdx, int NumElems, unsigned &OpNum) {
4480 bool SeenV1 = false;
4481 bool SeenV2 = false;
4482
4483 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4484 int Idx = SVOp->getMaskElt(i);
4485 // Ignore undef indicies
4486 if (Idx < 0)
4487 continue;
4488
4489 if (Idx < NumElems)
4490 SeenV1 = true;
4491 else
4492 SeenV2 = true;
4493
4494 // Only accept consecutive elements from the same vector
4495 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4496 return false;
4497 }
4498
4499 OpNum = SeenV1 ? 0 : 1;
4500 return true;
4501}
4502
4503/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4504/// logical left shift of a vector.
4505static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4506 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4507 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4508 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4509 false /* check zeros from right */, DAG);
4510 unsigned OpSrc;
4511
4512 if (!NumZeros)
4513 return false;
4514
4515 // Considering the elements in the mask that are not consecutive zeros,
4516 // check if they consecutively come from only one of the source vectors.
4517 //
4518 // V1 = {X, A, B, C} 0
4519 // \ \ \ /
4520 // vector_shuffle V1, V2 <1, 2, 3, X>
4521 //
4522 if (!isShuffleMaskConsecutive(SVOp,
4523 0, // Mask Start Index
4524 NumElems-NumZeros-1, // Mask End Index
4525 NumZeros, // Where to start looking in the src vector
4526 NumElems, // Number of elements in vector
4527 OpSrc)) // Which source operand ?
4528 return false;
4529
4530 isLeft = false;
4531 ShAmt = NumZeros;
4532 ShVal = SVOp->getOperand(OpSrc);
4533 return true;
4534}
4535
4536/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4537/// logical left shift of a vector.
4538static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4539 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4540 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4541 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4542 true /* check zeros from left */, DAG);
4543 unsigned OpSrc;
4544
4545 if (!NumZeros)
4546 return false;
4547
4548 // Considering the elements in the mask that are not consecutive zeros,
4549 // check if they consecutively come from only one of the source vectors.
4550 //
4551 // 0 { A, B, X, X } = V2
4552 // / \ / /
4553 // vector_shuffle V1, V2 <X, X, 4, 5>
4554 //
4555 if (!isShuffleMaskConsecutive(SVOp,
4556 NumZeros, // Mask Start Index
4557 NumElems-1, // Mask End Index
4558 0, // Where to start looking in the src vector
4559 NumElems, // Number of elements in vector
4560 OpSrc)) // Which source operand ?
4561 return false;
4562
4563 isLeft = true;
4564 ShAmt = NumZeros;
4565 ShVal = SVOp->getOperand(OpSrc);
4566 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004567}
4568
4569/// isVectorShift - Returns true if the shuffle can be implemented as a
4570/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004571static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004572 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004573 // Although the logic below support any bitwidth size, there are no
4574 // shift instructions which handle more than 128-bit vectors.
4575 if (SVOp->getValueType(0).getSizeInBits() > 128)
4576 return false;
4577
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004578 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4579 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4580 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004581
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004582 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004583}
4584
Evan Chengc78d3b42006-04-24 18:01:45 +00004585/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4586///
Dan Gohman475871a2008-07-27 21:46:04 +00004587static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004588 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004589 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004590 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004591 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004592 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004593 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004594
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004595 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004596 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004597 bool First = true;
4598 for (unsigned i = 0; i < 16; ++i) {
4599 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4600 if (ThisIsNonZero && First) {
4601 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004602 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004603 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004604 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004605 First = false;
4606 }
4607
4608 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004609 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004610 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4611 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004612 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004613 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004614 }
4615 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004616 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4617 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4618 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004619 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004620 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004621 } else
4622 ThisElt = LastElt;
4623
Gabor Greifba36cb52008-08-28 21:40:38 +00004624 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004625 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004626 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004627 }
4628 }
4629
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004630 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004631}
4632
Bill Wendlinga348c562007-03-22 18:42:45 +00004633/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004634///
Dan Gohman475871a2008-07-27 21:46:04 +00004635static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004636 unsigned NumNonZero, unsigned NumZero,
4637 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004638 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004639 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004640 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004641 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004642
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004643 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004644 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004645 bool First = true;
4646 for (unsigned i = 0; i < 8; ++i) {
4647 bool isNonZero = (NonZeros & (1 << i)) != 0;
4648 if (isNonZero) {
4649 if (First) {
4650 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004651 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004652 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004653 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004654 First = false;
4655 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004656 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004657 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004658 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004659 }
4660 }
4661
4662 return V;
4663}
4664
Evan Chengf26ffe92008-05-29 08:22:04 +00004665/// getVShift - Return a vector logical shift node.
4666///
Owen Andersone50ed302009-08-10 22:56:29 +00004667static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004668 unsigned NumBits, SelectionDAG &DAG,
4669 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004670 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004671 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004672 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004673 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4674 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004675 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004676 DAG.getConstant(NumBits,
4677 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004678}
4679
Dan Gohman475871a2008-07-27 21:46:04 +00004680SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004681X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004682 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004683
Evan Chengc3630942009-12-09 21:00:30 +00004684 // Check if the scalar load can be widened into a vector load. And if
4685 // the address is "base + cst" see if the cst can be "absorbed" into
4686 // the shuffle mask.
4687 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4688 SDValue Ptr = LD->getBasePtr();
4689 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4690 return SDValue();
4691 EVT PVT = LD->getValueType(0);
4692 if (PVT != MVT::i32 && PVT != MVT::f32)
4693 return SDValue();
4694
4695 int FI = -1;
4696 int64_t Offset = 0;
4697 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4698 FI = FINode->getIndex();
4699 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004700 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004701 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4702 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4703 Offset = Ptr.getConstantOperandVal(1);
4704 Ptr = Ptr.getOperand(0);
4705 } else {
4706 return SDValue();
4707 }
4708
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004709 // FIXME: 256-bit vector instructions don't require a strict alignment,
4710 // improve this code to support it better.
4711 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004712 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004713 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004714 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004715 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004716 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004717 // Can't change the alignment. FIXME: It's possible to compute
4718 // the exact stack offset and reference FI + adjust offset instead.
4719 // If someone *really* cares about this. That's the way to implement it.
4720 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004721 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004722 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004723 }
4724 }
4725
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004726 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004727 // Ptr + (Offset & ~15).
4728 if (Offset < 0)
4729 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004730 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004731 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004732 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004733 if (StartOffset)
4734 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4735 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4736
4737 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004738 int NumElems = VT.getVectorNumElements();
4739
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004740 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4741 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004742 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004743 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004744
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004745 SmallVector<int, 8> Mask;
4746 for (int i = 0; i < NumElems; ++i)
4747 Mask.push_back(EltNo);
4748
Craig Toppercc3000632012-01-30 07:50:31 +00004749 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004750 }
4751
4752 return SDValue();
4753}
4754
Michael J. Spencerec38de22010-10-10 22:04:20 +00004755/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4756/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004757/// load which has the same value as a build_vector whose operands are 'elts'.
4758///
4759/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004760///
Nate Begeman1449f292010-03-24 22:19:06 +00004761/// FIXME: we'd also like to handle the case where the last elements are zero
4762/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4763/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004764static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004765 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004766 EVT EltVT = VT.getVectorElementType();
4767 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004768
Nate Begemanfdea31a2010-03-24 20:49:50 +00004769 LoadSDNode *LDBase = NULL;
4770 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004771
Nate Begeman1449f292010-03-24 22:19:06 +00004772 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004773 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004774 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004775 for (unsigned i = 0; i < NumElems; ++i) {
4776 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004777
Nate Begemanfdea31a2010-03-24 20:49:50 +00004778 if (!Elt.getNode() ||
4779 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4780 return SDValue();
4781 if (!LDBase) {
4782 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4783 return SDValue();
4784 LDBase = cast<LoadSDNode>(Elt.getNode());
4785 LastLoadedElt = i;
4786 continue;
4787 }
4788 if (Elt.getOpcode() == ISD::UNDEF)
4789 continue;
4790
4791 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4792 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4793 return SDValue();
4794 LastLoadedElt = i;
4795 }
Nate Begeman1449f292010-03-24 22:19:06 +00004796
4797 // If we have found an entire vector of loads and undefs, then return a large
4798 // load of the entire vector width starting at the base pointer. If we found
4799 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004800 if (LastLoadedElt == NumElems - 1) {
4801 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004802 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004803 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004804 LDBase->isVolatile(), LDBase->isNonTemporal(),
4805 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004806 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004807 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004808 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004809 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004810 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4811 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004812 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4813 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004814 SDValue ResNode =
4815 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4816 LDBase->getPointerInfo(),
4817 LDBase->getAlignment(),
4818 false/*isVolatile*/, true/*ReadMem*/,
4819 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004820 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004821 }
4822 return SDValue();
4823}
4824
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004825/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4826/// a vbroadcast node. We support two patterns:
4827/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4828/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4829/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004830/// The scalar load node is returned when a pattern is found,
4831/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004832static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4833 if (!Subtarget->hasAVX())
4834 return SDValue();
4835
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004836 EVT VT = Op.getValueType();
4837 SDValue V = Op;
4838
4839 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4840 V = V.getOperand(0);
4841
4842 //A suspected load to be broadcasted.
4843 SDValue Ld;
4844
4845 switch (V.getOpcode()) {
4846 default:
4847 // Unknown pattern found.
4848 return SDValue();
4849
4850 case ISD::BUILD_VECTOR: {
4851 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004852 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004853 return SDValue();
4854
4855 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004856
4857 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004858 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004859 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004860 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004861 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004862 }
4863
4864 case ISD::VECTOR_SHUFFLE: {
4865 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4866
4867 // Shuffles must have a splat mask where the first element is
4868 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004869 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004870 return SDValue();
4871
4872 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004873 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004874 return SDValue();
4875
4876 Ld = Sc.getOperand(0);
4877
4878 // The scalar_to_vector node and the suspected
4879 // load node must have exactly one user.
4880 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4881 return SDValue();
4882 break;
4883 }
4884 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004885
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004886 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004887 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004888 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004889
Craig Toppera1902a12012-02-01 06:51:58 +00004890 // Reject loads that have uses of the chain result
4891 if (Ld->hasAnyUseOfValue(1))
4892 return SDValue();
4893
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004894 bool Is256 = VT.getSizeInBits() == 256;
4895 bool Is128 = VT.getSizeInBits() == 128;
4896 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4897
4898 // VBroadcast to YMM
4899 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
4900 return Ld;
4901
4902 // VBroadcast to XMM
4903 if (Is128 && (ScalarSize == 32))
4904 return Ld;
4905
Craig Toppera9376332012-01-10 08:23:59 +00004906 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4907 // double since there is vbroadcastsd xmm
4908 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4909 // VBroadcast to YMM
4910 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
4911 return Ld;
4912
4913 // VBroadcast to XMM
4914 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
4915 return Ld;
4916 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004917
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004918 // Unsupported broadcast.
4919 return SDValue();
4920}
4921
Evan Chengc3630942009-12-09 21:00:30 +00004922SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004923X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004924 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004925
David Greenef125a292011-02-08 19:04:41 +00004926 EVT VT = Op.getValueType();
4927 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004928 unsigned NumElems = Op.getNumOperands();
4929
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004930 // Vectors containing all zeros can be matched by pxor and xorps later
4931 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4932 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4933 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00004934 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004935 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004936
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004937 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004938 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004939
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004940 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00004941 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
4942 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004943 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00004944 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004945 return Op;
4946
Craig Topper07a27622012-01-22 03:07:48 +00004947 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004948 }
4949
Craig Toppera9376332012-01-10 08:23:59 +00004950 SDValue LD = isVectorBroadcast(Op, Subtarget);
4951 if (LD.getNode())
4952 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004953
Owen Andersone50ed302009-08-10 22:56:29 +00004954 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004955
Evan Cheng0db9fe62006-04-25 20:13:52 +00004956 unsigned NumZero = 0;
4957 unsigned NumNonZero = 0;
4958 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004959 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004960 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004961 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004962 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004963 if (Elt.getOpcode() == ISD::UNDEF)
4964 continue;
4965 Values.insert(Elt);
4966 if (Elt.getOpcode() != ISD::Constant &&
4967 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004968 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004969 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004970 NumZero++;
4971 else {
4972 NonZeros |= (1 << i);
4973 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004974 }
4975 }
4976
Chris Lattner97a2a562010-08-26 05:24:29 +00004977 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4978 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004979 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004980
Chris Lattner67f453a2008-03-09 05:42:06 +00004981 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004982 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004983 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004984 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004985
Chris Lattner62098042008-03-09 01:05:04 +00004986 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4987 // the value are obviously zero, truncate the value to i32 and do the
4988 // insertion that way. Only do this if the value is non-constant or if the
4989 // value is a constant being inserted into element 0. It is cheaper to do
4990 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004991 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004992 (!IsAllConstants || Idx == 0)) {
4993 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004994 // Handle SSE only.
4995 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4996 EVT VecVT = MVT::v4i32;
4997 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004998
Chris Lattner62098042008-03-09 01:05:04 +00004999 // Truncate the value (which may itself be a constant) to i32, and
5000 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005001 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005002 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005003 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005004
Chris Lattner62098042008-03-09 01:05:04 +00005005 // Now we have our 32-bit value zero extended in the low element of
5006 // a vector. If Idx != 0, swizzle it into place.
5007 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005008 SmallVector<int, 4> Mask;
5009 Mask.push_back(Idx);
5010 for (unsigned i = 1; i != VecElts; ++i)
5011 Mask.push_back(i);
5012 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005013 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005014 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005015 }
Craig Topper07a27622012-01-22 03:07:48 +00005016 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005017 }
5018 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005019
Chris Lattner19f79692008-03-08 22:59:52 +00005020 // If we have a constant or non-constant insertion into the low element of
5021 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5022 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005023 // depending on what the source datatype is.
5024 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005025 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005026 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005027
5028 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005029 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005030 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005031 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005032 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5033 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005034 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005035 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005036 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5037 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005038 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005039 }
5040
5041 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005042 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005043 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005044 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005045 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005046 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5047 DAG, dl);
5048 } else {
5049 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005050 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005051 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005052 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005053 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005054 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005055
5056 // Is it a vector logical left shift?
5057 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005058 X86::isZeroNode(Op.getOperand(0)) &&
5059 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005060 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005061 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005062 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005063 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005064 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005065 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005066
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005067 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005068 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005069
Chris Lattner19f79692008-03-08 22:59:52 +00005070 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5071 // is a non-constant being inserted into an element other than the low one,
5072 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5073 // movd/movss) to move this into the low element, then shuffle it into
5074 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005076 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005077
Evan Cheng0db9fe62006-04-25 20:13:52 +00005078 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005079 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005080 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005081 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005082 MaskVec.push_back(i == Idx ? 0 : 1);
5083 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005084 }
5085 }
5086
Chris Lattner67f453a2008-03-09 05:42:06 +00005087 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005088 if (Values.size() == 1) {
5089 if (EVTBits == 32) {
5090 // Instead of a shuffle like this:
5091 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5092 // Check if it's possible to issue this instead.
5093 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5094 unsigned Idx = CountTrailingZeros_32(NonZeros);
5095 SDValue Item = Op.getOperand(Idx);
5096 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5097 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5098 }
Dan Gohman475871a2008-07-27 21:46:04 +00005099 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005100 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005101
Dan Gohmana3941172007-07-24 22:55:08 +00005102 // A vector full of immediates; various special cases are already
5103 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005104 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005105 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005106
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005107 // For AVX-length vectors, build the individual 128-bit pieces and use
5108 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005109 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005110 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005111 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005112 V.push_back(Op.getOperand(i));
5113
5114 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5115
5116 // Build both the lower and upper subvector.
5117 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5118 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5119 NumElems/2);
5120
5121 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005122 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5123 DAG.getConstant(0, MVT::i32), DAG, dl);
5124 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005125 DAG, dl);
5126 }
5127
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005128 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005129 if (EVTBits == 64) {
5130 if (NumNonZero == 1) {
5131 // One half is zero or undef.
5132 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005133 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005134 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005135 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005136 }
Dan Gohman475871a2008-07-27 21:46:04 +00005137 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005138 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005139
5140 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005141 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005142 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005143 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005144 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005145 }
5146
Bill Wendling826f36f2007-03-28 00:57:11 +00005147 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005148 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005149 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005150 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005151 }
5152
5153 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005154 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005155 if (NumElems == 4 && NumZero > 0) {
5156 for (unsigned i = 0; i < 4; ++i) {
5157 bool isZero = !(NonZeros & (1 << i));
5158 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005159 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005160 else
Dale Johannesenace16102009-02-03 19:33:06 +00005161 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162 }
5163
5164 for (unsigned i = 0; i < 2; ++i) {
5165 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5166 default: break;
5167 case 0:
5168 V[i] = V[i*2]; // Must be a zero vector.
5169 break;
5170 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005171 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005172 break;
5173 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005174 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175 break;
5176 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005177 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005178 break;
5179 }
5180 }
5181
Benjamin Kramer9c683542012-01-30 15:16:21 +00005182 bool Reverse1 = (NonZeros & 0x3) == 2;
5183 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5184 int MaskVec[] = {
5185 Reverse1 ? 1 : 0,
5186 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005187 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5188 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005189 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005190 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005191 }
5192
Nate Begemanfdea31a2010-03-24 20:49:50 +00005193 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5194 // Check for a build vector of consecutive loads.
5195 for (unsigned i = 0; i < NumElems; ++i)
5196 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005197
Nate Begemanfdea31a2010-03-24 20:49:50 +00005198 // Check for elements which are consecutive loads.
5199 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5200 if (LD.getNode())
5201 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005202
5203 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005204 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005205 SDValue Result;
5206 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5207 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5208 else
5209 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005210
Chris Lattner24faf612010-08-28 17:59:08 +00005211 for (unsigned i = 1; i < NumElems; ++i) {
5212 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5213 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005214 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005215 }
5216 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005217 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005218
Chris Lattner6e80e442010-08-28 17:15:43 +00005219 // Otherwise, expand into a number of unpckl*, start by extending each of
5220 // our (non-undef) elements to the full vector width with the element in the
5221 // bottom slot of the vector (which generates no code for SSE).
5222 for (unsigned i = 0; i < NumElems; ++i) {
5223 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5224 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5225 else
5226 V[i] = DAG.getUNDEF(VT);
5227 }
5228
5229 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005230 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5231 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5232 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005233 unsigned EltStride = NumElems >> 1;
5234 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005235 for (unsigned i = 0; i < EltStride; ++i) {
5236 // If V[i+EltStride] is undef and this is the first round of mixing,
5237 // then it is safe to just drop this shuffle: V[i] is already in the
5238 // right place, the one element (since it's the first round) being
5239 // inserted as undef can be dropped. This isn't safe for successive
5240 // rounds because they will permute elements within both vectors.
5241 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5242 EltStride == NumElems/2)
5243 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005244
Chris Lattner6e80e442010-08-28 17:15:43 +00005245 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005246 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005247 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005248 }
5249 return V[0];
5250 }
Dan Gohman475871a2008-07-27 21:46:04 +00005251 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005252}
5253
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005254// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5255// them in a MMX register. This is better than doing a stack convert.
5256static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005257 DebugLoc dl = Op.getDebugLoc();
5258 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005259
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005260 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5261 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5262 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005263 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005264 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5265 InVec = Op.getOperand(1);
5266 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5267 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005268 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005269 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5270 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5271 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005272 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005273 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5274 Mask[0] = 0; Mask[1] = 2;
5275 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5276 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005277 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005278}
5279
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005280// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5281// to create 256-bit vectors from two other 128-bit ones.
5282static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5283 DebugLoc dl = Op.getDebugLoc();
5284 EVT ResVT = Op.getValueType();
5285
5286 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5287
5288 SDValue V1 = Op.getOperand(0);
5289 SDValue V2 = Op.getOperand(1);
5290 unsigned NumElems = ResVT.getVectorNumElements();
5291
5292 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5293 DAG.getConstant(0, MVT::i32), DAG, dl);
5294 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5295 DAG, dl);
5296}
5297
5298SDValue
5299X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005300 EVT ResVT = Op.getValueType();
5301
5302 assert(Op.getNumOperands() == 2);
5303 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5304 "Unsupported CONCAT_VECTORS for value type");
5305
5306 // We support concatenate two MMX registers and place them in a MMX register.
5307 // This is better than doing a stack convert.
5308 if (ResVT.is128BitVector())
5309 return LowerMMXCONCAT_VECTORS(Op, DAG);
5310
5311 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5312 // from two other 128-bit ones.
5313 return LowerAVXCONCAT_VECTORS(Op, DAG);
5314}
5315
Nate Begemanb9a47b82009-02-23 08:49:38 +00005316// v8i16 shuffles - Prefer shuffles in the following order:
5317// 1. [all] pshuflw, pshufhw, optional move
5318// 2. [ssse3] 1 x pshufb
5319// 3. [ssse3] 2 x pshufb + 1 x por
5320// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005321SDValue
5322X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5323 SelectionDAG &DAG) const {
5324 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005325 SDValue V1 = SVOp->getOperand(0);
5326 SDValue V2 = SVOp->getOperand(1);
5327 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005328 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005329
Nate Begemanb9a47b82009-02-23 08:49:38 +00005330 // Determine if more than 1 of the words in each of the low and high quadwords
5331 // of the result come from the same quadword of one of the two inputs. Undef
5332 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005333 unsigned LoQuad[] = { 0, 0, 0, 0 };
5334 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005335 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005336 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005337 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005338 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005339 MaskVals.push_back(EltIdx);
5340 if (EltIdx < 0) {
5341 ++Quad[0];
5342 ++Quad[1];
5343 ++Quad[2];
5344 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005345 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005346 }
5347 ++Quad[EltIdx / 4];
5348 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005349 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005350
Nate Begemanb9a47b82009-02-23 08:49:38 +00005351 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005352 unsigned MaxQuad = 1;
5353 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005354 if (LoQuad[i] > MaxQuad) {
5355 BestLoQuad = i;
5356 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005357 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005358 }
5359
Nate Begemanb9a47b82009-02-23 08:49:38 +00005360 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005361 MaxQuad = 1;
5362 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005363 if (HiQuad[i] > MaxQuad) {
5364 BestHiQuad = i;
5365 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005366 }
5367 }
5368
Nate Begemanb9a47b82009-02-23 08:49:38 +00005369 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005370 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005371 // single pshufb instruction is necessary. If There are more than 2 input
5372 // quads, disable the next transformation since it does not help SSSE3.
5373 bool V1Used = InputQuads[0] || InputQuads[1];
5374 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005375 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005376 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005377 BestLoQuad = InputQuads[0] ? 0 : 1;
5378 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005379 }
5380 if (InputQuads.count() > 2) {
5381 BestLoQuad = -1;
5382 BestHiQuad = -1;
5383 }
5384 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005385
Nate Begemanb9a47b82009-02-23 08:49:38 +00005386 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5387 // the shuffle mask. If a quad is scored as -1, that means that it contains
5388 // words from all 4 input quadwords.
5389 SDValue NewV;
5390 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005391 int MaskV[] = {
5392 BestLoQuad < 0 ? 0 : BestLoQuad,
5393 BestHiQuad < 0 ? 1 : BestHiQuad
5394 };
Eric Christopherfd179292009-08-27 18:07:15 +00005395 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005396 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5397 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5398 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005399
Nate Begemanb9a47b82009-02-23 08:49:38 +00005400 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5401 // source words for the shuffle, to aid later transformations.
5402 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005403 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005404 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005405 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005406 if (idx != (int)i)
5407 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005408 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005409 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005410 AllWordsInNewV = false;
5411 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005412 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005413
Nate Begemanb9a47b82009-02-23 08:49:38 +00005414 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5415 if (AllWordsInNewV) {
5416 for (int i = 0; i != 8; ++i) {
5417 int idx = MaskVals[i];
5418 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005419 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005420 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005421 if ((idx != i) && idx < 4)
5422 pshufhw = false;
5423 if ((idx != i) && idx > 3)
5424 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005425 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005426 V1 = NewV;
5427 V2Used = false;
5428 BestLoQuad = 0;
5429 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005430 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005431
Nate Begemanb9a47b82009-02-23 08:49:38 +00005432 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5433 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005434 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005435 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5436 unsigned TargetMask = 0;
5437 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005438 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005439 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5440 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5441 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005442 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005443 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005444 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005445 }
Eric Christopherfd179292009-08-27 18:07:15 +00005446
Nate Begemanb9a47b82009-02-23 08:49:38 +00005447 // If we have SSSE3, and all words of the result are from 1 input vector,
5448 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5449 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005450 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005451 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005452
Nate Begemanb9a47b82009-02-23 08:49:38 +00005453 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005454 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005455 // mask, and elements that come from V1 in the V2 mask, so that the two
5456 // results can be OR'd together.
5457 bool TwoInputs = V1Used && V2Used;
5458 for (unsigned i = 0; i != 8; ++i) {
5459 int EltIdx = MaskVals[i] * 2;
5460 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005461 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5462 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005463 continue;
5464 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005465 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5466 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005467 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005468 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005469 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005470 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005471 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005472 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005473 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005474
Nate Begemanb9a47b82009-02-23 08:49:38 +00005475 // Calculate the shuffle mask for the second input, shuffle it, and
5476 // OR it with the first shuffled input.
5477 pshufbMask.clear();
5478 for (unsigned i = 0; i != 8; ++i) {
5479 int EltIdx = MaskVals[i] * 2;
5480 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5482 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005483 continue;
5484 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005485 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5486 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005487 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005488 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005489 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005490 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 MVT::v16i8, &pshufbMask[0], 16));
5492 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005493 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005494 }
5495
5496 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5497 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005498 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005499 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005500 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005501 for (int i = 0; i != 4; ++i) {
5502 int idx = MaskVals[i];
5503 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005504 InOrder.set(i);
5505 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005506 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005507 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005508 }
5509 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005511 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005512
Craig Topperdd637ae2012-02-19 05:41:45 +00005513 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5514 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005515 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005516 NewV.getOperand(0),
5517 getShufflePSHUFLWImmediate(SVOp), DAG);
5518 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005519 }
Eric Christopherfd179292009-08-27 18:07:15 +00005520
Nate Begemanb9a47b82009-02-23 08:49:38 +00005521 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5522 // and update MaskVals with the new element order.
5523 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005524 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005525 for (unsigned i = 4; i != 8; ++i) {
5526 int idx = MaskVals[i];
5527 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005528 InOrder.set(i);
5529 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005530 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005531 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005532 }
5533 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005534 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005535 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005536
Craig Topperdd637ae2012-02-19 05:41:45 +00005537 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5538 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005539 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005540 NewV.getOperand(0),
5541 getShufflePSHUFHWImmediate(SVOp), DAG);
5542 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005543 }
Eric Christopherfd179292009-08-27 18:07:15 +00005544
Nate Begemanb9a47b82009-02-23 08:49:38 +00005545 // In case BestHi & BestLo were both -1, which means each quadword has a word
5546 // from each of the four input quadwords, calculate the InOrder bitvector now
5547 // before falling through to the insert/extract cleanup.
5548 if (BestLoQuad == -1 && BestHiQuad == -1) {
5549 NewV = V1;
5550 for (int i = 0; i != 8; ++i)
5551 if (MaskVals[i] < 0 || MaskVals[i] == i)
5552 InOrder.set(i);
5553 }
Eric Christopherfd179292009-08-27 18:07:15 +00005554
Nate Begemanb9a47b82009-02-23 08:49:38 +00005555 // The other elements are put in the right place using pextrw and pinsrw.
5556 for (unsigned i = 0; i != 8; ++i) {
5557 if (InOrder[i])
5558 continue;
5559 int EltIdx = MaskVals[i];
5560 if (EltIdx < 0)
5561 continue;
5562 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005564 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005566 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005567 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005568 DAG.getIntPtrConstant(i));
5569 }
5570 return NewV;
5571}
5572
5573// v16i8 shuffles - Prefer shuffles in the following order:
5574// 1. [ssse3] 1 x pshufb
5575// 2. [ssse3] 2 x pshufb + 1 x por
5576// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5577static
Nate Begeman9008ca62009-04-27 18:41:29 +00005578SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005579 SelectionDAG &DAG,
5580 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005581 SDValue V1 = SVOp->getOperand(0);
5582 SDValue V2 = SVOp->getOperand(1);
5583 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005584 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005585
Nate Begemanb9a47b82009-02-23 08:49:38 +00005586 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005587 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005588 // present, fall back to case 3.
5589 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5590 bool V1Only = true;
5591 bool V2Only = true;
5592 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005593 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005594 if (EltIdx < 0)
5595 continue;
5596 if (EltIdx < 16)
5597 V2Only = false;
5598 else
5599 V1Only = false;
5600 }
Eric Christopherfd179292009-08-27 18:07:15 +00005601
Nate Begemanb9a47b82009-02-23 08:49:38 +00005602 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005603 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005604 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005605
Nate Begemanb9a47b82009-02-23 08:49:38 +00005606 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005607 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 //
5609 // Otherwise, we have elements from both input vectors, and must zero out
5610 // elements that come from V2 in the first mask, and V1 in the second mask
5611 // so that we can OR them together.
5612 bool TwoInputs = !(V1Only || V2Only);
5613 for (unsigned i = 0; i != 16; ++i) {
5614 int EltIdx = MaskVals[i];
5615 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005616 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 continue;
5618 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620 }
5621 // If all the elements are from V2, assign it to V1 and return after
5622 // building the first pshufb.
5623 if (V2Only)
5624 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005625 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005626 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 if (!TwoInputs)
5629 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005630
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 // Calculate the shuffle mask for the second input, shuffle it, and
5632 // OR it with the first shuffled input.
5633 pshufbMask.clear();
5634 for (unsigned i = 0; i != 16; ++i) {
5635 int EltIdx = MaskVals[i];
5636 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 continue;
5639 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005640 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005641 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005643 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005644 MVT::v16i8, &pshufbMask[0], 16));
5645 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 }
Eric Christopherfd179292009-08-27 18:07:15 +00005647
Nate Begemanb9a47b82009-02-23 08:49:38 +00005648 // No SSSE3 - Calculate in place words and then fix all out of place words
5649 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5650 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005651 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5652 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005653 SDValue NewV = V2Only ? V2 : V1;
5654 for (int i = 0; i != 8; ++i) {
5655 int Elt0 = MaskVals[i*2];
5656 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005657
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 // This word of the result is all undef, skip it.
5659 if (Elt0 < 0 && Elt1 < 0)
5660 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005661
Nate Begemanb9a47b82009-02-23 08:49:38 +00005662 // This word of the result is already in the correct place, skip it.
5663 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5664 continue;
5665 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5666 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005667
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5669 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5670 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005671
5672 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5673 // using a single extract together, load it and store it.
5674 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005676 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005678 DAG.getIntPtrConstant(i));
5679 continue;
5680 }
5681
Nate Begemanb9a47b82009-02-23 08:49:38 +00005682 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005683 // source byte is not also odd, shift the extracted word left 8 bits
5684 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005687 DAG.getIntPtrConstant(Elt1 / 2));
5688 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005690 DAG.getConstant(8,
5691 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005692 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005693 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5694 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005695 }
5696 // If Elt0 is defined, extract it from the appropriate source. If the
5697 // source byte is not also even, shift the extracted word right 8 bits. If
5698 // Elt1 was also defined, OR the extracted values together before
5699 // inserting them in the result.
5700 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005701 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005702 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5703 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005704 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005705 DAG.getConstant(8,
5706 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005707 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005708 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5709 DAG.getConstant(0x00FF, MVT::i16));
5710 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 : InsElt0;
5712 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 DAG.getIntPtrConstant(i));
5715 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005716 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005717}
5718
Evan Cheng7a831ce2007-12-15 03:00:47 +00005719/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005720/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005721/// done when every pair / quad of shuffle mask elements point to elements in
5722/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005723/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005724static
Nate Begeman9008ca62009-04-27 18:41:29 +00005725SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005726 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005727 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005728 SDValue V1 = SVOp->getOperand(0);
5729 SDValue V2 = SVOp->getOperand(1);
5730 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005731 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005732 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005733 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005734 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005735 case MVT::v4f32: NewVT = MVT::v2f64; break;
5736 case MVT::v4i32: NewVT = MVT::v2i64; break;
5737 case MVT::v8i16: NewVT = MVT::v4i32; break;
5738 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005739 }
5740
Nate Begeman9008ca62009-04-27 18:41:29 +00005741 int Scale = NumElems / NewWidth;
5742 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005743 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005744 int StartIdx = -1;
5745 for (int j = 0; j < Scale; ++j) {
5746 int EltIdx = SVOp->getMaskElt(i+j);
5747 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005748 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005749 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005750 StartIdx = EltIdx - (EltIdx % Scale);
5751 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005752 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005753 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005754 if (StartIdx == -1)
5755 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005756 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005757 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005758 }
5759
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005760 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5761 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005762 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005763}
5764
Evan Chengd880b972008-05-09 21:53:03 +00005765/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005766///
Owen Andersone50ed302009-08-10 22:56:29 +00005767static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005768 SDValue SrcOp, SelectionDAG &DAG,
5769 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005770 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005771 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005772 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005773 LD = dyn_cast<LoadSDNode>(SrcOp);
5774 if (!LD) {
5775 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5776 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005777 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005778 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005779 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005780 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005781 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005782 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005783 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005784 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005785 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5786 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5787 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005788 SrcOp.getOperand(0)
5789 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005790 }
5791 }
5792 }
5793
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005794 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005795 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005796 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005797 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005798}
5799
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005800/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5801/// which could not be matched by any known target speficic shuffle
5802static SDValue
5803LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005804 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005805
Craig Topper8f35c132012-01-20 09:29:03 +00005806 unsigned NumElems = VT.getVectorNumElements();
5807 unsigned NumLaneElems = NumElems / 2;
5808
5809 int MinRange[2][2] = { { static_cast<int>(NumElems),
5810 static_cast<int>(NumElems) },
5811 { static_cast<int>(NumElems),
5812 static_cast<int>(NumElems) } };
5813 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5814
5815 // Collect used ranges for each source in each lane
5816 for (unsigned l = 0; l < 2; ++l) {
5817 unsigned LaneStart = l*NumLaneElems;
5818 for (unsigned i = 0; i != NumLaneElems; ++i) {
5819 int Idx = SVOp->getMaskElt(i+LaneStart);
5820 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005821 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005822
Craig Topper8f35c132012-01-20 09:29:03 +00005823 int Input = 0;
5824 if (Idx >= (int)NumElems) {
5825 Idx -= NumElems;
5826 Input = 1;
5827 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005828
Craig Topper8f35c132012-01-20 09:29:03 +00005829 if (Idx > MaxRange[l][Input])
5830 MaxRange[l][Input] = Idx;
5831 if (Idx < MinRange[l][Input])
5832 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005833 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005834 }
5835
Craig Topper8f35c132012-01-20 09:29:03 +00005836 // Make sure each range is 128-bits
5837 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5838 for (unsigned l = 0; l < 2; ++l) {
5839 for (unsigned Input = 0; Input < 2; ++Input) {
5840 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5841 continue;
5842
Craig Topperd9ec7252012-01-21 08:49:33 +00005843 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005844 ExtractIdx[l][Input] = 0;
5845 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005846 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005847 ExtractIdx[l][Input] = NumLaneElems;
5848 else
5849 return SDValue();
5850 }
5851 }
5852
5853 DebugLoc dl = SVOp->getDebugLoc();
5854 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5855 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5856
5857 SDValue Ops[2][2];
5858 for (unsigned l = 0; l < 2; ++l) {
5859 for (unsigned Input = 0; Input < 2; ++Input) {
5860 if (ExtractIdx[l][Input] >= 0)
5861 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5862 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5863 DAG, dl);
5864 else
5865 Ops[l][Input] = DAG.getUNDEF(NVT);
5866 }
5867 }
5868
5869 // Generate 128-bit shuffles
5870 SmallVector<int, 16> Mask1, Mask2;
5871 for (unsigned i = 0; i != NumLaneElems; ++i) {
5872 int Elt = SVOp->getMaskElt(i);
5873 if (Elt >= (int)NumElems) {
5874 Elt %= NumLaneElems;
5875 Elt += NumLaneElems;
5876 } else if (Elt >= 0) {
5877 Elt %= NumLaneElems;
5878 }
5879 Mask1.push_back(Elt);
5880 }
5881 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5882 int Elt = SVOp->getMaskElt(i);
5883 if (Elt >= (int)NumElems) {
5884 Elt %= NumLaneElems;
5885 Elt += NumLaneElems;
5886 } else if (Elt >= 0) {
5887 Elt %= NumLaneElems;
5888 }
5889 Mask2.push_back(Elt);
5890 }
5891
5892 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
5893 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
5894
5895 // Concatenate the result back
5896 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
5897 DAG.getConstant(0, MVT::i32), DAG, dl);
5898 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
5899 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005900}
5901
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005902/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5903/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005904static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005905LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005906 SDValue V1 = SVOp->getOperand(0);
5907 SDValue V2 = SVOp->getOperand(1);
5908 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005909 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005910
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005911 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5912
Benjamin Kramer9c683542012-01-30 15:16:21 +00005913 std::pair<int, int> Locs[4];
5914 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005915 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00005916
Evan Chengace3c172008-07-22 21:13:36 +00005917 unsigned NumHi = 0;
5918 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005919 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005920 int Idx = PermMask[i];
5921 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005922 Locs[i] = std::make_pair(-1, -1);
5923 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005924 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5925 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005926 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005927 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005928 NumLo++;
5929 } else {
5930 Locs[i] = std::make_pair(1, NumHi);
5931 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005932 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005933 NumHi++;
5934 }
5935 }
5936 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005937
Evan Chengace3c172008-07-22 21:13:36 +00005938 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005939 // If no more than two elements come from either vector. This can be
5940 // implemented with two shuffles. First shuffle gather the elements.
5941 // The second shuffle, which takes the first shuffle as both of its
5942 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005943 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005944
Benjamin Kramer9c683542012-01-30 15:16:21 +00005945 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00005946
Benjamin Kramer9c683542012-01-30 15:16:21 +00005947 for (unsigned i = 0; i != 4; ++i)
5948 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00005949 unsigned Idx = (i < 2) ? 0 : 4;
5950 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005951 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005952 }
Evan Chengace3c172008-07-22 21:13:36 +00005953
Nate Begeman9008ca62009-04-27 18:41:29 +00005954 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005955 } else if (NumLo == 3 || NumHi == 3) {
5956 // Otherwise, we must have three elements from one vector, call it X, and
5957 // one element from the other, call it Y. First, use a shufps to build an
5958 // intermediate vector with the one element from Y and the element from X
5959 // that will be in the same half in the final destination (the indexes don't
5960 // matter). Then, use a shufps to build the final vector, taking the half
5961 // containing the element from Y from the intermediate, and the other half
5962 // from X.
5963 if (NumHi == 3) {
5964 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00005965 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005966 std::swap(V1, V2);
5967 }
5968
5969 // Find the element from V2.
5970 unsigned HiIndex;
5971 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005972 int Val = PermMask[HiIndex];
5973 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005974 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005975 if (Val >= 4)
5976 break;
5977 }
5978
Nate Begeman9008ca62009-04-27 18:41:29 +00005979 Mask1[0] = PermMask[HiIndex];
5980 Mask1[1] = -1;
5981 Mask1[2] = PermMask[HiIndex^1];
5982 Mask1[3] = -1;
5983 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005984
5985 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005986 Mask1[0] = PermMask[0];
5987 Mask1[1] = PermMask[1];
5988 Mask1[2] = HiIndex & 1 ? 6 : 4;
5989 Mask1[3] = HiIndex & 1 ? 4 : 6;
5990 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005991 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005992 Mask1[0] = HiIndex & 1 ? 2 : 0;
5993 Mask1[1] = HiIndex & 1 ? 0 : 2;
5994 Mask1[2] = PermMask[2];
5995 Mask1[3] = PermMask[3];
5996 if (Mask1[2] >= 0)
5997 Mask1[2] += 4;
5998 if (Mask1[3] >= 0)
5999 Mask1[3] += 4;
6000 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006001 }
Evan Chengace3c172008-07-22 21:13:36 +00006002 }
6003
6004 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006005 int LoMask[] = { -1, -1, -1, -1 };
6006 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006007
Benjamin Kramer9c683542012-01-30 15:16:21 +00006008 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006009 unsigned MaskIdx = 0;
6010 unsigned LoIdx = 0;
6011 unsigned HiIdx = 2;
6012 for (unsigned i = 0; i != 4; ++i) {
6013 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006014 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006015 MaskIdx = 1;
6016 LoIdx = 0;
6017 HiIdx = 2;
6018 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006019 int Idx = PermMask[i];
6020 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006021 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006022 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006023 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006024 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006025 LoIdx++;
6026 } else {
6027 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006028 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006029 HiIdx++;
6030 }
6031 }
6032
Nate Begeman9008ca62009-04-27 18:41:29 +00006033 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6034 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006035 int MaskOps[] = { -1, -1, -1, -1 };
6036 for (unsigned i = 0; i != 4; ++i)
6037 if (Locs[i].first != -1)
6038 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006039 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006040}
6041
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006042static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006043 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006044 V = V.getOperand(0);
6045 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6046 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006047 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6048 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6049 // BUILD_VECTOR (load), undef
6050 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006051 if (MayFoldLoad(V))
6052 return true;
6053 return false;
6054}
6055
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006056// FIXME: the version above should always be used. Since there's
6057// a bug where several vector shuffles can't be folded because the
6058// DAG is not updated during lowering and a node claims to have two
6059// uses while it only has one, use this version, and let isel match
6060// another instruction if the load really happens to have more than
6061// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006062// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006063static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006064 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006065 V = V.getOperand(0);
6066 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6067 V = V.getOperand(0);
6068 if (ISD::isNormalLoad(V.getNode()))
6069 return true;
6070 return false;
6071}
6072
6073/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6074/// a vector extract, and if both can be later optimized into a single load.
6075/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6076/// here because otherwise a target specific shuffle node is going to be
6077/// emitted for this shuffle, and the optimization not done.
6078/// FIXME: This is probably not the best approach, but fix the problem
6079/// until the right path is decided.
6080static
6081bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6082 const TargetLowering &TLI) {
6083 EVT VT = V.getValueType();
6084 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6085
6086 // Be sure that the vector shuffle is present in a pattern like this:
6087 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6088 if (!V.hasOneUse())
6089 return false;
6090
6091 SDNode *N = *V.getNode()->use_begin();
6092 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6093 return false;
6094
6095 SDValue EltNo = N->getOperand(1);
6096 if (!isa<ConstantSDNode>(EltNo))
6097 return false;
6098
6099 // If the bit convert changed the number of elements, it is unsafe
6100 // to examine the mask.
6101 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006102 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006103 EVT SrcVT = V.getOperand(0).getValueType();
6104 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6105 return false;
6106 V = V.getOperand(0);
6107 HasShuffleIntoBitcast = true;
6108 }
6109
6110 // Select the input vector, guarding against out of range extract vector.
6111 unsigned NumElems = VT.getVectorNumElements();
6112 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6113 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6114 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6115
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006116 // If we are accessing the upper part of a YMM register
6117 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6118 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6119 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006120 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006121 return false;
6122
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006123 // Skip one more bit_convert if necessary
Craig Topper2dcd7182012-02-13 04:30:38 +00006124 if (V.getOpcode() == ISD::BITCAST) {
6125 if (!V.hasOneUse())
6126 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006127 V = V.getOperand(0);
Craig Topper2dcd7182012-02-13 04:30:38 +00006128 }
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006129
Craig Toppera51bb3a2012-01-02 08:46:48 +00006130 if (!ISD::isNormalLoad(V.getNode()))
6131 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006132
Craig Toppera51bb3a2012-01-02 08:46:48 +00006133 // Is the original load suitable?
6134 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006135
Craig Toppera51bb3a2012-01-02 08:46:48 +00006136 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6137 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006138
Craig Toppera51bb3a2012-01-02 08:46:48 +00006139 if (!HasShuffleIntoBitcast)
6140 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006141
Craig Toppera51bb3a2012-01-02 08:46:48 +00006142 // If there's a bitcast before the shuffle, check if the load type and
6143 // alignment is valid.
6144 unsigned Align = LN0->getAlignment();
6145 unsigned NewAlign =
6146 TLI.getTargetData()->getABITypeAlignment(
6147 VT.getTypeForEVT(*DAG.getContext()));
6148
6149 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6150 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006151
6152 return true;
6153}
6154
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006155static
Evan Cheng835580f2010-10-07 20:50:20 +00006156SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6157 EVT VT = Op.getValueType();
6158
6159 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006160 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6161 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006162 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6163 V1, DAG));
6164}
6165
6166static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006167SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006168 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006169 SDValue V1 = Op.getOperand(0);
6170 SDValue V2 = Op.getOperand(1);
6171 EVT VT = Op.getValueType();
6172
6173 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6174
Craig Topper1accb7e2012-01-10 06:54:16 +00006175 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006176 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6177
Evan Cheng0899f5c2011-08-31 02:05:24 +00006178 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6179 return DAG.getNode(ISD::BITCAST, dl, VT,
6180 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6181 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6182 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006183}
6184
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006185static
6186SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6187 SDValue V1 = Op.getOperand(0);
6188 SDValue V2 = Op.getOperand(1);
6189 EVT VT = Op.getValueType();
6190
6191 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6192 "unsupported shuffle type");
6193
6194 if (V2.getOpcode() == ISD::UNDEF)
6195 V2 = V1;
6196
6197 // v4i32 or v4f32
6198 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6199}
6200
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006201static
Craig Topper1accb7e2012-01-10 06:54:16 +00006202SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006203 SDValue V1 = Op.getOperand(0);
6204 SDValue V2 = Op.getOperand(1);
6205 EVT VT = Op.getValueType();
6206 unsigned NumElems = VT.getVectorNumElements();
6207
6208 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6209 // operand of these instructions is only memory, so check if there's a
6210 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6211 // same masks.
6212 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006213
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006214 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006215 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006216 CanFoldLoad = true;
6217
6218 // When V1 is a load, it can be folded later into a store in isel, example:
6219 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6220 // turns into:
6221 // (MOVLPSmr addr:$src1, VR128:$src2)
6222 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006223 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006224 CanFoldLoad = true;
6225
Dan Gohman65fd6562011-11-03 21:49:52 +00006226 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006227 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006228 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006229 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6230
6231 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006232 // If we don't care about the second element, procede to use movss.
6233 if (SVOp->getMaskElt(1) != -1)
6234 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006235 }
6236
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006237 // movl and movlp will both match v2i64, but v2i64 is never matched by
6238 // movl earlier because we make it strict to avoid messing with the movlp load
6239 // folding logic (see the code above getMOVLP call). Match it here then,
6240 // this is horrible, but will stay like this until we move all shuffle
6241 // matching to x86 specific nodes. Note that for the 1st condition all
6242 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006243 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006244 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6245 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006246 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006247 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006248 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006249 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006250
6251 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6252
6253 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006254 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006255 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006256}
6257
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006258static
6259SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006260 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006261 const X86Subtarget *Subtarget) {
6262 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6263 EVT VT = Op.getValueType();
6264 DebugLoc dl = Op.getDebugLoc();
6265 SDValue V1 = Op.getOperand(0);
6266 SDValue V2 = Op.getOperand(1);
6267
6268 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006269 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006270
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006271 // Handle splat operations
6272 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006273 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006274 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006275 // Special case, this is the only place now where it's allowed to return
6276 // a vector_shuffle operation without using a target specific node, because
6277 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6278 // this be moved to DAGCombine instead?
6279 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006280 return Op;
6281
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006282 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006283 SDValue LD = isVectorBroadcast(Op, Subtarget);
6284 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006285 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006286
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006287 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006288 if ((Size == 128 && NumElem <= 4) ||
6289 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006290 return SDValue();
6291
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006292 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006293 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006294 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006295
6296 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6297 // do it!
6298 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6299 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6300 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006301 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006302 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006303 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006304 // FIXME: Figure out a cleaner way to do this.
6305 // Try to make use of movq to zero out the top part.
6306 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6307 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6308 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006309 EVT NewVT = NewOp.getValueType();
6310 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6311 NewVT, true, false))
6312 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006313 DAG, Subtarget, dl);
6314 }
6315 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6316 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006317 if (NewOp.getNode()) {
6318 EVT NewVT = NewOp.getValueType();
6319 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6320 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6321 DAG, Subtarget, dl);
6322 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006323 }
6324 }
6325 return SDValue();
6326}
6327
Dan Gohman475871a2008-07-27 21:46:04 +00006328SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006329X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006330 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006331 SDValue V1 = Op.getOperand(0);
6332 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006333 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006334 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006335 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006336 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006337 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006338 bool V1IsSplat = false;
6339 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006340 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006341 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006342 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006343 MachineFunction &MF = DAG.getMachineFunction();
6344 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006345
Craig Topper3426a3e2011-11-14 06:46:21 +00006346 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006347
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006348 if (V1IsUndef && V2IsUndef)
6349 return DAG.getUNDEF(VT);
6350
6351 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006352
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006353 // Vector shuffle lowering takes 3 steps:
6354 //
6355 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6356 // narrowing and commutation of operands should be handled.
6357 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6358 // shuffle nodes.
6359 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6360 // so the shuffle can be broken into other shuffles and the legalizer can
6361 // try the lowering again.
6362 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006363 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006364 // be matched during isel, all of them must be converted to a target specific
6365 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006366
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006367 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6368 // narrowing and commutation of operands should be handled. The actual code
6369 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006370 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006371 if (NewOp.getNode())
6372 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006373
Craig Topper5aaffa82012-02-19 02:53:47 +00006374 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6375
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006376 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6377 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006378 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006379 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006380 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006381 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006382
Craig Topperdd637ae2012-02-19 05:41:45 +00006383 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006384 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006385 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006386
Craig Topperdd637ae2012-02-19 05:41:45 +00006387 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006388 return getMOVHighToLow(Op, dl, DAG);
6389
6390 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006391 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006392 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006393 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006394
Craig Topper5aaffa82012-02-19 02:53:47 +00006395 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006396 // The actual implementation will match the mask in the if above and then
6397 // during isel it can match several different instructions, not only pshufd
6398 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006399 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6400 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006401
Craig Topper5aaffa82012-02-19 02:53:47 +00006402 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006403
Craig Topperdbd98a42012-02-07 06:28:42 +00006404 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6405 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6406
Craig Topper1accb7e2012-01-10 06:54:16 +00006407 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006408 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6409
Craig Topperb3982da2011-12-31 23:50:21 +00006410 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006411 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006412 }
Eric Christopherfd179292009-08-27 18:07:15 +00006413
Evan Chengf26ffe92008-05-29 08:22:04 +00006414 // Check if this can be converted into a logical shift.
6415 bool isLeft = false;
6416 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006417 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006418 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006419 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006420 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006421 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006422 EVT EltVT = VT.getVectorElementType();
6423 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006424 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006425 }
Eric Christopherfd179292009-08-27 18:07:15 +00006426
Craig Topper5aaffa82012-02-19 02:53:47 +00006427 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006428 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006429 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006430 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006431 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006432 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6433
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006434 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006435 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6436 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006437 }
Eric Christopherfd179292009-08-27 18:07:15 +00006438
Nate Begeman9008ca62009-04-27 18:41:29 +00006439 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006440 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006441 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006442
Craig Topperdd637ae2012-02-19 05:41:45 +00006443 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006444 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006445
Craig Topperdd637ae2012-02-19 05:41:45 +00006446 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006447 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006448
Craig Topperdd637ae2012-02-19 05:41:45 +00006449 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006450 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006451
Craig Topperdd637ae2012-02-19 05:41:45 +00006452 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006453 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006454
Craig Topperdd637ae2012-02-19 05:41:45 +00006455 if (ShouldXformToMOVHLPS(M, VT) ||
6456 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006457 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006458
Evan Chengf26ffe92008-05-29 08:22:04 +00006459 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006460 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006461 EVT EltVT = VT.getVectorElementType();
6462 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006463 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006464 }
Eric Christopherfd179292009-08-27 18:07:15 +00006465
Evan Cheng9eca5e82006-10-25 21:49:50 +00006466 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006467 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6468 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006469 V1IsSplat = isSplatVector(V1.getNode());
6470 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006471
Chris Lattner8a594482007-11-25 00:24:49 +00006472 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006473 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6474 CommuteVectorShuffleMask(M, NumElems);
6475 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006476 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006477 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006478 }
6479
Craig Topperbeabc6c2011-12-05 06:56:46 +00006480 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006481 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006482 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006483 return V1;
6484 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6485 // the instruction selector will not match, so get a canonical MOVL with
6486 // swapped operands to undo the commute.
6487 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006488 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006489
Craig Topperbeabc6c2011-12-05 06:56:46 +00006490 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006491 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006492
Craig Topperbeabc6c2011-12-05 06:56:46 +00006493 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006494 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006495
Evan Cheng9bbbb982006-10-25 20:48:19 +00006496 if (V2IsSplat) {
6497 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006498 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006499 // new vector_shuffle with the corrected mask.p
6500 SmallVector<int, 8> NewMask(M.begin(), M.end());
6501 NormalizeMask(NewMask, NumElems);
6502 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6503 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6504 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6505 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006506 }
6507 }
6508
Evan Cheng9eca5e82006-10-25 21:49:50 +00006509 if (Commuted) {
6510 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006511 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006512 CommuteVectorShuffleMask(M, NumElems);
6513 std::swap(V1, V2);
6514 std::swap(V1IsSplat, V2IsSplat);
6515 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006516
Craig Topper39a9e482012-02-11 06:24:48 +00006517 if (isUNPCKLMask(M, VT, HasAVX2))
6518 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006519
Craig Topper39a9e482012-02-11 06:24:48 +00006520 if (isUNPCKHMask(M, VT, HasAVX2))
6521 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006522 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006523
Nate Begeman9008ca62009-04-27 18:41:29 +00006524 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006525 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006526 return CommuteVectorShuffle(SVOp, DAG);
6527
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006528 // The checks below are all present in isShuffleMaskLegal, but they are
6529 // inlined here right now to enable us to directly emit target specific
6530 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006531
Craig Topper0e2037b2012-01-20 05:53:00 +00006532 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006533 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006534 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006535 DAG);
6536
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006537 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6538 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006539 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006540 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006541 }
6542
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006543 if (isPSHUFHWMask(M, VT))
6544 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006545 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006546 DAG);
6547
6548 if (isPSHUFLWMask(M, VT))
6549 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006550 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006551 DAG);
6552
Craig Topper1a7700a2012-01-19 08:19:12 +00006553 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006554 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006555 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006556
Craig Topper94438ba2011-12-16 08:06:31 +00006557 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006558 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006559 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006560 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006561
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006562 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006563 // Generate target specific nodes for 128 or 256-bit shuffles only
6564 // supported in the AVX instruction set.
6565 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006566
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006567 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006568 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006569 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6570
Craig Topper70b883b2011-11-28 10:14:51 +00006571 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006572 if (isVPERMILPMask(M, VT, HasAVX)) {
6573 if (HasAVX2 && VT == MVT::v8i32)
6574 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006575 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006576 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006577 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006578 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006579
Craig Topper70b883b2011-11-28 10:14:51 +00006580 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006581 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006582 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006583 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006584
6585 //===--------------------------------------------------------------------===//
6586 // Since no target specific shuffle was selected for this generic one,
6587 // lower it into other known shuffles. FIXME: this isn't true yet, but
6588 // this is the plan.
6589 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006590
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006591 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6592 if (VT == MVT::v8i16) {
6593 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6594 if (NewOp.getNode())
6595 return NewOp;
6596 }
6597
6598 if (VT == MVT::v16i8) {
6599 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6600 if (NewOp.getNode())
6601 return NewOp;
6602 }
6603
6604 // Handle all 128-bit wide vectors with 4 elements, and match them with
6605 // several different shuffle types.
6606 if (NumElems == 4 && VT.getSizeInBits() == 128)
6607 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6608
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006609 // Handle general 256-bit shuffles
6610 if (VT.is256BitVector())
6611 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6612
Dan Gohman475871a2008-07-27 21:46:04 +00006613 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006614}
6615
Dan Gohman475871a2008-07-27 21:46:04 +00006616SDValue
6617X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006618 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006619 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006620 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006621
6622 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6623 return SDValue();
6624
Duncan Sands83ec4b62008-06-06 12:08:01 +00006625 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006626 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006627 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006628 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006629 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006630 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006631 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006632 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6633 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6634 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006635 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6636 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006637 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006638 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006639 Op.getOperand(0)),
6640 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006641 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006642 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006643 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006644 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006645 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006646 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006647 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6648 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006649 // result has a single use which is a store or a bitcast to i32. And in
6650 // the case of a store, it's not worth it if the index is a constant 0,
6651 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006652 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006653 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006654 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006655 if ((User->getOpcode() != ISD::STORE ||
6656 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6657 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006658 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006659 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006660 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006661 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006662 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006663 Op.getOperand(0)),
6664 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006665 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006666 } else if (VT == MVT::i32 || VT == MVT::i64) {
6667 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006668 if (isa<ConstantSDNode>(Op.getOperand(1)))
6669 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006670 }
Dan Gohman475871a2008-07-27 21:46:04 +00006671 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006672}
6673
6674
Dan Gohman475871a2008-07-27 21:46:04 +00006675SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006676X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6677 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006678 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006679 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006680
David Greene74a579d2011-02-10 16:57:36 +00006681 SDValue Vec = Op.getOperand(0);
6682 EVT VecVT = Vec.getValueType();
6683
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006684 // If this is a 256-bit vector result, first extract the 128-bit vector and
6685 // then extract the element from the 128-bit vector.
6686 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006687 DebugLoc dl = Op.getNode()->getDebugLoc();
6688 unsigned NumElems = VecVT.getVectorNumElements();
6689 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006690 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6691
6692 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006693 bool Upper = IdxVal >= NumElems/2;
6694 Vec = Extract128BitVector(Vec,
6695 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006696
David Greene74a579d2011-02-10 16:57:36 +00006697 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006698 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006699 }
6700
6701 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6702
Craig Topperd0a31172012-01-10 06:37:29 +00006703 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006704 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006705 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006706 return Res;
6707 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006708
Owen Andersone50ed302009-08-10 22:56:29 +00006709 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006710 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006711 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006712 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006713 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006714 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006715 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006716 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6717 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006718 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006719 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006720 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006721 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006722 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006723 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006724 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006725 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006726 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006727 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006728 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006729 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006730 if (Idx == 0)
6731 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006732
Evan Cheng0db9fe62006-04-25 20:13:52 +00006733 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006734 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006735 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006736 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006737 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006738 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006739 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006740 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006741 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6742 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6743 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006744 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006745 if (Idx == 0)
6746 return Op;
6747
6748 // UNPCKHPD the element to the lowest double word, then movsd.
6749 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6750 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006751 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006752 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006753 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006754 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006755 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006756 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006757 }
6758
Dan Gohman475871a2008-07-27 21:46:04 +00006759 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006760}
6761
Dan Gohman475871a2008-07-27 21:46:04 +00006762SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006763X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6764 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006765 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006766 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006767 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006768
Dan Gohman475871a2008-07-27 21:46:04 +00006769 SDValue N0 = Op.getOperand(0);
6770 SDValue N1 = Op.getOperand(1);
6771 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006772
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006773 if (VT.getSizeInBits() == 256)
6774 return SDValue();
6775
Dan Gohman8a55ce42009-09-23 21:02:20 +00006776 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006777 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006778 unsigned Opc;
6779 if (VT == MVT::v8i16)
6780 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006781 else if (VT == MVT::v16i8)
6782 Opc = X86ISD::PINSRB;
6783 else
6784 Opc = X86ISD::PINSRB;
6785
Nate Begeman14d12ca2008-02-11 04:19:36 +00006786 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6787 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006788 if (N1.getValueType() != MVT::i32)
6789 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6790 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006791 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006792 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006793 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006794 // Bits [7:6] of the constant are the source select. This will always be
6795 // zero here. The DAG Combiner may combine an extract_elt index into these
6796 // bits. For example (insert (extract, 3), 2) could be matched by putting
6797 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006798 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006799 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006800 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006801 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006802 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006803 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006804 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006805 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006806 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6807 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006808 // PINSR* works with constant index.
6809 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006810 }
Dan Gohman475871a2008-07-27 21:46:04 +00006811 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006812}
6813
Dan Gohman475871a2008-07-27 21:46:04 +00006814SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006815X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006816 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006817 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006818
David Greene6b381262011-02-09 15:32:06 +00006819 DebugLoc dl = Op.getDebugLoc();
6820 SDValue N0 = Op.getOperand(0);
6821 SDValue N1 = Op.getOperand(1);
6822 SDValue N2 = Op.getOperand(2);
6823
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006824 // If this is a 256-bit vector result, first extract the 128-bit vector,
6825 // insert the element into the extracted half and then place it back.
6826 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006827 if (!isa<ConstantSDNode>(N2))
6828 return SDValue();
6829
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006830 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006831 unsigned NumElems = VT.getVectorNumElements();
6832 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006833 bool Upper = IdxVal >= NumElems/2;
6834 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6835 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006836
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006837 // Insert the element into the desired half.
6838 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6839 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006840
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006841 // Insert the changed part back to the 256-bit vector
6842 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006843 }
6844
Craig Topperd0a31172012-01-10 06:37:29 +00006845 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006846 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6847
Dan Gohman8a55ce42009-09-23 21:02:20 +00006848 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006849 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006850
Dan Gohman8a55ce42009-09-23 21:02:20 +00006851 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006852 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6853 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006854 if (N1.getValueType() != MVT::i32)
6855 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6856 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006857 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006858 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006859 }
Dan Gohman475871a2008-07-27 21:46:04 +00006860 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006861}
6862
Dan Gohman475871a2008-07-27 21:46:04 +00006863SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006864X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006865 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006866 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006867 EVT OpVT = Op.getValueType();
6868
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006869 // If this is a 256-bit vector result, first insert into a 128-bit
6870 // vector and then insert into the 256-bit vector.
6871 if (OpVT.getSizeInBits() > 128) {
6872 // Insert into a 128-bit vector.
6873 EVT VT128 = EVT::getVectorVT(*Context,
6874 OpVT.getVectorElementType(),
6875 OpVT.getVectorNumElements() / 2);
6876
6877 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6878
6879 // Insert the 128-bit vector.
6880 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6881 DAG.getConstant(0, MVT::i32),
6882 DAG, dl);
6883 }
6884
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006885 if (Op.getValueType() == MVT::v1i64 &&
6886 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006887 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006888
Owen Anderson825b72b2009-08-11 20:47:22 +00006889 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006890 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6891 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006892 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006893 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006894}
6895
David Greene91585092011-01-26 15:38:49 +00006896// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6897// a simple subregister reference or explicit instructions to grab
6898// upper bits of a vector.
6899SDValue
6900X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6901 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006902 DebugLoc dl = Op.getNode()->getDebugLoc();
6903 SDValue Vec = Op.getNode()->getOperand(0);
6904 SDValue Idx = Op.getNode()->getOperand(1);
6905
6906 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6907 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6908 return Extract128BitVector(Vec, Idx, DAG, dl);
6909 }
David Greene91585092011-01-26 15:38:49 +00006910 }
6911 return SDValue();
6912}
6913
David Greenecfe33c42011-01-26 19:13:22 +00006914// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6915// simple superregister reference or explicit instructions to insert
6916// the upper bits of a vector.
6917SDValue
6918X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6919 if (Subtarget->hasAVX()) {
6920 DebugLoc dl = Op.getNode()->getDebugLoc();
6921 SDValue Vec = Op.getNode()->getOperand(0);
6922 SDValue SubVec = Op.getNode()->getOperand(1);
6923 SDValue Idx = Op.getNode()->getOperand(2);
6924
6925 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6926 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006927 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006928 }
6929 }
6930 return SDValue();
6931}
6932
Bill Wendling056292f2008-09-16 21:48:12 +00006933// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6934// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6935// one of the above mentioned nodes. It has to be wrapped because otherwise
6936// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6937// be used to form addressing mode. These wrapped nodes will be selected
6938// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006939SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006940X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006941 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006942
Chris Lattner41621a22009-06-26 19:22:52 +00006943 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6944 // global base reg.
6945 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006946 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006947 CodeModel::Model M = getTargetMachine().getCodeModel();
6948
Chris Lattner4f066492009-07-11 20:29:19 +00006949 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006950 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006951 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006952 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006953 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006954 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006955 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006956
Evan Cheng1606e8e2009-03-13 07:51:59 +00006957 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006958 CP->getAlignment(),
6959 CP->getOffset(), OpFlag);
6960 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006961 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006962 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006963 if (OpFlag) {
6964 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006965 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006966 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006967 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006968 }
6969
6970 return Result;
6971}
6972
Dan Gohmand858e902010-04-17 15:26:15 +00006973SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006974 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006975
Chris Lattner18c59872009-06-27 04:16:01 +00006976 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6977 // global base reg.
6978 unsigned char OpFlag = 0;
6979 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006980 CodeModel::Model M = getTargetMachine().getCodeModel();
6981
Chris Lattner4f066492009-07-11 20:29:19 +00006982 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006983 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006984 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006985 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006986 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006987 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006988 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006989
Chris Lattner18c59872009-06-27 04:16:01 +00006990 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6991 OpFlag);
6992 DebugLoc DL = JT->getDebugLoc();
6993 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006994
Chris Lattner18c59872009-06-27 04:16:01 +00006995 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006996 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006997 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6998 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006999 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007000 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007001
Chris Lattner18c59872009-06-27 04:16:01 +00007002 return Result;
7003}
7004
7005SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007006X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007007 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007008
Chris Lattner18c59872009-06-27 04:16:01 +00007009 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7010 // global base reg.
7011 unsigned char OpFlag = 0;
7012 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007013 CodeModel::Model M = getTargetMachine().getCodeModel();
7014
Chris Lattner4f066492009-07-11 20:29:19 +00007015 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007016 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7017 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7018 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007019 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007020 } else if (Subtarget->isPICStyleGOT()) {
7021 OpFlag = X86II::MO_GOT;
7022 } else if (Subtarget->isPICStyleStubPIC()) {
7023 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7024 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7025 OpFlag = X86II::MO_DARWIN_NONLAZY;
7026 }
Eric Christopherfd179292009-08-27 18:07:15 +00007027
Chris Lattner18c59872009-06-27 04:16:01 +00007028 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007029
Chris Lattner18c59872009-06-27 04:16:01 +00007030 DebugLoc DL = Op.getDebugLoc();
7031 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007032
7033
Chris Lattner18c59872009-06-27 04:16:01 +00007034 // With PIC, the address is actually $g + Offset.
7035 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007036 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007037 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7038 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007039 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007040 Result);
7041 }
Eric Christopherfd179292009-08-27 18:07:15 +00007042
Eli Friedman586272d2011-08-11 01:48:05 +00007043 // For symbols that require a load from a stub to get the address, emit the
7044 // load.
7045 if (isGlobalStubReference(OpFlag))
7046 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007047 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007048
Chris Lattner18c59872009-06-27 04:16:01 +00007049 return Result;
7050}
7051
Dan Gohman475871a2008-07-27 21:46:04 +00007052SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007053X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007054 // Create the TargetBlockAddressAddress node.
7055 unsigned char OpFlags =
7056 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007057 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007058 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007059 DebugLoc dl = Op.getDebugLoc();
7060 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7061 /*isTarget=*/true, OpFlags);
7062
Dan Gohmanf705adb2009-10-30 01:28:02 +00007063 if (Subtarget->isPICStyleRIPRel() &&
7064 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007065 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7066 else
7067 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007068
Dan Gohman29cbade2009-11-20 23:18:13 +00007069 // With PIC, the address is actually $g + Offset.
7070 if (isGlobalRelativeToPICBase(OpFlags)) {
7071 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7072 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7073 Result);
7074 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007075
7076 return Result;
7077}
7078
7079SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007080X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007081 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007082 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007083 // Create the TargetGlobalAddress node, folding in the constant
7084 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007085 unsigned char OpFlags =
7086 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007087 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007088 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007089 if (OpFlags == X86II::MO_NO_FLAG &&
7090 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007091 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007092 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007093 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007094 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007095 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007096 }
Eric Christopherfd179292009-08-27 18:07:15 +00007097
Chris Lattner4f066492009-07-11 20:29:19 +00007098 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007099 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007100 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7101 else
7102 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007103
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007104 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007105 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007106 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7107 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007108 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007110
Chris Lattner36c25012009-07-10 07:34:39 +00007111 // For globals that require a load from a stub to get the address, emit the
7112 // load.
7113 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007114 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007115 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007116
Dan Gohman6520e202008-10-18 02:06:02 +00007117 // If there was a non-zero offset that we didn't fold, create an explicit
7118 // addition for it.
7119 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007120 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007121 DAG.getConstant(Offset, getPointerTy()));
7122
Evan Cheng0db9fe62006-04-25 20:13:52 +00007123 return Result;
7124}
7125
Evan Chengda43bcf2008-09-24 00:05:32 +00007126SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007127X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007128 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007129 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007130 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007131}
7132
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007133static SDValue
7134GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007135 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007136 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007137 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007138 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007139 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007140 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007141 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007142 GA->getOffset(),
7143 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007144 if (InFlag) {
7145 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007146 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007147 } else {
7148 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007149 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007150 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007151
7152 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007153 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007154
Rafael Espindola15f1b662009-04-24 12:59:40 +00007155 SDValue Flag = Chain.getValue(1);
7156 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007157}
7158
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007159// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007160static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007161LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007162 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007163 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007164 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7165 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007166 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007167 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007168 InFlag = Chain.getValue(1);
7169
Chris Lattnerb903bed2009-06-26 21:20:29 +00007170 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007171}
7172
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007173// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007174static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007175LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007176 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007177 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7178 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007179}
7180
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007181// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7182// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007183static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007184 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007185 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007186 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007187
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007188 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7189 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7190 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007191
Michael J. Spencerec38de22010-10-10 22:04:20 +00007192 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007193 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007194 MachinePointerInfo(Ptr),
7195 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007196
Chris Lattnerb903bed2009-06-26 21:20:29 +00007197 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007198 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7199 // initialexec.
7200 unsigned WrapperKind = X86ISD::Wrapper;
7201 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007202 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007203 } else if (is64Bit) {
7204 assert(model == TLSModel::InitialExec);
7205 OperandFlags = X86II::MO_GOTTPOFF;
7206 WrapperKind = X86ISD::WrapperRIP;
7207 } else {
7208 assert(model == TLSModel::InitialExec);
7209 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007210 }
Eric Christopherfd179292009-08-27 18:07:15 +00007211
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007212 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7213 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007214 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007215 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007216 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007217 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007218
Rafael Espindola9a580232009-02-27 13:37:18 +00007219 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007220 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007221 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007222
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007223 // The address of the thread local variable is the add of the thread
7224 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007225 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007226}
7227
Dan Gohman475871a2008-07-27 21:46:04 +00007228SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007229X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007230
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007231 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007232 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007233
Eric Christopher30ef0e52010-06-03 04:07:48 +00007234 if (Subtarget->isTargetELF()) {
7235 // TODO: implement the "local dynamic" model
7236 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007237
Eric Christopher30ef0e52010-06-03 04:07:48 +00007238 // If GV is an alias then use the aliasee for determining
7239 // thread-localness.
7240 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7241 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007242
7243 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007244 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007245
Eric Christopher30ef0e52010-06-03 04:07:48 +00007246 switch (model) {
7247 case TLSModel::GeneralDynamic:
7248 case TLSModel::LocalDynamic: // not implemented
7249 if (Subtarget->is64Bit())
7250 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7251 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007252
Eric Christopher30ef0e52010-06-03 04:07:48 +00007253 case TLSModel::InitialExec:
7254 case TLSModel::LocalExec:
7255 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7256 Subtarget->is64Bit());
7257 }
7258 } else if (Subtarget->isTargetDarwin()) {
7259 // Darwin only has one model of TLS. Lower to that.
7260 unsigned char OpFlag = 0;
7261 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7262 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007263
Eric Christopher30ef0e52010-06-03 04:07:48 +00007264 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7265 // global base reg.
7266 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7267 !Subtarget->is64Bit();
7268 if (PIC32)
7269 OpFlag = X86II::MO_TLVP_PIC_BASE;
7270 else
7271 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007272 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007273 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007274 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007275 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007276 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007277
Eric Christopher30ef0e52010-06-03 04:07:48 +00007278 // With PIC32, the address is actually $g + Offset.
7279 if (PIC32)
7280 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7281 DAG.getNode(X86ISD::GlobalBaseReg,
7282 DebugLoc(), getPointerTy()),
7283 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007284
Eric Christopher30ef0e52010-06-03 04:07:48 +00007285 // Lowering the machine isd will make sure everything is in the right
7286 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007287 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007288 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007289 SDValue Args[] = { Chain, Offset };
7290 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007291
Eric Christopher30ef0e52010-06-03 04:07:48 +00007292 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7293 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7294 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007295
Eric Christopher30ef0e52010-06-03 04:07:48 +00007296 // And our return value (tls address) is in the standard call return value
7297 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007298 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007299 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7300 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007301 } else if (Subtarget->isTargetWindows()) {
7302 // Just use the implicit TLS architecture
7303 // Need to generate someting similar to:
7304 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7305 // ; from TEB
7306 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7307 // mov rcx, qword [rdx+rcx*8]
7308 // mov eax, .tls$:tlsvar
7309 // [rax+rcx] contains the address
7310 // Windows 64bit: gs:0x58
7311 // Windows 32bit: fs:__tls_array
7312
7313 // If GV is an alias then use the aliasee for determining
7314 // thread-localness.
7315 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7316 GV = GA->resolveAliasedGlobal(false);
7317 DebugLoc dl = GA->getDebugLoc();
7318 SDValue Chain = DAG.getEntryNode();
7319
7320 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7321 // %gs:0x58 (64-bit).
7322 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7323 ? Type::getInt8PtrTy(*DAG.getContext(),
7324 256)
7325 : Type::getInt32PtrTy(*DAG.getContext(),
7326 257));
7327
7328 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7329 Subtarget->is64Bit()
7330 ? DAG.getIntPtrConstant(0x58)
7331 : DAG.getExternalSymbol("_tls_array",
7332 getPointerTy()),
7333 MachinePointerInfo(Ptr),
7334 false, false, false, 0);
7335
7336 // Load the _tls_index variable
7337 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7338 if (Subtarget->is64Bit())
7339 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7340 IDX, MachinePointerInfo(), MVT::i32,
7341 false, false, 0);
7342 else
7343 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7344 false, false, false, 0);
7345
7346 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7347 getPointerTy());
7348 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7349
7350 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7351 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7352 false, false, false, 0);
7353
7354 // Get the offset of start of .tls section
7355 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7356 GA->getValueType(0),
7357 GA->getOffset(), X86II::MO_SECREL);
7358 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7359
7360 // The address of the thread local variable is the add of the thread
7361 // pointer with the offset of the variable.
7362 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007363 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007364
David Blaikie4d6ccb52012-01-20 21:51:11 +00007365 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007366}
7367
Evan Cheng0db9fe62006-04-25 20:13:52 +00007368
Chad Rosierb90d2a92012-01-03 23:19:12 +00007369/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7370/// and take a 2 x i32 value to shift plus a shift amount.
7371SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007372 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007373 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007374 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007375 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007376 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007377 SDValue ShOpLo = Op.getOperand(0);
7378 SDValue ShOpHi = Op.getOperand(1);
7379 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007380 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007381 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007382 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007383
Dan Gohman475871a2008-07-27 21:46:04 +00007384 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007385 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007386 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7387 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007388 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007389 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7390 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007391 }
Evan Chenge3413162006-01-09 18:33:28 +00007392
Owen Anderson825b72b2009-08-11 20:47:22 +00007393 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7394 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007395 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007396 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007397
Dan Gohman475871a2008-07-27 21:46:04 +00007398 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007399 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007400 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7401 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007402
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007403 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007404 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7405 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007406 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007407 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7408 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007409 }
7410
Dan Gohman475871a2008-07-27 21:46:04 +00007411 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007412 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007413}
Evan Chenga3195e82006-01-12 22:54:21 +00007414
Dan Gohmand858e902010-04-17 15:26:15 +00007415SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7416 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007417 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007418
Dale Johannesen0488fb62010-09-30 23:57:10 +00007419 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007420 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007421
Owen Anderson825b72b2009-08-11 20:47:22 +00007422 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007423 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007424
Eli Friedman36df4992009-05-27 00:47:34 +00007425 // These are really Legal; return the operand so the caller accepts it as
7426 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007427 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007428 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007429 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007430 Subtarget->is64Bit()) {
7431 return Op;
7432 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007433
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007434 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007435 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007436 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007437 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007438 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007439 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007440 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007441 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007442 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007443 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7444}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007445
Owen Andersone50ed302009-08-10 22:56:29 +00007446SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007447 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007448 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007449 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007450 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007451 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007452 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007453 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007454 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007455 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007456 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007457
Chris Lattner492a43e2010-09-22 01:28:21 +00007458 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007459
Stuart Hastings84be9582011-06-02 15:57:11 +00007460 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7461 MachineMemOperand *MMO;
7462 if (FI) {
7463 int SSFI = FI->getIndex();
7464 MMO =
7465 DAG.getMachineFunction()
7466 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7467 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7468 } else {
7469 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7470 StackSlot = StackSlot.getOperand(1);
7471 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007472 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007473 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7474 X86ISD::FILD, DL,
7475 Tys, Ops, array_lengthof(Ops),
7476 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007477
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007478 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007479 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007480 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007481
7482 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7483 // shouldn't be necessary except that RFP cannot be live across
7484 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007485 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007486 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7487 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007488 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007489 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007490 SDValue Ops[] = {
7491 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7492 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007493 MachineMemOperand *MMO =
7494 DAG.getMachineFunction()
7495 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007496 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007497
Chris Lattner492a43e2010-09-22 01:28:21 +00007498 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7499 Ops, array_lengthof(Ops),
7500 Op.getValueType(), MMO);
7501 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007502 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007503 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007504 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007505
Evan Cheng0db9fe62006-04-25 20:13:52 +00007506 return Result;
7507}
7508
Bill Wendling8b8a6362009-01-17 03:56:04 +00007509// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007510SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7511 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007512 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007513 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007514 movq %rax, %xmm0
7515 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7516 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7517 #ifdef __SSE3__
7518 haddpd %xmm0, %xmm0
7519 #else
7520 pshufd $0x4e, %xmm0, %xmm1
7521 addpd %xmm1, %xmm0
7522 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007523 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007524
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007525 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007526 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007527
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007528 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007529 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7530 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007531 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007532
Chris Lattner97484792012-01-25 09:56:22 +00007533 SmallVector<Constant*,2> CV1;
7534 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007535 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007536 CV1.push_back(
7537 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7538 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007539 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007540
Bill Wendling397ae212012-01-05 02:13:20 +00007541 // Load the 64-bit value into an XMM register.
7542 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7543 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007544 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007545 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007546 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007547 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7548 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7549 CLod0);
7550
Owen Anderson825b72b2009-08-11 20:47:22 +00007551 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007552 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007553 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007554 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007555 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007556 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007557
Craig Topperd0a31172012-01-10 06:37:29 +00007558 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007559 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7560 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7561 } else {
7562 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7563 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7564 S2F, 0x4E, DAG);
7565 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7566 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7567 Sub);
7568 }
7569
7570 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007571 DAG.getIntPtrConstant(0));
7572}
7573
Bill Wendling8b8a6362009-01-17 03:56:04 +00007574// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007575SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7576 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007577 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007578 // FP constant to bias correct the final result.
7579 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007580 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007581
7582 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007583 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007584 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007585
Eli Friedmanf3704762011-08-29 21:15:46 +00007586 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007587 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007588
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007590 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007591 DAG.getIntPtrConstant(0));
7592
7593 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007594 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007595 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007596 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007598 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007599 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 MVT::v2f64, Bias)));
7601 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007602 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007603 DAG.getIntPtrConstant(0));
7604
7605 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007606 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007607
7608 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007609 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007610
Owen Anderson825b72b2009-08-11 20:47:22 +00007611 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007612 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007613 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007614 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007615 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007616 }
7617
7618 // Handle final rounding.
7619 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007620}
7621
Dan Gohmand858e902010-04-17 15:26:15 +00007622SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7623 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007624 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007625 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007626
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007627 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007628 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7629 // the optimization here.
7630 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007631 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007632
Owen Andersone50ed302009-08-10 22:56:29 +00007633 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007634 EVT DstVT = Op.getValueType();
7635 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007636 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007637 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007638 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007639 else if (Subtarget->is64Bit() &&
7640 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007641 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007642
7643 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007644 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007645 if (SrcVT == MVT::i32) {
7646 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7647 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7648 getPointerTy(), StackSlot, WordOff);
7649 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007650 StackSlot, MachinePointerInfo(),
7651 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007652 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007653 OffsetSlot, MachinePointerInfo(),
7654 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007655 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7656 return Fild;
7657 }
7658
7659 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7660 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007661 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007662 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007663 // For i64 source, we need to add the appropriate power of 2 if the input
7664 // was negative. This is the same as the optimization in
7665 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7666 // we must be careful to do the computation in x87 extended precision, not
7667 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007668 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7669 MachineMemOperand *MMO =
7670 DAG.getMachineFunction()
7671 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7672 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007673
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007674 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7675 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007676 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7677 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007678
7679 APInt FF(32, 0x5F800000ULL);
7680
7681 // Check whether the sign bit is set.
7682 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7683 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7684 ISD::SETLT);
7685
7686 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7687 SDValue FudgePtr = DAG.getConstantPool(
7688 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7689 getPointerTy());
7690
7691 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7692 SDValue Zero = DAG.getIntPtrConstant(0);
7693 SDValue Four = DAG.getIntPtrConstant(4);
7694 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7695 Zero, Four);
7696 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7697
7698 // Load the value out, extending it from f32 to f80.
7699 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007700 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007701 FudgePtr, MachinePointerInfo::getConstantPool(),
7702 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007703 // Extend everything to 80 bits to force it to be done on x87.
7704 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7705 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007706}
7707
Dan Gohman475871a2008-07-27 21:46:04 +00007708std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007709FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007710 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007711
Owen Andersone50ed302009-08-10 22:56:29 +00007712 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007713
7714 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007715 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7716 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007717 }
7718
Owen Anderson825b72b2009-08-11 20:47:22 +00007719 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7720 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007721 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007722
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007723 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007724 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007725 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007726 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007727 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007728 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007729 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007730 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007731
Evan Cheng87c89352007-10-15 20:11:21 +00007732 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7733 // stack slot.
7734 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007735 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007736 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007737 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007738
Michael J. Spencerec38de22010-10-10 22:04:20 +00007739
7740
Evan Cheng0db9fe62006-04-25 20:13:52 +00007741 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007742 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007743 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007744 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7745 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7746 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007747 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007748
Dan Gohman475871a2008-07-27 21:46:04 +00007749 SDValue Chain = DAG.getEntryNode();
7750 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007751 EVT TheVT = Op.getOperand(0).getValueType();
7752 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007753 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007754 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007755 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007756 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007757 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007758 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007759 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007760 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007761
Chris Lattner492a43e2010-09-22 01:28:21 +00007762 MachineMemOperand *MMO =
7763 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7764 MachineMemOperand::MOLoad, MemSize, MemSize);
7765 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7766 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007767 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007768 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007769 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7770 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007771
Chris Lattner07290932010-09-22 01:05:16 +00007772 MachineMemOperand *MMO =
7773 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7774 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007775
Evan Cheng0db9fe62006-04-25 20:13:52 +00007776 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007777 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007778 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7779 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007780
Chris Lattner27a6c732007-11-24 07:07:01 +00007781 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007782}
7783
Dan Gohmand858e902010-04-17 15:26:15 +00007784SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7785 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007786 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007787 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007788
Eli Friedman948e95a2009-05-23 09:59:16 +00007789 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007790 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007791 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7792 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007793
Chris Lattner27a6c732007-11-24 07:07:01 +00007794 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007795 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007796 FIST, StackSlot, MachinePointerInfo(),
7797 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007798}
7799
Dan Gohmand858e902010-04-17 15:26:15 +00007800SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7801 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007802 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7803 SDValue FIST = Vals.first, StackSlot = Vals.second;
7804 assert(FIST.getNode() && "Unexpected failure");
7805
7806 // Load the result.
7807 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007808 FIST, StackSlot, MachinePointerInfo(),
7809 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007810}
7811
Dan Gohmand858e902010-04-17 15:26:15 +00007812SDValue X86TargetLowering::LowerFABS(SDValue Op,
7813 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007814 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007815 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007816 EVT VT = Op.getValueType();
7817 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007818 if (VT.isVector())
7819 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007820 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007821 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007822 C = ConstantVector::getSplat(2,
7823 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007824 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007825 C = ConstantVector::getSplat(4,
7826 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007827 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007828 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007829 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007830 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007831 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007832 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007833}
7834
Dan Gohmand858e902010-04-17 15:26:15 +00007835SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007836 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007837 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007838 EVT VT = Op.getValueType();
7839 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007840 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7841 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007842 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007843 NumElts = VT.getVectorNumElements();
7844 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007845 Constant *C;
7846 if (EltVT == MVT::f64)
7847 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7848 else
7849 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7850 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007851 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007852 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007853 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007854 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007855 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007856 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007857 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007858 DAG.getNode(ISD::XOR, dl, XORVT,
7859 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007860 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007861 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007862 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007863 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007864 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007865}
7866
Dan Gohmand858e902010-04-17 15:26:15 +00007867SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007868 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007869 SDValue Op0 = Op.getOperand(0);
7870 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007871 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007872 EVT VT = Op.getValueType();
7873 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007874
7875 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007876 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007877 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007878 SrcVT = VT;
7879 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007880 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007881 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007882 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007883 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007884 }
7885
7886 // At this point the operands and the result should have the same
7887 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007888
Evan Cheng68c47cb2007-01-05 07:55:56 +00007889 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007890 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007891 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007892 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7893 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007894 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007895 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7896 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7897 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7898 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007899 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007900 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007901 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007902 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007903 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007904 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007905 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007906
7907 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007908 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007909 // Op0 is MVT::f32, Op1 is MVT::f64.
7910 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7911 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7912 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007913 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007914 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007915 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007916 }
7917
Evan Cheng73d6cf12007-01-05 21:37:56 +00007918 // Clear first operand sign bit.
7919 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007920 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007921 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7922 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007923 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007924 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7925 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7926 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7927 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007928 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007929 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007930 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007931 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007932 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007933 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007934 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007935
7936 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007937 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007938}
7939
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007940SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7941 SDValue N0 = Op.getOperand(0);
7942 DebugLoc dl = Op.getDebugLoc();
7943 EVT VT = Op.getValueType();
7944
7945 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7946 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7947 DAG.getConstant(1, VT));
7948 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7949}
7950
Dan Gohman076aee32009-03-04 19:44:21 +00007951/// Emit nodes that will be selected as "test Op0,Op0", or something
7952/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007953SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007954 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007955 DebugLoc dl = Op.getDebugLoc();
7956
Dan Gohman31125812009-03-07 01:58:32 +00007957 // CF and OF aren't always set the way we want. Determine which
7958 // of these we need.
7959 bool NeedCF = false;
7960 bool NeedOF = false;
7961 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007962 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007963 case X86::COND_A: case X86::COND_AE:
7964 case X86::COND_B: case X86::COND_BE:
7965 NeedCF = true;
7966 break;
7967 case X86::COND_G: case X86::COND_GE:
7968 case X86::COND_L: case X86::COND_LE:
7969 case X86::COND_O: case X86::COND_NO:
7970 NeedOF = true;
7971 break;
Dan Gohman31125812009-03-07 01:58:32 +00007972 }
7973
Dan Gohman076aee32009-03-04 19:44:21 +00007974 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007975 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7976 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007977 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7978 // Emit a CMP with 0, which is the TEST pattern.
7979 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7980 DAG.getConstant(0, Op.getValueType()));
7981
7982 unsigned Opcode = 0;
7983 unsigned NumOperands = 0;
7984 switch (Op.getNode()->getOpcode()) {
7985 case ISD::ADD:
7986 // Due to an isel shortcoming, be conservative if this add is likely to be
7987 // selected as part of a load-modify-store instruction. When the root node
7988 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7989 // uses of other nodes in the match, such as the ADD in this case. This
7990 // leads to the ADD being left around and reselected, with the result being
7991 // two adds in the output. Alas, even if none our users are stores, that
7992 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7993 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7994 // climbing the DAG back to the root, and it doesn't seem to be worth the
7995 // effort.
7996 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00007997 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7998 if (UI->getOpcode() != ISD::CopyToReg &&
7999 UI->getOpcode() != ISD::SETCC &&
8000 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008001 goto default_case;
8002
8003 if (ConstantSDNode *C =
8004 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8005 // An add of one will be selected as an INC.
8006 if (C->getAPIntValue() == 1) {
8007 Opcode = X86ISD::INC;
8008 NumOperands = 1;
8009 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008010 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008011
8012 // An add of negative one (subtract of one) will be selected as a DEC.
8013 if (C->getAPIntValue().isAllOnesValue()) {
8014 Opcode = X86ISD::DEC;
8015 NumOperands = 1;
8016 break;
8017 }
Dan Gohman076aee32009-03-04 19:44:21 +00008018 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008019
8020 // Otherwise use a regular EFLAGS-setting add.
8021 Opcode = X86ISD::ADD;
8022 NumOperands = 2;
8023 break;
8024 case ISD::AND: {
8025 // If the primary and result isn't used, don't bother using X86ISD::AND,
8026 // because a TEST instruction will be better.
8027 bool NonFlagUse = false;
8028 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8029 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8030 SDNode *User = *UI;
8031 unsigned UOpNo = UI.getOperandNo();
8032 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8033 // Look pass truncate.
8034 UOpNo = User->use_begin().getOperandNo();
8035 User = *User->use_begin();
8036 }
8037
8038 if (User->getOpcode() != ISD::BRCOND &&
8039 User->getOpcode() != ISD::SETCC &&
8040 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8041 NonFlagUse = true;
8042 break;
8043 }
Dan Gohman076aee32009-03-04 19:44:21 +00008044 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008045
8046 if (!NonFlagUse)
8047 break;
8048 }
8049 // FALL THROUGH
8050 case ISD::SUB:
8051 case ISD::OR:
8052 case ISD::XOR:
8053 // Due to the ISEL shortcoming noted above, be conservative if this op is
8054 // likely to be selected as part of a load-modify-store instruction.
8055 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8056 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8057 if (UI->getOpcode() == ISD::STORE)
8058 goto default_case;
8059
8060 // Otherwise use a regular EFLAGS-setting instruction.
8061 switch (Op.getNode()->getOpcode()) {
8062 default: llvm_unreachable("unexpected operator!");
8063 case ISD::SUB: Opcode = X86ISD::SUB; break;
8064 case ISD::OR: Opcode = X86ISD::OR; break;
8065 case ISD::XOR: Opcode = X86ISD::XOR; break;
8066 case ISD::AND: Opcode = X86ISD::AND; break;
8067 }
8068
8069 NumOperands = 2;
8070 break;
8071 case X86ISD::ADD:
8072 case X86ISD::SUB:
8073 case X86ISD::INC:
8074 case X86ISD::DEC:
8075 case X86ISD::OR:
8076 case X86ISD::XOR:
8077 case X86ISD::AND:
8078 return SDValue(Op.getNode(), 1);
8079 default:
8080 default_case:
8081 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008082 }
8083
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008084 if (Opcode == 0)
8085 // Emit a CMP with 0, which is the TEST pattern.
8086 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8087 DAG.getConstant(0, Op.getValueType()));
8088
8089 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8090 SmallVector<SDValue, 4> Ops;
8091 for (unsigned i = 0; i != NumOperands; ++i)
8092 Ops.push_back(Op.getOperand(i));
8093
8094 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8095 DAG.ReplaceAllUsesWith(Op, New);
8096 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008097}
8098
8099/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8100/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008101SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008102 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008103 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8104 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008105 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008106
8107 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008108 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008109}
8110
Evan Chengd40d03e2010-01-06 19:38:29 +00008111/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8112/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008113SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8114 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008115 SDValue Op0 = And.getOperand(0);
8116 SDValue Op1 = And.getOperand(1);
8117 if (Op0.getOpcode() == ISD::TRUNCATE)
8118 Op0 = Op0.getOperand(0);
8119 if (Op1.getOpcode() == ISD::TRUNCATE)
8120 Op1 = Op1.getOperand(0);
8121
Evan Chengd40d03e2010-01-06 19:38:29 +00008122 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008123 if (Op1.getOpcode() == ISD::SHL)
8124 std::swap(Op0, Op1);
8125 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008126 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8127 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008128 // If we looked past a truncate, check that it's only truncating away
8129 // known zeros.
8130 unsigned BitWidth = Op0.getValueSizeInBits();
8131 unsigned AndBitWidth = And.getValueSizeInBits();
8132 if (BitWidth > AndBitWidth) {
8133 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8134 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8135 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8136 return SDValue();
8137 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008138 LHS = Op1;
8139 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008140 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008141 } else if (Op1.getOpcode() == ISD::Constant) {
8142 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008143 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008144 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008145
8146 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008147 LHS = AndLHS.getOperand(0);
8148 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008149 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008150
8151 // Use BT if the immediate can't be encoded in a TEST instruction.
8152 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8153 LHS = AndLHS;
8154 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8155 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008156 }
Evan Cheng0488db92007-09-25 01:57:46 +00008157
Evan Chengd40d03e2010-01-06 19:38:29 +00008158 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008159 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008160 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008161 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008162 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008163 // Also promote i16 to i32 for performance / code size reason.
8164 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008165 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008166 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008167
Evan Chengd40d03e2010-01-06 19:38:29 +00008168 // If the operand types disagree, extend the shift amount to match. Since
8169 // BT ignores high bits (like shifts) we can use anyextend.
8170 if (LHS.getValueType() != RHS.getValueType())
8171 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008172
Evan Chengd40d03e2010-01-06 19:38:29 +00008173 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8174 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8175 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8176 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008177 }
8178
Evan Cheng54de3ea2010-01-05 06:52:31 +00008179 return SDValue();
8180}
8181
Dan Gohmand858e902010-04-17 15:26:15 +00008182SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008183
8184 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8185
Evan Cheng54de3ea2010-01-05 06:52:31 +00008186 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8187 SDValue Op0 = Op.getOperand(0);
8188 SDValue Op1 = Op.getOperand(1);
8189 DebugLoc dl = Op.getDebugLoc();
8190 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8191
8192 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008193 // Lower (X & (1 << N)) == 0 to BT(X, N).
8194 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8195 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008196 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008197 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008198 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008199 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8200 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8201 if (NewSetCC.getNode())
8202 return NewSetCC;
8203 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008204
Chris Lattner481eebc2010-12-19 21:23:48 +00008205 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8206 // these.
8207 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008208 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008209 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8210 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008211
Chris Lattner481eebc2010-12-19 21:23:48 +00008212 // If the input is a setcc, then reuse the input setcc or use a new one with
8213 // the inverted condition.
8214 if (Op0.getOpcode() == X86ISD::SETCC) {
8215 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8216 bool Invert = (CC == ISD::SETNE) ^
8217 cast<ConstantSDNode>(Op1)->isNullValue();
8218 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008219
Evan Cheng2c755ba2010-02-27 07:36:59 +00008220 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008221 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8222 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8223 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008224 }
8225
Evan Chenge5b51ac2010-04-17 06:13:15 +00008226 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008227 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008228 if (X86CC == X86::COND_INVALID)
8229 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008230
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008231 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008232 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008233 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008234}
8235
Craig Topper89af15e2011-09-18 08:03:58 +00008236// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008237// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008238static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008239 EVT VT = Op.getValueType();
8240
Duncan Sands28b77e92011-09-06 19:07:46 +00008241 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008242 "Unsupported value type for operation");
8243
8244 int NumElems = VT.getVectorNumElements();
8245 DebugLoc dl = Op.getDebugLoc();
8246 SDValue CC = Op.getOperand(2);
8247 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8248 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8249
8250 // Extract the LHS vectors
8251 SDValue LHS = Op.getOperand(0);
8252 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8253 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8254
8255 // Extract the RHS vectors
8256 SDValue RHS = Op.getOperand(1);
8257 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8258 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8259
8260 // Issue the operation on the smaller types and concatenate the result back
8261 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8262 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8263 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8264 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8265 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8266}
8267
8268
Dan Gohmand858e902010-04-17 15:26:15 +00008269SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008270 SDValue Cond;
8271 SDValue Op0 = Op.getOperand(0);
8272 SDValue Op1 = Op.getOperand(1);
8273 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008274 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008275 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8276 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008277 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008278
8279 if (isFP) {
8280 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008281 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008282 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008283
Nate Begeman30a0de92008-07-17 16:51:19 +00008284 bool Swap = false;
8285
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008286 // SSE Condition code mapping:
8287 // 0 - EQ
8288 // 1 - LT
8289 // 2 - LE
8290 // 3 - UNORD
8291 // 4 - NEQ
8292 // 5 - NLT
8293 // 6 - NLE
8294 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008295 switch (SetCCOpcode) {
8296 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008297 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008298 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008299 case ISD::SETOGT:
8300 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008301 case ISD::SETLT:
8302 case ISD::SETOLT: SSECC = 1; break;
8303 case ISD::SETOGE:
8304 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008305 case ISD::SETLE:
8306 case ISD::SETOLE: SSECC = 2; break;
8307 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008308 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008309 case ISD::SETNE: SSECC = 4; break;
8310 case ISD::SETULE: Swap = true;
8311 case ISD::SETUGE: SSECC = 5; break;
8312 case ISD::SETULT: Swap = true;
8313 case ISD::SETUGT: SSECC = 6; break;
8314 case ISD::SETO: SSECC = 7; break;
8315 }
8316 if (Swap)
8317 std::swap(Op0, Op1);
8318
Nate Begemanfb8ead02008-07-25 19:05:58 +00008319 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008320 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008321 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008322 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008323 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8324 DAG.getConstant(3, MVT::i8));
8325 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8326 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008327 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008328 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008329 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008330 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8331 DAG.getConstant(7, MVT::i8));
8332 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8333 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008334 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008335 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008336 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008337 }
8338 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008339 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8340 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008341 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008342
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008343 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008344 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008345 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008346
Nate Begeman30a0de92008-07-17 16:51:19 +00008347 // We are handling one of the integer comparisons here. Since SSE only has
8348 // GT and EQ comparisons for integer, swapping operands and multiple
8349 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008350 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008351 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008352
Nate Begeman30a0de92008-07-17 16:51:19 +00008353 switch (SetCCOpcode) {
8354 default: break;
8355 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008356 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008357 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008358 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008359 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008360 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008361 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008362 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008363 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008364 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008365 }
8366 if (Swap)
8367 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008368
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008369 // Check that the operation in question is available (most are plain SSE2,
8370 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008371 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008372 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008373 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008374 return SDValue();
8375
Nate Begeman30a0de92008-07-17 16:51:19 +00008376 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8377 // bits of the inputs before performing those operations.
8378 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008379 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008380 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8381 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008382 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008383 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8384 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008385 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8386 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008387 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008388
Dale Johannesenace16102009-02-03 19:33:06 +00008389 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008390
8391 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008392 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008393 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008394
Nate Begeman30a0de92008-07-17 16:51:19 +00008395 return Result;
8396}
Evan Cheng0488db92007-09-25 01:57:46 +00008397
Evan Cheng370e5342008-12-03 08:38:43 +00008398// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008399static bool isX86LogicalCmp(SDValue Op) {
8400 unsigned Opc = Op.getNode()->getOpcode();
8401 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8402 return true;
8403 if (Op.getResNo() == 1 &&
8404 (Opc == X86ISD::ADD ||
8405 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008406 Opc == X86ISD::ADC ||
8407 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008408 Opc == X86ISD::SMUL ||
8409 Opc == X86ISD::UMUL ||
8410 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008411 Opc == X86ISD::DEC ||
8412 Opc == X86ISD::OR ||
8413 Opc == X86ISD::XOR ||
8414 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008415 return true;
8416
Chris Lattner9637d5b2010-12-05 07:49:54 +00008417 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8418 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008419
Dan Gohman076aee32009-03-04 19:44:21 +00008420 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008421}
8422
Chris Lattnera2b56002010-12-05 01:23:24 +00008423static bool isZero(SDValue V) {
8424 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8425 return C && C->isNullValue();
8426}
8427
Chris Lattner96908b12010-12-05 02:00:51 +00008428static bool isAllOnes(SDValue V) {
8429 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8430 return C && C->isAllOnesValue();
8431}
8432
Dan Gohmand858e902010-04-17 15:26:15 +00008433SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008434 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008435 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008436 SDValue Op1 = Op.getOperand(1);
8437 SDValue Op2 = Op.getOperand(2);
8438 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008439 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008440
Dan Gohman1a492952009-10-20 16:22:37 +00008441 if (Cond.getOpcode() == ISD::SETCC) {
8442 SDValue NewCond = LowerSETCC(Cond, DAG);
8443 if (NewCond.getNode())
8444 Cond = NewCond;
8445 }
Evan Cheng734503b2006-09-11 02:19:56 +00008446
Chris Lattnera2b56002010-12-05 01:23:24 +00008447 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008448 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008449 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008450 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008451 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008452 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8453 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008454 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008455
Chris Lattnera2b56002010-12-05 01:23:24 +00008456 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008457
8458 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008459 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8460 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008461
8462 SDValue CmpOp0 = Cmp.getOperand(0);
8463 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8464 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008465
Chris Lattner96908b12010-12-05 02:00:51 +00008466 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008467 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8468 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008469
Chris Lattner96908b12010-12-05 02:00:51 +00008470 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8471 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008472
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008473 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008474 if (N2C == 0 || !N2C->isNullValue())
8475 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8476 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008477 }
8478 }
8479
Chris Lattnera2b56002010-12-05 01:23:24 +00008480 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008481 if (Cond.getOpcode() == ISD::AND &&
8482 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8483 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008484 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008485 Cond = Cond.getOperand(0);
8486 }
8487
Evan Cheng3f41d662007-10-08 22:16:29 +00008488 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8489 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008490 unsigned CondOpcode = Cond.getOpcode();
8491 if (CondOpcode == X86ISD::SETCC ||
8492 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008493 CC = Cond.getOperand(0);
8494
Dan Gohman475871a2008-07-27 21:46:04 +00008495 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008496 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008497 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008498
Evan Cheng3f41d662007-10-08 22:16:29 +00008499 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008500 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008501 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008502 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008503
Chris Lattnerd1980a52009-03-12 06:52:53 +00008504 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8505 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008506 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008507 addTest = false;
8508 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008509 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8510 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8511 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8512 Cond.getOperand(0).getValueType() != MVT::i8)) {
8513 SDValue LHS = Cond.getOperand(0);
8514 SDValue RHS = Cond.getOperand(1);
8515 unsigned X86Opcode;
8516 unsigned X86Cond;
8517 SDVTList VTs;
8518 switch (CondOpcode) {
8519 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8520 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8521 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8522 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8523 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8524 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8525 default: llvm_unreachable("unexpected overflowing operator");
8526 }
8527 if (CondOpcode == ISD::UMULO)
8528 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8529 MVT::i32);
8530 else
8531 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8532
8533 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8534
8535 if (CondOpcode == ISD::UMULO)
8536 Cond = X86Op.getValue(2);
8537 else
8538 Cond = X86Op.getValue(1);
8539
8540 CC = DAG.getConstant(X86Cond, MVT::i8);
8541 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008542 }
8543
8544 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008545 // Look pass the truncate.
8546 if (Cond.getOpcode() == ISD::TRUNCATE)
8547 Cond = Cond.getOperand(0);
8548
8549 // We know the result of AND is compared against zero. Try to match
8550 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008551 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008552 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008553 if (NewSetCC.getNode()) {
8554 CC = NewSetCC.getOperand(0);
8555 Cond = NewSetCC.getOperand(1);
8556 addTest = false;
8557 }
8558 }
8559 }
8560
8561 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008562 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008563 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008564 }
8565
Benjamin Kramere915ff32010-12-22 23:09:28 +00008566 // a < b ? -1 : 0 -> RES = ~setcc_carry
8567 // a < b ? 0 : -1 -> RES = setcc_carry
8568 // a >= b ? -1 : 0 -> RES = setcc_carry
8569 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8570 if (Cond.getOpcode() == X86ISD::CMP) {
8571 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8572
8573 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8574 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8575 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8576 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8577 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8578 return DAG.getNOT(DL, Res, Res.getValueType());
8579 return Res;
8580 }
8581 }
8582
Evan Cheng0488db92007-09-25 01:57:46 +00008583 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8584 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008585 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008586 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008587 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008588}
8589
Evan Cheng370e5342008-12-03 08:38:43 +00008590// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8591// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8592// from the AND / OR.
8593static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8594 Opc = Op.getOpcode();
8595 if (Opc != ISD::OR && Opc != ISD::AND)
8596 return false;
8597 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8598 Op.getOperand(0).hasOneUse() &&
8599 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8600 Op.getOperand(1).hasOneUse());
8601}
8602
Evan Cheng961d6d42009-02-02 08:19:07 +00008603// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8604// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008605static bool isXor1OfSetCC(SDValue Op) {
8606 if (Op.getOpcode() != ISD::XOR)
8607 return false;
8608 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8609 if (N1C && N1C->getAPIntValue() == 1) {
8610 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8611 Op.getOperand(0).hasOneUse();
8612 }
8613 return false;
8614}
8615
Dan Gohmand858e902010-04-17 15:26:15 +00008616SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008617 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008618 SDValue Chain = Op.getOperand(0);
8619 SDValue Cond = Op.getOperand(1);
8620 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008621 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008622 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008623 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008624
Dan Gohman1a492952009-10-20 16:22:37 +00008625 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008626 // Check for setcc([su]{add,sub,mul}o == 0).
8627 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8628 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8629 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8630 Cond.getOperand(0).getResNo() == 1 &&
8631 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8632 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8633 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8634 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8635 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8636 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8637 Inverted = true;
8638 Cond = Cond.getOperand(0);
8639 } else {
8640 SDValue NewCond = LowerSETCC(Cond, DAG);
8641 if (NewCond.getNode())
8642 Cond = NewCond;
8643 }
Dan Gohman1a492952009-10-20 16:22:37 +00008644 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008645#if 0
8646 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008647 else if (Cond.getOpcode() == X86ISD::ADD ||
8648 Cond.getOpcode() == X86ISD::SUB ||
8649 Cond.getOpcode() == X86ISD::SMUL ||
8650 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008651 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008652#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008653
Evan Chengad9c0a32009-12-15 00:53:42 +00008654 // Look pass (and (setcc_carry (cmp ...)), 1).
8655 if (Cond.getOpcode() == ISD::AND &&
8656 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8657 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008658 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008659 Cond = Cond.getOperand(0);
8660 }
8661
Evan Cheng3f41d662007-10-08 22:16:29 +00008662 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8663 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008664 unsigned CondOpcode = Cond.getOpcode();
8665 if (CondOpcode == X86ISD::SETCC ||
8666 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008667 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008668
Dan Gohman475871a2008-07-27 21:46:04 +00008669 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008670 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008671 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008672 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008673 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008674 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008675 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008676 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008677 default: break;
8678 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008679 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008680 // These can only come from an arithmetic instruction with overflow,
8681 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008682 Cond = Cond.getNode()->getOperand(1);
8683 addTest = false;
8684 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008685 }
Evan Cheng0488db92007-09-25 01:57:46 +00008686 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008687 }
8688 CondOpcode = Cond.getOpcode();
8689 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8690 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8691 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8692 Cond.getOperand(0).getValueType() != MVT::i8)) {
8693 SDValue LHS = Cond.getOperand(0);
8694 SDValue RHS = Cond.getOperand(1);
8695 unsigned X86Opcode;
8696 unsigned X86Cond;
8697 SDVTList VTs;
8698 switch (CondOpcode) {
8699 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8700 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8701 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8702 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8703 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8704 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8705 default: llvm_unreachable("unexpected overflowing operator");
8706 }
8707 if (Inverted)
8708 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8709 if (CondOpcode == ISD::UMULO)
8710 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8711 MVT::i32);
8712 else
8713 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8714
8715 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8716
8717 if (CondOpcode == ISD::UMULO)
8718 Cond = X86Op.getValue(2);
8719 else
8720 Cond = X86Op.getValue(1);
8721
8722 CC = DAG.getConstant(X86Cond, MVT::i8);
8723 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008724 } else {
8725 unsigned CondOpc;
8726 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8727 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008728 if (CondOpc == ISD::OR) {
8729 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8730 // two branches instead of an explicit OR instruction with a
8731 // separate test.
8732 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008733 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008734 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008735 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008736 Chain, Dest, CC, Cmp);
8737 CC = Cond.getOperand(1).getOperand(0);
8738 Cond = Cmp;
8739 addTest = false;
8740 }
8741 } else { // ISD::AND
8742 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8743 // two branches instead of an explicit AND instruction with a
8744 // separate test. However, we only do this if this block doesn't
8745 // have a fall-through edge, because this requires an explicit
8746 // jmp when the condition is false.
8747 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008748 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008749 Op.getNode()->hasOneUse()) {
8750 X86::CondCode CCode =
8751 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8752 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008753 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008754 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008755 // Look for an unconditional branch following this conditional branch.
8756 // We need this because we need to reverse the successors in order
8757 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008758 if (User->getOpcode() == ISD::BR) {
8759 SDValue FalseBB = User->getOperand(1);
8760 SDNode *NewBR =
8761 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008762 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008763 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008764 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008765
Dale Johannesene4d209d2009-02-03 20:21:25 +00008766 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008767 Chain, Dest, CC, Cmp);
8768 X86::CondCode CCode =
8769 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8770 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008771 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008772 Cond = Cmp;
8773 addTest = false;
8774 }
8775 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008776 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008777 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8778 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8779 // It should be transformed during dag combiner except when the condition
8780 // is set by a arithmetics with overflow node.
8781 X86::CondCode CCode =
8782 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8783 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008784 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008785 Cond = Cond.getOperand(0).getOperand(1);
8786 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008787 } else if (Cond.getOpcode() == ISD::SETCC &&
8788 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8789 // For FCMP_OEQ, we can emit
8790 // two branches instead of an explicit AND instruction with a
8791 // separate test. However, we only do this if this block doesn't
8792 // have a fall-through edge, because this requires an explicit
8793 // jmp when the condition is false.
8794 if (Op.getNode()->hasOneUse()) {
8795 SDNode *User = *Op.getNode()->use_begin();
8796 // Look for an unconditional branch following this conditional branch.
8797 // We need this because we need to reverse the successors in order
8798 // to implement FCMP_OEQ.
8799 if (User->getOpcode() == ISD::BR) {
8800 SDValue FalseBB = User->getOperand(1);
8801 SDNode *NewBR =
8802 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8803 assert(NewBR == User);
8804 (void)NewBR;
8805 Dest = FalseBB;
8806
8807 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8808 Cond.getOperand(0), Cond.getOperand(1));
8809 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8810 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8811 Chain, Dest, CC, Cmp);
8812 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8813 Cond = Cmp;
8814 addTest = false;
8815 }
8816 }
8817 } else if (Cond.getOpcode() == ISD::SETCC &&
8818 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8819 // For FCMP_UNE, we can emit
8820 // two branches instead of an explicit AND instruction with a
8821 // separate test. However, we only do this if this block doesn't
8822 // have a fall-through edge, because this requires an explicit
8823 // jmp when the condition is false.
8824 if (Op.getNode()->hasOneUse()) {
8825 SDNode *User = *Op.getNode()->use_begin();
8826 // Look for an unconditional branch following this conditional branch.
8827 // We need this because we need to reverse the successors in order
8828 // to implement FCMP_UNE.
8829 if (User->getOpcode() == ISD::BR) {
8830 SDValue FalseBB = User->getOperand(1);
8831 SDNode *NewBR =
8832 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8833 assert(NewBR == User);
8834 (void)NewBR;
8835
8836 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8837 Cond.getOperand(0), Cond.getOperand(1));
8838 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8839 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8840 Chain, Dest, CC, Cmp);
8841 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8842 Cond = Cmp;
8843 addTest = false;
8844 Dest = FalseBB;
8845 }
8846 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008847 }
Evan Cheng0488db92007-09-25 01:57:46 +00008848 }
8849
8850 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008851 // Look pass the truncate.
8852 if (Cond.getOpcode() == ISD::TRUNCATE)
8853 Cond = Cond.getOperand(0);
8854
8855 // We know the result of AND is compared against zero. Try to match
8856 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008857 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008858 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8859 if (NewSetCC.getNode()) {
8860 CC = NewSetCC.getOperand(0);
8861 Cond = NewSetCC.getOperand(1);
8862 addTest = false;
8863 }
8864 }
8865 }
8866
8867 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008868 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008869 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008870 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008871 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008872 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008873}
8874
Anton Korobeynikove060b532007-04-17 19:34:00 +00008875
8876// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8877// Calls to _alloca is needed to probe the stack when allocating more than 4k
8878// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8879// that the guard pages used by the OS virtual memory manager are allocated in
8880// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008881SDValue
8882X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008883 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008884 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008885 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008886 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008887 "are being used");
8888 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008889 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008890
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008891 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008892 SDValue Chain = Op.getOperand(0);
8893 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008894 // FIXME: Ensure alignment here
8895
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008896 bool Is64Bit = Subtarget->is64Bit();
8897 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008898
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008899 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008900 MachineFunction &MF = DAG.getMachineFunction();
8901 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008902
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008903 if (Is64Bit) {
8904 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008905 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008906 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008907
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008908 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8909 I != E; I++)
8910 if (I->hasNestAttr())
8911 report_fatal_error("Cannot use segmented stacks with functions that "
8912 "have nested arguments.");
8913 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008914
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008915 const TargetRegisterClass *AddrRegClass =
8916 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8917 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8918 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8919 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8920 DAG.getRegister(Vreg, SPTy));
8921 SDValue Ops1[2] = { Value, Chain };
8922 return DAG.getMergeValues(Ops1, 2, dl);
8923 } else {
8924 SDValue Flag;
8925 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008926
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008927 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8928 Flag = Chain.getValue(1);
8929 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008930
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008931 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8932 Flag = Chain.getValue(1);
8933
8934 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8935
8936 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8937 return DAG.getMergeValues(Ops1, 2, dl);
8938 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008939}
8940
Dan Gohmand858e902010-04-17 15:26:15 +00008941SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008942 MachineFunction &MF = DAG.getMachineFunction();
8943 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8944
Dan Gohman69de1932008-02-06 22:27:42 +00008945 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008946 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008947
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008948 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008949 // vastart just stores the address of the VarArgsFrameIndex slot into the
8950 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008951 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8952 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008953 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8954 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008955 }
8956
8957 // __va_list_tag:
8958 // gp_offset (0 - 6 * 8)
8959 // fp_offset (48 - 48 + 8 * 16)
8960 // overflow_arg_area (point to parameters coming in memory).
8961 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008962 SmallVector<SDValue, 8> MemOps;
8963 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008964 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008965 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008966 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8967 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008968 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008969 MemOps.push_back(Store);
8970
8971 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008972 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008973 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008974 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008975 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8976 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008977 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008978 MemOps.push_back(Store);
8979
8980 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008981 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008982 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008983 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8984 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008985 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8986 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008987 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008988 MemOps.push_back(Store);
8989
8990 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008991 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008992 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008993 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8994 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008995 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8996 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008997 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008998 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008999 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009000}
9001
Dan Gohmand858e902010-04-17 15:26:15 +00009002SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009003 assert(Subtarget->is64Bit() &&
9004 "LowerVAARG only handles 64-bit va_arg!");
9005 assert((Subtarget->isTargetLinux() ||
9006 Subtarget->isTargetDarwin()) &&
9007 "Unhandled target in LowerVAARG");
9008 assert(Op.getNode()->getNumOperands() == 4);
9009 SDValue Chain = Op.getOperand(0);
9010 SDValue SrcPtr = Op.getOperand(1);
9011 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9012 unsigned Align = Op.getConstantOperandVal(3);
9013 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009014
Dan Gohman320afb82010-10-12 18:00:49 +00009015 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009016 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009017 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9018 uint8_t ArgMode;
9019
9020 // Decide which area this value should be read from.
9021 // TODO: Implement the AMD64 ABI in its entirety. This simple
9022 // selection mechanism works only for the basic types.
9023 if (ArgVT == MVT::f80) {
9024 llvm_unreachable("va_arg for f80 not yet implemented");
9025 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9026 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9027 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9028 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9029 } else {
9030 llvm_unreachable("Unhandled argument type in LowerVAARG");
9031 }
9032
9033 if (ArgMode == 2) {
9034 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009035 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009036 !(DAG.getMachineFunction()
9037 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009038 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009039 }
9040
9041 // Insert VAARG_64 node into the DAG
9042 // VAARG_64 returns two values: Variable Argument Address, Chain
9043 SmallVector<SDValue, 11> InstOps;
9044 InstOps.push_back(Chain);
9045 InstOps.push_back(SrcPtr);
9046 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9047 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9048 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9049 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9050 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9051 VTs, &InstOps[0], InstOps.size(),
9052 MVT::i64,
9053 MachinePointerInfo(SV),
9054 /*Align=*/0,
9055 /*Volatile=*/false,
9056 /*ReadMem=*/true,
9057 /*WriteMem=*/true);
9058 Chain = VAARG.getValue(1);
9059
9060 // Load the next argument and return it
9061 return DAG.getLoad(ArgVT, dl,
9062 Chain,
9063 VAARG,
9064 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009065 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009066}
9067
Dan Gohmand858e902010-04-17 15:26:15 +00009068SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009069 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009070 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009071 SDValue Chain = Op.getOperand(0);
9072 SDValue DstPtr = Op.getOperand(1);
9073 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009074 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9075 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009076 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009077
Chris Lattnere72f2022010-09-21 05:40:29 +00009078 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009079 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009080 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009081 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009082}
9083
Craig Topper80e46362012-01-23 06:16:53 +00009084// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9085// may or may not be a constant. Takes immediate version of shift as input.
9086static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9087 SDValue SrcOp, SDValue ShAmt,
9088 SelectionDAG &DAG) {
9089 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9090
9091 if (isa<ConstantSDNode>(ShAmt)) {
9092 switch (Opc) {
9093 default: llvm_unreachable("Unknown target vector shift node");
9094 case X86ISD::VSHLI:
9095 case X86ISD::VSRLI:
9096 case X86ISD::VSRAI:
9097 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9098 }
9099 }
9100
9101 // Change opcode to non-immediate version
9102 switch (Opc) {
9103 default: llvm_unreachable("Unknown target vector shift node");
9104 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9105 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9106 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9107 }
9108
9109 // Need to build a vector containing shift amount
9110 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9111 SDValue ShOps[4];
9112 ShOps[0] = ShAmt;
9113 ShOps[1] = DAG.getConstant(0, MVT::i32);
9114 ShOps[2] = DAG.getUNDEF(MVT::i32);
9115 ShOps[3] = DAG.getUNDEF(MVT::i32);
9116 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9117 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9118 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9119}
9120
Dan Gohman475871a2008-07-27 21:46:04 +00009121SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009122X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009123 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009124 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009125 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009126 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009127 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009128 case Intrinsic::x86_sse_comieq_ss:
9129 case Intrinsic::x86_sse_comilt_ss:
9130 case Intrinsic::x86_sse_comile_ss:
9131 case Intrinsic::x86_sse_comigt_ss:
9132 case Intrinsic::x86_sse_comige_ss:
9133 case Intrinsic::x86_sse_comineq_ss:
9134 case Intrinsic::x86_sse_ucomieq_ss:
9135 case Intrinsic::x86_sse_ucomilt_ss:
9136 case Intrinsic::x86_sse_ucomile_ss:
9137 case Intrinsic::x86_sse_ucomigt_ss:
9138 case Intrinsic::x86_sse_ucomige_ss:
9139 case Intrinsic::x86_sse_ucomineq_ss:
9140 case Intrinsic::x86_sse2_comieq_sd:
9141 case Intrinsic::x86_sse2_comilt_sd:
9142 case Intrinsic::x86_sse2_comile_sd:
9143 case Intrinsic::x86_sse2_comigt_sd:
9144 case Intrinsic::x86_sse2_comige_sd:
9145 case Intrinsic::x86_sse2_comineq_sd:
9146 case Intrinsic::x86_sse2_ucomieq_sd:
9147 case Intrinsic::x86_sse2_ucomilt_sd:
9148 case Intrinsic::x86_sse2_ucomile_sd:
9149 case Intrinsic::x86_sse2_ucomigt_sd:
9150 case Intrinsic::x86_sse2_ucomige_sd:
9151 case Intrinsic::x86_sse2_ucomineq_sd: {
9152 unsigned Opc = 0;
9153 ISD::CondCode CC = ISD::SETCC_INVALID;
9154 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009155 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009156 case Intrinsic::x86_sse_comieq_ss:
9157 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009158 Opc = X86ISD::COMI;
9159 CC = ISD::SETEQ;
9160 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009161 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009162 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009163 Opc = X86ISD::COMI;
9164 CC = ISD::SETLT;
9165 break;
9166 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009167 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009168 Opc = X86ISD::COMI;
9169 CC = ISD::SETLE;
9170 break;
9171 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009172 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009173 Opc = X86ISD::COMI;
9174 CC = ISD::SETGT;
9175 break;
9176 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009177 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009178 Opc = X86ISD::COMI;
9179 CC = ISD::SETGE;
9180 break;
9181 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009182 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009183 Opc = X86ISD::COMI;
9184 CC = ISD::SETNE;
9185 break;
9186 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009187 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009188 Opc = X86ISD::UCOMI;
9189 CC = ISD::SETEQ;
9190 break;
9191 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009192 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009193 Opc = X86ISD::UCOMI;
9194 CC = ISD::SETLT;
9195 break;
9196 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009197 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009198 Opc = X86ISD::UCOMI;
9199 CC = ISD::SETLE;
9200 break;
9201 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009202 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009203 Opc = X86ISD::UCOMI;
9204 CC = ISD::SETGT;
9205 break;
9206 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009207 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009208 Opc = X86ISD::UCOMI;
9209 CC = ISD::SETGE;
9210 break;
9211 case Intrinsic::x86_sse_ucomineq_ss:
9212 case Intrinsic::x86_sse2_ucomineq_sd:
9213 Opc = X86ISD::UCOMI;
9214 CC = ISD::SETNE;
9215 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009216 }
Evan Cheng734503b2006-09-11 02:19:56 +00009217
Dan Gohman475871a2008-07-27 21:46:04 +00009218 SDValue LHS = Op.getOperand(1);
9219 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009220 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009221 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009222 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9223 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9224 DAG.getConstant(X86CC, MVT::i8), Cond);
9225 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009226 }
Craig Topper86c7c582012-01-30 01:10:15 +00009227 // XOP comparison intrinsics
9228 case Intrinsic::x86_xop_vpcomltb:
9229 case Intrinsic::x86_xop_vpcomltw:
9230 case Intrinsic::x86_xop_vpcomltd:
9231 case Intrinsic::x86_xop_vpcomltq:
9232 case Intrinsic::x86_xop_vpcomltub:
9233 case Intrinsic::x86_xop_vpcomltuw:
9234 case Intrinsic::x86_xop_vpcomltud:
9235 case Intrinsic::x86_xop_vpcomltuq:
9236 case Intrinsic::x86_xop_vpcomleb:
9237 case Intrinsic::x86_xop_vpcomlew:
9238 case Intrinsic::x86_xop_vpcomled:
9239 case Intrinsic::x86_xop_vpcomleq:
9240 case Intrinsic::x86_xop_vpcomleub:
9241 case Intrinsic::x86_xop_vpcomleuw:
9242 case Intrinsic::x86_xop_vpcomleud:
9243 case Intrinsic::x86_xop_vpcomleuq:
9244 case Intrinsic::x86_xop_vpcomgtb:
9245 case Intrinsic::x86_xop_vpcomgtw:
9246 case Intrinsic::x86_xop_vpcomgtd:
9247 case Intrinsic::x86_xop_vpcomgtq:
9248 case Intrinsic::x86_xop_vpcomgtub:
9249 case Intrinsic::x86_xop_vpcomgtuw:
9250 case Intrinsic::x86_xop_vpcomgtud:
9251 case Intrinsic::x86_xop_vpcomgtuq:
9252 case Intrinsic::x86_xop_vpcomgeb:
9253 case Intrinsic::x86_xop_vpcomgew:
9254 case Intrinsic::x86_xop_vpcomged:
9255 case Intrinsic::x86_xop_vpcomgeq:
9256 case Intrinsic::x86_xop_vpcomgeub:
9257 case Intrinsic::x86_xop_vpcomgeuw:
9258 case Intrinsic::x86_xop_vpcomgeud:
9259 case Intrinsic::x86_xop_vpcomgeuq:
9260 case Intrinsic::x86_xop_vpcomeqb:
9261 case Intrinsic::x86_xop_vpcomeqw:
9262 case Intrinsic::x86_xop_vpcomeqd:
9263 case Intrinsic::x86_xop_vpcomeqq:
9264 case Intrinsic::x86_xop_vpcomequb:
9265 case Intrinsic::x86_xop_vpcomequw:
9266 case Intrinsic::x86_xop_vpcomequd:
9267 case Intrinsic::x86_xop_vpcomequq:
9268 case Intrinsic::x86_xop_vpcomneb:
9269 case Intrinsic::x86_xop_vpcomnew:
9270 case Intrinsic::x86_xop_vpcomned:
9271 case Intrinsic::x86_xop_vpcomneq:
9272 case Intrinsic::x86_xop_vpcomneub:
9273 case Intrinsic::x86_xop_vpcomneuw:
9274 case Intrinsic::x86_xop_vpcomneud:
9275 case Intrinsic::x86_xop_vpcomneuq:
9276 case Intrinsic::x86_xop_vpcomfalseb:
9277 case Intrinsic::x86_xop_vpcomfalsew:
9278 case Intrinsic::x86_xop_vpcomfalsed:
9279 case Intrinsic::x86_xop_vpcomfalseq:
9280 case Intrinsic::x86_xop_vpcomfalseub:
9281 case Intrinsic::x86_xop_vpcomfalseuw:
9282 case Intrinsic::x86_xop_vpcomfalseud:
9283 case Intrinsic::x86_xop_vpcomfalseuq:
9284 case Intrinsic::x86_xop_vpcomtrueb:
9285 case Intrinsic::x86_xop_vpcomtruew:
9286 case Intrinsic::x86_xop_vpcomtrued:
9287 case Intrinsic::x86_xop_vpcomtrueq:
9288 case Intrinsic::x86_xop_vpcomtrueub:
9289 case Intrinsic::x86_xop_vpcomtrueuw:
9290 case Intrinsic::x86_xop_vpcomtrueud:
9291 case Intrinsic::x86_xop_vpcomtrueuq: {
9292 unsigned CC = 0;
9293 unsigned Opc = 0;
9294
9295 switch (IntNo) {
9296 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9297 case Intrinsic::x86_xop_vpcomltb:
9298 case Intrinsic::x86_xop_vpcomltw:
9299 case Intrinsic::x86_xop_vpcomltd:
9300 case Intrinsic::x86_xop_vpcomltq:
9301 CC = 0;
9302 Opc = X86ISD::VPCOM;
9303 break;
9304 case Intrinsic::x86_xop_vpcomltub:
9305 case Intrinsic::x86_xop_vpcomltuw:
9306 case Intrinsic::x86_xop_vpcomltud:
9307 case Intrinsic::x86_xop_vpcomltuq:
9308 CC = 0;
9309 Opc = X86ISD::VPCOMU;
9310 break;
9311 case Intrinsic::x86_xop_vpcomleb:
9312 case Intrinsic::x86_xop_vpcomlew:
9313 case Intrinsic::x86_xop_vpcomled:
9314 case Intrinsic::x86_xop_vpcomleq:
9315 CC = 1;
9316 Opc = X86ISD::VPCOM;
9317 break;
9318 case Intrinsic::x86_xop_vpcomleub:
9319 case Intrinsic::x86_xop_vpcomleuw:
9320 case Intrinsic::x86_xop_vpcomleud:
9321 case Intrinsic::x86_xop_vpcomleuq:
9322 CC = 1;
9323 Opc = X86ISD::VPCOMU;
9324 break;
9325 case Intrinsic::x86_xop_vpcomgtb:
9326 case Intrinsic::x86_xop_vpcomgtw:
9327 case Intrinsic::x86_xop_vpcomgtd:
9328 case Intrinsic::x86_xop_vpcomgtq:
9329 CC = 2;
9330 Opc = X86ISD::VPCOM;
9331 break;
9332 case Intrinsic::x86_xop_vpcomgtub:
9333 case Intrinsic::x86_xop_vpcomgtuw:
9334 case Intrinsic::x86_xop_vpcomgtud:
9335 case Intrinsic::x86_xop_vpcomgtuq:
9336 CC = 2;
9337 Opc = X86ISD::VPCOMU;
9338 break;
9339 case Intrinsic::x86_xop_vpcomgeb:
9340 case Intrinsic::x86_xop_vpcomgew:
9341 case Intrinsic::x86_xop_vpcomged:
9342 case Intrinsic::x86_xop_vpcomgeq:
9343 CC = 3;
9344 Opc = X86ISD::VPCOM;
9345 break;
9346 case Intrinsic::x86_xop_vpcomgeub:
9347 case Intrinsic::x86_xop_vpcomgeuw:
9348 case Intrinsic::x86_xop_vpcomgeud:
9349 case Intrinsic::x86_xop_vpcomgeuq:
9350 CC = 3;
9351 Opc = X86ISD::VPCOMU;
9352 break;
9353 case Intrinsic::x86_xop_vpcomeqb:
9354 case Intrinsic::x86_xop_vpcomeqw:
9355 case Intrinsic::x86_xop_vpcomeqd:
9356 case Intrinsic::x86_xop_vpcomeqq:
9357 CC = 4;
9358 Opc = X86ISD::VPCOM;
9359 break;
9360 case Intrinsic::x86_xop_vpcomequb:
9361 case Intrinsic::x86_xop_vpcomequw:
9362 case Intrinsic::x86_xop_vpcomequd:
9363 case Intrinsic::x86_xop_vpcomequq:
9364 CC = 4;
9365 Opc = X86ISD::VPCOMU;
9366 break;
9367 case Intrinsic::x86_xop_vpcomneb:
9368 case Intrinsic::x86_xop_vpcomnew:
9369 case Intrinsic::x86_xop_vpcomned:
9370 case Intrinsic::x86_xop_vpcomneq:
9371 CC = 5;
9372 Opc = X86ISD::VPCOM;
9373 break;
9374 case Intrinsic::x86_xop_vpcomneub:
9375 case Intrinsic::x86_xop_vpcomneuw:
9376 case Intrinsic::x86_xop_vpcomneud:
9377 case Intrinsic::x86_xop_vpcomneuq:
9378 CC = 5;
9379 Opc = X86ISD::VPCOMU;
9380 break;
9381 case Intrinsic::x86_xop_vpcomfalseb:
9382 case Intrinsic::x86_xop_vpcomfalsew:
9383 case Intrinsic::x86_xop_vpcomfalsed:
9384 case Intrinsic::x86_xop_vpcomfalseq:
9385 CC = 6;
9386 Opc = X86ISD::VPCOM;
9387 break;
9388 case Intrinsic::x86_xop_vpcomfalseub:
9389 case Intrinsic::x86_xop_vpcomfalseuw:
9390 case Intrinsic::x86_xop_vpcomfalseud:
9391 case Intrinsic::x86_xop_vpcomfalseuq:
9392 CC = 6;
9393 Opc = X86ISD::VPCOMU;
9394 break;
9395 case Intrinsic::x86_xop_vpcomtrueb:
9396 case Intrinsic::x86_xop_vpcomtruew:
9397 case Intrinsic::x86_xop_vpcomtrued:
9398 case Intrinsic::x86_xop_vpcomtrueq:
9399 CC = 7;
9400 Opc = X86ISD::VPCOM;
9401 break;
9402 case Intrinsic::x86_xop_vpcomtrueub:
9403 case Intrinsic::x86_xop_vpcomtrueuw:
9404 case Intrinsic::x86_xop_vpcomtrueud:
9405 case Intrinsic::x86_xop_vpcomtrueuq:
9406 CC = 7;
9407 Opc = X86ISD::VPCOMU;
9408 break;
9409 }
9410
9411 SDValue LHS = Op.getOperand(1);
9412 SDValue RHS = Op.getOperand(2);
9413 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9414 DAG.getConstant(CC, MVT::i8));
9415 }
9416
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009417 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009418 case Intrinsic::x86_sse2_pmulu_dq:
9419 case Intrinsic::x86_avx2_pmulu_dq:
9420 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9421 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009422 case Intrinsic::x86_sse3_hadd_ps:
9423 case Intrinsic::x86_sse3_hadd_pd:
9424 case Intrinsic::x86_avx_hadd_ps_256:
9425 case Intrinsic::x86_avx_hadd_pd_256:
9426 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9427 Op.getOperand(1), Op.getOperand(2));
9428 case Intrinsic::x86_sse3_hsub_ps:
9429 case Intrinsic::x86_sse3_hsub_pd:
9430 case Intrinsic::x86_avx_hsub_ps_256:
9431 case Intrinsic::x86_avx_hsub_pd_256:
9432 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9433 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009434 case Intrinsic::x86_ssse3_phadd_w_128:
9435 case Intrinsic::x86_ssse3_phadd_d_128:
9436 case Intrinsic::x86_avx2_phadd_w:
9437 case Intrinsic::x86_avx2_phadd_d:
9438 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9439 Op.getOperand(1), Op.getOperand(2));
9440 case Intrinsic::x86_ssse3_phsub_w_128:
9441 case Intrinsic::x86_ssse3_phsub_d_128:
9442 case Intrinsic::x86_avx2_phsub_w:
9443 case Intrinsic::x86_avx2_phsub_d:
9444 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9445 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009446 case Intrinsic::x86_avx2_psllv_d:
9447 case Intrinsic::x86_avx2_psllv_q:
9448 case Intrinsic::x86_avx2_psllv_d_256:
9449 case Intrinsic::x86_avx2_psllv_q_256:
9450 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9451 Op.getOperand(1), Op.getOperand(2));
9452 case Intrinsic::x86_avx2_psrlv_d:
9453 case Intrinsic::x86_avx2_psrlv_q:
9454 case Intrinsic::x86_avx2_psrlv_d_256:
9455 case Intrinsic::x86_avx2_psrlv_q_256:
9456 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9457 Op.getOperand(1), Op.getOperand(2));
9458 case Intrinsic::x86_avx2_psrav_d:
9459 case Intrinsic::x86_avx2_psrav_d_256:
9460 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9461 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009462 case Intrinsic::x86_ssse3_pshuf_b_128:
9463 case Intrinsic::x86_avx2_pshuf_b:
9464 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9465 Op.getOperand(1), Op.getOperand(2));
9466 case Intrinsic::x86_ssse3_psign_b_128:
9467 case Intrinsic::x86_ssse3_psign_w_128:
9468 case Intrinsic::x86_ssse3_psign_d_128:
9469 case Intrinsic::x86_avx2_psign_b:
9470 case Intrinsic::x86_avx2_psign_w:
9471 case Intrinsic::x86_avx2_psign_d:
9472 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9473 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009474 case Intrinsic::x86_sse41_insertps:
9475 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9476 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9477 case Intrinsic::x86_avx_vperm2f128_ps_256:
9478 case Intrinsic::x86_avx_vperm2f128_pd_256:
9479 case Intrinsic::x86_avx_vperm2f128_si_256:
9480 case Intrinsic::x86_avx2_vperm2i128:
9481 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9482 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper5a313bb2012-02-08 06:36:57 +00009483 case Intrinsic::x86_avx_vpermil_ps:
9484 case Intrinsic::x86_avx_vpermil_pd:
9485 case Intrinsic::x86_avx_vpermil_ps_256:
9486 case Intrinsic::x86_avx_vpermil_pd_256:
9487 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9488 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009489
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009490 // ptest and testp intrinsics. The intrinsic these come from are designed to
9491 // return an integer value, not just an instruction so lower it to the ptest
9492 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009493 case Intrinsic::x86_sse41_ptestz:
9494 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009495 case Intrinsic::x86_sse41_ptestnzc:
9496 case Intrinsic::x86_avx_ptestz_256:
9497 case Intrinsic::x86_avx_ptestc_256:
9498 case Intrinsic::x86_avx_ptestnzc_256:
9499 case Intrinsic::x86_avx_vtestz_ps:
9500 case Intrinsic::x86_avx_vtestc_ps:
9501 case Intrinsic::x86_avx_vtestnzc_ps:
9502 case Intrinsic::x86_avx_vtestz_pd:
9503 case Intrinsic::x86_avx_vtestc_pd:
9504 case Intrinsic::x86_avx_vtestnzc_pd:
9505 case Intrinsic::x86_avx_vtestz_ps_256:
9506 case Intrinsic::x86_avx_vtestc_ps_256:
9507 case Intrinsic::x86_avx_vtestnzc_ps_256:
9508 case Intrinsic::x86_avx_vtestz_pd_256:
9509 case Intrinsic::x86_avx_vtestc_pd_256:
9510 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9511 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009512 unsigned X86CC = 0;
9513 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009514 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009515 case Intrinsic::x86_avx_vtestz_ps:
9516 case Intrinsic::x86_avx_vtestz_pd:
9517 case Intrinsic::x86_avx_vtestz_ps_256:
9518 case Intrinsic::x86_avx_vtestz_pd_256:
9519 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009520 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009521 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009522 // ZF = 1
9523 X86CC = X86::COND_E;
9524 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009525 case Intrinsic::x86_avx_vtestc_ps:
9526 case Intrinsic::x86_avx_vtestc_pd:
9527 case Intrinsic::x86_avx_vtestc_ps_256:
9528 case Intrinsic::x86_avx_vtestc_pd_256:
9529 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009530 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009531 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009532 // CF = 1
9533 X86CC = X86::COND_B;
9534 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009535 case Intrinsic::x86_avx_vtestnzc_ps:
9536 case Intrinsic::x86_avx_vtestnzc_pd:
9537 case Intrinsic::x86_avx_vtestnzc_ps_256:
9538 case Intrinsic::x86_avx_vtestnzc_pd_256:
9539 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009540 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009541 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009542 // ZF and CF = 0
9543 X86CC = X86::COND_A;
9544 break;
9545 }
Eric Christopherfd179292009-08-27 18:07:15 +00009546
Eric Christopher71c67532009-07-29 00:28:05 +00009547 SDValue LHS = Op.getOperand(1);
9548 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009549 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9550 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009551 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9552 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9553 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009554 }
Evan Cheng5759f972008-05-04 09:15:50 +00009555
Craig Topper80e46362012-01-23 06:16:53 +00009556 // SSE/AVX shift intrinsics
9557 case Intrinsic::x86_sse2_psll_w:
9558 case Intrinsic::x86_sse2_psll_d:
9559 case Intrinsic::x86_sse2_psll_q:
9560 case Intrinsic::x86_avx2_psll_w:
9561 case Intrinsic::x86_avx2_psll_d:
9562 case Intrinsic::x86_avx2_psll_q:
9563 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9564 Op.getOperand(1), Op.getOperand(2));
9565 case Intrinsic::x86_sse2_psrl_w:
9566 case Intrinsic::x86_sse2_psrl_d:
9567 case Intrinsic::x86_sse2_psrl_q:
9568 case Intrinsic::x86_avx2_psrl_w:
9569 case Intrinsic::x86_avx2_psrl_d:
9570 case Intrinsic::x86_avx2_psrl_q:
9571 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9572 Op.getOperand(1), Op.getOperand(2));
9573 case Intrinsic::x86_sse2_psra_w:
9574 case Intrinsic::x86_sse2_psra_d:
9575 case Intrinsic::x86_avx2_psra_w:
9576 case Intrinsic::x86_avx2_psra_d:
9577 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9578 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009579 case Intrinsic::x86_sse2_pslli_w:
9580 case Intrinsic::x86_sse2_pslli_d:
9581 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009582 case Intrinsic::x86_avx2_pslli_w:
9583 case Intrinsic::x86_avx2_pslli_d:
9584 case Intrinsic::x86_avx2_pslli_q:
9585 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9586 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009587 case Intrinsic::x86_sse2_psrli_w:
9588 case Intrinsic::x86_sse2_psrli_d:
9589 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009590 case Intrinsic::x86_avx2_psrli_w:
9591 case Intrinsic::x86_avx2_psrli_d:
9592 case Intrinsic::x86_avx2_psrli_q:
9593 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9594 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009595 case Intrinsic::x86_sse2_psrai_w:
9596 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009597 case Intrinsic::x86_avx2_psrai_w:
9598 case Intrinsic::x86_avx2_psrai_d:
9599 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9600 Op.getOperand(1), Op.getOperand(2), DAG);
9601 // Fix vector shift instructions where the last operand is a non-immediate
9602 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009603 case Intrinsic::x86_mmx_pslli_w:
9604 case Intrinsic::x86_mmx_pslli_d:
9605 case Intrinsic::x86_mmx_pslli_q:
9606 case Intrinsic::x86_mmx_psrli_w:
9607 case Intrinsic::x86_mmx_psrli_d:
9608 case Intrinsic::x86_mmx_psrli_q:
9609 case Intrinsic::x86_mmx_psrai_w:
9610 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009611 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009612 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009613 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009614
9615 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009616 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009617 case Intrinsic::x86_mmx_pslli_w:
9618 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009619 break;
Craig Topper80e46362012-01-23 06:16:53 +00009620 case Intrinsic::x86_mmx_pslli_d:
9621 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009622 break;
Craig Topper80e46362012-01-23 06:16:53 +00009623 case Intrinsic::x86_mmx_pslli_q:
9624 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009625 break;
Craig Topper80e46362012-01-23 06:16:53 +00009626 case Intrinsic::x86_mmx_psrli_w:
9627 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009628 break;
Craig Topper80e46362012-01-23 06:16:53 +00009629 case Intrinsic::x86_mmx_psrli_d:
9630 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009631 break;
Craig Topper80e46362012-01-23 06:16:53 +00009632 case Intrinsic::x86_mmx_psrli_q:
9633 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009634 break;
Craig Topper80e46362012-01-23 06:16:53 +00009635 case Intrinsic::x86_mmx_psrai_w:
9636 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009637 break;
Craig Topper80e46362012-01-23 06:16:53 +00009638 case Intrinsic::x86_mmx_psrai_d:
9639 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009640 break;
Craig Topper80e46362012-01-23 06:16:53 +00009641 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009642 }
Mon P Wangefa42202009-09-03 19:56:25 +00009643
9644 // The vector shift intrinsics with scalars uses 32b shift amounts but
9645 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9646 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009647 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9648 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009649// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009650
Owen Andersone50ed302009-08-10 22:56:29 +00009651 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009652 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009653 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009654 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009655 Op.getOperand(1), ShAmt);
9656 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009657 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009658}
Evan Cheng72261582005-12-20 06:22:03 +00009659
Dan Gohmand858e902010-04-17 15:26:15 +00009660SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9661 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009662 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9663 MFI->setReturnAddressIsTaken(true);
9664
Bill Wendling64e87322009-01-16 19:25:27 +00009665 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009666 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009667
9668 if (Depth > 0) {
9669 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9670 SDValue Offset =
9671 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009672 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009673 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009674 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009675 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009676 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009677 }
9678
9679 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009680 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009681 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009682 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009683}
9684
Dan Gohmand858e902010-04-17 15:26:15 +00009685SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009686 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9687 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009688
Owen Andersone50ed302009-08-10 22:56:29 +00009689 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009690 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009691 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9692 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009693 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009694 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009695 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9696 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009697 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009698 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009699}
9700
Dan Gohman475871a2008-07-27 21:46:04 +00009701SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009702 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009703 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009704}
9705
Dan Gohmand858e902010-04-17 15:26:15 +00009706SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009707 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009708 SDValue Chain = Op.getOperand(0);
9709 SDValue Offset = Op.getOperand(1);
9710 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009711 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009712
Dan Gohmand8816272010-08-11 18:14:00 +00009713 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9714 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9715 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009716 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009717
Dan Gohmand8816272010-08-11 18:14:00 +00009718 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9719 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009720 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009721 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9722 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009723 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009724 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009725
Dale Johannesene4d209d2009-02-03 20:21:25 +00009726 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009727 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009728 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009729}
9730
Duncan Sands4a544a72011-09-06 13:37:06 +00009731SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9732 SelectionDAG &DAG) const {
9733 return Op.getOperand(0);
9734}
9735
9736SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9737 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009738 SDValue Root = Op.getOperand(0);
9739 SDValue Trmp = Op.getOperand(1); // trampoline
9740 SDValue FPtr = Op.getOperand(2); // nested function
9741 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009742 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009743
Dan Gohman69de1932008-02-06 22:27:42 +00009744 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009745
9746 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009747 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009748
9749 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009750 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9751 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009752
Evan Cheng0e6a0522011-07-18 20:57:22 +00009753 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9754 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009755
9756 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9757
9758 // Load the pointer to the nested function into R11.
9759 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009760 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009761 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009762 Addr, MachinePointerInfo(TrmpAddr),
9763 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009764
Owen Anderson825b72b2009-08-11 20:47:22 +00009765 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9766 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009767 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9768 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009769 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009770
9771 // Load the 'nest' parameter value into R10.
9772 // R10 is specified in X86CallingConv.td
9773 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009774 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9775 DAG.getConstant(10, MVT::i64));
9776 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009777 Addr, MachinePointerInfo(TrmpAddr, 10),
9778 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009779
Owen Anderson825b72b2009-08-11 20:47:22 +00009780 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9781 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009782 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9783 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009784 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009785
9786 // Jump to the nested function.
9787 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009788 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9789 DAG.getConstant(20, MVT::i64));
9790 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009791 Addr, MachinePointerInfo(TrmpAddr, 20),
9792 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009793
9794 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009795 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9796 DAG.getConstant(22, MVT::i64));
9797 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009798 MachinePointerInfo(TrmpAddr, 22),
9799 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009800
Duncan Sands4a544a72011-09-06 13:37:06 +00009801 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009802 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009803 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009804 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009805 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009806 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009807
9808 switch (CC) {
9809 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009810 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009811 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009812 case CallingConv::X86_StdCall: {
9813 // Pass 'nest' parameter in ECX.
9814 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009815 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009816
9817 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009818 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009819 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009820
Chris Lattner58d74912008-03-12 17:45:29 +00009821 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009822 unsigned InRegCount = 0;
9823 unsigned Idx = 1;
9824
9825 for (FunctionType::param_iterator I = FTy->param_begin(),
9826 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009827 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009828 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009829 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009830
9831 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009832 report_fatal_error("Nest register in use - reduce number of inreg"
9833 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009834 }
9835 }
9836 break;
9837 }
9838 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009839 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009840 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009841 // Pass 'nest' parameter in EAX.
9842 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009843 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009844 break;
9845 }
9846
Dan Gohman475871a2008-07-27 21:46:04 +00009847 SDValue OutChains[4];
9848 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009849
Owen Anderson825b72b2009-08-11 20:47:22 +00009850 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9851 DAG.getConstant(10, MVT::i32));
9852 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009853
Chris Lattnera62fe662010-02-05 19:20:30 +00009854 // This is storing the opcode for MOV32ri.
9855 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009856 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009857 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009858 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009859 Trmp, MachinePointerInfo(TrmpAddr),
9860 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009861
Owen Anderson825b72b2009-08-11 20:47:22 +00009862 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9863 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009864 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9865 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009866 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009867
Chris Lattnera62fe662010-02-05 19:20:30 +00009868 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009869 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9870 DAG.getConstant(5, MVT::i32));
9871 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009872 MachinePointerInfo(TrmpAddr, 5),
9873 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009874
Owen Anderson825b72b2009-08-11 20:47:22 +00009875 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9876 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009877 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9878 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009879 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009880
Duncan Sands4a544a72011-09-06 13:37:06 +00009881 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009882 }
9883}
9884
Dan Gohmand858e902010-04-17 15:26:15 +00009885SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9886 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009887 /*
9888 The rounding mode is in bits 11:10 of FPSR, and has the following
9889 settings:
9890 00 Round to nearest
9891 01 Round to -inf
9892 10 Round to +inf
9893 11 Round to 0
9894
9895 FLT_ROUNDS, on the other hand, expects the following:
9896 -1 Undefined
9897 0 Round to 0
9898 1 Round to nearest
9899 2 Round to +inf
9900 3 Round to -inf
9901
9902 To perform the conversion, we do:
9903 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9904 */
9905
9906 MachineFunction &MF = DAG.getMachineFunction();
9907 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009908 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009909 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009910 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009911 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009912
9913 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009914 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009915 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009916
Michael J. Spencerec38de22010-10-10 22:04:20 +00009917
Chris Lattner2156b792010-09-22 01:11:26 +00009918 MachineMemOperand *MMO =
9919 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9920 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009921
Chris Lattner2156b792010-09-22 01:11:26 +00009922 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9923 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9924 DAG.getVTList(MVT::Other),
9925 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009926
9927 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009928 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009929 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009930
9931 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009932 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009933 DAG.getNode(ISD::SRL, DL, MVT::i16,
9934 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009935 CWD, DAG.getConstant(0x800, MVT::i16)),
9936 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009937 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009938 DAG.getNode(ISD::SRL, DL, MVT::i16,
9939 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009940 CWD, DAG.getConstant(0x400, MVT::i16)),
9941 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009942
Dan Gohman475871a2008-07-27 21:46:04 +00009943 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009944 DAG.getNode(ISD::AND, DL, MVT::i16,
9945 DAG.getNode(ISD::ADD, DL, MVT::i16,
9946 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009947 DAG.getConstant(1, MVT::i16)),
9948 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009949
9950
Duncan Sands83ec4b62008-06-06 12:08:01 +00009951 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009952 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009953}
9954
Dan Gohmand858e902010-04-17 15:26:15 +00009955SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009956 EVT VT = Op.getValueType();
9957 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009958 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009959 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009960
9961 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009962 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009963 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009964 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009965 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009966 }
Evan Cheng18efe262007-12-14 02:13:44 +00009967
Evan Cheng152804e2007-12-14 08:30:15 +00009968 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009969 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009970 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009971
9972 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009973 SDValue Ops[] = {
9974 Op,
9975 DAG.getConstant(NumBits+NumBits-1, OpVT),
9976 DAG.getConstant(X86::COND_E, MVT::i8),
9977 Op.getValue(1)
9978 };
9979 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009980
9981 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009982 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009983
Owen Anderson825b72b2009-08-11 20:47:22 +00009984 if (VT == MVT::i8)
9985 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009986 return Op;
9987}
9988
Chandler Carruthacc068e2011-12-24 10:55:54 +00009989SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9990 SelectionDAG &DAG) const {
9991 EVT VT = Op.getValueType();
9992 EVT OpVT = VT;
9993 unsigned NumBits = VT.getSizeInBits();
9994 DebugLoc dl = Op.getDebugLoc();
9995
9996 Op = Op.getOperand(0);
9997 if (VT == MVT::i8) {
9998 // Zero extend to i32 since there is not an i8 bsr.
9999 OpVT = MVT::i32;
10000 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10001 }
10002
10003 // Issue a bsr (scan bits in reverse).
10004 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10005 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10006
10007 // And xor with NumBits-1.
10008 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10009
10010 if (VT == MVT::i8)
10011 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10012 return Op;
10013}
10014
Dan Gohmand858e902010-04-17 15:26:15 +000010015SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010016 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010017 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010018 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010019 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010020
10021 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010022 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010023 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010024
10025 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010026 SDValue Ops[] = {
10027 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010028 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010029 DAG.getConstant(X86::COND_E, MVT::i8),
10030 Op.getValue(1)
10031 };
Chandler Carruth77821022011-12-24 12:12:34 +000010032 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010033}
10034
Craig Topper13894fa2011-08-24 06:14:18 +000010035// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10036// ones, and then concatenate the result back.
10037static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010038 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010039
10040 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10041 "Unsupported value type for operation");
10042
10043 int NumElems = VT.getVectorNumElements();
10044 DebugLoc dl = Op.getDebugLoc();
10045 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10046 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10047
10048 // Extract the LHS vectors
10049 SDValue LHS = Op.getOperand(0);
10050 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10051 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10052
10053 // Extract the RHS vectors
10054 SDValue RHS = Op.getOperand(1);
10055 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10056 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10057
10058 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10059 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10060
10061 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10062 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10063 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10064}
10065
10066SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10067 assert(Op.getValueType().getSizeInBits() == 256 &&
10068 Op.getValueType().isInteger() &&
10069 "Only handle AVX 256-bit vector integer operation");
10070 return Lower256IntArith(Op, DAG);
10071}
10072
10073SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10074 assert(Op.getValueType().getSizeInBits() == 256 &&
10075 Op.getValueType().isInteger() &&
10076 "Only handle AVX 256-bit vector integer operation");
10077 return Lower256IntArith(Op, DAG);
10078}
10079
10080SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10081 EVT VT = Op.getValueType();
10082
10083 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010084 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010085 return Lower256IntArith(Op, DAG);
10086
Craig Topper5b209e82012-02-05 03:14:49 +000010087 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10088 "Only know how to lower V2I64/V4I64 multiply");
10089
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010090 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010091
Craig Topper5b209e82012-02-05 03:14:49 +000010092 // Ahi = psrlqi(a, 32);
10093 // Bhi = psrlqi(b, 32);
10094 //
10095 // AloBlo = pmuludq(a, b);
10096 // AloBhi = pmuludq(a, Bhi);
10097 // AhiBlo = pmuludq(Ahi, b);
10098
10099 // AloBhi = psllqi(AloBhi, 32);
10100 // AhiBlo = psllqi(AhiBlo, 32);
10101 // return AloBlo + AloBhi + AhiBlo;
10102
Craig Topperaaa643c2011-11-09 07:28:55 +000010103 SDValue A = Op.getOperand(0);
10104 SDValue B = Op.getOperand(1);
10105
Craig Topper5b209e82012-02-05 03:14:49 +000010106 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010107
Craig Topper5b209e82012-02-05 03:14:49 +000010108 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10109 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010110
Craig Topper5b209e82012-02-05 03:14:49 +000010111 // Bit cast to 32-bit vectors for MULUDQ
10112 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10113 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10114 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10115 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10116 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010117
Craig Topper5b209e82012-02-05 03:14:49 +000010118 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10119 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10120 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010121
Craig Topper5b209e82012-02-05 03:14:49 +000010122 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10123 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010124
Dale Johannesene4d209d2009-02-03 20:21:25 +000010125 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010126 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010127}
10128
Nadav Rotem43012222011-05-11 08:12:09 +000010129SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10130
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010131 EVT VT = Op.getValueType();
10132 DebugLoc dl = Op.getDebugLoc();
10133 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010134 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010135 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010136
Craig Topper1accb7e2012-01-10 06:54:16 +000010137 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010138 return SDValue();
10139
Nadav Rotem43012222011-05-11 08:12:09 +000010140 // Optimize shl/srl/sra with constant shift amount.
10141 if (isSplatVector(Amt.getNode())) {
10142 SDValue SclrAmt = Amt->getOperand(0);
10143 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10144 uint64_t ShiftAmt = C->getZExtValue();
10145
Craig Toppered2e13d2012-01-22 19:15:14 +000010146 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10147 (Subtarget->hasAVX2() &&
10148 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10149 if (Op.getOpcode() == ISD::SHL)
10150 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10151 DAG.getConstant(ShiftAmt, MVT::i32));
10152 if (Op.getOpcode() == ISD::SRL)
10153 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10154 DAG.getConstant(ShiftAmt, MVT::i32));
10155 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10156 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10157 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010158 }
10159
Craig Toppered2e13d2012-01-22 19:15:14 +000010160 if (VT == MVT::v16i8) {
10161 if (Op.getOpcode() == ISD::SHL) {
10162 // Make a large shift.
10163 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10164 DAG.getConstant(ShiftAmt, MVT::i32));
10165 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10166 // Zero out the rightmost bits.
10167 SmallVector<SDValue, 16> V(16,
10168 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10169 MVT::i8));
10170 return DAG.getNode(ISD::AND, dl, VT, SHL,
10171 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010172 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010173 if (Op.getOpcode() == ISD::SRL) {
10174 // Make a large shift.
10175 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10176 DAG.getConstant(ShiftAmt, MVT::i32));
10177 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10178 // Zero out the leftmost bits.
10179 SmallVector<SDValue, 16> V(16,
10180 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10181 MVT::i8));
10182 return DAG.getNode(ISD::AND, dl, VT, SRL,
10183 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10184 }
10185 if (Op.getOpcode() == ISD::SRA) {
10186 if (ShiftAmt == 7) {
10187 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010188 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010189 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010190 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010191
Craig Toppered2e13d2012-01-22 19:15:14 +000010192 // R s>> a === ((R u>> a) ^ m) - m
10193 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10194 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10195 MVT::i8));
10196 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10197 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10198 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10199 return Res;
10200 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010201 }
Craig Topper46154eb2011-11-11 07:39:23 +000010202
Craig Topper0d86d462011-11-20 00:12:05 +000010203 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10204 if (Op.getOpcode() == ISD::SHL) {
10205 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010206 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10207 DAG.getConstant(ShiftAmt, MVT::i32));
10208 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010209 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010210 SmallVector<SDValue, 32> V(32,
10211 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10212 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010213 return DAG.getNode(ISD::AND, dl, VT, SHL,
10214 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010215 }
Craig Topper0d86d462011-11-20 00:12:05 +000010216 if (Op.getOpcode() == ISD::SRL) {
10217 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010218 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10219 DAG.getConstant(ShiftAmt, MVT::i32));
10220 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010221 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010222 SmallVector<SDValue, 32> V(32,
10223 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10224 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010225 return DAG.getNode(ISD::AND, dl, VT, SRL,
10226 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10227 }
10228 if (Op.getOpcode() == ISD::SRA) {
10229 if (ShiftAmt == 7) {
10230 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010231 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010232 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010233 }
10234
10235 // R s>> a === ((R u>> a) ^ m) - m
10236 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10237 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10238 MVT::i8));
10239 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10240 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10241 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10242 return Res;
10243 }
10244 }
Nadav Rotem43012222011-05-11 08:12:09 +000010245 }
10246 }
10247
10248 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010249 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010250 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10251 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010252
Chris Lattner7302d802012-02-06 21:56:39 +000010253 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10254 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010255 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10256 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010257 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010258 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010259
10260 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010261 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010262 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10263 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10264 }
Nadav Rotem43012222011-05-11 08:12:09 +000010265 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010266 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010267
Nate Begeman51409212010-07-28 00:21:48 +000010268 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010269 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10270 DAG.getConstant(5, MVT::i32));
10271 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010272
Lang Hames8b99c1e2011-12-17 01:08:46 +000010273 // Turn 'a' into a mask suitable for VSELECT
10274 SDValue VSelM = DAG.getConstant(0x80, VT);
10275 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010276 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010277
Lang Hames8b99c1e2011-12-17 01:08:46 +000010278 SDValue CM1 = DAG.getConstant(0x0f, VT);
10279 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010280
Lang Hames8b99c1e2011-12-17 01:08:46 +000010281 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10282 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010283 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10284 DAG.getConstant(4, MVT::i32), DAG);
10285 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010286 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10287
Nate Begeman51409212010-07-28 00:21:48 +000010288 // a += a
10289 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010290 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010291 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010292
Lang Hames8b99c1e2011-12-17 01:08:46 +000010293 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10294 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010295 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10296 DAG.getConstant(2, MVT::i32), DAG);
10297 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010298 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10299
Nate Begeman51409212010-07-28 00:21:48 +000010300 // a += a
10301 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010302 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010303 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010304
Lang Hames8b99c1e2011-12-17 01:08:46 +000010305 // return VSELECT(r, r+r, a);
10306 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010307 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010308 return R;
10309 }
Craig Topper46154eb2011-11-11 07:39:23 +000010310
10311 // Decompose 256-bit shifts into smaller 128-bit shifts.
10312 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010313 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010314 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10315 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10316
10317 // Extract the two vectors
10318 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10319 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10320 DAG, dl);
10321
10322 // Recreate the shift amount vectors
10323 SDValue Amt1, Amt2;
10324 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10325 // Constant shift amount
10326 SmallVector<SDValue, 4> Amt1Csts;
10327 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010328 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010329 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010330 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010331 Amt2Csts.push_back(Amt->getOperand(i));
10332
10333 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10334 &Amt1Csts[0], NumElems/2);
10335 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10336 &Amt2Csts[0], NumElems/2);
10337 } else {
10338 // Variable shift amount
10339 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10340 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10341 DAG, dl);
10342 }
10343
10344 // Issue new vector shifts for the smaller types
10345 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10346 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10347
10348 // Concatenate the result back
10349 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10350 }
10351
Nate Begeman51409212010-07-28 00:21:48 +000010352 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010353}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010354
Dan Gohmand858e902010-04-17 15:26:15 +000010355SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010356 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10357 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010358 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10359 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010360 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010361 SDValue LHS = N->getOperand(0);
10362 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010363 unsigned BaseOp = 0;
10364 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010365 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010366 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010367 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010368 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010369 // A subtract of one will be selected as a INC. Note that INC doesn't
10370 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010371 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10372 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010373 BaseOp = X86ISD::INC;
10374 Cond = X86::COND_O;
10375 break;
10376 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010377 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010378 Cond = X86::COND_O;
10379 break;
10380 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010381 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010382 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010383 break;
10384 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010385 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10386 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010387 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10388 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010389 BaseOp = X86ISD::DEC;
10390 Cond = X86::COND_O;
10391 break;
10392 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010393 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010394 Cond = X86::COND_O;
10395 break;
10396 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010397 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010398 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010399 break;
10400 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010401 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010402 Cond = X86::COND_O;
10403 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010404 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10405 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10406 MVT::i32);
10407 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010408
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010409 SDValue SetCC =
10410 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10411 DAG.getConstant(X86::COND_O, MVT::i32),
10412 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010413
Dan Gohman6e5fda22011-07-22 18:45:15 +000010414 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010415 }
Bill Wendling74c37652008-12-09 22:08:41 +000010416 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010417
Bill Wendling61edeb52008-12-02 01:06:39 +000010418 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010419 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010420 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010421
Bill Wendling61edeb52008-12-02 01:06:39 +000010422 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010423 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10424 DAG.getConstant(Cond, MVT::i32),
10425 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010426
Dan Gohman6e5fda22011-07-22 18:45:15 +000010427 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010428}
10429
Chad Rosier30450e82011-12-22 22:35:21 +000010430SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10431 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010432 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010433 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10434 EVT VT = Op.getValueType();
10435
Craig Toppered2e13d2012-01-22 19:15:14 +000010436 if (!Subtarget->hasSSE2() || !VT.isVector())
10437 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010438
Craig Toppered2e13d2012-01-22 19:15:14 +000010439 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10440 ExtraVT.getScalarType().getSizeInBits();
10441 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10442
10443 switch (VT.getSimpleVT().SimpleTy) {
10444 default: return SDValue();
10445 case MVT::v8i32:
10446 case MVT::v16i16:
10447 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010448 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010449 if (!Subtarget->hasAVX2()) {
10450 // needs to be split
10451 int NumElems = VT.getVectorNumElements();
10452 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10453 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010454
Craig Toppered2e13d2012-01-22 19:15:14 +000010455 // Extract the LHS vectors
10456 SDValue LHS = Op.getOperand(0);
10457 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10458 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010459
Craig Toppered2e13d2012-01-22 19:15:14 +000010460 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10461 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010462
Craig Toppered2e13d2012-01-22 19:15:14 +000010463 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10464 int ExtraNumElems = ExtraVT.getVectorNumElements();
10465 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10466 ExtraNumElems/2);
10467 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010468
Craig Toppered2e13d2012-01-22 19:15:14 +000010469 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10470 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010471
Craig Toppered2e13d2012-01-22 19:15:14 +000010472 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10473 }
10474 // fall through
10475 case MVT::v4i32:
10476 case MVT::v8i16: {
10477 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10478 Op.getOperand(0), ShAmt, DAG);
10479 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010480 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010481 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010482}
10483
10484
Eric Christopher9a9d2752010-07-22 02:48:34 +000010485SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10486 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010487
Eric Christopher77ed1352011-07-08 00:04:56 +000010488 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10489 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010490 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010491 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010492 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010493 SDValue Ops[] = {
10494 DAG.getRegister(X86::ESP, MVT::i32), // Base
10495 DAG.getTargetConstant(1, MVT::i8), // Scale
10496 DAG.getRegister(0, MVT::i32), // Index
10497 DAG.getTargetConstant(0, MVT::i32), // Disp
10498 DAG.getRegister(0, MVT::i32), // Segment.
10499 Zero,
10500 Chain
10501 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010502 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010503 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10504 array_lengthof(Ops));
10505 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010506 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010507
Eric Christopher9a9d2752010-07-22 02:48:34 +000010508 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010509 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010510 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010511
Chris Lattner132929a2010-08-14 17:26:09 +000010512 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10513 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10514 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10515 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010516
Chris Lattner132929a2010-08-14 17:26:09 +000010517 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10518 if (!Op1 && !Op2 && !Op3 && Op4)
10519 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010520
Chris Lattner132929a2010-08-14 17:26:09 +000010521 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10522 if (Op1 && !Op2 && !Op3 && !Op4)
10523 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010524
10525 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010526 // (MFENCE)>;
10527 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010528}
10529
Eli Friedman14648462011-07-27 22:21:52 +000010530SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10531 SelectionDAG &DAG) const {
10532 DebugLoc dl = Op.getDebugLoc();
10533 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10534 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10535 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10536 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10537
10538 // The only fence that needs an instruction is a sequentially-consistent
10539 // cross-thread fence.
10540 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10541 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10542 // no-sse2). There isn't any reason to disable it if the target processor
10543 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010544 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010545 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10546
10547 SDValue Chain = Op.getOperand(0);
10548 SDValue Zero = DAG.getConstant(0, MVT::i32);
10549 SDValue Ops[] = {
10550 DAG.getRegister(X86::ESP, MVT::i32), // Base
10551 DAG.getTargetConstant(1, MVT::i8), // Scale
10552 DAG.getRegister(0, MVT::i32), // Index
10553 DAG.getTargetConstant(0, MVT::i32), // Disp
10554 DAG.getRegister(0, MVT::i32), // Segment.
10555 Zero,
10556 Chain
10557 };
10558 SDNode *Res =
10559 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10560 array_lengthof(Ops));
10561 return SDValue(Res, 0);
10562 }
10563
10564 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10565 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10566}
10567
10568
Dan Gohmand858e902010-04-17 15:26:15 +000010569SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010570 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010571 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010572 unsigned Reg = 0;
10573 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010574 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010575 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010576 case MVT::i8: Reg = X86::AL; size = 1; break;
10577 case MVT::i16: Reg = X86::AX; size = 2; break;
10578 case MVT::i32: Reg = X86::EAX; size = 4; break;
10579 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010580 assert(Subtarget->is64Bit() && "Node not type legal!");
10581 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010582 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010583 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010584 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010585 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010586 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010587 Op.getOperand(1),
10588 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010589 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010590 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010591 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010592 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10593 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10594 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010595 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010596 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010597 return cpOut;
10598}
10599
Duncan Sands1607f052008-12-01 11:39:25 +000010600SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010601 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010602 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010603 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010604 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010605 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010606 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010607 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10608 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010609 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010610 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10611 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010612 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010613 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010614 rdx.getValue(1)
10615 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010616 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010617}
10618
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010619SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010620 SelectionDAG &DAG) const {
10621 EVT SrcVT = Op.getOperand(0).getValueType();
10622 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010623 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010624 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010625 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010626 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010627 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010628 // i64 <=> MMX conversions are Legal.
10629 if (SrcVT==MVT::i64 && DstVT.isVector())
10630 return Op;
10631 if (DstVT==MVT::i64 && SrcVT.isVector())
10632 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010633 // MMX <=> MMX conversions are Legal.
10634 if (SrcVT.isVector() && DstVT.isVector())
10635 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010636 // All other conversions need to be expanded.
10637 return SDValue();
10638}
Chris Lattner5b856542010-12-20 00:59:46 +000010639
Dan Gohmand858e902010-04-17 15:26:15 +000010640SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010641 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010642 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010643 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010644 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010645 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010646 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010647 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010648 Node->getOperand(0),
10649 Node->getOperand(1), negOp,
10650 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010651 cast<AtomicSDNode>(Node)->getAlignment(),
10652 cast<AtomicSDNode>(Node)->getOrdering(),
10653 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010654}
10655
Eli Friedman327236c2011-08-24 20:50:09 +000010656static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10657 SDNode *Node = Op.getNode();
10658 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010659 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010660
10661 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010662 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10663 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10664 // (The only way to get a 16-byte store is cmpxchg16b)
10665 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10666 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10667 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010668 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10669 cast<AtomicSDNode>(Node)->getMemoryVT(),
10670 Node->getOperand(0),
10671 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010672 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010673 cast<AtomicSDNode>(Node)->getOrdering(),
10674 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010675 return Swap.getValue(1);
10676 }
10677 // Other atomic stores have a simple pattern.
10678 return Op;
10679}
10680
Chris Lattner5b856542010-12-20 00:59:46 +000010681static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10682 EVT VT = Op.getNode()->getValueType(0);
10683
10684 // Let legalize expand this if it isn't a legal type yet.
10685 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10686 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010687
Chris Lattner5b856542010-12-20 00:59:46 +000010688 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010689
Chris Lattner5b856542010-12-20 00:59:46 +000010690 unsigned Opc;
10691 bool ExtraOp = false;
10692 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010693 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010694 case ISD::ADDC: Opc = X86ISD::ADD; break;
10695 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10696 case ISD::SUBC: Opc = X86ISD::SUB; break;
10697 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10698 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010699
Chris Lattner5b856542010-12-20 00:59:46 +000010700 if (!ExtraOp)
10701 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10702 Op.getOperand(1));
10703 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10704 Op.getOperand(1), Op.getOperand(2));
10705}
10706
Evan Cheng0db9fe62006-04-25 20:13:52 +000010707/// LowerOperation - Provide custom lowering hooks for some operations.
10708///
Dan Gohmand858e902010-04-17 15:26:15 +000010709SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010710 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010711 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010712 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010713 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010714 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010715 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10716 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010717 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010718 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010719 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010720 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10721 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10722 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010723 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010724 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010725 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10726 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10727 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010728 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010729 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010730 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010731 case ISD::SHL_PARTS:
10732 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010733 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010734 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010735 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010736 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010737 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010738 case ISD::FABS: return LowerFABS(Op, DAG);
10739 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010740 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010741 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010742 case ISD::SETCC: return LowerSETCC(Op, DAG);
10743 case ISD::SELECT: return LowerSELECT(Op, DAG);
10744 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010745 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010746 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010747 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010748 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010749 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010750 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10751 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010752 case ISD::FRAME_TO_ARGS_OFFSET:
10753 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010754 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010755 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010756 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10757 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010758 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010759 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010760 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010761 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010762 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010763 case ISD::SRA:
10764 case ISD::SRL:
10765 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010766 case ISD::SADDO:
10767 case ISD::UADDO:
10768 case ISD::SSUBO:
10769 case ISD::USUBO:
10770 case ISD::SMULO:
10771 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010772 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010773 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010774 case ISD::ADDC:
10775 case ISD::ADDE:
10776 case ISD::SUBC:
10777 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010778 case ISD::ADD: return LowerADD(Op, DAG);
10779 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010780 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010781}
10782
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010783static void ReplaceATOMIC_LOAD(SDNode *Node,
10784 SmallVectorImpl<SDValue> &Results,
10785 SelectionDAG &DAG) {
10786 DebugLoc dl = Node->getDebugLoc();
10787 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10788
10789 // Convert wide load -> cmpxchg8b/cmpxchg16b
10790 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10791 // (The only way to get a 16-byte load is cmpxchg16b)
10792 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010793 SDValue Zero = DAG.getConstant(0, VT);
10794 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010795 Node->getOperand(0),
10796 Node->getOperand(1), Zero, Zero,
10797 cast<AtomicSDNode>(Node)->getMemOperand(),
10798 cast<AtomicSDNode>(Node)->getOrdering(),
10799 cast<AtomicSDNode>(Node)->getSynchScope());
10800 Results.push_back(Swap.getValue(0));
10801 Results.push_back(Swap.getValue(1));
10802}
10803
Duncan Sands1607f052008-12-01 11:39:25 +000010804void X86TargetLowering::
10805ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010806 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010807 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010808 assert (Node->getValueType(0) == MVT::i64 &&
10809 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010810
10811 SDValue Chain = Node->getOperand(0);
10812 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010813 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010814 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010815 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010816 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010817 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010818 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010819 SDValue Result =
10820 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10821 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010822 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010823 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010824 Results.push_back(Result.getValue(2));
10825}
10826
Duncan Sands126d9072008-07-04 11:47:58 +000010827/// ReplaceNodeResults - Replace a node with an illegal result type
10828/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010829void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10830 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010831 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010832 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010833 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010834 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010835 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010836 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010837 case ISD::ADDC:
10838 case ISD::ADDE:
10839 case ISD::SUBC:
10840 case ISD::SUBE:
10841 // We don't want to expand or promote these.
10842 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010843 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010844 std::pair<SDValue,SDValue> Vals =
10845 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010846 SDValue FIST = Vals.first, StackSlot = Vals.second;
10847 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010848 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010849 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010850 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010851 MachinePointerInfo(),
10852 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010853 }
10854 return;
10855 }
10856 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010857 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010858 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010859 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010860 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010861 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010862 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010863 eax.getValue(2));
10864 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10865 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010866 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010867 Results.push_back(edx.getValue(1));
10868 return;
10869 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010870 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010871 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010872 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010873 bool Regs64bit = T == MVT::i128;
10874 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010875 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010876 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10877 DAG.getConstant(0, HalfT));
10878 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10879 DAG.getConstant(1, HalfT));
10880 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10881 Regs64bit ? X86::RAX : X86::EAX,
10882 cpInL, SDValue());
10883 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10884 Regs64bit ? X86::RDX : X86::EDX,
10885 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010886 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010887 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10888 DAG.getConstant(0, HalfT));
10889 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10890 DAG.getConstant(1, HalfT));
10891 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10892 Regs64bit ? X86::RBX : X86::EBX,
10893 swapInL, cpInH.getValue(1));
10894 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10895 Regs64bit ? X86::RCX : X86::ECX,
10896 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010897 SDValue Ops[] = { swapInH.getValue(0),
10898 N->getOperand(1),
10899 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010900 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010901 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010902 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10903 X86ISD::LCMPXCHG8_DAG;
10904 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010905 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010906 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10907 Regs64bit ? X86::RAX : X86::EAX,
10908 HalfT, Result.getValue(1));
10909 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10910 Regs64bit ? X86::RDX : X86::EDX,
10911 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010912 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010913 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010914 Results.push_back(cpOutH.getValue(1));
10915 return;
10916 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010917 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010918 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10919 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010920 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010921 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10922 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010923 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010924 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10925 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010926 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010927 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10928 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010929 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010930 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10931 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010932 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010933 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10934 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010935 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010936 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10937 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010938 case ISD::ATOMIC_LOAD:
10939 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010940 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010941}
10942
Evan Cheng72261582005-12-20 06:22:03 +000010943const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10944 switch (Opcode) {
10945 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010946 case X86ISD::BSF: return "X86ISD::BSF";
10947 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010948 case X86ISD::SHLD: return "X86ISD::SHLD";
10949 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010950 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010951 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010952 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010953 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010954 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010955 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010956 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10957 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10958 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010959 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010960 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010961 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010962 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010963 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010964 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010965 case X86ISD::COMI: return "X86ISD::COMI";
10966 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010967 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010968 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010969 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10970 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010971 case X86ISD::CMOV: return "X86ISD::CMOV";
10972 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010973 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010974 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10975 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010976 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010977 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010978 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010979 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010980 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010981 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10982 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010983 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010984 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010985 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010986 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010987 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010988 case X86ISD::HADD: return "X86ISD::HADD";
10989 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010990 case X86ISD::FHADD: return "X86ISD::FHADD";
10991 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010992 case X86ISD::FMAX: return "X86ISD::FMAX";
10993 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010994 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10995 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010996 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010997 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010998 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010999 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011000 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011001 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11002 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011003 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11004 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11005 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11006 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11007 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11008 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011009 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11010 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011011 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11012 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011013 case X86ISD::VSHL: return "X86ISD::VSHL";
11014 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011015 case X86ISD::VSRA: return "X86ISD::VSRA";
11016 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11017 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11018 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011019 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011020 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11021 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011022 case X86ISD::ADD: return "X86ISD::ADD";
11023 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011024 case X86ISD::ADC: return "X86ISD::ADC";
11025 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011026 case X86ISD::SMUL: return "X86ISD::SMUL";
11027 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011028 case X86ISD::INC: return "X86ISD::INC";
11029 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011030 case X86ISD::OR: return "X86ISD::OR";
11031 case X86ISD::XOR: return "X86ISD::XOR";
11032 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011033 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011034 case X86ISD::BLSI: return "X86ISD::BLSI";
11035 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11036 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011037 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011038 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011039 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011040 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11041 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11042 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011043 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011044 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011045 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011046 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011047 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011048 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11049 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011050 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11051 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11052 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011053 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11054 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011055 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11056 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011057 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011058 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011059 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper5b209e82012-02-05 03:14:49 +000011060 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011061 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011062 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011063 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011064 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011065 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011066 }
11067}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011068
Chris Lattnerc9addb72007-03-30 23:15:24 +000011069// isLegalAddressingMode - Return true if the addressing mode represented
11070// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011071bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011072 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011073 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011074 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011075 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011076
Chris Lattnerc9addb72007-03-30 23:15:24 +000011077 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011078 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011079 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011080
Chris Lattnerc9addb72007-03-30 23:15:24 +000011081 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011082 unsigned GVFlags =
11083 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011084
Chris Lattnerdfed4132009-07-10 07:38:24 +000011085 // If a reference to this global requires an extra load, we can't fold it.
11086 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011087 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011088
Chris Lattnerdfed4132009-07-10 07:38:24 +000011089 // If BaseGV requires a register for the PIC base, we cannot also have a
11090 // BaseReg specified.
11091 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011092 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011093
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011094 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011095 if ((M != CodeModel::Small || R != Reloc::Static) &&
11096 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011097 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011098 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011099
Chris Lattnerc9addb72007-03-30 23:15:24 +000011100 switch (AM.Scale) {
11101 case 0:
11102 case 1:
11103 case 2:
11104 case 4:
11105 case 8:
11106 // These scales always work.
11107 break;
11108 case 3:
11109 case 5:
11110 case 9:
11111 // These scales are formed with basereg+scalereg. Only accept if there is
11112 // no basereg yet.
11113 if (AM.HasBaseReg)
11114 return false;
11115 break;
11116 default: // Other stuff never works.
11117 return false;
11118 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011119
Chris Lattnerc9addb72007-03-30 23:15:24 +000011120 return true;
11121}
11122
11123
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011124bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011125 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011126 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011127 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11128 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011129 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011130 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011131 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011132}
11133
Owen Andersone50ed302009-08-10 22:56:29 +000011134bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011135 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011136 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011137 unsigned NumBits1 = VT1.getSizeInBits();
11138 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011139 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011140 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011141 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011142}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011143
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011144bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011145 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011146 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011147}
11148
Owen Andersone50ed302009-08-10 22:56:29 +000011149bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011150 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011151 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011152}
11153
Owen Andersone50ed302009-08-10 22:56:29 +000011154bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011155 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011156 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011157}
11158
Evan Cheng60c07e12006-07-05 22:17:51 +000011159/// isShuffleMaskLegal - Targets can use this to indicate that they only
11160/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11161/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11162/// are assumed to be legal.
11163bool
Eric Christopherfd179292009-08-27 18:07:15 +000011164X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011165 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011166 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011167 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011168 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011169
Nate Begemana09008b2009-10-19 02:17:23 +000011170 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011171 return (VT.getVectorNumElements() == 2 ||
11172 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11173 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011174 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011175 isPSHUFDMask(M, VT) ||
11176 isPSHUFHWMask(M, VT) ||
11177 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011178 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011179 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11180 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011181 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11182 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011183}
11184
Dan Gohman7d8143f2008-04-09 20:09:42 +000011185bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011186X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011187 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011188 unsigned NumElts = VT.getVectorNumElements();
11189 // FIXME: This collection of masks seems suspect.
11190 if (NumElts == 2)
11191 return true;
11192 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11193 return (isMOVLMask(Mask, VT) ||
11194 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011195 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11196 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011197 }
11198 return false;
11199}
11200
11201//===----------------------------------------------------------------------===//
11202// X86 Scheduler Hooks
11203//===----------------------------------------------------------------------===//
11204
Mon P Wang63307c32008-05-05 19:05:59 +000011205// private utility function
11206MachineBasicBlock *
11207X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11208 MachineBasicBlock *MBB,
11209 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011210 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011211 unsigned LoadOpc,
11212 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011213 unsigned notOpc,
11214 unsigned EAXreg,
11215 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011216 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011217 // For the atomic bitwise operator, we generate
11218 // thisMBB:
11219 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011220 // ld t1 = [bitinstr.addr]
11221 // op t2 = t1, [bitinstr.val]
11222 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011223 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11224 // bz newMBB
11225 // fallthrough -->nextMBB
11226 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11227 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011228 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011229 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011230
Mon P Wang63307c32008-05-05 19:05:59 +000011231 /// First build the CFG
11232 MachineFunction *F = MBB->getParent();
11233 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011234 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11235 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11236 F->insert(MBBIter, newMBB);
11237 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011238
Dan Gohman14152b42010-07-06 20:24:04 +000011239 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11240 nextMBB->splice(nextMBB->begin(), thisMBB,
11241 llvm::next(MachineBasicBlock::iterator(bInstr)),
11242 thisMBB->end());
11243 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011244
Mon P Wang63307c32008-05-05 19:05:59 +000011245 // Update thisMBB to fall through to newMBB
11246 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011247
Mon P Wang63307c32008-05-05 19:05:59 +000011248 // newMBB jumps to itself and fall through to nextMBB
11249 newMBB->addSuccessor(nextMBB);
11250 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011251
Mon P Wang63307c32008-05-05 19:05:59 +000011252 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011253 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011254 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011255 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011256 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011257 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011258 int numArgs = bInstr->getNumOperands() - 1;
11259 for (int i=0; i < numArgs; ++i)
11260 argOpers[i] = &bInstr->getOperand(i+1);
11261
11262 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011263 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011264 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011265
Dale Johannesen140be2d2008-08-19 18:47:28 +000011266 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011267 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011268 for (int i=0; i <= lastAddrIndx; ++i)
11269 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011270
Dale Johannesen140be2d2008-08-19 18:47:28 +000011271 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011272 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011273 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011274 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011275 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011276 tt = t1;
11277
Dale Johannesen140be2d2008-08-19 18:47:28 +000011278 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011279 assert((argOpers[valArgIndx]->isReg() ||
11280 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011281 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011282 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011283 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011284 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011285 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011286 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011287 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011288
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011289 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011290 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011291
Dale Johannesene4d209d2009-02-03 20:21:25 +000011292 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011293 for (int i=0; i <= lastAddrIndx; ++i)
11294 (*MIB).addOperand(*argOpers[i]);
11295 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011296 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011297 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11298 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011299
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011300 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011301 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011302
Mon P Wang63307c32008-05-05 19:05:59 +000011303 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011304 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011305
Dan Gohman14152b42010-07-06 20:24:04 +000011306 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011307 return nextMBB;
11308}
11309
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011310// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011311MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011312X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11313 MachineBasicBlock *MBB,
11314 unsigned regOpcL,
11315 unsigned regOpcH,
11316 unsigned immOpcL,
11317 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011318 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011319 // For the atomic bitwise operator, we generate
11320 // thisMBB (instructions are in pairs, except cmpxchg8b)
11321 // ld t1,t2 = [bitinstr.addr]
11322 // newMBB:
11323 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11324 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011325 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011326 // mov ECX, EBX <- t5, t6
11327 // mov EAX, EDX <- t1, t2
11328 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11329 // mov t3, t4 <- EAX, EDX
11330 // bz newMBB
11331 // result in out1, out2
11332 // fallthrough -->nextMBB
11333
11334 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11335 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011336 const unsigned NotOpc = X86::NOT32r;
11337 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11338 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11339 MachineFunction::iterator MBBIter = MBB;
11340 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011341
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011342 /// First build the CFG
11343 MachineFunction *F = MBB->getParent();
11344 MachineBasicBlock *thisMBB = MBB;
11345 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11346 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11347 F->insert(MBBIter, newMBB);
11348 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011349
Dan Gohman14152b42010-07-06 20:24:04 +000011350 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11351 nextMBB->splice(nextMBB->begin(), thisMBB,
11352 llvm::next(MachineBasicBlock::iterator(bInstr)),
11353 thisMBB->end());
11354 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011355
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011356 // Update thisMBB to fall through to newMBB
11357 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011358
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011359 // newMBB jumps to itself and fall through to nextMBB
11360 newMBB->addSuccessor(nextMBB);
11361 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011362
Dale Johannesene4d209d2009-02-03 20:21:25 +000011363 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011364 // Insert instructions into newMBB based on incoming instruction
11365 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011366 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011367 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011368 MachineOperand& dest1Oper = bInstr->getOperand(0);
11369 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011370 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11371 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011372 argOpers[i] = &bInstr->getOperand(i+2);
11373
Dan Gohman71ea4e52010-05-14 21:01:44 +000011374 // We use some of the operands multiple times, so conservatively just
11375 // clear any kill flags that might be present.
11376 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11377 argOpers[i]->setIsKill(false);
11378 }
11379
Evan Chengad5b52f2010-01-08 19:14:57 +000011380 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011381 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011382
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011383 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011384 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011385 for (int i=0; i <= lastAddrIndx; ++i)
11386 (*MIB).addOperand(*argOpers[i]);
11387 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011388 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011389 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011390 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011391 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011392 MachineOperand newOp3 = *(argOpers[3]);
11393 if (newOp3.isImm())
11394 newOp3.setImm(newOp3.getImm()+4);
11395 else
11396 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011397 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011398 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011399
11400 // t3/4 are defined later, at the bottom of the loop
11401 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11402 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011403 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011404 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011405 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011406 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11407
Evan Cheng306b4ca2010-01-08 23:41:50 +000011408 // The subsequent operations should be using the destination registers of
11409 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011410 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011411 t1 = F->getRegInfo().createVirtualRegister(RC);
11412 t2 = F->getRegInfo().createVirtualRegister(RC);
11413 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11414 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011415 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011416 t1 = dest1Oper.getReg();
11417 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011418 }
11419
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011420 int valArgIndx = lastAddrIndx + 1;
11421 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011422 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011423 "invalid operand");
11424 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11425 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011426 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011427 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011428 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011429 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011430 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011431 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011432 (*MIB).addOperand(*argOpers[valArgIndx]);
11433 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011434 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011435 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011436 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011437 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011438 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011439 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011440 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011441 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011442 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011443 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011444
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011445 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011446 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011447 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011448 MIB.addReg(t2);
11449
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011450 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011451 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011452 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011453 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011454
Dale Johannesene4d209d2009-02-03 20:21:25 +000011455 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011456 for (int i=0; i <= lastAddrIndx; ++i)
11457 (*MIB).addOperand(*argOpers[i]);
11458
11459 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011460 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11461 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011462
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011463 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011464 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011465 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011466 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011467
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011468 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011469 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011470
Dan Gohman14152b42010-07-06 20:24:04 +000011471 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011472 return nextMBB;
11473}
11474
11475// private utility function
11476MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011477X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11478 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011479 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011480 // For the atomic min/max operator, we generate
11481 // thisMBB:
11482 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011483 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011484 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011485 // cmp t1, t2
11486 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011487 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011488 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11489 // bz newMBB
11490 // fallthrough -->nextMBB
11491 //
11492 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11493 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011494 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011495 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011496
Mon P Wang63307c32008-05-05 19:05:59 +000011497 /// First build the CFG
11498 MachineFunction *F = MBB->getParent();
11499 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011500 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11501 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11502 F->insert(MBBIter, newMBB);
11503 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011504
Dan Gohman14152b42010-07-06 20:24:04 +000011505 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11506 nextMBB->splice(nextMBB->begin(), thisMBB,
11507 llvm::next(MachineBasicBlock::iterator(mInstr)),
11508 thisMBB->end());
11509 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011510
Mon P Wang63307c32008-05-05 19:05:59 +000011511 // Update thisMBB to fall through to newMBB
11512 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011513
Mon P Wang63307c32008-05-05 19:05:59 +000011514 // newMBB jumps to newMBB and fall through to nextMBB
11515 newMBB->addSuccessor(nextMBB);
11516 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011517
Dale Johannesene4d209d2009-02-03 20:21:25 +000011518 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011519 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011520 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011521 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011522 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011523 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011524 int numArgs = mInstr->getNumOperands() - 1;
11525 for (int i=0; i < numArgs; ++i)
11526 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011527
Mon P Wang63307c32008-05-05 19:05:59 +000011528 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011529 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011530 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011531
Mon P Wangab3e7472008-05-05 22:56:23 +000011532 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011533 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011534 for (int i=0; i <= lastAddrIndx; ++i)
11535 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011536
Mon P Wang63307c32008-05-05 19:05:59 +000011537 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011538 assert((argOpers[valArgIndx]->isReg() ||
11539 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011540 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011541
11542 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011543 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011544 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011545 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011546 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011547 (*MIB).addOperand(*argOpers[valArgIndx]);
11548
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011549 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011550 MIB.addReg(t1);
11551
Dale Johannesene4d209d2009-02-03 20:21:25 +000011552 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011553 MIB.addReg(t1);
11554 MIB.addReg(t2);
11555
11556 // Generate movc
11557 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011558 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011559 MIB.addReg(t2);
11560 MIB.addReg(t1);
11561
11562 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011563 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011564 for (int i=0; i <= lastAddrIndx; ++i)
11565 (*MIB).addOperand(*argOpers[i]);
11566 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011567 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011568 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11569 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011570
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011571 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011572 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011573
Mon P Wang63307c32008-05-05 19:05:59 +000011574 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011575 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011576
Dan Gohman14152b42010-07-06 20:24:04 +000011577 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011578 return nextMBB;
11579}
11580
Eric Christopherf83a5de2009-08-27 18:08:16 +000011581// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011582// or XMM0_V32I8 in AVX all of this code can be replaced with that
11583// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011584MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011585X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011586 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011587 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011588 "Target must have SSE4.2 or AVX features enabled");
11589
Eric Christopherb120ab42009-08-18 22:50:32 +000011590 DebugLoc dl = MI->getDebugLoc();
11591 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011592 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011593 if (!Subtarget->hasAVX()) {
11594 if (memArg)
11595 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11596 else
11597 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11598 } else {
11599 if (memArg)
11600 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11601 else
11602 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11603 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011604
Eric Christopher41c902f2010-11-30 08:20:21 +000011605 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011606 for (unsigned i = 0; i < numArgs; ++i) {
11607 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011608 if (!(Op.isReg() && Op.isImplicit()))
11609 MIB.addOperand(Op);
11610 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011611 BuildMI(*BB, MI, dl,
11612 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11613 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011614 .addReg(X86::XMM0);
11615
Dan Gohman14152b42010-07-06 20:24:04 +000011616 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011617 return BB;
11618}
11619
11620MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011621X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011622 DebugLoc dl = MI->getDebugLoc();
11623 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011624
Eric Christopher228232b2010-11-30 07:20:12 +000011625 // Address into RAX/EAX, other two args into ECX, EDX.
11626 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11627 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11628 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11629 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011630 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011631
Eric Christopher228232b2010-11-30 07:20:12 +000011632 unsigned ValOps = X86::AddrNumOperands;
11633 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11634 .addReg(MI->getOperand(ValOps).getReg());
11635 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11636 .addReg(MI->getOperand(ValOps+1).getReg());
11637
11638 // The instruction doesn't actually take any operands though.
11639 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011640
Eric Christopher228232b2010-11-30 07:20:12 +000011641 MI->eraseFromParent(); // The pseudo is gone now.
11642 return BB;
11643}
11644
11645MachineBasicBlock *
11646X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011647 DebugLoc dl = MI->getDebugLoc();
11648 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011649
Eric Christopher228232b2010-11-30 07:20:12 +000011650 // First arg in ECX, the second in EAX.
11651 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11652 .addReg(MI->getOperand(0).getReg());
11653 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11654 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011655
Eric Christopher228232b2010-11-30 07:20:12 +000011656 // The instruction doesn't actually take any operands though.
11657 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011658
Eric Christopher228232b2010-11-30 07:20:12 +000011659 MI->eraseFromParent(); // The pseudo is gone now.
11660 return BB;
11661}
11662
11663MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011664X86TargetLowering::EmitVAARG64WithCustomInserter(
11665 MachineInstr *MI,
11666 MachineBasicBlock *MBB) const {
11667 // Emit va_arg instruction on X86-64.
11668
11669 // Operands to this pseudo-instruction:
11670 // 0 ) Output : destination address (reg)
11671 // 1-5) Input : va_list address (addr, i64mem)
11672 // 6 ) ArgSize : Size (in bytes) of vararg type
11673 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11674 // 8 ) Align : Alignment of type
11675 // 9 ) EFLAGS (implicit-def)
11676
11677 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11678 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11679
11680 unsigned DestReg = MI->getOperand(0).getReg();
11681 MachineOperand &Base = MI->getOperand(1);
11682 MachineOperand &Scale = MI->getOperand(2);
11683 MachineOperand &Index = MI->getOperand(3);
11684 MachineOperand &Disp = MI->getOperand(4);
11685 MachineOperand &Segment = MI->getOperand(5);
11686 unsigned ArgSize = MI->getOperand(6).getImm();
11687 unsigned ArgMode = MI->getOperand(7).getImm();
11688 unsigned Align = MI->getOperand(8).getImm();
11689
11690 // Memory Reference
11691 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11692 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11693 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11694
11695 // Machine Information
11696 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11697 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11698 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11699 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11700 DebugLoc DL = MI->getDebugLoc();
11701
11702 // struct va_list {
11703 // i32 gp_offset
11704 // i32 fp_offset
11705 // i64 overflow_area (address)
11706 // i64 reg_save_area (address)
11707 // }
11708 // sizeof(va_list) = 24
11709 // alignment(va_list) = 8
11710
11711 unsigned TotalNumIntRegs = 6;
11712 unsigned TotalNumXMMRegs = 8;
11713 bool UseGPOffset = (ArgMode == 1);
11714 bool UseFPOffset = (ArgMode == 2);
11715 unsigned MaxOffset = TotalNumIntRegs * 8 +
11716 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11717
11718 /* Align ArgSize to a multiple of 8 */
11719 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11720 bool NeedsAlign = (Align > 8);
11721
11722 MachineBasicBlock *thisMBB = MBB;
11723 MachineBasicBlock *overflowMBB;
11724 MachineBasicBlock *offsetMBB;
11725 MachineBasicBlock *endMBB;
11726
11727 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11728 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11729 unsigned OffsetReg = 0;
11730
11731 if (!UseGPOffset && !UseFPOffset) {
11732 // If we only pull from the overflow region, we don't create a branch.
11733 // We don't need to alter control flow.
11734 OffsetDestReg = 0; // unused
11735 OverflowDestReg = DestReg;
11736
11737 offsetMBB = NULL;
11738 overflowMBB = thisMBB;
11739 endMBB = thisMBB;
11740 } else {
11741 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11742 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11743 // If not, pull from overflow_area. (branch to overflowMBB)
11744 //
11745 // thisMBB
11746 // | .
11747 // | .
11748 // offsetMBB overflowMBB
11749 // | .
11750 // | .
11751 // endMBB
11752
11753 // Registers for the PHI in endMBB
11754 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11755 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11756
11757 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11758 MachineFunction *MF = MBB->getParent();
11759 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11760 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11761 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11762
11763 MachineFunction::iterator MBBIter = MBB;
11764 ++MBBIter;
11765
11766 // Insert the new basic blocks
11767 MF->insert(MBBIter, offsetMBB);
11768 MF->insert(MBBIter, overflowMBB);
11769 MF->insert(MBBIter, endMBB);
11770
11771 // Transfer the remainder of MBB and its successor edges to endMBB.
11772 endMBB->splice(endMBB->begin(), thisMBB,
11773 llvm::next(MachineBasicBlock::iterator(MI)),
11774 thisMBB->end());
11775 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11776
11777 // Make offsetMBB and overflowMBB successors of thisMBB
11778 thisMBB->addSuccessor(offsetMBB);
11779 thisMBB->addSuccessor(overflowMBB);
11780
11781 // endMBB is a successor of both offsetMBB and overflowMBB
11782 offsetMBB->addSuccessor(endMBB);
11783 overflowMBB->addSuccessor(endMBB);
11784
11785 // Load the offset value into a register
11786 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11787 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11788 .addOperand(Base)
11789 .addOperand(Scale)
11790 .addOperand(Index)
11791 .addDisp(Disp, UseFPOffset ? 4 : 0)
11792 .addOperand(Segment)
11793 .setMemRefs(MMOBegin, MMOEnd);
11794
11795 // Check if there is enough room left to pull this argument.
11796 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11797 .addReg(OffsetReg)
11798 .addImm(MaxOffset + 8 - ArgSizeA8);
11799
11800 // Branch to "overflowMBB" if offset >= max
11801 // Fall through to "offsetMBB" otherwise
11802 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11803 .addMBB(overflowMBB);
11804 }
11805
11806 // In offsetMBB, emit code to use the reg_save_area.
11807 if (offsetMBB) {
11808 assert(OffsetReg != 0);
11809
11810 // Read the reg_save_area address.
11811 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11812 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11813 .addOperand(Base)
11814 .addOperand(Scale)
11815 .addOperand(Index)
11816 .addDisp(Disp, 16)
11817 .addOperand(Segment)
11818 .setMemRefs(MMOBegin, MMOEnd);
11819
11820 // Zero-extend the offset
11821 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11822 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11823 .addImm(0)
11824 .addReg(OffsetReg)
11825 .addImm(X86::sub_32bit);
11826
11827 // Add the offset to the reg_save_area to get the final address.
11828 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11829 .addReg(OffsetReg64)
11830 .addReg(RegSaveReg);
11831
11832 // Compute the offset for the next argument
11833 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11834 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11835 .addReg(OffsetReg)
11836 .addImm(UseFPOffset ? 16 : 8);
11837
11838 // Store it back into the va_list.
11839 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11840 .addOperand(Base)
11841 .addOperand(Scale)
11842 .addOperand(Index)
11843 .addDisp(Disp, UseFPOffset ? 4 : 0)
11844 .addOperand(Segment)
11845 .addReg(NextOffsetReg)
11846 .setMemRefs(MMOBegin, MMOEnd);
11847
11848 // Jump to endMBB
11849 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11850 .addMBB(endMBB);
11851 }
11852
11853 //
11854 // Emit code to use overflow area
11855 //
11856
11857 // Load the overflow_area address into a register.
11858 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11859 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11860 .addOperand(Base)
11861 .addOperand(Scale)
11862 .addOperand(Index)
11863 .addDisp(Disp, 8)
11864 .addOperand(Segment)
11865 .setMemRefs(MMOBegin, MMOEnd);
11866
11867 // If we need to align it, do so. Otherwise, just copy the address
11868 // to OverflowDestReg.
11869 if (NeedsAlign) {
11870 // Align the overflow address
11871 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11872 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11873
11874 // aligned_addr = (addr + (align-1)) & ~(align-1)
11875 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11876 .addReg(OverflowAddrReg)
11877 .addImm(Align-1);
11878
11879 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11880 .addReg(TmpReg)
11881 .addImm(~(uint64_t)(Align-1));
11882 } else {
11883 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11884 .addReg(OverflowAddrReg);
11885 }
11886
11887 // Compute the next overflow address after this argument.
11888 // (the overflow address should be kept 8-byte aligned)
11889 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11890 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11891 .addReg(OverflowDestReg)
11892 .addImm(ArgSizeA8);
11893
11894 // Store the new overflow address.
11895 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11896 .addOperand(Base)
11897 .addOperand(Scale)
11898 .addOperand(Index)
11899 .addDisp(Disp, 8)
11900 .addOperand(Segment)
11901 .addReg(NextAddrReg)
11902 .setMemRefs(MMOBegin, MMOEnd);
11903
11904 // If we branched, emit the PHI to the front of endMBB.
11905 if (offsetMBB) {
11906 BuildMI(*endMBB, endMBB->begin(), DL,
11907 TII->get(X86::PHI), DestReg)
11908 .addReg(OffsetDestReg).addMBB(offsetMBB)
11909 .addReg(OverflowDestReg).addMBB(overflowMBB);
11910 }
11911
11912 // Erase the pseudo instruction
11913 MI->eraseFromParent();
11914
11915 return endMBB;
11916}
11917
11918MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011919X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11920 MachineInstr *MI,
11921 MachineBasicBlock *MBB) const {
11922 // Emit code to save XMM registers to the stack. The ABI says that the
11923 // number of registers to save is given in %al, so it's theoretically
11924 // possible to do an indirect jump trick to avoid saving all of them,
11925 // however this code takes a simpler approach and just executes all
11926 // of the stores if %al is non-zero. It's less code, and it's probably
11927 // easier on the hardware branch predictor, and stores aren't all that
11928 // expensive anyway.
11929
11930 // Create the new basic blocks. One block contains all the XMM stores,
11931 // and one block is the final destination regardless of whether any
11932 // stores were performed.
11933 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11934 MachineFunction *F = MBB->getParent();
11935 MachineFunction::iterator MBBIter = MBB;
11936 ++MBBIter;
11937 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11938 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11939 F->insert(MBBIter, XMMSaveMBB);
11940 F->insert(MBBIter, EndMBB);
11941
Dan Gohman14152b42010-07-06 20:24:04 +000011942 // Transfer the remainder of MBB and its successor edges to EndMBB.
11943 EndMBB->splice(EndMBB->begin(), MBB,
11944 llvm::next(MachineBasicBlock::iterator(MI)),
11945 MBB->end());
11946 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11947
Dan Gohmand6708ea2009-08-15 01:38:56 +000011948 // The original block will now fall through to the XMM save block.
11949 MBB->addSuccessor(XMMSaveMBB);
11950 // The XMMSaveMBB will fall through to the end block.
11951 XMMSaveMBB->addSuccessor(EndMBB);
11952
11953 // Now add the instructions.
11954 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11955 DebugLoc DL = MI->getDebugLoc();
11956
11957 unsigned CountReg = MI->getOperand(0).getReg();
11958 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11959 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11960
11961 if (!Subtarget->isTargetWin64()) {
11962 // If %al is 0, branch around the XMM save block.
11963 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011964 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011965 MBB->addSuccessor(EndMBB);
11966 }
11967
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011968 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011969 // In the XMM save block, save all the XMM argument registers.
11970 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11971 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011972 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011973 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011974 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011975 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011976 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011977 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011978 .addFrameIndex(RegSaveFrameIndex)
11979 .addImm(/*Scale=*/1)
11980 .addReg(/*IndexReg=*/0)
11981 .addImm(/*Disp=*/Offset)
11982 .addReg(/*Segment=*/0)
11983 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011984 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011985 }
11986
Dan Gohman14152b42010-07-06 20:24:04 +000011987 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011988
11989 return EndMBB;
11990}
Mon P Wang63307c32008-05-05 19:05:59 +000011991
Lang Hames6e3f7e42012-02-03 01:13:49 +000011992// The EFLAGS operand of SelectItr might be missing a kill marker
11993// because there were multiple uses of EFLAGS, and ISel didn't know
11994// which to mark. Figure out whether SelectItr should have had a
11995// kill marker, and set it if it should. Returns the correct kill
11996// marker value.
11997static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
11998 MachineBasicBlock* BB,
11999 const TargetRegisterInfo* TRI) {
12000 // Scan forward through BB for a use/def of EFLAGS.
12001 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12002 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012003 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012004 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012005 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012006 if (mi.definesRegister(X86::EFLAGS))
12007 break; // Should have kill-flag - update below.
12008 }
12009
12010 // If we hit the end of the block, check whether EFLAGS is live into a
12011 // successor.
12012 if (miI == BB->end()) {
12013 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12014 sEnd = BB->succ_end();
12015 sItr != sEnd; ++sItr) {
12016 MachineBasicBlock* succ = *sItr;
12017 if (succ->isLiveIn(X86::EFLAGS))
12018 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012019 }
12020 }
12021
Lang Hames6e3f7e42012-02-03 01:13:49 +000012022 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12023 // out. SelectMI should have a kill flag on EFLAGS.
12024 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012025 return true;
12026}
12027
Evan Cheng60c07e12006-07-05 22:17:51 +000012028MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012029X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012030 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012031 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12032 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012033
Chris Lattner52600972009-09-02 05:57:00 +000012034 // To "insert" a SELECT_CC instruction, we actually have to insert the
12035 // diamond control-flow pattern. The incoming instruction knows the
12036 // destination vreg to set, the condition code register to branch on, the
12037 // true/false values to select between, and a branch opcode to use.
12038 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12039 MachineFunction::iterator It = BB;
12040 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012041
Chris Lattner52600972009-09-02 05:57:00 +000012042 // thisMBB:
12043 // ...
12044 // TrueVal = ...
12045 // cmpTY ccX, r1, r2
12046 // bCC copy1MBB
12047 // fallthrough --> copy0MBB
12048 MachineBasicBlock *thisMBB = BB;
12049 MachineFunction *F = BB->getParent();
12050 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12051 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012052 F->insert(It, copy0MBB);
12053 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012054
Bill Wendling730c07e2010-06-25 20:48:10 +000012055 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12056 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012057 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12058 if (!MI->killsRegister(X86::EFLAGS) &&
12059 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12060 copy0MBB->addLiveIn(X86::EFLAGS);
12061 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012062 }
12063
Dan Gohman14152b42010-07-06 20:24:04 +000012064 // Transfer the remainder of BB and its successor edges to sinkMBB.
12065 sinkMBB->splice(sinkMBB->begin(), BB,
12066 llvm::next(MachineBasicBlock::iterator(MI)),
12067 BB->end());
12068 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12069
12070 // Add the true and fallthrough blocks as its successors.
12071 BB->addSuccessor(copy0MBB);
12072 BB->addSuccessor(sinkMBB);
12073
12074 // Create the conditional branch instruction.
12075 unsigned Opc =
12076 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12077 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12078
Chris Lattner52600972009-09-02 05:57:00 +000012079 // copy0MBB:
12080 // %FalseValue = ...
12081 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012082 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012083
Chris Lattner52600972009-09-02 05:57:00 +000012084 // sinkMBB:
12085 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12086 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012087 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12088 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012089 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12090 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12091
Dan Gohman14152b42010-07-06 20:24:04 +000012092 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012093 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012094}
12095
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012096MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012097X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12098 bool Is64Bit) const {
12099 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12100 DebugLoc DL = MI->getDebugLoc();
12101 MachineFunction *MF = BB->getParent();
12102 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12103
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012104 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012105
12106 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12107 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12108
12109 // BB:
12110 // ... [Till the alloca]
12111 // If stacklet is not large enough, jump to mallocMBB
12112 //
12113 // bumpMBB:
12114 // Allocate by subtracting from RSP
12115 // Jump to continueMBB
12116 //
12117 // mallocMBB:
12118 // Allocate by call to runtime
12119 //
12120 // continueMBB:
12121 // ...
12122 // [rest of original BB]
12123 //
12124
12125 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12126 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12127 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12128
12129 MachineRegisterInfo &MRI = MF->getRegInfo();
12130 const TargetRegisterClass *AddrRegClass =
12131 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12132
12133 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12134 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12135 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012136 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012137 sizeVReg = MI->getOperand(1).getReg(),
12138 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12139
12140 MachineFunction::iterator MBBIter = BB;
12141 ++MBBIter;
12142
12143 MF->insert(MBBIter, bumpMBB);
12144 MF->insert(MBBIter, mallocMBB);
12145 MF->insert(MBBIter, continueMBB);
12146
12147 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12148 (MachineBasicBlock::iterator(MI)), BB->end());
12149 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12150
12151 // Add code to the main basic block to check if the stack limit has been hit,
12152 // and if so, jump to mallocMBB otherwise to bumpMBB.
12153 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012154 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012155 .addReg(tmpSPVReg).addReg(sizeVReg);
12156 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012157 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012158 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012159 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12160
12161 // bumpMBB simply decreases the stack pointer, since we know the current
12162 // stacklet has enough space.
12163 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012164 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012165 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012166 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012167 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12168
12169 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012170 const uint32_t *RegMask =
12171 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012172 if (Is64Bit) {
12173 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12174 .addReg(sizeVReg);
12175 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012176 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12177 .addRegMask(RegMask)
12178 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012179 } else {
12180 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12181 .addImm(12);
12182 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12183 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012184 .addExternalSymbol("__morestack_allocate_stack_space")
12185 .addRegMask(RegMask)
12186 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012187 }
12188
12189 if (!Is64Bit)
12190 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12191 .addImm(16);
12192
12193 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12194 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12195 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12196
12197 // Set up the CFG correctly.
12198 BB->addSuccessor(bumpMBB);
12199 BB->addSuccessor(mallocMBB);
12200 mallocMBB->addSuccessor(continueMBB);
12201 bumpMBB->addSuccessor(continueMBB);
12202
12203 // Take care of the PHI nodes.
12204 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12205 MI->getOperand(0).getReg())
12206 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12207 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12208
12209 // Delete the original pseudo instruction.
12210 MI->eraseFromParent();
12211
12212 // And we're done.
12213 return continueMBB;
12214}
12215
12216MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012217X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012218 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012219 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12220 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012221
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012222 assert(!Subtarget->isTargetEnvMacho());
12223
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012224 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12225 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012226
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012227 if (Subtarget->isTargetWin64()) {
12228 if (Subtarget->isTargetCygMing()) {
12229 // ___chkstk(Mingw64):
12230 // Clobbers R10, R11, RAX and EFLAGS.
12231 // Updates RSP.
12232 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12233 .addExternalSymbol("___chkstk")
12234 .addReg(X86::RAX, RegState::Implicit)
12235 .addReg(X86::RSP, RegState::Implicit)
12236 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12237 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12238 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12239 } else {
12240 // __chkstk(MSVCRT): does not update stack pointer.
12241 // Clobbers R10, R11 and EFLAGS.
12242 // FIXME: RAX(allocated size) might be reused and not killed.
12243 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12244 .addExternalSymbol("__chkstk")
12245 .addReg(X86::RAX, RegState::Implicit)
12246 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12247 // RAX has the offset to subtracted from RSP.
12248 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12249 .addReg(X86::RSP)
12250 .addReg(X86::RAX);
12251 }
12252 } else {
12253 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012254 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12255
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012256 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12257 .addExternalSymbol(StackProbeSymbol)
12258 .addReg(X86::EAX, RegState::Implicit)
12259 .addReg(X86::ESP, RegState::Implicit)
12260 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12261 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12262 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12263 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012264
Dan Gohman14152b42010-07-06 20:24:04 +000012265 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012266 return BB;
12267}
Chris Lattner52600972009-09-02 05:57:00 +000012268
12269MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012270X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12271 MachineBasicBlock *BB) const {
12272 // This is pretty easy. We're taking the value that we received from
12273 // our load from the relocation, sticking it in either RDI (x86-64)
12274 // or EAX and doing an indirect call. The return value will then
12275 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012276 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012277 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012278 DebugLoc DL = MI->getDebugLoc();
12279 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012280
12281 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012282 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012283
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012284 // Get a register mask for the lowered call.
12285 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12286 // proper register mask.
12287 const uint32_t *RegMask =
12288 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012289 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012290 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12291 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012292 .addReg(X86::RIP)
12293 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012294 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012295 MI->getOperand(3).getTargetFlags())
12296 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012297 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012298 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012299 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012300 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012301 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12302 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012303 .addReg(0)
12304 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012305 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012306 MI->getOperand(3).getTargetFlags())
12307 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012308 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012309 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012310 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012311 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012312 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12313 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012314 .addReg(TII->getGlobalBaseReg(F))
12315 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012316 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012317 MI->getOperand(3).getTargetFlags())
12318 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012319 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012320 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012321 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012322 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012323
Dan Gohman14152b42010-07-06 20:24:04 +000012324 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012325 return BB;
12326}
12327
12328MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012329X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012330 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012331 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012332 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012333 case X86::TAILJMPd64:
12334 case X86::TAILJMPr64:
12335 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012336 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012337 case X86::TCRETURNdi64:
12338 case X86::TCRETURNri64:
12339 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012340 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012341 case X86::WIN_ALLOCA:
12342 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012343 case X86::SEG_ALLOCA_32:
12344 return EmitLoweredSegAlloca(MI, BB, false);
12345 case X86::SEG_ALLOCA_64:
12346 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012347 case X86::TLSCall_32:
12348 case X86::TLSCall_64:
12349 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012350 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012351 case X86::CMOV_FR32:
12352 case X86::CMOV_FR64:
12353 case X86::CMOV_V4F32:
12354 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012355 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012356 case X86::CMOV_V8F32:
12357 case X86::CMOV_V4F64:
12358 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012359 case X86::CMOV_GR16:
12360 case X86::CMOV_GR32:
12361 case X86::CMOV_RFP32:
12362 case X86::CMOV_RFP64:
12363 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012364 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012365
Dale Johannesen849f2142007-07-03 00:53:03 +000012366 case X86::FP32_TO_INT16_IN_MEM:
12367 case X86::FP32_TO_INT32_IN_MEM:
12368 case X86::FP32_TO_INT64_IN_MEM:
12369 case X86::FP64_TO_INT16_IN_MEM:
12370 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012371 case X86::FP64_TO_INT64_IN_MEM:
12372 case X86::FP80_TO_INT16_IN_MEM:
12373 case X86::FP80_TO_INT32_IN_MEM:
12374 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012375 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12376 DebugLoc DL = MI->getDebugLoc();
12377
Evan Cheng60c07e12006-07-05 22:17:51 +000012378 // Change the floating point control register to use "round towards zero"
12379 // mode when truncating to an integer value.
12380 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012381 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012382 addFrameReference(BuildMI(*BB, MI, DL,
12383 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012384
12385 // Load the old value of the high byte of the control word...
12386 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012387 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012388 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012389 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012390
12391 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012392 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012393 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012394
12395 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012396 addFrameReference(BuildMI(*BB, MI, DL,
12397 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012398
12399 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012400 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012401 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012402
12403 // Get the X86 opcode to use.
12404 unsigned Opc;
12405 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012406 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012407 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12408 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12409 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12410 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12411 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12412 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012413 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12414 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12415 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012416 }
12417
12418 X86AddressMode AM;
12419 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012420 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012421 AM.BaseType = X86AddressMode::RegBase;
12422 AM.Base.Reg = Op.getReg();
12423 } else {
12424 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012425 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012426 }
12427 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012428 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012429 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012430 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012431 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012432 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012433 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012434 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012435 AM.GV = Op.getGlobal();
12436 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012437 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012438 }
Dan Gohman14152b42010-07-06 20:24:04 +000012439 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012440 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012441
12442 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012443 addFrameReference(BuildMI(*BB, MI, DL,
12444 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012445
Dan Gohman14152b42010-07-06 20:24:04 +000012446 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012447 return BB;
12448 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012449 // String/text processing lowering.
12450 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012451 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012452 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12453 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012454 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012455 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12456 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012457 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012458 return EmitPCMP(MI, BB, 5, false /* in mem */);
12459 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012460 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012461 return EmitPCMP(MI, BB, 5, true /* in mem */);
12462
Eric Christopher228232b2010-11-30 07:20:12 +000012463 // Thread synchronization.
12464 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012465 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012466 case X86::MWAIT:
12467 return EmitMwait(MI, BB);
12468
Eric Christopherb120ab42009-08-18 22:50:32 +000012469 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012470 case X86::ATOMAND32:
12471 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012472 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012473 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012474 X86::NOT32r, X86::EAX,
12475 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012476 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012477 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12478 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012479 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012480 X86::NOT32r, X86::EAX,
12481 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012482 case X86::ATOMXOR32:
12483 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012484 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012485 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012486 X86::NOT32r, X86::EAX,
12487 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012488 case X86::ATOMNAND32:
12489 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012490 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012491 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012492 X86::NOT32r, X86::EAX,
12493 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012494 case X86::ATOMMIN32:
12495 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12496 case X86::ATOMMAX32:
12497 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12498 case X86::ATOMUMIN32:
12499 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12500 case X86::ATOMUMAX32:
12501 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012502
12503 case X86::ATOMAND16:
12504 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12505 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012506 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012507 X86::NOT16r, X86::AX,
12508 X86::GR16RegisterClass);
12509 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012510 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012511 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012512 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012513 X86::NOT16r, X86::AX,
12514 X86::GR16RegisterClass);
12515 case X86::ATOMXOR16:
12516 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12517 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012518 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012519 X86::NOT16r, X86::AX,
12520 X86::GR16RegisterClass);
12521 case X86::ATOMNAND16:
12522 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12523 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012524 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012525 X86::NOT16r, X86::AX,
12526 X86::GR16RegisterClass, true);
12527 case X86::ATOMMIN16:
12528 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12529 case X86::ATOMMAX16:
12530 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12531 case X86::ATOMUMIN16:
12532 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12533 case X86::ATOMUMAX16:
12534 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12535
12536 case X86::ATOMAND8:
12537 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12538 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012539 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012540 X86::NOT8r, X86::AL,
12541 X86::GR8RegisterClass);
12542 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012543 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012544 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012545 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012546 X86::NOT8r, X86::AL,
12547 X86::GR8RegisterClass);
12548 case X86::ATOMXOR8:
12549 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12550 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012551 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012552 X86::NOT8r, X86::AL,
12553 X86::GR8RegisterClass);
12554 case X86::ATOMNAND8:
12555 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12556 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012557 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012558 X86::NOT8r, X86::AL,
12559 X86::GR8RegisterClass, true);
12560 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012561 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012562 case X86::ATOMAND64:
12563 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012564 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012565 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012566 X86::NOT64r, X86::RAX,
12567 X86::GR64RegisterClass);
12568 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012569 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12570 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012571 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012572 X86::NOT64r, X86::RAX,
12573 X86::GR64RegisterClass);
12574 case X86::ATOMXOR64:
12575 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012576 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012577 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012578 X86::NOT64r, X86::RAX,
12579 X86::GR64RegisterClass);
12580 case X86::ATOMNAND64:
12581 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12582 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012583 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012584 X86::NOT64r, X86::RAX,
12585 X86::GR64RegisterClass, true);
12586 case X86::ATOMMIN64:
12587 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12588 case X86::ATOMMAX64:
12589 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12590 case X86::ATOMUMIN64:
12591 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12592 case X86::ATOMUMAX64:
12593 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012594
12595 // This group does 64-bit operations on a 32-bit host.
12596 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012597 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012598 X86::AND32rr, X86::AND32rr,
12599 X86::AND32ri, X86::AND32ri,
12600 false);
12601 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012602 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012603 X86::OR32rr, X86::OR32rr,
12604 X86::OR32ri, X86::OR32ri,
12605 false);
12606 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012607 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012608 X86::XOR32rr, X86::XOR32rr,
12609 X86::XOR32ri, X86::XOR32ri,
12610 false);
12611 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012612 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012613 X86::AND32rr, X86::AND32rr,
12614 X86::AND32ri, X86::AND32ri,
12615 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012616 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012617 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012618 X86::ADD32rr, X86::ADC32rr,
12619 X86::ADD32ri, X86::ADC32ri,
12620 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012621 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012622 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012623 X86::SUB32rr, X86::SBB32rr,
12624 X86::SUB32ri, X86::SBB32ri,
12625 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012626 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012627 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012628 X86::MOV32rr, X86::MOV32rr,
12629 X86::MOV32ri, X86::MOV32ri,
12630 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012631 case X86::VASTART_SAVE_XMM_REGS:
12632 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012633
12634 case X86::VAARG_64:
12635 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012636 }
12637}
12638
12639//===----------------------------------------------------------------------===//
12640// X86 Optimization Hooks
12641//===----------------------------------------------------------------------===//
12642
Dan Gohman475871a2008-07-27 21:46:04 +000012643void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012644 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012645 APInt &KnownZero,
12646 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012647 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012648 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012649 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012650 assert((Opc >= ISD::BUILTIN_OP_END ||
12651 Opc == ISD::INTRINSIC_WO_CHAIN ||
12652 Opc == ISD::INTRINSIC_W_CHAIN ||
12653 Opc == ISD::INTRINSIC_VOID) &&
12654 "Should use MaskedValueIsZero if you don't know whether Op"
12655 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012656
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012657 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012658 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012659 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012660 case X86ISD::ADD:
12661 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012662 case X86ISD::ADC:
12663 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012664 case X86ISD::SMUL:
12665 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012666 case X86ISD::INC:
12667 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012668 case X86ISD::OR:
12669 case X86ISD::XOR:
12670 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012671 // These nodes' second result is a boolean.
12672 if (Op.getResNo() == 0)
12673 break;
12674 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012675 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012676 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12677 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012678 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012679 case ISD::INTRINSIC_WO_CHAIN: {
12680 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12681 unsigned NumLoBits = 0;
12682 switch (IntId) {
12683 default: break;
12684 case Intrinsic::x86_sse_movmsk_ps:
12685 case Intrinsic::x86_avx_movmsk_ps_256:
12686 case Intrinsic::x86_sse2_movmsk_pd:
12687 case Intrinsic::x86_avx_movmsk_pd_256:
12688 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012689 case Intrinsic::x86_sse2_pmovmskb_128:
12690 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012691 // High bits of movmskp{s|d}, pmovmskb are known zero.
12692 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012693 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012694 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12695 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12696 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12697 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12698 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12699 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012700 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012701 }
12702 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12703 Mask.getBitWidth() - NumLoBits);
12704 break;
12705 }
12706 }
12707 break;
12708 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012709 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012710}
Chris Lattner259e97c2006-01-31 19:43:35 +000012711
Owen Andersonbc146b02010-09-21 20:42:50 +000012712unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12713 unsigned Depth) const {
12714 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12715 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12716 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012717
Owen Andersonbc146b02010-09-21 20:42:50 +000012718 // Fallback case.
12719 return 1;
12720}
12721
Evan Cheng206ee9d2006-07-07 08:33:52 +000012722/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012723/// node is a GlobalAddress + offset.
12724bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012725 const GlobalValue* &GA,
12726 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012727 if (N->getOpcode() == X86ISD::Wrapper) {
12728 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012729 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012730 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012731 return true;
12732 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012733 }
Evan Chengad4196b2008-05-12 19:56:52 +000012734 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012735}
12736
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012737/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12738/// same as extracting the high 128-bit part of 256-bit vector and then
12739/// inserting the result into the low part of a new 256-bit vector
12740static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12741 EVT VT = SVOp->getValueType(0);
12742 int NumElems = VT.getVectorNumElements();
12743
12744 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12745 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12746 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12747 SVOp->getMaskElt(j) >= 0)
12748 return false;
12749
12750 return true;
12751}
12752
12753/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12754/// same as extracting the low 128-bit part of 256-bit vector and then
12755/// inserting the result into the high part of a new 256-bit vector
12756static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12757 EVT VT = SVOp->getValueType(0);
12758 int NumElems = VT.getVectorNumElements();
12759
12760 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12761 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12762 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12763 SVOp->getMaskElt(j) >= 0)
12764 return false;
12765
12766 return true;
12767}
12768
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012769/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12770static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012771 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012772 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012773 DebugLoc dl = N->getDebugLoc();
12774 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12775 SDValue V1 = SVOp->getOperand(0);
12776 SDValue V2 = SVOp->getOperand(1);
12777 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012778 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012779
12780 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12781 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12782 //
12783 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012784 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012785 // V UNDEF BUILD_VECTOR UNDEF
12786 // \ / \ /
12787 // CONCAT_VECTOR CONCAT_VECTOR
12788 // \ /
12789 // \ /
12790 // RESULT: V + zero extended
12791 //
12792 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12793 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12794 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12795 return SDValue();
12796
12797 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12798 return SDValue();
12799
12800 // To match the shuffle mask, the first half of the mask should
12801 // be exactly the first vector, and all the rest a splat with the
12802 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012803 for (int i = 0; i < NumElems/2; ++i)
12804 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12805 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12806 return SDValue();
12807
Chad Rosier3d1161e2012-01-03 21:05:52 +000012808 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12809 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12810 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12811 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12812 SDValue ResNode =
12813 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12814 Ld->getMemoryVT(),
12815 Ld->getPointerInfo(),
12816 Ld->getAlignment(),
12817 false/*isVolatile*/, true/*ReadMem*/,
12818 false/*WriteMem*/);
12819 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12820 }
12821
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012822 // Emit a zeroed vector and insert the desired subvector on its
12823 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012824 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012825 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12826 DAG.getConstant(0, MVT::i32), DAG, dl);
12827 return DCI.CombineTo(N, InsV);
12828 }
12829
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012830 //===--------------------------------------------------------------------===//
12831 // Combine some shuffles into subvector extracts and inserts:
12832 //
12833
12834 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12835 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12836 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12837 DAG, dl);
12838 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12839 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12840 return DCI.CombineTo(N, InsV);
12841 }
12842
12843 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12844 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12845 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12846 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12847 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12848 return DCI.CombineTo(N, InsV);
12849 }
12850
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012851 return SDValue();
12852}
12853
12854/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012855static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012856 TargetLowering::DAGCombinerInfo &DCI,
12857 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012858 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012859 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012860
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012861 // Don't create instructions with illegal types after legalize types has run.
12862 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12863 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12864 return SDValue();
12865
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012866 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12867 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12868 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012869 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012870
12871 // Only handle 128 wide vector from here on.
12872 if (VT.getSizeInBits() != 128)
12873 return SDValue();
12874
12875 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12876 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12877 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012878 SmallVector<SDValue, 16> Elts;
12879 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012880 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012881
Nate Begemanfdea31a2010-03-24 20:49:50 +000012882 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012883}
Evan Chengd880b972008-05-09 21:53:03 +000012884
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012885
12886/// PerformTruncateCombine - Converts truncate operation to
12887/// a sequence of vector shuffle operations.
12888/// It is possible when we truncate 256-bit vector to 128-bit vector
12889
12890SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12891 DAGCombinerInfo &DCI) const {
12892 if (!DCI.isBeforeLegalizeOps())
12893 return SDValue();
12894
12895 if (!Subtarget->hasAVX()) return SDValue();
12896
12897 EVT VT = N->getValueType(0);
12898 SDValue Op = N->getOperand(0);
12899 EVT OpVT = Op.getValueType();
12900 DebugLoc dl = N->getDebugLoc();
12901
12902 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12903
12904 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12905 DAG.getIntPtrConstant(0));
12906
12907 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12908 DAG.getIntPtrConstant(2));
12909
12910 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12911 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12912
12913 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012914 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012915
12916 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012917 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012918 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012919 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012920
12921 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012922 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012923
Elena Demikhovsky73252572012-02-01 10:33:05 +000012924 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012925 }
12926 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12927
12928 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12929 DAG.getIntPtrConstant(0));
12930
12931 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12932 DAG.getIntPtrConstant(4));
12933
12934 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12935 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12936
12937 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012938 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
12939 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012940
12941 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
12942 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012943 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012944 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
12945 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012946 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012947
12948 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12949 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12950
12951 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012952 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012953
Elena Demikhovsky73252572012-02-01 10:33:05 +000012954 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012955 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012956 }
12957
12958 return SDValue();
12959}
12960
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012961/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12962/// generation and convert it from being a bunch of shuffles and extracts
12963/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012964static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12965 const TargetLowering &TLI) {
12966 SDValue InputVector = N->getOperand(0);
12967
12968 // Only operate on vectors of 4 elements, where the alternative shuffling
12969 // gets to be more expensive.
12970 if (InputVector.getValueType() != MVT::v4i32)
12971 return SDValue();
12972
12973 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12974 // single use which is a sign-extend or zero-extend, and all elements are
12975 // used.
12976 SmallVector<SDNode *, 4> Uses;
12977 unsigned ExtractedElements = 0;
12978 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12979 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12980 if (UI.getUse().getResNo() != InputVector.getResNo())
12981 return SDValue();
12982
12983 SDNode *Extract = *UI;
12984 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12985 return SDValue();
12986
12987 if (Extract->getValueType(0) != MVT::i32)
12988 return SDValue();
12989 if (!Extract->hasOneUse())
12990 return SDValue();
12991 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12992 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12993 return SDValue();
12994 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12995 return SDValue();
12996
12997 // Record which element was extracted.
12998 ExtractedElements |=
12999 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13000
13001 Uses.push_back(Extract);
13002 }
13003
13004 // If not all the elements were used, this may not be worthwhile.
13005 if (ExtractedElements != 15)
13006 return SDValue();
13007
13008 // Ok, we've now decided to do the transformation.
13009 DebugLoc dl = InputVector.getDebugLoc();
13010
13011 // Store the value to a temporary stack slot.
13012 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013013 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13014 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013015
13016 // Replace each use (extract) with a load of the appropriate element.
13017 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13018 UE = Uses.end(); UI != UE; ++UI) {
13019 SDNode *Extract = *UI;
13020
Nadav Rotem86694292011-05-17 08:31:57 +000013021 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013022 SDValue Idx = Extract->getOperand(1);
13023 unsigned EltSize =
13024 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13025 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13026 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13027
Nadav Rotem86694292011-05-17 08:31:57 +000013028 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013029 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013030
13031 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013032 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013033 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013034 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013035
13036 // Replace the exact with the load.
13037 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13038 }
13039
13040 // The replacement was made in place; don't return anything.
13041 return SDValue();
13042}
13043
Duncan Sands6bcd2192011-09-17 16:49:39 +000013044/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13045/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013046static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013047 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013048 const X86Subtarget *Subtarget) {
13049 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013050 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013051 // Get the LHS/RHS of the select.
13052 SDValue LHS = N->getOperand(1);
13053 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013054 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013055
Dan Gohman670e5392009-09-21 18:03:22 +000013056 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013057 // instructions match the semantics of the common C idiom x<y?x:y but not
13058 // x<=y?x:y, because of how they handle negative zero (which can be
13059 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013060 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13061 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013062 (Subtarget->hasSSE2() ||
13063 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013064 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013065
Chris Lattner47b4ce82009-03-11 05:48:52 +000013066 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013067 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013068 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13069 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013070 switch (CC) {
13071 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013072 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013073 // Converting this to a min would handle NaNs incorrectly, and swapping
13074 // the operands would cause it to handle comparisons between positive
13075 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013076 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013077 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013078 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13079 break;
13080 std::swap(LHS, RHS);
13081 }
Dan Gohman670e5392009-09-21 18:03:22 +000013082 Opcode = X86ISD::FMIN;
13083 break;
13084 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013085 // Converting this to a min would handle comparisons between positive
13086 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013087 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013088 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13089 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013090 Opcode = X86ISD::FMIN;
13091 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013092 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013093 // Converting this to a min would handle both negative zeros and NaNs
13094 // incorrectly, but we can swap the operands to fix both.
13095 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013096 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013097 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013098 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013099 Opcode = X86ISD::FMIN;
13100 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013101
Dan Gohman670e5392009-09-21 18:03:22 +000013102 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013103 // Converting this to a max would handle comparisons between positive
13104 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013105 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013106 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013107 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013108 Opcode = X86ISD::FMAX;
13109 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013110 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013111 // Converting this to a max would handle NaNs incorrectly, and swapping
13112 // the operands would cause it to handle comparisons between positive
13113 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013114 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013115 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013116 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13117 break;
13118 std::swap(LHS, RHS);
13119 }
Dan Gohman670e5392009-09-21 18:03:22 +000013120 Opcode = X86ISD::FMAX;
13121 break;
13122 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013123 // Converting this to a max would handle both negative zeros and NaNs
13124 // incorrectly, but we can swap the operands to fix both.
13125 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013126 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013127 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013128 case ISD::SETGE:
13129 Opcode = X86ISD::FMAX;
13130 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013131 }
Dan Gohman670e5392009-09-21 18:03:22 +000013132 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013133 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13134 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013135 switch (CC) {
13136 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013137 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013138 // Converting this to a min would handle comparisons between positive
13139 // and negative zero incorrectly, and swapping the operands would
13140 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013141 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013142 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013143 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013144 break;
13145 std::swap(LHS, RHS);
13146 }
Dan Gohman670e5392009-09-21 18:03:22 +000013147 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013148 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013149 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013150 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013151 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013152 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13153 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013154 Opcode = X86ISD::FMIN;
13155 break;
13156 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013157 // Converting this to a min would handle both negative zeros and NaNs
13158 // incorrectly, but we can swap the operands to fix both.
13159 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013160 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013161 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013162 case ISD::SETGE:
13163 Opcode = X86ISD::FMIN;
13164 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013165
Dan Gohman670e5392009-09-21 18:03:22 +000013166 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013167 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013168 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013169 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013170 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013171 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013172 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013173 // Converting this to a max would handle comparisons between positive
13174 // and negative zero incorrectly, and swapping the operands would
13175 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013176 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013177 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013178 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013179 break;
13180 std::swap(LHS, RHS);
13181 }
Dan Gohman670e5392009-09-21 18:03:22 +000013182 Opcode = X86ISD::FMAX;
13183 break;
13184 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013185 // Converting this to a max would handle both negative zeros and NaNs
13186 // incorrectly, but we can swap the operands to fix both.
13187 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013188 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013189 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013190 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013191 Opcode = X86ISD::FMAX;
13192 break;
13193 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013194 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013195
Chris Lattner47b4ce82009-03-11 05:48:52 +000013196 if (Opcode)
13197 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013198 }
Eric Christopherfd179292009-08-27 18:07:15 +000013199
Chris Lattnerd1980a52009-03-12 06:52:53 +000013200 // If this is a select between two integer constants, try to do some
13201 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013202 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13203 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013204 // Don't do this for crazy integer types.
13205 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13206 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013207 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013208 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013209
Chris Lattnercee56e72009-03-13 05:53:31 +000013210 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013211 // Efficiently invertible.
13212 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13213 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13214 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13215 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013216 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013217 }
Eric Christopherfd179292009-08-27 18:07:15 +000013218
Chris Lattnerd1980a52009-03-12 06:52:53 +000013219 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013220 if (FalseC->getAPIntValue() == 0 &&
13221 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013222 if (NeedsCondInvert) // Invert the condition if needed.
13223 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13224 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013225
Chris Lattnerd1980a52009-03-12 06:52:53 +000013226 // Zero extend the condition if needed.
13227 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013228
Chris Lattnercee56e72009-03-13 05:53:31 +000013229 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013230 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013231 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013232 }
Eric Christopherfd179292009-08-27 18:07:15 +000013233
Chris Lattner97a29a52009-03-13 05:22:11 +000013234 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013235 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013236 if (NeedsCondInvert) // Invert the condition if needed.
13237 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13238 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013239
Chris Lattner97a29a52009-03-13 05:22:11 +000013240 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013241 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13242 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013243 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013244 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013245 }
Eric Christopherfd179292009-08-27 18:07:15 +000013246
Chris Lattnercee56e72009-03-13 05:53:31 +000013247 // Optimize cases that will turn into an LEA instruction. This requires
13248 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013249 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013250 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013251 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013252
Chris Lattnercee56e72009-03-13 05:53:31 +000013253 bool isFastMultiplier = false;
13254 if (Diff < 10) {
13255 switch ((unsigned char)Diff) {
13256 default: break;
13257 case 1: // result = add base, cond
13258 case 2: // result = lea base( , cond*2)
13259 case 3: // result = lea base(cond, cond*2)
13260 case 4: // result = lea base( , cond*4)
13261 case 5: // result = lea base(cond, cond*4)
13262 case 8: // result = lea base( , cond*8)
13263 case 9: // result = lea base(cond, cond*8)
13264 isFastMultiplier = true;
13265 break;
13266 }
13267 }
Eric Christopherfd179292009-08-27 18:07:15 +000013268
Chris Lattnercee56e72009-03-13 05:53:31 +000013269 if (isFastMultiplier) {
13270 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13271 if (NeedsCondInvert) // Invert the condition if needed.
13272 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13273 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013274
Chris Lattnercee56e72009-03-13 05:53:31 +000013275 // Zero extend the condition if needed.
13276 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13277 Cond);
13278 // Scale the condition by the difference.
13279 if (Diff != 1)
13280 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13281 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013282
Chris Lattnercee56e72009-03-13 05:53:31 +000013283 // Add the base if non-zero.
13284 if (FalseC->getAPIntValue() != 0)
13285 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13286 SDValue(FalseC, 0));
13287 return Cond;
13288 }
Eric Christopherfd179292009-08-27 18:07:15 +000013289 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013290 }
13291 }
Eric Christopherfd179292009-08-27 18:07:15 +000013292
Evan Cheng56f582d2012-01-04 01:41:39 +000013293 // Canonicalize max and min:
13294 // (x > y) ? x : y -> (x >= y) ? x : y
13295 // (x < y) ? x : y -> (x <= y) ? x : y
13296 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13297 // the need for an extra compare
13298 // against zero. e.g.
13299 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13300 // subl %esi, %edi
13301 // testl %edi, %edi
13302 // movl $0, %eax
13303 // cmovgl %edi, %eax
13304 // =>
13305 // xorl %eax, %eax
13306 // subl %esi, $edi
13307 // cmovsl %eax, %edi
13308 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13309 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13310 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13311 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13312 switch (CC) {
13313 default: break;
13314 case ISD::SETLT:
13315 case ISD::SETGT: {
13316 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13317 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13318 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13319 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13320 }
13321 }
13322 }
13323
Nadav Rotemcc616562012-01-15 19:27:55 +000013324 // If we know that this node is legal then we know that it is going to be
13325 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13326 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13327 // to simplify previous instructions.
13328 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13329 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13330 !DCI.isBeforeLegalize() &&
13331 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13332 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13333 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13334 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13335
13336 APInt KnownZero, KnownOne;
13337 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13338 DCI.isBeforeLegalizeOps());
13339 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13340 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13341 DCI.CommitTargetLoweringOpt(TLO);
13342 }
13343
Dan Gohman475871a2008-07-27 21:46:04 +000013344 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013345}
13346
Chris Lattnerd1980a52009-03-12 06:52:53 +000013347/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13348static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13349 TargetLowering::DAGCombinerInfo &DCI) {
13350 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013351
Chris Lattnerd1980a52009-03-12 06:52:53 +000013352 // If the flag operand isn't dead, don't touch this CMOV.
13353 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13354 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013355
Evan Chengb5a55d92011-05-24 01:48:22 +000013356 SDValue FalseOp = N->getOperand(0);
13357 SDValue TrueOp = N->getOperand(1);
13358 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13359 SDValue Cond = N->getOperand(3);
13360 if (CC == X86::COND_E || CC == X86::COND_NE) {
13361 switch (Cond.getOpcode()) {
13362 default: break;
13363 case X86ISD::BSR:
13364 case X86ISD::BSF:
13365 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13366 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13367 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13368 }
13369 }
13370
Chris Lattnerd1980a52009-03-12 06:52:53 +000013371 // If this is a select between two integer constants, try to do some
13372 // optimizations. Note that the operands are ordered the opposite of SELECT
13373 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013374 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13375 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013376 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13377 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013378 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13379 CC = X86::GetOppositeBranchCondition(CC);
13380 std::swap(TrueC, FalseC);
13381 }
Eric Christopherfd179292009-08-27 18:07:15 +000013382
Chris Lattnerd1980a52009-03-12 06:52:53 +000013383 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013384 // This is efficient for any integer data type (including i8/i16) and
13385 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013386 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013387 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13388 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013389
Chris Lattnerd1980a52009-03-12 06:52:53 +000013390 // Zero extend the condition if needed.
13391 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013392
Chris Lattnerd1980a52009-03-12 06:52:53 +000013393 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13394 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013395 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013396 if (N->getNumValues() == 2) // Dead flag value?
13397 return DCI.CombineTo(N, Cond, SDValue());
13398 return Cond;
13399 }
Eric Christopherfd179292009-08-27 18:07:15 +000013400
Chris Lattnercee56e72009-03-13 05:53:31 +000013401 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13402 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013403 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013404 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13405 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013406
Chris Lattner97a29a52009-03-13 05:22:11 +000013407 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013408 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13409 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013410 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13411 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013412
Chris Lattner97a29a52009-03-13 05:22:11 +000013413 if (N->getNumValues() == 2) // Dead flag value?
13414 return DCI.CombineTo(N, Cond, SDValue());
13415 return Cond;
13416 }
Eric Christopherfd179292009-08-27 18:07:15 +000013417
Chris Lattnercee56e72009-03-13 05:53:31 +000013418 // Optimize cases that will turn into an LEA instruction. This requires
13419 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013420 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013421 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013422 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013423
Chris Lattnercee56e72009-03-13 05:53:31 +000013424 bool isFastMultiplier = false;
13425 if (Diff < 10) {
13426 switch ((unsigned char)Diff) {
13427 default: break;
13428 case 1: // result = add base, cond
13429 case 2: // result = lea base( , cond*2)
13430 case 3: // result = lea base(cond, cond*2)
13431 case 4: // result = lea base( , cond*4)
13432 case 5: // result = lea base(cond, cond*4)
13433 case 8: // result = lea base( , cond*8)
13434 case 9: // result = lea base(cond, cond*8)
13435 isFastMultiplier = true;
13436 break;
13437 }
13438 }
Eric Christopherfd179292009-08-27 18:07:15 +000013439
Chris Lattnercee56e72009-03-13 05:53:31 +000013440 if (isFastMultiplier) {
13441 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013442 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13443 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013444 // Zero extend the condition if needed.
13445 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13446 Cond);
13447 // Scale the condition by the difference.
13448 if (Diff != 1)
13449 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13450 DAG.getConstant(Diff, Cond.getValueType()));
13451
13452 // Add the base if non-zero.
13453 if (FalseC->getAPIntValue() != 0)
13454 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13455 SDValue(FalseC, 0));
13456 if (N->getNumValues() == 2) // Dead flag value?
13457 return DCI.CombineTo(N, Cond, SDValue());
13458 return Cond;
13459 }
Eric Christopherfd179292009-08-27 18:07:15 +000013460 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013461 }
13462 }
13463 return SDValue();
13464}
13465
13466
Evan Cheng0b0cd912009-03-28 05:57:29 +000013467/// PerformMulCombine - Optimize a single multiply with constant into two
13468/// in order to implement it with two cheaper instructions, e.g.
13469/// LEA + SHL, LEA + LEA.
13470static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13471 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013472 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13473 return SDValue();
13474
Owen Andersone50ed302009-08-10 22:56:29 +000013475 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013476 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013477 return SDValue();
13478
13479 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13480 if (!C)
13481 return SDValue();
13482 uint64_t MulAmt = C->getZExtValue();
13483 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13484 return SDValue();
13485
13486 uint64_t MulAmt1 = 0;
13487 uint64_t MulAmt2 = 0;
13488 if ((MulAmt % 9) == 0) {
13489 MulAmt1 = 9;
13490 MulAmt2 = MulAmt / 9;
13491 } else if ((MulAmt % 5) == 0) {
13492 MulAmt1 = 5;
13493 MulAmt2 = MulAmt / 5;
13494 } else if ((MulAmt % 3) == 0) {
13495 MulAmt1 = 3;
13496 MulAmt2 = MulAmt / 3;
13497 }
13498 if (MulAmt2 &&
13499 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13500 DebugLoc DL = N->getDebugLoc();
13501
13502 if (isPowerOf2_64(MulAmt2) &&
13503 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13504 // If second multiplifer is pow2, issue it first. We want the multiply by
13505 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13506 // is an add.
13507 std::swap(MulAmt1, MulAmt2);
13508
13509 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013510 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013511 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013512 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013513 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013514 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013515 DAG.getConstant(MulAmt1, VT));
13516
Eric Christopherfd179292009-08-27 18:07:15 +000013517 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013518 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013519 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013520 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013521 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013522 DAG.getConstant(MulAmt2, VT));
13523
13524 // Do not add new nodes to DAG combiner worklist.
13525 DCI.CombineTo(N, NewMul, false);
13526 }
13527 return SDValue();
13528}
13529
Evan Chengad9c0a32009-12-15 00:53:42 +000013530static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13531 SDValue N0 = N->getOperand(0);
13532 SDValue N1 = N->getOperand(1);
13533 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13534 EVT VT = N0.getValueType();
13535
13536 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13537 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013538 if (VT.isInteger() && !VT.isVector() &&
13539 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013540 N0.getOperand(1).getOpcode() == ISD::Constant) {
13541 SDValue N00 = N0.getOperand(0);
13542 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13543 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13544 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13545 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13546 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13547 APInt ShAmt = N1C->getAPIntValue();
13548 Mask = Mask.shl(ShAmt);
13549 if (Mask != 0)
13550 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13551 N00, DAG.getConstant(Mask, VT));
13552 }
13553 }
13554
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013555
13556 // Hardware support for vector shifts is sparse which makes us scalarize the
13557 // vector operations in many cases. Also, on sandybridge ADD is faster than
13558 // shl.
13559 // (shl V, 1) -> add V,V
13560 if (isSplatVector(N1.getNode())) {
13561 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13562 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13563 // We shift all of the values by one. In many cases we do not have
13564 // hardware support for this operation. This is better expressed as an ADD
13565 // of two values.
13566 if (N1C && (1 == N1C->getZExtValue())) {
13567 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13568 }
13569 }
13570
Evan Chengad9c0a32009-12-15 00:53:42 +000013571 return SDValue();
13572}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013573
Nate Begeman740ab032009-01-26 00:52:55 +000013574/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13575/// when possible.
13576static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013577 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013578 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013579 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013580 if (N->getOpcode() == ISD::SHL) {
13581 SDValue V = PerformSHLCombine(N, DAG);
13582 if (V.getNode()) return V;
13583 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013584
Nate Begeman740ab032009-01-26 00:52:55 +000013585 // On X86 with SSE2 support, we can transform this to a vector shift if
13586 // all elements are shifted by the same amount. We can't do this in legalize
13587 // because the a constant vector is typically transformed to a constant pool
13588 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013589 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013590 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013591
Craig Topper7be5dfd2011-11-12 09:58:49 +000013592 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13593 (!Subtarget->hasAVX2() ||
13594 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013595 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013596
Mon P Wang3becd092009-01-28 08:12:05 +000013597 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013598 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013599 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013600 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013601 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13602 unsigned NumElts = VT.getVectorNumElements();
13603 unsigned i = 0;
13604 for (; i != NumElts; ++i) {
13605 SDValue Arg = ShAmtOp.getOperand(i);
13606 if (Arg.getOpcode() == ISD::UNDEF) continue;
13607 BaseShAmt = Arg;
13608 break;
13609 }
Craig Topper37c26772012-01-17 04:44:50 +000013610 // Handle the case where the build_vector is all undef
13611 // FIXME: Should DAG allow this?
13612 if (i == NumElts)
13613 return SDValue();
13614
Mon P Wang3becd092009-01-28 08:12:05 +000013615 for (; i != NumElts; ++i) {
13616 SDValue Arg = ShAmtOp.getOperand(i);
13617 if (Arg.getOpcode() == ISD::UNDEF) continue;
13618 if (Arg != BaseShAmt) {
13619 return SDValue();
13620 }
13621 }
13622 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013623 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013624 SDValue InVec = ShAmtOp.getOperand(0);
13625 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13626 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13627 unsigned i = 0;
13628 for (; i != NumElts; ++i) {
13629 SDValue Arg = InVec.getOperand(i);
13630 if (Arg.getOpcode() == ISD::UNDEF) continue;
13631 BaseShAmt = Arg;
13632 break;
13633 }
13634 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13635 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013636 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013637 if (C->getZExtValue() == SplatIdx)
13638 BaseShAmt = InVec.getOperand(1);
13639 }
13640 }
Mon P Wang845b1892012-02-01 22:15:20 +000013641 if (BaseShAmt.getNode() == 0) {
13642 // Don't create instructions with illegal types after legalize
13643 // types has run.
13644 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13645 !DCI.isBeforeLegalize())
13646 return SDValue();
13647
Mon P Wangefa42202009-09-03 19:56:25 +000013648 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13649 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013650 }
Mon P Wang3becd092009-01-28 08:12:05 +000013651 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013652 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013653
Mon P Wangefa42202009-09-03 19:56:25 +000013654 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013655 if (EltVT.bitsGT(MVT::i32))
13656 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13657 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013658 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013659
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013660 // The shift amount is identical so we can do a vector shift.
13661 SDValue ValOp = N->getOperand(0);
13662 switch (N->getOpcode()) {
13663 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013664 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013665 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013666 switch (VT.getSimpleVT().SimpleTy) {
13667 default: return SDValue();
13668 case MVT::v2i64:
13669 case MVT::v4i32:
13670 case MVT::v8i16:
13671 case MVT::v4i64:
13672 case MVT::v8i32:
13673 case MVT::v16i16:
13674 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13675 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013676 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013677 switch (VT.getSimpleVT().SimpleTy) {
13678 default: return SDValue();
13679 case MVT::v4i32:
13680 case MVT::v8i16:
13681 case MVT::v8i32:
13682 case MVT::v16i16:
13683 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13684 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013685 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013686 switch (VT.getSimpleVT().SimpleTy) {
13687 default: return SDValue();
13688 case MVT::v2i64:
13689 case MVT::v4i32:
13690 case MVT::v8i16:
13691 case MVT::v4i64:
13692 case MVT::v8i32:
13693 case MVT::v16i16:
13694 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13695 }
Nate Begeman740ab032009-01-26 00:52:55 +000013696 }
Nate Begeman740ab032009-01-26 00:52:55 +000013697}
13698
Nate Begemanb65c1752010-12-17 22:55:37 +000013699
Stuart Hastings865f0932011-06-03 23:53:54 +000013700// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13701// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13702// and friends. Likewise for OR -> CMPNEQSS.
13703static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13704 TargetLowering::DAGCombinerInfo &DCI,
13705 const X86Subtarget *Subtarget) {
13706 unsigned opcode;
13707
13708 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13709 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013710 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013711 SDValue N0 = N->getOperand(0);
13712 SDValue N1 = N->getOperand(1);
13713 SDValue CMP0 = N0->getOperand(1);
13714 SDValue CMP1 = N1->getOperand(1);
13715 DebugLoc DL = N->getDebugLoc();
13716
13717 // The SETCCs should both refer to the same CMP.
13718 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13719 return SDValue();
13720
13721 SDValue CMP00 = CMP0->getOperand(0);
13722 SDValue CMP01 = CMP0->getOperand(1);
13723 EVT VT = CMP00.getValueType();
13724
13725 if (VT == MVT::f32 || VT == MVT::f64) {
13726 bool ExpectingFlags = false;
13727 // Check for any users that want flags:
13728 for (SDNode::use_iterator UI = N->use_begin(),
13729 UE = N->use_end();
13730 !ExpectingFlags && UI != UE; ++UI)
13731 switch (UI->getOpcode()) {
13732 default:
13733 case ISD::BR_CC:
13734 case ISD::BRCOND:
13735 case ISD::SELECT:
13736 ExpectingFlags = true;
13737 break;
13738 case ISD::CopyToReg:
13739 case ISD::SIGN_EXTEND:
13740 case ISD::ZERO_EXTEND:
13741 case ISD::ANY_EXTEND:
13742 break;
13743 }
13744
13745 if (!ExpectingFlags) {
13746 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13747 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13748
13749 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13750 X86::CondCode tmp = cc0;
13751 cc0 = cc1;
13752 cc1 = tmp;
13753 }
13754
13755 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13756 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13757 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13758 X86ISD::NodeType NTOperator = is64BitFP ?
13759 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13760 // FIXME: need symbolic constants for these magic numbers.
13761 // See X86ATTInstPrinter.cpp:printSSECC().
13762 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13763 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13764 DAG.getConstant(x86cc, MVT::i8));
13765 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13766 OnesOrZeroesF);
13767 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13768 DAG.getConstant(1, MVT::i32));
13769 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13770 return OneBitOfTruth;
13771 }
13772 }
13773 }
13774 }
13775 return SDValue();
13776}
13777
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013778/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13779/// so it can be folded inside ANDNP.
13780static bool CanFoldXORWithAllOnes(const SDNode *N) {
13781 EVT VT = N->getValueType(0);
13782
13783 // Match direct AllOnes for 128 and 256-bit vectors
13784 if (ISD::isBuildVectorAllOnes(N))
13785 return true;
13786
13787 // Look through a bit convert.
13788 if (N->getOpcode() == ISD::BITCAST)
13789 N = N->getOperand(0).getNode();
13790
13791 // Sometimes the operand may come from a insert_subvector building a 256-bit
13792 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013793 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013794 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13795 SDValue V1 = N->getOperand(0);
13796 SDValue V2 = N->getOperand(1);
13797
13798 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13799 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13800 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13801 ISD::isBuildVectorAllOnes(V2.getNode()))
13802 return true;
13803 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013804
13805 return false;
13806}
13807
Nate Begemanb65c1752010-12-17 22:55:37 +000013808static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13809 TargetLowering::DAGCombinerInfo &DCI,
13810 const X86Subtarget *Subtarget) {
13811 if (DCI.isBeforeLegalizeOps())
13812 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013813
Stuart Hastings865f0932011-06-03 23:53:54 +000013814 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13815 if (R.getNode())
13816 return R;
13817
Craig Topper54a11172011-10-14 07:06:56 +000013818 EVT VT = N->getValueType(0);
13819
Craig Topperb4c94572011-10-21 06:55:01 +000013820 // Create ANDN, BLSI, and BLSR instructions
13821 // BLSI is X & (-X)
13822 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013823 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13824 SDValue N0 = N->getOperand(0);
13825 SDValue N1 = N->getOperand(1);
13826 DebugLoc DL = N->getDebugLoc();
13827
13828 // Check LHS for not
13829 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13830 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13831 // Check RHS for not
13832 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13833 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13834
Craig Topperb4c94572011-10-21 06:55:01 +000013835 // Check LHS for neg
13836 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13837 isZero(N0.getOperand(0)))
13838 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13839
13840 // Check RHS for neg
13841 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13842 isZero(N1.getOperand(0)))
13843 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13844
13845 // Check LHS for X-1
13846 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13847 isAllOnes(N0.getOperand(1)))
13848 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13849
13850 // Check RHS for X-1
13851 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13852 isAllOnes(N1.getOperand(1)))
13853 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13854
Craig Topper54a11172011-10-14 07:06:56 +000013855 return SDValue();
13856 }
13857
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013858 // Want to form ANDNP nodes:
13859 // 1) In the hopes of then easily combining them with OR and AND nodes
13860 // to form PBLEND/PSIGN.
13861 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013862 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013863 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013864
Nate Begemanb65c1752010-12-17 22:55:37 +000013865 SDValue N0 = N->getOperand(0);
13866 SDValue N1 = N->getOperand(1);
13867 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013868
Nate Begemanb65c1752010-12-17 22:55:37 +000013869 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013870 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013871 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13872 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013873 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013874
13875 // Check RHS for vnot
13876 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013877 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13878 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013879 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013880
Nate Begemanb65c1752010-12-17 22:55:37 +000013881 return SDValue();
13882}
13883
Evan Cheng760d1942010-01-04 21:22:48 +000013884static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013885 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013886 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013887 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013888 return SDValue();
13889
Stuart Hastings865f0932011-06-03 23:53:54 +000013890 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13891 if (R.getNode())
13892 return R;
13893
Evan Cheng760d1942010-01-04 21:22:48 +000013894 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013895
Evan Cheng760d1942010-01-04 21:22:48 +000013896 SDValue N0 = N->getOperand(0);
13897 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013898
Nate Begemanb65c1752010-12-17 22:55:37 +000013899 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013900 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013901 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013902 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13903 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013904
Craig Topper1666cb62011-11-19 07:07:26 +000013905 // Canonicalize pandn to RHS
13906 if (N0.getOpcode() == X86ISD::ANDNP)
13907 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013908 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013909 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13910 SDValue Mask = N1.getOperand(0);
13911 SDValue X = N1.getOperand(1);
13912 SDValue Y;
13913 if (N0.getOperand(0) == Mask)
13914 Y = N0.getOperand(1);
13915 if (N0.getOperand(1) == Mask)
13916 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013917
Craig Topper1666cb62011-11-19 07:07:26 +000013918 // Check to see if the mask appeared in both the AND and ANDNP and
13919 if (!Y.getNode())
13920 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013921
Craig Topper1666cb62011-11-19 07:07:26 +000013922 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13923 if (Mask.getOpcode() != ISD::BITCAST ||
13924 X.getOpcode() != ISD::BITCAST ||
13925 Y.getOpcode() != ISD::BITCAST)
13926 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013927
Craig Topper1666cb62011-11-19 07:07:26 +000013928 // Look through mask bitcast.
13929 Mask = Mask.getOperand(0);
13930 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013931
Craig Toppered2e13d2012-01-22 19:15:14 +000013932 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000013933 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13934 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013935 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000013936 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000013937
13938 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013939 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000013940 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13941 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13942 if ((SraAmt + 1) != EltBits)
13943 return SDValue();
13944
13945 DebugLoc DL = N->getDebugLoc();
13946
13947 // Now we know we at least have a plendvb with the mask val. See if
13948 // we can form a psignb/w/d.
13949 // psign = x.type == y.type == mask.type && y = sub(0, x);
13950 X = X.getOperand(0);
13951 Y = Y.getOperand(0);
13952 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13953 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000013954 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
13955 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
13956 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013957 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000013958 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000013959 }
13960 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013961 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013962 return SDValue();
13963
13964 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13965
13966 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13967 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13968 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013969 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013970 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013971 }
13972 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013973
Craig Topper1666cb62011-11-19 07:07:26 +000013974 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13975 return SDValue();
13976
Nate Begemanb65c1752010-12-17 22:55:37 +000013977 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013978 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13979 std::swap(N0, N1);
13980 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13981 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013982 if (!N0.hasOneUse() || !N1.hasOneUse())
13983 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013984
13985 SDValue ShAmt0 = N0.getOperand(1);
13986 if (ShAmt0.getValueType() != MVT::i8)
13987 return SDValue();
13988 SDValue ShAmt1 = N1.getOperand(1);
13989 if (ShAmt1.getValueType() != MVT::i8)
13990 return SDValue();
13991 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13992 ShAmt0 = ShAmt0.getOperand(0);
13993 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13994 ShAmt1 = ShAmt1.getOperand(0);
13995
13996 DebugLoc DL = N->getDebugLoc();
13997 unsigned Opc = X86ISD::SHLD;
13998 SDValue Op0 = N0.getOperand(0);
13999 SDValue Op1 = N1.getOperand(0);
14000 if (ShAmt0.getOpcode() == ISD::SUB) {
14001 Opc = X86ISD::SHRD;
14002 std::swap(Op0, Op1);
14003 std::swap(ShAmt0, ShAmt1);
14004 }
14005
Evan Cheng8b1190a2010-04-28 01:18:01 +000014006 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014007 if (ShAmt1.getOpcode() == ISD::SUB) {
14008 SDValue Sum = ShAmt1.getOperand(0);
14009 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014010 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14011 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14012 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14013 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014014 return DAG.getNode(Opc, DL, VT,
14015 Op0, Op1,
14016 DAG.getNode(ISD::TRUNCATE, DL,
14017 MVT::i8, ShAmt0));
14018 }
14019 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14020 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14021 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014022 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014023 return DAG.getNode(Opc, DL, VT,
14024 N0.getOperand(0), N1.getOperand(0),
14025 DAG.getNode(ISD::TRUNCATE, DL,
14026 MVT::i8, ShAmt0));
14027 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014028
Evan Cheng760d1942010-01-04 21:22:48 +000014029 return SDValue();
14030}
14031
Craig Topper3738ccd2011-12-27 06:27:23 +000014032// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014033static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14034 TargetLowering::DAGCombinerInfo &DCI,
14035 const X86Subtarget *Subtarget) {
14036 if (DCI.isBeforeLegalizeOps())
14037 return SDValue();
14038
14039 EVT VT = N->getValueType(0);
14040
14041 if (VT != MVT::i32 && VT != MVT::i64)
14042 return SDValue();
14043
Craig Topper3738ccd2011-12-27 06:27:23 +000014044 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14045
Craig Topperb4c94572011-10-21 06:55:01 +000014046 // Create BLSMSK instructions by finding X ^ (X-1)
14047 SDValue N0 = N->getOperand(0);
14048 SDValue N1 = N->getOperand(1);
14049 DebugLoc DL = N->getDebugLoc();
14050
14051 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14052 isAllOnes(N0.getOperand(1)))
14053 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14054
14055 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14056 isAllOnes(N1.getOperand(1)))
14057 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14058
14059 return SDValue();
14060}
14061
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014062/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14063static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14064 const X86Subtarget *Subtarget) {
14065 LoadSDNode *Ld = cast<LoadSDNode>(N);
14066 EVT RegVT = Ld->getValueType(0);
14067 EVT MemVT = Ld->getMemoryVT();
14068 DebugLoc dl = Ld->getDebugLoc();
14069 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14070
14071 ISD::LoadExtType Ext = Ld->getExtensionType();
14072
Nadav Rotemca6f2962011-09-18 19:00:23 +000014073 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014074 // shuffle. We need SSE4 for the shuffles.
14075 // TODO: It is possible to support ZExt by zeroing the undef values
14076 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014077 if (RegVT.isVector() && RegVT.isInteger() &&
14078 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014079 assert(MemVT != RegVT && "Cannot extend to the same type");
14080 assert(MemVT.isVector() && "Must load a vector from memory");
14081
14082 unsigned NumElems = RegVT.getVectorNumElements();
14083 unsigned RegSz = RegVT.getSizeInBits();
14084 unsigned MemSz = MemVT.getSizeInBits();
14085 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014086 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014087 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14088
14089 // Attempt to load the original value using a single load op.
14090 // Find a scalar type which is equal to the loaded word size.
14091 MVT SclrLoadTy = MVT::i8;
14092 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14093 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14094 MVT Tp = (MVT::SimpleValueType)tp;
14095 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14096 SclrLoadTy = Tp;
14097 break;
14098 }
14099 }
14100
14101 // Proceed if a load word is found.
14102 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14103
14104 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14105 RegSz/SclrLoadTy.getSizeInBits());
14106
14107 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14108 RegSz/MemVT.getScalarType().getSizeInBits());
14109 // Can't shuffle using an illegal type.
14110 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14111
14112 // Perform a single load.
14113 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14114 Ld->getBasePtr(),
14115 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014116 Ld->isNonTemporal(), Ld->isInvariant(),
14117 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014118
14119 // Insert the word loaded into a vector.
14120 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14121 LoadUnitVecVT, ScalarLoad);
14122
14123 // Bitcast the loaded value to a vector of the original element type, in
14124 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014125 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14126 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014127 unsigned SizeRatio = RegSz/MemSz;
14128
14129 // Redistribute the loaded elements into the different locations.
14130 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14131 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14132
14133 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14134 DAG.getUNDEF(SlicedVec.getValueType()),
14135 ShuffleVec.data());
14136
14137 // Bitcast to the requested type.
14138 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14139 // Replace the original load with the new sequence
14140 // and return the new chain.
14141 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14142 return SDValue(ScalarLoad.getNode(), 1);
14143 }
14144
14145 return SDValue();
14146}
14147
Chris Lattner149a4e52008-02-22 02:09:43 +000014148/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014149static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014150 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014151 StoreSDNode *St = cast<StoreSDNode>(N);
14152 EVT VT = St->getValue().getValueType();
14153 EVT StVT = St->getMemoryVT();
14154 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014155 SDValue StoredVal = St->getOperand(1);
14156 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14157
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014158 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014159 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14160 // 128-bit ones. If in the future the cost becomes only one memory access the
14161 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014162 if (VT.getSizeInBits() == 256 &&
14163 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14164 StoredVal.getNumOperands() == 2) {
14165
14166 SDValue Value0 = StoredVal.getOperand(0);
14167 SDValue Value1 = StoredVal.getOperand(1);
14168
14169 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14170 SDValue Ptr0 = St->getBasePtr();
14171 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14172
14173 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14174 St->getPointerInfo(), St->isVolatile(),
14175 St->isNonTemporal(), St->getAlignment());
14176 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14177 St->getPointerInfo(), St->isVolatile(),
14178 St->isNonTemporal(), St->getAlignment());
14179 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14180 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014181
14182 // Optimize trunc store (of multiple scalars) to shuffle and store.
14183 // First, pack all of the elements in one place. Next, store to memory
14184 // in fewer chunks.
14185 if (St->isTruncatingStore() && VT.isVector()) {
14186 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14187 unsigned NumElems = VT.getVectorNumElements();
14188 assert(StVT != VT && "Cannot truncate to the same type");
14189 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14190 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14191
14192 // From, To sizes and ElemCount must be pow of two
14193 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014194 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014195 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014196 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014197
Nadav Rotem614061b2011-08-10 19:30:14 +000014198 unsigned SizeRatio = FromSz / ToSz;
14199
14200 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14201
14202 // Create a type on which we perform the shuffle
14203 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14204 StVT.getScalarType(), NumElems*SizeRatio);
14205
14206 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14207
14208 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14209 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14210 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14211
14212 // Can't shuffle using an illegal type
14213 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14214
14215 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14216 DAG.getUNDEF(WideVec.getValueType()),
14217 ShuffleVec.data());
14218 // At this point all of the data is stored at the bottom of the
14219 // register. We now need to save it to mem.
14220
14221 // Find the largest store unit
14222 MVT StoreType = MVT::i8;
14223 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14224 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14225 MVT Tp = (MVT::SimpleValueType)tp;
14226 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14227 StoreType = Tp;
14228 }
14229
14230 // Bitcast the original vector into a vector of store-size units
14231 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14232 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14233 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14234 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14235 SmallVector<SDValue, 8> Chains;
14236 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14237 TLI.getPointerTy());
14238 SDValue Ptr = St->getBasePtr();
14239
14240 // Perform one or more big stores into memory.
14241 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14242 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14243 StoreType, ShuffWide,
14244 DAG.getIntPtrConstant(i));
14245 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14246 St->getPointerInfo(), St->isVolatile(),
14247 St->isNonTemporal(), St->getAlignment());
14248 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14249 Chains.push_back(Ch);
14250 }
14251
14252 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14253 Chains.size());
14254 }
14255
14256
Chris Lattner149a4e52008-02-22 02:09:43 +000014257 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14258 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014259 // A preferable solution to the general problem is to figure out the right
14260 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014261
14262 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014263 if (VT.getSizeInBits() != 64)
14264 return SDValue();
14265
Devang Patel578efa92009-06-05 21:57:13 +000014266 const Function *F = DAG.getMachineFunction().getFunction();
14267 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014268 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014269 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014270 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014271 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014272 isa<LoadSDNode>(St->getValue()) &&
14273 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14274 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014275 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014276 LoadSDNode *Ld = 0;
14277 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014278 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014279 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014280 // Must be a store of a load. We currently handle two cases: the load
14281 // is a direct child, and it's under an intervening TokenFactor. It is
14282 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014283 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014284 Ld = cast<LoadSDNode>(St->getChain());
14285 else if (St->getValue().hasOneUse() &&
14286 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014287 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014288 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014289 TokenFactorIndex = i;
14290 Ld = cast<LoadSDNode>(St->getValue());
14291 } else
14292 Ops.push_back(ChainVal->getOperand(i));
14293 }
14294 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014295
Evan Cheng536e6672009-03-12 05:59:15 +000014296 if (!Ld || !ISD::isNormalLoad(Ld))
14297 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014298
Evan Cheng536e6672009-03-12 05:59:15 +000014299 // If this is not the MMX case, i.e. we are just turning i64 load/store
14300 // into f64 load/store, avoid the transformation if there are multiple
14301 // uses of the loaded value.
14302 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14303 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014304
Evan Cheng536e6672009-03-12 05:59:15 +000014305 DebugLoc LdDL = Ld->getDebugLoc();
14306 DebugLoc StDL = N->getDebugLoc();
14307 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14308 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14309 // pair instead.
14310 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014311 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014312 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14313 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014314 Ld->isNonTemporal(), Ld->isInvariant(),
14315 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014316 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014317 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014318 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014319 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014320 Ops.size());
14321 }
Evan Cheng536e6672009-03-12 05:59:15 +000014322 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014323 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014324 St->isVolatile(), St->isNonTemporal(),
14325 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014326 }
Evan Cheng536e6672009-03-12 05:59:15 +000014327
14328 // Otherwise, lower to two pairs of 32-bit loads / stores.
14329 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014330 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14331 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014332
Owen Anderson825b72b2009-08-11 20:47:22 +000014333 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014334 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014335 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014336 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014337 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014338 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014339 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014340 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014341 MinAlign(Ld->getAlignment(), 4));
14342
14343 SDValue NewChain = LoLd.getValue(1);
14344 if (TokenFactorIndex != -1) {
14345 Ops.push_back(LoLd);
14346 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014347 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014348 Ops.size());
14349 }
14350
14351 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014352 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14353 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014354
14355 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014356 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014357 St->isVolatile(), St->isNonTemporal(),
14358 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014359 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014360 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014361 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014362 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014363 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014364 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014365 }
Dan Gohman475871a2008-07-27 21:46:04 +000014366 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014367}
14368
Duncan Sands17470be2011-09-22 20:15:48 +000014369/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14370/// and return the operands for the horizontal operation in LHS and RHS. A
14371/// horizontal operation performs the binary operation on successive elements
14372/// of its first operand, then on successive elements of its second operand,
14373/// returning the resulting values in a vector. For example, if
14374/// A = < float a0, float a1, float a2, float a3 >
14375/// and
14376/// B = < float b0, float b1, float b2, float b3 >
14377/// then the result of doing a horizontal operation on A and B is
14378/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14379/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14380/// A horizontal-op B, for some already available A and B, and if so then LHS is
14381/// set to A, RHS to B, and the routine returns 'true'.
14382/// Note that the binary operation should have the property that if one of the
14383/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014384static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014385 // Look for the following pattern: if
14386 // A = < float a0, float a1, float a2, float a3 >
14387 // B = < float b0, float b1, float b2, float b3 >
14388 // and
14389 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14390 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14391 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14392 // which is A horizontal-op B.
14393
14394 // At least one of the operands should be a vector shuffle.
14395 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14396 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14397 return false;
14398
14399 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014400
14401 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14402 "Unsupported vector type for horizontal add/sub");
14403
14404 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14405 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014406 unsigned NumElts = VT.getVectorNumElements();
14407 unsigned NumLanes = VT.getSizeInBits()/128;
14408 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014409 assert((NumLaneElts % 2 == 0) &&
14410 "Vector type should have an even number of elements in each lane");
14411 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014412
14413 // View LHS in the form
14414 // LHS = VECTOR_SHUFFLE A, B, LMask
14415 // If LHS is not a shuffle then pretend it is the shuffle
14416 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14417 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14418 // type VT.
14419 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014420 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014421 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14422 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14423 A = LHS.getOperand(0);
14424 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14425 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014426 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14427 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014428 } else {
14429 if (LHS.getOpcode() != ISD::UNDEF)
14430 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014431 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014432 LMask[i] = i;
14433 }
14434
14435 // Likewise, view RHS in the form
14436 // RHS = VECTOR_SHUFFLE C, D, RMask
14437 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014438 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014439 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14440 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14441 C = RHS.getOperand(0);
14442 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14443 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014444 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14445 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014446 } else {
14447 if (RHS.getOpcode() != ISD::UNDEF)
14448 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014449 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014450 RMask[i] = i;
14451 }
14452
14453 // Check that the shuffles are both shuffling the same vectors.
14454 if (!(A == C && B == D) && !(A == D && B == C))
14455 return false;
14456
14457 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14458 if (!A.getNode() && !B.getNode())
14459 return false;
14460
14461 // If A and B occur in reverse order in RHS, then "swap" them (which means
14462 // rewriting the mask).
14463 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014464 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014465
14466 // At this point LHS and RHS are equivalent to
14467 // LHS = VECTOR_SHUFFLE A, B, LMask
14468 // RHS = VECTOR_SHUFFLE A, B, RMask
14469 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014470 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014471 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014472
Craig Topperf8363302011-12-02 08:18:41 +000014473 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014474 if (LIdx < 0 || RIdx < 0 ||
14475 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14476 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014477 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014478
Craig Topperf8363302011-12-02 08:18:41 +000014479 // Check that successive elements are being operated on. If not, this is
14480 // not a horizontal operation.
14481 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14482 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014483 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014484 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014485 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014486 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014487 }
14488
14489 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14490 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14491 return true;
14492}
14493
14494/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14495static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14496 const X86Subtarget *Subtarget) {
14497 EVT VT = N->getValueType(0);
14498 SDValue LHS = N->getOperand(0);
14499 SDValue RHS = N->getOperand(1);
14500
14501 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014502 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014503 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014504 isHorizontalBinOp(LHS, RHS, true))
14505 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14506 return SDValue();
14507}
14508
14509/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14510static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14511 const X86Subtarget *Subtarget) {
14512 EVT VT = N->getValueType(0);
14513 SDValue LHS = N->getOperand(0);
14514 SDValue RHS = N->getOperand(1);
14515
14516 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014517 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014518 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014519 isHorizontalBinOp(LHS, RHS, false))
14520 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14521 return SDValue();
14522}
14523
Chris Lattner6cf73262008-01-25 06:14:17 +000014524/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14525/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014526static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014527 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14528 // F[X]OR(0.0, x) -> x
14529 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014530 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14531 if (C->getValueAPF().isPosZero())
14532 return N->getOperand(1);
14533 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14534 if (C->getValueAPF().isPosZero())
14535 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014536 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014537}
14538
14539/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014540static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014541 // FAND(0.0, x) -> 0.0
14542 // FAND(x, 0.0) -> 0.0
14543 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14544 if (C->getValueAPF().isPosZero())
14545 return N->getOperand(0);
14546 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14547 if (C->getValueAPF().isPosZero())
14548 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014549 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014550}
14551
Dan Gohmane5af2d32009-01-29 01:59:02 +000014552static SDValue PerformBTCombine(SDNode *N,
14553 SelectionDAG &DAG,
14554 TargetLowering::DAGCombinerInfo &DCI) {
14555 // BT ignores high bits in the bit index operand.
14556 SDValue Op1 = N->getOperand(1);
14557 if (Op1.hasOneUse()) {
14558 unsigned BitWidth = Op1.getValueSizeInBits();
14559 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14560 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014561 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14562 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014563 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014564 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14565 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14566 DCI.CommitTargetLoweringOpt(TLO);
14567 }
14568 return SDValue();
14569}
Chris Lattner83e6c992006-10-04 06:57:07 +000014570
Eli Friedman7a5e5552009-06-07 06:52:44 +000014571static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14572 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014573 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014574 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014575 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014576 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014577 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014578 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014579 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014580 }
14581 return SDValue();
14582}
14583
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014584static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14585 TargetLowering::DAGCombinerInfo &DCI,
14586 const X86Subtarget *Subtarget) {
14587 if (!DCI.isBeforeLegalizeOps())
14588 return SDValue();
14589
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014590 if (!Subtarget->hasAVX())
14591 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014592
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014593 // Optimize vectors in AVX mode
14594 // Sign extend v8i16 to v8i32 and
14595 // v4i32 to v4i64
14596 //
14597 // Divide input vector into two parts
14598 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14599 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14600 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014601
14602 EVT VT = N->getValueType(0);
14603 SDValue Op = N->getOperand(0);
14604 EVT OpVT = Op.getValueType();
14605 DebugLoc dl = N->getDebugLoc();
14606
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014607 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14608 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014609
14610 unsigned NumElems = OpVT.getVectorNumElements();
14611 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014612 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014613
14614 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014615 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014616
14617 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014618 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014619
14620 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014621 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014622
14623 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014624 VT.getVectorNumElements()/2);
14625
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014626 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14627 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14628
14629 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14630 }
14631 return SDValue();
14632}
14633
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014634static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14635 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014636 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14637 // (and (i32 x86isd::setcc_carry), 1)
14638 // This eliminates the zext. This transformation is necessary because
14639 // ISD::SETCC is always legalized to i8.
14640 DebugLoc dl = N->getDebugLoc();
14641 SDValue N0 = N->getOperand(0);
14642 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014643 EVT OpVT = N0.getValueType();
14644
Evan Cheng2e489c42009-12-16 00:53:11 +000014645 if (N0.getOpcode() == ISD::AND &&
14646 N0.hasOneUse() &&
14647 N0.getOperand(0).hasOneUse()) {
14648 SDValue N00 = N0.getOperand(0);
14649 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14650 return SDValue();
14651 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14652 if (!C || C->getZExtValue() != 1)
14653 return SDValue();
14654 return DAG.getNode(ISD::AND, dl, VT,
14655 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14656 N00.getOperand(0), N00.getOperand(1)),
14657 DAG.getConstant(1, VT));
14658 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014659 // Optimize vectors in AVX mode:
14660 //
14661 // v8i16 -> v8i32
14662 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14663 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14664 // Concat upper and lower parts.
14665 //
14666 // v4i32 -> v4i64
14667 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14668 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14669 // Concat upper and lower parts.
14670 //
14671 if (Subtarget->hasAVX()) {
14672
14673 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14674 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14675
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014676 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014677 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14678 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14679
14680 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14681 VT.getVectorNumElements()/2);
14682
14683 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14684 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14685
14686 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14687 }
14688 }
14689
Evan Cheng2e489c42009-12-16 00:53:11 +000014690
14691 return SDValue();
14692}
14693
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014694// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14695static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14696 unsigned X86CC = N->getConstantOperandVal(0);
14697 SDValue EFLAG = N->getOperand(1);
14698 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014699
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014700 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14701 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14702 // cases.
14703 if (X86CC == X86::COND_B)
14704 return DAG.getNode(ISD::AND, DL, MVT::i8,
14705 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14706 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14707 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014708
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014709 return SDValue();
14710}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014711
Benjamin Kramer1396c402011-06-18 11:09:41 +000014712static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14713 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014714 SDValue Op0 = N->getOperand(0);
14715 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14716 // a 32-bit target where SSE doesn't support i64->FP operations.
14717 if (Op0.getOpcode() == ISD::LOAD) {
14718 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14719 EVT VT = Ld->getValueType(0);
14720 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14721 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14722 !XTLI->getSubtarget()->is64Bit() &&
14723 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014724 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14725 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014726 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14727 return FILDChain;
14728 }
14729 }
14730 return SDValue();
14731}
14732
Chris Lattner23a01992010-12-20 01:37:09 +000014733// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14734static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14735 X86TargetLowering::DAGCombinerInfo &DCI) {
14736 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14737 // the result is either zero or one (depending on the input carry bit).
14738 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14739 if (X86::isZeroNode(N->getOperand(0)) &&
14740 X86::isZeroNode(N->getOperand(1)) &&
14741 // We don't have a good way to replace an EFLAGS use, so only do this when
14742 // dead right now.
14743 SDValue(N, 1).use_empty()) {
14744 DebugLoc DL = N->getDebugLoc();
14745 EVT VT = N->getValueType(0);
14746 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14747 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14748 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14749 DAG.getConstant(X86::COND_B,MVT::i8),
14750 N->getOperand(2)),
14751 DAG.getConstant(1, VT));
14752 return DCI.CombineTo(N, Res1, CarryOut);
14753 }
14754
14755 return SDValue();
14756}
14757
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014758// fold (add Y, (sete X, 0)) -> adc 0, Y
14759// (add Y, (setne X, 0)) -> sbb -1, Y
14760// (sub (sete X, 0), Y) -> sbb 0, Y
14761// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014762static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014763 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014764
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014765 // Look through ZExts.
14766 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14767 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14768 return SDValue();
14769
14770 SDValue SetCC = Ext.getOperand(0);
14771 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14772 return SDValue();
14773
14774 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14775 if (CC != X86::COND_E && CC != X86::COND_NE)
14776 return SDValue();
14777
14778 SDValue Cmp = SetCC.getOperand(1);
14779 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014780 !X86::isZeroNode(Cmp.getOperand(1)) ||
14781 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014782 return SDValue();
14783
14784 SDValue CmpOp0 = Cmp.getOperand(0);
14785 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14786 DAG.getConstant(1, CmpOp0.getValueType()));
14787
14788 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14789 if (CC == X86::COND_NE)
14790 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14791 DL, OtherVal.getValueType(), OtherVal,
14792 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14793 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14794 DL, OtherVal.getValueType(), OtherVal,
14795 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14796}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014797
Craig Topper54f952a2011-11-19 09:02:40 +000014798/// PerformADDCombine - Do target-specific dag combines on integer adds.
14799static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14800 const X86Subtarget *Subtarget) {
14801 EVT VT = N->getValueType(0);
14802 SDValue Op0 = N->getOperand(0);
14803 SDValue Op1 = N->getOperand(1);
14804
14805 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014806 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014807 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014808 isHorizontalBinOp(Op0, Op1, true))
14809 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14810
14811 return OptimizeConditionalInDecrement(N, DAG);
14812}
14813
14814static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14815 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014816 SDValue Op0 = N->getOperand(0);
14817 SDValue Op1 = N->getOperand(1);
14818
14819 // X86 can't encode an immediate LHS of a sub. See if we can push the
14820 // negation into a preceding instruction.
14821 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014822 // If the RHS of the sub is a XOR with one use and a constant, invert the
14823 // immediate. Then add one to the LHS of the sub so we can turn
14824 // X-Y -> X+~Y+1, saving one register.
14825 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14826 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014827 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014828 EVT VT = Op0.getValueType();
14829 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14830 Op1.getOperand(0),
14831 DAG.getConstant(~XorC, VT));
14832 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014833 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014834 }
14835 }
14836
Craig Topper54f952a2011-11-19 09:02:40 +000014837 // Try to synthesize horizontal adds from adds of shuffles.
14838 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014839 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014840 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14841 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014842 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14843
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014844 return OptimizeConditionalInDecrement(N, DAG);
14845}
14846
Dan Gohman475871a2008-07-27 21:46:04 +000014847SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014848 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014849 SelectionDAG &DAG = DCI.DAG;
14850 switch (N->getOpcode()) {
14851 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014852 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014853 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014854 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014855 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014856 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014857 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14858 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014859 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014860 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014861 case ISD::SHL:
14862 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000014863 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014864 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014865 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014866 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014867 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014868 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014869 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014870 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14871 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014872 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014873 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14874 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014875 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014876 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014877 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014878 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014879 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014880 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014881 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014882 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014883 case X86ISD::UNPCKH:
14884 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014885 case X86ISD::MOVHLPS:
14886 case X86ISD::MOVLHPS:
14887 case X86ISD::PSHUFD:
14888 case X86ISD::PSHUFHW:
14889 case X86ISD::PSHUFLW:
14890 case X86ISD::MOVSS:
14891 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014892 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014893 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014894 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014895 }
14896
Dan Gohman475871a2008-07-27 21:46:04 +000014897 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014898}
14899
Evan Chenge5b51ac2010-04-17 06:13:15 +000014900/// isTypeDesirableForOp - Return true if the target has native support for
14901/// the specified value type and it is 'desirable' to use the type for the
14902/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14903/// instruction encodings are longer and some i16 instructions are slow.
14904bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14905 if (!isTypeLegal(VT))
14906 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014907 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014908 return true;
14909
14910 switch (Opc) {
14911 default:
14912 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014913 case ISD::LOAD:
14914 case ISD::SIGN_EXTEND:
14915 case ISD::ZERO_EXTEND:
14916 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014917 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014918 case ISD::SRL:
14919 case ISD::SUB:
14920 case ISD::ADD:
14921 case ISD::MUL:
14922 case ISD::AND:
14923 case ISD::OR:
14924 case ISD::XOR:
14925 return false;
14926 }
14927}
14928
14929/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014930/// beneficial for dag combiner to promote the specified node. If true, it
14931/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014932bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014933 EVT VT = Op.getValueType();
14934 if (VT != MVT::i16)
14935 return false;
14936
Evan Cheng4c26e932010-04-19 19:29:22 +000014937 bool Promote = false;
14938 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014939 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014940 default: break;
14941 case ISD::LOAD: {
14942 LoadSDNode *LD = cast<LoadSDNode>(Op);
14943 // If the non-extending load has a single use and it's not live out, then it
14944 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014945 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14946 Op.hasOneUse()*/) {
14947 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14948 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14949 // The only case where we'd want to promote LOAD (rather then it being
14950 // promoted as an operand is when it's only use is liveout.
14951 if (UI->getOpcode() != ISD::CopyToReg)
14952 return false;
14953 }
14954 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014955 Promote = true;
14956 break;
14957 }
14958 case ISD::SIGN_EXTEND:
14959 case ISD::ZERO_EXTEND:
14960 case ISD::ANY_EXTEND:
14961 Promote = true;
14962 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014963 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014964 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014965 SDValue N0 = Op.getOperand(0);
14966 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014967 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014968 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014969 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014970 break;
14971 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014972 case ISD::ADD:
14973 case ISD::MUL:
14974 case ISD::AND:
14975 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014976 case ISD::XOR:
14977 Commute = true;
14978 // fallthrough
14979 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014980 SDValue N0 = Op.getOperand(0);
14981 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014982 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014983 return false;
14984 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014985 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014986 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014987 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014988 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014989 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014990 }
14991 }
14992
14993 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014994 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014995}
14996
Evan Cheng60c07e12006-07-05 22:17:51 +000014997//===----------------------------------------------------------------------===//
14998// X86 Inline Assembly Support
14999//===----------------------------------------------------------------------===//
15000
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015001namespace {
15002 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015003 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015004 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015005
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015006 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015007 StringRef piece(*args[i]);
15008 if (!s.startswith(piece)) // Check if the piece matches.
15009 return false;
15010
15011 s = s.substr(piece.size());
15012 StringRef::size_type pos = s.find_first_not_of(" \t");
15013 if (pos == 0) // We matched a prefix.
15014 return false;
15015
15016 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015017 }
15018
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015019 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015020 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015021 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015022}
15023
Chris Lattnerb8105652009-07-20 17:51:36 +000015024bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15025 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015026
15027 std::string AsmStr = IA->getAsmString();
15028
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015029 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15030 if (!Ty || Ty->getBitWidth() % 16 != 0)
15031 return false;
15032
Chris Lattnerb8105652009-07-20 17:51:36 +000015033 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015034 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015035 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015036
15037 switch (AsmPieces.size()) {
15038 default: return false;
15039 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015040 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015041 // we will turn this bswap into something that will be lowered to logical
15042 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15043 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015044 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015045 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15046 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15047 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15048 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15049 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15050 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015051 // No need to check constraints, nothing other than the equivalent of
15052 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015053 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015054 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015055
Chris Lattnerb8105652009-07-20 17:51:36 +000015056 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015057 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015058 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015059 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15060 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015061 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015062 const std::string &ConstraintsStr = IA->getConstraintString();
15063 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015064 std::sort(AsmPieces.begin(), AsmPieces.end());
15065 if (AsmPieces.size() == 4 &&
15066 AsmPieces[0] == "~{cc}" &&
15067 AsmPieces[1] == "~{dirflag}" &&
15068 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015069 AsmPieces[3] == "~{fpsr}")
15070 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015071 }
15072 break;
15073 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015074 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015075 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015076 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15077 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15078 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015079 AsmPieces.clear();
15080 const std::string &ConstraintsStr = IA->getConstraintString();
15081 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15082 std::sort(AsmPieces.begin(), AsmPieces.end());
15083 if (AsmPieces.size() == 4 &&
15084 AsmPieces[0] == "~{cc}" &&
15085 AsmPieces[1] == "~{dirflag}" &&
15086 AsmPieces[2] == "~{flags}" &&
15087 AsmPieces[3] == "~{fpsr}")
15088 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015089 }
Evan Cheng55d42002011-01-08 01:24:27 +000015090
15091 if (CI->getType()->isIntegerTy(64)) {
15092 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15093 if (Constraints.size() >= 2 &&
15094 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15095 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15096 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015097 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15098 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15099 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015100 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015101 }
15102 }
15103 break;
15104 }
15105 return false;
15106}
15107
15108
15109
Chris Lattnerf4dff842006-07-11 02:54:03 +000015110/// getConstraintType - Given a constraint letter, return the type of
15111/// constraint it is for this target.
15112X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015113X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15114 if (Constraint.size() == 1) {
15115 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015116 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015117 case 'q':
15118 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015119 case 'f':
15120 case 't':
15121 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015122 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015123 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015124 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015125 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015126 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015127 case 'a':
15128 case 'b':
15129 case 'c':
15130 case 'd':
15131 case 'S':
15132 case 'D':
15133 case 'A':
15134 return C_Register;
15135 case 'I':
15136 case 'J':
15137 case 'K':
15138 case 'L':
15139 case 'M':
15140 case 'N':
15141 case 'G':
15142 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015143 case 'e':
15144 case 'Z':
15145 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015146 default:
15147 break;
15148 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015149 }
Chris Lattner4234f572007-03-25 02:14:49 +000015150 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015151}
15152
John Thompson44ab89e2010-10-29 17:29:13 +000015153/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015154/// This object must already have been set up with the operand type
15155/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015156TargetLowering::ConstraintWeight
15157 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015158 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015159 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015160 Value *CallOperandVal = info.CallOperandVal;
15161 // If we don't have a value, we can't do a match,
15162 // but allow it at the lowest weight.
15163 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015164 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015165 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015166 // Look at the constraint type.
15167 switch (*constraint) {
15168 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015169 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15170 case 'R':
15171 case 'q':
15172 case 'Q':
15173 case 'a':
15174 case 'b':
15175 case 'c':
15176 case 'd':
15177 case 'S':
15178 case 'D':
15179 case 'A':
15180 if (CallOperandVal->getType()->isIntegerTy())
15181 weight = CW_SpecificReg;
15182 break;
15183 case 'f':
15184 case 't':
15185 case 'u':
15186 if (type->isFloatingPointTy())
15187 weight = CW_SpecificReg;
15188 break;
15189 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015190 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015191 weight = CW_SpecificReg;
15192 break;
15193 case 'x':
15194 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015195 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015196 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015197 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015198 break;
15199 case 'I':
15200 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15201 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015202 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015203 }
15204 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015205 case 'J':
15206 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15207 if (C->getZExtValue() <= 63)
15208 weight = CW_Constant;
15209 }
15210 break;
15211 case 'K':
15212 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15213 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15214 weight = CW_Constant;
15215 }
15216 break;
15217 case 'L':
15218 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15219 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15220 weight = CW_Constant;
15221 }
15222 break;
15223 case 'M':
15224 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15225 if (C->getZExtValue() <= 3)
15226 weight = CW_Constant;
15227 }
15228 break;
15229 case 'N':
15230 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15231 if (C->getZExtValue() <= 0xff)
15232 weight = CW_Constant;
15233 }
15234 break;
15235 case 'G':
15236 case 'C':
15237 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15238 weight = CW_Constant;
15239 }
15240 break;
15241 case 'e':
15242 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15243 if ((C->getSExtValue() >= -0x80000000LL) &&
15244 (C->getSExtValue() <= 0x7fffffffLL))
15245 weight = CW_Constant;
15246 }
15247 break;
15248 case 'Z':
15249 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15250 if (C->getZExtValue() <= 0xffffffff)
15251 weight = CW_Constant;
15252 }
15253 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015254 }
15255 return weight;
15256}
15257
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015258/// LowerXConstraint - try to replace an X constraint, which matches anything,
15259/// with another that has more specific requirements based on the type of the
15260/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015261const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015262LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015263 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15264 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015265 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015266 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015267 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015268 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015269 return "x";
15270 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015271
Chris Lattner5e764232008-04-26 23:02:14 +000015272 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015273}
15274
Chris Lattner48884cd2007-08-25 00:47:38 +000015275/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15276/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015277void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015278 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015279 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015280 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015281 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015282
Eric Christopher100c8332011-06-02 23:16:42 +000015283 // Only support length 1 constraints for now.
15284 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015285
Eric Christopher100c8332011-06-02 23:16:42 +000015286 char ConstraintLetter = Constraint[0];
15287 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015288 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015289 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015290 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015291 if (C->getZExtValue() <= 31) {
15292 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015293 break;
15294 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015295 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015296 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015297 case 'J':
15298 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015299 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015300 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15301 break;
15302 }
15303 }
15304 return;
15305 case 'K':
15306 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015307 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015308 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15309 break;
15310 }
15311 }
15312 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015313 case 'N':
15314 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015315 if (C->getZExtValue() <= 255) {
15316 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015317 break;
15318 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015319 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015320 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015321 case 'e': {
15322 // 32-bit signed value
15323 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015324 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15325 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015326 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015327 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015328 break;
15329 }
15330 // FIXME gcc accepts some relocatable values here too, but only in certain
15331 // memory models; it's complicated.
15332 }
15333 return;
15334 }
15335 case 'Z': {
15336 // 32-bit unsigned value
15337 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015338 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15339 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015340 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15341 break;
15342 }
15343 }
15344 // FIXME gcc accepts some relocatable values here too, but only in certain
15345 // memory models; it's complicated.
15346 return;
15347 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015348 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015349 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015350 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015351 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015352 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015353 break;
15354 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015355
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015356 // In any sort of PIC mode addresses need to be computed at runtime by
15357 // adding in a register or some sort of table lookup. These can't
15358 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015359 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015360 return;
15361
Chris Lattnerdc43a882007-05-03 16:52:29 +000015362 // If we are in non-pic codegen mode, we allow the address of a global (with
15363 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015364 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015365 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015366
Chris Lattner49921962009-05-08 18:23:14 +000015367 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15368 while (1) {
15369 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15370 Offset += GA->getOffset();
15371 break;
15372 } else if (Op.getOpcode() == ISD::ADD) {
15373 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15374 Offset += C->getZExtValue();
15375 Op = Op.getOperand(0);
15376 continue;
15377 }
15378 } else if (Op.getOpcode() == ISD::SUB) {
15379 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15380 Offset += -C->getZExtValue();
15381 Op = Op.getOperand(0);
15382 continue;
15383 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015384 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015385
Chris Lattner49921962009-05-08 18:23:14 +000015386 // Otherwise, this isn't something we can handle, reject it.
15387 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015388 }
Eric Christopherfd179292009-08-27 18:07:15 +000015389
Dan Gohman46510a72010-04-15 01:51:59 +000015390 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015391 // If we require an extra load to get this address, as in PIC mode, we
15392 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015393 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15394 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015395 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015396
Devang Patel0d881da2010-07-06 22:08:15 +000015397 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15398 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015399 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015400 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015401 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015402
Gabor Greifba36cb52008-08-28 21:40:38 +000015403 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015404 Ops.push_back(Result);
15405 return;
15406 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015407 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015408}
15409
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015410std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015411X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015412 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015413 // First, see if this is a constraint that directly corresponds to an LLVM
15414 // register class.
15415 if (Constraint.size() == 1) {
15416 // GCC Constraint Letters
15417 switch (Constraint[0]) {
15418 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015419 // TODO: Slight differences here in allocation order and leaving
15420 // RIP in the class. Do they matter any more here than they do
15421 // in the normal allocation?
15422 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15423 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015424 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015425 return std::make_pair(0U, X86::GR32RegisterClass);
15426 else if (VT == MVT::i16)
15427 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015428 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015429 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015430 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015431 return std::make_pair(0U, X86::GR64RegisterClass);
15432 break;
15433 }
15434 // 32-bit fallthrough
15435 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015436 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015437 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15438 else if (VT == MVT::i16)
15439 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015440 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015441 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15442 else if (VT == MVT::i64)
15443 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15444 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015445 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015446 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015447 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015448 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015449 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015450 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015451 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015452 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015453 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015454 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015455 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015456 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15457 if (VT == MVT::i16)
15458 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15459 if (VT == MVT::i32 || !Subtarget->is64Bit())
15460 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15461 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015462 case 'f': // FP Stack registers.
15463 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15464 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015465 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015466 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015467 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015468 return std::make_pair(0U, X86::RFP64RegisterClass);
15469 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015470 case 'y': // MMX_REGS if MMX allowed.
15471 if (!Subtarget->hasMMX()) break;
15472 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015473 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015474 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015475 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015476 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015477 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015478
Owen Anderson825b72b2009-08-11 20:47:22 +000015479 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015480 default: break;
15481 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015482 case MVT::f32:
15483 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015484 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015485 case MVT::f64:
15486 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015487 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015488 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015489 case MVT::v16i8:
15490 case MVT::v8i16:
15491 case MVT::v4i32:
15492 case MVT::v2i64:
15493 case MVT::v4f32:
15494 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015495 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015496 // AVX types.
15497 case MVT::v32i8:
15498 case MVT::v16i16:
15499 case MVT::v8i32:
15500 case MVT::v4i64:
15501 case MVT::v8f32:
15502 case MVT::v4f64:
15503 return std::make_pair(0U, X86::VR256RegisterClass);
15504
Chris Lattner0f65cad2007-04-09 05:49:22 +000015505 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015506 break;
15507 }
15508 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015509
Chris Lattnerf76d1802006-07-31 23:26:50 +000015510 // Use the default implementation in TargetLowering to convert the register
15511 // constraint into a member of a register class.
15512 std::pair<unsigned, const TargetRegisterClass*> Res;
15513 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015514
15515 // Not found as a standard register?
15516 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015517 // Map st(0) -> st(7) -> ST0
15518 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15519 tolower(Constraint[1]) == 's' &&
15520 tolower(Constraint[2]) == 't' &&
15521 Constraint[3] == '(' &&
15522 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15523 Constraint[5] == ')' &&
15524 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015525
Chris Lattner56d77c72009-09-13 22:41:48 +000015526 Res.first = X86::ST0+Constraint[4]-'0';
15527 Res.second = X86::RFP80RegisterClass;
15528 return Res;
15529 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015530
Chris Lattner56d77c72009-09-13 22:41:48 +000015531 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015532 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015533 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015534 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015535 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015536 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015537
15538 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015539 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015540 Res.first = X86::EFLAGS;
15541 Res.second = X86::CCRRegisterClass;
15542 return Res;
15543 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015544
Dale Johannesen330169f2008-11-13 21:52:36 +000015545 // 'A' means EAX + EDX.
15546 if (Constraint == "A") {
15547 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015548 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015549 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015550 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015551 return Res;
15552 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015553
Chris Lattnerf76d1802006-07-31 23:26:50 +000015554 // Otherwise, check to see if this is a register class of the wrong value
15555 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15556 // turn into {ax},{dx}.
15557 if (Res.second->hasType(VT))
15558 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015559
Chris Lattnerf76d1802006-07-31 23:26:50 +000015560 // All of the single-register GCC register classes map their values onto
15561 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15562 // really want an 8-bit or 32-bit register, map to the appropriate register
15563 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015564 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015565 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015566 unsigned DestReg = 0;
15567 switch (Res.first) {
15568 default: break;
15569 case X86::AX: DestReg = X86::AL; break;
15570 case X86::DX: DestReg = X86::DL; break;
15571 case X86::CX: DestReg = X86::CL; break;
15572 case X86::BX: DestReg = X86::BL; break;
15573 }
15574 if (DestReg) {
15575 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015576 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015577 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015578 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015579 unsigned DestReg = 0;
15580 switch (Res.first) {
15581 default: break;
15582 case X86::AX: DestReg = X86::EAX; break;
15583 case X86::DX: DestReg = X86::EDX; break;
15584 case X86::CX: DestReg = X86::ECX; break;
15585 case X86::BX: DestReg = X86::EBX; break;
15586 case X86::SI: DestReg = X86::ESI; break;
15587 case X86::DI: DestReg = X86::EDI; break;
15588 case X86::BP: DestReg = X86::EBP; break;
15589 case X86::SP: DestReg = X86::ESP; break;
15590 }
15591 if (DestReg) {
15592 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015593 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015594 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015595 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015596 unsigned DestReg = 0;
15597 switch (Res.first) {
15598 default: break;
15599 case X86::AX: DestReg = X86::RAX; break;
15600 case X86::DX: DestReg = X86::RDX; break;
15601 case X86::CX: DestReg = X86::RCX; break;
15602 case X86::BX: DestReg = X86::RBX; break;
15603 case X86::SI: DestReg = X86::RSI; break;
15604 case X86::DI: DestReg = X86::RDI; break;
15605 case X86::BP: DestReg = X86::RBP; break;
15606 case X86::SP: DestReg = X86::RSP; break;
15607 }
15608 if (DestReg) {
15609 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015610 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015611 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015612 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015613 } else if (Res.second == X86::FR32RegisterClass ||
15614 Res.second == X86::FR64RegisterClass ||
15615 Res.second == X86::VR128RegisterClass) {
15616 // Handle references to XMM physical registers that got mapped into the
15617 // wrong class. This can happen with constraints like {xmm0} where the
15618 // target independent register mapper will just pick the first match it can
15619 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015620 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015621 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015622 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015623 Res.second = X86::FR64RegisterClass;
15624 else if (X86::VR128RegisterClass->hasType(VT))
15625 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015626 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015627
Chris Lattnerf76d1802006-07-31 23:26:50 +000015628 return Res;
15629}