blob: 8c645972e6786bd55f1fe5f163b9acaa5c48a09a [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000065static SDValue Extract128BitVector(SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl) {
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000071 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000075
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
79
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
82
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
86
87 // This is the index of the first element of the 128-bit chunk
88 // we want.
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
90 * ElemsPerChunk);
91
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000093 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
94 VecIdx);
95
96 return Result;
97 }
98
99 return SDValue();
100}
101
102/// Generate a DAG to put 128-bits into a vector > 128 bits. This
103/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000104/// simple superregister reference. Idx is an index in the 128 bits
105/// we want. It need not be aligned to a 128-bit bounday. That makes
106/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000107static SDValue Insert128BitVector(SDValue Result,
108 SDValue Vec,
109 SDValue Idx,
110 SelectionDAG &DAG,
111 DebugLoc dl) {
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
115
116 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000118 EVT ResultVT = Result.getValueType();
119
120 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000122
123 // This is the index of the first element of the 128-bit chunk
124 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000126 * ElemsPerChunk);
127
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
130 VecIdx);
131 return Result;
132 }
133
134 return SDValue();
135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
143 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Evan Cheng203576a2011-07-20 19:50:42 +0000147 if (Subtarget->isTargetELF())
148 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000151 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000152}
153
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000154X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000155 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000156 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000157 X86ScalarSSEf64 = Subtarget->hasSSE2();
158 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000159 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000160
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000161 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000165 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000168 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000169 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000171
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 // For 64-bit since we have so many registers use the ILP scheduler, for
173 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000174 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000177 else if (Subtarget->isAtom())
178 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000179 else
180 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000182
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000183 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000184 // Setup Windows compiler runtime calls.
185 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000186 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000187 setLibcallName(RTLIB::SREM_I64, "_allrem");
188 setLibcallName(RTLIB::UREM_I64, "_aullrem");
189 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000190 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000191 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000192 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000193 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000194 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
195 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
196 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000197 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
198 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000199 }
200
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000201 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000202 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000203 setUseUnderscoreSetJmp(false);
204 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000205 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 // MS runtime is weird: it exports _setjmp, but longjmp!
207 setUseUnderscoreSetJmp(true);
208 setUseUnderscoreLongJmp(false);
209 } else {
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(true);
212 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000213
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000214 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000216 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000218 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000220
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000222
Scott Michelfdc40a02009-02-17 22:15:04 +0000223 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000225 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
229 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000230
231 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
233 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
234 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
235 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000238
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000239 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
240 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
242 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
243 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000244
Evan Cheng25ab6902006-09-08 06:48:29 +0000245 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000247 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000248 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000249 // We have an algorithm for SSE2->double, and we turn this into a
250 // 64-bit FILD followed by conditional FADD for other targets.
251 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000252 // We have an algorithm for SSE2, and we turn this into a 64-bit
253 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000254 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000255 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000256
257 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
258 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000259 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
260 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000261
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000262 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000263 // SSE has no i16 to fp conversion, only i32
264 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000268 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000272 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
274 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000275 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000276
Dale Johannesen73328d12007-09-19 23:55:34 +0000277 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
278 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
280 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000281
Evan Cheng02568ff2006-01-30 22:13:22 +0000282 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
283 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
285 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000286
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000287 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000289 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000291 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000294 }
295
296 // Handle FP_TO_UINT by promoting the destination to a larger signed
297 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
299 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
300 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000301
Evan Cheng25ab6902006-09-08 06:48:29 +0000302 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000305 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000306 // Since AVX is a superset of SSE3, only check for SSE here.
307 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000308 // Expand FP_TO_UINT into a select.
309 // FIXME: We would like to use a Custom expander here eventually to do
310 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000313 // With SSE3 we can use fisttpll to convert to a signed i64; without
314 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000317
Chris Lattner399610a2006-12-05 18:22:22 +0000318 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000319 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000320 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
321 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000322 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000323 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000324 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000325 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000326 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000327 }
Chris Lattner21f66852005-12-23 05:15:23 +0000328
Dan Gohmanb00ee212008-02-18 19:34:53 +0000329 // Scalar integer divide and remainder are lowered to use operations that
330 // produce two results, to match the available instructions. This exposes
331 // the two-result form to trivial CSE, which is able to combine x/y and x%y
332 // into a single instruction.
333 //
334 // Scalar integer multiply-high is also lowered to use two-result
335 // operations, to match the available instructions. However, plain multiply
336 // (low) operations are left as Legal, as there are single-result
337 // instructions for this in x86. Using the two-result multiply instructions
338 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000339 for (unsigned i = 0, e = 4; i != e; ++i) {
340 MVT VT = IntVTs[i];
341 setOperationAction(ISD::MULHS, VT, Expand);
342 setOperationAction(ISD::MULHU, VT, Expand);
343 setOperationAction(ISD::SDIV, VT, Expand);
344 setOperationAction(ISD::UDIV, VT, Expand);
345 setOperationAction(ISD::SREM, VT, Expand);
346 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000347
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000348 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000349 setOperationAction(ISD::ADDC, VT, Custom);
350 setOperationAction(ISD::ADDE, VT, Custom);
351 setOperationAction(ISD::SUBC, VT, Custom);
352 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000353 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000354
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
356 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
357 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
358 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000359 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
361 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
362 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
363 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
364 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
365 setOperationAction(ISD::FREM , MVT::f32 , Expand);
366 setOperationAction(ISD::FREM , MVT::f64 , Expand);
367 setOperationAction(ISD::FREM , MVT::f80 , Expand);
368 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000369
Chandler Carruth77821022011-12-24 12:12:34 +0000370 // Promote the i8 variants and force them on up to i32 which has a shorter
371 // encoding.
372 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
373 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
374 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
375 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000376 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000377 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
378 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
379 if (Subtarget->is64Bit())
380 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000381 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000382 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
383 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
384 if (Subtarget->is64Bit())
385 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
386 }
Craig Topper37f21672011-10-11 06:44:02 +0000387
388 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000389 // When promoting the i8 variants, force them to i32 for a shorter
390 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000391 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000392 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
393 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
394 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000395 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
396 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
397 if (Subtarget->is64Bit())
398 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000399 } else {
400 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
401 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
402 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000403 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
406 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000407 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000408 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
409 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000410 }
411
Benjamin Kramer1292c222010-12-04 20:32:23 +0000412 if (Subtarget->hasPOPCNT()) {
413 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
414 } else {
415 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
416 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
417 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
418 if (Subtarget->is64Bit())
419 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
420 }
421
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
423 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000424
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000425 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000426 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000427 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000428 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000429 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
431 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
432 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
433 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
434 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000435 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
437 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
438 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
439 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000440 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000442 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000443 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000445
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000446 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
448 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
449 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
450 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000451 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
453 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000454 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
457 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
458 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
459 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000460 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000461 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000462 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
464 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
465 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000466 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
468 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
469 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000470 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000471
Craig Topper1accb7e2012-01-10 06:54:16 +0000472 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000474
Eric Christopher9a9d2752010-07-22 02:48:34 +0000475 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000476 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000477
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000478 // On X86 and X86-64, atomic operations are lowered to locked instructions.
479 // Locked instructions, in turn, have implicit fence semantics (all memory
480 // operations are flushed before issuing the locked instruction, and they
481 // are not buffered), so we can fold away the common pattern of
482 // fence-atomic-fence.
483 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000484
Mon P Wang63307c32008-05-05 19:05:59 +0000485 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000486 for (unsigned i = 0, e = 4; i != e; ++i) {
487 MVT VT = IntVTs[i];
488 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
489 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000490 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000491 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000492
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000493 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000494 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
496 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
497 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
499 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
500 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
501 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000502 }
503
Eli Friedman43f51ae2011-08-26 21:21:21 +0000504 if (Subtarget->hasCmpxchg16b()) {
505 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
506 }
507
Evan Cheng3c992d22006-03-07 02:02:57 +0000508 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000509 if (!Subtarget->isTargetDarwin() &&
510 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000511 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000513 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000514
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
516 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
517 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
518 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000519 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000520 setExceptionPointerRegister(X86::RAX);
521 setExceptionSelectorRegister(X86::RDX);
522 } else {
523 setExceptionPointerRegister(X86::EAX);
524 setExceptionSelectorRegister(X86::EDX);
525 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
527 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000528
Duncan Sands4a544a72011-09-06 13:37:06 +0000529 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
530 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000531
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000533
Nate Begemanacc398c2006-01-25 18:21:52 +0000534 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::VASTART , MVT::Other, Custom);
536 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000537 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::VAARG , MVT::Other, Custom);
539 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000540 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::VAARG , MVT::Other, Expand);
542 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000543 }
Evan Chengae642192007-03-02 23:16:35 +0000544
Owen Anderson825b72b2009-08-11 20:47:22 +0000545 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
546 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000547
548 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
549 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
550 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000551 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000552 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
553 MVT::i64 : MVT::i32, Custom);
554 else
555 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
556 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000557
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000558 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000559 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000560 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000561 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
562 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000563
Evan Cheng223547a2006-01-31 22:28:30 +0000564 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000565 setOperationAction(ISD::FABS , MVT::f64, Custom);
566 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000567
568 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000569 setOperationAction(ISD::FNEG , MVT::f64, Custom);
570 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000571
Evan Cheng68c47cb2007-01-05 07:55:56 +0000572 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
574 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000575
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000576 // Lower this to FGETSIGNx86 plus an AND.
577 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
578 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
579
Evan Chengd25e9e82006-02-02 00:28:23 +0000580 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 setOperationAction(ISD::FSIN , MVT::f64, Expand);
582 setOperationAction(ISD::FCOS , MVT::f64, Expand);
583 setOperationAction(ISD::FSIN , MVT::f32, Expand);
584 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000585
Chris Lattnera54aa942006-01-29 06:26:08 +0000586 // Expand FP immediates into loads from the stack, except for the special
587 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000588 addLegalFPImmediate(APFloat(+0.0)); // xorpd
589 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000590 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000591 // Use SSE for f32, x87 for f64.
592 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000593 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
594 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000595
596 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000597 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000598
599 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000601
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000603
604 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
606 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FSIN , MVT::f32, Expand);
610 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611
Nate Begemane1795842008-02-14 08:57:00 +0000612 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613 addLegalFPImmediate(APFloat(+0.0f)); // xorps
614 addLegalFPImmediate(APFloat(+0.0)); // FLD0
615 addLegalFPImmediate(APFloat(+1.0)); // FLD1
616 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
617 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
618
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000619 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
621 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000623 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000624 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000625 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
627 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
630 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
631 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
632 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000633
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000634 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
636 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000637 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000638 addLegalFPImmediate(APFloat(+0.0)); // FLD0
639 addLegalFPImmediate(APFloat(+1.0)); // FLD1
640 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
641 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000642 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
643 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
644 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
645 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000647
Cameron Zwarich33390842011-07-08 21:39:21 +0000648 // We don't support FMA.
649 setOperationAction(ISD::FMA, MVT::f64, Expand);
650 setOperationAction(ISD::FMA, MVT::f32, Expand);
651
Dale Johannesen59a58732007-08-05 18:49:15 +0000652 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000653 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000654 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
655 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
656 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000657 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000658 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000659 addLegalFPImmediate(TmpFlt); // FLD0
660 TmpFlt.changeSign();
661 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000662
663 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 APFloat TmpFlt2(+1.0);
665 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
666 &ignored);
667 addLegalFPImmediate(TmpFlt2); // FLD1
668 TmpFlt2.changeSign();
669 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
670 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000671
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000672 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
674 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000675 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000676
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000677 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
678 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
679 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
680 setOperationAction(ISD::FRINT, MVT::f80, Expand);
681 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000682 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000683 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000684
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000685 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000686 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
687 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
688 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::FLOG, MVT::f80, Expand);
691 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
692 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
693 setOperationAction(ISD::FEXP, MVT::f80, Expand);
694 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000695
Mon P Wangf007a8b2008-11-06 05:31:54 +0000696 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000697 // (for widening) or expand (for scalarization). Then we will selectively
698 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
700 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
701 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
702 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
703 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000717 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
718 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000733 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000735 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000736 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000742 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
745 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000752 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000753 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000757 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000758 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
759 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
760 setTruncStoreAction((MVT::SimpleValueType)VT,
761 (MVT::SimpleValueType)InnerVT, Expand);
762 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
763 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
764 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000765 }
766
Evan Chengc7ce29b2009-02-13 22:36:38 +0000767 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
768 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000769 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000770 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000771 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000772 }
773
Dale Johannesen0488fb62010-09-30 23:57:10 +0000774 // MMX-sized vectors (other than x86mmx) are expected to be expanded
775 // into smaller operations.
776 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
777 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
778 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
779 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
780 setOperationAction(ISD::AND, MVT::v8i8, Expand);
781 setOperationAction(ISD::AND, MVT::v4i16, Expand);
782 setOperationAction(ISD::AND, MVT::v2i32, Expand);
783 setOperationAction(ISD::AND, MVT::v1i64, Expand);
784 setOperationAction(ISD::OR, MVT::v8i8, Expand);
785 setOperationAction(ISD::OR, MVT::v4i16, Expand);
786 setOperationAction(ISD::OR, MVT::v2i32, Expand);
787 setOperationAction(ISD::OR, MVT::v1i64, Expand);
788 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
789 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
790 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
791 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
792 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
793 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
794 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
795 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
796 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
797 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
798 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
799 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
800 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000801 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
802 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
803 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
804 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000805
Craig Topper1accb7e2012-01-10 06:54:16 +0000806 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000808
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
810 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
811 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
812 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
813 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
814 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
815 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
816 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
817 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
818 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
819 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000820 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000821 }
822
Craig Topper1accb7e2012-01-10 06:54:16 +0000823 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000825
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000826 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
827 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
829 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
830 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
831 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
834 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
835 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
836 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
837 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
838 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
839 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
840 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
841 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
842 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
843 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
844 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
845 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
846 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
847 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
848 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000849
Nadav Rotem354efd82011-09-18 14:57:03 +0000850 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000851 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
852 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
853 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000854
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
856 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
857 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
858 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
859 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000860
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000861 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
862 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
863 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
864 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
865 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
866
Evan Cheng2c3ae372006-04-12 21:21:57 +0000867 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000868 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
869 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000870 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000871 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000872 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000873 // Do not attempt to custom lower non-128-bit vectors
874 if (!VT.is128BitVector())
875 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000876 setOperationAction(ISD::BUILD_VECTOR,
877 VT.getSimpleVT().SimpleTy, Custom);
878 setOperationAction(ISD::VECTOR_SHUFFLE,
879 VT.getSimpleVT().SimpleTy, Custom);
880 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
881 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000882 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000883
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
885 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
886 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
888 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000890
Nate Begemancdd1eec2008-02-12 22:51:28 +0000891 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
893 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000894 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000895
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000896 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
898 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000899 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000900
901 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000902 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000903 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000904
Owen Andersond6662ad2009-08-10 20:46:15 +0000905 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000907 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000909 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000911 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000913 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000915 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000916
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000918
Evan Cheng2c3ae372006-04-12 21:21:57 +0000919 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
921 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
922 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
923 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000924
Owen Anderson825b72b2009-08-11 20:47:22 +0000925 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
926 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000927 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000928
Craig Topperd0a31172012-01-10 06:37:29 +0000929 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000930 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
931 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
932 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
933 setOperationAction(ISD::FRINT, MVT::f32, Legal);
934 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
935 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
936 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
937 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
938 setOperationAction(ISD::FRINT, MVT::f64, Legal);
939 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
940
Nate Begeman14d12ca2008-02-11 04:19:36 +0000941 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000943
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000944 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
945 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
946 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
947 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
948 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000949
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950 // i8 and i16 vectors are custom , because the source register and source
951 // source memory operand types are not the same width. f32 vectors are
952 // custom since the immediate controlling the insert encodes additional
953 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
955 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
956 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
957 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000958
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
960 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
961 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
962 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000963
Pete Coopera77214a2011-11-14 19:38:42 +0000964 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000965 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000966 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000969 }
970 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000971
Craig Topper1accb7e2012-01-10 06:54:16 +0000972 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000973 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000974 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000975
Nadav Rotem43012222011-05-11 08:12:09 +0000976 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000977 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000978
Nadav Rotem43012222011-05-11 08:12:09 +0000979 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000980 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000981
982 if (Subtarget->hasAVX2()) {
983 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
984 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
985
986 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
987 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
988
989 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
990 } else {
991 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
992 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
993
994 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
995 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
996
997 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
998 }
Nadav Rotem43012222011-05-11 08:12:09 +0000999 }
1000
Craig Topperd0a31172012-01-10 06:37:29 +00001001 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001002 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001003
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001004 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001005 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1006 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1007 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1008 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1009 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1010 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001011
Owen Anderson825b72b2009-08-11 20:47:22 +00001012 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1014 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001015
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1017 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1018 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1019 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1020 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1021 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001022
Owen Anderson825b72b2009-08-11 20:47:22 +00001023 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1024 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1025 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1026 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1027 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1028 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001029
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001030 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1031 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001032 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001033
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001034 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1035 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1036 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1037 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1038 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1039 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1040
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001041 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1042 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1043
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001044 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1045 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1046
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001047 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001048 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001049
Duncan Sands28b77e92011-09-06 19:07:46 +00001050 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1051 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1052 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1053 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001054
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001055 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1056 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1057 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1058
Craig Topperaaa643c2011-11-09 07:28:55 +00001059 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1060 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1061 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1062 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001063
Craig Topperaaa643c2011-11-09 07:28:55 +00001064 if (Subtarget->hasAVX2()) {
1065 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1066 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1067 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1068 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001069
Craig Topperaaa643c2011-11-09 07:28:55 +00001070 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1071 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1072 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1073 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001074
Craig Topperaaa643c2011-11-09 07:28:55 +00001075 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1076 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1077 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001078 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001079
1080 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001081
1082 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1083 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1084
1085 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1086 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1087
1088 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001089 } else {
1090 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1091 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1092 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1093 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1094
1095 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1096 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1097 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1098 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1099
1100 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1101 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1102 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1103 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001104
1105 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1106 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1107
1108 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1109 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1110
1111 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001112 }
Craig Topper13894fa2011-08-24 06:14:18 +00001113
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001114 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001115 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001116 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1117 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1118 EVT VT = SVT;
1119
1120 // Extract subvector is special because the value type
1121 // (result) is 128-bit but the source is 256-bit wide.
1122 if (VT.is128BitVector())
1123 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1124
1125 // Do not attempt to custom lower other non-256-bit vectors
1126 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001127 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001128
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001129 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1130 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1131 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1132 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001133 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001135 }
1136
David Greene54d8eba2011-01-27 22:38:56 +00001137 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001138 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1139 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1140 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001141
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001142 // Do not attempt to promote non-256-bit vectors
1143 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001144 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001145
1146 setOperationAction(ISD::AND, SVT, Promote);
1147 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1148 setOperationAction(ISD::OR, SVT, Promote);
1149 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1150 setOperationAction(ISD::XOR, SVT, Promote);
1151 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1152 setOperationAction(ISD::LOAD, SVT, Promote);
1153 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1154 setOperationAction(ISD::SELECT, SVT, Promote);
1155 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001156 }
David Greene9b9838d2009-06-29 16:47:10 +00001157 }
1158
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001159 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1160 // of this type with custom code.
1161 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1162 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001163 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1164 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001165 }
1166
Evan Cheng6be2c582006-04-05 23:38:46 +00001167 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001168 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001169
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001170
Eli Friedman962f5492010-06-02 19:35:46 +00001171 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1172 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001173 //
Eli Friedman962f5492010-06-02 19:35:46 +00001174 // FIXME: We really should do custom legalization for addition and
1175 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1176 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001177 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1178 // Add/Sub/Mul with overflow operations are custom lowered.
1179 MVT VT = IntVTs[i];
1180 setOperationAction(ISD::SADDO, VT, Custom);
1181 setOperationAction(ISD::UADDO, VT, Custom);
1182 setOperationAction(ISD::SSUBO, VT, Custom);
1183 setOperationAction(ISD::USUBO, VT, Custom);
1184 setOperationAction(ISD::SMULO, VT, Custom);
1185 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001186 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001187
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001188 // There are no 8-bit 3-address imul/mul instructions
1189 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1190 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001191
Evan Chengd54f2d52009-03-31 19:38:51 +00001192 if (!Subtarget->is64Bit()) {
1193 // These libcalls are not available in 32-bit.
1194 setLibcallName(RTLIB::SHL_I128, 0);
1195 setLibcallName(RTLIB::SRL_I128, 0);
1196 setLibcallName(RTLIB::SRA_I128, 0);
1197 }
1198
Evan Cheng206ee9d2006-07-07 08:33:52 +00001199 // We have target-specific dag combine patterns for the following nodes:
1200 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001201 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001202 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001203 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001204 setTargetDAGCombine(ISD::SHL);
1205 setTargetDAGCombine(ISD::SRA);
1206 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001207 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001208 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001209 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001210 setTargetDAGCombine(ISD::FADD);
1211 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001212 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001213 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001214 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001215 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001216 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001217 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001218 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001219 if (Subtarget->is64Bit())
1220 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001221 if (Subtarget->hasBMI())
1222 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001223
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001224 computeRegisterProperties();
1225
Evan Cheng05219282011-01-06 06:52:41 +00001226 // On Darwin, -Os means optimize for size without hurting performance,
1227 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001228 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001229 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001230 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001231 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1232 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1233 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001234 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001235 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001236
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001237 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001238}
1239
Scott Michel5b8f82e2008-03-10 15:42:14 +00001240
Duncan Sands28b77e92011-09-06 19:07:46 +00001241EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1242 if (!VT.isVector()) return MVT::i8;
1243 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001244}
1245
1246
Evan Cheng29286502008-01-23 23:17:41 +00001247/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1248/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001249static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001250 if (MaxAlign == 16)
1251 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001252 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001253 if (VTy->getBitWidth() == 128)
1254 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001255 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001256 unsigned EltAlign = 0;
1257 getMaxByValAlign(ATy->getElementType(), EltAlign);
1258 if (EltAlign > MaxAlign)
1259 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001260 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001261 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1262 unsigned EltAlign = 0;
1263 getMaxByValAlign(STy->getElementType(i), EltAlign);
1264 if (EltAlign > MaxAlign)
1265 MaxAlign = EltAlign;
1266 if (MaxAlign == 16)
1267 break;
1268 }
1269 }
1270 return;
1271}
1272
1273/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1274/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001275/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1276/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001277unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001278 if (Subtarget->is64Bit()) {
1279 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001280 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001281 if (TyAlign > 8)
1282 return TyAlign;
1283 return 8;
1284 }
1285
Evan Cheng29286502008-01-23 23:17:41 +00001286 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001287 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001288 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001289 return Align;
1290}
Chris Lattner2b02a442007-02-25 08:29:00 +00001291
Evan Chengf0df0312008-05-15 08:39:06 +00001292/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001293/// and store operations as a result of memset, memcpy, and memmove
1294/// lowering. If DstAlign is zero that means it's safe to destination
1295/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1296/// means there isn't a need to check it against alignment requirement,
1297/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001298/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001299/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1300/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1301/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001302/// It returns EVT::Other if the type should be determined using generic
1303/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001304EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001305X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1306 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001307 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001308 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001309 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001310 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1311 // linux. This is because the stack realignment code can't handle certain
1312 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001313 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001314 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001315 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001316 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001317 (Subtarget->isUnalignedMemAccessFast() ||
1318 ((DstAlign == 0 || DstAlign >= 16) &&
1319 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001320 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001321 if (Subtarget->getStackAlignment() >= 32) {
1322 if (Subtarget->hasAVX2())
1323 return MVT::v8i32;
1324 if (Subtarget->hasAVX())
1325 return MVT::v8f32;
1326 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001327 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001328 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001329 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001330 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001331 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001332 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001333 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001334 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001335 // Do not use f64 to lower memcpy if source is string constant. It's
1336 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001338 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001339 }
Evan Chengf0df0312008-05-15 08:39:06 +00001340 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001341 return MVT::i64;
1342 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001343}
1344
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001345/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1346/// current function. The returned value is a member of the
1347/// MachineJumpTableInfo::JTEntryKind enum.
1348unsigned X86TargetLowering::getJumpTableEncoding() const {
1349 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1350 // symbol.
1351 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1352 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001353 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001354
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001355 // Otherwise, use the normal jump table encoding heuristics.
1356 return TargetLowering::getJumpTableEncoding();
1357}
1358
Chris Lattnerc64daab2010-01-26 05:02:42 +00001359const MCExpr *
1360X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1361 const MachineBasicBlock *MBB,
1362 unsigned uid,MCContext &Ctx) const{
1363 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1364 Subtarget->isPICStyleGOT());
1365 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1366 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001367 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1368 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001369}
1370
Evan Chengcc415862007-11-09 01:32:10 +00001371/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1372/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001373SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001374 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001375 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001376 // This doesn't have DebugLoc associated with it, but is not really the
1377 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001378 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001379 return Table;
1380}
1381
Chris Lattner589c6f62010-01-26 06:28:43 +00001382/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1383/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1384/// MCExpr.
1385const MCExpr *X86TargetLowering::
1386getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1387 MCContext &Ctx) const {
1388 // X86-64 uses RIP relative addressing based on the jump table label.
1389 if (Subtarget->isPICStyleRIPRel())
1390 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1391
1392 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001393 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001394}
1395
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001396// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001397std::pair<const TargetRegisterClass*, uint8_t>
1398X86TargetLowering::findRepresentativeClass(EVT VT) const{
1399 const TargetRegisterClass *RRC = 0;
1400 uint8_t Cost = 1;
1401 switch (VT.getSimpleVT().SimpleTy) {
1402 default:
1403 return TargetLowering::findRepresentativeClass(VT);
1404 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1405 RRC = (Subtarget->is64Bit()
1406 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1407 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001408 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001409 RRC = X86::VR64RegisterClass;
1410 break;
1411 case MVT::f32: case MVT::f64:
1412 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1413 case MVT::v4f32: case MVT::v2f64:
1414 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1415 case MVT::v4f64:
1416 RRC = X86::VR128RegisterClass;
1417 break;
1418 }
1419 return std::make_pair(RRC, Cost);
1420}
1421
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001422bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1423 unsigned &Offset) const {
1424 if (!Subtarget->isTargetLinux())
1425 return false;
1426
1427 if (Subtarget->is64Bit()) {
1428 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1429 Offset = 0x28;
1430 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1431 AddressSpace = 256;
1432 else
1433 AddressSpace = 257;
1434 } else {
1435 // %gs:0x14 on i386
1436 Offset = 0x14;
1437 AddressSpace = 256;
1438 }
1439 return true;
1440}
1441
1442
Chris Lattner2b02a442007-02-25 08:29:00 +00001443//===----------------------------------------------------------------------===//
1444// Return Value Calling Convention Implementation
1445//===----------------------------------------------------------------------===//
1446
Chris Lattner59ed56b2007-02-28 04:55:35 +00001447#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001448
Michael J. Spencerec38de22010-10-10 22:04:20 +00001449bool
Eric Christopher471e4222011-06-08 23:55:35 +00001450X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1451 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001452 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001453 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001454 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001455 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001456 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001457 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001458}
1459
Dan Gohman98ca4f22009-08-05 01:29:28 +00001460SDValue
1461X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001462 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001464 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001465 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001466 MachineFunction &MF = DAG.getMachineFunction();
1467 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001468
Chris Lattner9774c912007-02-27 05:28:59 +00001469 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001470 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001471 RVLocs, *DAG.getContext());
1472 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001473
Evan Chengdcea1632010-02-04 02:40:39 +00001474 // Add the regs to the liveout set for the function.
1475 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1476 for (unsigned i = 0; i != RVLocs.size(); ++i)
1477 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1478 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001479
Dan Gohman475871a2008-07-27 21:46:04 +00001480 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001481
Dan Gohman475871a2008-07-27 21:46:04 +00001482 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001483 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1484 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001485 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1486 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001487
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001488 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001489 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1490 CCValAssign &VA = RVLocs[i];
1491 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001492 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001493 EVT ValVT = ValToCopy.getValueType();
1494
Dale Johannesenc4510512010-09-24 19:05:48 +00001495 // If this is x86-64, and we disabled SSE, we can't return FP values,
1496 // or SSE or MMX vectors.
1497 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1498 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001499 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001500 report_fatal_error("SSE register return with SSE disabled");
1501 }
1502 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1503 // llvm-gcc has never done it right and no one has noticed, so this
1504 // should be OK for now.
1505 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001506 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001507 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001508
Chris Lattner447ff682008-03-11 03:23:40 +00001509 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1510 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001511 if (VA.getLocReg() == X86::ST0 ||
1512 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001513 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1514 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001515 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001516 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001517 RetOps.push_back(ValToCopy);
1518 // Don't emit a copytoreg.
1519 continue;
1520 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001521
Evan Cheng242b38b2009-02-23 09:03:22 +00001522 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1523 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001524 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001525 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001526 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001527 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001528 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1529 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001530 // If we don't have SSE2 available, convert to v4f32 so the generated
1531 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001532 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001533 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001534 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001535 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001536 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001537
Dale Johannesendd64c412009-02-04 00:33:20 +00001538 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001539 Flag = Chain.getValue(1);
1540 }
Dan Gohman61a92132008-04-21 23:59:07 +00001541
1542 // The x86-64 ABI for returning structs by value requires that we copy
1543 // the sret argument into %rax for the return. We saved the argument into
1544 // a virtual register in the entry block, so now we copy the value out
1545 // and into %rax.
1546 if (Subtarget->is64Bit() &&
1547 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1548 MachineFunction &MF = DAG.getMachineFunction();
1549 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1550 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001551 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001552 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001553 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001554
Dale Johannesendd64c412009-02-04 00:33:20 +00001555 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001556 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001557
1558 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001559 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001560 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Chris Lattner447ff682008-03-11 03:23:40 +00001562 RetOps[0] = Chain; // Update chain.
1563
1564 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001565 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001566 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001567
1568 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001569 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001570}
1571
Evan Cheng3d2125c2010-11-30 23:55:39 +00001572bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1573 if (N->getNumValues() != 1)
1574 return false;
1575 if (!N->hasNUsesOfValue(1, 0))
1576 return false;
1577
1578 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001579 if (Copy->getOpcode() != ISD::CopyToReg &&
1580 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001581 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001582
1583 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001584 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001585 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001586 if (UI->getOpcode() != X86ISD::RET_FLAG)
1587 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001588 HasRet = true;
1589 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001590
Evan Cheng1bf891a2010-12-01 22:59:46 +00001591 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001592}
1593
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001594EVT
1595X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001596 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001597 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001598 // TODO: Is this also valid on 32-bit?
1599 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001600 ReturnMVT = MVT::i8;
1601 else
1602 ReturnMVT = MVT::i32;
1603
1604 EVT MinVT = getRegisterType(Context, ReturnMVT);
1605 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001606}
1607
Dan Gohman98ca4f22009-08-05 01:29:28 +00001608/// LowerCallResult - Lower the result values of a call into the
1609/// appropriate copies out of appropriate physical registers.
1610///
1611SDValue
1612X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001613 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 const SmallVectorImpl<ISD::InputArg> &Ins,
1615 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001616 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001617
Chris Lattnere32bbf62007-02-28 07:09:55 +00001618 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001619 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001620 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001621 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1622 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001624
Chris Lattner3085e152007-02-25 08:59:22 +00001625 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001626 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001627 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001628 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001629
Torok Edwin3f142c32009-02-01 18:15:56 +00001630 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001631 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001632 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001633 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001634 }
1635
Evan Cheng79fb3b42009-02-20 20:43:02 +00001636 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001637
1638 // If this is a call to a function that returns an fp value on the floating
1639 // point stack, we must guarantee the the value is popped from the stack, so
1640 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001641 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001642 // instead.
1643 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1644 // If we prefer to use the value in xmm registers, copy it out as f80 and
1645 // use a truncate to move it from fp stack reg to xmm reg.
1646 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001647 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001648 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1649 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001650 Val = Chain.getValue(0);
1651
1652 // Round the f80 to the right size, which also moves it to the appropriate
1653 // xmm register.
1654 if (CopyVT != VA.getValVT())
1655 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1656 // This truncation won't change the value.
1657 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001658 } else {
1659 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1660 CopyVT, InFlag).getValue(1);
1661 Val = Chain.getValue(0);
1662 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001663 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001665 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001666
Dan Gohman98ca4f22009-08-05 01:29:28 +00001667 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001668}
1669
1670
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001671//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001672// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001673//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001674// StdCall calling convention seems to be standard for many Windows' API
1675// routines and around. It differs from C calling convention just a little:
1676// callee should clean up the stack, not caller. Symbols should be also
1677// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001678// For info on fast calling convention see Fast Calling Convention (tail call)
1679// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001680
Dan Gohman98ca4f22009-08-05 01:29:28 +00001681/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001682/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001683static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1684 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001685 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001686
Dan Gohman98ca4f22009-08-05 01:29:28 +00001687 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001688}
1689
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001690/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001691/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001692static bool
1693ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1694 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001695 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001696
Dan Gohman98ca4f22009-08-05 01:29:28 +00001697 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001698}
1699
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001700/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1701/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001702/// the specific parameter attribute. The copy will be passed as a byval
1703/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001704static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001705CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001706 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1707 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001708 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001709
Dale Johannesendd64c412009-02-04 00:33:20 +00001710 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001711 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001712 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001713}
1714
Chris Lattner29689432010-03-11 00:22:57 +00001715/// IsTailCallConvention - Return true if the calling convention is one that
1716/// supports tail call optimization.
1717static bool IsTailCallConvention(CallingConv::ID CC) {
1718 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1719}
1720
Evan Cheng485fafc2011-03-21 01:19:09 +00001721bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001722 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001723 return false;
1724
1725 CallSite CS(CI);
1726 CallingConv::ID CalleeCC = CS.getCallingConv();
1727 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1728 return false;
1729
1730 return true;
1731}
1732
Evan Cheng0c439eb2010-01-27 00:07:07 +00001733/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1734/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001735static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1736 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001737 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001738}
1739
Dan Gohman98ca4f22009-08-05 01:29:28 +00001740SDValue
1741X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001742 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743 const SmallVectorImpl<ISD::InputArg> &Ins,
1744 DebugLoc dl, SelectionDAG &DAG,
1745 const CCValAssign &VA,
1746 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001747 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001748 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001750 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1751 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001752 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001753 EVT ValVT;
1754
1755 // If value is passed by pointer we have address passed instead of the value
1756 // itself.
1757 if (VA.getLocInfo() == CCValAssign::Indirect)
1758 ValVT = VA.getLocVT();
1759 else
1760 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001761
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001762 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001763 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001764 // In case of tail call optimization mark all arguments mutable. Since they
1765 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001766 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001767 unsigned Bytes = Flags.getByValSize();
1768 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1769 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001770 return DAG.getFrameIndex(FI, getPointerTy());
1771 } else {
1772 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001773 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001774 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1775 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001776 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001777 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001778 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001779}
1780
Dan Gohman475871a2008-07-27 21:46:04 +00001781SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001782X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001783 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 bool isVarArg,
1785 const SmallVectorImpl<ISD::InputArg> &Ins,
1786 DebugLoc dl,
1787 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001788 SmallVectorImpl<SDValue> &InVals)
1789 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001790 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001791 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Gordon Henriksen86737662008-01-05 16:56:59 +00001793 const Function* Fn = MF.getFunction();
1794 if (Fn->hasExternalLinkage() &&
1795 Subtarget->isTargetCygMing() &&
1796 Fn->getName() == "main")
1797 FuncInfo->setForceFramePointer(true);
1798
Evan Cheng1bc78042006-04-26 01:20:17 +00001799 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001800 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001801 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001802 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001803
Chris Lattner29689432010-03-11 00:22:57 +00001804 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1805 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001806
Chris Lattner638402b2007-02-28 07:00:42 +00001807 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001808 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001809 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001810 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001811
1812 // Allocate shadow area for Win64
1813 if (IsWin64) {
1814 CCInfo.AllocateStack(32, 8);
1815 }
1816
Duncan Sands45907662010-10-31 13:21:44 +00001817 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001818
Chris Lattnerf39f7712007-02-28 05:46:49 +00001819 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001820 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001821 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1822 CCValAssign &VA = ArgLocs[i];
1823 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1824 // places.
1825 assert(VA.getValNo() != LastVal &&
1826 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001827 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001828 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001829
Chris Lattnerf39f7712007-02-28 05:46:49 +00001830 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001831 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001832 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001833 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001834 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001838 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001840 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001841 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1842 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001843 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001844 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001845 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001846 RC = X86::VR64RegisterClass;
1847 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001848 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001849
Devang Patel68e6bee2011-02-21 23:21:26 +00001850 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001851 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001852
Chris Lattnerf39f7712007-02-28 05:46:49 +00001853 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1854 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1855 // right size.
1856 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001857 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001858 DAG.getValueType(VA.getValVT()));
1859 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001860 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001861 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001862 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001863 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001864
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001865 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001866 // Handle MMX values passed in XMM regs.
1867 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001868 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1869 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001870 } else
1871 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001872 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001873 } else {
1874 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001875 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001876 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001877
1878 // If value is passed via pointer - do a load.
1879 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001880 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001881 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001882
Dan Gohman98ca4f22009-08-05 01:29:28 +00001883 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001884 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001885
Dan Gohman61a92132008-04-21 23:59:07 +00001886 // The x86-64 ABI for returning structs by value requires that we copy
1887 // the sret argument into %rax for the return. Save the argument into
1888 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001889 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001890 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1891 unsigned Reg = FuncInfo->getSRetReturnReg();
1892 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001893 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001894 FuncInfo->setSRetReturnReg(Reg);
1895 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001898 }
1899
Chris Lattnerf39f7712007-02-28 05:46:49 +00001900 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001901 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001902 if (FuncIsMadeTailCallSafe(CallConv,
1903 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001904 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001905
Evan Cheng1bc78042006-04-26 01:20:17 +00001906 // If the function takes variable number of arguments, make a frame index for
1907 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001908 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001909 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1910 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001911 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001912 }
1913 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001914 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1915
1916 // FIXME: We should really autogenerate these arrays
1917 static const unsigned GPR64ArgRegsWin64[] = {
1918 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001919 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001920 static const unsigned GPR64ArgRegs64Bit[] = {
1921 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1922 };
1923 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001924 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1925 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1926 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001927 const unsigned *GPR64ArgRegs;
1928 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001929
1930 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001931 // The XMM registers which might contain var arg parameters are shadowed
1932 // in their paired GPR. So we only need to save the GPR to their home
1933 // slots.
1934 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001935 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001936 } else {
1937 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1938 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001939
Chad Rosier30450e82011-12-22 22:35:21 +00001940 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1941 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001942 }
1943 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1944 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001945
Devang Patel578efa92009-06-05 21:57:13 +00001946 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001947 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001948 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001949 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1950 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001951 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001952 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001953 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001954 // Kernel mode asks for SSE to be disabled, so don't push them
1955 // on the stack.
1956 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001957
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001958 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001959 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001960 // Get to the caller-allocated home save location. Add 8 to account
1961 // for the return address.
1962 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001963 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001964 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001965 // Fixup to set vararg frame on shadow area (4 x i64).
1966 if (NumIntRegs < 4)
1967 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001968 } else {
1969 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001970 // registers, then we must store them to their spots on the stack so
1971 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001972 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1973 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1974 FuncInfo->setRegSaveFrameIndex(
1975 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001976 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001977 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001978
Gordon Henriksen86737662008-01-05 16:56:59 +00001979 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001980 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001981 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1982 getPointerTy());
1983 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001984 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001985 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1986 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001987 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001988 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001990 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001991 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001992 MachinePointerInfo::getFixedStack(
1993 FuncInfo->getRegSaveFrameIndex(), Offset),
1994 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001995 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001996 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001998
Dan Gohmanface41a2009-08-16 21:24:25 +00001999 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2000 // Now store the XMM (fp + vector) parameter registers.
2001 SmallVector<SDValue, 11> SaveXMMOps;
2002 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002003
Devang Patel68e6bee2011-02-21 23:21:26 +00002004 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002005 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2006 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002007
Dan Gohman1e93df62010-04-17 14:41:14 +00002008 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2009 FuncInfo->getRegSaveFrameIndex()));
2010 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2011 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002012
Dan Gohmanface41a2009-08-16 21:24:25 +00002013 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002014 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002015 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002016 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2017 SaveXMMOps.push_back(Val);
2018 }
2019 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2020 MVT::Other,
2021 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002022 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002023
2024 if (!MemOps.empty())
2025 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2026 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002027 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002028 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002029
Gordon Henriksen86737662008-01-05 16:56:59 +00002030 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002031 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2032 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002033 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002034 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002035 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002036 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002037 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2038 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002039 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002040 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002041
Gordon Henriksen86737662008-01-05 16:56:59 +00002042 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002043 // RegSaveFrameIndex is X86-64 only.
2044 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002045 if (CallConv == CallingConv::X86_FastCall ||
2046 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002047 // fastcc functions can't have varargs.
2048 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 }
Evan Cheng25caf632006-05-23 21:06:34 +00002050
Rafael Espindola76927d752011-08-30 19:39:58 +00002051 FuncInfo->setArgumentStackSize(StackSize);
2052
Dan Gohman98ca4f22009-08-05 01:29:28 +00002053 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002054}
2055
Dan Gohman475871a2008-07-27 21:46:04 +00002056SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002057X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2058 SDValue StackPtr, SDValue Arg,
2059 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002060 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002061 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002062 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002063 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002064 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002065 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002066 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002067
2068 return DAG.getStore(Chain, dl, Arg, PtrOff,
2069 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002070 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002071}
2072
Bill Wendling64e87322009-01-16 19:25:27 +00002073/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002074/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002075SDValue
2076X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002077 SDValue &OutRetAddr, SDValue Chain,
2078 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002079 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002080 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002081 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002082 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002083
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002084 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002085 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002086 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002087 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002088}
2089
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002090/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002091/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002092static SDValue
2093EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002094 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002095 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002096 // Store the return address to the appropriate stack slot.
2097 if (!FPDiff) return Chain;
2098 // Calculate the new stack slot for the return address.
2099 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002100 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002101 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002102 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002103 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002104 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002105 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002106 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002107 return Chain;
2108}
2109
Dan Gohman98ca4f22009-08-05 01:29:28 +00002110SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002111X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002112 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002113 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002115 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002116 const SmallVectorImpl<ISD::InputArg> &Ins,
2117 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002118 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119 MachineFunction &MF = DAG.getMachineFunction();
2120 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002121 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002122 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002124 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125
Nick Lewycky22de16d2012-01-19 00:34:10 +00002126 if (MF.getTarget().Options.DisableTailCalls)
2127 isTailCall = false;
2128
Evan Cheng5f941932010-02-05 02:21:12 +00002129 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002130 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002131 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2132 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002133 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002134
2135 // Sibcalls are automatically detected tailcalls which do not require
2136 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002137 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002138 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002139
2140 if (isTailCall)
2141 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002142 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002143
Chris Lattner29689432010-03-11 00:22:57 +00002144 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2145 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002146
Chris Lattner638402b2007-02-28 07:00:42 +00002147 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002148 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002149 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002150 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002151
2152 // Allocate shadow area for Win64
2153 if (IsWin64) {
2154 CCInfo.AllocateStack(32, 8);
2155 }
2156
Duncan Sands45907662010-10-31 13:21:44 +00002157 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002158
Chris Lattner423c5f42007-02-28 05:31:48 +00002159 // Get a count of how many bytes are to be pushed on the stack.
2160 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002161 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002162 // This is a sibcall. The memory operands are available in caller's
2163 // own caller's stack.
2164 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002165 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2166 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002167 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002168
Gordon Henriksen86737662008-01-05 16:56:59 +00002169 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002170 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002171 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002172 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002173 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2174 FPDiff = NumBytesCallerPushed - NumBytes;
2175
2176 // Set the delta of movement of the returnaddr stackslot.
2177 // But only set if delta is greater than previous delta.
2178 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2179 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2180 }
2181
Evan Chengf22f9b32010-02-06 03:28:46 +00002182 if (!IsSibcall)
2183 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002184
Dan Gohman475871a2008-07-27 21:46:04 +00002185 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002186 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002187 if (isTailCall && FPDiff)
2188 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2189 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002190
Dan Gohman475871a2008-07-27 21:46:04 +00002191 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2192 SmallVector<SDValue, 8> MemOpChains;
2193 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002194
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002195 // Walk the register/memloc assignments, inserting copies/loads. In the case
2196 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002197 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2198 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002199 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002200 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002201 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002202 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002203
Chris Lattner423c5f42007-02-28 05:31:48 +00002204 // Promote the value if needed.
2205 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002206 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002207 case CCValAssign::Full: break;
2208 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002209 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002210 break;
2211 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002212 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002213 break;
2214 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002215 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2216 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002217 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002218 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2219 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002220 } else
2221 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2222 break;
2223 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002224 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002225 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002226 case CCValAssign::Indirect: {
2227 // Store the argument.
2228 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002229 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002230 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002231 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002232 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002233 Arg = SpillSlot;
2234 break;
2235 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002236 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002237
Chris Lattner423c5f42007-02-28 05:31:48 +00002238 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002239 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2240 if (isVarArg && IsWin64) {
2241 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2242 // shadow reg if callee is a varargs function.
2243 unsigned ShadowReg = 0;
2244 switch (VA.getLocReg()) {
2245 case X86::XMM0: ShadowReg = X86::RCX; break;
2246 case X86::XMM1: ShadowReg = X86::RDX; break;
2247 case X86::XMM2: ShadowReg = X86::R8; break;
2248 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002249 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002250 if (ShadowReg)
2251 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002252 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002253 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002254 assert(VA.isMemLoc());
2255 if (StackPtr.getNode() == 0)
2256 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2257 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2258 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002259 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002260 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002261
Evan Cheng32fe1032006-05-25 00:59:30 +00002262 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002263 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002264 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002265
Evan Cheng347d5f72006-04-28 21:29:37 +00002266 // Build a sequence of copy-to-reg nodes chained together with token chain
2267 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002268 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002269 // Tail call byval lowering might overwrite argument registers so in case of
2270 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002271 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002273 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002274 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002275 InFlag = Chain.getValue(1);
2276 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002277
Chris Lattner88e1fd52009-07-09 04:24:46 +00002278 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002279 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2280 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002281 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002282 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2283 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002284 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002285 InFlag);
2286 InFlag = Chain.getValue(1);
2287 } else {
2288 // If we are tail calling and generating PIC/GOT style code load the
2289 // address of the callee into ECX. The value in ecx is used as target of
2290 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2291 // for tail calls on PIC/GOT architectures. Normally we would just put the
2292 // address of GOT into ebx and then call target@PLT. But for tail calls
2293 // ebx would be restored (since ebx is callee saved) before jumping to the
2294 // target@PLT.
2295
2296 // Note: The actual moving to ECX is done further down.
2297 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2298 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2299 !G->getGlobal()->hasProtectedVisibility())
2300 Callee = LowerGlobalAddress(Callee, DAG);
2301 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002302 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002303 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002304 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002305
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002306 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002307 // From AMD64 ABI document:
2308 // For calls that may call functions that use varargs or stdargs
2309 // (prototype-less calls or calls to functions containing ellipsis (...) in
2310 // the declaration) %al is used as hidden argument to specify the number
2311 // of SSE registers used. The contents of %al do not need to match exactly
2312 // the number of registers, but must be an ubound on the number of SSE
2313 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002314
Gordon Henriksen86737662008-01-05 16:56:59 +00002315 // Count the number of XMM registers allocated.
2316 static const unsigned XMMArgRegs[] = {
2317 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2318 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2319 };
2320 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002321 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002322 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002323
Dale Johannesendd64c412009-02-04 00:33:20 +00002324 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002325 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002326 InFlag = Chain.getValue(1);
2327 }
2328
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002329
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002330 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002331 if (isTailCall) {
2332 // Force all the incoming stack arguments to be loaded from the stack
2333 // before any new outgoing arguments are stored to the stack, because the
2334 // outgoing stack slots may alias the incoming argument stack slots, and
2335 // the alias isn't otherwise explicit. This is slightly more conservative
2336 // than necessary, because it means that each store effectively depends
2337 // on every argument instead of just those arguments it would clobber.
2338 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2339
Dan Gohman475871a2008-07-27 21:46:04 +00002340 SmallVector<SDValue, 8> MemOpChains2;
2341 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002342 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002343 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002344 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002345 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002346 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2347 CCValAssign &VA = ArgLocs[i];
2348 if (VA.isRegLoc())
2349 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002350 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002351 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002352 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002353 // Create frame index.
2354 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002355 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002356 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002357 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002358
Duncan Sands276dcbd2008-03-21 09:14:45 +00002359 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002360 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002361 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002362 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002363 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002364 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002365 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002366
Dan Gohman98ca4f22009-08-05 01:29:28 +00002367 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2368 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002369 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002370 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002371 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002372 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002373 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002374 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002375 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002376 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002377 }
2378 }
2379
2380 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002381 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002382 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002383
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002384 // Copy arguments to their registers.
2385 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002386 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002387 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002388 InFlag = Chain.getValue(1);
2389 }
Dan Gohman475871a2008-07-27 21:46:04 +00002390 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002391
Gordon Henriksen86737662008-01-05 16:56:59 +00002392 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002393 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002394 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002395 }
2396
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002397 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2398 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2399 // In the 64-bit large code model, we have to make all calls
2400 // through a register, since the call instruction's 32-bit
2401 // pc-relative offset may not be large enough to hold the whole
2402 // address.
2403 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002404 // If the callee is a GlobalAddress node (quite common, every direct call
2405 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2406 // it.
2407
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002408 // We should use extra load for direct calls to dllimported functions in
2409 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002410 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002411 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002412 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002413 bool ExtraLoad = false;
2414 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002415
Chris Lattner48a7d022009-07-09 05:02:21 +00002416 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2417 // external symbols most go through the PLT in PIC mode. If the symbol
2418 // has hidden or protected visibility, or if it is static or local, then
2419 // we don't need to use the PLT - we can directly call it.
2420 if (Subtarget->isTargetELF() &&
2421 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002422 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002423 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002424 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002425 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002426 (!Subtarget->getTargetTriple().isMacOSX() ||
2427 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002428 // PC-relative references to external symbols should go through $stub,
2429 // unless we're building with the leopard linker or later, which
2430 // automatically synthesizes these stubs.
2431 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002432 } else if (Subtarget->isPICStyleRIPRel() &&
2433 isa<Function>(GV) &&
2434 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2435 // If the function is marked as non-lazy, generate an indirect call
2436 // which loads from the GOT directly. This avoids runtime overhead
2437 // at the cost of eager binding (and one extra byte of encoding).
2438 OpFlags = X86II::MO_GOTPCREL;
2439 WrapperKind = X86ISD::WrapperRIP;
2440 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002441 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002442
Devang Patel0d881da2010-07-06 22:08:15 +00002443 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002444 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002445
2446 // Add a wrapper if needed.
2447 if (WrapperKind != ISD::DELETED_NODE)
2448 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2449 // Add extra indirection if needed.
2450 if (ExtraLoad)
2451 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2452 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002453 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002454 }
Bill Wendling056292f2008-09-16 21:48:12 +00002455 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002456 unsigned char OpFlags = 0;
2457
Evan Cheng1bf891a2010-12-01 22:59:46 +00002458 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2459 // external symbols should go through the PLT.
2460 if (Subtarget->isTargetELF() &&
2461 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2462 OpFlags = X86II::MO_PLT;
2463 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002464 (!Subtarget->getTargetTriple().isMacOSX() ||
2465 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002466 // PC-relative references to external symbols should go through $stub,
2467 // unless we're building with the leopard linker or later, which
2468 // automatically synthesizes these stubs.
2469 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002470 }
Eric Christopherfd179292009-08-27 18:07:15 +00002471
Chris Lattner48a7d022009-07-09 05:02:21 +00002472 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2473 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002474 }
2475
Chris Lattnerd96d0722007-02-25 06:40:16 +00002476 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002477 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002478 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002479
Evan Chengf22f9b32010-02-06 03:28:46 +00002480 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002481 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2482 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002483 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002484 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002485
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002486 Ops.push_back(Chain);
2487 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002488
Dan Gohman98ca4f22009-08-05 01:29:28 +00002489 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002490 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002491
Gordon Henriksen86737662008-01-05 16:56:59 +00002492 // Add argument registers to the end of the list so that they are known live
2493 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002494 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2495 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2496 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002497
Evan Cheng586ccac2008-03-18 23:36:35 +00002498 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002499 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002500 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2501
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002502 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002503 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002504 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002505
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002506 // Add a register mask operand representing the call-preserved registers.
2507 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2508 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2509 assert(Mask && "Missing call preserved mask for calling convention");
2510 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002511
Gabor Greifba36cb52008-08-28 21:40:38 +00002512 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002513 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002514
Dan Gohman98ca4f22009-08-05 01:29:28 +00002515 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002516 // We used to do:
2517 //// If this is the first return lowered for this function, add the regs
2518 //// to the liveout set for the function.
2519 // This isn't right, although it's probably harmless on x86; liveouts
2520 // should be computed from returns not tail calls. Consider a void
2521 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002522 return DAG.getNode(X86ISD::TC_RETURN, dl,
2523 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002524 }
2525
Dale Johannesenace16102009-02-03 19:33:06 +00002526 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002527 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002528
Chris Lattner2d297092006-05-23 18:50:38 +00002529 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002530 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002531 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2532 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002533 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002534 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2535 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002536 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002537 // pops the hidden struct pointer, so we have to push it back.
2538 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002539 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002540 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002541 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002542 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002543
Gordon Henriksenae636f82008-01-03 16:47:34 +00002544 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002545 if (!IsSibcall) {
2546 Chain = DAG.getCALLSEQ_END(Chain,
2547 DAG.getIntPtrConstant(NumBytes, true),
2548 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2549 true),
2550 InFlag);
2551 InFlag = Chain.getValue(1);
2552 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002553
Chris Lattner3085e152007-02-25 08:59:22 +00002554 // Handle result values, copying them out of physregs into vregs that we
2555 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002556 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2557 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002558}
2559
Evan Cheng25ab6902006-09-08 06:48:29 +00002560
2561//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002562// Fast Calling Convention (tail call) implementation
2563//===----------------------------------------------------------------------===//
2564
2565// Like std call, callee cleans arguments, convention except that ECX is
2566// reserved for storing the tail called function address. Only 2 registers are
2567// free for argument passing (inreg). Tail call optimization is performed
2568// provided:
2569// * tailcallopt is enabled
2570// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002571// On X86_64 architecture with GOT-style position independent code only local
2572// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002573// To keep the stack aligned according to platform abi the function
2574// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2575// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002576// If a tail called function callee has more arguments than the caller the
2577// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002578// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002579// original REtADDR, but before the saved framepointer or the spilled registers
2580// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2581// stack layout:
2582// arg1
2583// arg2
2584// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002585// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002586// move area ]
2587// (possible EBP)
2588// ESI
2589// EDI
2590// local1 ..
2591
2592/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2593/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002594unsigned
2595X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2596 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002597 MachineFunction &MF = DAG.getMachineFunction();
2598 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002599 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002600 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002601 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002602 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002603 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002604 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2605 // Number smaller than 12 so just add the difference.
2606 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2607 } else {
2608 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002609 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002610 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002611 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002612 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002613}
2614
Evan Cheng5f941932010-02-05 02:21:12 +00002615/// MatchingStackOffset - Return true if the given stack call argument is
2616/// already available in the same position (relatively) of the caller's
2617/// incoming argument stack.
2618static
2619bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2620 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2621 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002622 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2623 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002624 if (Arg.getOpcode() == ISD::CopyFromReg) {
2625 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002626 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002627 return false;
2628 MachineInstr *Def = MRI->getVRegDef(VR);
2629 if (!Def)
2630 return false;
2631 if (!Flags.isByVal()) {
2632 if (!TII->isLoadFromStackSlot(Def, FI))
2633 return false;
2634 } else {
2635 unsigned Opcode = Def->getOpcode();
2636 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2637 Def->getOperand(1).isFI()) {
2638 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002639 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002640 } else
2641 return false;
2642 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002643 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2644 if (Flags.isByVal())
2645 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002646 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002647 // define @foo(%struct.X* %A) {
2648 // tail call @bar(%struct.X* byval %A)
2649 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002650 return false;
2651 SDValue Ptr = Ld->getBasePtr();
2652 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2653 if (!FINode)
2654 return false;
2655 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002656 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002657 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002658 FI = FINode->getIndex();
2659 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002660 } else
2661 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002662
Evan Cheng4cae1332010-03-05 08:38:04 +00002663 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002664 if (!MFI->isFixedObjectIndex(FI))
2665 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002666 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002667}
2668
Dan Gohman98ca4f22009-08-05 01:29:28 +00002669/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2670/// for tail call optimization. Targets which want to do tail call
2671/// optimization should implement this function.
2672bool
2673X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002674 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002675 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002676 bool isCalleeStructRet,
2677 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002678 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002679 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002680 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002681 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002682 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002683 CalleeCC != CallingConv::C)
2684 return false;
2685
Evan Cheng7096ae42010-01-29 06:45:59 +00002686 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002687 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002688 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002689 CallingConv::ID CallerCC = CallerF->getCallingConv();
2690 bool CCMatch = CallerCC == CalleeCC;
2691
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002692 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002693 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002694 return true;
2695 return false;
2696 }
2697
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002698 // Look for obvious safe cases to perform tail call optimization that do not
2699 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002700
Evan Cheng2c12cb42010-03-26 16:26:03 +00002701 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2702 // emit a special epilogue.
2703 if (RegInfo->needsStackRealignment(MF))
2704 return false;
2705
Evan Chenga375d472010-03-15 18:54:48 +00002706 // Also avoid sibcall optimization if either caller or callee uses struct
2707 // return semantics.
2708 if (isCalleeStructRet || isCallerStructRet)
2709 return false;
2710
Chad Rosier2416da32011-06-24 21:15:36 +00002711 // An stdcall caller is expected to clean up its arguments; the callee
2712 // isn't going to do that.
2713 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2714 return false;
2715
Chad Rosier871f6642011-05-18 19:59:50 +00002716 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002717 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002718 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002719
2720 // Optimizing for varargs on Win64 is unlikely to be safe without
2721 // additional testing.
2722 if (Subtarget->isTargetWin64())
2723 return false;
2724
Chad Rosier871f6642011-05-18 19:59:50 +00002725 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002726 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2727 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002728
Chad Rosier871f6642011-05-18 19:59:50 +00002729 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2730 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2731 if (!ArgLocs[i].isRegLoc())
2732 return false;
2733 }
2734
Chad Rosier30450e82011-12-22 22:35:21 +00002735 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2736 // stack. Therefore, if it's not used by the call it is not safe to optimize
2737 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002738 bool Unused = false;
2739 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2740 if (!Ins[i].Used) {
2741 Unused = true;
2742 break;
2743 }
2744 }
2745 if (Unused) {
2746 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002747 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2748 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002749 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002750 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002751 CCValAssign &VA = RVLocs[i];
2752 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2753 return false;
2754 }
2755 }
2756
Evan Cheng13617962010-04-30 01:12:32 +00002757 // If the calling conventions do not match, then we'd better make sure the
2758 // results are returned in the same way as what the caller expects.
2759 if (!CCMatch) {
2760 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002761 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2762 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002763 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2764
2765 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002766 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2767 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002768 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2769
2770 if (RVLocs1.size() != RVLocs2.size())
2771 return false;
2772 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2773 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2774 return false;
2775 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2776 return false;
2777 if (RVLocs1[i].isRegLoc()) {
2778 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2779 return false;
2780 } else {
2781 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2782 return false;
2783 }
2784 }
2785 }
2786
Evan Chenga6bff982010-01-30 01:22:00 +00002787 // If the callee takes no arguments then go on to check the results of the
2788 // call.
2789 if (!Outs.empty()) {
2790 // Check if stack adjustment is needed. For now, do not do this if any
2791 // argument is passed on the stack.
2792 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002793 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2794 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002795
2796 // Allocate shadow area for Win64
2797 if (Subtarget->isTargetWin64()) {
2798 CCInfo.AllocateStack(32, 8);
2799 }
2800
Duncan Sands45907662010-10-31 13:21:44 +00002801 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002802 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002803 MachineFunction &MF = DAG.getMachineFunction();
2804 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2805 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002806
2807 // Check if the arguments are already laid out in the right way as
2808 // the caller's fixed stack objects.
2809 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002810 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2811 const X86InstrInfo *TII =
2812 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002813 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2814 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002815 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002816 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002817 if (VA.getLocInfo() == CCValAssign::Indirect)
2818 return false;
2819 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002820 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2821 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002822 return false;
2823 }
2824 }
2825 }
Evan Cheng9c044672010-05-29 01:35:22 +00002826
2827 // If the tailcall address may be in a register, then make sure it's
2828 // possible to register allocate for it. In 32-bit, the call address can
2829 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002830 // callee-saved registers are restored. These happen to be the same
2831 // registers used to pass 'inreg' arguments so watch out for those.
2832 if (!Subtarget->is64Bit() &&
2833 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002834 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002835 unsigned NumInRegs = 0;
2836 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2837 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002838 if (!VA.isRegLoc())
2839 continue;
2840 unsigned Reg = VA.getLocReg();
2841 switch (Reg) {
2842 default: break;
2843 case X86::EAX: case X86::EDX: case X86::ECX:
2844 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002845 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002846 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002847 }
2848 }
2849 }
Evan Chenga6bff982010-01-30 01:22:00 +00002850 }
Evan Chengb1712452010-01-27 06:25:16 +00002851
Evan Cheng86809cc2010-02-03 03:28:02 +00002852 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002853}
2854
Dan Gohman3df24e62008-09-03 23:12:08 +00002855FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002856X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2857 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002858}
2859
2860
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002861//===----------------------------------------------------------------------===//
2862// Other Lowering Hooks
2863//===----------------------------------------------------------------------===//
2864
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002865static bool MayFoldLoad(SDValue Op) {
2866 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2867}
2868
2869static bool MayFoldIntoStore(SDValue Op) {
2870 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2871}
2872
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002873static bool isTargetShuffle(unsigned Opcode) {
2874 switch(Opcode) {
2875 default: return false;
2876 case X86ISD::PSHUFD:
2877 case X86ISD::PSHUFHW:
2878 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002879 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002880 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002881 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002882 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002883 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002884 case X86ISD::MOVLPS:
2885 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002886 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002887 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002888 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002889 case X86ISD::MOVSS:
2890 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002891 case X86ISD::UNPCKL:
2892 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002893 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002894 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002895 return true;
2896 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002897}
2898
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002899static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002900 SDValue V1, SelectionDAG &DAG) {
2901 switch(Opc) {
2902 default: llvm_unreachable("Unknown x86 shuffle node");
2903 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002904 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002905 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002906 return DAG.getNode(Opc, dl, VT, V1);
2907 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002908}
2909
2910static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002911 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002912 switch(Opc) {
2913 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002914 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002915 case X86ISD::PSHUFHW:
2916 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002917 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002918 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2919 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002920}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002921
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002922static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2923 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2924 switch(Opc) {
2925 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002926 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002927 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002928 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002929 return DAG.getNode(Opc, dl, VT, V1, V2,
2930 DAG.getConstant(TargetMask, MVT::i8));
2931 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002932}
2933
2934static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2935 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2936 switch(Opc) {
2937 default: llvm_unreachable("Unknown x86 shuffle node");
2938 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002939 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002940 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002941 case X86ISD::MOVLPS:
2942 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002943 case X86ISD::MOVSS:
2944 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002945 case X86ISD::UNPCKL:
2946 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002947 return DAG.getNode(Opc, dl, VT, V1, V2);
2948 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002949}
2950
Dan Gohmand858e902010-04-17 15:26:15 +00002951SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002952 MachineFunction &MF = DAG.getMachineFunction();
2953 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2954 int ReturnAddrIndex = FuncInfo->getRAIndex();
2955
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002956 if (ReturnAddrIndex == 0) {
2957 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002958 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002959 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002960 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002961 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002962 }
2963
Evan Cheng25ab6902006-09-08 06:48:29 +00002964 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002965}
2966
2967
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002968bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2969 bool hasSymbolicDisplacement) {
2970 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002971 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002972 return false;
2973
2974 // If we don't have a symbolic displacement - we don't have any extra
2975 // restrictions.
2976 if (!hasSymbolicDisplacement)
2977 return true;
2978
2979 // FIXME: Some tweaks might be needed for medium code model.
2980 if (M != CodeModel::Small && M != CodeModel::Kernel)
2981 return false;
2982
2983 // For small code model we assume that latest object is 16MB before end of 31
2984 // bits boundary. We may also accept pretty large negative constants knowing
2985 // that all objects are in the positive half of address space.
2986 if (M == CodeModel::Small && Offset < 16*1024*1024)
2987 return true;
2988
2989 // For kernel code model we know that all object resist in the negative half
2990 // of 32bits address space. We may not accept negative offsets, since they may
2991 // be just off and we may accept pretty large positive ones.
2992 if (M == CodeModel::Kernel && Offset > 0)
2993 return true;
2994
2995 return false;
2996}
2997
Evan Chengef41ff62011-06-23 17:54:54 +00002998/// isCalleePop - Determines whether the callee is required to pop its
2999/// own arguments. Callee pop is necessary to support tail calls.
3000bool X86::isCalleePop(CallingConv::ID CallingConv,
3001 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3002 if (IsVarArg)
3003 return false;
3004
3005 switch (CallingConv) {
3006 default:
3007 return false;
3008 case CallingConv::X86_StdCall:
3009 return !is64Bit;
3010 case CallingConv::X86_FastCall:
3011 return !is64Bit;
3012 case CallingConv::X86_ThisCall:
3013 return !is64Bit;
3014 case CallingConv::Fast:
3015 return TailCallOpt;
3016 case CallingConv::GHC:
3017 return TailCallOpt;
3018 }
3019}
3020
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003021/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3022/// specific condition code, returning the condition code and the LHS/RHS of the
3023/// comparison to make.
3024static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3025 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003026 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003027 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3028 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3029 // X > -1 -> X == 0, jump !sign.
3030 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003031 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003032 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3033 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003034 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003035 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003036 // X < 1 -> X <= 0
3037 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003038 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003039 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003040 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003041
Evan Chengd9558e02006-01-06 00:43:03 +00003042 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003043 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003044 case ISD::SETEQ: return X86::COND_E;
3045 case ISD::SETGT: return X86::COND_G;
3046 case ISD::SETGE: return X86::COND_GE;
3047 case ISD::SETLT: return X86::COND_L;
3048 case ISD::SETLE: return X86::COND_LE;
3049 case ISD::SETNE: return X86::COND_NE;
3050 case ISD::SETULT: return X86::COND_B;
3051 case ISD::SETUGT: return X86::COND_A;
3052 case ISD::SETULE: return X86::COND_BE;
3053 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003054 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003055 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003056
Chris Lattner4c78e022008-12-23 23:42:27 +00003057 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003058
Chris Lattner4c78e022008-12-23 23:42:27 +00003059 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003060 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3061 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003062 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3063 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003064 }
3065
Chris Lattner4c78e022008-12-23 23:42:27 +00003066 switch (SetCCOpcode) {
3067 default: break;
3068 case ISD::SETOLT:
3069 case ISD::SETOLE:
3070 case ISD::SETUGT:
3071 case ISD::SETUGE:
3072 std::swap(LHS, RHS);
3073 break;
3074 }
3075
3076 // On a floating point condition, the flags are set as follows:
3077 // ZF PF CF op
3078 // 0 | 0 | 0 | X > Y
3079 // 0 | 0 | 1 | X < Y
3080 // 1 | 0 | 0 | X == Y
3081 // 1 | 1 | 1 | unordered
3082 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003083 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003084 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003085 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 case ISD::SETOLT: // flipped
3087 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003088 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 case ISD::SETOLE: // flipped
3090 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003091 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003092 case ISD::SETUGT: // flipped
3093 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003094 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 case ISD::SETUGE: // flipped
3096 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003097 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003098 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003099 case ISD::SETNE: return X86::COND_NE;
3100 case ISD::SETUO: return X86::COND_P;
3101 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003102 case ISD::SETOEQ:
3103 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 }
Evan Chengd9558e02006-01-06 00:43:03 +00003105}
3106
Evan Cheng4a460802006-01-11 00:33:36 +00003107/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3108/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003109/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003110static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003111 switch (X86CC) {
3112 default:
3113 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003114 case X86::COND_B:
3115 case X86::COND_BE:
3116 case X86::COND_E:
3117 case X86::COND_P:
3118 case X86::COND_A:
3119 case X86::COND_AE:
3120 case X86::COND_NE:
3121 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003122 return true;
3123 }
3124}
3125
Evan Chengeb2f9692009-10-27 19:56:55 +00003126/// isFPImmLegal - Returns true if the target can instruction select the
3127/// specified FP immediate natively. If false, the legalizer will
3128/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003129bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003130 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3131 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3132 return true;
3133 }
3134 return false;
3135}
3136
Nate Begeman9008ca62009-04-27 18:41:29 +00003137/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3138/// the specified range (L, H].
3139static bool isUndefOrInRange(int Val, int Low, int Hi) {
3140 return (Val < 0) || (Val >= Low && Val < Hi);
3141}
3142
3143/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3144/// specified value.
3145static bool isUndefOrEqual(int Val, int CmpVal) {
3146 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003147 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003148 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003149}
3150
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003151/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3152/// from position Pos and ending in Pos+Size, falls within the specified
3153/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003154static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003155 int Pos, int Size, int Low) {
3156 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3157 if (!isUndefOrEqual(Mask[i], Low))
3158 return false;
3159 return true;
3160}
3161
Nate Begeman9008ca62009-04-27 18:41:29 +00003162/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3163/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3164/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003165static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003166 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003167 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003168 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003169 return (Mask[0] < 2 && Mask[1] < 2);
3170 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003171}
3172
Nate Begeman9008ca62009-04-27 18:41:29 +00003173/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3174/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003175static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003177 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003178
Nate Begeman9008ca62009-04-27 18:41:29 +00003179 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003180 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3181 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003182
Evan Cheng506d3df2006-03-29 23:07:14 +00003183 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003184 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003186 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003187
Evan Cheng506d3df2006-03-29 23:07:14 +00003188 return true;
3189}
3190
Nate Begeman9008ca62009-04-27 18:41:29 +00003191/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3192/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003193static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003194 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003195 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003196
Rafael Espindola15684b22009-04-24 12:40:33 +00003197 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003198 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3199 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003200
Rafael Espindola15684b22009-04-24 12:40:33 +00003201 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003202 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003203 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003204 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003205
Rafael Espindola15684b22009-04-24 12:40:33 +00003206 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003207}
3208
Nate Begemana09008b2009-10-19 02:17:23 +00003209/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3210/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003211static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3212 const X86Subtarget *Subtarget) {
3213 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3214 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003215 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003216
Craig Topper0e2037b2012-01-20 05:53:00 +00003217 unsigned NumElts = VT.getVectorNumElements();
3218 unsigned NumLanes = VT.getSizeInBits()/128;
3219 unsigned NumLaneElts = NumElts/NumLanes;
3220
3221 // Do not handle 64-bit element shuffles with palignr.
3222 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003223 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003224
Craig Topper0e2037b2012-01-20 05:53:00 +00003225 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3226 unsigned i;
3227 for (i = 0; i != NumLaneElts; ++i) {
3228 if (Mask[i+l] >= 0)
3229 break;
3230 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003231
Craig Topper0e2037b2012-01-20 05:53:00 +00003232 // Lane is all undef, go to next lane
3233 if (i == NumLaneElts)
3234 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003235
Craig Topper0e2037b2012-01-20 05:53:00 +00003236 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003237
Craig Topper0e2037b2012-01-20 05:53:00 +00003238 // Make sure its in this lane in one of the sources
3239 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3240 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003241 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003242
3243 // If not lane 0, then we must match lane 0
3244 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3245 return false;
3246
3247 // Correct second source to be contiguous with first source
3248 if (Start >= (int)NumElts)
3249 Start -= NumElts - NumLaneElts;
3250
3251 // Make sure we're shifting in the right direction.
3252 if (Start <= (int)(i+l))
3253 return false;
3254
3255 Start -= i;
3256
3257 // Check the rest of the elements to see if they are consecutive.
3258 for (++i; i != NumLaneElts; ++i) {
3259 int Idx = Mask[i+l];
3260
3261 // Make sure its in this lane
3262 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3263 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3264 return false;
3265
3266 // If not lane 0, then we must match lane 0
3267 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3268 return false;
3269
3270 if (Idx >= (int)NumElts)
3271 Idx -= NumElts - NumLaneElts;
3272
3273 if (!isUndefOrEqual(Idx, Start+i))
3274 return false;
3275
3276 }
Nate Begemana09008b2009-10-19 02:17:23 +00003277 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003278
Nate Begemana09008b2009-10-19 02:17:23 +00003279 return true;
3280}
3281
Craig Topper1a7700a2012-01-19 08:19:12 +00003282/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3283/// the two vector operands have swapped position.
3284static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3285 unsigned NumElems) {
3286 for (unsigned i = 0; i != NumElems; ++i) {
3287 int idx = Mask[i];
3288 if (idx < 0)
3289 continue;
3290 else if (idx < (int)NumElems)
3291 Mask[i] = idx + NumElems;
3292 else
3293 Mask[i] = idx - NumElems;
3294 }
3295}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003296
Craig Topper1a7700a2012-01-19 08:19:12 +00003297/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3298/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3299/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3300/// reverse of what x86 shuffles want.
3301static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3302 bool Commuted = false) {
3303 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003304 return false;
3305
Craig Topper1a7700a2012-01-19 08:19:12 +00003306 unsigned NumElems = VT.getVectorNumElements();
3307 unsigned NumLanes = VT.getSizeInBits()/128;
3308 unsigned NumLaneElems = NumElems/NumLanes;
3309
3310 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003311 return false;
3312
3313 // VSHUFPSY divides the resulting vector into 4 chunks.
3314 // The sources are also splitted into 4 chunks, and each destination
3315 // chunk must come from a different source chunk.
3316 //
3317 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3318 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3319 //
3320 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3321 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3322 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003323 // VSHUFPDY divides the resulting vector into 4 chunks.
3324 // The sources are also splitted into 4 chunks, and each destination
3325 // chunk must come from a different source chunk.
3326 //
3327 // SRC1 => X3 X2 X1 X0
3328 // SRC2 => Y3 Y2 Y1 Y0
3329 //
3330 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3331 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003332 unsigned HalfLaneElems = NumLaneElems/2;
3333 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3334 for (unsigned i = 0; i != NumLaneElems; ++i) {
3335 int Idx = Mask[i+l];
3336 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3337 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3338 return false;
3339 // For VSHUFPSY, the mask of the second half must be the same as the
3340 // first but with the appropriate offsets. This works in the same way as
3341 // VPERMILPS works with masks.
3342 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3343 continue;
3344 if (!isUndefOrEqual(Idx, Mask[i]+l))
3345 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003346 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003347 }
3348
3349 return true;
3350}
3351
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003352/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3353/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003354static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003355 unsigned NumElems = VT.getVectorNumElements();
3356
3357 if (VT.getSizeInBits() != 128)
3358 return false;
3359
3360 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003361 return false;
3362
Evan Cheng2064a2b2006-03-28 06:50:32 +00003363 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003364 return isUndefOrEqual(Mask[0], 6) &&
3365 isUndefOrEqual(Mask[1], 7) &&
3366 isUndefOrEqual(Mask[2], 2) &&
3367 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003368}
3369
Nate Begeman0b10b912009-11-07 23:17:15 +00003370/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3371/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3372/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003373static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003374 unsigned NumElems = VT.getVectorNumElements();
3375
3376 if (VT.getSizeInBits() != 128)
3377 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003378
Nate Begeman0b10b912009-11-07 23:17:15 +00003379 if (NumElems != 4)
3380 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003381
Craig Topperdd637ae2012-02-19 05:41:45 +00003382 return isUndefOrEqual(Mask[0], 2) &&
3383 isUndefOrEqual(Mask[1], 3) &&
3384 isUndefOrEqual(Mask[2], 2) &&
3385 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003386}
3387
Evan Cheng5ced1d82006-04-06 23:23:56 +00003388/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3389/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003390static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003391 if (VT.getSizeInBits() != 128)
3392 return false;
3393
Craig Topperdd637ae2012-02-19 05:41:45 +00003394 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003395
Evan Cheng5ced1d82006-04-06 23:23:56 +00003396 if (NumElems != 2 && NumElems != 4)
3397 return false;
3398
Craig Topperdd637ae2012-02-19 05:41:45 +00003399 for (unsigned i = 0; i != NumElems/2; ++i)
3400 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003401 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003402
Craig Topperdd637ae2012-02-19 05:41:45 +00003403 for (unsigned i = NumElems/2; i != NumElems; ++i)
3404 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003405 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003406
3407 return true;
3408}
3409
Nate Begeman0b10b912009-11-07 23:17:15 +00003410/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3411/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003412static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3413 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003414
David Greenea20244d2011-03-02 17:23:43 +00003415 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003416 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003417 return false;
3418
Craig Topperdd637ae2012-02-19 05:41:45 +00003419 for (unsigned i = 0; i != NumElems/2; ++i)
3420 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003421 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003422
Craig Topperdd637ae2012-02-19 05:41:45 +00003423 for (unsigned i = 0; i != NumElems/2; ++i)
3424 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003425 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003426
3427 return true;
3428}
3429
Evan Cheng0038e592006-03-28 00:39:58 +00003430/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3431/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003432static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003433 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003434 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003435
3436 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3437 "Unsupported vector type for unpckh");
3438
Craig Topper6347e862011-11-21 06:57:39 +00003439 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003440 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003441 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003442
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003443 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3444 // independently on 128-bit lanes.
3445 unsigned NumLanes = VT.getSizeInBits()/128;
3446 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003447
Craig Topper94438ba2011-12-16 08:06:31 +00003448 for (unsigned l = 0; l != NumLanes; ++l) {
3449 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3450 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003451 i += 2, ++j) {
3452 int BitI = Mask[i];
3453 int BitI1 = Mask[i+1];
3454 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003455 return false;
David Greenea20244d2011-03-02 17:23:43 +00003456 if (V2IsSplat) {
3457 if (!isUndefOrEqual(BitI1, NumElts))
3458 return false;
3459 } else {
3460 if (!isUndefOrEqual(BitI1, j + NumElts))
3461 return false;
3462 }
Evan Cheng39623da2006-04-20 08:58:49 +00003463 }
Evan Cheng0038e592006-03-28 00:39:58 +00003464 }
David Greenea20244d2011-03-02 17:23:43 +00003465
Evan Cheng0038e592006-03-28 00:39:58 +00003466 return true;
3467}
3468
Evan Cheng4fcb9222006-03-28 02:43:26 +00003469/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3470/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003471static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003472 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003473 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003474
3475 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3476 "Unsupported vector type for unpckh");
3477
Craig Topper6347e862011-11-21 06:57:39 +00003478 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003479 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003480 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003481
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003482 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3483 // independently on 128-bit lanes.
3484 unsigned NumLanes = VT.getSizeInBits()/128;
3485 unsigned NumLaneElts = NumElts/NumLanes;
3486
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003487 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003488 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3489 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003490 int BitI = Mask[i];
3491 int BitI1 = Mask[i+1];
3492 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003493 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003494 if (V2IsSplat) {
3495 if (isUndefOrEqual(BitI1, NumElts))
3496 return false;
3497 } else {
3498 if (!isUndefOrEqual(BitI1, j+NumElts))
3499 return false;
3500 }
Evan Cheng39623da2006-04-20 08:58:49 +00003501 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003502 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003503 return true;
3504}
3505
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003506/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3507/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3508/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003509static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003510 bool HasAVX2) {
3511 unsigned NumElts = VT.getVectorNumElements();
3512
3513 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3514 "Unsupported vector type for unpckh");
3515
3516 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3517 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003518 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003519
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003520 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3521 // FIXME: Need a better way to get rid of this, there's no latency difference
3522 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3523 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003524 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003525 return false;
3526
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003527 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3528 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003529 unsigned NumLanes = VT.getSizeInBits()/128;
3530 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003531
Craig Topper94438ba2011-12-16 08:06:31 +00003532 for (unsigned l = 0; l != NumLanes; ++l) {
3533 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3534 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003535 i += 2, ++j) {
3536 int BitI = Mask[i];
3537 int BitI1 = Mask[i+1];
3538
3539 if (!isUndefOrEqual(BitI, j))
3540 return false;
3541 if (!isUndefOrEqual(BitI1, j))
3542 return false;
3543 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003544 }
David Greenea20244d2011-03-02 17:23:43 +00003545
Rafael Espindola15684b22009-04-24 12:40:33 +00003546 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003547}
3548
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003549/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3550/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3551/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003552static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003553 unsigned NumElts = VT.getVectorNumElements();
3554
3555 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3556 "Unsupported vector type for unpckh");
3557
3558 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3559 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003560 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003561
Craig Topper94438ba2011-12-16 08:06:31 +00003562 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3563 // independently on 128-bit lanes.
3564 unsigned NumLanes = VT.getSizeInBits()/128;
3565 unsigned NumLaneElts = NumElts/NumLanes;
3566
3567 for (unsigned l = 0; l != NumLanes; ++l) {
3568 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3569 i != (l+1)*NumLaneElts; i += 2, ++j) {
3570 int BitI = Mask[i];
3571 int BitI1 = Mask[i+1];
3572 if (!isUndefOrEqual(BitI, j))
3573 return false;
3574 if (!isUndefOrEqual(BitI1, j))
3575 return false;
3576 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003577 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003578 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003579}
3580
Evan Cheng017dcc62006-04-21 01:05:10 +00003581/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3582/// specifies a shuffle of elements that is suitable for input to MOVSS,
3583/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003584static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003585 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003586 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003587 if (VT.getSizeInBits() == 256)
3588 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003589
Craig Topperc612d792012-01-02 09:17:37 +00003590 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003591
Nate Begeman9008ca62009-04-27 18:41:29 +00003592 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003593 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003594
Craig Topperc612d792012-01-02 09:17:37 +00003595 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003596 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003597 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003598
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003599 return true;
3600}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003601
Craig Topper70b883b2011-11-28 10:14:51 +00003602/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003603/// as permutations between 128-bit chunks or halves. As an example: this
3604/// shuffle bellow:
3605/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3606/// The first half comes from the second half of V1 and the second half from the
3607/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003608static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003609 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003610 return false;
3611
3612 // The shuffle result is divided into half A and half B. In total the two
3613 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3614 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003615 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003616 bool MatchA = false, MatchB = false;
3617
3618 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003619 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003620 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3621 MatchA = true;
3622 break;
3623 }
3624 }
3625
3626 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003627 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003628 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3629 MatchB = true;
3630 break;
3631 }
3632 }
3633
3634 return MatchA && MatchB;
3635}
3636
Craig Topper70b883b2011-11-28 10:14:51 +00003637/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3638/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003639static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003640 EVT VT = SVOp->getValueType(0);
3641
Craig Topperc612d792012-01-02 09:17:37 +00003642 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003643
Craig Topperc612d792012-01-02 09:17:37 +00003644 unsigned FstHalf = 0, SndHalf = 0;
3645 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003646 if (SVOp->getMaskElt(i) > 0) {
3647 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3648 break;
3649 }
3650 }
Craig Topperc612d792012-01-02 09:17:37 +00003651 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003652 if (SVOp->getMaskElt(i) > 0) {
3653 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3654 break;
3655 }
3656 }
3657
3658 return (FstHalf | (SndHalf << 4));
3659}
3660
Craig Topper70b883b2011-11-28 10:14:51 +00003661/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003662/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3663/// Note that VPERMIL mask matching is different depending whether theunderlying
3664/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3665/// to the same elements of the low, but to the higher half of the source.
3666/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003667/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003668static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003669 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003670 return false;
3671
Craig Topperc612d792012-01-02 09:17:37 +00003672 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003673 // Only match 256-bit with 32/64-bit types
3674 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003675 return false;
3676
Craig Topperc612d792012-01-02 09:17:37 +00003677 unsigned NumLanes = VT.getSizeInBits()/128;
3678 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003679 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003680 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003681 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003682 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003683 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003684 continue;
3685 // VPERMILPS handling
3686 if (Mask[i] < 0)
3687 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003688 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003689 return false;
3690 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003691 }
3692
3693 return true;
3694}
3695
Craig Topper5aaffa82012-02-19 02:53:47 +00003696/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003697/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003698/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003699static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003700 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003701 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003702 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003703 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003704
Nate Begeman9008ca62009-04-27 18:41:29 +00003705 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003706 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003707
Craig Topperc612d792012-01-02 09:17:37 +00003708 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003709 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3710 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3711 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003712 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003713
Evan Cheng39623da2006-04-20 08:58:49 +00003714 return true;
3715}
3716
Evan Chengd9539472006-04-14 21:59:03 +00003717/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3718/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003719/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003720static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003721 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003722 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003723 return false;
3724
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003725 unsigned NumElems = VT.getVectorNumElements();
3726
3727 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3728 (VT.getSizeInBits() == 256 && NumElems != 8))
3729 return false;
3730
3731 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003732 for (unsigned i = 0; i != NumElems; i += 2)
3733 if (!isUndefOrEqual(Mask[i], i+1) ||
3734 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003735 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003736
3737 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003738}
3739
3740/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3741/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003742/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003743static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003744 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003745 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003746 return false;
3747
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003748 unsigned NumElems = VT.getVectorNumElements();
3749
3750 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3751 (VT.getSizeInBits() == 256 && NumElems != 8))
3752 return false;
3753
3754 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003755 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003756 if (!isUndefOrEqual(Mask[i], i) ||
3757 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003758 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003759
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003760 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003761}
3762
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003763/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3764/// specifies a shuffle of elements that is suitable for input to 256-bit
3765/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003766static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003767 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003768
Craig Topperbeabc6c2011-12-05 06:56:46 +00003769 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003770 return false;
3771
Craig Topperc612d792012-01-02 09:17:37 +00003772 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003773 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003774 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003775 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003776 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003777 return false;
3778 return true;
3779}
3780
Evan Cheng0b457f02008-09-25 20:50:48 +00003781/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003782/// specifies a shuffle of elements that is suitable for input to 128-bit
3783/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003784static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003785 if (VT.getSizeInBits() != 128)
3786 return false;
3787
Craig Topperc612d792012-01-02 09:17:37 +00003788 unsigned e = VT.getVectorNumElements() / 2;
3789 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003790 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003791 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003792 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003793 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003794 return false;
3795 return true;
3796}
3797
David Greenec38a03e2011-02-03 15:50:00 +00003798/// isVEXTRACTF128Index - Return true if the specified
3799/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3800/// suitable for input to VEXTRACTF128.
3801bool X86::isVEXTRACTF128Index(SDNode *N) {
3802 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3803 return false;
3804
3805 // The index should be aligned on a 128-bit boundary.
3806 uint64_t Index =
3807 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3808
3809 unsigned VL = N->getValueType(0).getVectorNumElements();
3810 unsigned VBits = N->getValueType(0).getSizeInBits();
3811 unsigned ElSize = VBits / VL;
3812 bool Result = (Index * ElSize) % 128 == 0;
3813
3814 return Result;
3815}
3816
David Greeneccacdc12011-02-04 16:08:29 +00003817/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3818/// operand specifies a subvector insert that is suitable for input to
3819/// VINSERTF128.
3820bool X86::isVINSERTF128Index(SDNode *N) {
3821 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3822 return false;
3823
3824 // The index should be aligned on a 128-bit boundary.
3825 uint64_t Index =
3826 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3827
3828 unsigned VL = N->getValueType(0).getVectorNumElements();
3829 unsigned VBits = N->getValueType(0).getSizeInBits();
3830 unsigned ElSize = VBits / VL;
3831 bool Result = (Index * ElSize) % 128 == 0;
3832
3833 return Result;
3834}
3835
Evan Cheng63d33002006-03-22 08:01:21 +00003836/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003837/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003838/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003839static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003840 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003841
Craig Topper1a7700a2012-01-19 08:19:12 +00003842 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3843 "Unsupported vector type for PSHUF/SHUFP");
3844
3845 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3846 // independently on 128-bit lanes.
3847 unsigned NumElts = VT.getVectorNumElements();
3848 unsigned NumLanes = VT.getSizeInBits()/128;
3849 unsigned NumLaneElts = NumElts/NumLanes;
3850
3851 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3852 "Only supports 2 or 4 elements per lane");
3853
3854 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003855 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003856 for (unsigned i = 0; i != NumElts; ++i) {
3857 int Elt = N->getMaskElt(i);
3858 if (Elt < 0) continue;
3859 Elt %= NumLaneElts;
3860 unsigned ShAmt = i << Shift;
3861 if (ShAmt >= 8) ShAmt -= 8;
3862 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003863 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003864
Evan Cheng63d33002006-03-22 08:01:21 +00003865 return Mask;
3866}
3867
Evan Cheng506d3df2006-03-29 23:07:14 +00003868/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003869/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003870static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003871 unsigned Mask = 0;
3872 // 8 nodes, but we only care about the last 4.
3873 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003874 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003875 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003876 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003877 if (i != 4)
3878 Mask <<= 2;
3879 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003880 return Mask;
3881}
3882
3883/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003884/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003885static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003886 unsigned Mask = 0;
3887 // 8 nodes, but we only care about the first 4.
3888 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003889 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003890 if (Val >= 0)
3891 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003892 if (i != 0)
3893 Mask <<= 2;
3894 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003895 return Mask;
3896}
3897
Nate Begemana09008b2009-10-19 02:17:23 +00003898/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3899/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003900static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3901 EVT VT = SVOp->getValueType(0);
3902 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003903
Craig Topper0e2037b2012-01-20 05:53:00 +00003904 unsigned NumElts = VT.getVectorNumElements();
3905 unsigned NumLanes = VT.getSizeInBits()/128;
3906 unsigned NumLaneElts = NumElts/NumLanes;
3907
3908 int Val = 0;
3909 unsigned i;
3910 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003911 Val = SVOp->getMaskElt(i);
3912 if (Val >= 0)
3913 break;
3914 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003915 if (Val >= (int)NumElts)
3916 Val -= NumElts - NumLaneElts;
3917
Eli Friedman63f8dde2011-07-25 21:36:45 +00003918 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003919 return (Val - i) * EltSize;
3920}
3921
David Greenec38a03e2011-02-03 15:50:00 +00003922/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3923/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3924/// instructions.
3925unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3926 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3927 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3928
3929 uint64_t Index =
3930 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3931
3932 EVT VecVT = N->getOperand(0).getValueType();
3933 EVT ElVT = VecVT.getVectorElementType();
3934
3935 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003936 return Index / NumElemsPerChunk;
3937}
3938
David Greeneccacdc12011-02-04 16:08:29 +00003939/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3940/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3941/// instructions.
3942unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3943 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3944 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3945
3946 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003947 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003948
3949 EVT VecVT = N->getValueType(0);
3950 EVT ElVT = VecVT.getVectorElementType();
3951
3952 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003953 return Index / NumElemsPerChunk;
3954}
3955
Evan Cheng37b73872009-07-30 08:33:02 +00003956/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3957/// constant +0.0.
3958bool X86::isZeroNode(SDValue Elt) {
3959 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003960 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003961 (isa<ConstantFPSDNode>(Elt) &&
3962 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3963}
3964
Nate Begeman9008ca62009-04-27 18:41:29 +00003965/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3966/// their permute mask.
3967static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3968 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003969 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003970 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003972
Nate Begeman5a5ca152009-04-29 05:20:52 +00003973 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003974 int idx = SVOp->getMaskElt(i);
3975 if (idx < 0)
3976 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003977 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003979 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003980 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003981 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003982 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3983 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003984}
3985
Evan Cheng533a0aa2006-04-19 20:35:22 +00003986/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3987/// match movhlps. The lower half elements should come from upper half of
3988/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003989/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00003990static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00003991 if (VT.getSizeInBits() != 128)
3992 return false;
3993 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003994 return false;
3995 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003996 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003997 return false;
3998 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003999 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004000 return false;
4001 return true;
4002}
4003
Evan Cheng5ced1d82006-04-06 23:23:56 +00004004/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004005/// is promoted to a vector. It also returns the LoadSDNode by reference if
4006/// required.
4007static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004008 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4009 return false;
4010 N = N->getOperand(0).getNode();
4011 if (!ISD::isNON_EXTLoad(N))
4012 return false;
4013 if (LD)
4014 *LD = cast<LoadSDNode>(N);
4015 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004016}
4017
Dan Gohman65fd6562011-11-03 21:49:52 +00004018// Test whether the given value is a vector value which will be legalized
4019// into a load.
4020static bool WillBeConstantPoolLoad(SDNode *N) {
4021 if (N->getOpcode() != ISD::BUILD_VECTOR)
4022 return false;
4023
4024 // Check for any non-constant elements.
4025 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4026 switch (N->getOperand(i).getNode()->getOpcode()) {
4027 case ISD::UNDEF:
4028 case ISD::ConstantFP:
4029 case ISD::Constant:
4030 break;
4031 default:
4032 return false;
4033 }
4034
4035 // Vectors of all-zeros and all-ones are materialized with special
4036 // instructions rather than being loaded.
4037 return !ISD::isBuildVectorAllZeros(N) &&
4038 !ISD::isBuildVectorAllOnes(N);
4039}
4040
Evan Cheng533a0aa2006-04-19 20:35:22 +00004041/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4042/// match movlp{s|d}. The lower half elements should come from lower half of
4043/// V1 (and in order), and the upper half elements should come from the upper
4044/// half of V2 (and in order). And since V1 will become the source of the
4045/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004046static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004047 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004048 if (VT.getSizeInBits() != 128)
4049 return false;
4050
Evan Cheng466685d2006-10-09 20:57:25 +00004051 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004052 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004053 // Is V2 is a vector load, don't do this transformation. We will try to use
4054 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004055 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004056 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004057
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004058 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004059
Evan Cheng533a0aa2006-04-19 20:35:22 +00004060 if (NumElems != 2 && NumElems != 4)
4061 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004062 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004063 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004064 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004065 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004066 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004067 return false;
4068 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004069}
4070
Evan Cheng39623da2006-04-20 08:58:49 +00004071/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4072/// all the same.
4073static bool isSplatVector(SDNode *N) {
4074 if (N->getOpcode() != ISD::BUILD_VECTOR)
4075 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004076
Dan Gohman475871a2008-07-27 21:46:04 +00004077 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004078 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4079 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004080 return false;
4081 return true;
4082}
4083
Evan Cheng213d2cf2007-05-17 18:45:50 +00004084/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004085/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004086/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004087static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004088 SDValue V1 = N->getOperand(0);
4089 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004090 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4091 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004093 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004094 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004095 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4096 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004097 if (Opc != ISD::BUILD_VECTOR ||
4098 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004099 return false;
4100 } else if (Idx >= 0) {
4101 unsigned Opc = V1.getOpcode();
4102 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4103 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004104 if (Opc != ISD::BUILD_VECTOR ||
4105 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004106 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004107 }
4108 }
4109 return true;
4110}
4111
4112/// getZeroVector - Returns a vector of specified type with all zero elements.
4113///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004114static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004115 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004116 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004117
Dale Johannesen0488fb62010-09-30 23:57:10 +00004118 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004119 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004120 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004121 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004122 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004123 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4124 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4125 } else { // SSE1
4126 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4127 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4128 }
4129 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004130 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004131 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4132 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4133 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4134 } else {
4135 // 256-bit logic and arithmetic instructions in AVX are all
4136 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4137 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4138 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4139 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4140 }
Evan Chengf0df0312008-05-15 08:39:06 +00004141 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004142 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004143}
4144
Chris Lattner8a594482007-11-25 00:24:49 +00004145/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004146/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4147/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4148/// Then bitcast to their original type, ensuring they get CSE'd.
4149static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4150 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004151 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004152 assert((VT.is128BitVector() || VT.is256BitVector())
4153 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004154
Owen Anderson825b72b2009-08-11 20:47:22 +00004155 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004156 SDValue Vec;
4157 if (VT.getSizeInBits() == 256) {
4158 if (HasAVX2) { // AVX2
4159 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4160 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4161 } else { // AVX
4162 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4163 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4164 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4165 Vec = Insert128BitVector(InsV, Vec,
4166 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4167 }
4168 } else {
4169 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004170 }
4171
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004172 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004173}
4174
Evan Cheng39623da2006-04-20 08:58:49 +00004175/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4176/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004177static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004178 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004179 if (Mask[i] > (int)NumElems) {
4180 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004181 }
Evan Cheng39623da2006-04-20 08:58:49 +00004182 }
Evan Cheng39623da2006-04-20 08:58:49 +00004183}
4184
Evan Cheng017dcc62006-04-21 01:05:10 +00004185/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4186/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004187static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004188 SDValue V2) {
4189 unsigned NumElems = VT.getVectorNumElements();
4190 SmallVector<int, 8> Mask;
4191 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004192 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 Mask.push_back(i);
4194 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004195}
4196
Nate Begeman9008ca62009-04-27 18:41:29 +00004197/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004198static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004199 SDValue V2) {
4200 unsigned NumElems = VT.getVectorNumElements();
4201 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004202 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 Mask.push_back(i);
4204 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004205 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004206 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004207}
4208
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004209/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004210static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004211 SDValue V2) {
4212 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004213 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004215 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 Mask.push_back(i + Half);
4217 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004218 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004219 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004220}
4221
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004222// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004223// a generic shuffle instruction because the target has no such instructions.
4224// Generate shuffles which repeat i16 and i8 several times until they can be
4225// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004226static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004227 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004229 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004230
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 while (NumElems > 4) {
4232 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004233 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004234 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004235 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004236 EltNo -= NumElems/2;
4237 }
4238 NumElems >>= 1;
4239 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004240 return V;
4241}
Eric Christopherfd179292009-08-27 18:07:15 +00004242
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004243/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4244static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4245 EVT VT = V.getValueType();
4246 DebugLoc dl = V.getDebugLoc();
4247 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4248 && "Vector size not supported");
4249
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004250 if (VT.getSizeInBits() == 128) {
4251 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004252 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004253 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4254 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004255 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004256 // To use VPERMILPS to splat scalars, the second half of indicies must
4257 // refer to the higher part, which is a duplication of the lower one,
4258 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004259 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4260 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004261
4262 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4263 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4264 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004265 }
4266
4267 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4268}
4269
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004270/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004271static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4272 EVT SrcVT = SV->getValueType(0);
4273 SDValue V1 = SV->getOperand(0);
4274 DebugLoc dl = SV->getDebugLoc();
4275
4276 int EltNo = SV->getSplatIndex();
4277 int NumElems = SrcVT.getVectorNumElements();
4278 unsigned Size = SrcVT.getSizeInBits();
4279
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004280 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4281 "Unknown how to promote splat for type");
4282
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004283 // Extract the 128-bit part containing the splat element and update
4284 // the splat element index when it refers to the higher register.
4285 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004286 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004287 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4288 if (Idx > 0)
4289 EltNo -= NumElems/2;
4290 }
4291
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004292 // All i16 and i8 vector types can't be used directly by a generic shuffle
4293 // instruction because the target has no such instruction. Generate shuffles
4294 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004295 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004296 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004297 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004298 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004299
4300 // Recreate the 256-bit vector and place the same 128-bit vector
4301 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004302 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004303 if (Size == 256) {
4304 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4305 DAG.getConstant(0, MVT::i32), DAG, dl);
4306 V1 = Insert128BitVector(InsV, V1,
4307 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4308 }
4309
4310 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004311}
4312
Evan Chengba05f722006-04-21 23:03:30 +00004313/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004314/// vector of zero or undef vector. This produces a shuffle where the low
4315/// element of V2 is swizzled into the zero/undef vector, landing at element
4316/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004317static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004318 bool IsZero,
4319 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004320 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004321 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004322 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004323 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 unsigned NumElems = VT.getVectorNumElements();
4325 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004326 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004327 // If this is the insertion idx, put the low elt of V2 here.
4328 MaskVec.push_back(i == Idx ? NumElems : i);
4329 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004330}
4331
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004332/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4333/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004334static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4335 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004336 if (Depth == 6)
4337 return SDValue(); // Limit search depth.
4338
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004339 SDValue V = SDValue(N, 0);
4340 EVT VT = V.getValueType();
4341 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004342
4343 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4344 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4345 Index = SV->getMaskElt(Index);
4346
4347 if (Index < 0)
4348 return DAG.getUNDEF(VT.getVectorElementType());
4349
Craig Topperd156dc12012-02-06 07:17:51 +00004350 unsigned NumElems = VT.getVectorNumElements();
4351 SDValue NewV = (Index < (int)NumElems) ? SV->getOperand(0)
4352 : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004353 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004354 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004355
4356 // Recurse into target specific vector shuffles to find scalars.
4357 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004358 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004359 SmallVector<unsigned, 16> ShuffleMask;
4360 SDValue ImmN;
4361
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004362 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004363 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004364 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004365 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4366 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004367 break;
Craig Topper34671b82011-12-06 08:21:25 +00004368 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004369 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004370 break;
Craig Topper34671b82011-12-06 08:21:25 +00004371 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004372 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004373 break;
4374 case X86ISD::MOVHLPS:
4375 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4376 break;
4377 case X86ISD::MOVLHPS:
4378 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4379 break;
4380 case X86ISD::PSHUFD:
Craig Topperd156dc12012-02-06 07:17:51 +00004381 case X86ISD::VPERMILP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004382 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004383 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004384 ShuffleMask);
4385 break;
4386 case X86ISD::PSHUFHW:
4387 ImmN = N->getOperand(N->getNumOperands()-1);
4388 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4389 ShuffleMask);
4390 break;
4391 case X86ISD::PSHUFLW:
4392 ImmN = N->getOperand(N->getNumOperands()-1);
4393 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4394 ShuffleMask);
4395 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004396 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004397 case X86ISD::MOVSD: {
4398 // The index 0 always comes from the first element of the second source,
4399 // this is why MOVSS and MOVSD are used in the first place. The other
4400 // elements come from the other positions of the first source vector.
4401 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004402 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4403 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004404 }
Craig Topperec24e612011-11-30 07:47:51 +00004405 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004406 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004407 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004408 ShuffleMask);
4409 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004410 case X86ISD::MOVDDUP:
4411 case X86ISD::MOVLHPD:
4412 case X86ISD::MOVLPD:
4413 case X86ISD::MOVLPS:
4414 case X86ISD::MOVSHDUP:
4415 case X86ISD::MOVSLDUP:
4416 case X86ISD::PALIGN:
4417 return SDValue(); // Not yet implemented.
Craig Topperabb94d02012-02-05 03:43:23 +00004418 default: llvm_unreachable("unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004419 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004420
4421 Index = ShuffleMask[Index];
4422 if (Index < 0)
4423 return DAG.getUNDEF(VT.getVectorElementType());
4424
Craig Topperd156dc12012-02-06 07:17:51 +00004425 SDValue NewV = (Index < (int)NumElems) ? N->getOperand(0)
4426 : N->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004427 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4428 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004429 }
4430
4431 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004432 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004433 V = V.getOperand(0);
4434 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004435 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004436
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004437 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004438 return SDValue();
4439 }
4440
4441 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4442 return (Index == 0) ? V.getOperand(0)
4443 : DAG.getUNDEF(VT.getVectorElementType());
4444
4445 if (V.getOpcode() == ISD::BUILD_VECTOR)
4446 return V.getOperand(Index);
4447
4448 return SDValue();
4449}
4450
4451/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4452/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004453/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004454static
4455unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4456 bool ZerosFromLeft, SelectionDAG &DAG) {
4457 int i = 0;
4458
4459 while (i < NumElems) {
4460 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004461 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004462 if (!(Elt.getNode() &&
4463 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4464 break;
4465 ++i;
4466 }
4467
4468 return i;
4469}
4470
4471/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4472/// MaskE correspond consecutively to elements from one of the vector operands,
4473/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4474static
4475bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4476 int OpIdx, int NumElems, unsigned &OpNum) {
4477 bool SeenV1 = false;
4478 bool SeenV2 = false;
4479
4480 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4481 int Idx = SVOp->getMaskElt(i);
4482 // Ignore undef indicies
4483 if (Idx < 0)
4484 continue;
4485
4486 if (Idx < NumElems)
4487 SeenV1 = true;
4488 else
4489 SeenV2 = true;
4490
4491 // Only accept consecutive elements from the same vector
4492 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4493 return false;
4494 }
4495
4496 OpNum = SeenV1 ? 0 : 1;
4497 return true;
4498}
4499
4500/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4501/// logical left shift of a vector.
4502static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4503 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4504 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4505 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4506 false /* check zeros from right */, DAG);
4507 unsigned OpSrc;
4508
4509 if (!NumZeros)
4510 return false;
4511
4512 // Considering the elements in the mask that are not consecutive zeros,
4513 // check if they consecutively come from only one of the source vectors.
4514 //
4515 // V1 = {X, A, B, C} 0
4516 // \ \ \ /
4517 // vector_shuffle V1, V2 <1, 2, 3, X>
4518 //
4519 if (!isShuffleMaskConsecutive(SVOp,
4520 0, // Mask Start Index
4521 NumElems-NumZeros-1, // Mask End Index
4522 NumZeros, // Where to start looking in the src vector
4523 NumElems, // Number of elements in vector
4524 OpSrc)) // Which source operand ?
4525 return false;
4526
4527 isLeft = false;
4528 ShAmt = NumZeros;
4529 ShVal = SVOp->getOperand(OpSrc);
4530 return true;
4531}
4532
4533/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4534/// logical left shift of a vector.
4535static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4536 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4537 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4538 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4539 true /* check zeros from left */, DAG);
4540 unsigned OpSrc;
4541
4542 if (!NumZeros)
4543 return false;
4544
4545 // Considering the elements in the mask that are not consecutive zeros,
4546 // check if they consecutively come from only one of the source vectors.
4547 //
4548 // 0 { A, B, X, X } = V2
4549 // / \ / /
4550 // vector_shuffle V1, V2 <X, X, 4, 5>
4551 //
4552 if (!isShuffleMaskConsecutive(SVOp,
4553 NumZeros, // Mask Start Index
4554 NumElems-1, // Mask End Index
4555 0, // Where to start looking in the src vector
4556 NumElems, // Number of elements in vector
4557 OpSrc)) // Which source operand ?
4558 return false;
4559
4560 isLeft = true;
4561 ShAmt = NumZeros;
4562 ShVal = SVOp->getOperand(OpSrc);
4563 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004564}
4565
4566/// isVectorShift - Returns true if the shuffle can be implemented as a
4567/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004568static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004569 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004570 // Although the logic below support any bitwidth size, there are no
4571 // shift instructions which handle more than 128-bit vectors.
4572 if (SVOp->getValueType(0).getSizeInBits() > 128)
4573 return false;
4574
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004575 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4576 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4577 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004578
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004579 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004580}
4581
Evan Chengc78d3b42006-04-24 18:01:45 +00004582/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4583///
Dan Gohman475871a2008-07-27 21:46:04 +00004584static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004585 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004586 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004587 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004588 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004589 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004590 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004591
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004592 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004593 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004594 bool First = true;
4595 for (unsigned i = 0; i < 16; ++i) {
4596 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4597 if (ThisIsNonZero && First) {
4598 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004599 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004600 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004601 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004602 First = false;
4603 }
4604
4605 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004606 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004607 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4608 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004609 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004611 }
4612 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004613 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4614 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4615 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004616 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004617 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004618 } else
4619 ThisElt = LastElt;
4620
Gabor Greifba36cb52008-08-28 21:40:38 +00004621 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004622 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004623 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004624 }
4625 }
4626
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004627 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004628}
4629
Bill Wendlinga348c562007-03-22 18:42:45 +00004630/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004631///
Dan Gohman475871a2008-07-27 21:46:04 +00004632static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004633 unsigned NumNonZero, unsigned NumZero,
4634 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004635 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004636 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004637 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004638 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004639
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004640 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004641 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004642 bool First = true;
4643 for (unsigned i = 0; i < 8; ++i) {
4644 bool isNonZero = (NonZeros & (1 << i)) != 0;
4645 if (isNonZero) {
4646 if (First) {
4647 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004648 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004649 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004651 First = false;
4652 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004653 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004654 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004655 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004656 }
4657 }
4658
4659 return V;
4660}
4661
Evan Chengf26ffe92008-05-29 08:22:04 +00004662/// getVShift - Return a vector logical shift node.
4663///
Owen Andersone50ed302009-08-10 22:56:29 +00004664static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004665 unsigned NumBits, SelectionDAG &DAG,
4666 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004667 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004668 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004669 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004670 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4671 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004672 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004673 DAG.getConstant(NumBits,
4674 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004675}
4676
Dan Gohman475871a2008-07-27 21:46:04 +00004677SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004678X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004679 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004680
Evan Chengc3630942009-12-09 21:00:30 +00004681 // Check if the scalar load can be widened into a vector load. And if
4682 // the address is "base + cst" see if the cst can be "absorbed" into
4683 // the shuffle mask.
4684 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4685 SDValue Ptr = LD->getBasePtr();
4686 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4687 return SDValue();
4688 EVT PVT = LD->getValueType(0);
4689 if (PVT != MVT::i32 && PVT != MVT::f32)
4690 return SDValue();
4691
4692 int FI = -1;
4693 int64_t Offset = 0;
4694 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4695 FI = FINode->getIndex();
4696 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004697 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004698 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4699 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4700 Offset = Ptr.getConstantOperandVal(1);
4701 Ptr = Ptr.getOperand(0);
4702 } else {
4703 return SDValue();
4704 }
4705
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004706 // FIXME: 256-bit vector instructions don't require a strict alignment,
4707 // improve this code to support it better.
4708 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004709 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004710 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004711 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004712 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004713 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004714 // Can't change the alignment. FIXME: It's possible to compute
4715 // the exact stack offset and reference FI + adjust offset instead.
4716 // If someone *really* cares about this. That's the way to implement it.
4717 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004718 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004719 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004720 }
4721 }
4722
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004723 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004724 // Ptr + (Offset & ~15).
4725 if (Offset < 0)
4726 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004727 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004728 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004729 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004730 if (StartOffset)
4731 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4732 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4733
4734 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004735 int NumElems = VT.getVectorNumElements();
4736
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004737 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4738 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004739 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004740 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004741
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004742 SmallVector<int, 8> Mask;
4743 for (int i = 0; i < NumElems; ++i)
4744 Mask.push_back(EltNo);
4745
Craig Toppercc3000632012-01-30 07:50:31 +00004746 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004747 }
4748
4749 return SDValue();
4750}
4751
Michael J. Spencerec38de22010-10-10 22:04:20 +00004752/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4753/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004754/// load which has the same value as a build_vector whose operands are 'elts'.
4755///
4756/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004757///
Nate Begeman1449f292010-03-24 22:19:06 +00004758/// FIXME: we'd also like to handle the case where the last elements are zero
4759/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4760/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004761static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004762 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004763 EVT EltVT = VT.getVectorElementType();
4764 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004765
Nate Begemanfdea31a2010-03-24 20:49:50 +00004766 LoadSDNode *LDBase = NULL;
4767 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004768
Nate Begeman1449f292010-03-24 22:19:06 +00004769 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004770 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004771 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004772 for (unsigned i = 0; i < NumElems; ++i) {
4773 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004774
Nate Begemanfdea31a2010-03-24 20:49:50 +00004775 if (!Elt.getNode() ||
4776 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4777 return SDValue();
4778 if (!LDBase) {
4779 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4780 return SDValue();
4781 LDBase = cast<LoadSDNode>(Elt.getNode());
4782 LastLoadedElt = i;
4783 continue;
4784 }
4785 if (Elt.getOpcode() == ISD::UNDEF)
4786 continue;
4787
4788 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4789 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4790 return SDValue();
4791 LastLoadedElt = i;
4792 }
Nate Begeman1449f292010-03-24 22:19:06 +00004793
4794 // If we have found an entire vector of loads and undefs, then return a large
4795 // load of the entire vector width starting at the base pointer. If we found
4796 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004797 if (LastLoadedElt == NumElems - 1) {
4798 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004799 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004800 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004801 LDBase->isVolatile(), LDBase->isNonTemporal(),
4802 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004803 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004804 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004805 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004806 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004807 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4808 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004809 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4810 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004811 SDValue ResNode =
4812 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4813 LDBase->getPointerInfo(),
4814 LDBase->getAlignment(),
4815 false/*isVolatile*/, true/*ReadMem*/,
4816 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004817 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004818 }
4819 return SDValue();
4820}
4821
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004822/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4823/// a vbroadcast node. We support two patterns:
4824/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4825/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4826/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004827/// The scalar load node is returned when a pattern is found,
4828/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004829static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4830 if (!Subtarget->hasAVX())
4831 return SDValue();
4832
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004833 EVT VT = Op.getValueType();
4834 SDValue V = Op;
4835
4836 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4837 V = V.getOperand(0);
4838
4839 //A suspected load to be broadcasted.
4840 SDValue Ld;
4841
4842 switch (V.getOpcode()) {
4843 default:
4844 // Unknown pattern found.
4845 return SDValue();
4846
4847 case ISD::BUILD_VECTOR: {
4848 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004849 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004850 return SDValue();
4851
4852 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004853
4854 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004855 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004856 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004857 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004858 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004859 }
4860
4861 case ISD::VECTOR_SHUFFLE: {
4862 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4863
4864 // Shuffles must have a splat mask where the first element is
4865 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004866 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004867 return SDValue();
4868
4869 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004870 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004871 return SDValue();
4872
4873 Ld = Sc.getOperand(0);
4874
4875 // The scalar_to_vector node and the suspected
4876 // load node must have exactly one user.
4877 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4878 return SDValue();
4879 break;
4880 }
4881 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004882
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004883 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004884 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004885 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004886
Craig Toppera1902a12012-02-01 06:51:58 +00004887 // Reject loads that have uses of the chain result
4888 if (Ld->hasAnyUseOfValue(1))
4889 return SDValue();
4890
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004891 bool Is256 = VT.getSizeInBits() == 256;
4892 bool Is128 = VT.getSizeInBits() == 128;
4893 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4894
4895 // VBroadcast to YMM
4896 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
4897 return Ld;
4898
4899 // VBroadcast to XMM
4900 if (Is128 && (ScalarSize == 32))
4901 return Ld;
4902
Craig Toppera9376332012-01-10 08:23:59 +00004903 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4904 // double since there is vbroadcastsd xmm
4905 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4906 // VBroadcast to YMM
4907 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
4908 return Ld;
4909
4910 // VBroadcast to XMM
4911 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
4912 return Ld;
4913 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004914
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004915 // Unsupported broadcast.
4916 return SDValue();
4917}
4918
Evan Chengc3630942009-12-09 21:00:30 +00004919SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004920X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004921 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004922
David Greenef125a292011-02-08 19:04:41 +00004923 EVT VT = Op.getValueType();
4924 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004925 unsigned NumElems = Op.getNumOperands();
4926
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004927 // Vectors containing all zeros can be matched by pxor and xorps later
4928 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4929 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4930 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00004931 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004932 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004933
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004934 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004935 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004936
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004937 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00004938 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
4939 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004940 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00004941 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004942 return Op;
4943
Craig Topper07a27622012-01-22 03:07:48 +00004944 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004945 }
4946
Craig Toppera9376332012-01-10 08:23:59 +00004947 SDValue LD = isVectorBroadcast(Op, Subtarget);
4948 if (LD.getNode())
4949 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004950
Owen Andersone50ed302009-08-10 22:56:29 +00004951 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004952
Evan Cheng0db9fe62006-04-25 20:13:52 +00004953 unsigned NumZero = 0;
4954 unsigned NumNonZero = 0;
4955 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004956 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004957 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004958 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004959 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004960 if (Elt.getOpcode() == ISD::UNDEF)
4961 continue;
4962 Values.insert(Elt);
4963 if (Elt.getOpcode() != ISD::Constant &&
4964 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004965 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004966 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004967 NumZero++;
4968 else {
4969 NonZeros |= (1 << i);
4970 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004971 }
4972 }
4973
Chris Lattner97a2a562010-08-26 05:24:29 +00004974 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4975 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004976 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004977
Chris Lattner67f453a2008-03-09 05:42:06 +00004978 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004979 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004980 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004981 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004982
Chris Lattner62098042008-03-09 01:05:04 +00004983 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4984 // the value are obviously zero, truncate the value to i32 and do the
4985 // insertion that way. Only do this if the value is non-constant or if the
4986 // value is a constant being inserted into element 0. It is cheaper to do
4987 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004988 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004989 (!IsAllConstants || Idx == 0)) {
4990 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00004991 // Handle SSE only.
4992 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
4993 EVT VecVT = MVT::v4i32;
4994 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004995
Chris Lattner62098042008-03-09 01:05:04 +00004996 // Truncate the value (which may itself be a constant) to i32, and
4997 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00004998 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00004999 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005000 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005001
Chris Lattner62098042008-03-09 01:05:04 +00005002 // Now we have our 32-bit value zero extended in the low element of
5003 // a vector. If Idx != 0, swizzle it into place.
5004 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005005 SmallVector<int, 4> Mask;
5006 Mask.push_back(Idx);
5007 for (unsigned i = 1; i != VecElts; ++i)
5008 Mask.push_back(i);
5009 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005010 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005011 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005012 }
Craig Topper07a27622012-01-22 03:07:48 +00005013 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005014 }
5015 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005016
Chris Lattner19f79692008-03-08 22:59:52 +00005017 // If we have a constant or non-constant insertion into the low element of
5018 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5019 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005020 // depending on what the source datatype is.
5021 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005022 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005023 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005024
5025 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005026 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005027 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005028 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005029 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5030 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005031 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005032 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005033 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5034 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005035 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005036 }
5037
5038 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005040 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005041 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005042 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005043 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5044 DAG, dl);
5045 } else {
5046 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005047 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005048 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005049 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005050 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005051 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005052
5053 // Is it a vector logical left shift?
5054 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005055 X86::isZeroNode(Op.getOperand(0)) &&
5056 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005057 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005058 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005059 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005060 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005061 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005062 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005063
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005064 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005065 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066
Chris Lattner19f79692008-03-08 22:59:52 +00005067 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5068 // is a non-constant being inserted into an element other than the low one,
5069 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5070 // movd/movss) to move this into the low element, then shuffle it into
5071 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005072 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005073 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005074
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005076 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005077 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005078 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005079 MaskVec.push_back(i == Idx ? 0 : 1);
5080 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005081 }
5082 }
5083
Chris Lattner67f453a2008-03-09 05:42:06 +00005084 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005085 if (Values.size() == 1) {
5086 if (EVTBits == 32) {
5087 // Instead of a shuffle like this:
5088 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5089 // Check if it's possible to issue this instead.
5090 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5091 unsigned Idx = CountTrailingZeros_32(NonZeros);
5092 SDValue Item = Op.getOperand(Idx);
5093 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5094 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5095 }
Dan Gohman475871a2008-07-27 21:46:04 +00005096 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005097 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005098
Dan Gohmana3941172007-07-24 22:55:08 +00005099 // A vector full of immediates; various special cases are already
5100 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005101 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005102 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005103
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005104 // For AVX-length vectors, build the individual 128-bit pieces and use
5105 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005106 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005107 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005108 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005109 V.push_back(Op.getOperand(i));
5110
5111 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5112
5113 // Build both the lower and upper subvector.
5114 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5115 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5116 NumElems/2);
5117
5118 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005119 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5120 DAG.getConstant(0, MVT::i32), DAG, dl);
5121 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005122 DAG, dl);
5123 }
5124
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005125 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005126 if (EVTBits == 64) {
5127 if (NumNonZero == 1) {
5128 // One half is zero or undef.
5129 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005130 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005131 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005132 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005133 }
Dan Gohman475871a2008-07-27 21:46:04 +00005134 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005135 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005136
5137 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005138 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005139 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005140 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005141 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005142 }
5143
Bill Wendling826f36f2007-03-28 00:57:11 +00005144 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005145 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005146 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005147 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005148 }
5149
5150 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005151 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005152 if (NumElems == 4 && NumZero > 0) {
5153 for (unsigned i = 0; i < 4; ++i) {
5154 bool isZero = !(NonZeros & (1 << i));
5155 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005156 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005157 else
Dale Johannesenace16102009-02-03 19:33:06 +00005158 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005159 }
5160
5161 for (unsigned i = 0; i < 2; ++i) {
5162 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5163 default: break;
5164 case 0:
5165 V[i] = V[i*2]; // Must be a zero vector.
5166 break;
5167 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005168 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005169 break;
5170 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005171 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005172 break;
5173 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005174 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005175 break;
5176 }
5177 }
5178
Benjamin Kramer9c683542012-01-30 15:16:21 +00005179 bool Reverse1 = (NonZeros & 0x3) == 2;
5180 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5181 int MaskVec[] = {
5182 Reverse1 ? 1 : 0,
5183 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005184 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5185 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005186 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005187 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005188 }
5189
Nate Begemanfdea31a2010-03-24 20:49:50 +00005190 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5191 // Check for a build vector of consecutive loads.
5192 for (unsigned i = 0; i < NumElems; ++i)
5193 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005194
Nate Begemanfdea31a2010-03-24 20:49:50 +00005195 // Check for elements which are consecutive loads.
5196 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5197 if (LD.getNode())
5198 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005199
5200 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005201 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005202 SDValue Result;
5203 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5204 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5205 else
5206 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005207
Chris Lattner24faf612010-08-28 17:59:08 +00005208 for (unsigned i = 1; i < NumElems; ++i) {
5209 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5210 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005211 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005212 }
5213 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005214 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005215
Chris Lattner6e80e442010-08-28 17:15:43 +00005216 // Otherwise, expand into a number of unpckl*, start by extending each of
5217 // our (non-undef) elements to the full vector width with the element in the
5218 // bottom slot of the vector (which generates no code for SSE).
5219 for (unsigned i = 0; i < NumElems; ++i) {
5220 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5221 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5222 else
5223 V[i] = DAG.getUNDEF(VT);
5224 }
5225
5226 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005227 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5228 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5229 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005230 unsigned EltStride = NumElems >> 1;
5231 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005232 for (unsigned i = 0; i < EltStride; ++i) {
5233 // If V[i+EltStride] is undef and this is the first round of mixing,
5234 // then it is safe to just drop this shuffle: V[i] is already in the
5235 // right place, the one element (since it's the first round) being
5236 // inserted as undef can be dropped. This isn't safe for successive
5237 // rounds because they will permute elements within both vectors.
5238 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5239 EltStride == NumElems/2)
5240 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005241
Chris Lattner6e80e442010-08-28 17:15:43 +00005242 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005243 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005244 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005245 }
5246 return V[0];
5247 }
Dan Gohman475871a2008-07-27 21:46:04 +00005248 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005249}
5250
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005251// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5252// them in a MMX register. This is better than doing a stack convert.
5253static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005254 DebugLoc dl = Op.getDebugLoc();
5255 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005256
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005257 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5258 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5259 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005260 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005261 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5262 InVec = Op.getOperand(1);
5263 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5264 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005265 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005266 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5267 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5268 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005269 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005270 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5271 Mask[0] = 0; Mask[1] = 2;
5272 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5273 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005274 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005275}
5276
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005277// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5278// to create 256-bit vectors from two other 128-bit ones.
5279static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5280 DebugLoc dl = Op.getDebugLoc();
5281 EVT ResVT = Op.getValueType();
5282
5283 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5284
5285 SDValue V1 = Op.getOperand(0);
5286 SDValue V2 = Op.getOperand(1);
5287 unsigned NumElems = ResVT.getVectorNumElements();
5288
5289 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5290 DAG.getConstant(0, MVT::i32), DAG, dl);
5291 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5292 DAG, dl);
5293}
5294
5295SDValue
5296X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005297 EVT ResVT = Op.getValueType();
5298
5299 assert(Op.getNumOperands() == 2);
5300 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5301 "Unsupported CONCAT_VECTORS for value type");
5302
5303 // We support concatenate two MMX registers and place them in a MMX register.
5304 // This is better than doing a stack convert.
5305 if (ResVT.is128BitVector())
5306 return LowerMMXCONCAT_VECTORS(Op, DAG);
5307
5308 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5309 // from two other 128-bit ones.
5310 return LowerAVXCONCAT_VECTORS(Op, DAG);
5311}
5312
Nate Begemanb9a47b82009-02-23 08:49:38 +00005313// v8i16 shuffles - Prefer shuffles in the following order:
5314// 1. [all] pshuflw, pshufhw, optional move
5315// 2. [ssse3] 1 x pshufb
5316// 3. [ssse3] 2 x pshufb + 1 x por
5317// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005318SDValue
5319X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5320 SelectionDAG &DAG) const {
5321 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005322 SDValue V1 = SVOp->getOperand(0);
5323 SDValue V2 = SVOp->getOperand(1);
5324 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005325 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005326
Nate Begemanb9a47b82009-02-23 08:49:38 +00005327 // Determine if more than 1 of the words in each of the low and high quadwords
5328 // of the result come from the same quadword of one of the two inputs. Undef
5329 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005330 unsigned LoQuad[] = { 0, 0, 0, 0 };
5331 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005332 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005333 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005334 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005335 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005336 MaskVals.push_back(EltIdx);
5337 if (EltIdx < 0) {
5338 ++Quad[0];
5339 ++Quad[1];
5340 ++Quad[2];
5341 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005342 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005343 }
5344 ++Quad[EltIdx / 4];
5345 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005346 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005347
Nate Begemanb9a47b82009-02-23 08:49:38 +00005348 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005349 unsigned MaxQuad = 1;
5350 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005351 if (LoQuad[i] > MaxQuad) {
5352 BestLoQuad = i;
5353 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005354 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005355 }
5356
Nate Begemanb9a47b82009-02-23 08:49:38 +00005357 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005358 MaxQuad = 1;
5359 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005360 if (HiQuad[i] > MaxQuad) {
5361 BestHiQuad = i;
5362 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005363 }
5364 }
5365
Nate Begemanb9a47b82009-02-23 08:49:38 +00005366 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005367 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005368 // single pshufb instruction is necessary. If There are more than 2 input
5369 // quads, disable the next transformation since it does not help SSSE3.
5370 bool V1Used = InputQuads[0] || InputQuads[1];
5371 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005372 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005373 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005374 BestLoQuad = InputQuads[0] ? 0 : 1;
5375 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005376 }
5377 if (InputQuads.count() > 2) {
5378 BestLoQuad = -1;
5379 BestHiQuad = -1;
5380 }
5381 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005382
Nate Begemanb9a47b82009-02-23 08:49:38 +00005383 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5384 // the shuffle mask. If a quad is scored as -1, that means that it contains
5385 // words from all 4 input quadwords.
5386 SDValue NewV;
5387 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005388 int MaskV[] = {
5389 BestLoQuad < 0 ? 0 : BestLoQuad,
5390 BestHiQuad < 0 ? 1 : BestHiQuad
5391 };
Eric Christopherfd179292009-08-27 18:07:15 +00005392 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005393 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5394 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5395 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005396
Nate Begemanb9a47b82009-02-23 08:49:38 +00005397 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5398 // source words for the shuffle, to aid later transformations.
5399 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005400 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005401 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005402 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005403 if (idx != (int)i)
5404 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005405 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005406 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005407 AllWordsInNewV = false;
5408 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005409 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005410
Nate Begemanb9a47b82009-02-23 08:49:38 +00005411 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5412 if (AllWordsInNewV) {
5413 for (int i = 0; i != 8; ++i) {
5414 int idx = MaskVals[i];
5415 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005416 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005417 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005418 if ((idx != i) && idx < 4)
5419 pshufhw = false;
5420 if ((idx != i) && idx > 3)
5421 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005422 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005423 V1 = NewV;
5424 V2Used = false;
5425 BestLoQuad = 0;
5426 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005427 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005428
Nate Begemanb9a47b82009-02-23 08:49:38 +00005429 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5430 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005431 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005432 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5433 unsigned TargetMask = 0;
5434 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005436 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5437 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5438 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005439 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005440 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005441 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005442 }
Eric Christopherfd179292009-08-27 18:07:15 +00005443
Nate Begemanb9a47b82009-02-23 08:49:38 +00005444 // If we have SSSE3, and all words of the result are from 1 input vector,
5445 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5446 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005447 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005448 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005449
Nate Begemanb9a47b82009-02-23 08:49:38 +00005450 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005451 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005452 // mask, and elements that come from V1 in the V2 mask, so that the two
5453 // results can be OR'd together.
5454 bool TwoInputs = V1Used && V2Used;
5455 for (unsigned i = 0; i != 8; ++i) {
5456 int EltIdx = MaskVals[i] * 2;
5457 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005458 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5459 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005460 continue;
5461 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005462 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5463 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005464 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005465 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005466 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005467 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005468 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005469 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005470 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005471
Nate Begemanb9a47b82009-02-23 08:49:38 +00005472 // Calculate the shuffle mask for the second input, shuffle it, and
5473 // OR it with the first shuffled input.
5474 pshufbMask.clear();
5475 for (unsigned i = 0; i != 8; ++i) {
5476 int EltIdx = MaskVals[i] * 2;
5477 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005478 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5479 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005480 continue;
5481 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005482 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5483 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005484 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005485 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005486 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005487 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005488 MVT::v16i8, &pshufbMask[0], 16));
5489 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005490 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005491 }
5492
5493 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5494 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005495 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005496 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005497 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005498 for (int i = 0; i != 4; ++i) {
5499 int idx = MaskVals[i];
5500 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005501 InOrder.set(i);
5502 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005503 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005504 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005505 }
5506 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005508 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005509
Craig Topperdd637ae2012-02-19 05:41:45 +00005510 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5511 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005512 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005513 NewV.getOperand(0),
5514 getShufflePSHUFLWImmediate(SVOp), DAG);
5515 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005516 }
Eric Christopherfd179292009-08-27 18:07:15 +00005517
Nate Begemanb9a47b82009-02-23 08:49:38 +00005518 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5519 // and update MaskVals with the new element order.
5520 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005521 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005522 for (unsigned i = 4; i != 8; ++i) {
5523 int idx = MaskVals[i];
5524 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005525 InOrder.set(i);
5526 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005527 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005528 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005529 }
5530 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005531 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005532 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005533
Craig Topperdd637ae2012-02-19 05:41:45 +00005534 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5535 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005536 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005537 NewV.getOperand(0),
5538 getShufflePSHUFHWImmediate(SVOp), DAG);
5539 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005540 }
Eric Christopherfd179292009-08-27 18:07:15 +00005541
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 // In case BestHi & BestLo were both -1, which means each quadword has a word
5543 // from each of the four input quadwords, calculate the InOrder bitvector now
5544 // before falling through to the insert/extract cleanup.
5545 if (BestLoQuad == -1 && BestHiQuad == -1) {
5546 NewV = V1;
5547 for (int i = 0; i != 8; ++i)
5548 if (MaskVals[i] < 0 || MaskVals[i] == i)
5549 InOrder.set(i);
5550 }
Eric Christopherfd179292009-08-27 18:07:15 +00005551
Nate Begemanb9a47b82009-02-23 08:49:38 +00005552 // The other elements are put in the right place using pextrw and pinsrw.
5553 for (unsigned i = 0; i != 8; ++i) {
5554 if (InOrder[i])
5555 continue;
5556 int EltIdx = MaskVals[i];
5557 if (EltIdx < 0)
5558 continue;
5559 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005560 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005562 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005563 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005564 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005565 DAG.getIntPtrConstant(i));
5566 }
5567 return NewV;
5568}
5569
5570// v16i8 shuffles - Prefer shuffles in the following order:
5571// 1. [ssse3] 1 x pshufb
5572// 2. [ssse3] 2 x pshufb + 1 x por
5573// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5574static
Nate Begeman9008ca62009-04-27 18:41:29 +00005575SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005576 SelectionDAG &DAG,
5577 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005578 SDValue V1 = SVOp->getOperand(0);
5579 SDValue V2 = SVOp->getOperand(1);
5580 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005581 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005582
Nate Begemanb9a47b82009-02-23 08:49:38 +00005583 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005584 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 // present, fall back to case 3.
5586 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5587 bool V1Only = true;
5588 bool V2Only = true;
5589 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005590 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005591 if (EltIdx < 0)
5592 continue;
5593 if (EltIdx < 16)
5594 V2Only = false;
5595 else
5596 V1Only = false;
5597 }
Eric Christopherfd179292009-08-27 18:07:15 +00005598
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005600 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005601 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005602
Nate Begemanb9a47b82009-02-23 08:49:38 +00005603 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005604 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005605 //
5606 // Otherwise, we have elements from both input vectors, and must zero out
5607 // elements that come from V2 in the first mask, and V1 in the second mask
5608 // so that we can OR them together.
5609 bool TwoInputs = !(V1Only || V2Only);
5610 for (unsigned i = 0; i != 16; ++i) {
5611 int EltIdx = MaskVals[i];
5612 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005614 continue;
5615 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005616 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 }
5618 // If all the elements are from V2, assign it to V1 and return after
5619 // building the first pshufb.
5620 if (V2Only)
5621 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005622 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005623 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 if (!TwoInputs)
5626 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005627
Nate Begemanb9a47b82009-02-23 08:49:38 +00005628 // Calculate the shuffle mask for the second input, shuffle it, and
5629 // OR it with the first shuffled input.
5630 pshufbMask.clear();
5631 for (unsigned i = 0; i != 16; ++i) {
5632 int EltIdx = MaskVals[i];
5633 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005634 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005635 continue;
5636 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005640 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005641 MVT::v16i8, &pshufbMask[0], 16));
5642 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005643 }
Eric Christopherfd179292009-08-27 18:07:15 +00005644
Nate Begemanb9a47b82009-02-23 08:49:38 +00005645 // No SSSE3 - Calculate in place words and then fix all out of place words
5646 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5647 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005648 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5649 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005650 SDValue NewV = V2Only ? V2 : V1;
5651 for (int i = 0; i != 8; ++i) {
5652 int Elt0 = MaskVals[i*2];
5653 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005654
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 // This word of the result is all undef, skip it.
5656 if (Elt0 < 0 && Elt1 < 0)
5657 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005658
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 // This word of the result is already in the correct place, skip it.
5660 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5661 continue;
5662 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5663 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005664
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5666 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5667 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005668
5669 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5670 // using a single extract together, load it and store it.
5671 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005673 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005674 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005675 DAG.getIntPtrConstant(i));
5676 continue;
5677 }
5678
Nate Begemanb9a47b82009-02-23 08:49:38 +00005679 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005680 // source byte is not also odd, shift the extracted word left 8 bits
5681 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005682 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005683 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005684 DAG.getIntPtrConstant(Elt1 / 2));
5685 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005686 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005687 DAG.getConstant(8,
5688 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005689 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005690 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5691 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 }
5693 // If Elt0 is defined, extract it from the appropriate source. If the
5694 // source byte is not also even, shift the extracted word right 8 bits. If
5695 // Elt1 was also defined, OR the extracted values together before
5696 // inserting them in the result.
5697 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5700 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005701 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005702 DAG.getConstant(8,
5703 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005704 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5706 DAG.getConstant(0x00FF, MVT::i16));
5707 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 : InsElt0;
5709 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 DAG.getIntPtrConstant(i));
5712 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005713 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005714}
5715
Evan Cheng7a831ce2007-12-15 03:00:47 +00005716/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005717/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005718/// done when every pair / quad of shuffle mask elements point to elements in
5719/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005720/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005721static
Nate Begeman9008ca62009-04-27 18:41:29 +00005722SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005723 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005724 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005725 SDValue V1 = SVOp->getOperand(0);
5726 SDValue V2 = SVOp->getOperand(1);
5727 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005728 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005729 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005730 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005731 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005732 case MVT::v4f32: NewVT = MVT::v2f64; break;
5733 case MVT::v4i32: NewVT = MVT::v2i64; break;
5734 case MVT::v8i16: NewVT = MVT::v4i32; break;
5735 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005736 }
5737
Nate Begeman9008ca62009-04-27 18:41:29 +00005738 int Scale = NumElems / NewWidth;
5739 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005740 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005741 int StartIdx = -1;
5742 for (int j = 0; j < Scale; ++j) {
5743 int EltIdx = SVOp->getMaskElt(i+j);
5744 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005745 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005746 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005747 StartIdx = EltIdx - (EltIdx % Scale);
5748 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005749 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005750 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005751 if (StartIdx == -1)
5752 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005753 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005754 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005755 }
5756
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005757 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5758 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005759 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005760}
5761
Evan Chengd880b972008-05-09 21:53:03 +00005762/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005763///
Owen Andersone50ed302009-08-10 22:56:29 +00005764static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005765 SDValue SrcOp, SelectionDAG &DAG,
5766 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005767 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005768 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005769 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005770 LD = dyn_cast<LoadSDNode>(SrcOp);
5771 if (!LD) {
5772 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5773 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005774 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005775 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005776 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005777 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005778 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005779 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005781 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005782 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5783 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5784 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005785 SrcOp.getOperand(0)
5786 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005787 }
5788 }
5789 }
5790
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005791 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005792 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005793 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005794 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005795}
5796
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005797/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5798/// which could not be matched by any known target speficic shuffle
5799static SDValue
5800LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005801 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005802
Craig Topper8f35c132012-01-20 09:29:03 +00005803 unsigned NumElems = VT.getVectorNumElements();
5804 unsigned NumLaneElems = NumElems / 2;
5805
5806 int MinRange[2][2] = { { static_cast<int>(NumElems),
5807 static_cast<int>(NumElems) },
5808 { static_cast<int>(NumElems),
5809 static_cast<int>(NumElems) } };
5810 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5811
5812 // Collect used ranges for each source in each lane
5813 for (unsigned l = 0; l < 2; ++l) {
5814 unsigned LaneStart = l*NumLaneElems;
5815 for (unsigned i = 0; i != NumLaneElems; ++i) {
5816 int Idx = SVOp->getMaskElt(i+LaneStart);
5817 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005818 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005819
Craig Topper8f35c132012-01-20 09:29:03 +00005820 int Input = 0;
5821 if (Idx >= (int)NumElems) {
5822 Idx -= NumElems;
5823 Input = 1;
5824 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005825
Craig Topper8f35c132012-01-20 09:29:03 +00005826 if (Idx > MaxRange[l][Input])
5827 MaxRange[l][Input] = Idx;
5828 if (Idx < MinRange[l][Input])
5829 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005830 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005831 }
5832
Craig Topper8f35c132012-01-20 09:29:03 +00005833 // Make sure each range is 128-bits
5834 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5835 for (unsigned l = 0; l < 2; ++l) {
5836 for (unsigned Input = 0; Input < 2; ++Input) {
5837 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5838 continue;
5839
Craig Topperd9ec7252012-01-21 08:49:33 +00005840 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005841 ExtractIdx[l][Input] = 0;
5842 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005843 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005844 ExtractIdx[l][Input] = NumLaneElems;
5845 else
5846 return SDValue();
5847 }
5848 }
5849
5850 DebugLoc dl = SVOp->getDebugLoc();
5851 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5852 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5853
5854 SDValue Ops[2][2];
5855 for (unsigned l = 0; l < 2; ++l) {
5856 for (unsigned Input = 0; Input < 2; ++Input) {
5857 if (ExtractIdx[l][Input] >= 0)
5858 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5859 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5860 DAG, dl);
5861 else
5862 Ops[l][Input] = DAG.getUNDEF(NVT);
5863 }
5864 }
5865
5866 // Generate 128-bit shuffles
5867 SmallVector<int, 16> Mask1, Mask2;
5868 for (unsigned i = 0; i != NumLaneElems; ++i) {
5869 int Elt = SVOp->getMaskElt(i);
5870 if (Elt >= (int)NumElems) {
5871 Elt %= NumLaneElems;
5872 Elt += NumLaneElems;
5873 } else if (Elt >= 0) {
5874 Elt %= NumLaneElems;
5875 }
5876 Mask1.push_back(Elt);
5877 }
5878 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5879 int Elt = SVOp->getMaskElt(i);
5880 if (Elt >= (int)NumElems) {
5881 Elt %= NumLaneElems;
5882 Elt += NumLaneElems;
5883 } else if (Elt >= 0) {
5884 Elt %= NumLaneElems;
5885 }
5886 Mask2.push_back(Elt);
5887 }
5888
5889 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
5890 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
5891
5892 // Concatenate the result back
5893 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
5894 DAG.getConstant(0, MVT::i32), DAG, dl);
5895 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
5896 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005897}
5898
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005899/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5900/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005901static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005902LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005903 SDValue V1 = SVOp->getOperand(0);
5904 SDValue V2 = SVOp->getOperand(1);
5905 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005906 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005907
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005908 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5909
Benjamin Kramer9c683542012-01-30 15:16:21 +00005910 std::pair<int, int> Locs[4];
5911 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005912 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00005913
Evan Chengace3c172008-07-22 21:13:36 +00005914 unsigned NumHi = 0;
5915 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005916 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005917 int Idx = PermMask[i];
5918 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005919 Locs[i] = std::make_pair(-1, -1);
5920 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005921 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5922 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005923 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005924 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005925 NumLo++;
5926 } else {
5927 Locs[i] = std::make_pair(1, NumHi);
5928 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005929 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005930 NumHi++;
5931 }
5932 }
5933 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005934
Evan Chengace3c172008-07-22 21:13:36 +00005935 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005936 // If no more than two elements come from either vector. This can be
5937 // implemented with two shuffles. First shuffle gather the elements.
5938 // The second shuffle, which takes the first shuffle as both of its
5939 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005940 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005941
Benjamin Kramer9c683542012-01-30 15:16:21 +00005942 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00005943
Benjamin Kramer9c683542012-01-30 15:16:21 +00005944 for (unsigned i = 0; i != 4; ++i)
5945 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00005946 unsigned Idx = (i < 2) ? 0 : 4;
5947 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005948 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005949 }
Evan Chengace3c172008-07-22 21:13:36 +00005950
Nate Begeman9008ca62009-04-27 18:41:29 +00005951 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005952 } else if (NumLo == 3 || NumHi == 3) {
5953 // Otherwise, we must have three elements from one vector, call it X, and
5954 // one element from the other, call it Y. First, use a shufps to build an
5955 // intermediate vector with the one element from Y and the element from X
5956 // that will be in the same half in the final destination (the indexes don't
5957 // matter). Then, use a shufps to build the final vector, taking the half
5958 // containing the element from Y from the intermediate, and the other half
5959 // from X.
5960 if (NumHi == 3) {
5961 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00005962 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005963 std::swap(V1, V2);
5964 }
5965
5966 // Find the element from V2.
5967 unsigned HiIndex;
5968 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005969 int Val = PermMask[HiIndex];
5970 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005971 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005972 if (Val >= 4)
5973 break;
5974 }
5975
Nate Begeman9008ca62009-04-27 18:41:29 +00005976 Mask1[0] = PermMask[HiIndex];
5977 Mask1[1] = -1;
5978 Mask1[2] = PermMask[HiIndex^1];
5979 Mask1[3] = -1;
5980 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005981
5982 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005983 Mask1[0] = PermMask[0];
5984 Mask1[1] = PermMask[1];
5985 Mask1[2] = HiIndex & 1 ? 6 : 4;
5986 Mask1[3] = HiIndex & 1 ? 4 : 6;
5987 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005988 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005989 Mask1[0] = HiIndex & 1 ? 2 : 0;
5990 Mask1[1] = HiIndex & 1 ? 0 : 2;
5991 Mask1[2] = PermMask[2];
5992 Mask1[3] = PermMask[3];
5993 if (Mask1[2] >= 0)
5994 Mask1[2] += 4;
5995 if (Mask1[3] >= 0)
5996 Mask1[3] += 4;
5997 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005998 }
Evan Chengace3c172008-07-22 21:13:36 +00005999 }
6000
6001 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006002 int LoMask[] = { -1, -1, -1, -1 };
6003 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006004
Benjamin Kramer9c683542012-01-30 15:16:21 +00006005 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006006 unsigned MaskIdx = 0;
6007 unsigned LoIdx = 0;
6008 unsigned HiIdx = 2;
6009 for (unsigned i = 0; i != 4; ++i) {
6010 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006011 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006012 MaskIdx = 1;
6013 LoIdx = 0;
6014 HiIdx = 2;
6015 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006016 int Idx = PermMask[i];
6017 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006018 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006019 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006020 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006021 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006022 LoIdx++;
6023 } else {
6024 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006025 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006026 HiIdx++;
6027 }
6028 }
6029
Nate Begeman9008ca62009-04-27 18:41:29 +00006030 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6031 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006032 int MaskOps[] = { -1, -1, -1, -1 };
6033 for (unsigned i = 0; i != 4; ++i)
6034 if (Locs[i].first != -1)
6035 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006036 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006037}
6038
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006039static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006040 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006041 V = V.getOperand(0);
6042 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6043 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006044 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6045 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6046 // BUILD_VECTOR (load), undef
6047 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006048 if (MayFoldLoad(V))
6049 return true;
6050 return false;
6051}
6052
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006053// FIXME: the version above should always be used. Since there's
6054// a bug where several vector shuffles can't be folded because the
6055// DAG is not updated during lowering and a node claims to have two
6056// uses while it only has one, use this version, and let isel match
6057// another instruction if the load really happens to have more than
6058// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006059// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006060static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006061 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006062 V = V.getOperand(0);
6063 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6064 V = V.getOperand(0);
6065 if (ISD::isNormalLoad(V.getNode()))
6066 return true;
6067 return false;
6068}
6069
6070/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6071/// a vector extract, and if both can be later optimized into a single load.
6072/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6073/// here because otherwise a target specific shuffle node is going to be
6074/// emitted for this shuffle, and the optimization not done.
6075/// FIXME: This is probably not the best approach, but fix the problem
6076/// until the right path is decided.
6077static
6078bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6079 const TargetLowering &TLI) {
6080 EVT VT = V.getValueType();
6081 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6082
6083 // Be sure that the vector shuffle is present in a pattern like this:
6084 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6085 if (!V.hasOneUse())
6086 return false;
6087
6088 SDNode *N = *V.getNode()->use_begin();
6089 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6090 return false;
6091
6092 SDValue EltNo = N->getOperand(1);
6093 if (!isa<ConstantSDNode>(EltNo))
6094 return false;
6095
6096 // If the bit convert changed the number of elements, it is unsafe
6097 // to examine the mask.
6098 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006099 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006100 EVT SrcVT = V.getOperand(0).getValueType();
6101 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6102 return false;
6103 V = V.getOperand(0);
6104 HasShuffleIntoBitcast = true;
6105 }
6106
6107 // Select the input vector, guarding against out of range extract vector.
6108 unsigned NumElems = VT.getVectorNumElements();
6109 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6110 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6111 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6112
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006113 // If we are accessing the upper part of a YMM register
6114 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6115 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6116 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006117 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006118 return false;
6119
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006120 // Skip one more bit_convert if necessary
Craig Topper2dcd7182012-02-13 04:30:38 +00006121 if (V.getOpcode() == ISD::BITCAST) {
6122 if (!V.hasOneUse())
6123 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006124 V = V.getOperand(0);
Craig Topper2dcd7182012-02-13 04:30:38 +00006125 }
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006126
Craig Toppera51bb3a2012-01-02 08:46:48 +00006127 if (!ISD::isNormalLoad(V.getNode()))
6128 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006129
Craig Toppera51bb3a2012-01-02 08:46:48 +00006130 // Is the original load suitable?
6131 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006132
Craig Toppera51bb3a2012-01-02 08:46:48 +00006133 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6134 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006135
Craig Toppera51bb3a2012-01-02 08:46:48 +00006136 if (!HasShuffleIntoBitcast)
6137 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006138
Craig Toppera51bb3a2012-01-02 08:46:48 +00006139 // If there's a bitcast before the shuffle, check if the load type and
6140 // alignment is valid.
6141 unsigned Align = LN0->getAlignment();
6142 unsigned NewAlign =
6143 TLI.getTargetData()->getABITypeAlignment(
6144 VT.getTypeForEVT(*DAG.getContext()));
6145
6146 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6147 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006148
6149 return true;
6150}
6151
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006152static
Evan Cheng835580f2010-10-07 20:50:20 +00006153SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6154 EVT VT = Op.getValueType();
6155
6156 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006157 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6158 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006159 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6160 V1, DAG));
6161}
6162
6163static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006164SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006165 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006166 SDValue V1 = Op.getOperand(0);
6167 SDValue V2 = Op.getOperand(1);
6168 EVT VT = Op.getValueType();
6169
6170 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6171
Craig Topper1accb7e2012-01-10 06:54:16 +00006172 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006173 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6174
Evan Cheng0899f5c2011-08-31 02:05:24 +00006175 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6176 return DAG.getNode(ISD::BITCAST, dl, VT,
6177 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6178 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6179 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006180}
6181
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006182static
6183SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6184 SDValue V1 = Op.getOperand(0);
6185 SDValue V2 = Op.getOperand(1);
6186 EVT VT = Op.getValueType();
6187
6188 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6189 "unsupported shuffle type");
6190
6191 if (V2.getOpcode() == ISD::UNDEF)
6192 V2 = V1;
6193
6194 // v4i32 or v4f32
6195 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6196}
6197
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006198static
Craig Topper1accb7e2012-01-10 06:54:16 +00006199SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006200 SDValue V1 = Op.getOperand(0);
6201 SDValue V2 = Op.getOperand(1);
6202 EVT VT = Op.getValueType();
6203 unsigned NumElems = VT.getVectorNumElements();
6204
6205 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6206 // operand of these instructions is only memory, so check if there's a
6207 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6208 // same masks.
6209 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006210
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006211 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006212 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006213 CanFoldLoad = true;
6214
6215 // When V1 is a load, it can be folded later into a store in isel, example:
6216 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6217 // turns into:
6218 // (MOVLPSmr addr:$src1, VR128:$src2)
6219 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006220 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006221 CanFoldLoad = true;
6222
Dan Gohman65fd6562011-11-03 21:49:52 +00006223 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006224 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006225 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006226 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6227
6228 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006229 // If we don't care about the second element, procede to use movss.
6230 if (SVOp->getMaskElt(1) != -1)
6231 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006232 }
6233
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006234 // movl and movlp will both match v2i64, but v2i64 is never matched by
6235 // movl earlier because we make it strict to avoid messing with the movlp load
6236 // folding logic (see the code above getMOVLP call). Match it here then,
6237 // this is horrible, but will stay like this until we move all shuffle
6238 // matching to x86 specific nodes. Note that for the 1st condition all
6239 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006240 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006241 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6242 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006243 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006244 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006245 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006246 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006247
6248 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6249
6250 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006251 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006252 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006253}
6254
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006255static
6256SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006257 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006258 const X86Subtarget *Subtarget) {
6259 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6260 EVT VT = Op.getValueType();
6261 DebugLoc dl = Op.getDebugLoc();
6262 SDValue V1 = Op.getOperand(0);
6263 SDValue V2 = Op.getOperand(1);
6264
6265 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006266 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006267
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006268 // Handle splat operations
6269 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006270 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006271 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006272 // Special case, this is the only place now where it's allowed to return
6273 // a vector_shuffle operation without using a target specific node, because
6274 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6275 // this be moved to DAGCombine instead?
6276 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006277 return Op;
6278
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006279 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006280 SDValue LD = isVectorBroadcast(Op, Subtarget);
6281 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006282 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006283
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006284 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006285 if ((Size == 128 && NumElem <= 4) ||
6286 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006287 return SDValue();
6288
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006289 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006290 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006291 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006292
6293 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6294 // do it!
6295 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6296 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6297 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006298 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006299 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006300 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006301 // FIXME: Figure out a cleaner way to do this.
6302 // Try to make use of movq to zero out the top part.
6303 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6304 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6305 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006306 EVT NewVT = NewOp.getValueType();
6307 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6308 NewVT, true, false))
6309 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006310 DAG, Subtarget, dl);
6311 }
6312 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6313 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006314 if (NewOp.getNode()) {
6315 EVT NewVT = NewOp.getValueType();
6316 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6317 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6318 DAG, Subtarget, dl);
6319 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006320 }
6321 }
6322 return SDValue();
6323}
6324
Dan Gohman475871a2008-07-27 21:46:04 +00006325SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006326X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006327 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006328 SDValue V1 = Op.getOperand(0);
6329 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006330 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006331 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006332 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006333 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006334 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006335 bool V1IsSplat = false;
6336 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006337 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006338 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006339 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006340 MachineFunction &MF = DAG.getMachineFunction();
6341 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006342
Craig Topper3426a3e2011-11-14 06:46:21 +00006343 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006344
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006345 if (V1IsUndef && V2IsUndef)
6346 return DAG.getUNDEF(VT);
6347
6348 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006349
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006350 // Vector shuffle lowering takes 3 steps:
6351 //
6352 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6353 // narrowing and commutation of operands should be handled.
6354 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6355 // shuffle nodes.
6356 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6357 // so the shuffle can be broken into other shuffles and the legalizer can
6358 // try the lowering again.
6359 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006360 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006361 // be matched during isel, all of them must be converted to a target specific
6362 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006363
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006364 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6365 // narrowing and commutation of operands should be handled. The actual code
6366 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006367 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006368 if (NewOp.getNode())
6369 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006370
Craig Topper5aaffa82012-02-19 02:53:47 +00006371 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6372
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006373 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6374 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006375 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006376 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006377 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006378 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006379
Craig Topperdd637ae2012-02-19 05:41:45 +00006380 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006381 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006382 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006383
Craig Topperdd637ae2012-02-19 05:41:45 +00006384 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006385 return getMOVHighToLow(Op, dl, DAG);
6386
6387 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006388 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006389 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006390 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006391
Craig Topper5aaffa82012-02-19 02:53:47 +00006392 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006393 // The actual implementation will match the mask in the if above and then
6394 // during isel it can match several different instructions, not only pshufd
6395 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006396 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6397 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006398
Craig Topper5aaffa82012-02-19 02:53:47 +00006399 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006400
Craig Topperdbd98a42012-02-07 06:28:42 +00006401 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6402 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6403
Craig Topper1accb7e2012-01-10 06:54:16 +00006404 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006405 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6406
Craig Topperb3982da2011-12-31 23:50:21 +00006407 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006408 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006409 }
Eric Christopherfd179292009-08-27 18:07:15 +00006410
Evan Chengf26ffe92008-05-29 08:22:04 +00006411 // Check if this can be converted into a logical shift.
6412 bool isLeft = false;
6413 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006414 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006415 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006416 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006417 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006418 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006419 EVT EltVT = VT.getVectorElementType();
6420 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006421 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006422 }
Eric Christopherfd179292009-08-27 18:07:15 +00006423
Craig Topper5aaffa82012-02-19 02:53:47 +00006424 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006425 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006426 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006427 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006428 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006429 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6430
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006431 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006432 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6433 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006434 }
Eric Christopherfd179292009-08-27 18:07:15 +00006435
Nate Begeman9008ca62009-04-27 18:41:29 +00006436 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006437 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006438 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006439
Craig Topperdd637ae2012-02-19 05:41:45 +00006440 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006441 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006442
Craig Topperdd637ae2012-02-19 05:41:45 +00006443 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006444 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006445
Craig Topperdd637ae2012-02-19 05:41:45 +00006446 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006447 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006448
Craig Topperdd637ae2012-02-19 05:41:45 +00006449 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006450 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006451
Craig Topperdd637ae2012-02-19 05:41:45 +00006452 if (ShouldXformToMOVHLPS(M, VT) ||
6453 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006454 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006455
Evan Chengf26ffe92008-05-29 08:22:04 +00006456 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006457 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006458 EVT EltVT = VT.getVectorElementType();
6459 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006460 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006461 }
Eric Christopherfd179292009-08-27 18:07:15 +00006462
Evan Cheng9eca5e82006-10-25 21:49:50 +00006463 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006464 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6465 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006466 V1IsSplat = isSplatVector(V1.getNode());
6467 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006468
Chris Lattner8a594482007-11-25 00:24:49 +00006469 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006470 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6471 CommuteVectorShuffleMask(M, NumElems);
6472 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006473 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006474 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006475 }
6476
Craig Topperbeabc6c2011-12-05 06:56:46 +00006477 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006478 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006479 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006480 return V1;
6481 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6482 // the instruction selector will not match, so get a canonical MOVL with
6483 // swapped operands to undo the commute.
6484 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006485 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006486
Craig Topperbeabc6c2011-12-05 06:56:46 +00006487 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006488 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006489
Craig Topperbeabc6c2011-12-05 06:56:46 +00006490 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006491 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006492
Evan Cheng9bbbb982006-10-25 20:48:19 +00006493 if (V2IsSplat) {
6494 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006495 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006496 // new vector_shuffle with the corrected mask.p
6497 SmallVector<int, 8> NewMask(M.begin(), M.end());
6498 NormalizeMask(NewMask, NumElems);
6499 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6500 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6501 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6502 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006503 }
6504 }
6505
Evan Cheng9eca5e82006-10-25 21:49:50 +00006506 if (Commuted) {
6507 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006508 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006509 CommuteVectorShuffleMask(M, NumElems);
6510 std::swap(V1, V2);
6511 std::swap(V1IsSplat, V2IsSplat);
6512 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006513
Craig Topper39a9e482012-02-11 06:24:48 +00006514 if (isUNPCKLMask(M, VT, HasAVX2))
6515 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006516
Craig Topper39a9e482012-02-11 06:24:48 +00006517 if (isUNPCKHMask(M, VT, HasAVX2))
6518 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006519 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006520
Nate Begeman9008ca62009-04-27 18:41:29 +00006521 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006522 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006523 return CommuteVectorShuffle(SVOp, DAG);
6524
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006525 // The checks below are all present in isShuffleMaskLegal, but they are
6526 // inlined here right now to enable us to directly emit target specific
6527 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006528
Craig Topper0e2037b2012-01-20 05:53:00 +00006529 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006530 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006531 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006532 DAG);
6533
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006534 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6535 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006536 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006537 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006538 }
6539
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006540 if (isPSHUFHWMask(M, VT))
6541 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006542 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006543 DAG);
6544
6545 if (isPSHUFLWMask(M, VT))
6546 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006547 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006548 DAG);
6549
Craig Topper1a7700a2012-01-19 08:19:12 +00006550 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006551 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006552 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006553
Craig Topper94438ba2011-12-16 08:06:31 +00006554 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006555 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006556 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006557 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006558
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006559 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006560 // Generate target specific nodes for 128 or 256-bit shuffles only
6561 // supported in the AVX instruction set.
6562 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006563
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006564 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006565 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006566 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6567
Craig Topper70b883b2011-11-28 10:14:51 +00006568 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006569 if (isVPERMILPMask(M, VT, HasAVX)) {
6570 if (HasAVX2 && VT == MVT::v8i32)
6571 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006572 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006573 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006574 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006575 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006576
Craig Topper70b883b2011-11-28 10:14:51 +00006577 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006578 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006579 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006580 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006581
6582 //===--------------------------------------------------------------------===//
6583 // Since no target specific shuffle was selected for this generic one,
6584 // lower it into other known shuffles. FIXME: this isn't true yet, but
6585 // this is the plan.
6586 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006587
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006588 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6589 if (VT == MVT::v8i16) {
6590 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6591 if (NewOp.getNode())
6592 return NewOp;
6593 }
6594
6595 if (VT == MVT::v16i8) {
6596 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6597 if (NewOp.getNode())
6598 return NewOp;
6599 }
6600
6601 // Handle all 128-bit wide vectors with 4 elements, and match them with
6602 // several different shuffle types.
6603 if (NumElems == 4 && VT.getSizeInBits() == 128)
6604 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6605
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006606 // Handle general 256-bit shuffles
6607 if (VT.is256BitVector())
6608 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6609
Dan Gohman475871a2008-07-27 21:46:04 +00006610 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006611}
6612
Dan Gohman475871a2008-07-27 21:46:04 +00006613SDValue
6614X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006615 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006616 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006617 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006618
6619 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6620 return SDValue();
6621
Duncan Sands83ec4b62008-06-06 12:08:01 +00006622 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006623 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006624 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006625 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006626 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006627 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006628 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006629 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6630 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6631 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006632 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6633 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006634 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006635 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006636 Op.getOperand(0)),
6637 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006638 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006639 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006640 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006641 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006642 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006643 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006644 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6645 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006646 // result has a single use which is a store or a bitcast to i32. And in
6647 // the case of a store, it's not worth it if the index is a constant 0,
6648 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006649 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006650 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006651 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006652 if ((User->getOpcode() != ISD::STORE ||
6653 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6654 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006655 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006656 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006657 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006658 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006659 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006660 Op.getOperand(0)),
6661 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006662 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006663 } else if (VT == MVT::i32 || VT == MVT::i64) {
6664 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006665 if (isa<ConstantSDNode>(Op.getOperand(1)))
6666 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006667 }
Dan Gohman475871a2008-07-27 21:46:04 +00006668 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006669}
6670
6671
Dan Gohman475871a2008-07-27 21:46:04 +00006672SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006673X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6674 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006675 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006676 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006677
David Greene74a579d2011-02-10 16:57:36 +00006678 SDValue Vec = Op.getOperand(0);
6679 EVT VecVT = Vec.getValueType();
6680
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006681 // If this is a 256-bit vector result, first extract the 128-bit vector and
6682 // then extract the element from the 128-bit vector.
6683 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006684 DebugLoc dl = Op.getNode()->getDebugLoc();
6685 unsigned NumElems = VecVT.getVectorNumElements();
6686 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006687 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6688
6689 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006690 bool Upper = IdxVal >= NumElems/2;
6691 Vec = Extract128BitVector(Vec,
6692 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006693
David Greene74a579d2011-02-10 16:57:36 +00006694 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006695 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006696 }
6697
6698 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6699
Craig Topperd0a31172012-01-10 06:37:29 +00006700 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006701 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006702 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006703 return Res;
6704 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006705
Owen Andersone50ed302009-08-10 22:56:29 +00006706 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006707 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006708 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006709 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006710 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006711 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006712 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006713 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6714 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006715 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006716 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006717 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006718 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006719 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006720 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006721 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006722 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006723 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006724 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006725 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006726 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006727 if (Idx == 0)
6728 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006729
Evan Cheng0db9fe62006-04-25 20:13:52 +00006730 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006731 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006732 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006733 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006734 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006735 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006736 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006737 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006738 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6739 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6740 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006741 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006742 if (Idx == 0)
6743 return Op;
6744
6745 // UNPCKHPD the element to the lowest double word, then movsd.
6746 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6747 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006748 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006749 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006750 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006751 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006752 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006753 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006754 }
6755
Dan Gohman475871a2008-07-27 21:46:04 +00006756 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006757}
6758
Dan Gohman475871a2008-07-27 21:46:04 +00006759SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006760X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6761 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006762 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006763 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006764 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006765
Dan Gohman475871a2008-07-27 21:46:04 +00006766 SDValue N0 = Op.getOperand(0);
6767 SDValue N1 = Op.getOperand(1);
6768 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006769
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006770 if (VT.getSizeInBits() == 256)
6771 return SDValue();
6772
Dan Gohman8a55ce42009-09-23 21:02:20 +00006773 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006774 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006775 unsigned Opc;
6776 if (VT == MVT::v8i16)
6777 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006778 else if (VT == MVT::v16i8)
6779 Opc = X86ISD::PINSRB;
6780 else
6781 Opc = X86ISD::PINSRB;
6782
Nate Begeman14d12ca2008-02-11 04:19:36 +00006783 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6784 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006785 if (N1.getValueType() != MVT::i32)
6786 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6787 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006788 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006789 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006790 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006791 // Bits [7:6] of the constant are the source select. This will always be
6792 // zero here. The DAG Combiner may combine an extract_elt index into these
6793 // bits. For example (insert (extract, 3), 2) could be matched by putting
6794 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006795 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006796 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006797 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006798 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006799 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006800 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006801 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006802 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006803 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6804 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006805 // PINSR* works with constant index.
6806 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006807 }
Dan Gohman475871a2008-07-27 21:46:04 +00006808 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006809}
6810
Dan Gohman475871a2008-07-27 21:46:04 +00006811SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006812X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006813 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006814 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006815
David Greene6b381262011-02-09 15:32:06 +00006816 DebugLoc dl = Op.getDebugLoc();
6817 SDValue N0 = Op.getOperand(0);
6818 SDValue N1 = Op.getOperand(1);
6819 SDValue N2 = Op.getOperand(2);
6820
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006821 // If this is a 256-bit vector result, first extract the 128-bit vector,
6822 // insert the element into the extracted half and then place it back.
6823 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006824 if (!isa<ConstantSDNode>(N2))
6825 return SDValue();
6826
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006827 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006828 unsigned NumElems = VT.getVectorNumElements();
6829 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006830 bool Upper = IdxVal >= NumElems/2;
6831 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6832 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006833
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006834 // Insert the element into the desired half.
6835 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6836 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006837
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006838 // Insert the changed part back to the 256-bit vector
6839 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006840 }
6841
Craig Topperd0a31172012-01-10 06:37:29 +00006842 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006843 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6844
Dan Gohman8a55ce42009-09-23 21:02:20 +00006845 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006846 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006847
Dan Gohman8a55ce42009-09-23 21:02:20 +00006848 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006849 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6850 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006851 if (N1.getValueType() != MVT::i32)
6852 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6853 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006854 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006855 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006856 }
Dan Gohman475871a2008-07-27 21:46:04 +00006857 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006858}
6859
Dan Gohman475871a2008-07-27 21:46:04 +00006860SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006861X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006862 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006863 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006864 EVT OpVT = Op.getValueType();
6865
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006866 // If this is a 256-bit vector result, first insert into a 128-bit
6867 // vector and then insert into the 256-bit vector.
6868 if (OpVT.getSizeInBits() > 128) {
6869 // Insert into a 128-bit vector.
6870 EVT VT128 = EVT::getVectorVT(*Context,
6871 OpVT.getVectorElementType(),
6872 OpVT.getVectorNumElements() / 2);
6873
6874 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6875
6876 // Insert the 128-bit vector.
6877 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6878 DAG.getConstant(0, MVT::i32),
6879 DAG, dl);
6880 }
6881
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006882 if (Op.getValueType() == MVT::v1i64 &&
6883 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006884 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006885
Owen Anderson825b72b2009-08-11 20:47:22 +00006886 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006887 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6888 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006889 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006890 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006891}
6892
David Greene91585092011-01-26 15:38:49 +00006893// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6894// a simple subregister reference or explicit instructions to grab
6895// upper bits of a vector.
6896SDValue
6897X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6898 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006899 DebugLoc dl = Op.getNode()->getDebugLoc();
6900 SDValue Vec = Op.getNode()->getOperand(0);
6901 SDValue Idx = Op.getNode()->getOperand(1);
6902
6903 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6904 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6905 return Extract128BitVector(Vec, Idx, DAG, dl);
6906 }
David Greene91585092011-01-26 15:38:49 +00006907 }
6908 return SDValue();
6909}
6910
David Greenecfe33c42011-01-26 19:13:22 +00006911// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6912// simple superregister reference or explicit instructions to insert
6913// the upper bits of a vector.
6914SDValue
6915X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6916 if (Subtarget->hasAVX()) {
6917 DebugLoc dl = Op.getNode()->getDebugLoc();
6918 SDValue Vec = Op.getNode()->getOperand(0);
6919 SDValue SubVec = Op.getNode()->getOperand(1);
6920 SDValue Idx = Op.getNode()->getOperand(2);
6921
6922 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6923 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006924 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006925 }
6926 }
6927 return SDValue();
6928}
6929
Bill Wendling056292f2008-09-16 21:48:12 +00006930// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6931// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6932// one of the above mentioned nodes. It has to be wrapped because otherwise
6933// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6934// be used to form addressing mode. These wrapped nodes will be selected
6935// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006936SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006937X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006938 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006939
Chris Lattner41621a22009-06-26 19:22:52 +00006940 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6941 // global base reg.
6942 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006943 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006944 CodeModel::Model M = getTargetMachine().getCodeModel();
6945
Chris Lattner4f066492009-07-11 20:29:19 +00006946 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006947 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006948 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006949 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006950 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006951 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006952 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006953
Evan Cheng1606e8e2009-03-13 07:51:59 +00006954 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006955 CP->getAlignment(),
6956 CP->getOffset(), OpFlag);
6957 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006958 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006959 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006960 if (OpFlag) {
6961 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006962 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006963 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006964 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006965 }
6966
6967 return Result;
6968}
6969
Dan Gohmand858e902010-04-17 15:26:15 +00006970SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006971 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006972
Chris Lattner18c59872009-06-27 04:16:01 +00006973 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6974 // global base reg.
6975 unsigned char OpFlag = 0;
6976 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006977 CodeModel::Model M = getTargetMachine().getCodeModel();
6978
Chris Lattner4f066492009-07-11 20:29:19 +00006979 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006980 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006981 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006982 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006983 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006984 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006985 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006986
Chris Lattner18c59872009-06-27 04:16:01 +00006987 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6988 OpFlag);
6989 DebugLoc DL = JT->getDebugLoc();
6990 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006991
Chris Lattner18c59872009-06-27 04:16:01 +00006992 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00006993 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00006994 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
6995 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006996 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00006997 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00006998
Chris Lattner18c59872009-06-27 04:16:01 +00006999 return Result;
7000}
7001
7002SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007003X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007004 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007005
Chris Lattner18c59872009-06-27 04:16:01 +00007006 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7007 // global base reg.
7008 unsigned char OpFlag = 0;
7009 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007010 CodeModel::Model M = getTargetMachine().getCodeModel();
7011
Chris Lattner4f066492009-07-11 20:29:19 +00007012 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007013 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7014 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7015 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007016 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007017 } else if (Subtarget->isPICStyleGOT()) {
7018 OpFlag = X86II::MO_GOT;
7019 } else if (Subtarget->isPICStyleStubPIC()) {
7020 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7021 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7022 OpFlag = X86II::MO_DARWIN_NONLAZY;
7023 }
Eric Christopherfd179292009-08-27 18:07:15 +00007024
Chris Lattner18c59872009-06-27 04:16:01 +00007025 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007026
Chris Lattner18c59872009-06-27 04:16:01 +00007027 DebugLoc DL = Op.getDebugLoc();
7028 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007029
7030
Chris Lattner18c59872009-06-27 04:16:01 +00007031 // With PIC, the address is actually $g + Offset.
7032 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007033 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007034 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7035 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007036 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007037 Result);
7038 }
Eric Christopherfd179292009-08-27 18:07:15 +00007039
Eli Friedman586272d2011-08-11 01:48:05 +00007040 // For symbols that require a load from a stub to get the address, emit the
7041 // load.
7042 if (isGlobalStubReference(OpFlag))
7043 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007044 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007045
Chris Lattner18c59872009-06-27 04:16:01 +00007046 return Result;
7047}
7048
Dan Gohman475871a2008-07-27 21:46:04 +00007049SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007050X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007051 // Create the TargetBlockAddressAddress node.
7052 unsigned char OpFlags =
7053 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007054 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007055 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007056 DebugLoc dl = Op.getDebugLoc();
7057 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7058 /*isTarget=*/true, OpFlags);
7059
Dan Gohmanf705adb2009-10-30 01:28:02 +00007060 if (Subtarget->isPICStyleRIPRel() &&
7061 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007062 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7063 else
7064 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007065
Dan Gohman29cbade2009-11-20 23:18:13 +00007066 // With PIC, the address is actually $g + Offset.
7067 if (isGlobalRelativeToPICBase(OpFlags)) {
7068 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7069 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7070 Result);
7071 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007072
7073 return Result;
7074}
7075
7076SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007077X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007078 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007079 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007080 // Create the TargetGlobalAddress node, folding in the constant
7081 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007082 unsigned char OpFlags =
7083 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007084 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007085 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007086 if (OpFlags == X86II::MO_NO_FLAG &&
7087 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007088 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007089 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007090 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007091 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007092 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007093 }
Eric Christopherfd179292009-08-27 18:07:15 +00007094
Chris Lattner4f066492009-07-11 20:29:19 +00007095 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007096 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007097 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7098 else
7099 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007100
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007101 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007102 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007103 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7104 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007105 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007106 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007107
Chris Lattner36c25012009-07-10 07:34:39 +00007108 // For globals that require a load from a stub to get the address, emit the
7109 // load.
7110 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007111 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007112 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007113
Dan Gohman6520e202008-10-18 02:06:02 +00007114 // If there was a non-zero offset that we didn't fold, create an explicit
7115 // addition for it.
7116 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007117 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007118 DAG.getConstant(Offset, getPointerTy()));
7119
Evan Cheng0db9fe62006-04-25 20:13:52 +00007120 return Result;
7121}
7122
Evan Chengda43bcf2008-09-24 00:05:32 +00007123SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007124X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007125 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007126 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007127 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007128}
7129
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007130static SDValue
7131GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007132 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007133 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007134 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007135 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007136 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007137 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007138 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007139 GA->getOffset(),
7140 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007141 if (InFlag) {
7142 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007143 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007144 } else {
7145 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007146 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007147 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007148
7149 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007150 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007151
Rafael Espindola15f1b662009-04-24 12:59:40 +00007152 SDValue Flag = Chain.getValue(1);
7153 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007154}
7155
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007156// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007157static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007158LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007159 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007160 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007161 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7162 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007163 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007164 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007165 InFlag = Chain.getValue(1);
7166
Chris Lattnerb903bed2009-06-26 21:20:29 +00007167 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007168}
7169
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007170// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007171static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007172LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007173 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007174 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7175 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007176}
7177
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007178// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7179// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007180static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007181 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007182 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007183 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007184
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007185 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7186 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7187 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007188
Michael J. Spencerec38de22010-10-10 22:04:20 +00007189 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007190 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007191 MachinePointerInfo(Ptr),
7192 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007193
Chris Lattnerb903bed2009-06-26 21:20:29 +00007194 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007195 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7196 // initialexec.
7197 unsigned WrapperKind = X86ISD::Wrapper;
7198 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007199 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007200 } else if (is64Bit) {
7201 assert(model == TLSModel::InitialExec);
7202 OperandFlags = X86II::MO_GOTTPOFF;
7203 WrapperKind = X86ISD::WrapperRIP;
7204 } else {
7205 assert(model == TLSModel::InitialExec);
7206 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007207 }
Eric Christopherfd179292009-08-27 18:07:15 +00007208
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007209 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7210 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007211 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007212 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007213 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007214 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007215
Rafael Espindola9a580232009-02-27 13:37:18 +00007216 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007217 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007218 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007219
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007220 // The address of the thread local variable is the add of the thread
7221 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007222 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007223}
7224
Dan Gohman475871a2008-07-27 21:46:04 +00007225SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007226X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007227
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007228 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007229 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007230
Eric Christopher30ef0e52010-06-03 04:07:48 +00007231 if (Subtarget->isTargetELF()) {
7232 // TODO: implement the "local dynamic" model
7233 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007234
Eric Christopher30ef0e52010-06-03 04:07:48 +00007235 // If GV is an alias then use the aliasee for determining
7236 // thread-localness.
7237 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7238 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007239
7240 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007241 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007242
Eric Christopher30ef0e52010-06-03 04:07:48 +00007243 switch (model) {
7244 case TLSModel::GeneralDynamic:
7245 case TLSModel::LocalDynamic: // not implemented
7246 if (Subtarget->is64Bit())
7247 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7248 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007249
Eric Christopher30ef0e52010-06-03 04:07:48 +00007250 case TLSModel::InitialExec:
7251 case TLSModel::LocalExec:
7252 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7253 Subtarget->is64Bit());
7254 }
7255 } else if (Subtarget->isTargetDarwin()) {
7256 // Darwin only has one model of TLS. Lower to that.
7257 unsigned char OpFlag = 0;
7258 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7259 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007260
Eric Christopher30ef0e52010-06-03 04:07:48 +00007261 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7262 // global base reg.
7263 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7264 !Subtarget->is64Bit();
7265 if (PIC32)
7266 OpFlag = X86II::MO_TLVP_PIC_BASE;
7267 else
7268 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007269 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007270 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007271 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007272 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007273 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007274
Eric Christopher30ef0e52010-06-03 04:07:48 +00007275 // With PIC32, the address is actually $g + Offset.
7276 if (PIC32)
7277 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7278 DAG.getNode(X86ISD::GlobalBaseReg,
7279 DebugLoc(), getPointerTy()),
7280 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007281
Eric Christopher30ef0e52010-06-03 04:07:48 +00007282 // Lowering the machine isd will make sure everything is in the right
7283 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007284 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007285 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007286 SDValue Args[] = { Chain, Offset };
7287 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007288
Eric Christopher30ef0e52010-06-03 04:07:48 +00007289 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7290 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7291 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007292
Eric Christopher30ef0e52010-06-03 04:07:48 +00007293 // And our return value (tls address) is in the standard call return value
7294 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007295 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007296 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7297 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007298 } else if (Subtarget->isTargetWindows()) {
7299 // Just use the implicit TLS architecture
7300 // Need to generate someting similar to:
7301 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7302 // ; from TEB
7303 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7304 // mov rcx, qword [rdx+rcx*8]
7305 // mov eax, .tls$:tlsvar
7306 // [rax+rcx] contains the address
7307 // Windows 64bit: gs:0x58
7308 // Windows 32bit: fs:__tls_array
7309
7310 // If GV is an alias then use the aliasee for determining
7311 // thread-localness.
7312 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7313 GV = GA->resolveAliasedGlobal(false);
7314 DebugLoc dl = GA->getDebugLoc();
7315 SDValue Chain = DAG.getEntryNode();
7316
7317 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7318 // %gs:0x58 (64-bit).
7319 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7320 ? Type::getInt8PtrTy(*DAG.getContext(),
7321 256)
7322 : Type::getInt32PtrTy(*DAG.getContext(),
7323 257));
7324
7325 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7326 Subtarget->is64Bit()
7327 ? DAG.getIntPtrConstant(0x58)
7328 : DAG.getExternalSymbol("_tls_array",
7329 getPointerTy()),
7330 MachinePointerInfo(Ptr),
7331 false, false, false, 0);
7332
7333 // Load the _tls_index variable
7334 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7335 if (Subtarget->is64Bit())
7336 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7337 IDX, MachinePointerInfo(), MVT::i32,
7338 false, false, 0);
7339 else
7340 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7341 false, false, false, 0);
7342
7343 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7344 getPointerTy());
7345 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7346
7347 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7348 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7349 false, false, false, 0);
7350
7351 // Get the offset of start of .tls section
7352 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7353 GA->getValueType(0),
7354 GA->getOffset(), X86II::MO_SECREL);
7355 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7356
7357 // The address of the thread local variable is the add of the thread
7358 // pointer with the offset of the variable.
7359 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007360 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007361
David Blaikie4d6ccb52012-01-20 21:51:11 +00007362 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007363}
7364
Evan Cheng0db9fe62006-04-25 20:13:52 +00007365
Chad Rosierb90d2a92012-01-03 23:19:12 +00007366/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7367/// and take a 2 x i32 value to shift plus a shift amount.
7368SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007369 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007370 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007371 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007372 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007373 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007374 SDValue ShOpLo = Op.getOperand(0);
7375 SDValue ShOpHi = Op.getOperand(1);
7376 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007377 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007378 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007379 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007380
Dan Gohman475871a2008-07-27 21:46:04 +00007381 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007382 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007383 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7384 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007385 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007386 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7387 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007388 }
Evan Chenge3413162006-01-09 18:33:28 +00007389
Owen Anderson825b72b2009-08-11 20:47:22 +00007390 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7391 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007392 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007393 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007394
Dan Gohman475871a2008-07-27 21:46:04 +00007395 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007396 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007397 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7398 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007399
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007400 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007401 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7402 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007403 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007404 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7405 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007406 }
7407
Dan Gohman475871a2008-07-27 21:46:04 +00007408 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007409 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007410}
Evan Chenga3195e82006-01-12 22:54:21 +00007411
Dan Gohmand858e902010-04-17 15:26:15 +00007412SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7413 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007414 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007415
Dale Johannesen0488fb62010-09-30 23:57:10 +00007416 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007417 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007418
Owen Anderson825b72b2009-08-11 20:47:22 +00007419 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007420 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007421
Eli Friedman36df4992009-05-27 00:47:34 +00007422 // These are really Legal; return the operand so the caller accepts it as
7423 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007424 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007425 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007426 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007427 Subtarget->is64Bit()) {
7428 return Op;
7429 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007430
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007431 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007432 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007433 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007434 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007435 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007436 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007437 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007438 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007439 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007440 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7441}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007442
Owen Andersone50ed302009-08-10 22:56:29 +00007443SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007444 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007445 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007446 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007447 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007448 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007449 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007450 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007451 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007452 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007453 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007454
Chris Lattner492a43e2010-09-22 01:28:21 +00007455 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007456
Stuart Hastings84be9582011-06-02 15:57:11 +00007457 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7458 MachineMemOperand *MMO;
7459 if (FI) {
7460 int SSFI = FI->getIndex();
7461 MMO =
7462 DAG.getMachineFunction()
7463 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7464 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7465 } else {
7466 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7467 StackSlot = StackSlot.getOperand(1);
7468 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007469 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007470 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7471 X86ISD::FILD, DL,
7472 Tys, Ops, array_lengthof(Ops),
7473 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007474
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007475 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007476 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007477 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007478
7479 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7480 // shouldn't be necessary except that RFP cannot be live across
7481 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007482 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007483 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7484 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007485 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007486 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007487 SDValue Ops[] = {
7488 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7489 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007490 MachineMemOperand *MMO =
7491 DAG.getMachineFunction()
7492 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007493 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007494
Chris Lattner492a43e2010-09-22 01:28:21 +00007495 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7496 Ops, array_lengthof(Ops),
7497 Op.getValueType(), MMO);
7498 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007499 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007500 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007501 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007502
Evan Cheng0db9fe62006-04-25 20:13:52 +00007503 return Result;
7504}
7505
Bill Wendling8b8a6362009-01-17 03:56:04 +00007506// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007507SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7508 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007509 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007510 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007511 movq %rax, %xmm0
7512 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7513 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7514 #ifdef __SSE3__
7515 haddpd %xmm0, %xmm0
7516 #else
7517 pshufd $0x4e, %xmm0, %xmm1
7518 addpd %xmm1, %xmm0
7519 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007520 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007521
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007522 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007523 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007524
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007525 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007526 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7527 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007528 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007529
Chris Lattner97484792012-01-25 09:56:22 +00007530 SmallVector<Constant*,2> CV1;
7531 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007532 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007533 CV1.push_back(
7534 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7535 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007536 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007537
Bill Wendling397ae212012-01-05 02:13:20 +00007538 // Load the 64-bit value into an XMM register.
7539 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7540 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007541 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007542 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007543 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007544 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7545 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7546 CLod0);
7547
Owen Anderson825b72b2009-08-11 20:47:22 +00007548 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007549 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007550 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007551 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007552 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007553 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007554
Craig Topperd0a31172012-01-10 06:37:29 +00007555 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007556 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7557 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7558 } else {
7559 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7560 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7561 S2F, 0x4E, DAG);
7562 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7563 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7564 Sub);
7565 }
7566
7567 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007568 DAG.getIntPtrConstant(0));
7569}
7570
Bill Wendling8b8a6362009-01-17 03:56:04 +00007571// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007572SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7573 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007574 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007575 // FP constant to bias correct the final result.
7576 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007577 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007578
7579 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007580 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007581 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007582
Eli Friedmanf3704762011-08-29 21:15:46 +00007583 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007584 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007585
Owen Anderson825b72b2009-08-11 20:47:22 +00007586 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007587 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007588 DAG.getIntPtrConstant(0));
7589
7590 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007591 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007592 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007593 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007594 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007595 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007596 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 MVT::v2f64, Bias)));
7598 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007599 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007600 DAG.getIntPtrConstant(0));
7601
7602 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007603 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007604
7605 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007606 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007607
Owen Anderson825b72b2009-08-11 20:47:22 +00007608 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007609 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007610 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007611 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007612 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007613 }
7614
7615 // Handle final rounding.
7616 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007617}
7618
Dan Gohmand858e902010-04-17 15:26:15 +00007619SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7620 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007621 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007622 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007623
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007624 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007625 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7626 // the optimization here.
7627 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007628 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007629
Owen Andersone50ed302009-08-10 22:56:29 +00007630 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007631 EVT DstVT = Op.getValueType();
7632 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007633 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007634 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007635 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007636 else if (Subtarget->is64Bit() &&
7637 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007638 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007639
7640 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007641 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007642 if (SrcVT == MVT::i32) {
7643 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7644 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7645 getPointerTy(), StackSlot, WordOff);
7646 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007647 StackSlot, MachinePointerInfo(),
7648 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007649 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007650 OffsetSlot, MachinePointerInfo(),
7651 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007652 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7653 return Fild;
7654 }
7655
7656 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7657 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007658 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007659 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007660 // For i64 source, we need to add the appropriate power of 2 if the input
7661 // was negative. This is the same as the optimization in
7662 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7663 // we must be careful to do the computation in x87 extended precision, not
7664 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007665 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7666 MachineMemOperand *MMO =
7667 DAG.getMachineFunction()
7668 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7669 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007670
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007671 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7672 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007673 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7674 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007675
7676 APInt FF(32, 0x5F800000ULL);
7677
7678 // Check whether the sign bit is set.
7679 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7680 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7681 ISD::SETLT);
7682
7683 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7684 SDValue FudgePtr = DAG.getConstantPool(
7685 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7686 getPointerTy());
7687
7688 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7689 SDValue Zero = DAG.getIntPtrConstant(0);
7690 SDValue Four = DAG.getIntPtrConstant(4);
7691 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7692 Zero, Four);
7693 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7694
7695 // Load the value out, extending it from f32 to f80.
7696 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007697 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007698 FudgePtr, MachinePointerInfo::getConstantPool(),
7699 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007700 // Extend everything to 80 bits to force it to be done on x87.
7701 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7702 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007703}
7704
Dan Gohman475871a2008-07-27 21:46:04 +00007705std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00007706FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00007707 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007708
Owen Andersone50ed302009-08-10 22:56:29 +00007709 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007710
7711 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7713 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007714 }
7715
Owen Anderson825b72b2009-08-11 20:47:22 +00007716 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7717 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00007718 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007719
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007720 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007721 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007722 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007723 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007724 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007725 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007726 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007727 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007728
Evan Cheng87c89352007-10-15 20:11:21 +00007729 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
7730 // stack slot.
7731 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007732 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007733 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007734 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007735
Michael J. Spencerec38de22010-10-10 22:04:20 +00007736
7737
Evan Cheng0db9fe62006-04-25 20:13:52 +00007738 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00007739 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007740 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007741 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7742 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7743 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007744 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007745
Dan Gohman475871a2008-07-27 21:46:04 +00007746 SDValue Chain = DAG.getEntryNode();
7747 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007748 EVT TheVT = Op.getOperand(0).getValueType();
7749 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007750 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007751 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007752 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007753 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007754 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007755 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007756 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007757 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007758
Chris Lattner492a43e2010-09-22 01:28:21 +00007759 MachineMemOperand *MMO =
7760 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7761 MachineMemOperand::MOLoad, MemSize, MemSize);
7762 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7763 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007764 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007765 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007766 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7767 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007768
Chris Lattner07290932010-09-22 01:05:16 +00007769 MachineMemOperand *MMO =
7770 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7771 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007772
Evan Cheng0db9fe62006-04-25 20:13:52 +00007773 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00007774 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00007775 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7776 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00007777
Chris Lattner27a6c732007-11-24 07:07:01 +00007778 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007779}
7780
Dan Gohmand858e902010-04-17 15:26:15 +00007781SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7782 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007783 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007784 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007785
Eli Friedman948e95a2009-05-23 09:59:16 +00007786 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00007787 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007788 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7789 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007790
Chris Lattner27a6c732007-11-24 07:07:01 +00007791 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007792 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007793 FIST, StackSlot, MachinePointerInfo(),
7794 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00007795}
7796
Dan Gohmand858e902010-04-17 15:26:15 +00007797SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7798 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00007799 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
7800 SDValue FIST = Vals.first, StackSlot = Vals.second;
7801 assert(FIST.getNode() && "Unexpected failure");
7802
7803 // Load the result.
7804 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007805 FIST, StackSlot, MachinePointerInfo(),
7806 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007807}
7808
Dan Gohmand858e902010-04-17 15:26:15 +00007809SDValue X86TargetLowering::LowerFABS(SDValue Op,
7810 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007811 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007812 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007813 EVT VT = Op.getValueType();
7814 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007815 if (VT.isVector())
7816 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007817 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007818 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007819 C = ConstantVector::getSplat(2,
7820 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007821 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007822 C = ConstantVector::getSplat(4,
7823 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007824 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007825 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007826 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007827 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007828 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007829 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007830}
7831
Dan Gohmand858e902010-04-17 15:26:15 +00007832SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007833 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007834 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007835 EVT VT = Op.getValueType();
7836 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007837 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7838 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007839 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007840 NumElts = VT.getVectorNumElements();
7841 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007842 Constant *C;
7843 if (EltVT == MVT::f64)
7844 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7845 else
7846 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7847 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007848 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007849 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007850 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007851 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007852 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007853 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007854 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007855 DAG.getNode(ISD::XOR, dl, XORVT,
7856 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007857 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007858 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007859 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007860 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007861 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007862}
7863
Dan Gohmand858e902010-04-17 15:26:15 +00007864SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007865 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007866 SDValue Op0 = Op.getOperand(0);
7867 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007868 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007869 EVT VT = Op.getValueType();
7870 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007871
7872 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007873 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007874 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007875 SrcVT = VT;
7876 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007877 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007878 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007879 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007880 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007881 }
7882
7883 // At this point the operands and the result should have the same
7884 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007885
Evan Cheng68c47cb2007-01-05 07:55:56 +00007886 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007887 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007888 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007889 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7890 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007891 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007892 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7893 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7894 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7895 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007896 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007897 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007898 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007899 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007900 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007901 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007902 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007903
7904 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007905 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007906 // Op0 is MVT::f32, Op1 is MVT::f64.
7907 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7908 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7909 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007910 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007911 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007912 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007913 }
7914
Evan Cheng73d6cf12007-01-05 21:37:56 +00007915 // Clear first operand sign bit.
7916 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007917 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007918 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7919 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007920 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007921 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7922 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7923 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7924 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007925 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007926 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007927 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007928 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007929 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007930 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007931 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007932
7933 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007934 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007935}
7936
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007937SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7938 SDValue N0 = Op.getOperand(0);
7939 DebugLoc dl = Op.getDebugLoc();
7940 EVT VT = Op.getValueType();
7941
7942 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7943 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7944 DAG.getConstant(1, VT));
7945 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7946}
7947
Dan Gohman076aee32009-03-04 19:44:21 +00007948/// Emit nodes that will be selected as "test Op0,Op0", or something
7949/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007950SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007951 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007952 DebugLoc dl = Op.getDebugLoc();
7953
Dan Gohman31125812009-03-07 01:58:32 +00007954 // CF and OF aren't always set the way we want. Determine which
7955 // of these we need.
7956 bool NeedCF = false;
7957 bool NeedOF = false;
7958 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007959 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007960 case X86::COND_A: case X86::COND_AE:
7961 case X86::COND_B: case X86::COND_BE:
7962 NeedCF = true;
7963 break;
7964 case X86::COND_G: case X86::COND_GE:
7965 case X86::COND_L: case X86::COND_LE:
7966 case X86::COND_O: case X86::COND_NO:
7967 NeedOF = true;
7968 break;
Dan Gohman31125812009-03-07 01:58:32 +00007969 }
7970
Dan Gohman076aee32009-03-04 19:44:21 +00007971 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00007972 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
7973 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007974 if (Op.getResNo() != 0 || NeedOF || NeedCF)
7975 // Emit a CMP with 0, which is the TEST pattern.
7976 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
7977 DAG.getConstant(0, Op.getValueType()));
7978
7979 unsigned Opcode = 0;
7980 unsigned NumOperands = 0;
7981 switch (Op.getNode()->getOpcode()) {
7982 case ISD::ADD:
7983 // Due to an isel shortcoming, be conservative if this add is likely to be
7984 // selected as part of a load-modify-store instruction. When the root node
7985 // in a match is a store, isel doesn't know how to remap non-chain non-flag
7986 // uses of other nodes in the match, such as the ADD in this case. This
7987 // leads to the ADD being left around and reselected, with the result being
7988 // two adds in the output. Alas, even if none our users are stores, that
7989 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
7990 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
7991 // climbing the DAG back to the root, and it doesn't seem to be worth the
7992 // effort.
7993 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00007994 UE = Op.getNode()->use_end(); UI != UE; ++UI)
7995 if (UI->getOpcode() != ISD::CopyToReg &&
7996 UI->getOpcode() != ISD::SETCC &&
7997 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007998 goto default_case;
7999
8000 if (ConstantSDNode *C =
8001 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8002 // An add of one will be selected as an INC.
8003 if (C->getAPIntValue() == 1) {
8004 Opcode = X86ISD::INC;
8005 NumOperands = 1;
8006 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008007 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008008
8009 // An add of negative one (subtract of one) will be selected as a DEC.
8010 if (C->getAPIntValue().isAllOnesValue()) {
8011 Opcode = X86ISD::DEC;
8012 NumOperands = 1;
8013 break;
8014 }
Dan Gohman076aee32009-03-04 19:44:21 +00008015 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008016
8017 // Otherwise use a regular EFLAGS-setting add.
8018 Opcode = X86ISD::ADD;
8019 NumOperands = 2;
8020 break;
8021 case ISD::AND: {
8022 // If the primary and result isn't used, don't bother using X86ISD::AND,
8023 // because a TEST instruction will be better.
8024 bool NonFlagUse = false;
8025 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8026 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8027 SDNode *User = *UI;
8028 unsigned UOpNo = UI.getOperandNo();
8029 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8030 // Look pass truncate.
8031 UOpNo = User->use_begin().getOperandNo();
8032 User = *User->use_begin();
8033 }
8034
8035 if (User->getOpcode() != ISD::BRCOND &&
8036 User->getOpcode() != ISD::SETCC &&
8037 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8038 NonFlagUse = true;
8039 break;
8040 }
Dan Gohman076aee32009-03-04 19:44:21 +00008041 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008042
8043 if (!NonFlagUse)
8044 break;
8045 }
8046 // FALL THROUGH
8047 case ISD::SUB:
8048 case ISD::OR:
8049 case ISD::XOR:
8050 // Due to the ISEL shortcoming noted above, be conservative if this op is
8051 // likely to be selected as part of a load-modify-store instruction.
8052 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8053 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8054 if (UI->getOpcode() == ISD::STORE)
8055 goto default_case;
8056
8057 // Otherwise use a regular EFLAGS-setting instruction.
8058 switch (Op.getNode()->getOpcode()) {
8059 default: llvm_unreachable("unexpected operator!");
8060 case ISD::SUB: Opcode = X86ISD::SUB; break;
8061 case ISD::OR: Opcode = X86ISD::OR; break;
8062 case ISD::XOR: Opcode = X86ISD::XOR; break;
8063 case ISD::AND: Opcode = X86ISD::AND; break;
8064 }
8065
8066 NumOperands = 2;
8067 break;
8068 case X86ISD::ADD:
8069 case X86ISD::SUB:
8070 case X86ISD::INC:
8071 case X86ISD::DEC:
8072 case X86ISD::OR:
8073 case X86ISD::XOR:
8074 case X86ISD::AND:
8075 return SDValue(Op.getNode(), 1);
8076 default:
8077 default_case:
8078 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008079 }
8080
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008081 if (Opcode == 0)
8082 // Emit a CMP with 0, which is the TEST pattern.
8083 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8084 DAG.getConstant(0, Op.getValueType()));
8085
8086 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8087 SmallVector<SDValue, 4> Ops;
8088 for (unsigned i = 0; i != NumOperands; ++i)
8089 Ops.push_back(Op.getOperand(i));
8090
8091 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8092 DAG.ReplaceAllUsesWith(Op, New);
8093 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008094}
8095
8096/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8097/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008098SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008099 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008100 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8101 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008102 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008103
8104 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008105 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008106}
8107
Evan Chengd40d03e2010-01-06 19:38:29 +00008108/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8109/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008110SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8111 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008112 SDValue Op0 = And.getOperand(0);
8113 SDValue Op1 = And.getOperand(1);
8114 if (Op0.getOpcode() == ISD::TRUNCATE)
8115 Op0 = Op0.getOperand(0);
8116 if (Op1.getOpcode() == ISD::TRUNCATE)
8117 Op1 = Op1.getOperand(0);
8118
Evan Chengd40d03e2010-01-06 19:38:29 +00008119 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008120 if (Op1.getOpcode() == ISD::SHL)
8121 std::swap(Op0, Op1);
8122 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008123 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8124 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008125 // If we looked past a truncate, check that it's only truncating away
8126 // known zeros.
8127 unsigned BitWidth = Op0.getValueSizeInBits();
8128 unsigned AndBitWidth = And.getValueSizeInBits();
8129 if (BitWidth > AndBitWidth) {
8130 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8131 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8132 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8133 return SDValue();
8134 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008135 LHS = Op1;
8136 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008137 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008138 } else if (Op1.getOpcode() == ISD::Constant) {
8139 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008140 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008141 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008142
8143 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008144 LHS = AndLHS.getOperand(0);
8145 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008146 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008147
8148 // Use BT if the immediate can't be encoded in a TEST instruction.
8149 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8150 LHS = AndLHS;
8151 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8152 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008153 }
Evan Cheng0488db92007-09-25 01:57:46 +00008154
Evan Chengd40d03e2010-01-06 19:38:29 +00008155 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008156 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008157 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008158 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008159 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008160 // Also promote i16 to i32 for performance / code size reason.
8161 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008162 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008163 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008164
Evan Chengd40d03e2010-01-06 19:38:29 +00008165 // If the operand types disagree, extend the shift amount to match. Since
8166 // BT ignores high bits (like shifts) we can use anyextend.
8167 if (LHS.getValueType() != RHS.getValueType())
8168 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008169
Evan Chengd40d03e2010-01-06 19:38:29 +00008170 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8171 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8172 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8173 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008174 }
8175
Evan Cheng54de3ea2010-01-05 06:52:31 +00008176 return SDValue();
8177}
8178
Dan Gohmand858e902010-04-17 15:26:15 +00008179SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008180
8181 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8182
Evan Cheng54de3ea2010-01-05 06:52:31 +00008183 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8184 SDValue Op0 = Op.getOperand(0);
8185 SDValue Op1 = Op.getOperand(1);
8186 DebugLoc dl = Op.getDebugLoc();
8187 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8188
8189 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008190 // Lower (X & (1 << N)) == 0 to BT(X, N).
8191 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8192 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008193 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008194 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008195 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008196 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8197 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8198 if (NewSetCC.getNode())
8199 return NewSetCC;
8200 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008201
Chris Lattner481eebc2010-12-19 21:23:48 +00008202 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8203 // these.
8204 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008205 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008206 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8207 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008208
Chris Lattner481eebc2010-12-19 21:23:48 +00008209 // If the input is a setcc, then reuse the input setcc or use a new one with
8210 // the inverted condition.
8211 if (Op0.getOpcode() == X86ISD::SETCC) {
8212 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8213 bool Invert = (CC == ISD::SETNE) ^
8214 cast<ConstantSDNode>(Op1)->isNullValue();
8215 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008216
Evan Cheng2c755ba2010-02-27 07:36:59 +00008217 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008218 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8219 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8220 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008221 }
8222
Evan Chenge5b51ac2010-04-17 06:13:15 +00008223 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008224 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008225 if (X86CC == X86::COND_INVALID)
8226 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008227
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008228 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008229 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008230 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008231}
8232
Craig Topper89af15e2011-09-18 08:03:58 +00008233// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008234// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008235static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008236 EVT VT = Op.getValueType();
8237
Duncan Sands28b77e92011-09-06 19:07:46 +00008238 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008239 "Unsupported value type for operation");
8240
8241 int NumElems = VT.getVectorNumElements();
8242 DebugLoc dl = Op.getDebugLoc();
8243 SDValue CC = Op.getOperand(2);
8244 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8245 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8246
8247 // Extract the LHS vectors
8248 SDValue LHS = Op.getOperand(0);
8249 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8250 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8251
8252 // Extract the RHS vectors
8253 SDValue RHS = Op.getOperand(1);
8254 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8255 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8256
8257 // Issue the operation on the smaller types and concatenate the result back
8258 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8259 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8260 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8261 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8262 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8263}
8264
8265
Dan Gohmand858e902010-04-17 15:26:15 +00008266SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008267 SDValue Cond;
8268 SDValue Op0 = Op.getOperand(0);
8269 SDValue Op1 = Op.getOperand(1);
8270 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008271 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008272 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8273 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008274 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008275
8276 if (isFP) {
8277 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008278 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008279 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008280
Nate Begeman30a0de92008-07-17 16:51:19 +00008281 bool Swap = false;
8282
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008283 // SSE Condition code mapping:
8284 // 0 - EQ
8285 // 1 - LT
8286 // 2 - LE
8287 // 3 - UNORD
8288 // 4 - NEQ
8289 // 5 - NLT
8290 // 6 - NLE
8291 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008292 switch (SetCCOpcode) {
8293 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008294 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008295 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008296 case ISD::SETOGT:
8297 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008298 case ISD::SETLT:
8299 case ISD::SETOLT: SSECC = 1; break;
8300 case ISD::SETOGE:
8301 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008302 case ISD::SETLE:
8303 case ISD::SETOLE: SSECC = 2; break;
8304 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008305 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008306 case ISD::SETNE: SSECC = 4; break;
8307 case ISD::SETULE: Swap = true;
8308 case ISD::SETUGE: SSECC = 5; break;
8309 case ISD::SETULT: Swap = true;
8310 case ISD::SETUGT: SSECC = 6; break;
8311 case ISD::SETO: SSECC = 7; break;
8312 }
8313 if (Swap)
8314 std::swap(Op0, Op1);
8315
Nate Begemanfb8ead02008-07-25 19:05:58 +00008316 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008317 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008318 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008319 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008320 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8321 DAG.getConstant(3, MVT::i8));
8322 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8323 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008324 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008325 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008326 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008327 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8328 DAG.getConstant(7, MVT::i8));
8329 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8330 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008331 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008332 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008333 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008334 }
8335 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008336 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8337 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008338 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008339
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008340 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008341 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008342 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008343
Nate Begeman30a0de92008-07-17 16:51:19 +00008344 // We are handling one of the integer comparisons here. Since SSE only has
8345 // GT and EQ comparisons for integer, swapping operands and multiple
8346 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008347 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008348 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008349
Nate Begeman30a0de92008-07-17 16:51:19 +00008350 switch (SetCCOpcode) {
8351 default: break;
8352 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008353 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008354 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008355 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008356 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008357 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008358 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008359 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008360 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008361 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008362 }
8363 if (Swap)
8364 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008365
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008366 // Check that the operation in question is available (most are plain SSE2,
8367 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008368 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008369 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008370 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008371 return SDValue();
8372
Nate Begeman30a0de92008-07-17 16:51:19 +00008373 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8374 // bits of the inputs before performing those operations.
8375 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008376 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008377 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8378 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008379 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008380 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8381 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008382 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8383 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008384 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008385
Dale Johannesenace16102009-02-03 19:33:06 +00008386 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008387
8388 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008389 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008390 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008391
Nate Begeman30a0de92008-07-17 16:51:19 +00008392 return Result;
8393}
Evan Cheng0488db92007-09-25 01:57:46 +00008394
Evan Cheng370e5342008-12-03 08:38:43 +00008395// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008396static bool isX86LogicalCmp(SDValue Op) {
8397 unsigned Opc = Op.getNode()->getOpcode();
8398 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8399 return true;
8400 if (Op.getResNo() == 1 &&
8401 (Opc == X86ISD::ADD ||
8402 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008403 Opc == X86ISD::ADC ||
8404 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008405 Opc == X86ISD::SMUL ||
8406 Opc == X86ISD::UMUL ||
8407 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008408 Opc == X86ISD::DEC ||
8409 Opc == X86ISD::OR ||
8410 Opc == X86ISD::XOR ||
8411 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008412 return true;
8413
Chris Lattner9637d5b2010-12-05 07:49:54 +00008414 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8415 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008416
Dan Gohman076aee32009-03-04 19:44:21 +00008417 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008418}
8419
Chris Lattnera2b56002010-12-05 01:23:24 +00008420static bool isZero(SDValue V) {
8421 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8422 return C && C->isNullValue();
8423}
8424
Chris Lattner96908b12010-12-05 02:00:51 +00008425static bool isAllOnes(SDValue V) {
8426 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8427 return C && C->isAllOnesValue();
8428}
8429
Dan Gohmand858e902010-04-17 15:26:15 +00008430SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008431 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008432 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008433 SDValue Op1 = Op.getOperand(1);
8434 SDValue Op2 = Op.getOperand(2);
8435 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008436 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008437
Dan Gohman1a492952009-10-20 16:22:37 +00008438 if (Cond.getOpcode() == ISD::SETCC) {
8439 SDValue NewCond = LowerSETCC(Cond, DAG);
8440 if (NewCond.getNode())
8441 Cond = NewCond;
8442 }
Evan Cheng734503b2006-09-11 02:19:56 +00008443
Chris Lattnera2b56002010-12-05 01:23:24 +00008444 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008445 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008446 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008447 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008448 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008449 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8450 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008451 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008452
Chris Lattnera2b56002010-12-05 01:23:24 +00008453 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008454
8455 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008456 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8457 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008458
8459 SDValue CmpOp0 = Cmp.getOperand(0);
8460 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8461 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008462
Chris Lattner96908b12010-12-05 02:00:51 +00008463 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008464 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8465 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008466
Chris Lattner96908b12010-12-05 02:00:51 +00008467 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8468 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008469
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008470 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008471 if (N2C == 0 || !N2C->isNullValue())
8472 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8473 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008474 }
8475 }
8476
Chris Lattnera2b56002010-12-05 01:23:24 +00008477 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008478 if (Cond.getOpcode() == ISD::AND &&
8479 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8480 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008481 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008482 Cond = Cond.getOperand(0);
8483 }
8484
Evan Cheng3f41d662007-10-08 22:16:29 +00008485 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8486 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008487 unsigned CondOpcode = Cond.getOpcode();
8488 if (CondOpcode == X86ISD::SETCC ||
8489 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008490 CC = Cond.getOperand(0);
8491
Dan Gohman475871a2008-07-27 21:46:04 +00008492 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008493 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008494 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008495
Evan Cheng3f41d662007-10-08 22:16:29 +00008496 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008497 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008498 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008499 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008500
Chris Lattnerd1980a52009-03-12 06:52:53 +00008501 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8502 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008503 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008504 addTest = false;
8505 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008506 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8507 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8508 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8509 Cond.getOperand(0).getValueType() != MVT::i8)) {
8510 SDValue LHS = Cond.getOperand(0);
8511 SDValue RHS = Cond.getOperand(1);
8512 unsigned X86Opcode;
8513 unsigned X86Cond;
8514 SDVTList VTs;
8515 switch (CondOpcode) {
8516 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8517 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8518 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8519 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8520 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8521 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8522 default: llvm_unreachable("unexpected overflowing operator");
8523 }
8524 if (CondOpcode == ISD::UMULO)
8525 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8526 MVT::i32);
8527 else
8528 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8529
8530 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8531
8532 if (CondOpcode == ISD::UMULO)
8533 Cond = X86Op.getValue(2);
8534 else
8535 Cond = X86Op.getValue(1);
8536
8537 CC = DAG.getConstant(X86Cond, MVT::i8);
8538 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008539 }
8540
8541 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008542 // Look pass the truncate.
8543 if (Cond.getOpcode() == ISD::TRUNCATE)
8544 Cond = Cond.getOperand(0);
8545
8546 // We know the result of AND is compared against zero. Try to match
8547 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008548 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008549 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008550 if (NewSetCC.getNode()) {
8551 CC = NewSetCC.getOperand(0);
8552 Cond = NewSetCC.getOperand(1);
8553 addTest = false;
8554 }
8555 }
8556 }
8557
8558 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008559 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008560 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008561 }
8562
Benjamin Kramere915ff32010-12-22 23:09:28 +00008563 // a < b ? -1 : 0 -> RES = ~setcc_carry
8564 // a < b ? 0 : -1 -> RES = setcc_carry
8565 // a >= b ? -1 : 0 -> RES = setcc_carry
8566 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8567 if (Cond.getOpcode() == X86ISD::CMP) {
8568 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8569
8570 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8571 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8572 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8573 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8574 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8575 return DAG.getNOT(DL, Res, Res.getValueType());
8576 return Res;
8577 }
8578 }
8579
Evan Cheng0488db92007-09-25 01:57:46 +00008580 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8581 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008582 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008583 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008584 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008585}
8586
Evan Cheng370e5342008-12-03 08:38:43 +00008587// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8588// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8589// from the AND / OR.
8590static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8591 Opc = Op.getOpcode();
8592 if (Opc != ISD::OR && Opc != ISD::AND)
8593 return false;
8594 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8595 Op.getOperand(0).hasOneUse() &&
8596 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8597 Op.getOperand(1).hasOneUse());
8598}
8599
Evan Cheng961d6d42009-02-02 08:19:07 +00008600// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8601// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008602static bool isXor1OfSetCC(SDValue Op) {
8603 if (Op.getOpcode() != ISD::XOR)
8604 return false;
8605 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8606 if (N1C && N1C->getAPIntValue() == 1) {
8607 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8608 Op.getOperand(0).hasOneUse();
8609 }
8610 return false;
8611}
8612
Dan Gohmand858e902010-04-17 15:26:15 +00008613SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008614 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008615 SDValue Chain = Op.getOperand(0);
8616 SDValue Cond = Op.getOperand(1);
8617 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008618 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008619 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008620 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008621
Dan Gohman1a492952009-10-20 16:22:37 +00008622 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008623 // Check for setcc([su]{add,sub,mul}o == 0).
8624 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8625 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8626 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8627 Cond.getOperand(0).getResNo() == 1 &&
8628 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8629 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8630 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8631 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8632 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8633 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8634 Inverted = true;
8635 Cond = Cond.getOperand(0);
8636 } else {
8637 SDValue NewCond = LowerSETCC(Cond, DAG);
8638 if (NewCond.getNode())
8639 Cond = NewCond;
8640 }
Dan Gohman1a492952009-10-20 16:22:37 +00008641 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008642#if 0
8643 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008644 else if (Cond.getOpcode() == X86ISD::ADD ||
8645 Cond.getOpcode() == X86ISD::SUB ||
8646 Cond.getOpcode() == X86ISD::SMUL ||
8647 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008648 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008649#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008650
Evan Chengad9c0a32009-12-15 00:53:42 +00008651 // Look pass (and (setcc_carry (cmp ...)), 1).
8652 if (Cond.getOpcode() == ISD::AND &&
8653 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8654 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008655 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008656 Cond = Cond.getOperand(0);
8657 }
8658
Evan Cheng3f41d662007-10-08 22:16:29 +00008659 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8660 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008661 unsigned CondOpcode = Cond.getOpcode();
8662 if (CondOpcode == X86ISD::SETCC ||
8663 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008664 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008665
Dan Gohman475871a2008-07-27 21:46:04 +00008666 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008667 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008668 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008669 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008670 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008671 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008672 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008673 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008674 default: break;
8675 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008676 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008677 // These can only come from an arithmetic instruction with overflow,
8678 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008679 Cond = Cond.getNode()->getOperand(1);
8680 addTest = false;
8681 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008682 }
Evan Cheng0488db92007-09-25 01:57:46 +00008683 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008684 }
8685 CondOpcode = Cond.getOpcode();
8686 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8687 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8688 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8689 Cond.getOperand(0).getValueType() != MVT::i8)) {
8690 SDValue LHS = Cond.getOperand(0);
8691 SDValue RHS = Cond.getOperand(1);
8692 unsigned X86Opcode;
8693 unsigned X86Cond;
8694 SDVTList VTs;
8695 switch (CondOpcode) {
8696 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8697 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8698 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8699 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8700 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8701 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8702 default: llvm_unreachable("unexpected overflowing operator");
8703 }
8704 if (Inverted)
8705 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8706 if (CondOpcode == ISD::UMULO)
8707 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8708 MVT::i32);
8709 else
8710 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8711
8712 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8713
8714 if (CondOpcode == ISD::UMULO)
8715 Cond = X86Op.getValue(2);
8716 else
8717 Cond = X86Op.getValue(1);
8718
8719 CC = DAG.getConstant(X86Cond, MVT::i8);
8720 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008721 } else {
8722 unsigned CondOpc;
8723 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8724 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008725 if (CondOpc == ISD::OR) {
8726 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8727 // two branches instead of an explicit OR instruction with a
8728 // separate test.
8729 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008730 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008731 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008732 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008733 Chain, Dest, CC, Cmp);
8734 CC = Cond.getOperand(1).getOperand(0);
8735 Cond = Cmp;
8736 addTest = false;
8737 }
8738 } else { // ISD::AND
8739 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8740 // two branches instead of an explicit AND instruction with a
8741 // separate test. However, we only do this if this block doesn't
8742 // have a fall-through edge, because this requires an explicit
8743 // jmp when the condition is false.
8744 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008745 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008746 Op.getNode()->hasOneUse()) {
8747 X86::CondCode CCode =
8748 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8749 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008750 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008751 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008752 // Look for an unconditional branch following this conditional branch.
8753 // We need this because we need to reverse the successors in order
8754 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008755 if (User->getOpcode() == ISD::BR) {
8756 SDValue FalseBB = User->getOperand(1);
8757 SDNode *NewBR =
8758 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008759 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008760 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008761 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008762
Dale Johannesene4d209d2009-02-03 20:21:25 +00008763 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008764 Chain, Dest, CC, Cmp);
8765 X86::CondCode CCode =
8766 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8767 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008768 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008769 Cond = Cmp;
8770 addTest = false;
8771 }
8772 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008773 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008774 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8775 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8776 // It should be transformed during dag combiner except when the condition
8777 // is set by a arithmetics with overflow node.
8778 X86::CondCode CCode =
8779 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8780 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008781 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008782 Cond = Cond.getOperand(0).getOperand(1);
8783 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008784 } else if (Cond.getOpcode() == ISD::SETCC &&
8785 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8786 // For FCMP_OEQ, we can emit
8787 // two branches instead of an explicit AND instruction with a
8788 // separate test. However, we only do this if this block doesn't
8789 // have a fall-through edge, because this requires an explicit
8790 // jmp when the condition is false.
8791 if (Op.getNode()->hasOneUse()) {
8792 SDNode *User = *Op.getNode()->use_begin();
8793 // Look for an unconditional branch following this conditional branch.
8794 // We need this because we need to reverse the successors in order
8795 // to implement FCMP_OEQ.
8796 if (User->getOpcode() == ISD::BR) {
8797 SDValue FalseBB = User->getOperand(1);
8798 SDNode *NewBR =
8799 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8800 assert(NewBR == User);
8801 (void)NewBR;
8802 Dest = FalseBB;
8803
8804 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8805 Cond.getOperand(0), Cond.getOperand(1));
8806 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8807 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8808 Chain, Dest, CC, Cmp);
8809 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8810 Cond = Cmp;
8811 addTest = false;
8812 }
8813 }
8814 } else if (Cond.getOpcode() == ISD::SETCC &&
8815 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8816 // For FCMP_UNE, we can emit
8817 // two branches instead of an explicit AND instruction with a
8818 // separate test. However, we only do this if this block doesn't
8819 // have a fall-through edge, because this requires an explicit
8820 // jmp when the condition is false.
8821 if (Op.getNode()->hasOneUse()) {
8822 SDNode *User = *Op.getNode()->use_begin();
8823 // Look for an unconditional branch following this conditional branch.
8824 // We need this because we need to reverse the successors in order
8825 // to implement FCMP_UNE.
8826 if (User->getOpcode() == ISD::BR) {
8827 SDValue FalseBB = User->getOperand(1);
8828 SDNode *NewBR =
8829 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8830 assert(NewBR == User);
8831 (void)NewBR;
8832
8833 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8834 Cond.getOperand(0), Cond.getOperand(1));
8835 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8836 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8837 Chain, Dest, CC, Cmp);
8838 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8839 Cond = Cmp;
8840 addTest = false;
8841 Dest = FalseBB;
8842 }
8843 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008844 }
Evan Cheng0488db92007-09-25 01:57:46 +00008845 }
8846
8847 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008848 // Look pass the truncate.
8849 if (Cond.getOpcode() == ISD::TRUNCATE)
8850 Cond = Cond.getOperand(0);
8851
8852 // We know the result of AND is compared against zero. Try to match
8853 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008854 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008855 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8856 if (NewSetCC.getNode()) {
8857 CC = NewSetCC.getOperand(0);
8858 Cond = NewSetCC.getOperand(1);
8859 addTest = false;
8860 }
8861 }
8862 }
8863
8864 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008865 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008866 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008867 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008868 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008869 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008870}
8871
Anton Korobeynikove060b532007-04-17 19:34:00 +00008872
8873// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8874// Calls to _alloca is needed to probe the stack when allocating more than 4k
8875// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8876// that the guard pages used by the OS virtual memory manager are allocated in
8877// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008878SDValue
8879X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008880 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008881 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008882 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008883 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008884 "are being used");
8885 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008886 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008887
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008888 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008889 SDValue Chain = Op.getOperand(0);
8890 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008891 // FIXME: Ensure alignment here
8892
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008893 bool Is64Bit = Subtarget->is64Bit();
8894 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008895
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008896 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008897 MachineFunction &MF = DAG.getMachineFunction();
8898 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008899
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008900 if (Is64Bit) {
8901 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008902 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008903 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008904
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008905 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8906 I != E; I++)
8907 if (I->hasNestAttr())
8908 report_fatal_error("Cannot use segmented stacks with functions that "
8909 "have nested arguments.");
8910 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008911
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008912 const TargetRegisterClass *AddrRegClass =
8913 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8914 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8915 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8916 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8917 DAG.getRegister(Vreg, SPTy));
8918 SDValue Ops1[2] = { Value, Chain };
8919 return DAG.getMergeValues(Ops1, 2, dl);
8920 } else {
8921 SDValue Flag;
8922 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008923
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008924 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8925 Flag = Chain.getValue(1);
8926 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008927
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008928 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8929 Flag = Chain.getValue(1);
8930
8931 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8932
8933 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8934 return DAG.getMergeValues(Ops1, 2, dl);
8935 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008936}
8937
Dan Gohmand858e902010-04-17 15:26:15 +00008938SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008939 MachineFunction &MF = DAG.getMachineFunction();
8940 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8941
Dan Gohman69de1932008-02-06 22:27:42 +00008942 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008943 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008944
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008945 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008946 // vastart just stores the address of the VarArgsFrameIndex slot into the
8947 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008948 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8949 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008950 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8951 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008952 }
8953
8954 // __va_list_tag:
8955 // gp_offset (0 - 6 * 8)
8956 // fp_offset (48 - 48 + 8 * 16)
8957 // overflow_arg_area (point to parameters coming in memory).
8958 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008959 SmallVector<SDValue, 8> MemOps;
8960 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008961 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008962 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008963 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
8964 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008965 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008966 MemOps.push_back(Store);
8967
8968 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008969 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008970 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00008971 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008972 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
8973 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008974 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008975 MemOps.push_back(Store);
8976
8977 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00008978 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008979 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00008980 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8981 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008982 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
8983 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00008984 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008985 MemOps.push_back(Store);
8986
8987 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00008988 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008989 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00008990 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
8991 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008992 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
8993 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008994 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00008995 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00008996 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00008997}
8998
Dan Gohmand858e902010-04-17 15:26:15 +00008999SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009000 assert(Subtarget->is64Bit() &&
9001 "LowerVAARG only handles 64-bit va_arg!");
9002 assert((Subtarget->isTargetLinux() ||
9003 Subtarget->isTargetDarwin()) &&
9004 "Unhandled target in LowerVAARG");
9005 assert(Op.getNode()->getNumOperands() == 4);
9006 SDValue Chain = Op.getOperand(0);
9007 SDValue SrcPtr = Op.getOperand(1);
9008 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9009 unsigned Align = Op.getConstantOperandVal(3);
9010 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009011
Dan Gohman320afb82010-10-12 18:00:49 +00009012 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009013 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009014 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9015 uint8_t ArgMode;
9016
9017 // Decide which area this value should be read from.
9018 // TODO: Implement the AMD64 ABI in its entirety. This simple
9019 // selection mechanism works only for the basic types.
9020 if (ArgVT == MVT::f80) {
9021 llvm_unreachable("va_arg for f80 not yet implemented");
9022 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9023 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9024 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9025 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9026 } else {
9027 llvm_unreachable("Unhandled argument type in LowerVAARG");
9028 }
9029
9030 if (ArgMode == 2) {
9031 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009032 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009033 !(DAG.getMachineFunction()
9034 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009035 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009036 }
9037
9038 // Insert VAARG_64 node into the DAG
9039 // VAARG_64 returns two values: Variable Argument Address, Chain
9040 SmallVector<SDValue, 11> InstOps;
9041 InstOps.push_back(Chain);
9042 InstOps.push_back(SrcPtr);
9043 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9044 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9045 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9046 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9047 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9048 VTs, &InstOps[0], InstOps.size(),
9049 MVT::i64,
9050 MachinePointerInfo(SV),
9051 /*Align=*/0,
9052 /*Volatile=*/false,
9053 /*ReadMem=*/true,
9054 /*WriteMem=*/true);
9055 Chain = VAARG.getValue(1);
9056
9057 // Load the next argument and return it
9058 return DAG.getLoad(ArgVT, dl,
9059 Chain,
9060 VAARG,
9061 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009062 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009063}
9064
Dan Gohmand858e902010-04-17 15:26:15 +00009065SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009066 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009067 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009068 SDValue Chain = Op.getOperand(0);
9069 SDValue DstPtr = Op.getOperand(1);
9070 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009071 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9072 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009073 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009074
Chris Lattnere72f2022010-09-21 05:40:29 +00009075 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009076 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009077 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009078 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009079}
9080
Craig Topper80e46362012-01-23 06:16:53 +00009081// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9082// may or may not be a constant. Takes immediate version of shift as input.
9083static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9084 SDValue SrcOp, SDValue ShAmt,
9085 SelectionDAG &DAG) {
9086 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9087
9088 if (isa<ConstantSDNode>(ShAmt)) {
9089 switch (Opc) {
9090 default: llvm_unreachable("Unknown target vector shift node");
9091 case X86ISD::VSHLI:
9092 case X86ISD::VSRLI:
9093 case X86ISD::VSRAI:
9094 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9095 }
9096 }
9097
9098 // Change opcode to non-immediate version
9099 switch (Opc) {
9100 default: llvm_unreachable("Unknown target vector shift node");
9101 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9102 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9103 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9104 }
9105
9106 // Need to build a vector containing shift amount
9107 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9108 SDValue ShOps[4];
9109 ShOps[0] = ShAmt;
9110 ShOps[1] = DAG.getConstant(0, MVT::i32);
9111 ShOps[2] = DAG.getUNDEF(MVT::i32);
9112 ShOps[3] = DAG.getUNDEF(MVT::i32);
9113 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9114 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9115 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9116}
9117
Dan Gohman475871a2008-07-27 21:46:04 +00009118SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009119X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009120 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009121 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009122 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009123 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009124 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009125 case Intrinsic::x86_sse_comieq_ss:
9126 case Intrinsic::x86_sse_comilt_ss:
9127 case Intrinsic::x86_sse_comile_ss:
9128 case Intrinsic::x86_sse_comigt_ss:
9129 case Intrinsic::x86_sse_comige_ss:
9130 case Intrinsic::x86_sse_comineq_ss:
9131 case Intrinsic::x86_sse_ucomieq_ss:
9132 case Intrinsic::x86_sse_ucomilt_ss:
9133 case Intrinsic::x86_sse_ucomile_ss:
9134 case Intrinsic::x86_sse_ucomigt_ss:
9135 case Intrinsic::x86_sse_ucomige_ss:
9136 case Intrinsic::x86_sse_ucomineq_ss:
9137 case Intrinsic::x86_sse2_comieq_sd:
9138 case Intrinsic::x86_sse2_comilt_sd:
9139 case Intrinsic::x86_sse2_comile_sd:
9140 case Intrinsic::x86_sse2_comigt_sd:
9141 case Intrinsic::x86_sse2_comige_sd:
9142 case Intrinsic::x86_sse2_comineq_sd:
9143 case Intrinsic::x86_sse2_ucomieq_sd:
9144 case Intrinsic::x86_sse2_ucomilt_sd:
9145 case Intrinsic::x86_sse2_ucomile_sd:
9146 case Intrinsic::x86_sse2_ucomigt_sd:
9147 case Intrinsic::x86_sse2_ucomige_sd:
9148 case Intrinsic::x86_sse2_ucomineq_sd: {
9149 unsigned Opc = 0;
9150 ISD::CondCode CC = ISD::SETCC_INVALID;
9151 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009152 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009153 case Intrinsic::x86_sse_comieq_ss:
9154 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009155 Opc = X86ISD::COMI;
9156 CC = ISD::SETEQ;
9157 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009158 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009159 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009160 Opc = X86ISD::COMI;
9161 CC = ISD::SETLT;
9162 break;
9163 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009164 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009165 Opc = X86ISD::COMI;
9166 CC = ISD::SETLE;
9167 break;
9168 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009169 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009170 Opc = X86ISD::COMI;
9171 CC = ISD::SETGT;
9172 break;
9173 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009174 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009175 Opc = X86ISD::COMI;
9176 CC = ISD::SETGE;
9177 break;
9178 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009179 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009180 Opc = X86ISD::COMI;
9181 CC = ISD::SETNE;
9182 break;
9183 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009184 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009185 Opc = X86ISD::UCOMI;
9186 CC = ISD::SETEQ;
9187 break;
9188 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009189 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009190 Opc = X86ISD::UCOMI;
9191 CC = ISD::SETLT;
9192 break;
9193 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009194 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009195 Opc = X86ISD::UCOMI;
9196 CC = ISD::SETLE;
9197 break;
9198 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009199 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009200 Opc = X86ISD::UCOMI;
9201 CC = ISD::SETGT;
9202 break;
9203 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009204 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009205 Opc = X86ISD::UCOMI;
9206 CC = ISD::SETGE;
9207 break;
9208 case Intrinsic::x86_sse_ucomineq_ss:
9209 case Intrinsic::x86_sse2_ucomineq_sd:
9210 Opc = X86ISD::UCOMI;
9211 CC = ISD::SETNE;
9212 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009213 }
Evan Cheng734503b2006-09-11 02:19:56 +00009214
Dan Gohman475871a2008-07-27 21:46:04 +00009215 SDValue LHS = Op.getOperand(1);
9216 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009217 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009218 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009219 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9220 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9221 DAG.getConstant(X86CC, MVT::i8), Cond);
9222 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009223 }
Craig Topper86c7c582012-01-30 01:10:15 +00009224 // XOP comparison intrinsics
9225 case Intrinsic::x86_xop_vpcomltb:
9226 case Intrinsic::x86_xop_vpcomltw:
9227 case Intrinsic::x86_xop_vpcomltd:
9228 case Intrinsic::x86_xop_vpcomltq:
9229 case Intrinsic::x86_xop_vpcomltub:
9230 case Intrinsic::x86_xop_vpcomltuw:
9231 case Intrinsic::x86_xop_vpcomltud:
9232 case Intrinsic::x86_xop_vpcomltuq:
9233 case Intrinsic::x86_xop_vpcomleb:
9234 case Intrinsic::x86_xop_vpcomlew:
9235 case Intrinsic::x86_xop_vpcomled:
9236 case Intrinsic::x86_xop_vpcomleq:
9237 case Intrinsic::x86_xop_vpcomleub:
9238 case Intrinsic::x86_xop_vpcomleuw:
9239 case Intrinsic::x86_xop_vpcomleud:
9240 case Intrinsic::x86_xop_vpcomleuq:
9241 case Intrinsic::x86_xop_vpcomgtb:
9242 case Intrinsic::x86_xop_vpcomgtw:
9243 case Intrinsic::x86_xop_vpcomgtd:
9244 case Intrinsic::x86_xop_vpcomgtq:
9245 case Intrinsic::x86_xop_vpcomgtub:
9246 case Intrinsic::x86_xop_vpcomgtuw:
9247 case Intrinsic::x86_xop_vpcomgtud:
9248 case Intrinsic::x86_xop_vpcomgtuq:
9249 case Intrinsic::x86_xop_vpcomgeb:
9250 case Intrinsic::x86_xop_vpcomgew:
9251 case Intrinsic::x86_xop_vpcomged:
9252 case Intrinsic::x86_xop_vpcomgeq:
9253 case Intrinsic::x86_xop_vpcomgeub:
9254 case Intrinsic::x86_xop_vpcomgeuw:
9255 case Intrinsic::x86_xop_vpcomgeud:
9256 case Intrinsic::x86_xop_vpcomgeuq:
9257 case Intrinsic::x86_xop_vpcomeqb:
9258 case Intrinsic::x86_xop_vpcomeqw:
9259 case Intrinsic::x86_xop_vpcomeqd:
9260 case Intrinsic::x86_xop_vpcomeqq:
9261 case Intrinsic::x86_xop_vpcomequb:
9262 case Intrinsic::x86_xop_vpcomequw:
9263 case Intrinsic::x86_xop_vpcomequd:
9264 case Intrinsic::x86_xop_vpcomequq:
9265 case Intrinsic::x86_xop_vpcomneb:
9266 case Intrinsic::x86_xop_vpcomnew:
9267 case Intrinsic::x86_xop_vpcomned:
9268 case Intrinsic::x86_xop_vpcomneq:
9269 case Intrinsic::x86_xop_vpcomneub:
9270 case Intrinsic::x86_xop_vpcomneuw:
9271 case Intrinsic::x86_xop_vpcomneud:
9272 case Intrinsic::x86_xop_vpcomneuq:
9273 case Intrinsic::x86_xop_vpcomfalseb:
9274 case Intrinsic::x86_xop_vpcomfalsew:
9275 case Intrinsic::x86_xop_vpcomfalsed:
9276 case Intrinsic::x86_xop_vpcomfalseq:
9277 case Intrinsic::x86_xop_vpcomfalseub:
9278 case Intrinsic::x86_xop_vpcomfalseuw:
9279 case Intrinsic::x86_xop_vpcomfalseud:
9280 case Intrinsic::x86_xop_vpcomfalseuq:
9281 case Intrinsic::x86_xop_vpcomtrueb:
9282 case Intrinsic::x86_xop_vpcomtruew:
9283 case Intrinsic::x86_xop_vpcomtrued:
9284 case Intrinsic::x86_xop_vpcomtrueq:
9285 case Intrinsic::x86_xop_vpcomtrueub:
9286 case Intrinsic::x86_xop_vpcomtrueuw:
9287 case Intrinsic::x86_xop_vpcomtrueud:
9288 case Intrinsic::x86_xop_vpcomtrueuq: {
9289 unsigned CC = 0;
9290 unsigned Opc = 0;
9291
9292 switch (IntNo) {
9293 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9294 case Intrinsic::x86_xop_vpcomltb:
9295 case Intrinsic::x86_xop_vpcomltw:
9296 case Intrinsic::x86_xop_vpcomltd:
9297 case Intrinsic::x86_xop_vpcomltq:
9298 CC = 0;
9299 Opc = X86ISD::VPCOM;
9300 break;
9301 case Intrinsic::x86_xop_vpcomltub:
9302 case Intrinsic::x86_xop_vpcomltuw:
9303 case Intrinsic::x86_xop_vpcomltud:
9304 case Intrinsic::x86_xop_vpcomltuq:
9305 CC = 0;
9306 Opc = X86ISD::VPCOMU;
9307 break;
9308 case Intrinsic::x86_xop_vpcomleb:
9309 case Intrinsic::x86_xop_vpcomlew:
9310 case Intrinsic::x86_xop_vpcomled:
9311 case Intrinsic::x86_xop_vpcomleq:
9312 CC = 1;
9313 Opc = X86ISD::VPCOM;
9314 break;
9315 case Intrinsic::x86_xop_vpcomleub:
9316 case Intrinsic::x86_xop_vpcomleuw:
9317 case Intrinsic::x86_xop_vpcomleud:
9318 case Intrinsic::x86_xop_vpcomleuq:
9319 CC = 1;
9320 Opc = X86ISD::VPCOMU;
9321 break;
9322 case Intrinsic::x86_xop_vpcomgtb:
9323 case Intrinsic::x86_xop_vpcomgtw:
9324 case Intrinsic::x86_xop_vpcomgtd:
9325 case Intrinsic::x86_xop_vpcomgtq:
9326 CC = 2;
9327 Opc = X86ISD::VPCOM;
9328 break;
9329 case Intrinsic::x86_xop_vpcomgtub:
9330 case Intrinsic::x86_xop_vpcomgtuw:
9331 case Intrinsic::x86_xop_vpcomgtud:
9332 case Intrinsic::x86_xop_vpcomgtuq:
9333 CC = 2;
9334 Opc = X86ISD::VPCOMU;
9335 break;
9336 case Intrinsic::x86_xop_vpcomgeb:
9337 case Intrinsic::x86_xop_vpcomgew:
9338 case Intrinsic::x86_xop_vpcomged:
9339 case Intrinsic::x86_xop_vpcomgeq:
9340 CC = 3;
9341 Opc = X86ISD::VPCOM;
9342 break;
9343 case Intrinsic::x86_xop_vpcomgeub:
9344 case Intrinsic::x86_xop_vpcomgeuw:
9345 case Intrinsic::x86_xop_vpcomgeud:
9346 case Intrinsic::x86_xop_vpcomgeuq:
9347 CC = 3;
9348 Opc = X86ISD::VPCOMU;
9349 break;
9350 case Intrinsic::x86_xop_vpcomeqb:
9351 case Intrinsic::x86_xop_vpcomeqw:
9352 case Intrinsic::x86_xop_vpcomeqd:
9353 case Intrinsic::x86_xop_vpcomeqq:
9354 CC = 4;
9355 Opc = X86ISD::VPCOM;
9356 break;
9357 case Intrinsic::x86_xop_vpcomequb:
9358 case Intrinsic::x86_xop_vpcomequw:
9359 case Intrinsic::x86_xop_vpcomequd:
9360 case Intrinsic::x86_xop_vpcomequq:
9361 CC = 4;
9362 Opc = X86ISD::VPCOMU;
9363 break;
9364 case Intrinsic::x86_xop_vpcomneb:
9365 case Intrinsic::x86_xop_vpcomnew:
9366 case Intrinsic::x86_xop_vpcomned:
9367 case Intrinsic::x86_xop_vpcomneq:
9368 CC = 5;
9369 Opc = X86ISD::VPCOM;
9370 break;
9371 case Intrinsic::x86_xop_vpcomneub:
9372 case Intrinsic::x86_xop_vpcomneuw:
9373 case Intrinsic::x86_xop_vpcomneud:
9374 case Intrinsic::x86_xop_vpcomneuq:
9375 CC = 5;
9376 Opc = X86ISD::VPCOMU;
9377 break;
9378 case Intrinsic::x86_xop_vpcomfalseb:
9379 case Intrinsic::x86_xop_vpcomfalsew:
9380 case Intrinsic::x86_xop_vpcomfalsed:
9381 case Intrinsic::x86_xop_vpcomfalseq:
9382 CC = 6;
9383 Opc = X86ISD::VPCOM;
9384 break;
9385 case Intrinsic::x86_xop_vpcomfalseub:
9386 case Intrinsic::x86_xop_vpcomfalseuw:
9387 case Intrinsic::x86_xop_vpcomfalseud:
9388 case Intrinsic::x86_xop_vpcomfalseuq:
9389 CC = 6;
9390 Opc = X86ISD::VPCOMU;
9391 break;
9392 case Intrinsic::x86_xop_vpcomtrueb:
9393 case Intrinsic::x86_xop_vpcomtruew:
9394 case Intrinsic::x86_xop_vpcomtrued:
9395 case Intrinsic::x86_xop_vpcomtrueq:
9396 CC = 7;
9397 Opc = X86ISD::VPCOM;
9398 break;
9399 case Intrinsic::x86_xop_vpcomtrueub:
9400 case Intrinsic::x86_xop_vpcomtrueuw:
9401 case Intrinsic::x86_xop_vpcomtrueud:
9402 case Intrinsic::x86_xop_vpcomtrueuq:
9403 CC = 7;
9404 Opc = X86ISD::VPCOMU;
9405 break;
9406 }
9407
9408 SDValue LHS = Op.getOperand(1);
9409 SDValue RHS = Op.getOperand(2);
9410 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9411 DAG.getConstant(CC, MVT::i8));
9412 }
9413
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009414 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009415 case Intrinsic::x86_sse2_pmulu_dq:
9416 case Intrinsic::x86_avx2_pmulu_dq:
9417 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9418 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009419 case Intrinsic::x86_sse3_hadd_ps:
9420 case Intrinsic::x86_sse3_hadd_pd:
9421 case Intrinsic::x86_avx_hadd_ps_256:
9422 case Intrinsic::x86_avx_hadd_pd_256:
9423 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9424 Op.getOperand(1), Op.getOperand(2));
9425 case Intrinsic::x86_sse3_hsub_ps:
9426 case Intrinsic::x86_sse3_hsub_pd:
9427 case Intrinsic::x86_avx_hsub_ps_256:
9428 case Intrinsic::x86_avx_hsub_pd_256:
9429 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9430 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009431 case Intrinsic::x86_ssse3_phadd_w_128:
9432 case Intrinsic::x86_ssse3_phadd_d_128:
9433 case Intrinsic::x86_avx2_phadd_w:
9434 case Intrinsic::x86_avx2_phadd_d:
9435 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9436 Op.getOperand(1), Op.getOperand(2));
9437 case Intrinsic::x86_ssse3_phsub_w_128:
9438 case Intrinsic::x86_ssse3_phsub_d_128:
9439 case Intrinsic::x86_avx2_phsub_w:
9440 case Intrinsic::x86_avx2_phsub_d:
9441 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9442 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009443 case Intrinsic::x86_avx2_psllv_d:
9444 case Intrinsic::x86_avx2_psllv_q:
9445 case Intrinsic::x86_avx2_psllv_d_256:
9446 case Intrinsic::x86_avx2_psllv_q_256:
9447 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9448 Op.getOperand(1), Op.getOperand(2));
9449 case Intrinsic::x86_avx2_psrlv_d:
9450 case Intrinsic::x86_avx2_psrlv_q:
9451 case Intrinsic::x86_avx2_psrlv_d_256:
9452 case Intrinsic::x86_avx2_psrlv_q_256:
9453 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9454 Op.getOperand(1), Op.getOperand(2));
9455 case Intrinsic::x86_avx2_psrav_d:
9456 case Intrinsic::x86_avx2_psrav_d_256:
9457 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9458 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009459 case Intrinsic::x86_ssse3_pshuf_b_128:
9460 case Intrinsic::x86_avx2_pshuf_b:
9461 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9462 Op.getOperand(1), Op.getOperand(2));
9463 case Intrinsic::x86_ssse3_psign_b_128:
9464 case Intrinsic::x86_ssse3_psign_w_128:
9465 case Intrinsic::x86_ssse3_psign_d_128:
9466 case Intrinsic::x86_avx2_psign_b:
9467 case Intrinsic::x86_avx2_psign_w:
9468 case Intrinsic::x86_avx2_psign_d:
9469 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9470 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009471 case Intrinsic::x86_sse41_insertps:
9472 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9473 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9474 case Intrinsic::x86_avx_vperm2f128_ps_256:
9475 case Intrinsic::x86_avx_vperm2f128_pd_256:
9476 case Intrinsic::x86_avx_vperm2f128_si_256:
9477 case Intrinsic::x86_avx2_vperm2i128:
9478 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9479 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper5a313bb2012-02-08 06:36:57 +00009480 case Intrinsic::x86_avx_vpermil_ps:
9481 case Intrinsic::x86_avx_vpermil_pd:
9482 case Intrinsic::x86_avx_vpermil_ps_256:
9483 case Intrinsic::x86_avx_vpermil_pd_256:
9484 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9485 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009486
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009487 // ptest and testp intrinsics. The intrinsic these come from are designed to
9488 // return an integer value, not just an instruction so lower it to the ptest
9489 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009490 case Intrinsic::x86_sse41_ptestz:
9491 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009492 case Intrinsic::x86_sse41_ptestnzc:
9493 case Intrinsic::x86_avx_ptestz_256:
9494 case Intrinsic::x86_avx_ptestc_256:
9495 case Intrinsic::x86_avx_ptestnzc_256:
9496 case Intrinsic::x86_avx_vtestz_ps:
9497 case Intrinsic::x86_avx_vtestc_ps:
9498 case Intrinsic::x86_avx_vtestnzc_ps:
9499 case Intrinsic::x86_avx_vtestz_pd:
9500 case Intrinsic::x86_avx_vtestc_pd:
9501 case Intrinsic::x86_avx_vtestnzc_pd:
9502 case Intrinsic::x86_avx_vtestz_ps_256:
9503 case Intrinsic::x86_avx_vtestc_ps_256:
9504 case Intrinsic::x86_avx_vtestnzc_ps_256:
9505 case Intrinsic::x86_avx_vtestz_pd_256:
9506 case Intrinsic::x86_avx_vtestc_pd_256:
9507 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9508 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009509 unsigned X86CC = 0;
9510 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009511 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009512 case Intrinsic::x86_avx_vtestz_ps:
9513 case Intrinsic::x86_avx_vtestz_pd:
9514 case Intrinsic::x86_avx_vtestz_ps_256:
9515 case Intrinsic::x86_avx_vtestz_pd_256:
9516 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009517 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009518 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009519 // ZF = 1
9520 X86CC = X86::COND_E;
9521 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009522 case Intrinsic::x86_avx_vtestc_ps:
9523 case Intrinsic::x86_avx_vtestc_pd:
9524 case Intrinsic::x86_avx_vtestc_ps_256:
9525 case Intrinsic::x86_avx_vtestc_pd_256:
9526 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009527 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009528 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009529 // CF = 1
9530 X86CC = X86::COND_B;
9531 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009532 case Intrinsic::x86_avx_vtestnzc_ps:
9533 case Intrinsic::x86_avx_vtestnzc_pd:
9534 case Intrinsic::x86_avx_vtestnzc_ps_256:
9535 case Intrinsic::x86_avx_vtestnzc_pd_256:
9536 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009537 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009538 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009539 // ZF and CF = 0
9540 X86CC = X86::COND_A;
9541 break;
9542 }
Eric Christopherfd179292009-08-27 18:07:15 +00009543
Eric Christopher71c67532009-07-29 00:28:05 +00009544 SDValue LHS = Op.getOperand(1);
9545 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009546 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9547 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009548 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9549 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9550 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009551 }
Evan Cheng5759f972008-05-04 09:15:50 +00009552
Craig Topper80e46362012-01-23 06:16:53 +00009553 // SSE/AVX shift intrinsics
9554 case Intrinsic::x86_sse2_psll_w:
9555 case Intrinsic::x86_sse2_psll_d:
9556 case Intrinsic::x86_sse2_psll_q:
9557 case Intrinsic::x86_avx2_psll_w:
9558 case Intrinsic::x86_avx2_psll_d:
9559 case Intrinsic::x86_avx2_psll_q:
9560 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9561 Op.getOperand(1), Op.getOperand(2));
9562 case Intrinsic::x86_sse2_psrl_w:
9563 case Intrinsic::x86_sse2_psrl_d:
9564 case Intrinsic::x86_sse2_psrl_q:
9565 case Intrinsic::x86_avx2_psrl_w:
9566 case Intrinsic::x86_avx2_psrl_d:
9567 case Intrinsic::x86_avx2_psrl_q:
9568 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9569 Op.getOperand(1), Op.getOperand(2));
9570 case Intrinsic::x86_sse2_psra_w:
9571 case Intrinsic::x86_sse2_psra_d:
9572 case Intrinsic::x86_avx2_psra_w:
9573 case Intrinsic::x86_avx2_psra_d:
9574 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9575 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009576 case Intrinsic::x86_sse2_pslli_w:
9577 case Intrinsic::x86_sse2_pslli_d:
9578 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009579 case Intrinsic::x86_avx2_pslli_w:
9580 case Intrinsic::x86_avx2_pslli_d:
9581 case Intrinsic::x86_avx2_pslli_q:
9582 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9583 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009584 case Intrinsic::x86_sse2_psrli_w:
9585 case Intrinsic::x86_sse2_psrli_d:
9586 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009587 case Intrinsic::x86_avx2_psrli_w:
9588 case Intrinsic::x86_avx2_psrli_d:
9589 case Intrinsic::x86_avx2_psrli_q:
9590 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9591 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009592 case Intrinsic::x86_sse2_psrai_w:
9593 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009594 case Intrinsic::x86_avx2_psrai_w:
9595 case Intrinsic::x86_avx2_psrai_d:
9596 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9597 Op.getOperand(1), Op.getOperand(2), DAG);
9598 // Fix vector shift instructions where the last operand is a non-immediate
9599 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009600 case Intrinsic::x86_mmx_pslli_w:
9601 case Intrinsic::x86_mmx_pslli_d:
9602 case Intrinsic::x86_mmx_pslli_q:
9603 case Intrinsic::x86_mmx_psrli_w:
9604 case Intrinsic::x86_mmx_psrli_d:
9605 case Intrinsic::x86_mmx_psrli_q:
9606 case Intrinsic::x86_mmx_psrai_w:
9607 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009608 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009609 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009610 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009611
9612 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009613 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009614 case Intrinsic::x86_mmx_pslli_w:
9615 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009616 break;
Craig Topper80e46362012-01-23 06:16:53 +00009617 case Intrinsic::x86_mmx_pslli_d:
9618 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009619 break;
Craig Topper80e46362012-01-23 06:16:53 +00009620 case Intrinsic::x86_mmx_pslli_q:
9621 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009622 break;
Craig Topper80e46362012-01-23 06:16:53 +00009623 case Intrinsic::x86_mmx_psrli_w:
9624 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009625 break;
Craig Topper80e46362012-01-23 06:16:53 +00009626 case Intrinsic::x86_mmx_psrli_d:
9627 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009628 break;
Craig Topper80e46362012-01-23 06:16:53 +00009629 case Intrinsic::x86_mmx_psrli_q:
9630 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009631 break;
Craig Topper80e46362012-01-23 06:16:53 +00009632 case Intrinsic::x86_mmx_psrai_w:
9633 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009634 break;
Craig Topper80e46362012-01-23 06:16:53 +00009635 case Intrinsic::x86_mmx_psrai_d:
9636 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009637 break;
Craig Topper80e46362012-01-23 06:16:53 +00009638 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009639 }
Mon P Wangefa42202009-09-03 19:56:25 +00009640
9641 // The vector shift intrinsics with scalars uses 32b shift amounts but
9642 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9643 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009644 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9645 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009646// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009647
Owen Andersone50ed302009-08-10 22:56:29 +00009648 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009649 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009650 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009651 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009652 Op.getOperand(1), ShAmt);
9653 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009654 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009655}
Evan Cheng72261582005-12-20 06:22:03 +00009656
Dan Gohmand858e902010-04-17 15:26:15 +00009657SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9658 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009659 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9660 MFI->setReturnAddressIsTaken(true);
9661
Bill Wendling64e87322009-01-16 19:25:27 +00009662 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009663 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009664
9665 if (Depth > 0) {
9666 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9667 SDValue Offset =
9668 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009669 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009670 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009671 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009672 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009673 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009674 }
9675
9676 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009677 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009678 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009679 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009680}
9681
Dan Gohmand858e902010-04-17 15:26:15 +00009682SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009683 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9684 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009685
Owen Andersone50ed302009-08-10 22:56:29 +00009686 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009687 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009688 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9689 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009690 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009691 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009692 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9693 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009694 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009695 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009696}
9697
Dan Gohman475871a2008-07-27 21:46:04 +00009698SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009699 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009700 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009701}
9702
Dan Gohmand858e902010-04-17 15:26:15 +00009703SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009704 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009705 SDValue Chain = Op.getOperand(0);
9706 SDValue Offset = Op.getOperand(1);
9707 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009708 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009709
Dan Gohmand8816272010-08-11 18:14:00 +00009710 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9711 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9712 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009713 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009714
Dan Gohmand8816272010-08-11 18:14:00 +00009715 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9716 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009717 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009718 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9719 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009720 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009721 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009722
Dale Johannesene4d209d2009-02-03 20:21:25 +00009723 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009724 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009725 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009726}
9727
Duncan Sands4a544a72011-09-06 13:37:06 +00009728SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9729 SelectionDAG &DAG) const {
9730 return Op.getOperand(0);
9731}
9732
9733SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9734 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009735 SDValue Root = Op.getOperand(0);
9736 SDValue Trmp = Op.getOperand(1); // trampoline
9737 SDValue FPtr = Op.getOperand(2); // nested function
9738 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009739 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009740
Dan Gohman69de1932008-02-06 22:27:42 +00009741 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009742
9743 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009744 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009745
9746 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009747 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9748 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009749
Evan Cheng0e6a0522011-07-18 20:57:22 +00009750 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9751 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009752
9753 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9754
9755 // Load the pointer to the nested function into R11.
9756 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009757 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009758 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009759 Addr, MachinePointerInfo(TrmpAddr),
9760 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009761
Owen Anderson825b72b2009-08-11 20:47:22 +00009762 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9763 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009764 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9765 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009766 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009767
9768 // Load the 'nest' parameter value into R10.
9769 // R10 is specified in X86CallingConv.td
9770 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009771 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9772 DAG.getConstant(10, MVT::i64));
9773 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009774 Addr, MachinePointerInfo(TrmpAddr, 10),
9775 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009776
Owen Anderson825b72b2009-08-11 20:47:22 +00009777 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9778 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009779 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9780 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009781 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009782
9783 // Jump to the nested function.
9784 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009785 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9786 DAG.getConstant(20, MVT::i64));
9787 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009788 Addr, MachinePointerInfo(TrmpAddr, 20),
9789 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009790
9791 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009792 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9793 DAG.getConstant(22, MVT::i64));
9794 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009795 MachinePointerInfo(TrmpAddr, 22),
9796 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009797
Duncan Sands4a544a72011-09-06 13:37:06 +00009798 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009799 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009800 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009801 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009802 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009803 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009804
9805 switch (CC) {
9806 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009807 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009808 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009809 case CallingConv::X86_StdCall: {
9810 // Pass 'nest' parameter in ECX.
9811 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009812 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009813
9814 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009815 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009816 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009817
Chris Lattner58d74912008-03-12 17:45:29 +00009818 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009819 unsigned InRegCount = 0;
9820 unsigned Idx = 1;
9821
9822 for (FunctionType::param_iterator I = FTy->param_begin(),
9823 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009824 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009825 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009826 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009827
9828 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009829 report_fatal_error("Nest register in use - reduce number of inreg"
9830 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009831 }
9832 }
9833 break;
9834 }
9835 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009836 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009837 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009838 // Pass 'nest' parameter in EAX.
9839 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009840 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009841 break;
9842 }
9843
Dan Gohman475871a2008-07-27 21:46:04 +00009844 SDValue OutChains[4];
9845 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009846
Owen Anderson825b72b2009-08-11 20:47:22 +00009847 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9848 DAG.getConstant(10, MVT::i32));
9849 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009850
Chris Lattnera62fe662010-02-05 19:20:30 +00009851 // This is storing the opcode for MOV32ri.
9852 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009853 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009854 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009855 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009856 Trmp, MachinePointerInfo(TrmpAddr),
9857 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009858
Owen Anderson825b72b2009-08-11 20:47:22 +00009859 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9860 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009861 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9862 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009863 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009864
Chris Lattnera62fe662010-02-05 19:20:30 +00009865 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009866 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9867 DAG.getConstant(5, MVT::i32));
9868 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009869 MachinePointerInfo(TrmpAddr, 5),
9870 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009871
Owen Anderson825b72b2009-08-11 20:47:22 +00009872 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9873 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009874 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9875 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009876 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009877
Duncan Sands4a544a72011-09-06 13:37:06 +00009878 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009879 }
9880}
9881
Dan Gohmand858e902010-04-17 15:26:15 +00009882SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9883 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009884 /*
9885 The rounding mode is in bits 11:10 of FPSR, and has the following
9886 settings:
9887 00 Round to nearest
9888 01 Round to -inf
9889 10 Round to +inf
9890 11 Round to 0
9891
9892 FLT_ROUNDS, on the other hand, expects the following:
9893 -1 Undefined
9894 0 Round to 0
9895 1 Round to nearest
9896 2 Round to +inf
9897 3 Round to -inf
9898
9899 To perform the conversion, we do:
9900 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9901 */
9902
9903 MachineFunction &MF = DAG.getMachineFunction();
9904 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009905 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009906 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009907 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009908 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009909
9910 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009911 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009912 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009913
Michael J. Spencerec38de22010-10-10 22:04:20 +00009914
Chris Lattner2156b792010-09-22 01:11:26 +00009915 MachineMemOperand *MMO =
9916 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9917 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009918
Chris Lattner2156b792010-09-22 01:11:26 +00009919 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9920 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9921 DAG.getVTList(MVT::Other),
9922 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009923
9924 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009925 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009926 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009927
9928 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009929 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009930 DAG.getNode(ISD::SRL, DL, MVT::i16,
9931 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009932 CWD, DAG.getConstant(0x800, MVT::i16)),
9933 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009934 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009935 DAG.getNode(ISD::SRL, DL, MVT::i16,
9936 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009937 CWD, DAG.getConstant(0x400, MVT::i16)),
9938 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009939
Dan Gohman475871a2008-07-27 21:46:04 +00009940 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009941 DAG.getNode(ISD::AND, DL, MVT::i16,
9942 DAG.getNode(ISD::ADD, DL, MVT::i16,
9943 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009944 DAG.getConstant(1, MVT::i16)),
9945 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009946
9947
Duncan Sands83ec4b62008-06-06 12:08:01 +00009948 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009949 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009950}
9951
Dan Gohmand858e902010-04-17 15:26:15 +00009952SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009953 EVT VT = Op.getValueType();
9954 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009955 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009956 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009957
9958 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009959 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009960 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009961 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009962 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009963 }
Evan Cheng18efe262007-12-14 02:13:44 +00009964
Evan Cheng152804e2007-12-14 08:30:15 +00009965 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00009966 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009967 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00009968
9969 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00009970 SDValue Ops[] = {
9971 Op,
9972 DAG.getConstant(NumBits+NumBits-1, OpVT),
9973 DAG.getConstant(X86::COND_E, MVT::i8),
9974 Op.getValue(1)
9975 };
9976 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00009977
9978 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00009979 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00009980
Owen Anderson825b72b2009-08-11 20:47:22 +00009981 if (VT == MVT::i8)
9982 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009983 return Op;
9984}
9985
Chandler Carruthacc068e2011-12-24 10:55:54 +00009986SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
9987 SelectionDAG &DAG) const {
9988 EVT VT = Op.getValueType();
9989 EVT OpVT = VT;
9990 unsigned NumBits = VT.getSizeInBits();
9991 DebugLoc dl = Op.getDebugLoc();
9992
9993 Op = Op.getOperand(0);
9994 if (VT == MVT::i8) {
9995 // Zero extend to i32 since there is not an i8 bsr.
9996 OpVT = MVT::i32;
9997 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
9998 }
9999
10000 // Issue a bsr (scan bits in reverse).
10001 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10002 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10003
10004 // And xor with NumBits-1.
10005 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10006
10007 if (VT == MVT::i8)
10008 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10009 return Op;
10010}
10011
Dan Gohmand858e902010-04-17 15:26:15 +000010012SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010013 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010014 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010015 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010016 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010017
10018 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010019 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010020 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010021
10022 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010023 SDValue Ops[] = {
10024 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010025 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010026 DAG.getConstant(X86::COND_E, MVT::i8),
10027 Op.getValue(1)
10028 };
Chandler Carruth77821022011-12-24 12:12:34 +000010029 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010030}
10031
Craig Topper13894fa2011-08-24 06:14:18 +000010032// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10033// ones, and then concatenate the result back.
10034static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010035 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010036
10037 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10038 "Unsupported value type for operation");
10039
10040 int NumElems = VT.getVectorNumElements();
10041 DebugLoc dl = Op.getDebugLoc();
10042 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10043 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10044
10045 // Extract the LHS vectors
10046 SDValue LHS = Op.getOperand(0);
10047 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10048 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10049
10050 // Extract the RHS vectors
10051 SDValue RHS = Op.getOperand(1);
10052 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10053 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10054
10055 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10056 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10057
10058 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10059 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10060 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10061}
10062
10063SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10064 assert(Op.getValueType().getSizeInBits() == 256 &&
10065 Op.getValueType().isInteger() &&
10066 "Only handle AVX 256-bit vector integer operation");
10067 return Lower256IntArith(Op, DAG);
10068}
10069
10070SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10071 assert(Op.getValueType().getSizeInBits() == 256 &&
10072 Op.getValueType().isInteger() &&
10073 "Only handle AVX 256-bit vector integer operation");
10074 return Lower256IntArith(Op, DAG);
10075}
10076
10077SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10078 EVT VT = Op.getValueType();
10079
10080 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010081 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010082 return Lower256IntArith(Op, DAG);
10083
Craig Topper5b209e82012-02-05 03:14:49 +000010084 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10085 "Only know how to lower V2I64/V4I64 multiply");
10086
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010087 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010088
Craig Topper5b209e82012-02-05 03:14:49 +000010089 // Ahi = psrlqi(a, 32);
10090 // Bhi = psrlqi(b, 32);
10091 //
10092 // AloBlo = pmuludq(a, b);
10093 // AloBhi = pmuludq(a, Bhi);
10094 // AhiBlo = pmuludq(Ahi, b);
10095
10096 // AloBhi = psllqi(AloBhi, 32);
10097 // AhiBlo = psllqi(AhiBlo, 32);
10098 // return AloBlo + AloBhi + AhiBlo;
10099
Craig Topperaaa643c2011-11-09 07:28:55 +000010100 SDValue A = Op.getOperand(0);
10101 SDValue B = Op.getOperand(1);
10102
Craig Topper5b209e82012-02-05 03:14:49 +000010103 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010104
Craig Topper5b209e82012-02-05 03:14:49 +000010105 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10106 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010107
Craig Topper5b209e82012-02-05 03:14:49 +000010108 // Bit cast to 32-bit vectors for MULUDQ
10109 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10110 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10111 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10112 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10113 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010114
Craig Topper5b209e82012-02-05 03:14:49 +000010115 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10116 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10117 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010118
Craig Topper5b209e82012-02-05 03:14:49 +000010119 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10120 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010121
Dale Johannesene4d209d2009-02-03 20:21:25 +000010122 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010123 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010124}
10125
Nadav Rotem43012222011-05-11 08:12:09 +000010126SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10127
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010128 EVT VT = Op.getValueType();
10129 DebugLoc dl = Op.getDebugLoc();
10130 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010131 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010132 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010133
Craig Topper1accb7e2012-01-10 06:54:16 +000010134 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010135 return SDValue();
10136
Nadav Rotem43012222011-05-11 08:12:09 +000010137 // Optimize shl/srl/sra with constant shift amount.
10138 if (isSplatVector(Amt.getNode())) {
10139 SDValue SclrAmt = Amt->getOperand(0);
10140 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10141 uint64_t ShiftAmt = C->getZExtValue();
10142
Craig Toppered2e13d2012-01-22 19:15:14 +000010143 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10144 (Subtarget->hasAVX2() &&
10145 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10146 if (Op.getOpcode() == ISD::SHL)
10147 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10148 DAG.getConstant(ShiftAmt, MVT::i32));
10149 if (Op.getOpcode() == ISD::SRL)
10150 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10151 DAG.getConstant(ShiftAmt, MVT::i32));
10152 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10153 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10154 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010155 }
10156
Craig Toppered2e13d2012-01-22 19:15:14 +000010157 if (VT == MVT::v16i8) {
10158 if (Op.getOpcode() == ISD::SHL) {
10159 // Make a large shift.
10160 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10161 DAG.getConstant(ShiftAmt, MVT::i32));
10162 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10163 // Zero out the rightmost bits.
10164 SmallVector<SDValue, 16> V(16,
10165 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10166 MVT::i8));
10167 return DAG.getNode(ISD::AND, dl, VT, SHL,
10168 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010169 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010170 if (Op.getOpcode() == ISD::SRL) {
10171 // Make a large shift.
10172 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10173 DAG.getConstant(ShiftAmt, MVT::i32));
10174 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10175 // Zero out the leftmost bits.
10176 SmallVector<SDValue, 16> V(16,
10177 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10178 MVT::i8));
10179 return DAG.getNode(ISD::AND, dl, VT, SRL,
10180 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10181 }
10182 if (Op.getOpcode() == ISD::SRA) {
10183 if (ShiftAmt == 7) {
10184 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010185 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010186 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010187 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010188
Craig Toppered2e13d2012-01-22 19:15:14 +000010189 // R s>> a === ((R u>> a) ^ m) - m
10190 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10191 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10192 MVT::i8));
10193 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10194 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10195 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10196 return Res;
10197 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010198 }
Craig Topper46154eb2011-11-11 07:39:23 +000010199
Craig Topper0d86d462011-11-20 00:12:05 +000010200 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10201 if (Op.getOpcode() == ISD::SHL) {
10202 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010203 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10204 DAG.getConstant(ShiftAmt, MVT::i32));
10205 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010206 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010207 SmallVector<SDValue, 32> V(32,
10208 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10209 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010210 return DAG.getNode(ISD::AND, dl, VT, SHL,
10211 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010212 }
Craig Topper0d86d462011-11-20 00:12:05 +000010213 if (Op.getOpcode() == ISD::SRL) {
10214 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010215 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10216 DAG.getConstant(ShiftAmt, MVT::i32));
10217 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010218 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010219 SmallVector<SDValue, 32> V(32,
10220 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10221 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010222 return DAG.getNode(ISD::AND, dl, VT, SRL,
10223 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10224 }
10225 if (Op.getOpcode() == ISD::SRA) {
10226 if (ShiftAmt == 7) {
10227 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010228 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010229 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010230 }
10231
10232 // R s>> a === ((R u>> a) ^ m) - m
10233 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10234 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10235 MVT::i8));
10236 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10237 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10238 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10239 return Res;
10240 }
10241 }
Nadav Rotem43012222011-05-11 08:12:09 +000010242 }
10243 }
10244
10245 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010246 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010247 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10248 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010249
Chris Lattner7302d802012-02-06 21:56:39 +000010250 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10251 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010252 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10253 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010254 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010255 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010256
10257 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010258 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010259 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10260 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10261 }
Nadav Rotem43012222011-05-11 08:12:09 +000010262 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010263 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010264
Nate Begeman51409212010-07-28 00:21:48 +000010265 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010266 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10267 DAG.getConstant(5, MVT::i32));
10268 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010269
Lang Hames8b99c1e2011-12-17 01:08:46 +000010270 // Turn 'a' into a mask suitable for VSELECT
10271 SDValue VSelM = DAG.getConstant(0x80, VT);
10272 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010273 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010274
Lang Hames8b99c1e2011-12-17 01:08:46 +000010275 SDValue CM1 = DAG.getConstant(0x0f, VT);
10276 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010277
Lang Hames8b99c1e2011-12-17 01:08:46 +000010278 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10279 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010280 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10281 DAG.getConstant(4, MVT::i32), DAG);
10282 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010283 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10284
Nate Begeman51409212010-07-28 00:21:48 +000010285 // a += a
10286 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010287 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010288 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010289
Lang Hames8b99c1e2011-12-17 01:08:46 +000010290 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10291 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010292 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10293 DAG.getConstant(2, MVT::i32), DAG);
10294 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010295 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10296
Nate Begeman51409212010-07-28 00:21:48 +000010297 // a += a
10298 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010299 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010300 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010301
Lang Hames8b99c1e2011-12-17 01:08:46 +000010302 // return VSELECT(r, r+r, a);
10303 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010304 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010305 return R;
10306 }
Craig Topper46154eb2011-11-11 07:39:23 +000010307
10308 // Decompose 256-bit shifts into smaller 128-bit shifts.
10309 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010310 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010311 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10312 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10313
10314 // Extract the two vectors
10315 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10316 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10317 DAG, dl);
10318
10319 // Recreate the shift amount vectors
10320 SDValue Amt1, Amt2;
10321 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10322 // Constant shift amount
10323 SmallVector<SDValue, 4> Amt1Csts;
10324 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010325 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010326 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010327 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010328 Amt2Csts.push_back(Amt->getOperand(i));
10329
10330 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10331 &Amt1Csts[0], NumElems/2);
10332 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10333 &Amt2Csts[0], NumElems/2);
10334 } else {
10335 // Variable shift amount
10336 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10337 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10338 DAG, dl);
10339 }
10340
10341 // Issue new vector shifts for the smaller types
10342 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10343 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10344
10345 // Concatenate the result back
10346 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10347 }
10348
Nate Begeman51409212010-07-28 00:21:48 +000010349 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010350}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010351
Dan Gohmand858e902010-04-17 15:26:15 +000010352SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010353 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10354 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010355 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10356 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010357 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010358 SDValue LHS = N->getOperand(0);
10359 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010360 unsigned BaseOp = 0;
10361 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010362 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010363 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010364 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010365 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010366 // A subtract of one will be selected as a INC. Note that INC doesn't
10367 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010368 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10369 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010370 BaseOp = X86ISD::INC;
10371 Cond = X86::COND_O;
10372 break;
10373 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010374 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010375 Cond = X86::COND_O;
10376 break;
10377 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010378 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010379 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010380 break;
10381 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010382 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10383 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010384 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10385 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010386 BaseOp = X86ISD::DEC;
10387 Cond = X86::COND_O;
10388 break;
10389 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010390 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010391 Cond = X86::COND_O;
10392 break;
10393 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010394 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010395 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010396 break;
10397 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010398 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010399 Cond = X86::COND_O;
10400 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010401 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10402 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10403 MVT::i32);
10404 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010405
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010406 SDValue SetCC =
10407 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10408 DAG.getConstant(X86::COND_O, MVT::i32),
10409 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010410
Dan Gohman6e5fda22011-07-22 18:45:15 +000010411 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010412 }
Bill Wendling74c37652008-12-09 22:08:41 +000010413 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010414
Bill Wendling61edeb52008-12-02 01:06:39 +000010415 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010416 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010417 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010418
Bill Wendling61edeb52008-12-02 01:06:39 +000010419 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010420 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10421 DAG.getConstant(Cond, MVT::i32),
10422 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010423
Dan Gohman6e5fda22011-07-22 18:45:15 +000010424 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010425}
10426
Chad Rosier30450e82011-12-22 22:35:21 +000010427SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10428 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010429 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010430 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10431 EVT VT = Op.getValueType();
10432
Craig Toppered2e13d2012-01-22 19:15:14 +000010433 if (!Subtarget->hasSSE2() || !VT.isVector())
10434 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010435
Craig Toppered2e13d2012-01-22 19:15:14 +000010436 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10437 ExtraVT.getScalarType().getSizeInBits();
10438 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10439
10440 switch (VT.getSimpleVT().SimpleTy) {
10441 default: return SDValue();
10442 case MVT::v8i32:
10443 case MVT::v16i16:
10444 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010445 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010446 if (!Subtarget->hasAVX2()) {
10447 // needs to be split
10448 int NumElems = VT.getVectorNumElements();
10449 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10450 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010451
Craig Toppered2e13d2012-01-22 19:15:14 +000010452 // Extract the LHS vectors
10453 SDValue LHS = Op.getOperand(0);
10454 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10455 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010456
Craig Toppered2e13d2012-01-22 19:15:14 +000010457 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10458 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010459
Craig Toppered2e13d2012-01-22 19:15:14 +000010460 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10461 int ExtraNumElems = ExtraVT.getVectorNumElements();
10462 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10463 ExtraNumElems/2);
10464 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010465
Craig Toppered2e13d2012-01-22 19:15:14 +000010466 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10467 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010468
Craig Toppered2e13d2012-01-22 19:15:14 +000010469 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10470 }
10471 // fall through
10472 case MVT::v4i32:
10473 case MVT::v8i16: {
10474 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10475 Op.getOperand(0), ShAmt, DAG);
10476 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010477 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010478 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010479}
10480
10481
Eric Christopher9a9d2752010-07-22 02:48:34 +000010482SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10483 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010484
Eric Christopher77ed1352011-07-08 00:04:56 +000010485 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10486 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010487 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010488 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010489 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010490 SDValue Ops[] = {
10491 DAG.getRegister(X86::ESP, MVT::i32), // Base
10492 DAG.getTargetConstant(1, MVT::i8), // Scale
10493 DAG.getRegister(0, MVT::i32), // Index
10494 DAG.getTargetConstant(0, MVT::i32), // Disp
10495 DAG.getRegister(0, MVT::i32), // Segment.
10496 Zero,
10497 Chain
10498 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010499 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010500 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10501 array_lengthof(Ops));
10502 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010503 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010504
Eric Christopher9a9d2752010-07-22 02:48:34 +000010505 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010506 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010507 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010508
Chris Lattner132929a2010-08-14 17:26:09 +000010509 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10510 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10511 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10512 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010513
Chris Lattner132929a2010-08-14 17:26:09 +000010514 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10515 if (!Op1 && !Op2 && !Op3 && Op4)
10516 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010517
Chris Lattner132929a2010-08-14 17:26:09 +000010518 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10519 if (Op1 && !Op2 && !Op3 && !Op4)
10520 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010521
10522 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010523 // (MFENCE)>;
10524 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010525}
10526
Eli Friedman14648462011-07-27 22:21:52 +000010527SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10528 SelectionDAG &DAG) const {
10529 DebugLoc dl = Op.getDebugLoc();
10530 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10531 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10532 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10533 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10534
10535 // The only fence that needs an instruction is a sequentially-consistent
10536 // cross-thread fence.
10537 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10538 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10539 // no-sse2). There isn't any reason to disable it if the target processor
10540 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010541 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010542 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10543
10544 SDValue Chain = Op.getOperand(0);
10545 SDValue Zero = DAG.getConstant(0, MVT::i32);
10546 SDValue Ops[] = {
10547 DAG.getRegister(X86::ESP, MVT::i32), // Base
10548 DAG.getTargetConstant(1, MVT::i8), // Scale
10549 DAG.getRegister(0, MVT::i32), // Index
10550 DAG.getTargetConstant(0, MVT::i32), // Disp
10551 DAG.getRegister(0, MVT::i32), // Segment.
10552 Zero,
10553 Chain
10554 };
10555 SDNode *Res =
10556 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10557 array_lengthof(Ops));
10558 return SDValue(Res, 0);
10559 }
10560
10561 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10562 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10563}
10564
10565
Dan Gohmand858e902010-04-17 15:26:15 +000010566SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010567 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010568 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010569 unsigned Reg = 0;
10570 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010571 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010572 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010573 case MVT::i8: Reg = X86::AL; size = 1; break;
10574 case MVT::i16: Reg = X86::AX; size = 2; break;
10575 case MVT::i32: Reg = X86::EAX; size = 4; break;
10576 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010577 assert(Subtarget->is64Bit() && "Node not type legal!");
10578 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010579 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010580 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010581 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010582 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010583 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010584 Op.getOperand(1),
10585 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010586 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010587 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010588 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010589 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10590 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10591 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010592 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010593 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010594 return cpOut;
10595}
10596
Duncan Sands1607f052008-12-01 11:39:25 +000010597SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010598 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010599 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010600 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010601 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010602 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010603 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010604 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10605 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010606 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010607 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10608 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010609 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010610 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010611 rdx.getValue(1)
10612 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010613 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010614}
10615
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010616SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010617 SelectionDAG &DAG) const {
10618 EVT SrcVT = Op.getOperand(0).getValueType();
10619 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010620 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010621 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010622 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010623 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010624 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010625 // i64 <=> MMX conversions are Legal.
10626 if (SrcVT==MVT::i64 && DstVT.isVector())
10627 return Op;
10628 if (DstVT==MVT::i64 && SrcVT.isVector())
10629 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010630 // MMX <=> MMX conversions are Legal.
10631 if (SrcVT.isVector() && DstVT.isVector())
10632 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010633 // All other conversions need to be expanded.
10634 return SDValue();
10635}
Chris Lattner5b856542010-12-20 00:59:46 +000010636
Dan Gohmand858e902010-04-17 15:26:15 +000010637SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010638 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010639 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010640 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010641 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010642 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010643 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010644 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010645 Node->getOperand(0),
10646 Node->getOperand(1), negOp,
10647 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010648 cast<AtomicSDNode>(Node)->getAlignment(),
10649 cast<AtomicSDNode>(Node)->getOrdering(),
10650 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010651}
10652
Eli Friedman327236c2011-08-24 20:50:09 +000010653static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10654 SDNode *Node = Op.getNode();
10655 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010656 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010657
10658 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010659 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10660 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10661 // (The only way to get a 16-byte store is cmpxchg16b)
10662 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10663 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10664 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010665 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10666 cast<AtomicSDNode>(Node)->getMemoryVT(),
10667 Node->getOperand(0),
10668 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010669 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010670 cast<AtomicSDNode>(Node)->getOrdering(),
10671 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010672 return Swap.getValue(1);
10673 }
10674 // Other atomic stores have a simple pattern.
10675 return Op;
10676}
10677
Chris Lattner5b856542010-12-20 00:59:46 +000010678static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10679 EVT VT = Op.getNode()->getValueType(0);
10680
10681 // Let legalize expand this if it isn't a legal type yet.
10682 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10683 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010684
Chris Lattner5b856542010-12-20 00:59:46 +000010685 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010686
Chris Lattner5b856542010-12-20 00:59:46 +000010687 unsigned Opc;
10688 bool ExtraOp = false;
10689 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010690 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010691 case ISD::ADDC: Opc = X86ISD::ADD; break;
10692 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10693 case ISD::SUBC: Opc = X86ISD::SUB; break;
10694 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10695 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010696
Chris Lattner5b856542010-12-20 00:59:46 +000010697 if (!ExtraOp)
10698 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10699 Op.getOperand(1));
10700 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10701 Op.getOperand(1), Op.getOperand(2));
10702}
10703
Evan Cheng0db9fe62006-04-25 20:13:52 +000010704/// LowerOperation - Provide custom lowering hooks for some operations.
10705///
Dan Gohmand858e902010-04-17 15:26:15 +000010706SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010707 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010708 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010709 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010710 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010711 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010712 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10713 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010714 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010715 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010716 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010717 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10718 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10719 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010720 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010721 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010722 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10723 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10724 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010725 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010726 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010727 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010728 case ISD::SHL_PARTS:
10729 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010730 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010731 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010732 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010733 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010734 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010735 case ISD::FABS: return LowerFABS(Op, DAG);
10736 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010737 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010738 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010739 case ISD::SETCC: return LowerSETCC(Op, DAG);
10740 case ISD::SELECT: return LowerSELECT(Op, DAG);
10741 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010742 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010743 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010744 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010745 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010746 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010747 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10748 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010749 case ISD::FRAME_TO_ARGS_OFFSET:
10750 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010751 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010752 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010753 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10754 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010755 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010756 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010757 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010758 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010759 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010760 case ISD::SRA:
10761 case ISD::SRL:
10762 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010763 case ISD::SADDO:
10764 case ISD::UADDO:
10765 case ISD::SSUBO:
10766 case ISD::USUBO:
10767 case ISD::SMULO:
10768 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010769 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010770 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010771 case ISD::ADDC:
10772 case ISD::ADDE:
10773 case ISD::SUBC:
10774 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010775 case ISD::ADD: return LowerADD(Op, DAG);
10776 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010777 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010778}
10779
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010780static void ReplaceATOMIC_LOAD(SDNode *Node,
10781 SmallVectorImpl<SDValue> &Results,
10782 SelectionDAG &DAG) {
10783 DebugLoc dl = Node->getDebugLoc();
10784 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10785
10786 // Convert wide load -> cmpxchg8b/cmpxchg16b
10787 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10788 // (The only way to get a 16-byte load is cmpxchg16b)
10789 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010790 SDValue Zero = DAG.getConstant(0, VT);
10791 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010792 Node->getOperand(0),
10793 Node->getOperand(1), Zero, Zero,
10794 cast<AtomicSDNode>(Node)->getMemOperand(),
10795 cast<AtomicSDNode>(Node)->getOrdering(),
10796 cast<AtomicSDNode>(Node)->getSynchScope());
10797 Results.push_back(Swap.getValue(0));
10798 Results.push_back(Swap.getValue(1));
10799}
10800
Duncan Sands1607f052008-12-01 11:39:25 +000010801void X86TargetLowering::
10802ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010803 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010804 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010805 assert (Node->getValueType(0) == MVT::i64 &&
10806 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010807
10808 SDValue Chain = Node->getOperand(0);
10809 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010810 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010811 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010812 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010813 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010814 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010815 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010816 SDValue Result =
10817 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10818 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010819 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010820 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010821 Results.push_back(Result.getValue(2));
10822}
10823
Duncan Sands126d9072008-07-04 11:47:58 +000010824/// ReplaceNodeResults - Replace a node with an illegal result type
10825/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010826void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10827 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010828 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010829 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010830 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010831 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010832 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010833 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010834 case ISD::ADDC:
10835 case ISD::ADDE:
10836 case ISD::SUBC:
10837 case ISD::SUBE:
10838 // We don't want to expand or promote these.
10839 return;
Duncan Sands1607f052008-12-01 11:39:25 +000010840 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000010841 std::pair<SDValue,SDValue> Vals =
10842 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000010843 SDValue FIST = Vals.first, StackSlot = Vals.second;
10844 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010845 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010846 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000010847 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010848 MachinePointerInfo(),
10849 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000010850 }
10851 return;
10852 }
10853 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010854 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010855 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010856 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010857 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010858 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010859 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010860 eax.getValue(2));
10861 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10862 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010863 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010864 Results.push_back(edx.getValue(1));
10865 return;
10866 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010867 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010868 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010869 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010870 bool Regs64bit = T == MVT::i128;
10871 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010872 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010873 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10874 DAG.getConstant(0, HalfT));
10875 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10876 DAG.getConstant(1, HalfT));
10877 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10878 Regs64bit ? X86::RAX : X86::EAX,
10879 cpInL, SDValue());
10880 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10881 Regs64bit ? X86::RDX : X86::EDX,
10882 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010883 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010884 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10885 DAG.getConstant(0, HalfT));
10886 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10887 DAG.getConstant(1, HalfT));
10888 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10889 Regs64bit ? X86::RBX : X86::EBX,
10890 swapInL, cpInH.getValue(1));
10891 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10892 Regs64bit ? X86::RCX : X86::ECX,
10893 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010894 SDValue Ops[] = { swapInH.getValue(0),
10895 N->getOperand(1),
10896 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010897 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010898 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010899 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10900 X86ISD::LCMPXCHG8_DAG;
10901 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010902 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010903 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10904 Regs64bit ? X86::RAX : X86::EAX,
10905 HalfT, Result.getValue(1));
10906 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10907 Regs64bit ? X86::RDX : X86::EDX,
10908 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010909 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010910 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010911 Results.push_back(cpOutH.getValue(1));
10912 return;
10913 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010914 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010915 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10916 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010917 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010918 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10919 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010920 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010921 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10922 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010923 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010924 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10925 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010926 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010927 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10928 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010929 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010930 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10931 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010932 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010933 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10934 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010935 case ISD::ATOMIC_LOAD:
10936 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010937 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010938}
10939
Evan Cheng72261582005-12-20 06:22:03 +000010940const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10941 switch (Opcode) {
10942 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010943 case X86ISD::BSF: return "X86ISD::BSF";
10944 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010945 case X86ISD::SHLD: return "X86ISD::SHLD";
10946 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010947 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010948 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010949 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010950 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010951 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010952 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010953 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10954 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
10955 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000010956 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000010957 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000010958 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000010959 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000010960 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000010961 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000010962 case X86ISD::COMI: return "X86ISD::COMI";
10963 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000010964 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000010965 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000010966 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
10967 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000010968 case X86ISD::CMOV: return "X86ISD::CMOV";
10969 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000010970 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000010971 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
10972 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000010973 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000010974 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000010975 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010976 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000010977 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000010978 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
10979 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000010980 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000010981 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000010982 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000010983 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000010984 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000010985 case X86ISD::HADD: return "X86ISD::HADD";
10986 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000010987 case X86ISD::FHADD: return "X86ISD::FHADD";
10988 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000010989 case X86ISD::FMAX: return "X86ISD::FMAX";
10990 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000010991 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
10992 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010993 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000010994 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010995 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000010996 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010997 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000010998 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
10999 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011000 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11001 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11002 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11003 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11004 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11005 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011006 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11007 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011008 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11009 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011010 case X86ISD::VSHL: return "X86ISD::VSHL";
11011 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011012 case X86ISD::VSRA: return "X86ISD::VSRA";
11013 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11014 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11015 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011016 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011017 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11018 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011019 case X86ISD::ADD: return "X86ISD::ADD";
11020 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011021 case X86ISD::ADC: return "X86ISD::ADC";
11022 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011023 case X86ISD::SMUL: return "X86ISD::SMUL";
11024 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011025 case X86ISD::INC: return "X86ISD::INC";
11026 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011027 case X86ISD::OR: return "X86ISD::OR";
11028 case X86ISD::XOR: return "X86ISD::XOR";
11029 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011030 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011031 case X86ISD::BLSI: return "X86ISD::BLSI";
11032 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11033 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011034 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011035 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011036 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011037 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11038 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11039 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011040 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011041 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011042 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011043 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011044 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011045 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11046 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011047 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11048 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11049 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011050 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11051 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011052 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11053 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011054 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011055 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011056 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper5b209e82012-02-05 03:14:49 +000011057 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011058 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011059 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011060 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011061 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011062 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011063 }
11064}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011065
Chris Lattnerc9addb72007-03-30 23:15:24 +000011066// isLegalAddressingMode - Return true if the addressing mode represented
11067// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011068bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011069 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011070 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011071 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011072 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011073
Chris Lattnerc9addb72007-03-30 23:15:24 +000011074 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011075 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011076 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011077
Chris Lattnerc9addb72007-03-30 23:15:24 +000011078 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011079 unsigned GVFlags =
11080 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011081
Chris Lattnerdfed4132009-07-10 07:38:24 +000011082 // If a reference to this global requires an extra load, we can't fold it.
11083 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011084 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011085
Chris Lattnerdfed4132009-07-10 07:38:24 +000011086 // If BaseGV requires a register for the PIC base, we cannot also have a
11087 // BaseReg specified.
11088 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011089 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011090
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011091 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011092 if ((M != CodeModel::Small || R != Reloc::Static) &&
11093 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011094 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011095 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011096
Chris Lattnerc9addb72007-03-30 23:15:24 +000011097 switch (AM.Scale) {
11098 case 0:
11099 case 1:
11100 case 2:
11101 case 4:
11102 case 8:
11103 // These scales always work.
11104 break;
11105 case 3:
11106 case 5:
11107 case 9:
11108 // These scales are formed with basereg+scalereg. Only accept if there is
11109 // no basereg yet.
11110 if (AM.HasBaseReg)
11111 return false;
11112 break;
11113 default: // Other stuff never works.
11114 return false;
11115 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011116
Chris Lattnerc9addb72007-03-30 23:15:24 +000011117 return true;
11118}
11119
11120
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011121bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011122 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011123 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011124 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11125 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011126 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011127 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011128 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011129}
11130
Owen Andersone50ed302009-08-10 22:56:29 +000011131bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011132 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011133 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011134 unsigned NumBits1 = VT1.getSizeInBits();
11135 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011136 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011137 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011138 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011139}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011140
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011141bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011142 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011143 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011144}
11145
Owen Andersone50ed302009-08-10 22:56:29 +000011146bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011147 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011148 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011149}
11150
Owen Andersone50ed302009-08-10 22:56:29 +000011151bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011152 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011153 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011154}
11155
Evan Cheng60c07e12006-07-05 22:17:51 +000011156/// isShuffleMaskLegal - Targets can use this to indicate that they only
11157/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11158/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11159/// are assumed to be legal.
11160bool
Eric Christopherfd179292009-08-27 18:07:15 +000011161X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011162 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011163 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011164 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011165 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011166
Nate Begemana09008b2009-10-19 02:17:23 +000011167 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011168 return (VT.getVectorNumElements() == 2 ||
11169 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11170 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011171 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011172 isPSHUFDMask(M, VT) ||
11173 isPSHUFHWMask(M, VT) ||
11174 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011175 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011176 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11177 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011178 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11179 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011180}
11181
Dan Gohman7d8143f2008-04-09 20:09:42 +000011182bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011183X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011184 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011185 unsigned NumElts = VT.getVectorNumElements();
11186 // FIXME: This collection of masks seems suspect.
11187 if (NumElts == 2)
11188 return true;
11189 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11190 return (isMOVLMask(Mask, VT) ||
11191 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011192 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11193 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011194 }
11195 return false;
11196}
11197
11198//===----------------------------------------------------------------------===//
11199// X86 Scheduler Hooks
11200//===----------------------------------------------------------------------===//
11201
Mon P Wang63307c32008-05-05 19:05:59 +000011202// private utility function
11203MachineBasicBlock *
11204X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11205 MachineBasicBlock *MBB,
11206 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011207 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011208 unsigned LoadOpc,
11209 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011210 unsigned notOpc,
11211 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011212 const TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011213 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011214 // For the atomic bitwise operator, we generate
11215 // thisMBB:
11216 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011217 // ld t1 = [bitinstr.addr]
11218 // op t2 = t1, [bitinstr.val]
11219 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011220 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11221 // bz newMBB
11222 // fallthrough -->nextMBB
11223 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11224 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011225 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011226 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011227
Mon P Wang63307c32008-05-05 19:05:59 +000011228 /// First build the CFG
11229 MachineFunction *F = MBB->getParent();
11230 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011231 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11232 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11233 F->insert(MBBIter, newMBB);
11234 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011235
Dan Gohman14152b42010-07-06 20:24:04 +000011236 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11237 nextMBB->splice(nextMBB->begin(), thisMBB,
11238 llvm::next(MachineBasicBlock::iterator(bInstr)),
11239 thisMBB->end());
11240 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011241
Mon P Wang63307c32008-05-05 19:05:59 +000011242 // Update thisMBB to fall through to newMBB
11243 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011244
Mon P Wang63307c32008-05-05 19:05:59 +000011245 // newMBB jumps to itself and fall through to nextMBB
11246 newMBB->addSuccessor(nextMBB);
11247 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011248
Mon P Wang63307c32008-05-05 19:05:59 +000011249 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011250 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011251 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011252 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011253 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011254 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011255 int numArgs = bInstr->getNumOperands() - 1;
11256 for (int i=0; i < numArgs; ++i)
11257 argOpers[i] = &bInstr->getOperand(i+1);
11258
11259 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011260 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011261 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011262
Dale Johannesen140be2d2008-08-19 18:47:28 +000011263 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011264 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011265 for (int i=0; i <= lastAddrIndx; ++i)
11266 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011267
Dale Johannesen140be2d2008-08-19 18:47:28 +000011268 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011269 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011270 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011271 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011272 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011273 tt = t1;
11274
Dale Johannesen140be2d2008-08-19 18:47:28 +000011275 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011276 assert((argOpers[valArgIndx]->isReg() ||
11277 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011278 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011279 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011280 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011281 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011282 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011283 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011284 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011285
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011286 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011287 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011288
Dale Johannesene4d209d2009-02-03 20:21:25 +000011289 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011290 for (int i=0; i <= lastAddrIndx; ++i)
11291 (*MIB).addOperand(*argOpers[i]);
11292 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011293 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011294 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11295 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011296
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011297 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011298 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011299
Mon P Wang63307c32008-05-05 19:05:59 +000011300 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011301 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011302
Dan Gohman14152b42010-07-06 20:24:04 +000011303 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011304 return nextMBB;
11305}
11306
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011307// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011308MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011309X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11310 MachineBasicBlock *MBB,
11311 unsigned regOpcL,
11312 unsigned regOpcH,
11313 unsigned immOpcL,
11314 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011315 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011316 // For the atomic bitwise operator, we generate
11317 // thisMBB (instructions are in pairs, except cmpxchg8b)
11318 // ld t1,t2 = [bitinstr.addr]
11319 // newMBB:
11320 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11321 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011322 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011323 // mov ECX, EBX <- t5, t6
11324 // mov EAX, EDX <- t1, t2
11325 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11326 // mov t3, t4 <- EAX, EDX
11327 // bz newMBB
11328 // result in out1, out2
11329 // fallthrough -->nextMBB
11330
11331 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11332 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011333 const unsigned NotOpc = X86::NOT32r;
11334 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11335 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11336 MachineFunction::iterator MBBIter = MBB;
11337 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011338
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011339 /// First build the CFG
11340 MachineFunction *F = MBB->getParent();
11341 MachineBasicBlock *thisMBB = MBB;
11342 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11343 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11344 F->insert(MBBIter, newMBB);
11345 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011346
Dan Gohman14152b42010-07-06 20:24:04 +000011347 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11348 nextMBB->splice(nextMBB->begin(), thisMBB,
11349 llvm::next(MachineBasicBlock::iterator(bInstr)),
11350 thisMBB->end());
11351 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011352
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011353 // Update thisMBB to fall through to newMBB
11354 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011355
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011356 // newMBB jumps to itself and fall through to nextMBB
11357 newMBB->addSuccessor(nextMBB);
11358 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011359
Dale Johannesene4d209d2009-02-03 20:21:25 +000011360 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011361 // Insert instructions into newMBB based on incoming instruction
11362 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011363 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011364 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011365 MachineOperand& dest1Oper = bInstr->getOperand(0);
11366 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011367 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11368 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011369 argOpers[i] = &bInstr->getOperand(i+2);
11370
Dan Gohman71ea4e52010-05-14 21:01:44 +000011371 // We use some of the operands multiple times, so conservatively just
11372 // clear any kill flags that might be present.
11373 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11374 argOpers[i]->setIsKill(false);
11375 }
11376
Evan Chengad5b52f2010-01-08 19:14:57 +000011377 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011378 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011379
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011380 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011381 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011382 for (int i=0; i <= lastAddrIndx; ++i)
11383 (*MIB).addOperand(*argOpers[i]);
11384 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011385 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011386 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011387 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011388 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011389 MachineOperand newOp3 = *(argOpers[3]);
11390 if (newOp3.isImm())
11391 newOp3.setImm(newOp3.getImm()+4);
11392 else
11393 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011394 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011395 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011396
11397 // t3/4 are defined later, at the bottom of the loop
11398 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11399 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011400 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011401 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011402 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011403 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11404
Evan Cheng306b4ca2010-01-08 23:41:50 +000011405 // The subsequent operations should be using the destination registers of
11406 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011407 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011408 t1 = F->getRegInfo().createVirtualRegister(RC);
11409 t2 = F->getRegInfo().createVirtualRegister(RC);
11410 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11411 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011412 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011413 t1 = dest1Oper.getReg();
11414 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011415 }
11416
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011417 int valArgIndx = lastAddrIndx + 1;
11418 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011419 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011420 "invalid operand");
11421 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11422 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011423 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011424 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011425 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011426 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011427 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011428 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011429 (*MIB).addOperand(*argOpers[valArgIndx]);
11430 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011431 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011432 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011433 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011434 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011435 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011436 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011437 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011438 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011439 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011440 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011441
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011442 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011443 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011444 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445 MIB.addReg(t2);
11446
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011447 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011448 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011449 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011450 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011451
Dale Johannesene4d209d2009-02-03 20:21:25 +000011452 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011453 for (int i=0; i <= lastAddrIndx; ++i)
11454 (*MIB).addOperand(*argOpers[i]);
11455
11456 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011457 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11458 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011459
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011460 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011461 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011462 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011463 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011464
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011465 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011466 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011467
Dan Gohman14152b42010-07-06 20:24:04 +000011468 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011469 return nextMBB;
11470}
11471
11472// private utility function
11473MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011474X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11475 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011476 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011477 // For the atomic min/max operator, we generate
11478 // thisMBB:
11479 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011480 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011481 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011482 // cmp t1, t2
11483 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011484 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011485 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11486 // bz newMBB
11487 // fallthrough -->nextMBB
11488 //
11489 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11490 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011491 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011492 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011493
Mon P Wang63307c32008-05-05 19:05:59 +000011494 /// First build the CFG
11495 MachineFunction *F = MBB->getParent();
11496 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011497 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11498 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11499 F->insert(MBBIter, newMBB);
11500 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011501
Dan Gohman14152b42010-07-06 20:24:04 +000011502 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11503 nextMBB->splice(nextMBB->begin(), thisMBB,
11504 llvm::next(MachineBasicBlock::iterator(mInstr)),
11505 thisMBB->end());
11506 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011507
Mon P Wang63307c32008-05-05 19:05:59 +000011508 // Update thisMBB to fall through to newMBB
11509 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011510
Mon P Wang63307c32008-05-05 19:05:59 +000011511 // newMBB jumps to newMBB and fall through to nextMBB
11512 newMBB->addSuccessor(nextMBB);
11513 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011514
Dale Johannesene4d209d2009-02-03 20:21:25 +000011515 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011516 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011517 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011518 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011519 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011520 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011521 int numArgs = mInstr->getNumOperands() - 1;
11522 for (int i=0; i < numArgs; ++i)
11523 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011524
Mon P Wang63307c32008-05-05 19:05:59 +000011525 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011526 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011527 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011528
Mon P Wangab3e7472008-05-05 22:56:23 +000011529 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011530 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011531 for (int i=0; i <= lastAddrIndx; ++i)
11532 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011533
Mon P Wang63307c32008-05-05 19:05:59 +000011534 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011535 assert((argOpers[valArgIndx]->isReg() ||
11536 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011537 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011538
11539 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011540 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011541 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011542 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011543 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011544 (*MIB).addOperand(*argOpers[valArgIndx]);
11545
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011546 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011547 MIB.addReg(t1);
11548
Dale Johannesene4d209d2009-02-03 20:21:25 +000011549 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011550 MIB.addReg(t1);
11551 MIB.addReg(t2);
11552
11553 // Generate movc
11554 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011555 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011556 MIB.addReg(t2);
11557 MIB.addReg(t1);
11558
11559 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011560 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011561 for (int i=0; i <= lastAddrIndx; ++i)
11562 (*MIB).addOperand(*argOpers[i]);
11563 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011564 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011565 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11566 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011567
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011568 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011569 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011570
Mon P Wang63307c32008-05-05 19:05:59 +000011571 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011572 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011573
Dan Gohman14152b42010-07-06 20:24:04 +000011574 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011575 return nextMBB;
11576}
11577
Eric Christopherf83a5de2009-08-27 18:08:16 +000011578// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011579// or XMM0_V32I8 in AVX all of this code can be replaced with that
11580// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011581MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011582X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011583 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011584 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011585 "Target must have SSE4.2 or AVX features enabled");
11586
Eric Christopherb120ab42009-08-18 22:50:32 +000011587 DebugLoc dl = MI->getDebugLoc();
11588 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011589 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011590 if (!Subtarget->hasAVX()) {
11591 if (memArg)
11592 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11593 else
11594 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11595 } else {
11596 if (memArg)
11597 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11598 else
11599 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11600 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011601
Eric Christopher41c902f2010-11-30 08:20:21 +000011602 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011603 for (unsigned i = 0; i < numArgs; ++i) {
11604 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011605 if (!(Op.isReg() && Op.isImplicit()))
11606 MIB.addOperand(Op);
11607 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011608 BuildMI(*BB, MI, dl,
11609 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11610 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011611 .addReg(X86::XMM0);
11612
Dan Gohman14152b42010-07-06 20:24:04 +000011613 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011614 return BB;
11615}
11616
11617MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011618X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011619 DebugLoc dl = MI->getDebugLoc();
11620 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011621
Eric Christopher228232b2010-11-30 07:20:12 +000011622 // Address into RAX/EAX, other two args into ECX, EDX.
11623 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11624 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11625 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11626 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011627 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011628
Eric Christopher228232b2010-11-30 07:20:12 +000011629 unsigned ValOps = X86::AddrNumOperands;
11630 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11631 .addReg(MI->getOperand(ValOps).getReg());
11632 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11633 .addReg(MI->getOperand(ValOps+1).getReg());
11634
11635 // The instruction doesn't actually take any operands though.
11636 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011637
Eric Christopher228232b2010-11-30 07:20:12 +000011638 MI->eraseFromParent(); // The pseudo is gone now.
11639 return BB;
11640}
11641
11642MachineBasicBlock *
11643X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011644 DebugLoc dl = MI->getDebugLoc();
11645 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011646
Eric Christopher228232b2010-11-30 07:20:12 +000011647 // First arg in ECX, the second in EAX.
11648 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11649 .addReg(MI->getOperand(0).getReg());
11650 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11651 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011652
Eric Christopher228232b2010-11-30 07:20:12 +000011653 // The instruction doesn't actually take any operands though.
11654 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011655
Eric Christopher228232b2010-11-30 07:20:12 +000011656 MI->eraseFromParent(); // The pseudo is gone now.
11657 return BB;
11658}
11659
11660MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011661X86TargetLowering::EmitVAARG64WithCustomInserter(
11662 MachineInstr *MI,
11663 MachineBasicBlock *MBB) const {
11664 // Emit va_arg instruction on X86-64.
11665
11666 // Operands to this pseudo-instruction:
11667 // 0 ) Output : destination address (reg)
11668 // 1-5) Input : va_list address (addr, i64mem)
11669 // 6 ) ArgSize : Size (in bytes) of vararg type
11670 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11671 // 8 ) Align : Alignment of type
11672 // 9 ) EFLAGS (implicit-def)
11673
11674 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11675 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11676
11677 unsigned DestReg = MI->getOperand(0).getReg();
11678 MachineOperand &Base = MI->getOperand(1);
11679 MachineOperand &Scale = MI->getOperand(2);
11680 MachineOperand &Index = MI->getOperand(3);
11681 MachineOperand &Disp = MI->getOperand(4);
11682 MachineOperand &Segment = MI->getOperand(5);
11683 unsigned ArgSize = MI->getOperand(6).getImm();
11684 unsigned ArgMode = MI->getOperand(7).getImm();
11685 unsigned Align = MI->getOperand(8).getImm();
11686
11687 // Memory Reference
11688 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11689 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11690 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11691
11692 // Machine Information
11693 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11694 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11695 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11696 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11697 DebugLoc DL = MI->getDebugLoc();
11698
11699 // struct va_list {
11700 // i32 gp_offset
11701 // i32 fp_offset
11702 // i64 overflow_area (address)
11703 // i64 reg_save_area (address)
11704 // }
11705 // sizeof(va_list) = 24
11706 // alignment(va_list) = 8
11707
11708 unsigned TotalNumIntRegs = 6;
11709 unsigned TotalNumXMMRegs = 8;
11710 bool UseGPOffset = (ArgMode == 1);
11711 bool UseFPOffset = (ArgMode == 2);
11712 unsigned MaxOffset = TotalNumIntRegs * 8 +
11713 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11714
11715 /* Align ArgSize to a multiple of 8 */
11716 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11717 bool NeedsAlign = (Align > 8);
11718
11719 MachineBasicBlock *thisMBB = MBB;
11720 MachineBasicBlock *overflowMBB;
11721 MachineBasicBlock *offsetMBB;
11722 MachineBasicBlock *endMBB;
11723
11724 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11725 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11726 unsigned OffsetReg = 0;
11727
11728 if (!UseGPOffset && !UseFPOffset) {
11729 // If we only pull from the overflow region, we don't create a branch.
11730 // We don't need to alter control flow.
11731 OffsetDestReg = 0; // unused
11732 OverflowDestReg = DestReg;
11733
11734 offsetMBB = NULL;
11735 overflowMBB = thisMBB;
11736 endMBB = thisMBB;
11737 } else {
11738 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11739 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11740 // If not, pull from overflow_area. (branch to overflowMBB)
11741 //
11742 // thisMBB
11743 // | .
11744 // | .
11745 // offsetMBB overflowMBB
11746 // | .
11747 // | .
11748 // endMBB
11749
11750 // Registers for the PHI in endMBB
11751 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11752 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11753
11754 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11755 MachineFunction *MF = MBB->getParent();
11756 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11757 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11758 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11759
11760 MachineFunction::iterator MBBIter = MBB;
11761 ++MBBIter;
11762
11763 // Insert the new basic blocks
11764 MF->insert(MBBIter, offsetMBB);
11765 MF->insert(MBBIter, overflowMBB);
11766 MF->insert(MBBIter, endMBB);
11767
11768 // Transfer the remainder of MBB and its successor edges to endMBB.
11769 endMBB->splice(endMBB->begin(), thisMBB,
11770 llvm::next(MachineBasicBlock::iterator(MI)),
11771 thisMBB->end());
11772 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11773
11774 // Make offsetMBB and overflowMBB successors of thisMBB
11775 thisMBB->addSuccessor(offsetMBB);
11776 thisMBB->addSuccessor(overflowMBB);
11777
11778 // endMBB is a successor of both offsetMBB and overflowMBB
11779 offsetMBB->addSuccessor(endMBB);
11780 overflowMBB->addSuccessor(endMBB);
11781
11782 // Load the offset value into a register
11783 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11784 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11785 .addOperand(Base)
11786 .addOperand(Scale)
11787 .addOperand(Index)
11788 .addDisp(Disp, UseFPOffset ? 4 : 0)
11789 .addOperand(Segment)
11790 .setMemRefs(MMOBegin, MMOEnd);
11791
11792 // Check if there is enough room left to pull this argument.
11793 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11794 .addReg(OffsetReg)
11795 .addImm(MaxOffset + 8 - ArgSizeA8);
11796
11797 // Branch to "overflowMBB" if offset >= max
11798 // Fall through to "offsetMBB" otherwise
11799 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11800 .addMBB(overflowMBB);
11801 }
11802
11803 // In offsetMBB, emit code to use the reg_save_area.
11804 if (offsetMBB) {
11805 assert(OffsetReg != 0);
11806
11807 // Read the reg_save_area address.
11808 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11809 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11810 .addOperand(Base)
11811 .addOperand(Scale)
11812 .addOperand(Index)
11813 .addDisp(Disp, 16)
11814 .addOperand(Segment)
11815 .setMemRefs(MMOBegin, MMOEnd);
11816
11817 // Zero-extend the offset
11818 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11819 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11820 .addImm(0)
11821 .addReg(OffsetReg)
11822 .addImm(X86::sub_32bit);
11823
11824 // Add the offset to the reg_save_area to get the final address.
11825 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11826 .addReg(OffsetReg64)
11827 .addReg(RegSaveReg);
11828
11829 // Compute the offset for the next argument
11830 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11831 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11832 .addReg(OffsetReg)
11833 .addImm(UseFPOffset ? 16 : 8);
11834
11835 // Store it back into the va_list.
11836 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11837 .addOperand(Base)
11838 .addOperand(Scale)
11839 .addOperand(Index)
11840 .addDisp(Disp, UseFPOffset ? 4 : 0)
11841 .addOperand(Segment)
11842 .addReg(NextOffsetReg)
11843 .setMemRefs(MMOBegin, MMOEnd);
11844
11845 // Jump to endMBB
11846 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11847 .addMBB(endMBB);
11848 }
11849
11850 //
11851 // Emit code to use overflow area
11852 //
11853
11854 // Load the overflow_area address into a register.
11855 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11856 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11857 .addOperand(Base)
11858 .addOperand(Scale)
11859 .addOperand(Index)
11860 .addDisp(Disp, 8)
11861 .addOperand(Segment)
11862 .setMemRefs(MMOBegin, MMOEnd);
11863
11864 // If we need to align it, do so. Otherwise, just copy the address
11865 // to OverflowDestReg.
11866 if (NeedsAlign) {
11867 // Align the overflow address
11868 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11869 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11870
11871 // aligned_addr = (addr + (align-1)) & ~(align-1)
11872 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11873 .addReg(OverflowAddrReg)
11874 .addImm(Align-1);
11875
11876 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11877 .addReg(TmpReg)
11878 .addImm(~(uint64_t)(Align-1));
11879 } else {
11880 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11881 .addReg(OverflowAddrReg);
11882 }
11883
11884 // Compute the next overflow address after this argument.
11885 // (the overflow address should be kept 8-byte aligned)
11886 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11887 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11888 .addReg(OverflowDestReg)
11889 .addImm(ArgSizeA8);
11890
11891 // Store the new overflow address.
11892 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11893 .addOperand(Base)
11894 .addOperand(Scale)
11895 .addOperand(Index)
11896 .addDisp(Disp, 8)
11897 .addOperand(Segment)
11898 .addReg(NextAddrReg)
11899 .setMemRefs(MMOBegin, MMOEnd);
11900
11901 // If we branched, emit the PHI to the front of endMBB.
11902 if (offsetMBB) {
11903 BuildMI(*endMBB, endMBB->begin(), DL,
11904 TII->get(X86::PHI), DestReg)
11905 .addReg(OffsetDestReg).addMBB(offsetMBB)
11906 .addReg(OverflowDestReg).addMBB(overflowMBB);
11907 }
11908
11909 // Erase the pseudo instruction
11910 MI->eraseFromParent();
11911
11912 return endMBB;
11913}
11914
11915MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011916X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11917 MachineInstr *MI,
11918 MachineBasicBlock *MBB) const {
11919 // Emit code to save XMM registers to the stack. The ABI says that the
11920 // number of registers to save is given in %al, so it's theoretically
11921 // possible to do an indirect jump trick to avoid saving all of them,
11922 // however this code takes a simpler approach and just executes all
11923 // of the stores if %al is non-zero. It's less code, and it's probably
11924 // easier on the hardware branch predictor, and stores aren't all that
11925 // expensive anyway.
11926
11927 // Create the new basic blocks. One block contains all the XMM stores,
11928 // and one block is the final destination regardless of whether any
11929 // stores were performed.
11930 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11931 MachineFunction *F = MBB->getParent();
11932 MachineFunction::iterator MBBIter = MBB;
11933 ++MBBIter;
11934 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11935 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11936 F->insert(MBBIter, XMMSaveMBB);
11937 F->insert(MBBIter, EndMBB);
11938
Dan Gohman14152b42010-07-06 20:24:04 +000011939 // Transfer the remainder of MBB and its successor edges to EndMBB.
11940 EndMBB->splice(EndMBB->begin(), MBB,
11941 llvm::next(MachineBasicBlock::iterator(MI)),
11942 MBB->end());
11943 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11944
Dan Gohmand6708ea2009-08-15 01:38:56 +000011945 // The original block will now fall through to the XMM save block.
11946 MBB->addSuccessor(XMMSaveMBB);
11947 // The XMMSaveMBB will fall through to the end block.
11948 XMMSaveMBB->addSuccessor(EndMBB);
11949
11950 // Now add the instructions.
11951 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11952 DebugLoc DL = MI->getDebugLoc();
11953
11954 unsigned CountReg = MI->getOperand(0).getReg();
11955 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
11956 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
11957
11958 if (!Subtarget->isTargetWin64()) {
11959 // If %al is 0, branch around the XMM save block.
11960 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011961 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011962 MBB->addSuccessor(EndMBB);
11963 }
11964
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011965 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000011966 // In the XMM save block, save all the XMM argument registers.
11967 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
11968 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000011969 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000011970 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000011971 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000011972 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000011973 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011974 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000011975 .addFrameIndex(RegSaveFrameIndex)
11976 .addImm(/*Scale=*/1)
11977 .addReg(/*IndexReg=*/0)
11978 .addImm(/*Disp=*/Offset)
11979 .addReg(/*Segment=*/0)
11980 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000011981 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000011982 }
11983
Dan Gohman14152b42010-07-06 20:24:04 +000011984 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011985
11986 return EndMBB;
11987}
Mon P Wang63307c32008-05-05 19:05:59 +000011988
Lang Hames6e3f7e42012-02-03 01:13:49 +000011989// The EFLAGS operand of SelectItr might be missing a kill marker
11990// because there were multiple uses of EFLAGS, and ISel didn't know
11991// which to mark. Figure out whether SelectItr should have had a
11992// kill marker, and set it if it should. Returns the correct kill
11993// marker value.
11994static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
11995 MachineBasicBlock* BB,
11996 const TargetRegisterInfo* TRI) {
11997 // Scan forward through BB for a use/def of EFLAGS.
11998 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
11999 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012000 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012001 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012002 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012003 if (mi.definesRegister(X86::EFLAGS))
12004 break; // Should have kill-flag - update below.
12005 }
12006
12007 // If we hit the end of the block, check whether EFLAGS is live into a
12008 // successor.
12009 if (miI == BB->end()) {
12010 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12011 sEnd = BB->succ_end();
12012 sItr != sEnd; ++sItr) {
12013 MachineBasicBlock* succ = *sItr;
12014 if (succ->isLiveIn(X86::EFLAGS))
12015 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012016 }
12017 }
12018
Lang Hames6e3f7e42012-02-03 01:13:49 +000012019 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12020 // out. SelectMI should have a kill flag on EFLAGS.
12021 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012022 return true;
12023}
12024
Evan Cheng60c07e12006-07-05 22:17:51 +000012025MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012026X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012027 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012028 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12029 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012030
Chris Lattner52600972009-09-02 05:57:00 +000012031 // To "insert" a SELECT_CC instruction, we actually have to insert the
12032 // diamond control-flow pattern. The incoming instruction knows the
12033 // destination vreg to set, the condition code register to branch on, the
12034 // true/false values to select between, and a branch opcode to use.
12035 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12036 MachineFunction::iterator It = BB;
12037 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012038
Chris Lattner52600972009-09-02 05:57:00 +000012039 // thisMBB:
12040 // ...
12041 // TrueVal = ...
12042 // cmpTY ccX, r1, r2
12043 // bCC copy1MBB
12044 // fallthrough --> copy0MBB
12045 MachineBasicBlock *thisMBB = BB;
12046 MachineFunction *F = BB->getParent();
12047 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12048 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012049 F->insert(It, copy0MBB);
12050 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012051
Bill Wendling730c07e2010-06-25 20:48:10 +000012052 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12053 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012054 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12055 if (!MI->killsRegister(X86::EFLAGS) &&
12056 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12057 copy0MBB->addLiveIn(X86::EFLAGS);
12058 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012059 }
12060
Dan Gohman14152b42010-07-06 20:24:04 +000012061 // Transfer the remainder of BB and its successor edges to sinkMBB.
12062 sinkMBB->splice(sinkMBB->begin(), BB,
12063 llvm::next(MachineBasicBlock::iterator(MI)),
12064 BB->end());
12065 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12066
12067 // Add the true and fallthrough blocks as its successors.
12068 BB->addSuccessor(copy0MBB);
12069 BB->addSuccessor(sinkMBB);
12070
12071 // Create the conditional branch instruction.
12072 unsigned Opc =
12073 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12074 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12075
Chris Lattner52600972009-09-02 05:57:00 +000012076 // copy0MBB:
12077 // %FalseValue = ...
12078 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012079 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012080
Chris Lattner52600972009-09-02 05:57:00 +000012081 // sinkMBB:
12082 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12083 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012084 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12085 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012086 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12087 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12088
Dan Gohman14152b42010-07-06 20:24:04 +000012089 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012090 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012091}
12092
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012093MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012094X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12095 bool Is64Bit) const {
12096 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12097 DebugLoc DL = MI->getDebugLoc();
12098 MachineFunction *MF = BB->getParent();
12099 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12100
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012101 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012102
12103 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12104 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12105
12106 // BB:
12107 // ... [Till the alloca]
12108 // If stacklet is not large enough, jump to mallocMBB
12109 //
12110 // bumpMBB:
12111 // Allocate by subtracting from RSP
12112 // Jump to continueMBB
12113 //
12114 // mallocMBB:
12115 // Allocate by call to runtime
12116 //
12117 // continueMBB:
12118 // ...
12119 // [rest of original BB]
12120 //
12121
12122 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12123 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12124 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12125
12126 MachineRegisterInfo &MRI = MF->getRegInfo();
12127 const TargetRegisterClass *AddrRegClass =
12128 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12129
12130 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12131 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12132 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012133 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012134 sizeVReg = MI->getOperand(1).getReg(),
12135 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12136
12137 MachineFunction::iterator MBBIter = BB;
12138 ++MBBIter;
12139
12140 MF->insert(MBBIter, bumpMBB);
12141 MF->insert(MBBIter, mallocMBB);
12142 MF->insert(MBBIter, continueMBB);
12143
12144 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12145 (MachineBasicBlock::iterator(MI)), BB->end());
12146 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12147
12148 // Add code to the main basic block to check if the stack limit has been hit,
12149 // and if so, jump to mallocMBB otherwise to bumpMBB.
12150 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012151 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012152 .addReg(tmpSPVReg).addReg(sizeVReg);
12153 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012154 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012155 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012156 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12157
12158 // bumpMBB simply decreases the stack pointer, since we know the current
12159 // stacklet has enough space.
12160 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012161 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012162 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012163 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012164 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12165
12166 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012167 const uint32_t *RegMask =
12168 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012169 if (Is64Bit) {
12170 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12171 .addReg(sizeVReg);
12172 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012173 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12174 .addRegMask(RegMask)
12175 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012176 } else {
12177 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12178 .addImm(12);
12179 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12180 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012181 .addExternalSymbol("__morestack_allocate_stack_space")
12182 .addRegMask(RegMask)
12183 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012184 }
12185
12186 if (!Is64Bit)
12187 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12188 .addImm(16);
12189
12190 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12191 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12192 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12193
12194 // Set up the CFG correctly.
12195 BB->addSuccessor(bumpMBB);
12196 BB->addSuccessor(mallocMBB);
12197 mallocMBB->addSuccessor(continueMBB);
12198 bumpMBB->addSuccessor(continueMBB);
12199
12200 // Take care of the PHI nodes.
12201 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12202 MI->getOperand(0).getReg())
12203 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12204 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12205
12206 // Delete the original pseudo instruction.
12207 MI->eraseFromParent();
12208
12209 // And we're done.
12210 return continueMBB;
12211}
12212
12213MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012214X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012215 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012216 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12217 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012218
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012219 assert(!Subtarget->isTargetEnvMacho());
12220
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012221 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12222 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012223
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012224 if (Subtarget->isTargetWin64()) {
12225 if (Subtarget->isTargetCygMing()) {
12226 // ___chkstk(Mingw64):
12227 // Clobbers R10, R11, RAX and EFLAGS.
12228 // Updates RSP.
12229 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12230 .addExternalSymbol("___chkstk")
12231 .addReg(X86::RAX, RegState::Implicit)
12232 .addReg(X86::RSP, RegState::Implicit)
12233 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12234 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12235 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12236 } else {
12237 // __chkstk(MSVCRT): does not update stack pointer.
12238 // Clobbers R10, R11 and EFLAGS.
12239 // FIXME: RAX(allocated size) might be reused and not killed.
12240 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12241 .addExternalSymbol("__chkstk")
12242 .addReg(X86::RAX, RegState::Implicit)
12243 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12244 // RAX has the offset to subtracted from RSP.
12245 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12246 .addReg(X86::RSP)
12247 .addReg(X86::RAX);
12248 }
12249 } else {
12250 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012251 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12252
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012253 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12254 .addExternalSymbol(StackProbeSymbol)
12255 .addReg(X86::EAX, RegState::Implicit)
12256 .addReg(X86::ESP, RegState::Implicit)
12257 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12258 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12259 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12260 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012261
Dan Gohman14152b42010-07-06 20:24:04 +000012262 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012263 return BB;
12264}
Chris Lattner52600972009-09-02 05:57:00 +000012265
12266MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012267X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12268 MachineBasicBlock *BB) const {
12269 // This is pretty easy. We're taking the value that we received from
12270 // our load from the relocation, sticking it in either RDI (x86-64)
12271 // or EAX and doing an indirect call. The return value will then
12272 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012273 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012274 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012275 DebugLoc DL = MI->getDebugLoc();
12276 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012277
12278 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012279 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012280
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012281 // Get a register mask for the lowered call.
12282 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12283 // proper register mask.
12284 const uint32_t *RegMask =
12285 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012286 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012287 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12288 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012289 .addReg(X86::RIP)
12290 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012291 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012292 MI->getOperand(3).getTargetFlags())
12293 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012294 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012295 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012296 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012297 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012298 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12299 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012300 .addReg(0)
12301 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012302 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012303 MI->getOperand(3).getTargetFlags())
12304 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012305 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012306 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012307 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012308 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012309 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12310 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012311 .addReg(TII->getGlobalBaseReg(F))
12312 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012313 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012314 MI->getOperand(3).getTargetFlags())
12315 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012316 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012317 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012318 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012319 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012320
Dan Gohman14152b42010-07-06 20:24:04 +000012321 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012322 return BB;
12323}
12324
12325MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012326X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012327 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012328 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012329 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012330 case X86::TAILJMPd64:
12331 case X86::TAILJMPr64:
12332 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012333 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012334 case X86::TCRETURNdi64:
12335 case X86::TCRETURNri64:
12336 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012337 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012338 case X86::WIN_ALLOCA:
12339 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012340 case X86::SEG_ALLOCA_32:
12341 return EmitLoweredSegAlloca(MI, BB, false);
12342 case X86::SEG_ALLOCA_64:
12343 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012344 case X86::TLSCall_32:
12345 case X86::TLSCall_64:
12346 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012347 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012348 case X86::CMOV_FR32:
12349 case X86::CMOV_FR64:
12350 case X86::CMOV_V4F32:
12351 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012352 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012353 case X86::CMOV_V8F32:
12354 case X86::CMOV_V4F64:
12355 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012356 case X86::CMOV_GR16:
12357 case X86::CMOV_GR32:
12358 case X86::CMOV_RFP32:
12359 case X86::CMOV_RFP64:
12360 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012361 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012362
Dale Johannesen849f2142007-07-03 00:53:03 +000012363 case X86::FP32_TO_INT16_IN_MEM:
12364 case X86::FP32_TO_INT32_IN_MEM:
12365 case X86::FP32_TO_INT64_IN_MEM:
12366 case X86::FP64_TO_INT16_IN_MEM:
12367 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012368 case X86::FP64_TO_INT64_IN_MEM:
12369 case X86::FP80_TO_INT16_IN_MEM:
12370 case X86::FP80_TO_INT32_IN_MEM:
12371 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012372 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12373 DebugLoc DL = MI->getDebugLoc();
12374
Evan Cheng60c07e12006-07-05 22:17:51 +000012375 // Change the floating point control register to use "round towards zero"
12376 // mode when truncating to an integer value.
12377 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012378 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012379 addFrameReference(BuildMI(*BB, MI, DL,
12380 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012381
12382 // Load the old value of the high byte of the control word...
12383 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012384 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012385 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012386 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012387
12388 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012389 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012390 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012391
12392 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012393 addFrameReference(BuildMI(*BB, MI, DL,
12394 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012395
12396 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012397 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012398 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012399
12400 // Get the X86 opcode to use.
12401 unsigned Opc;
12402 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012403 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012404 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12405 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12406 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12407 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12408 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12409 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012410 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12411 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12412 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012413 }
12414
12415 X86AddressMode AM;
12416 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012417 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012418 AM.BaseType = X86AddressMode::RegBase;
12419 AM.Base.Reg = Op.getReg();
12420 } else {
12421 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012422 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012423 }
12424 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012425 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012426 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012427 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012428 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012429 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012430 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012431 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012432 AM.GV = Op.getGlobal();
12433 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012434 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012435 }
Dan Gohman14152b42010-07-06 20:24:04 +000012436 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012437 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012438
12439 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012440 addFrameReference(BuildMI(*BB, MI, DL,
12441 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012442
Dan Gohman14152b42010-07-06 20:24:04 +000012443 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012444 return BB;
12445 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012446 // String/text processing lowering.
12447 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012448 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012449 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12450 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012451 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012452 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12453 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012454 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012455 return EmitPCMP(MI, BB, 5, false /* in mem */);
12456 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012457 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012458 return EmitPCMP(MI, BB, 5, true /* in mem */);
12459
Eric Christopher228232b2010-11-30 07:20:12 +000012460 // Thread synchronization.
12461 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012462 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012463 case X86::MWAIT:
12464 return EmitMwait(MI, BB);
12465
Eric Christopherb120ab42009-08-18 22:50:32 +000012466 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012467 case X86::ATOMAND32:
12468 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012469 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012470 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012471 X86::NOT32r, X86::EAX,
12472 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012473 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012474 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12475 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012476 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012477 X86::NOT32r, X86::EAX,
12478 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012479 case X86::ATOMXOR32:
12480 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012481 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012482 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012483 X86::NOT32r, X86::EAX,
12484 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012485 case X86::ATOMNAND32:
12486 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012487 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012488 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012489 X86::NOT32r, X86::EAX,
12490 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012491 case X86::ATOMMIN32:
12492 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12493 case X86::ATOMMAX32:
12494 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12495 case X86::ATOMUMIN32:
12496 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12497 case X86::ATOMUMAX32:
12498 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012499
12500 case X86::ATOMAND16:
12501 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12502 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012503 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012504 X86::NOT16r, X86::AX,
12505 X86::GR16RegisterClass);
12506 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012507 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012508 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012509 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012510 X86::NOT16r, X86::AX,
12511 X86::GR16RegisterClass);
12512 case X86::ATOMXOR16:
12513 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12514 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012515 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012516 X86::NOT16r, X86::AX,
12517 X86::GR16RegisterClass);
12518 case X86::ATOMNAND16:
12519 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12520 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012521 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012522 X86::NOT16r, X86::AX,
12523 X86::GR16RegisterClass, true);
12524 case X86::ATOMMIN16:
12525 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12526 case X86::ATOMMAX16:
12527 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12528 case X86::ATOMUMIN16:
12529 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12530 case X86::ATOMUMAX16:
12531 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12532
12533 case X86::ATOMAND8:
12534 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12535 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012536 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012537 X86::NOT8r, X86::AL,
12538 X86::GR8RegisterClass);
12539 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012540 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012541 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012542 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012543 X86::NOT8r, X86::AL,
12544 X86::GR8RegisterClass);
12545 case X86::ATOMXOR8:
12546 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12547 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012548 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012549 X86::NOT8r, X86::AL,
12550 X86::GR8RegisterClass);
12551 case X86::ATOMNAND8:
12552 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12553 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012554 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012555 X86::NOT8r, X86::AL,
12556 X86::GR8RegisterClass, true);
12557 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012558 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012559 case X86::ATOMAND64:
12560 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012561 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012562 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012563 X86::NOT64r, X86::RAX,
12564 X86::GR64RegisterClass);
12565 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012566 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12567 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012568 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012569 X86::NOT64r, X86::RAX,
12570 X86::GR64RegisterClass);
12571 case X86::ATOMXOR64:
12572 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012573 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012574 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012575 X86::NOT64r, X86::RAX,
12576 X86::GR64RegisterClass);
12577 case X86::ATOMNAND64:
12578 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12579 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012580 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012581 X86::NOT64r, X86::RAX,
12582 X86::GR64RegisterClass, true);
12583 case X86::ATOMMIN64:
12584 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12585 case X86::ATOMMAX64:
12586 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12587 case X86::ATOMUMIN64:
12588 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12589 case X86::ATOMUMAX64:
12590 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012591
12592 // This group does 64-bit operations on a 32-bit host.
12593 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012594 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012595 X86::AND32rr, X86::AND32rr,
12596 X86::AND32ri, X86::AND32ri,
12597 false);
12598 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012599 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012600 X86::OR32rr, X86::OR32rr,
12601 X86::OR32ri, X86::OR32ri,
12602 false);
12603 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012604 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012605 X86::XOR32rr, X86::XOR32rr,
12606 X86::XOR32ri, X86::XOR32ri,
12607 false);
12608 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012609 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012610 X86::AND32rr, X86::AND32rr,
12611 X86::AND32ri, X86::AND32ri,
12612 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012613 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012614 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012615 X86::ADD32rr, X86::ADC32rr,
12616 X86::ADD32ri, X86::ADC32ri,
12617 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012618 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012619 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012620 X86::SUB32rr, X86::SBB32rr,
12621 X86::SUB32ri, X86::SBB32ri,
12622 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012623 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012624 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012625 X86::MOV32rr, X86::MOV32rr,
12626 X86::MOV32ri, X86::MOV32ri,
12627 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012628 case X86::VASTART_SAVE_XMM_REGS:
12629 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012630
12631 case X86::VAARG_64:
12632 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012633 }
12634}
12635
12636//===----------------------------------------------------------------------===//
12637// X86 Optimization Hooks
12638//===----------------------------------------------------------------------===//
12639
Dan Gohman475871a2008-07-27 21:46:04 +000012640void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012641 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012642 APInt &KnownZero,
12643 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012644 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012645 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012646 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012647 assert((Opc >= ISD::BUILTIN_OP_END ||
12648 Opc == ISD::INTRINSIC_WO_CHAIN ||
12649 Opc == ISD::INTRINSIC_W_CHAIN ||
12650 Opc == ISD::INTRINSIC_VOID) &&
12651 "Should use MaskedValueIsZero if you don't know whether Op"
12652 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012653
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012654 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012655 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012656 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012657 case X86ISD::ADD:
12658 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012659 case X86ISD::ADC:
12660 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012661 case X86ISD::SMUL:
12662 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012663 case X86ISD::INC:
12664 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012665 case X86ISD::OR:
12666 case X86ISD::XOR:
12667 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012668 // These nodes' second result is a boolean.
12669 if (Op.getResNo() == 0)
12670 break;
12671 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012672 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012673 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12674 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012675 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012676 case ISD::INTRINSIC_WO_CHAIN: {
12677 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12678 unsigned NumLoBits = 0;
12679 switch (IntId) {
12680 default: break;
12681 case Intrinsic::x86_sse_movmsk_ps:
12682 case Intrinsic::x86_avx_movmsk_ps_256:
12683 case Intrinsic::x86_sse2_movmsk_pd:
12684 case Intrinsic::x86_avx_movmsk_pd_256:
12685 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012686 case Intrinsic::x86_sse2_pmovmskb_128:
12687 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012688 // High bits of movmskp{s|d}, pmovmskb are known zero.
12689 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012690 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012691 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12692 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12693 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12694 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12695 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12696 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012697 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012698 }
12699 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12700 Mask.getBitWidth() - NumLoBits);
12701 break;
12702 }
12703 }
12704 break;
12705 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012706 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012707}
Chris Lattner259e97c2006-01-31 19:43:35 +000012708
Owen Andersonbc146b02010-09-21 20:42:50 +000012709unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12710 unsigned Depth) const {
12711 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12712 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12713 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012714
Owen Andersonbc146b02010-09-21 20:42:50 +000012715 // Fallback case.
12716 return 1;
12717}
12718
Evan Cheng206ee9d2006-07-07 08:33:52 +000012719/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012720/// node is a GlobalAddress + offset.
12721bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012722 const GlobalValue* &GA,
12723 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012724 if (N->getOpcode() == X86ISD::Wrapper) {
12725 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012726 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012727 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012728 return true;
12729 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012730 }
Evan Chengad4196b2008-05-12 19:56:52 +000012731 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012732}
12733
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012734/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12735/// same as extracting the high 128-bit part of 256-bit vector and then
12736/// inserting the result into the low part of a new 256-bit vector
12737static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12738 EVT VT = SVOp->getValueType(0);
12739 int NumElems = VT.getVectorNumElements();
12740
12741 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12742 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12743 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12744 SVOp->getMaskElt(j) >= 0)
12745 return false;
12746
12747 return true;
12748}
12749
12750/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12751/// same as extracting the low 128-bit part of 256-bit vector and then
12752/// inserting the result into the high part of a new 256-bit vector
12753static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12754 EVT VT = SVOp->getValueType(0);
12755 int NumElems = VT.getVectorNumElements();
12756
12757 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12758 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12759 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12760 SVOp->getMaskElt(j) >= 0)
12761 return false;
12762
12763 return true;
12764}
12765
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012766/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12767static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012768 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012769 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012770 DebugLoc dl = N->getDebugLoc();
12771 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12772 SDValue V1 = SVOp->getOperand(0);
12773 SDValue V2 = SVOp->getOperand(1);
12774 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012775 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012776
12777 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12778 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12779 //
12780 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012781 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012782 // V UNDEF BUILD_VECTOR UNDEF
12783 // \ / \ /
12784 // CONCAT_VECTOR CONCAT_VECTOR
12785 // \ /
12786 // \ /
12787 // RESULT: V + zero extended
12788 //
12789 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12790 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12791 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12792 return SDValue();
12793
12794 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12795 return SDValue();
12796
12797 // To match the shuffle mask, the first half of the mask should
12798 // be exactly the first vector, and all the rest a splat with the
12799 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012800 for (int i = 0; i < NumElems/2; ++i)
12801 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12802 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12803 return SDValue();
12804
Chad Rosier3d1161e2012-01-03 21:05:52 +000012805 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12806 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12807 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12808 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12809 SDValue ResNode =
12810 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12811 Ld->getMemoryVT(),
12812 Ld->getPointerInfo(),
12813 Ld->getAlignment(),
12814 false/*isVolatile*/, true/*ReadMem*/,
12815 false/*WriteMem*/);
12816 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12817 }
12818
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012819 // Emit a zeroed vector and insert the desired subvector on its
12820 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012821 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012822 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12823 DAG.getConstant(0, MVT::i32), DAG, dl);
12824 return DCI.CombineTo(N, InsV);
12825 }
12826
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012827 //===--------------------------------------------------------------------===//
12828 // Combine some shuffles into subvector extracts and inserts:
12829 //
12830
12831 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12832 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12833 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12834 DAG, dl);
12835 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12836 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12837 return DCI.CombineTo(N, InsV);
12838 }
12839
12840 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12841 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12842 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12843 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12844 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12845 return DCI.CombineTo(N, InsV);
12846 }
12847
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012848 return SDValue();
12849}
12850
12851/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012852static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012853 TargetLowering::DAGCombinerInfo &DCI,
12854 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012855 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012856 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012857
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012858 // Don't create instructions with illegal types after legalize types has run.
12859 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12860 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12861 return SDValue();
12862
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012863 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12864 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12865 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012866 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012867
12868 // Only handle 128 wide vector from here on.
12869 if (VT.getSizeInBits() != 128)
12870 return SDValue();
12871
12872 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12873 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12874 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012875 SmallVector<SDValue, 16> Elts;
12876 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012877 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012878
Nate Begemanfdea31a2010-03-24 20:49:50 +000012879 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012880}
Evan Chengd880b972008-05-09 21:53:03 +000012881
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012882
12883/// PerformTruncateCombine - Converts truncate operation to
12884/// a sequence of vector shuffle operations.
12885/// It is possible when we truncate 256-bit vector to 128-bit vector
12886
12887SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12888 DAGCombinerInfo &DCI) const {
12889 if (!DCI.isBeforeLegalizeOps())
12890 return SDValue();
12891
12892 if (!Subtarget->hasAVX()) return SDValue();
12893
12894 EVT VT = N->getValueType(0);
12895 SDValue Op = N->getOperand(0);
12896 EVT OpVT = Op.getValueType();
12897 DebugLoc dl = N->getDebugLoc();
12898
12899 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12900
12901 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12902 DAG.getIntPtrConstant(0));
12903
12904 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12905 DAG.getIntPtrConstant(2));
12906
12907 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12908 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12909
12910 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012911 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012912
12913 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012914 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012915 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012916 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012917
12918 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012919 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012920
Elena Demikhovsky73252572012-02-01 10:33:05 +000012921 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012922 }
12923 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12924
12925 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12926 DAG.getIntPtrConstant(0));
12927
12928 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12929 DAG.getIntPtrConstant(4));
12930
12931 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12932 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12933
12934 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012935 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
12936 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012937
12938 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
12939 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012940 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012941 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
12942 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012943 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012944
12945 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12946 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12947
12948 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012949 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012950
Elena Demikhovsky73252572012-02-01 10:33:05 +000012951 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012952 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012953 }
12954
12955 return SDValue();
12956}
12957
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000012958/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
12959/// generation and convert it from being a bunch of shuffles and extracts
12960/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000012961static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
12962 const TargetLowering &TLI) {
12963 SDValue InputVector = N->getOperand(0);
12964
12965 // Only operate on vectors of 4 elements, where the alternative shuffling
12966 // gets to be more expensive.
12967 if (InputVector.getValueType() != MVT::v4i32)
12968 return SDValue();
12969
12970 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
12971 // single use which is a sign-extend or zero-extend, and all elements are
12972 // used.
12973 SmallVector<SDNode *, 4> Uses;
12974 unsigned ExtractedElements = 0;
12975 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
12976 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
12977 if (UI.getUse().getResNo() != InputVector.getResNo())
12978 return SDValue();
12979
12980 SDNode *Extract = *UI;
12981 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
12982 return SDValue();
12983
12984 if (Extract->getValueType(0) != MVT::i32)
12985 return SDValue();
12986 if (!Extract->hasOneUse())
12987 return SDValue();
12988 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
12989 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
12990 return SDValue();
12991 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
12992 return SDValue();
12993
12994 // Record which element was extracted.
12995 ExtractedElements |=
12996 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
12997
12998 Uses.push_back(Extract);
12999 }
13000
13001 // If not all the elements were used, this may not be worthwhile.
13002 if (ExtractedElements != 15)
13003 return SDValue();
13004
13005 // Ok, we've now decided to do the transformation.
13006 DebugLoc dl = InputVector.getDebugLoc();
13007
13008 // Store the value to a temporary stack slot.
13009 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013010 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13011 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013012
13013 // Replace each use (extract) with a load of the appropriate element.
13014 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13015 UE = Uses.end(); UI != UE; ++UI) {
13016 SDNode *Extract = *UI;
13017
Nadav Rotem86694292011-05-17 08:31:57 +000013018 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013019 SDValue Idx = Extract->getOperand(1);
13020 unsigned EltSize =
13021 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13022 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13023 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13024
Nadav Rotem86694292011-05-17 08:31:57 +000013025 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013026 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013027
13028 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013029 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013030 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013031 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013032
13033 // Replace the exact with the load.
13034 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13035 }
13036
13037 // The replacement was made in place; don't return anything.
13038 return SDValue();
13039}
13040
Duncan Sands6bcd2192011-09-17 16:49:39 +000013041/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13042/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013043static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013044 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013045 const X86Subtarget *Subtarget) {
13046 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013047 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013048 // Get the LHS/RHS of the select.
13049 SDValue LHS = N->getOperand(1);
13050 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013051 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013052
Dan Gohman670e5392009-09-21 18:03:22 +000013053 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013054 // instructions match the semantics of the common C idiom x<y?x:y but not
13055 // x<=y?x:y, because of how they handle negative zero (which can be
13056 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013057 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13058 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013059 (Subtarget->hasSSE2() ||
13060 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013061 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013062
Chris Lattner47b4ce82009-03-11 05:48:52 +000013063 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013064 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013065 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13066 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013067 switch (CC) {
13068 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013069 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013070 // Converting this to a min would handle NaNs incorrectly, and swapping
13071 // the operands would cause it to handle comparisons between positive
13072 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013073 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013074 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013075 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13076 break;
13077 std::swap(LHS, RHS);
13078 }
Dan Gohman670e5392009-09-21 18:03:22 +000013079 Opcode = X86ISD::FMIN;
13080 break;
13081 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013082 // Converting this to a min would handle comparisons between positive
13083 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013084 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013085 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13086 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013087 Opcode = X86ISD::FMIN;
13088 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013089 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013090 // Converting this to a min would handle both negative zeros and NaNs
13091 // incorrectly, but we can swap the operands to fix both.
13092 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013093 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013094 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013095 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013096 Opcode = X86ISD::FMIN;
13097 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013098
Dan Gohman670e5392009-09-21 18:03:22 +000013099 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013100 // Converting this to a max would handle comparisons between positive
13101 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013102 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013103 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013104 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013105 Opcode = X86ISD::FMAX;
13106 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013107 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013108 // Converting this to a max would handle NaNs incorrectly, and swapping
13109 // the operands would cause it to handle comparisons between positive
13110 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013111 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013112 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013113 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13114 break;
13115 std::swap(LHS, RHS);
13116 }
Dan Gohman670e5392009-09-21 18:03:22 +000013117 Opcode = X86ISD::FMAX;
13118 break;
13119 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013120 // Converting this to a max would handle both negative zeros and NaNs
13121 // incorrectly, but we can swap the operands to fix both.
13122 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013123 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013124 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013125 case ISD::SETGE:
13126 Opcode = X86ISD::FMAX;
13127 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013128 }
Dan Gohman670e5392009-09-21 18:03:22 +000013129 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013130 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13131 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013132 switch (CC) {
13133 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013134 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013135 // Converting this to a min would handle comparisons between positive
13136 // and negative zero incorrectly, and swapping the operands would
13137 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013138 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013139 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013140 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013141 break;
13142 std::swap(LHS, RHS);
13143 }
Dan Gohman670e5392009-09-21 18:03:22 +000013144 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013145 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013146 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013147 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013148 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013149 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13150 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013151 Opcode = X86ISD::FMIN;
13152 break;
13153 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013154 // Converting this to a min would handle both negative zeros and NaNs
13155 // incorrectly, but we can swap the operands to fix both.
13156 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013157 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013158 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013159 case ISD::SETGE:
13160 Opcode = X86ISD::FMIN;
13161 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013162
Dan Gohman670e5392009-09-21 18:03:22 +000013163 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013164 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013165 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013166 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013167 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013168 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013169 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013170 // Converting this to a max would handle comparisons between positive
13171 // and negative zero incorrectly, and swapping the operands would
13172 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013173 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013174 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013175 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013176 break;
13177 std::swap(LHS, RHS);
13178 }
Dan Gohman670e5392009-09-21 18:03:22 +000013179 Opcode = X86ISD::FMAX;
13180 break;
13181 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013182 // Converting this to a max would handle both negative zeros and NaNs
13183 // incorrectly, but we can swap the operands to fix both.
13184 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013185 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013186 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013187 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013188 Opcode = X86ISD::FMAX;
13189 break;
13190 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013191 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013192
Chris Lattner47b4ce82009-03-11 05:48:52 +000013193 if (Opcode)
13194 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013195 }
Eric Christopherfd179292009-08-27 18:07:15 +000013196
Chris Lattnerd1980a52009-03-12 06:52:53 +000013197 // If this is a select between two integer constants, try to do some
13198 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013199 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13200 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013201 // Don't do this for crazy integer types.
13202 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13203 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013204 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013205 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013206
Chris Lattnercee56e72009-03-13 05:53:31 +000013207 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013208 // Efficiently invertible.
13209 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13210 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13211 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13212 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013213 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013214 }
Eric Christopherfd179292009-08-27 18:07:15 +000013215
Chris Lattnerd1980a52009-03-12 06:52:53 +000013216 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013217 if (FalseC->getAPIntValue() == 0 &&
13218 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013219 if (NeedsCondInvert) // Invert the condition if needed.
13220 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13221 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013222
Chris Lattnerd1980a52009-03-12 06:52:53 +000013223 // Zero extend the condition if needed.
13224 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013225
Chris Lattnercee56e72009-03-13 05:53:31 +000013226 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013227 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013228 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013229 }
Eric Christopherfd179292009-08-27 18:07:15 +000013230
Chris Lattner97a29a52009-03-13 05:22:11 +000013231 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013232 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013233 if (NeedsCondInvert) // Invert the condition if needed.
13234 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13235 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013236
Chris Lattner97a29a52009-03-13 05:22:11 +000013237 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013238 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13239 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013240 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013241 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013242 }
Eric Christopherfd179292009-08-27 18:07:15 +000013243
Chris Lattnercee56e72009-03-13 05:53:31 +000013244 // Optimize cases that will turn into an LEA instruction. This requires
13245 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013246 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013247 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013248 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013249
Chris Lattnercee56e72009-03-13 05:53:31 +000013250 bool isFastMultiplier = false;
13251 if (Diff < 10) {
13252 switch ((unsigned char)Diff) {
13253 default: break;
13254 case 1: // result = add base, cond
13255 case 2: // result = lea base( , cond*2)
13256 case 3: // result = lea base(cond, cond*2)
13257 case 4: // result = lea base( , cond*4)
13258 case 5: // result = lea base(cond, cond*4)
13259 case 8: // result = lea base( , cond*8)
13260 case 9: // result = lea base(cond, cond*8)
13261 isFastMultiplier = true;
13262 break;
13263 }
13264 }
Eric Christopherfd179292009-08-27 18:07:15 +000013265
Chris Lattnercee56e72009-03-13 05:53:31 +000013266 if (isFastMultiplier) {
13267 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13268 if (NeedsCondInvert) // Invert the condition if needed.
13269 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13270 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013271
Chris Lattnercee56e72009-03-13 05:53:31 +000013272 // Zero extend the condition if needed.
13273 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13274 Cond);
13275 // Scale the condition by the difference.
13276 if (Diff != 1)
13277 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13278 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013279
Chris Lattnercee56e72009-03-13 05:53:31 +000013280 // Add the base if non-zero.
13281 if (FalseC->getAPIntValue() != 0)
13282 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13283 SDValue(FalseC, 0));
13284 return Cond;
13285 }
Eric Christopherfd179292009-08-27 18:07:15 +000013286 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013287 }
13288 }
Eric Christopherfd179292009-08-27 18:07:15 +000013289
Evan Cheng56f582d2012-01-04 01:41:39 +000013290 // Canonicalize max and min:
13291 // (x > y) ? x : y -> (x >= y) ? x : y
13292 // (x < y) ? x : y -> (x <= y) ? x : y
13293 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13294 // the need for an extra compare
13295 // against zero. e.g.
13296 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13297 // subl %esi, %edi
13298 // testl %edi, %edi
13299 // movl $0, %eax
13300 // cmovgl %edi, %eax
13301 // =>
13302 // xorl %eax, %eax
13303 // subl %esi, $edi
13304 // cmovsl %eax, %edi
13305 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13306 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13307 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13308 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13309 switch (CC) {
13310 default: break;
13311 case ISD::SETLT:
13312 case ISD::SETGT: {
13313 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13314 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13315 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13316 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13317 }
13318 }
13319 }
13320
Nadav Rotemcc616562012-01-15 19:27:55 +000013321 // If we know that this node is legal then we know that it is going to be
13322 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13323 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13324 // to simplify previous instructions.
13325 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13326 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13327 !DCI.isBeforeLegalize() &&
13328 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13329 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13330 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13331 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13332
13333 APInt KnownZero, KnownOne;
13334 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13335 DCI.isBeforeLegalizeOps());
13336 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13337 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13338 DCI.CommitTargetLoweringOpt(TLO);
13339 }
13340
Dan Gohman475871a2008-07-27 21:46:04 +000013341 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013342}
13343
Chris Lattnerd1980a52009-03-12 06:52:53 +000013344/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13345static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13346 TargetLowering::DAGCombinerInfo &DCI) {
13347 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013348
Chris Lattnerd1980a52009-03-12 06:52:53 +000013349 // If the flag operand isn't dead, don't touch this CMOV.
13350 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13351 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013352
Evan Chengb5a55d92011-05-24 01:48:22 +000013353 SDValue FalseOp = N->getOperand(0);
13354 SDValue TrueOp = N->getOperand(1);
13355 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13356 SDValue Cond = N->getOperand(3);
13357 if (CC == X86::COND_E || CC == X86::COND_NE) {
13358 switch (Cond.getOpcode()) {
13359 default: break;
13360 case X86ISD::BSR:
13361 case X86ISD::BSF:
13362 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13363 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13364 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13365 }
13366 }
13367
Chris Lattnerd1980a52009-03-12 06:52:53 +000013368 // If this is a select between two integer constants, try to do some
13369 // optimizations. Note that the operands are ordered the opposite of SELECT
13370 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013371 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13372 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013373 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13374 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013375 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13376 CC = X86::GetOppositeBranchCondition(CC);
13377 std::swap(TrueC, FalseC);
13378 }
Eric Christopherfd179292009-08-27 18:07:15 +000013379
Chris Lattnerd1980a52009-03-12 06:52:53 +000013380 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013381 // This is efficient for any integer data type (including i8/i16) and
13382 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013383 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013384 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13385 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013386
Chris Lattnerd1980a52009-03-12 06:52:53 +000013387 // Zero extend the condition if needed.
13388 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013389
Chris Lattnerd1980a52009-03-12 06:52:53 +000013390 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13391 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013392 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013393 if (N->getNumValues() == 2) // Dead flag value?
13394 return DCI.CombineTo(N, Cond, SDValue());
13395 return Cond;
13396 }
Eric Christopherfd179292009-08-27 18:07:15 +000013397
Chris Lattnercee56e72009-03-13 05:53:31 +000013398 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13399 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013400 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013401 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13402 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013403
Chris Lattner97a29a52009-03-13 05:22:11 +000013404 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013405 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13406 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013407 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13408 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013409
Chris Lattner97a29a52009-03-13 05:22:11 +000013410 if (N->getNumValues() == 2) // Dead flag value?
13411 return DCI.CombineTo(N, Cond, SDValue());
13412 return Cond;
13413 }
Eric Christopherfd179292009-08-27 18:07:15 +000013414
Chris Lattnercee56e72009-03-13 05:53:31 +000013415 // Optimize cases that will turn into an LEA instruction. This requires
13416 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013417 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013418 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013419 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013420
Chris Lattnercee56e72009-03-13 05:53:31 +000013421 bool isFastMultiplier = false;
13422 if (Diff < 10) {
13423 switch ((unsigned char)Diff) {
13424 default: break;
13425 case 1: // result = add base, cond
13426 case 2: // result = lea base( , cond*2)
13427 case 3: // result = lea base(cond, cond*2)
13428 case 4: // result = lea base( , cond*4)
13429 case 5: // result = lea base(cond, cond*4)
13430 case 8: // result = lea base( , cond*8)
13431 case 9: // result = lea base(cond, cond*8)
13432 isFastMultiplier = true;
13433 break;
13434 }
13435 }
Eric Christopherfd179292009-08-27 18:07:15 +000013436
Chris Lattnercee56e72009-03-13 05:53:31 +000013437 if (isFastMultiplier) {
13438 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013439 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13440 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013441 // Zero extend the condition if needed.
13442 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13443 Cond);
13444 // Scale the condition by the difference.
13445 if (Diff != 1)
13446 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13447 DAG.getConstant(Diff, Cond.getValueType()));
13448
13449 // Add the base if non-zero.
13450 if (FalseC->getAPIntValue() != 0)
13451 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13452 SDValue(FalseC, 0));
13453 if (N->getNumValues() == 2) // Dead flag value?
13454 return DCI.CombineTo(N, Cond, SDValue());
13455 return Cond;
13456 }
Eric Christopherfd179292009-08-27 18:07:15 +000013457 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013458 }
13459 }
13460 return SDValue();
13461}
13462
13463
Evan Cheng0b0cd912009-03-28 05:57:29 +000013464/// PerformMulCombine - Optimize a single multiply with constant into two
13465/// in order to implement it with two cheaper instructions, e.g.
13466/// LEA + SHL, LEA + LEA.
13467static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13468 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013469 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13470 return SDValue();
13471
Owen Andersone50ed302009-08-10 22:56:29 +000013472 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013473 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013474 return SDValue();
13475
13476 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13477 if (!C)
13478 return SDValue();
13479 uint64_t MulAmt = C->getZExtValue();
13480 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13481 return SDValue();
13482
13483 uint64_t MulAmt1 = 0;
13484 uint64_t MulAmt2 = 0;
13485 if ((MulAmt % 9) == 0) {
13486 MulAmt1 = 9;
13487 MulAmt2 = MulAmt / 9;
13488 } else if ((MulAmt % 5) == 0) {
13489 MulAmt1 = 5;
13490 MulAmt2 = MulAmt / 5;
13491 } else if ((MulAmt % 3) == 0) {
13492 MulAmt1 = 3;
13493 MulAmt2 = MulAmt / 3;
13494 }
13495 if (MulAmt2 &&
13496 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13497 DebugLoc DL = N->getDebugLoc();
13498
13499 if (isPowerOf2_64(MulAmt2) &&
13500 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13501 // If second multiplifer is pow2, issue it first. We want the multiply by
13502 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13503 // is an add.
13504 std::swap(MulAmt1, MulAmt2);
13505
13506 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013507 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013508 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013509 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013510 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013511 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013512 DAG.getConstant(MulAmt1, VT));
13513
Eric Christopherfd179292009-08-27 18:07:15 +000013514 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013515 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013516 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013517 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013518 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013519 DAG.getConstant(MulAmt2, VT));
13520
13521 // Do not add new nodes to DAG combiner worklist.
13522 DCI.CombineTo(N, NewMul, false);
13523 }
13524 return SDValue();
13525}
13526
Evan Chengad9c0a32009-12-15 00:53:42 +000013527static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13528 SDValue N0 = N->getOperand(0);
13529 SDValue N1 = N->getOperand(1);
13530 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13531 EVT VT = N0.getValueType();
13532
13533 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13534 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013535 if (VT.isInteger() && !VT.isVector() &&
13536 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013537 N0.getOperand(1).getOpcode() == ISD::Constant) {
13538 SDValue N00 = N0.getOperand(0);
13539 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13540 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13541 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13542 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13543 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13544 APInt ShAmt = N1C->getAPIntValue();
13545 Mask = Mask.shl(ShAmt);
13546 if (Mask != 0)
13547 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13548 N00, DAG.getConstant(Mask, VT));
13549 }
13550 }
13551
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013552
13553 // Hardware support for vector shifts is sparse which makes us scalarize the
13554 // vector operations in many cases. Also, on sandybridge ADD is faster than
13555 // shl.
13556 // (shl V, 1) -> add V,V
13557 if (isSplatVector(N1.getNode())) {
13558 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13559 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13560 // We shift all of the values by one. In many cases we do not have
13561 // hardware support for this operation. This is better expressed as an ADD
13562 // of two values.
13563 if (N1C && (1 == N1C->getZExtValue())) {
13564 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13565 }
13566 }
13567
Evan Chengad9c0a32009-12-15 00:53:42 +000013568 return SDValue();
13569}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013570
Nate Begeman740ab032009-01-26 00:52:55 +000013571/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13572/// when possible.
13573static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013574 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013575 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013576 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013577 if (N->getOpcode() == ISD::SHL) {
13578 SDValue V = PerformSHLCombine(N, DAG);
13579 if (V.getNode()) return V;
13580 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013581
Nate Begeman740ab032009-01-26 00:52:55 +000013582 // On X86 with SSE2 support, we can transform this to a vector shift if
13583 // all elements are shifted by the same amount. We can't do this in legalize
13584 // because the a constant vector is typically transformed to a constant pool
13585 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013586 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013587 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013588
Craig Topper7be5dfd2011-11-12 09:58:49 +000013589 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13590 (!Subtarget->hasAVX2() ||
13591 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013592 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013593
Mon P Wang3becd092009-01-28 08:12:05 +000013594 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013595 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013596 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013597 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013598 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13599 unsigned NumElts = VT.getVectorNumElements();
13600 unsigned i = 0;
13601 for (; i != NumElts; ++i) {
13602 SDValue Arg = ShAmtOp.getOperand(i);
13603 if (Arg.getOpcode() == ISD::UNDEF) continue;
13604 BaseShAmt = Arg;
13605 break;
13606 }
Craig Topper37c26772012-01-17 04:44:50 +000013607 // Handle the case where the build_vector is all undef
13608 // FIXME: Should DAG allow this?
13609 if (i == NumElts)
13610 return SDValue();
13611
Mon P Wang3becd092009-01-28 08:12:05 +000013612 for (; i != NumElts; ++i) {
13613 SDValue Arg = ShAmtOp.getOperand(i);
13614 if (Arg.getOpcode() == ISD::UNDEF) continue;
13615 if (Arg != BaseShAmt) {
13616 return SDValue();
13617 }
13618 }
13619 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013620 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013621 SDValue InVec = ShAmtOp.getOperand(0);
13622 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13623 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13624 unsigned i = 0;
13625 for (; i != NumElts; ++i) {
13626 SDValue Arg = InVec.getOperand(i);
13627 if (Arg.getOpcode() == ISD::UNDEF) continue;
13628 BaseShAmt = Arg;
13629 break;
13630 }
13631 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13632 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013633 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013634 if (C->getZExtValue() == SplatIdx)
13635 BaseShAmt = InVec.getOperand(1);
13636 }
13637 }
Mon P Wang845b1892012-02-01 22:15:20 +000013638 if (BaseShAmt.getNode() == 0) {
13639 // Don't create instructions with illegal types after legalize
13640 // types has run.
13641 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13642 !DCI.isBeforeLegalize())
13643 return SDValue();
13644
Mon P Wangefa42202009-09-03 19:56:25 +000013645 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13646 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013647 }
Mon P Wang3becd092009-01-28 08:12:05 +000013648 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013649 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013650
Mon P Wangefa42202009-09-03 19:56:25 +000013651 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013652 if (EltVT.bitsGT(MVT::i32))
13653 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13654 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013655 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013656
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013657 // The shift amount is identical so we can do a vector shift.
13658 SDValue ValOp = N->getOperand(0);
13659 switch (N->getOpcode()) {
13660 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013661 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013662 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013663 switch (VT.getSimpleVT().SimpleTy) {
13664 default: return SDValue();
13665 case MVT::v2i64:
13666 case MVT::v4i32:
13667 case MVT::v8i16:
13668 case MVT::v4i64:
13669 case MVT::v8i32:
13670 case MVT::v16i16:
13671 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13672 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013673 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013674 switch (VT.getSimpleVT().SimpleTy) {
13675 default: return SDValue();
13676 case MVT::v4i32:
13677 case MVT::v8i16:
13678 case MVT::v8i32:
13679 case MVT::v16i16:
13680 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13681 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013682 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013683 switch (VT.getSimpleVT().SimpleTy) {
13684 default: return SDValue();
13685 case MVT::v2i64:
13686 case MVT::v4i32:
13687 case MVT::v8i16:
13688 case MVT::v4i64:
13689 case MVT::v8i32:
13690 case MVT::v16i16:
13691 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13692 }
Nate Begeman740ab032009-01-26 00:52:55 +000013693 }
Nate Begeman740ab032009-01-26 00:52:55 +000013694}
13695
Nate Begemanb65c1752010-12-17 22:55:37 +000013696
Stuart Hastings865f0932011-06-03 23:53:54 +000013697// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13698// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13699// and friends. Likewise for OR -> CMPNEQSS.
13700static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13701 TargetLowering::DAGCombinerInfo &DCI,
13702 const X86Subtarget *Subtarget) {
13703 unsigned opcode;
13704
13705 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13706 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013707 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013708 SDValue N0 = N->getOperand(0);
13709 SDValue N1 = N->getOperand(1);
13710 SDValue CMP0 = N0->getOperand(1);
13711 SDValue CMP1 = N1->getOperand(1);
13712 DebugLoc DL = N->getDebugLoc();
13713
13714 // The SETCCs should both refer to the same CMP.
13715 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13716 return SDValue();
13717
13718 SDValue CMP00 = CMP0->getOperand(0);
13719 SDValue CMP01 = CMP0->getOperand(1);
13720 EVT VT = CMP00.getValueType();
13721
13722 if (VT == MVT::f32 || VT == MVT::f64) {
13723 bool ExpectingFlags = false;
13724 // Check for any users that want flags:
13725 for (SDNode::use_iterator UI = N->use_begin(),
13726 UE = N->use_end();
13727 !ExpectingFlags && UI != UE; ++UI)
13728 switch (UI->getOpcode()) {
13729 default:
13730 case ISD::BR_CC:
13731 case ISD::BRCOND:
13732 case ISD::SELECT:
13733 ExpectingFlags = true;
13734 break;
13735 case ISD::CopyToReg:
13736 case ISD::SIGN_EXTEND:
13737 case ISD::ZERO_EXTEND:
13738 case ISD::ANY_EXTEND:
13739 break;
13740 }
13741
13742 if (!ExpectingFlags) {
13743 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13744 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13745
13746 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13747 X86::CondCode tmp = cc0;
13748 cc0 = cc1;
13749 cc1 = tmp;
13750 }
13751
13752 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13753 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13754 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13755 X86ISD::NodeType NTOperator = is64BitFP ?
13756 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13757 // FIXME: need symbolic constants for these magic numbers.
13758 // See X86ATTInstPrinter.cpp:printSSECC().
13759 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13760 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13761 DAG.getConstant(x86cc, MVT::i8));
13762 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13763 OnesOrZeroesF);
13764 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13765 DAG.getConstant(1, MVT::i32));
13766 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13767 return OneBitOfTruth;
13768 }
13769 }
13770 }
13771 }
13772 return SDValue();
13773}
13774
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013775/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13776/// so it can be folded inside ANDNP.
13777static bool CanFoldXORWithAllOnes(const SDNode *N) {
13778 EVT VT = N->getValueType(0);
13779
13780 // Match direct AllOnes for 128 and 256-bit vectors
13781 if (ISD::isBuildVectorAllOnes(N))
13782 return true;
13783
13784 // Look through a bit convert.
13785 if (N->getOpcode() == ISD::BITCAST)
13786 N = N->getOperand(0).getNode();
13787
13788 // Sometimes the operand may come from a insert_subvector building a 256-bit
13789 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013790 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013791 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13792 SDValue V1 = N->getOperand(0);
13793 SDValue V2 = N->getOperand(1);
13794
13795 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13796 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13797 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13798 ISD::isBuildVectorAllOnes(V2.getNode()))
13799 return true;
13800 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013801
13802 return false;
13803}
13804
Nate Begemanb65c1752010-12-17 22:55:37 +000013805static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13806 TargetLowering::DAGCombinerInfo &DCI,
13807 const X86Subtarget *Subtarget) {
13808 if (DCI.isBeforeLegalizeOps())
13809 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013810
Stuart Hastings865f0932011-06-03 23:53:54 +000013811 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13812 if (R.getNode())
13813 return R;
13814
Craig Topper54a11172011-10-14 07:06:56 +000013815 EVT VT = N->getValueType(0);
13816
Craig Topperb4c94572011-10-21 06:55:01 +000013817 // Create ANDN, BLSI, and BLSR instructions
13818 // BLSI is X & (-X)
13819 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013820 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13821 SDValue N0 = N->getOperand(0);
13822 SDValue N1 = N->getOperand(1);
13823 DebugLoc DL = N->getDebugLoc();
13824
13825 // Check LHS for not
13826 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13827 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13828 // Check RHS for not
13829 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13830 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13831
Craig Topperb4c94572011-10-21 06:55:01 +000013832 // Check LHS for neg
13833 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13834 isZero(N0.getOperand(0)))
13835 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13836
13837 // Check RHS for neg
13838 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13839 isZero(N1.getOperand(0)))
13840 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13841
13842 // Check LHS for X-1
13843 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13844 isAllOnes(N0.getOperand(1)))
13845 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13846
13847 // Check RHS for X-1
13848 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13849 isAllOnes(N1.getOperand(1)))
13850 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13851
Craig Topper54a11172011-10-14 07:06:56 +000013852 return SDValue();
13853 }
13854
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013855 // Want to form ANDNP nodes:
13856 // 1) In the hopes of then easily combining them with OR and AND nodes
13857 // to form PBLEND/PSIGN.
13858 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013859 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013860 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013861
Nate Begemanb65c1752010-12-17 22:55:37 +000013862 SDValue N0 = N->getOperand(0);
13863 SDValue N1 = N->getOperand(1);
13864 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013865
Nate Begemanb65c1752010-12-17 22:55:37 +000013866 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013867 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013868 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13869 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013870 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013871
13872 // Check RHS for vnot
13873 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013874 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13875 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013876 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013877
Nate Begemanb65c1752010-12-17 22:55:37 +000013878 return SDValue();
13879}
13880
Evan Cheng760d1942010-01-04 21:22:48 +000013881static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013882 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013883 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013884 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013885 return SDValue();
13886
Stuart Hastings865f0932011-06-03 23:53:54 +000013887 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13888 if (R.getNode())
13889 return R;
13890
Evan Cheng760d1942010-01-04 21:22:48 +000013891 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013892
Evan Cheng760d1942010-01-04 21:22:48 +000013893 SDValue N0 = N->getOperand(0);
13894 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013895
Nate Begemanb65c1752010-12-17 22:55:37 +000013896 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013897 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013898 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013899 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13900 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013901
Craig Topper1666cb62011-11-19 07:07:26 +000013902 // Canonicalize pandn to RHS
13903 if (N0.getOpcode() == X86ISD::ANDNP)
13904 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013905 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013906 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13907 SDValue Mask = N1.getOperand(0);
13908 SDValue X = N1.getOperand(1);
13909 SDValue Y;
13910 if (N0.getOperand(0) == Mask)
13911 Y = N0.getOperand(1);
13912 if (N0.getOperand(1) == Mask)
13913 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013914
Craig Topper1666cb62011-11-19 07:07:26 +000013915 // Check to see if the mask appeared in both the AND and ANDNP and
13916 if (!Y.getNode())
13917 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013918
Craig Topper1666cb62011-11-19 07:07:26 +000013919 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13920 if (Mask.getOpcode() != ISD::BITCAST ||
13921 X.getOpcode() != ISD::BITCAST ||
13922 Y.getOpcode() != ISD::BITCAST)
13923 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013924
Craig Topper1666cb62011-11-19 07:07:26 +000013925 // Look through mask bitcast.
13926 Mask = Mask.getOperand(0);
13927 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013928
Craig Toppered2e13d2012-01-22 19:15:14 +000013929 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000013930 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13931 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013932 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000013933 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000013934
13935 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013936 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000013937 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13938 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13939 if ((SraAmt + 1) != EltBits)
13940 return SDValue();
13941
13942 DebugLoc DL = N->getDebugLoc();
13943
13944 // Now we know we at least have a plendvb with the mask val. See if
13945 // we can form a psignb/w/d.
13946 // psign = x.type == y.type == mask.type && y = sub(0, x);
13947 X = X.getOperand(0);
13948 Y = Y.getOperand(0);
13949 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13950 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000013951 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
13952 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
13953 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013954 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000013955 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000013956 }
13957 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000013958 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000013959 return SDValue();
13960
13961 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
13962
13963 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
13964 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
13965 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000013966 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000013967 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000013968 }
13969 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013970
Craig Topper1666cb62011-11-19 07:07:26 +000013971 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
13972 return SDValue();
13973
Nate Begemanb65c1752010-12-17 22:55:37 +000013974 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000013975 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
13976 std::swap(N0, N1);
13977 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
13978 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000013979 if (!N0.hasOneUse() || !N1.hasOneUse())
13980 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000013981
13982 SDValue ShAmt0 = N0.getOperand(1);
13983 if (ShAmt0.getValueType() != MVT::i8)
13984 return SDValue();
13985 SDValue ShAmt1 = N1.getOperand(1);
13986 if (ShAmt1.getValueType() != MVT::i8)
13987 return SDValue();
13988 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
13989 ShAmt0 = ShAmt0.getOperand(0);
13990 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
13991 ShAmt1 = ShAmt1.getOperand(0);
13992
13993 DebugLoc DL = N->getDebugLoc();
13994 unsigned Opc = X86ISD::SHLD;
13995 SDValue Op0 = N0.getOperand(0);
13996 SDValue Op1 = N1.getOperand(0);
13997 if (ShAmt0.getOpcode() == ISD::SUB) {
13998 Opc = X86ISD::SHRD;
13999 std::swap(Op0, Op1);
14000 std::swap(ShAmt0, ShAmt1);
14001 }
14002
Evan Cheng8b1190a2010-04-28 01:18:01 +000014003 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014004 if (ShAmt1.getOpcode() == ISD::SUB) {
14005 SDValue Sum = ShAmt1.getOperand(0);
14006 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014007 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14008 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14009 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14010 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014011 return DAG.getNode(Opc, DL, VT,
14012 Op0, Op1,
14013 DAG.getNode(ISD::TRUNCATE, DL,
14014 MVT::i8, ShAmt0));
14015 }
14016 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14017 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14018 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014019 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014020 return DAG.getNode(Opc, DL, VT,
14021 N0.getOperand(0), N1.getOperand(0),
14022 DAG.getNode(ISD::TRUNCATE, DL,
14023 MVT::i8, ShAmt0));
14024 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014025
Evan Cheng760d1942010-01-04 21:22:48 +000014026 return SDValue();
14027}
14028
Craig Topper3738ccd2011-12-27 06:27:23 +000014029// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014030static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14031 TargetLowering::DAGCombinerInfo &DCI,
14032 const X86Subtarget *Subtarget) {
14033 if (DCI.isBeforeLegalizeOps())
14034 return SDValue();
14035
14036 EVT VT = N->getValueType(0);
14037
14038 if (VT != MVT::i32 && VT != MVT::i64)
14039 return SDValue();
14040
Craig Topper3738ccd2011-12-27 06:27:23 +000014041 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14042
Craig Topperb4c94572011-10-21 06:55:01 +000014043 // Create BLSMSK instructions by finding X ^ (X-1)
14044 SDValue N0 = N->getOperand(0);
14045 SDValue N1 = N->getOperand(1);
14046 DebugLoc DL = N->getDebugLoc();
14047
14048 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14049 isAllOnes(N0.getOperand(1)))
14050 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14051
14052 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14053 isAllOnes(N1.getOperand(1)))
14054 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14055
14056 return SDValue();
14057}
14058
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014059/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14060static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14061 const X86Subtarget *Subtarget) {
14062 LoadSDNode *Ld = cast<LoadSDNode>(N);
14063 EVT RegVT = Ld->getValueType(0);
14064 EVT MemVT = Ld->getMemoryVT();
14065 DebugLoc dl = Ld->getDebugLoc();
14066 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14067
14068 ISD::LoadExtType Ext = Ld->getExtensionType();
14069
Nadav Rotemca6f2962011-09-18 19:00:23 +000014070 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014071 // shuffle. We need SSE4 for the shuffles.
14072 // TODO: It is possible to support ZExt by zeroing the undef values
14073 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014074 if (RegVT.isVector() && RegVT.isInteger() &&
14075 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014076 assert(MemVT != RegVT && "Cannot extend to the same type");
14077 assert(MemVT.isVector() && "Must load a vector from memory");
14078
14079 unsigned NumElems = RegVT.getVectorNumElements();
14080 unsigned RegSz = RegVT.getSizeInBits();
14081 unsigned MemSz = MemVT.getSizeInBits();
14082 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014083 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014084 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14085
14086 // Attempt to load the original value using a single load op.
14087 // Find a scalar type which is equal to the loaded word size.
14088 MVT SclrLoadTy = MVT::i8;
14089 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14090 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14091 MVT Tp = (MVT::SimpleValueType)tp;
14092 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14093 SclrLoadTy = Tp;
14094 break;
14095 }
14096 }
14097
14098 // Proceed if a load word is found.
14099 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14100
14101 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14102 RegSz/SclrLoadTy.getSizeInBits());
14103
14104 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14105 RegSz/MemVT.getScalarType().getSizeInBits());
14106 // Can't shuffle using an illegal type.
14107 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14108
14109 // Perform a single load.
14110 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14111 Ld->getBasePtr(),
14112 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014113 Ld->isNonTemporal(), Ld->isInvariant(),
14114 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014115
14116 // Insert the word loaded into a vector.
14117 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14118 LoadUnitVecVT, ScalarLoad);
14119
14120 // Bitcast the loaded value to a vector of the original element type, in
14121 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014122 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14123 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014124 unsigned SizeRatio = RegSz/MemSz;
14125
14126 // Redistribute the loaded elements into the different locations.
14127 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14128 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14129
14130 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14131 DAG.getUNDEF(SlicedVec.getValueType()),
14132 ShuffleVec.data());
14133
14134 // Bitcast to the requested type.
14135 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14136 // Replace the original load with the new sequence
14137 // and return the new chain.
14138 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14139 return SDValue(ScalarLoad.getNode(), 1);
14140 }
14141
14142 return SDValue();
14143}
14144
Chris Lattner149a4e52008-02-22 02:09:43 +000014145/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014146static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014147 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014148 StoreSDNode *St = cast<StoreSDNode>(N);
14149 EVT VT = St->getValue().getValueType();
14150 EVT StVT = St->getMemoryVT();
14151 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014152 SDValue StoredVal = St->getOperand(1);
14153 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14154
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014155 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014156 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14157 // 128-bit ones. If in the future the cost becomes only one memory access the
14158 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014159 if (VT.getSizeInBits() == 256 &&
14160 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14161 StoredVal.getNumOperands() == 2) {
14162
14163 SDValue Value0 = StoredVal.getOperand(0);
14164 SDValue Value1 = StoredVal.getOperand(1);
14165
14166 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14167 SDValue Ptr0 = St->getBasePtr();
14168 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14169
14170 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14171 St->getPointerInfo(), St->isVolatile(),
14172 St->isNonTemporal(), St->getAlignment());
14173 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14174 St->getPointerInfo(), St->isVolatile(),
14175 St->isNonTemporal(), St->getAlignment());
14176 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14177 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014178
14179 // Optimize trunc store (of multiple scalars) to shuffle and store.
14180 // First, pack all of the elements in one place. Next, store to memory
14181 // in fewer chunks.
14182 if (St->isTruncatingStore() && VT.isVector()) {
14183 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14184 unsigned NumElems = VT.getVectorNumElements();
14185 assert(StVT != VT && "Cannot truncate to the same type");
14186 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14187 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14188
14189 // From, To sizes and ElemCount must be pow of two
14190 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014191 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014192 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014193 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014194
Nadav Rotem614061b2011-08-10 19:30:14 +000014195 unsigned SizeRatio = FromSz / ToSz;
14196
14197 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14198
14199 // Create a type on which we perform the shuffle
14200 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14201 StVT.getScalarType(), NumElems*SizeRatio);
14202
14203 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14204
14205 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14206 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14207 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14208
14209 // Can't shuffle using an illegal type
14210 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14211
14212 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14213 DAG.getUNDEF(WideVec.getValueType()),
14214 ShuffleVec.data());
14215 // At this point all of the data is stored at the bottom of the
14216 // register. We now need to save it to mem.
14217
14218 // Find the largest store unit
14219 MVT StoreType = MVT::i8;
14220 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14221 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14222 MVT Tp = (MVT::SimpleValueType)tp;
14223 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14224 StoreType = Tp;
14225 }
14226
14227 // Bitcast the original vector into a vector of store-size units
14228 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14229 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14230 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14231 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14232 SmallVector<SDValue, 8> Chains;
14233 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14234 TLI.getPointerTy());
14235 SDValue Ptr = St->getBasePtr();
14236
14237 // Perform one or more big stores into memory.
14238 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14239 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14240 StoreType, ShuffWide,
14241 DAG.getIntPtrConstant(i));
14242 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14243 St->getPointerInfo(), St->isVolatile(),
14244 St->isNonTemporal(), St->getAlignment());
14245 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14246 Chains.push_back(Ch);
14247 }
14248
14249 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14250 Chains.size());
14251 }
14252
14253
Chris Lattner149a4e52008-02-22 02:09:43 +000014254 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14255 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014256 // A preferable solution to the general problem is to figure out the right
14257 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014258
14259 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014260 if (VT.getSizeInBits() != 64)
14261 return SDValue();
14262
Devang Patel578efa92009-06-05 21:57:13 +000014263 const Function *F = DAG.getMachineFunction().getFunction();
14264 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014265 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014266 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014267 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014268 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014269 isa<LoadSDNode>(St->getValue()) &&
14270 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14271 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014272 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014273 LoadSDNode *Ld = 0;
14274 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014275 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014276 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014277 // Must be a store of a load. We currently handle two cases: the load
14278 // is a direct child, and it's under an intervening TokenFactor. It is
14279 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014280 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014281 Ld = cast<LoadSDNode>(St->getChain());
14282 else if (St->getValue().hasOneUse() &&
14283 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014284 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014285 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014286 TokenFactorIndex = i;
14287 Ld = cast<LoadSDNode>(St->getValue());
14288 } else
14289 Ops.push_back(ChainVal->getOperand(i));
14290 }
14291 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014292
Evan Cheng536e6672009-03-12 05:59:15 +000014293 if (!Ld || !ISD::isNormalLoad(Ld))
14294 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014295
Evan Cheng536e6672009-03-12 05:59:15 +000014296 // If this is not the MMX case, i.e. we are just turning i64 load/store
14297 // into f64 load/store, avoid the transformation if there are multiple
14298 // uses of the loaded value.
14299 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14300 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014301
Evan Cheng536e6672009-03-12 05:59:15 +000014302 DebugLoc LdDL = Ld->getDebugLoc();
14303 DebugLoc StDL = N->getDebugLoc();
14304 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14305 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14306 // pair instead.
14307 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014308 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014309 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14310 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014311 Ld->isNonTemporal(), Ld->isInvariant(),
14312 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014313 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014314 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014315 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014316 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014317 Ops.size());
14318 }
Evan Cheng536e6672009-03-12 05:59:15 +000014319 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014320 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014321 St->isVolatile(), St->isNonTemporal(),
14322 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014323 }
Evan Cheng536e6672009-03-12 05:59:15 +000014324
14325 // Otherwise, lower to two pairs of 32-bit loads / stores.
14326 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014327 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14328 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014329
Owen Anderson825b72b2009-08-11 20:47:22 +000014330 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014331 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014332 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014333 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014334 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014335 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014336 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014337 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014338 MinAlign(Ld->getAlignment(), 4));
14339
14340 SDValue NewChain = LoLd.getValue(1);
14341 if (TokenFactorIndex != -1) {
14342 Ops.push_back(LoLd);
14343 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014344 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014345 Ops.size());
14346 }
14347
14348 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014349 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14350 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014351
14352 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014353 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014354 St->isVolatile(), St->isNonTemporal(),
14355 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014356 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014357 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014358 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014359 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014360 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014361 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014362 }
Dan Gohman475871a2008-07-27 21:46:04 +000014363 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014364}
14365
Duncan Sands17470be2011-09-22 20:15:48 +000014366/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14367/// and return the operands for the horizontal operation in LHS and RHS. A
14368/// horizontal operation performs the binary operation on successive elements
14369/// of its first operand, then on successive elements of its second operand,
14370/// returning the resulting values in a vector. For example, if
14371/// A = < float a0, float a1, float a2, float a3 >
14372/// and
14373/// B = < float b0, float b1, float b2, float b3 >
14374/// then the result of doing a horizontal operation on A and B is
14375/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14376/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14377/// A horizontal-op B, for some already available A and B, and if so then LHS is
14378/// set to A, RHS to B, and the routine returns 'true'.
14379/// Note that the binary operation should have the property that if one of the
14380/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014381static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014382 // Look for the following pattern: if
14383 // A = < float a0, float a1, float a2, float a3 >
14384 // B = < float b0, float b1, float b2, float b3 >
14385 // and
14386 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14387 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14388 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14389 // which is A horizontal-op B.
14390
14391 // At least one of the operands should be a vector shuffle.
14392 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14393 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14394 return false;
14395
14396 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014397
14398 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14399 "Unsupported vector type for horizontal add/sub");
14400
14401 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14402 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014403 unsigned NumElts = VT.getVectorNumElements();
14404 unsigned NumLanes = VT.getSizeInBits()/128;
14405 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014406 assert((NumLaneElts % 2 == 0) &&
14407 "Vector type should have an even number of elements in each lane");
14408 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014409
14410 // View LHS in the form
14411 // LHS = VECTOR_SHUFFLE A, B, LMask
14412 // If LHS is not a shuffle then pretend it is the shuffle
14413 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14414 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14415 // type VT.
14416 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014417 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014418 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14419 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14420 A = LHS.getOperand(0);
14421 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14422 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014423 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14424 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014425 } else {
14426 if (LHS.getOpcode() != ISD::UNDEF)
14427 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014428 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014429 LMask[i] = i;
14430 }
14431
14432 // Likewise, view RHS in the form
14433 // RHS = VECTOR_SHUFFLE C, D, RMask
14434 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014435 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014436 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14437 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14438 C = RHS.getOperand(0);
14439 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14440 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014441 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14442 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014443 } else {
14444 if (RHS.getOpcode() != ISD::UNDEF)
14445 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014446 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014447 RMask[i] = i;
14448 }
14449
14450 // Check that the shuffles are both shuffling the same vectors.
14451 if (!(A == C && B == D) && !(A == D && B == C))
14452 return false;
14453
14454 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14455 if (!A.getNode() && !B.getNode())
14456 return false;
14457
14458 // If A and B occur in reverse order in RHS, then "swap" them (which means
14459 // rewriting the mask).
14460 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014461 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014462
14463 // At this point LHS and RHS are equivalent to
14464 // LHS = VECTOR_SHUFFLE A, B, LMask
14465 // RHS = VECTOR_SHUFFLE A, B, RMask
14466 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014467 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014468 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014469
Craig Topperf8363302011-12-02 08:18:41 +000014470 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014471 if (LIdx < 0 || RIdx < 0 ||
14472 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14473 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014474 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014475
Craig Topperf8363302011-12-02 08:18:41 +000014476 // Check that successive elements are being operated on. If not, this is
14477 // not a horizontal operation.
14478 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14479 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014480 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014481 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014482 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014483 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014484 }
14485
14486 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14487 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14488 return true;
14489}
14490
14491/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14492static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14493 const X86Subtarget *Subtarget) {
14494 EVT VT = N->getValueType(0);
14495 SDValue LHS = N->getOperand(0);
14496 SDValue RHS = N->getOperand(1);
14497
14498 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014499 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014500 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014501 isHorizontalBinOp(LHS, RHS, true))
14502 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14503 return SDValue();
14504}
14505
14506/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14507static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14508 const X86Subtarget *Subtarget) {
14509 EVT VT = N->getValueType(0);
14510 SDValue LHS = N->getOperand(0);
14511 SDValue RHS = N->getOperand(1);
14512
14513 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014514 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014515 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014516 isHorizontalBinOp(LHS, RHS, false))
14517 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14518 return SDValue();
14519}
14520
Chris Lattner6cf73262008-01-25 06:14:17 +000014521/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14522/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014523static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014524 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14525 // F[X]OR(0.0, x) -> x
14526 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014527 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14528 if (C->getValueAPF().isPosZero())
14529 return N->getOperand(1);
14530 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14531 if (C->getValueAPF().isPosZero())
14532 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014533 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014534}
14535
14536/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014537static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014538 // FAND(0.0, x) -> 0.0
14539 // FAND(x, 0.0) -> 0.0
14540 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14541 if (C->getValueAPF().isPosZero())
14542 return N->getOperand(0);
14543 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14544 if (C->getValueAPF().isPosZero())
14545 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014546 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014547}
14548
Dan Gohmane5af2d32009-01-29 01:59:02 +000014549static SDValue PerformBTCombine(SDNode *N,
14550 SelectionDAG &DAG,
14551 TargetLowering::DAGCombinerInfo &DCI) {
14552 // BT ignores high bits in the bit index operand.
14553 SDValue Op1 = N->getOperand(1);
14554 if (Op1.hasOneUse()) {
14555 unsigned BitWidth = Op1.getValueSizeInBits();
14556 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14557 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014558 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14559 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014560 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014561 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14562 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14563 DCI.CommitTargetLoweringOpt(TLO);
14564 }
14565 return SDValue();
14566}
Chris Lattner83e6c992006-10-04 06:57:07 +000014567
Eli Friedman7a5e5552009-06-07 06:52:44 +000014568static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14569 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014570 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014571 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014572 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014573 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014574 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014575 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014576 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014577 }
14578 return SDValue();
14579}
14580
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014581static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14582 TargetLowering::DAGCombinerInfo &DCI,
14583 const X86Subtarget *Subtarget) {
14584 if (!DCI.isBeforeLegalizeOps())
14585 return SDValue();
14586
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014587 if (!Subtarget->hasAVX())
14588 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014589
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014590 // Optimize vectors in AVX mode
14591 // Sign extend v8i16 to v8i32 and
14592 // v4i32 to v4i64
14593 //
14594 // Divide input vector into two parts
14595 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14596 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14597 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014598
14599 EVT VT = N->getValueType(0);
14600 SDValue Op = N->getOperand(0);
14601 EVT OpVT = Op.getValueType();
14602 DebugLoc dl = N->getDebugLoc();
14603
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014604 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14605 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014606
14607 unsigned NumElems = OpVT.getVectorNumElements();
14608 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014609 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014610
14611 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014612 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014613
14614 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014615 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014616
14617 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014618 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014619
14620 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014621 VT.getVectorNumElements()/2);
14622
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014623 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14624 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14625
14626 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14627 }
14628 return SDValue();
14629}
14630
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014631static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14632 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014633 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14634 // (and (i32 x86isd::setcc_carry), 1)
14635 // This eliminates the zext. This transformation is necessary because
14636 // ISD::SETCC is always legalized to i8.
14637 DebugLoc dl = N->getDebugLoc();
14638 SDValue N0 = N->getOperand(0);
14639 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014640 EVT OpVT = N0.getValueType();
14641
Evan Cheng2e489c42009-12-16 00:53:11 +000014642 if (N0.getOpcode() == ISD::AND &&
14643 N0.hasOneUse() &&
14644 N0.getOperand(0).hasOneUse()) {
14645 SDValue N00 = N0.getOperand(0);
14646 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14647 return SDValue();
14648 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14649 if (!C || C->getZExtValue() != 1)
14650 return SDValue();
14651 return DAG.getNode(ISD::AND, dl, VT,
14652 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14653 N00.getOperand(0), N00.getOperand(1)),
14654 DAG.getConstant(1, VT));
14655 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014656 // Optimize vectors in AVX mode:
14657 //
14658 // v8i16 -> v8i32
14659 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14660 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14661 // Concat upper and lower parts.
14662 //
14663 // v4i32 -> v4i64
14664 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14665 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14666 // Concat upper and lower parts.
14667 //
14668 if (Subtarget->hasAVX()) {
14669
14670 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14671 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14672
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014673 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014674 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14675 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14676
14677 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14678 VT.getVectorNumElements()/2);
14679
14680 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14681 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14682
14683 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14684 }
14685 }
14686
Evan Cheng2e489c42009-12-16 00:53:11 +000014687
14688 return SDValue();
14689}
14690
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014691// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14692static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14693 unsigned X86CC = N->getConstantOperandVal(0);
14694 SDValue EFLAG = N->getOperand(1);
14695 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014696
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014697 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14698 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14699 // cases.
14700 if (X86CC == X86::COND_B)
14701 return DAG.getNode(ISD::AND, DL, MVT::i8,
14702 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14703 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14704 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014705
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014706 return SDValue();
14707}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014708
Benjamin Kramer1396c402011-06-18 11:09:41 +000014709static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14710 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014711 SDValue Op0 = N->getOperand(0);
14712 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14713 // a 32-bit target where SSE doesn't support i64->FP operations.
14714 if (Op0.getOpcode() == ISD::LOAD) {
14715 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14716 EVT VT = Ld->getValueType(0);
14717 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14718 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14719 !XTLI->getSubtarget()->is64Bit() &&
14720 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014721 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14722 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014723 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14724 return FILDChain;
14725 }
14726 }
14727 return SDValue();
14728}
14729
Chris Lattner23a01992010-12-20 01:37:09 +000014730// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14731static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14732 X86TargetLowering::DAGCombinerInfo &DCI) {
14733 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14734 // the result is either zero or one (depending on the input carry bit).
14735 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14736 if (X86::isZeroNode(N->getOperand(0)) &&
14737 X86::isZeroNode(N->getOperand(1)) &&
14738 // We don't have a good way to replace an EFLAGS use, so only do this when
14739 // dead right now.
14740 SDValue(N, 1).use_empty()) {
14741 DebugLoc DL = N->getDebugLoc();
14742 EVT VT = N->getValueType(0);
14743 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14744 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14745 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14746 DAG.getConstant(X86::COND_B,MVT::i8),
14747 N->getOperand(2)),
14748 DAG.getConstant(1, VT));
14749 return DCI.CombineTo(N, Res1, CarryOut);
14750 }
14751
14752 return SDValue();
14753}
14754
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014755// fold (add Y, (sete X, 0)) -> adc 0, Y
14756// (add Y, (setne X, 0)) -> sbb -1, Y
14757// (sub (sete X, 0), Y) -> sbb 0, Y
14758// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014759static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014760 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014761
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014762 // Look through ZExts.
14763 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14764 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14765 return SDValue();
14766
14767 SDValue SetCC = Ext.getOperand(0);
14768 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14769 return SDValue();
14770
14771 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14772 if (CC != X86::COND_E && CC != X86::COND_NE)
14773 return SDValue();
14774
14775 SDValue Cmp = SetCC.getOperand(1);
14776 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014777 !X86::isZeroNode(Cmp.getOperand(1)) ||
14778 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014779 return SDValue();
14780
14781 SDValue CmpOp0 = Cmp.getOperand(0);
14782 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14783 DAG.getConstant(1, CmpOp0.getValueType()));
14784
14785 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14786 if (CC == X86::COND_NE)
14787 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14788 DL, OtherVal.getValueType(), OtherVal,
14789 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14790 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14791 DL, OtherVal.getValueType(), OtherVal,
14792 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14793}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014794
Craig Topper54f952a2011-11-19 09:02:40 +000014795/// PerformADDCombine - Do target-specific dag combines on integer adds.
14796static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14797 const X86Subtarget *Subtarget) {
14798 EVT VT = N->getValueType(0);
14799 SDValue Op0 = N->getOperand(0);
14800 SDValue Op1 = N->getOperand(1);
14801
14802 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014803 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014804 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014805 isHorizontalBinOp(Op0, Op1, true))
14806 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14807
14808 return OptimizeConditionalInDecrement(N, DAG);
14809}
14810
14811static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14812 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014813 SDValue Op0 = N->getOperand(0);
14814 SDValue Op1 = N->getOperand(1);
14815
14816 // X86 can't encode an immediate LHS of a sub. See if we can push the
14817 // negation into a preceding instruction.
14818 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014819 // If the RHS of the sub is a XOR with one use and a constant, invert the
14820 // immediate. Then add one to the LHS of the sub so we can turn
14821 // X-Y -> X+~Y+1, saving one register.
14822 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14823 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014824 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014825 EVT VT = Op0.getValueType();
14826 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14827 Op1.getOperand(0),
14828 DAG.getConstant(~XorC, VT));
14829 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014830 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014831 }
14832 }
14833
Craig Topper54f952a2011-11-19 09:02:40 +000014834 // Try to synthesize horizontal adds from adds of shuffles.
14835 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014836 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014837 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14838 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014839 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14840
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014841 return OptimizeConditionalInDecrement(N, DAG);
14842}
14843
Dan Gohman475871a2008-07-27 21:46:04 +000014844SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014845 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014846 SelectionDAG &DAG = DCI.DAG;
14847 switch (N->getOpcode()) {
14848 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014849 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014850 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014851 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014852 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014853 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014854 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14855 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014856 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014857 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014858 case ISD::SHL:
14859 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000014860 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014861 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014862 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014863 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014864 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014865 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014866 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014867 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14868 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014869 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014870 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14871 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014872 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014873 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014874 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014875 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014876 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014877 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014878 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014879 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014880 case X86ISD::UNPCKH:
14881 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014882 case X86ISD::MOVHLPS:
14883 case X86ISD::MOVLHPS:
14884 case X86ISD::PSHUFD:
14885 case X86ISD::PSHUFHW:
14886 case X86ISD::PSHUFLW:
14887 case X86ISD::MOVSS:
14888 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014889 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014890 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014891 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014892 }
14893
Dan Gohman475871a2008-07-27 21:46:04 +000014894 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014895}
14896
Evan Chenge5b51ac2010-04-17 06:13:15 +000014897/// isTypeDesirableForOp - Return true if the target has native support for
14898/// the specified value type and it is 'desirable' to use the type for the
14899/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14900/// instruction encodings are longer and some i16 instructions are slow.
14901bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14902 if (!isTypeLegal(VT))
14903 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014904 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014905 return true;
14906
14907 switch (Opc) {
14908 default:
14909 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014910 case ISD::LOAD:
14911 case ISD::SIGN_EXTEND:
14912 case ISD::ZERO_EXTEND:
14913 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014914 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014915 case ISD::SRL:
14916 case ISD::SUB:
14917 case ISD::ADD:
14918 case ISD::MUL:
14919 case ISD::AND:
14920 case ISD::OR:
14921 case ISD::XOR:
14922 return false;
14923 }
14924}
14925
14926/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014927/// beneficial for dag combiner to promote the specified node. If true, it
14928/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014929bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014930 EVT VT = Op.getValueType();
14931 if (VT != MVT::i16)
14932 return false;
14933
Evan Cheng4c26e932010-04-19 19:29:22 +000014934 bool Promote = false;
14935 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014936 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014937 default: break;
14938 case ISD::LOAD: {
14939 LoadSDNode *LD = cast<LoadSDNode>(Op);
14940 // If the non-extending load has a single use and it's not live out, then it
14941 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014942 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14943 Op.hasOneUse()*/) {
14944 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14945 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14946 // The only case where we'd want to promote LOAD (rather then it being
14947 // promoted as an operand is when it's only use is liveout.
14948 if (UI->getOpcode() != ISD::CopyToReg)
14949 return false;
14950 }
14951 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014952 Promote = true;
14953 break;
14954 }
14955 case ISD::SIGN_EXTEND:
14956 case ISD::ZERO_EXTEND:
14957 case ISD::ANY_EXTEND:
14958 Promote = true;
14959 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014960 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014961 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014962 SDValue N0 = Op.getOperand(0);
14963 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014964 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014965 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014966 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014967 break;
14968 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014969 case ISD::ADD:
14970 case ISD::MUL:
14971 case ISD::AND:
14972 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014973 case ISD::XOR:
14974 Commute = true;
14975 // fallthrough
14976 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014977 SDValue N0 = Op.getOperand(0);
14978 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014979 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014980 return false;
14981 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014982 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014983 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014984 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014985 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014986 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014987 }
14988 }
14989
14990 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000014991 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014992}
14993
Evan Cheng60c07e12006-07-05 22:17:51 +000014994//===----------------------------------------------------------------------===//
14995// X86 Inline Assembly Support
14996//===----------------------------------------------------------------------===//
14997
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000014998namespace {
14999 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015000 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015001 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015002
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015003 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015004 StringRef piece(*args[i]);
15005 if (!s.startswith(piece)) // Check if the piece matches.
15006 return false;
15007
15008 s = s.substr(piece.size());
15009 StringRef::size_type pos = s.find_first_not_of(" \t");
15010 if (pos == 0) // We matched a prefix.
15011 return false;
15012
15013 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015014 }
15015
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015016 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015017 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015018 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015019}
15020
Chris Lattnerb8105652009-07-20 17:51:36 +000015021bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15022 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015023
15024 std::string AsmStr = IA->getAsmString();
15025
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015026 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15027 if (!Ty || Ty->getBitWidth() % 16 != 0)
15028 return false;
15029
Chris Lattnerb8105652009-07-20 17:51:36 +000015030 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015031 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015032 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015033
15034 switch (AsmPieces.size()) {
15035 default: return false;
15036 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015037 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015038 // we will turn this bswap into something that will be lowered to logical
15039 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15040 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015041 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015042 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15043 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15044 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15045 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15046 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15047 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015048 // No need to check constraints, nothing other than the equivalent of
15049 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015050 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015051 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015052
Chris Lattnerb8105652009-07-20 17:51:36 +000015053 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015054 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015055 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015056 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15057 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015058 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015059 const std::string &ConstraintsStr = IA->getConstraintString();
15060 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015061 std::sort(AsmPieces.begin(), AsmPieces.end());
15062 if (AsmPieces.size() == 4 &&
15063 AsmPieces[0] == "~{cc}" &&
15064 AsmPieces[1] == "~{dirflag}" &&
15065 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015066 AsmPieces[3] == "~{fpsr}")
15067 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015068 }
15069 break;
15070 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015071 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015072 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015073 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15074 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15075 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015076 AsmPieces.clear();
15077 const std::string &ConstraintsStr = IA->getConstraintString();
15078 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15079 std::sort(AsmPieces.begin(), AsmPieces.end());
15080 if (AsmPieces.size() == 4 &&
15081 AsmPieces[0] == "~{cc}" &&
15082 AsmPieces[1] == "~{dirflag}" &&
15083 AsmPieces[2] == "~{flags}" &&
15084 AsmPieces[3] == "~{fpsr}")
15085 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015086 }
Evan Cheng55d42002011-01-08 01:24:27 +000015087
15088 if (CI->getType()->isIntegerTy(64)) {
15089 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15090 if (Constraints.size() >= 2 &&
15091 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15092 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15093 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015094 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15095 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15096 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015097 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015098 }
15099 }
15100 break;
15101 }
15102 return false;
15103}
15104
15105
15106
Chris Lattnerf4dff842006-07-11 02:54:03 +000015107/// getConstraintType - Given a constraint letter, return the type of
15108/// constraint it is for this target.
15109X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015110X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15111 if (Constraint.size() == 1) {
15112 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015113 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015114 case 'q':
15115 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015116 case 'f':
15117 case 't':
15118 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015119 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015120 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015121 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015122 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015123 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015124 case 'a':
15125 case 'b':
15126 case 'c':
15127 case 'd':
15128 case 'S':
15129 case 'D':
15130 case 'A':
15131 return C_Register;
15132 case 'I':
15133 case 'J':
15134 case 'K':
15135 case 'L':
15136 case 'M':
15137 case 'N':
15138 case 'G':
15139 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015140 case 'e':
15141 case 'Z':
15142 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015143 default:
15144 break;
15145 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015146 }
Chris Lattner4234f572007-03-25 02:14:49 +000015147 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015148}
15149
John Thompson44ab89e2010-10-29 17:29:13 +000015150/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015151/// This object must already have been set up with the operand type
15152/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015153TargetLowering::ConstraintWeight
15154 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015155 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015156 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015157 Value *CallOperandVal = info.CallOperandVal;
15158 // If we don't have a value, we can't do a match,
15159 // but allow it at the lowest weight.
15160 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015161 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015162 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015163 // Look at the constraint type.
15164 switch (*constraint) {
15165 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015166 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15167 case 'R':
15168 case 'q':
15169 case 'Q':
15170 case 'a':
15171 case 'b':
15172 case 'c':
15173 case 'd':
15174 case 'S':
15175 case 'D':
15176 case 'A':
15177 if (CallOperandVal->getType()->isIntegerTy())
15178 weight = CW_SpecificReg;
15179 break;
15180 case 'f':
15181 case 't':
15182 case 'u':
15183 if (type->isFloatingPointTy())
15184 weight = CW_SpecificReg;
15185 break;
15186 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015187 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015188 weight = CW_SpecificReg;
15189 break;
15190 case 'x':
15191 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015192 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015193 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015194 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015195 break;
15196 case 'I':
15197 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15198 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015199 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015200 }
15201 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015202 case 'J':
15203 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15204 if (C->getZExtValue() <= 63)
15205 weight = CW_Constant;
15206 }
15207 break;
15208 case 'K':
15209 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15210 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15211 weight = CW_Constant;
15212 }
15213 break;
15214 case 'L':
15215 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15216 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15217 weight = CW_Constant;
15218 }
15219 break;
15220 case 'M':
15221 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15222 if (C->getZExtValue() <= 3)
15223 weight = CW_Constant;
15224 }
15225 break;
15226 case 'N':
15227 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15228 if (C->getZExtValue() <= 0xff)
15229 weight = CW_Constant;
15230 }
15231 break;
15232 case 'G':
15233 case 'C':
15234 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15235 weight = CW_Constant;
15236 }
15237 break;
15238 case 'e':
15239 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15240 if ((C->getSExtValue() >= -0x80000000LL) &&
15241 (C->getSExtValue() <= 0x7fffffffLL))
15242 weight = CW_Constant;
15243 }
15244 break;
15245 case 'Z':
15246 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15247 if (C->getZExtValue() <= 0xffffffff)
15248 weight = CW_Constant;
15249 }
15250 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015251 }
15252 return weight;
15253}
15254
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015255/// LowerXConstraint - try to replace an X constraint, which matches anything,
15256/// with another that has more specific requirements based on the type of the
15257/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015258const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015259LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015260 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15261 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015262 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015263 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015264 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015265 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015266 return "x";
15267 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015268
Chris Lattner5e764232008-04-26 23:02:14 +000015269 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015270}
15271
Chris Lattner48884cd2007-08-25 00:47:38 +000015272/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15273/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015274void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015275 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015276 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015277 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015278 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015279
Eric Christopher100c8332011-06-02 23:16:42 +000015280 // Only support length 1 constraints for now.
15281 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015282
Eric Christopher100c8332011-06-02 23:16:42 +000015283 char ConstraintLetter = Constraint[0];
15284 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015285 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015286 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015287 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015288 if (C->getZExtValue() <= 31) {
15289 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015290 break;
15291 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015292 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015293 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015294 case 'J':
15295 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015296 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015297 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15298 break;
15299 }
15300 }
15301 return;
15302 case 'K':
15303 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015304 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015305 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15306 break;
15307 }
15308 }
15309 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015310 case 'N':
15311 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015312 if (C->getZExtValue() <= 255) {
15313 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015314 break;
15315 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015316 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015317 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015318 case 'e': {
15319 // 32-bit signed value
15320 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015321 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15322 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015323 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015324 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015325 break;
15326 }
15327 // FIXME gcc accepts some relocatable values here too, but only in certain
15328 // memory models; it's complicated.
15329 }
15330 return;
15331 }
15332 case 'Z': {
15333 // 32-bit unsigned value
15334 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015335 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15336 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015337 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15338 break;
15339 }
15340 }
15341 // FIXME gcc accepts some relocatable values here too, but only in certain
15342 // memory models; it's complicated.
15343 return;
15344 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015345 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015346 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015347 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015348 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015349 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015350 break;
15351 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015352
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015353 // In any sort of PIC mode addresses need to be computed at runtime by
15354 // adding in a register or some sort of table lookup. These can't
15355 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015356 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015357 return;
15358
Chris Lattnerdc43a882007-05-03 16:52:29 +000015359 // If we are in non-pic codegen mode, we allow the address of a global (with
15360 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015361 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015362 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015363
Chris Lattner49921962009-05-08 18:23:14 +000015364 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15365 while (1) {
15366 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15367 Offset += GA->getOffset();
15368 break;
15369 } else if (Op.getOpcode() == ISD::ADD) {
15370 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15371 Offset += C->getZExtValue();
15372 Op = Op.getOperand(0);
15373 continue;
15374 }
15375 } else if (Op.getOpcode() == ISD::SUB) {
15376 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15377 Offset += -C->getZExtValue();
15378 Op = Op.getOperand(0);
15379 continue;
15380 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015381 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015382
Chris Lattner49921962009-05-08 18:23:14 +000015383 // Otherwise, this isn't something we can handle, reject it.
15384 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015385 }
Eric Christopherfd179292009-08-27 18:07:15 +000015386
Dan Gohman46510a72010-04-15 01:51:59 +000015387 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015388 // If we require an extra load to get this address, as in PIC mode, we
15389 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015390 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15391 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015392 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015393
Devang Patel0d881da2010-07-06 22:08:15 +000015394 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15395 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015396 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015397 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015398 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015399
Gabor Greifba36cb52008-08-28 21:40:38 +000015400 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015401 Ops.push_back(Result);
15402 return;
15403 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015404 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015405}
15406
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015407std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015408X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015409 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015410 // First, see if this is a constraint that directly corresponds to an LLVM
15411 // register class.
15412 if (Constraint.size() == 1) {
15413 // GCC Constraint Letters
15414 switch (Constraint[0]) {
15415 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015416 // TODO: Slight differences here in allocation order and leaving
15417 // RIP in the class. Do they matter any more here than they do
15418 // in the normal allocation?
15419 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15420 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015421 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015422 return std::make_pair(0U, X86::GR32RegisterClass);
15423 else if (VT == MVT::i16)
15424 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015425 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015426 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015427 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015428 return std::make_pair(0U, X86::GR64RegisterClass);
15429 break;
15430 }
15431 // 32-bit fallthrough
15432 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015433 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015434 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15435 else if (VT == MVT::i16)
15436 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015437 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015438 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15439 else if (VT == MVT::i64)
15440 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15441 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015442 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015443 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015444 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015445 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015446 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015447 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015448 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015449 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015450 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015451 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015452 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015453 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15454 if (VT == MVT::i16)
15455 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15456 if (VT == MVT::i32 || !Subtarget->is64Bit())
15457 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15458 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015459 case 'f': // FP Stack registers.
15460 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15461 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015462 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015463 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015464 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015465 return std::make_pair(0U, X86::RFP64RegisterClass);
15466 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015467 case 'y': // MMX_REGS if MMX allowed.
15468 if (!Subtarget->hasMMX()) break;
15469 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015470 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015471 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015472 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015473 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015474 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015475
Owen Anderson825b72b2009-08-11 20:47:22 +000015476 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015477 default: break;
15478 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015479 case MVT::f32:
15480 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015481 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015482 case MVT::f64:
15483 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015484 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015485 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015486 case MVT::v16i8:
15487 case MVT::v8i16:
15488 case MVT::v4i32:
15489 case MVT::v2i64:
15490 case MVT::v4f32:
15491 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015492 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015493 // AVX types.
15494 case MVT::v32i8:
15495 case MVT::v16i16:
15496 case MVT::v8i32:
15497 case MVT::v4i64:
15498 case MVT::v8f32:
15499 case MVT::v4f64:
15500 return std::make_pair(0U, X86::VR256RegisterClass);
15501
Chris Lattner0f65cad2007-04-09 05:49:22 +000015502 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015503 break;
15504 }
15505 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015506
Chris Lattnerf76d1802006-07-31 23:26:50 +000015507 // Use the default implementation in TargetLowering to convert the register
15508 // constraint into a member of a register class.
15509 std::pair<unsigned, const TargetRegisterClass*> Res;
15510 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015511
15512 // Not found as a standard register?
15513 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015514 // Map st(0) -> st(7) -> ST0
15515 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15516 tolower(Constraint[1]) == 's' &&
15517 tolower(Constraint[2]) == 't' &&
15518 Constraint[3] == '(' &&
15519 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15520 Constraint[5] == ')' &&
15521 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015522
Chris Lattner56d77c72009-09-13 22:41:48 +000015523 Res.first = X86::ST0+Constraint[4]-'0';
15524 Res.second = X86::RFP80RegisterClass;
15525 return Res;
15526 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015527
Chris Lattner56d77c72009-09-13 22:41:48 +000015528 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015529 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015530 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015531 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015532 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015533 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015534
15535 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015536 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015537 Res.first = X86::EFLAGS;
15538 Res.second = X86::CCRRegisterClass;
15539 return Res;
15540 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015541
Dale Johannesen330169f2008-11-13 21:52:36 +000015542 // 'A' means EAX + EDX.
15543 if (Constraint == "A") {
15544 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015545 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015546 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015547 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015548 return Res;
15549 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015550
Chris Lattnerf76d1802006-07-31 23:26:50 +000015551 // Otherwise, check to see if this is a register class of the wrong value
15552 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15553 // turn into {ax},{dx}.
15554 if (Res.second->hasType(VT))
15555 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015556
Chris Lattnerf76d1802006-07-31 23:26:50 +000015557 // All of the single-register GCC register classes map their values onto
15558 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15559 // really want an 8-bit or 32-bit register, map to the appropriate register
15560 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015561 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015562 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015563 unsigned DestReg = 0;
15564 switch (Res.first) {
15565 default: break;
15566 case X86::AX: DestReg = X86::AL; break;
15567 case X86::DX: DestReg = X86::DL; break;
15568 case X86::CX: DestReg = X86::CL; break;
15569 case X86::BX: DestReg = X86::BL; break;
15570 }
15571 if (DestReg) {
15572 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015573 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015574 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015575 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015576 unsigned DestReg = 0;
15577 switch (Res.first) {
15578 default: break;
15579 case X86::AX: DestReg = X86::EAX; break;
15580 case X86::DX: DestReg = X86::EDX; break;
15581 case X86::CX: DestReg = X86::ECX; break;
15582 case X86::BX: DestReg = X86::EBX; break;
15583 case X86::SI: DestReg = X86::ESI; break;
15584 case X86::DI: DestReg = X86::EDI; break;
15585 case X86::BP: DestReg = X86::EBP; break;
15586 case X86::SP: DestReg = X86::ESP; break;
15587 }
15588 if (DestReg) {
15589 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015590 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015591 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015592 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015593 unsigned DestReg = 0;
15594 switch (Res.first) {
15595 default: break;
15596 case X86::AX: DestReg = X86::RAX; break;
15597 case X86::DX: DestReg = X86::RDX; break;
15598 case X86::CX: DestReg = X86::RCX; break;
15599 case X86::BX: DestReg = X86::RBX; break;
15600 case X86::SI: DestReg = X86::RSI; break;
15601 case X86::DI: DestReg = X86::RDI; break;
15602 case X86::BP: DestReg = X86::RBP; break;
15603 case X86::SP: DestReg = X86::RSP; break;
15604 }
15605 if (DestReg) {
15606 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015607 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015608 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015609 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015610 } else if (Res.second == X86::FR32RegisterClass ||
15611 Res.second == X86::FR64RegisterClass ||
15612 Res.second == X86::VR128RegisterClass) {
15613 // Handle references to XMM physical registers that got mapped into the
15614 // wrong class. This can happen with constraints like {xmm0} where the
15615 // target independent register mapper will just pick the first match it can
15616 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015617 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015618 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015619 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015620 Res.second = X86::FR64RegisterClass;
15621 else if (X86::VR128RegisterClass->hasType(VT))
15622 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015623 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015624
Chris Lattnerf76d1802006-07-31 23:26:50 +000015625 return Res;
15626}