blob: 4ad179ead669dcc611571770777fe69e1f3d4175 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000065static SDValue Extract128BitVector(SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl) {
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000071 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000075
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
79
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
82
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
86
87 // This is the index of the first element of the 128-bit chunk
88 // we want.
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
90 * ElemsPerChunk);
91
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000093 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
94 VecIdx);
95
96 return Result;
97 }
98
99 return SDValue();
100}
101
102/// Generate a DAG to put 128-bits into a vector > 128 bits. This
103/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000104/// simple superregister reference. Idx is an index in the 128 bits
105/// we want. It need not be aligned to a 128-bit bounday. That makes
106/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000107static SDValue Insert128BitVector(SDValue Result,
108 SDValue Vec,
109 SDValue Idx,
110 SelectionDAG &DAG,
111 DebugLoc dl) {
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
115
116 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000118 EVT ResultVT = Result.getValueType();
119
120 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000122
123 // This is the index of the first element of the 128-bit chunk
124 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000126 * ElemsPerChunk);
127
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
130 VecIdx);
131 return Result;
132 }
133
134 return SDValue();
135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
143 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Evan Cheng203576a2011-07-20 19:50:42 +0000147 if (Subtarget->isTargetELF())
148 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000151 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000152}
153
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000154X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000155 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000156 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000157 X86ScalarSSEf64 = Subtarget->hasSSE2();
158 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000159 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000160
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000161 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000165 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000168 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000169 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000171
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 // For 64-bit since we have so many registers use the ILP scheduler, for
173 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000174 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000177 else if (Subtarget->isAtom())
178 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000179 else
180 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000182
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000183 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000184 // Setup Windows compiler runtime calls.
185 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000186 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000187 setLibcallName(RTLIB::SREM_I64, "_allrem");
188 setLibcallName(RTLIB::UREM_I64, "_aullrem");
189 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000190 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
193 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000195
196 // The _ftol2 runtime function has an unusual calling conv, which
197 // is modeled by a special pseudo-instruction.
198 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
199 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000202 }
203
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000208 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
212 } else {
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
215 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000219 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000225
Scott Michelfdc40a02009-02-17 22:15:04 +0000226 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000233
234 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
243 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000247
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000251 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
261 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000264
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000265 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000279
Dale Johannesen73328d12007-09-19 23:55:34 +0000280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000284
Evan Cheng02568ff2006-01-30 22:13:22 +0000285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
286 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000289
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 }
298
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
300 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000308 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000321 if (isTargetFTOL()) {
322 // Use the _ftol2 runtime function, which has a pseudo-instruction
323 // to handle its weird calling convention.
324 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
325 }
326
Chris Lattner399610a2006-12-05 18:22:22 +0000327 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000328 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000329 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
330 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000331 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000333 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000335 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000336 }
Chris Lattner21f66852005-12-23 05:15:23 +0000337
Dan Gohmanb00ee212008-02-18 19:34:53 +0000338 // Scalar integer divide and remainder are lowered to use operations that
339 // produce two results, to match the available instructions. This exposes
340 // the two-result form to trivial CSE, which is able to combine x/y and x%y
341 // into a single instruction.
342 //
343 // Scalar integer multiply-high is also lowered to use two-result
344 // operations, to match the available instructions. However, plain multiply
345 // (low) operations are left as Legal, as there are single-result
346 // instructions for this in x86. Using the two-result multiply instructions
347 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000348 for (unsigned i = 0, e = 4; i != e; ++i) {
349 MVT VT = IntVTs[i];
350 setOperationAction(ISD::MULHS, VT, Expand);
351 setOperationAction(ISD::MULHU, VT, Expand);
352 setOperationAction(ISD::SDIV, VT, Expand);
353 setOperationAction(ISD::UDIV, VT, Expand);
354 setOperationAction(ISD::SREM, VT, Expand);
355 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000356
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000357 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000358 setOperationAction(ISD::ADDC, VT, Custom);
359 setOperationAction(ISD::ADDE, VT, Custom);
360 setOperationAction(ISD::SUBC, VT, Custom);
361 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000362 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
365 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
366 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
367 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000368 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
373 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f64 , Expand);
376 setOperationAction(ISD::FREM , MVT::f80 , Expand);
377 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000378
Chandler Carruth77821022011-12-24 12:12:34 +0000379 // Promote the i8 variants and force them on up to i32 which has a shorter
380 // encoding.
381 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000385 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
388 if (Subtarget->is64Bit())
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000390 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000391 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
392 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
395 }
Craig Topper37f21672011-10-11 06:44:02 +0000396
397 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000398 // When promoting the i8 variants, force them to i32 for a shorter
399 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000400 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000401 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
403 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
406 if (Subtarget->is64Bit())
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000408 } else {
409 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
415 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000416 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
418 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 }
420
Benjamin Kramer1292c222010-12-04 20:32:23 +0000421 if (Subtarget->hasPOPCNT()) {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
423 } else {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
427 if (Subtarget->is64Bit())
428 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
429 }
430
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
432 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000433
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000435 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000436 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000438 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
443 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000444 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000449 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000451 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000454
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000455 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
457 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000460 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
462 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000463 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000464 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
466 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
467 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
468 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000471 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000479 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480
Craig Topper1accb7e2012-01-10 06:54:16 +0000481 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000483
Eric Christopher9a9d2752010-07-22 02:48:34 +0000484 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000485 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000486
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000487 // On X86 and X86-64, atomic operations are lowered to locked instructions.
488 // Locked instructions, in turn, have implicit fence semantics (all memory
489 // operations are flushed before issuing the locked instruction, and they
490 // are not buffered), so we can fold away the common pattern of
491 // fence-atomic-fence.
492 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000493
Mon P Wang63307c32008-05-05 19:05:59 +0000494 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000495 for (unsigned i = 0, e = 4; i != e; ++i) {
496 MVT VT = IntVTs[i];
497 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000499 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000500 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000501
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000502 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000511 }
512
Eli Friedman43f51ae2011-08-26 21:21:21 +0000513 if (Subtarget->hasCmpxchg16b()) {
514 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
515 }
516
Evan Cheng3c992d22006-03-07 02:02:57 +0000517 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000518 if (!Subtarget->isTargetDarwin() &&
519 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000520 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000522 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000523
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 setExceptionPointerRegister(X86::RAX);
530 setExceptionSelectorRegister(X86::RDX);
531 } else {
532 setExceptionPointerRegister(X86::EAX);
533 setExceptionSelectorRegister(X86::EDX);
534 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000537
Duncan Sands4a544a72011-09-06 13:37:06 +0000538 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
539 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000542
Nate Begemanacc398c2006-01-25 18:21:52 +0000543 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VASTART , MVT::Other, Custom);
545 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VAARG , MVT::Other, Custom);
548 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Expand);
551 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 }
Evan Chengae642192007-03-02 23:16:35 +0000553
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
555 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000556
557 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000560 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
563 else
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000566
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000567 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000569 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
571 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572
Evan Cheng223547a2006-01-31 22:28:30 +0000573 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FABS , MVT::f64, Custom);
575 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
577 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FNEG , MVT::f64, Custom);
579 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000580
Evan Cheng68c47cb2007-01-05 07:55:56 +0000581 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
583 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000585 // Lower this to FGETSIGNx86 plus an AND.
586 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
587 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
588
Evan Chengd25e9e82006-02-02 00:28:23 +0000589 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 setOperationAction(ISD::FSIN , MVT::f64, Expand);
591 setOperationAction(ISD::FCOS , MVT::f64, Expand);
592 setOperationAction(ISD::FSIN , MVT::f32, Expand);
593 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000594
Chris Lattnera54aa942006-01-29 06:26:08 +0000595 // Expand FP immediates into loads from the stack, except for the special
596 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000597 addLegalFPImmediate(APFloat(+0.0)); // xorpd
598 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000599 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 // Use SSE for f32, x87 for f64.
601 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
603 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
615 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
617 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::FSIN , MVT::f32, Expand);
619 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620
Nate Begemane1795842008-02-14 08:57:00 +0000621 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 addLegalFPImmediate(APFloat(+0.0f)); // xorps
623 addLegalFPImmediate(APFloat(+0.0)); // FLD0
624 addLegalFPImmediate(APFloat(+1.0)); // FLD1
625 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
626 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
627
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
630 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000632 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
636 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
639 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000642
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000643 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
645 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000647 addLegalFPImmediate(APFloat(+0.0)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
652 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
653 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
654 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000655 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000656
Cameron Zwarich33390842011-07-08 21:39:21 +0000657 // We don't support FMA.
658 setOperationAction(ISD::FMA, MVT::f64, Expand);
659 setOperationAction(ISD::FMA, MVT::f32, Expand);
660
Dale Johannesen59a58732007-08-05 18:49:15 +0000661 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000662 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
664 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
665 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000666 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000667 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 addLegalFPImmediate(TmpFlt); // FLD0
669 TmpFlt.changeSign();
670 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000671
672 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000673 APFloat TmpFlt2(+1.0);
674 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
675 &ignored);
676 addLegalFPImmediate(TmpFlt2); // FLD1
677 TmpFlt2.changeSign();
678 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
679 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000681 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
683 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000684 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000685
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000686 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
687 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
688 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
689 setOperationAction(ISD::FRINT, MVT::f80, Expand);
690 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000691 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000692 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000693
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::FLOG, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000704
Mon P Wangf007a8b2008-11-06 05:31:54 +0000705 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000706 // (for widening) or expand (for scalarization). Then we will selectively
707 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
709 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
710 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000726 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
727 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000742 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000751 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000761 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000762 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000766 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000767 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
768 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
769 setTruncStoreAction((MVT::SimpleValueType)VT,
770 (MVT::SimpleValueType)InnerVT, Expand);
771 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000774 }
775
Evan Chengc7ce29b2009-02-13 22:36:38 +0000776 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
777 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000778 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000779 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000780 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
782
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // MMX-sized vectors (other than x86mmx) are expected to be expanded
784 // into smaller operations.
785 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
786 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
787 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
788 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
789 setOperationAction(ISD::AND, MVT::v8i8, Expand);
790 setOperationAction(ISD::AND, MVT::v4i16, Expand);
791 setOperationAction(ISD::AND, MVT::v2i32, Expand);
792 setOperationAction(ISD::AND, MVT::v1i64, Expand);
793 setOperationAction(ISD::OR, MVT::v8i8, Expand);
794 setOperationAction(ISD::OR, MVT::v4i16, Expand);
795 setOperationAction(ISD::OR, MVT::v2i32, Expand);
796 setOperationAction(ISD::OR, MVT::v1i64, Expand);
797 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
806 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
807 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
808 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
809 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000814
Craig Topper1accb7e2012-01-10 06:54:16 +0000815 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
819 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
820 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
821 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
823 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
824 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
825 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
826 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
828 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000829 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830 }
831
Craig Topper1accb7e2012-01-10 06:54:16 +0000832 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000834
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000835 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
836 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
839 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
840 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000841
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
843 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
844 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
845 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
846 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
847 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
848 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
849 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
850 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
851 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
852 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
853 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
854 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
855 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
857 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000858
Nadav Rotem354efd82011-09-18 14:57:03 +0000859 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000860 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
861 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
862 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000869
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
878 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000879 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000880 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000882 // Do not attempt to custom lower non-128-bit vectors
883 if (!VT.is128BitVector())
884 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 setOperationAction(ISD::BUILD_VECTOR,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
890 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000899
Nate Begemancdd1eec2008-02-12 22:51:28 +0000900 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
907 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000908 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000909
910 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000911 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000912 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000913
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000924 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000927
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
930 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
931 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
932 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
935 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000937
Craig Topperd0a31172012-01-10 06:37:29 +0000938 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000939 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
940 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
941 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
942 setOperationAction(ISD::FRINT, MVT::f32, Legal);
943 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
944 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
945 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
946 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
947 setOperationAction(ISD::FRINT, MVT::f64, Legal);
948 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
949
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000953 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000958
Nate Begeman14d12ca2008-02-11 04:19:36 +0000959 // i8 and i16 vectors are custom , because the source register and source
960 // source memory operand types are not the same width. f32 vectors are
961 // custom since the immediate controlling the insert encodes additional
962 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972
Pete Coopera77214a2011-11-14 19:38:42 +0000973 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000974 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 }
979 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000980
Craig Topper1accb7e2012-01-10 06:54:16 +0000981 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000982 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000983 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000984
Nadav Rotem43012222011-05-11 08:12:09 +0000985 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000989 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000990
991 if (Subtarget->hasAVX2()) {
992 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
993 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
994
995 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
999 } else {
1000 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1001 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1002
1003 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1007 }
Nadav Rotem43012222011-05-11 08:12:09 +00001008 }
1009
Craig Topperd0a31172012-01-10 06:37:29 +00001010 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001011 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001013 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001014 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1023 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001024
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001038
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001039 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1040 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001041 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1049
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1051 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001057 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058
Duncan Sands28b77e92011-09-06 19:07:46 +00001059 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001063
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001064 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1067
Craig Topperaaa643c2011-11-09 07:28:55 +00001068 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001072
Craig Topperaaa643c2011-11-09 07:28:55 +00001073 if (Subtarget->hasAVX2()) {
1074 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1075 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1076 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1077 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1080 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1081 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1082 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001083
Craig Topperaaa643c2011-11-09 07:28:55 +00001084 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1085 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1086 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001087 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001088
1089 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001090
1091 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1092 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1093
1094 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001098 } else {
1099 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1100 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1101 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1102 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1103
1104 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1105 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1106 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1108
1109 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1110 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1111 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1112 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001113
1114 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1116
1117 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001121 }
Craig Topper13894fa2011-08-24 06:14:18 +00001122
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001123 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001124 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1126 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1127 EVT VT = SVT;
1128
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
1132 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1133
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001136 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001137
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001138 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001142 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001144 }
1145
David Greene54d8eba2011-01-27 22:38:56 +00001146 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1148 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1149 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001153 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154
1155 setOperationAction(ISD::AND, SVT, Promote);
1156 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1157 setOperationAction(ISD::OR, SVT, Promote);
1158 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, SVT, Promote);
1160 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, SVT, Promote);
1162 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, SVT, Promote);
1164 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001165 }
David Greene9b9838d2009-06-29 16:47:10 +00001166 }
1167
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
1170 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1173 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 }
1175
Evan Cheng6be2c582006-04-05 23:38:46 +00001176 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001178
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001179
Eli Friedman962f5492010-06-02 19:35:46 +00001180 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1181 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001182 //
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // FIXME: We really should do custom legalization for addition and
1184 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1185 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001186 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1187 // Add/Sub/Mul with overflow operations are custom lowered.
1188 MVT VT = IntVTs[i];
1189 setOperationAction(ISD::SADDO, VT, Custom);
1190 setOperationAction(ISD::UADDO, VT, Custom);
1191 setOperationAction(ISD::SSUBO, VT, Custom);
1192 setOperationAction(ISD::USUBO, VT, Custom);
1193 setOperationAction(ISD::SMULO, VT, Custom);
1194 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001195 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001196
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001197 // There are no 8-bit 3-address imul/mul instructions
1198 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1199 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001200
Evan Chengd54f2d52009-03-31 19:38:51 +00001201 if (!Subtarget->is64Bit()) {
1202 // These libcalls are not available in 32-bit.
1203 setLibcallName(RTLIB::SHL_I128, 0);
1204 setLibcallName(RTLIB::SRL_I128, 0);
1205 setLibcallName(RTLIB::SRA_I128, 0);
1206 }
1207
Evan Cheng206ee9d2006-07-07 08:33:52 +00001208 // We have target-specific dag combine patterns for the following nodes:
1209 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001210 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001211 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001212 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001213 setTargetDAGCombine(ISD::SHL);
1214 setTargetDAGCombine(ISD::SRA);
1215 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001216 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001217 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001218 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001219 setTargetDAGCombine(ISD::FADD);
1220 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001222 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001223 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001224 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001225 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001226 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
1279 return;
1280}
1281
1282/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001284/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (TyAlign > 8)
1291 return TyAlign;
1292 return 8;
1293 }
1294
Evan Cheng29286502008-01-23 23:17:41 +00001295 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001296 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001297 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001298 return Align;
1299}
Chris Lattner2b02a442007-02-25 08:29:00 +00001300
Evan Chengf0df0312008-05-15 08:39:06 +00001301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// and store operations as a result of memset, memcpy, and memmove
1303/// lowering. If DstAlign is zero that means it's safe to destination
1304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305/// means there isn't a need to check it against alignment requirement,
1306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001311/// It returns EVT::Other if the type should be determined using generic
1312/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001313EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001314X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001316 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001317 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001323 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001330 if (Subtarget->getStackAlignment() >= 32) {
1331 if (Subtarget->hasAVX2())
1332 return MVT::v8i32;
1333 if (Subtarget->hasAVX())
1334 return MVT::v8f32;
1335 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001340 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001341 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 // Do not use f64 to lower memcpy if source is string constant. It's
1345 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001348 }
Evan Chengf0df0312008-05-15 08:39:06 +00001349 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 return MVT::i64;
1351 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001352}
1353
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001354/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1355/// current function. The returned value is a member of the
1356/// MachineJumpTableInfo::JTEntryKind enum.
1357unsigned X86TargetLowering::getJumpTableEncoding() const {
1358 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1359 // symbol.
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1361 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001363
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001364 // Otherwise, use the normal jump table encoding heuristics.
1365 return TargetLowering::getJumpTableEncoding();
1366}
1367
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368const MCExpr *
1369X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1370 const MachineBasicBlock *MBB,
1371 unsigned uid,MCContext &Ctx) const{
1372 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1373 Subtarget->isPICStyleGOT());
1374 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1375 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001376 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1377 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001378}
1379
Evan Chengcc415862007-11-09 01:32:10 +00001380/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1381/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001382SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001383 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001384 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 // This doesn't have DebugLoc associated with it, but is not really the
1386 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001387 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001388 return Table;
1389}
1390
Chris Lattner589c6f62010-01-26 06:28:43 +00001391/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1392/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1393/// MCExpr.
1394const MCExpr *X86TargetLowering::
1395getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1396 MCContext &Ctx) const {
1397 // X86-64 uses RIP relative addressing based on the jump table label.
1398 if (Subtarget->isPICStyleRIPRel())
1399 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1400
1401 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001402 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001403}
1404
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001405// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001406std::pair<const TargetRegisterClass*, uint8_t>
1407X86TargetLowering::findRepresentativeClass(EVT VT) const{
1408 const TargetRegisterClass *RRC = 0;
1409 uint8_t Cost = 1;
1410 switch (VT.getSimpleVT().SimpleTy) {
1411 default:
1412 return TargetLowering::findRepresentativeClass(VT);
1413 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1414 RRC = (Subtarget->is64Bit()
1415 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1416 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001417 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001418 RRC = X86::VR64RegisterClass;
1419 break;
1420 case MVT::f32: case MVT::f64:
1421 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1422 case MVT::v4f32: case MVT::v2f64:
1423 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1424 case MVT::v4f64:
1425 RRC = X86::VR128RegisterClass;
1426 break;
1427 }
1428 return std::make_pair(RRC, Cost);
1429}
1430
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001431bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1432 unsigned &Offset) const {
1433 if (!Subtarget->isTargetLinux())
1434 return false;
1435
1436 if (Subtarget->is64Bit()) {
1437 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1438 Offset = 0x28;
1439 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1440 AddressSpace = 256;
1441 else
1442 AddressSpace = 257;
1443 } else {
1444 // %gs:0x14 on i386
1445 Offset = 0x14;
1446 AddressSpace = 256;
1447 }
1448 return true;
1449}
1450
1451
Chris Lattner2b02a442007-02-25 08:29:00 +00001452//===----------------------------------------------------------------------===//
1453// Return Value Calling Convention Implementation
1454//===----------------------------------------------------------------------===//
1455
Chris Lattner59ed56b2007-02-28 04:55:35 +00001456#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001457
Michael J. Spencerec38de22010-10-10 22:04:20 +00001458bool
Eric Christopher471e4222011-06-08 23:55:35 +00001459X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1460 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001463 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001464 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001466 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467}
1468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469SDValue
1470X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001473 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001474 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner9774c912007-02-27 05:28:59 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 RVLocs, *DAG.getContext());
1481 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Evan Chengdcea1632010-02-04 02:40:39 +00001483 // Add the regs to the liveout set for the function.
1484 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1485 for (unsigned i = 0; i != RVLocs.size(); ++i)
1486 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1487 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001492 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1493 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1495 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001497 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001502 EVT ValVT = ValToCopy.getValueType();
1503
Dale Johannesenc4510512010-09-24 19:05:48 +00001504 // If this is x86-64, and we disabled SSE, we can't return FP values,
1505 // or SSE or MMX vectors.
1506 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1507 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001508 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 report_fatal_error("SSE register return with SSE disabled");
1510 }
1511 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1512 // llvm-gcc has never done it right and no one has noticed, so this
1513 // should be OK for now.
1514 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001515 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001516 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Chris Lattner447ff682008-03-11 03:23:40 +00001518 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1519 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001520 if (VA.getLocReg() == X86::ST0 ||
1521 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1523 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001526 RetOps.push_back(ValToCopy);
1527 // Don't emit a copytoreg.
1528 continue;
1529 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001530
Evan Cheng242b38b2009-02-23 09:03:22 +00001531 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1532 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001533 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001534 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001535 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001537 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1538 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 // If we don't have SSE2 available, convert to v4f32 so the generated
1540 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001541 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001542 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001544 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001545 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001546
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001548 Flag = Chain.getValue(1);
1549 }
Dan Gohman61a92132008-04-21 23:59:07 +00001550
1551 // The x86-64 ABI for returning structs by value requires that we copy
1552 // the sret argument into %rax for the return. We saved the argument into
1553 // a virtual register in the entry block, so now we copy the value out
1554 // and into %rax.
1555 if (Subtarget->is64Bit() &&
1556 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1557 MachineFunction &MF = DAG.getMachineFunction();
1558 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1559 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001560 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001561 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001565 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001566
1567 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001568 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Chris Lattner447ff682008-03-11 03:23:40 +00001571 RetOps[0] = Chain; // Update chain.
1572
1573 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001574 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
1577 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001579}
1580
Evan Cheng3d2125c2010-11-30 23:55:39 +00001581bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1582 if (N->getNumValues() != 1)
1583 return false;
1584 if (!N->hasNUsesOfValue(1, 0))
1585 return false;
1586
1587 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001588 if (Copy->getOpcode() != ISD::CopyToReg &&
1589 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001590 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001591
1592 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001593 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001594 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001595 if (UI->getOpcode() != X86ISD::RET_FLAG)
1596 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001597 HasRet = true;
1598 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599
Evan Cheng1bf891a2010-12-01 22:59:46 +00001600 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001601}
1602
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001603EVT
1604X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001605 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001606 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001607 // TODO: Is this also valid on 32-bit?
1608 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001609 ReturnMVT = MVT::i8;
1610 else
1611 ReturnMVT = MVT::i32;
1612
1613 EVT MinVT = getRegisterType(Context, ReturnMVT);
1614 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001615}
1616
Dan Gohman98ca4f22009-08-05 01:29:28 +00001617/// LowerCallResult - Lower the result values of a call into the
1618/// appropriate copies out of appropriate physical registers.
1619///
1620SDValue
1621X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001622 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001623 const SmallVectorImpl<ISD::InputArg> &Ins,
1624 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001625 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001626
Chris Lattnere32bbf62007-02-28 07:09:55 +00001627 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001628 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001629 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001630 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1631 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001632 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001633
Chris Lattner3085e152007-02-25 08:59:22 +00001634 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001635 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001636 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001637 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001638
Torok Edwin3f142c32009-02-01 18:15:56 +00001639 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001641 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001642 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 }
1644
Evan Cheng79fb3b42009-02-20 20:43:02 +00001645 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001646
1647 // If this is a call to a function that returns an fp value on the floating
1648 // point stack, we must guarantee the the value is popped from the stack, so
1649 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001650 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001651 // instead.
1652 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1653 // If we prefer to use the value in xmm registers, copy it out as f80 and
1654 // use a truncate to move it from fp stack reg to xmm reg.
1655 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001656 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001657 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1658 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001659 Val = Chain.getValue(0);
1660
1661 // Round the f80 to the right size, which also moves it to the appropriate
1662 // xmm register.
1663 if (CopyVT != VA.getValVT())
1664 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1665 // This truncation won't change the value.
1666 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001667 } else {
1668 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1669 CopyVT, InFlag).getValue(1);
1670 Val = Chain.getValue(0);
1671 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001672 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001673 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001674 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001675
Dan Gohman98ca4f22009-08-05 01:29:28 +00001676 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001677}
1678
1679
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001680//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001681// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001682//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001683// StdCall calling convention seems to be standard for many Windows' API
1684// routines and around. It differs from C calling convention just a little:
1685// callee should clean up the stack, not caller. Symbols should be also
1686// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001687// For info on fast calling convention see Fast Calling Convention (tail call)
1688// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001689
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001691/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001692static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1693 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001694 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001695
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001697}
1698
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001699/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001700/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701static bool
1702ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1703 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001705
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001707}
1708
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001709/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1710/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001711/// the specific parameter attribute. The copy will be passed as a byval
1712/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001713static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001714CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001715 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1716 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001717 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001718
Dale Johannesendd64c412009-02-04 00:33:20 +00001719 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001720 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001721 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001722}
1723
Chris Lattner29689432010-03-11 00:22:57 +00001724/// IsTailCallConvention - Return true if the calling convention is one that
1725/// supports tail call optimization.
1726static bool IsTailCallConvention(CallingConv::ID CC) {
1727 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1728}
1729
Evan Cheng485fafc2011-03-21 01:19:09 +00001730bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001731 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001732 return false;
1733
1734 CallSite CS(CI);
1735 CallingConv::ID CalleeCC = CS.getCallingConv();
1736 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1737 return false;
1738
1739 return true;
1740}
1741
Evan Cheng0c439eb2010-01-27 00:07:07 +00001742/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1743/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001744static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1745 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001746 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001747}
1748
Dan Gohman98ca4f22009-08-05 01:29:28 +00001749SDValue
1750X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001751 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001752 const SmallVectorImpl<ISD::InputArg> &Ins,
1753 DebugLoc dl, SelectionDAG &DAG,
1754 const CCValAssign &VA,
1755 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001756 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001757 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001759 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1760 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001761 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001762 EVT ValVT;
1763
1764 // If value is passed by pointer we have address passed instead of the value
1765 // itself.
1766 if (VA.getLocInfo() == CCValAssign::Indirect)
1767 ValVT = VA.getLocVT();
1768 else
1769 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001770
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001771 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001772 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001773 // In case of tail call optimization mark all arguments mutable. Since they
1774 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001775 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001776 unsigned Bytes = Flags.getByValSize();
1777 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1778 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001779 return DAG.getFrameIndex(FI, getPointerTy());
1780 } else {
1781 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001782 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001783 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1784 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001785 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001786 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001787 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001788}
1789
Dan Gohman475871a2008-07-27 21:46:04 +00001790SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001792 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001793 bool isVarArg,
1794 const SmallVectorImpl<ISD::InputArg> &Ins,
1795 DebugLoc dl,
1796 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001797 SmallVectorImpl<SDValue> &InVals)
1798 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001799 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001800 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001801
Gordon Henriksen86737662008-01-05 16:56:59 +00001802 const Function* Fn = MF.getFunction();
1803 if (Fn->hasExternalLinkage() &&
1804 Subtarget->isTargetCygMing() &&
1805 Fn->getName() == "main")
1806 FuncInfo->setForceFramePointer(true);
1807
Evan Cheng1bc78042006-04-26 01:20:17 +00001808 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001810 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001811 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001812
Chris Lattner29689432010-03-11 00:22:57 +00001813 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1814 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001815
Chris Lattner638402b2007-02-28 07:00:42 +00001816 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001817 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001818 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001819 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001820
1821 // Allocate shadow area for Win64
1822 if (IsWin64) {
1823 CCInfo.AllocateStack(32, 8);
1824 }
1825
Duncan Sands45907662010-10-31 13:21:44 +00001826 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001827
Chris Lattnerf39f7712007-02-28 05:46:49 +00001828 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001829 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001830 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1831 CCValAssign &VA = ArgLocs[i];
1832 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1833 // places.
1834 assert(VA.getValNo() != LastVal &&
1835 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001836 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001837 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Chris Lattnerf39f7712007-02-28 05:46:49 +00001839 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001840 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001841 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001843 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001845 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001847 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001849 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001850 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1851 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001852 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001853 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001854 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001855 RC = X86::VR64RegisterClass;
1856 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001857 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001858
Devang Patel68e6bee2011-02-21 23:21:26 +00001859 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001860 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001861
Chris Lattnerf39f7712007-02-28 05:46:49 +00001862 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1863 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1864 // right size.
1865 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001866 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001867 DAG.getValueType(VA.getValVT()));
1868 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001869 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001870 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001871 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001872 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001873
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001874 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001875 // Handle MMX values passed in XMM regs.
1876 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001877 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1878 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001879 } else
1880 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001881 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001882 } else {
1883 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001884 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001885 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001886
1887 // If value is passed via pointer - do a load.
1888 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001889 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001890 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001891
Dan Gohman98ca4f22009-08-05 01:29:28 +00001892 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001893 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001894
Dan Gohman61a92132008-04-21 23:59:07 +00001895 // The x86-64 ABI for returning structs by value requires that we copy
1896 // the sret argument into %rax for the return. Save the argument into
1897 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001898 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001899 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1900 unsigned Reg = FuncInfo->getSRetReturnReg();
1901 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001902 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001903 FuncInfo->setSRetReturnReg(Reg);
1904 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001905 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001906 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001907 }
1908
Chris Lattnerf39f7712007-02-28 05:46:49 +00001909 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001910 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001911 if (FuncIsMadeTailCallSafe(CallConv,
1912 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001913 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001914
Evan Cheng1bc78042006-04-26 01:20:17 +00001915 // If the function takes variable number of arguments, make a frame index for
1916 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001917 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001918 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1919 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001920 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001921 }
1922 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001923 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1924
1925 // FIXME: We should really autogenerate these arrays
1926 static const unsigned GPR64ArgRegsWin64[] = {
1927 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001928 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001929 static const unsigned GPR64ArgRegs64Bit[] = {
1930 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1931 };
1932 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001933 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1934 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1935 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001936 const unsigned *GPR64ArgRegs;
1937 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001938
1939 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001940 // The XMM registers which might contain var arg parameters are shadowed
1941 // in their paired GPR. So we only need to save the GPR to their home
1942 // slots.
1943 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001944 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001945 } else {
1946 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1947 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001948
Chad Rosier30450e82011-12-22 22:35:21 +00001949 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1950 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001951 }
1952 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1953 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954
Devang Patel578efa92009-06-05 21:57:13 +00001955 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001956 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001957 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001958 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1959 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001960 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001961 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001962 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001963 // Kernel mode asks for SSE to be disabled, so don't push them
1964 // on the stack.
1965 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001966
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001967 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001968 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001969 // Get to the caller-allocated home save location. Add 8 to account
1970 // for the return address.
1971 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001972 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001973 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001974 // Fixup to set vararg frame on shadow area (4 x i64).
1975 if (NumIntRegs < 4)
1976 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001977 } else {
1978 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001979 // registers, then we must store them to their spots on the stack so
1980 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001981 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1982 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1983 FuncInfo->setRegSaveFrameIndex(
1984 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001985 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001986 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001987
Gordon Henriksen86737662008-01-05 16:56:59 +00001988 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001989 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001990 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1991 getPointerTy());
1992 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001993 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001994 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1995 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001996 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001997 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001998 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001999 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002000 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002001 MachinePointerInfo::getFixedStack(
2002 FuncInfo->getRegSaveFrameIndex(), Offset),
2003 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002004 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002005 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002006 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002007
Dan Gohmanface41a2009-08-16 21:24:25 +00002008 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2009 // Now store the XMM (fp + vector) parameter registers.
2010 SmallVector<SDValue, 11> SaveXMMOps;
2011 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002012
Devang Patel68e6bee2011-02-21 23:21:26 +00002013 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002014 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2015 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002016
Dan Gohman1e93df62010-04-17 14:41:14 +00002017 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2018 FuncInfo->getRegSaveFrameIndex()));
2019 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2020 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002021
Dan Gohmanface41a2009-08-16 21:24:25 +00002022 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002023 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002024 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002025 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2026 SaveXMMOps.push_back(Val);
2027 }
2028 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2029 MVT::Other,
2030 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002031 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002032
2033 if (!MemOps.empty())
2034 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2035 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002036 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002037 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002038
Gordon Henriksen86737662008-01-05 16:56:59 +00002039 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002040 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2041 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002042 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002043 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002044 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002045 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002046 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2047 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002048 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002049 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002050
Gordon Henriksen86737662008-01-05 16:56:59 +00002051 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 // RegSaveFrameIndex is X86-64 only.
2053 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002054 if (CallConv == CallingConv::X86_FastCall ||
2055 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002056 // fastcc functions can't have varargs.
2057 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002058 }
Evan Cheng25caf632006-05-23 21:06:34 +00002059
Rafael Espindola76927d752011-08-30 19:39:58 +00002060 FuncInfo->setArgumentStackSize(StackSize);
2061
Dan Gohman98ca4f22009-08-05 01:29:28 +00002062 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002063}
2064
Dan Gohman475871a2008-07-27 21:46:04 +00002065SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002066X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2067 SDValue StackPtr, SDValue Arg,
2068 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002069 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002070 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002071 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002072 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002073 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002074 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002075 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002076
2077 return DAG.getStore(Chain, dl, Arg, PtrOff,
2078 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002079 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002080}
2081
Bill Wendling64e87322009-01-16 19:25:27 +00002082/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002083/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002084SDValue
2085X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002086 SDValue &OutRetAddr, SDValue Chain,
2087 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002088 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002089 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002090 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002091 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002092
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002094 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002095 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002096 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002097}
2098
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002099/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002100/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002101static SDValue
2102EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002103 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002104 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002105 // Store the return address to the appropriate stack slot.
2106 if (!FPDiff) return Chain;
2107 // Calculate the new stack slot for the return address.
2108 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002109 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002110 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002112 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002113 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002114 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002115 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002116 return Chain;
2117}
2118
Dan Gohman98ca4f22009-08-05 01:29:28 +00002119SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002120X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002121 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002122 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002124 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125 const SmallVectorImpl<ISD::InputArg> &Ins,
2126 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002127 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 MachineFunction &MF = DAG.getMachineFunction();
2129 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002130 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002131 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002133 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134
Nick Lewycky22de16d2012-01-19 00:34:10 +00002135 if (MF.getTarget().Options.DisableTailCalls)
2136 isTailCall = false;
2137
Evan Cheng5f941932010-02-05 02:21:12 +00002138 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002139 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002140 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2141 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002142 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002143
2144 // Sibcalls are automatically detected tailcalls which do not require
2145 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002146 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002147 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002148
2149 if (isTailCall)
2150 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002151 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002152
Chris Lattner29689432010-03-11 00:22:57 +00002153 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2154 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002155
Chris Lattner638402b2007-02-28 07:00:42 +00002156 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002157 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002158 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002159 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002160
2161 // Allocate shadow area for Win64
2162 if (IsWin64) {
2163 CCInfo.AllocateStack(32, 8);
2164 }
2165
Duncan Sands45907662010-10-31 13:21:44 +00002166 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002167
Chris Lattner423c5f42007-02-28 05:31:48 +00002168 // Get a count of how many bytes are to be pushed on the stack.
2169 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002170 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002171 // This is a sibcall. The memory operands are available in caller's
2172 // own caller's stack.
2173 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002174 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2175 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002176 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002177
Gordon Henriksen86737662008-01-05 16:56:59 +00002178 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002179 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002180 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002181 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002182 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2183 FPDiff = NumBytesCallerPushed - NumBytes;
2184
2185 // Set the delta of movement of the returnaddr stackslot.
2186 // But only set if delta is greater than previous delta.
2187 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2188 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2189 }
2190
Evan Chengf22f9b32010-02-06 03:28:46 +00002191 if (!IsSibcall)
2192 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002193
Dan Gohman475871a2008-07-27 21:46:04 +00002194 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002195 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002196 if (isTailCall && FPDiff)
2197 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2198 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002199
Dan Gohman475871a2008-07-27 21:46:04 +00002200 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2201 SmallVector<SDValue, 8> MemOpChains;
2202 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002203
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002204 // Walk the register/memloc assignments, inserting copies/loads. In the case
2205 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002206 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2207 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002208 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002209 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002210 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002211 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002212
Chris Lattner423c5f42007-02-28 05:31:48 +00002213 // Promote the value if needed.
2214 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002215 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002216 case CCValAssign::Full: break;
2217 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002218 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002219 break;
2220 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002221 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002222 break;
2223 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002224 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2225 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002226 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002227 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2228 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002229 } else
2230 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2231 break;
2232 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002233 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002234 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002235 case CCValAssign::Indirect: {
2236 // Store the argument.
2237 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002238 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002239 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002240 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002241 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002242 Arg = SpillSlot;
2243 break;
2244 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002246
Chris Lattner423c5f42007-02-28 05:31:48 +00002247 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002248 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2249 if (isVarArg && IsWin64) {
2250 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2251 // shadow reg if callee is a varargs function.
2252 unsigned ShadowReg = 0;
2253 switch (VA.getLocReg()) {
2254 case X86::XMM0: ShadowReg = X86::RCX; break;
2255 case X86::XMM1: ShadowReg = X86::RDX; break;
2256 case X86::XMM2: ShadowReg = X86::R8; break;
2257 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002258 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002259 if (ShadowReg)
2260 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002261 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002262 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002263 assert(VA.isMemLoc());
2264 if (StackPtr.getNode() == 0)
2265 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2266 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2267 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002268 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002269 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002270
Evan Cheng32fe1032006-05-25 00:59:30 +00002271 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002272 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002273 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002274
Evan Cheng347d5f72006-04-28 21:29:37 +00002275 // Build a sequence of copy-to-reg nodes chained together with token chain
2276 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002278 // Tail call byval lowering might overwrite argument registers so in case of
2279 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002280 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002281 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002282 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002283 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002284 InFlag = Chain.getValue(1);
2285 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002286
Chris Lattner88e1fd52009-07-09 04:24:46 +00002287 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002288 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2289 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002290 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002291 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2292 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002293 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002294 InFlag);
2295 InFlag = Chain.getValue(1);
2296 } else {
2297 // If we are tail calling and generating PIC/GOT style code load the
2298 // address of the callee into ECX. The value in ecx is used as target of
2299 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2300 // for tail calls on PIC/GOT architectures. Normally we would just put the
2301 // address of GOT into ebx and then call target@PLT. But for tail calls
2302 // ebx would be restored (since ebx is callee saved) before jumping to the
2303 // target@PLT.
2304
2305 // Note: The actual moving to ECX is done further down.
2306 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2307 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2308 !G->getGlobal()->hasProtectedVisibility())
2309 Callee = LowerGlobalAddress(Callee, DAG);
2310 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002311 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002312 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002313 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002314
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002315 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // From AMD64 ABI document:
2317 // For calls that may call functions that use varargs or stdargs
2318 // (prototype-less calls or calls to functions containing ellipsis (...) in
2319 // the declaration) %al is used as hidden argument to specify the number
2320 // of SSE registers used. The contents of %al do not need to match exactly
2321 // the number of registers, but must be an ubound on the number of SSE
2322 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002323
Gordon Henriksen86737662008-01-05 16:56:59 +00002324 // Count the number of XMM registers allocated.
2325 static const unsigned XMMArgRegs[] = {
2326 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2327 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2328 };
2329 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002330 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002331 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002332
Dale Johannesendd64c412009-02-04 00:33:20 +00002333 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002334 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002335 InFlag = Chain.getValue(1);
2336 }
2337
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002338
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002339 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002340 if (isTailCall) {
2341 // Force all the incoming stack arguments to be loaded from the stack
2342 // before any new outgoing arguments are stored to the stack, because the
2343 // outgoing stack slots may alias the incoming argument stack slots, and
2344 // the alias isn't otherwise explicit. This is slightly more conservative
2345 // than necessary, because it means that each store effectively depends
2346 // on every argument instead of just those arguments it would clobber.
2347 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2348
Dan Gohman475871a2008-07-27 21:46:04 +00002349 SmallVector<SDValue, 8> MemOpChains2;
2350 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002351 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002352 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002353 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002354 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002355 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2356 CCValAssign &VA = ArgLocs[i];
2357 if (VA.isRegLoc())
2358 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002359 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002360 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002361 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002362 // Create frame index.
2363 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002364 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002365 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002366 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002367
Duncan Sands276dcbd2008-03-21 09:14:45 +00002368 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002369 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002370 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002371 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002372 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002373 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002374 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002375
Dan Gohman98ca4f22009-08-05 01:29:28 +00002376 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2377 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002378 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002379 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002380 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002381 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002382 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002383 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002384 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002385 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002386 }
2387 }
2388
2389 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002390 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002391 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002392
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002393 // Copy arguments to their registers.
2394 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002395 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002396 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002397 InFlag = Chain.getValue(1);
2398 }
Dan Gohman475871a2008-07-27 21:46:04 +00002399 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002400
Gordon Henriksen86737662008-01-05 16:56:59 +00002401 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002402 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002403 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002404 }
2405
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002406 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2407 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2408 // In the 64-bit large code model, we have to make all calls
2409 // through a register, since the call instruction's 32-bit
2410 // pc-relative offset may not be large enough to hold the whole
2411 // address.
2412 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002413 // If the callee is a GlobalAddress node (quite common, every direct call
2414 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2415 // it.
2416
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002417 // We should use extra load for direct calls to dllimported functions in
2418 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002419 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002420 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002421 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002422 bool ExtraLoad = false;
2423 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002424
Chris Lattner48a7d022009-07-09 05:02:21 +00002425 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2426 // external symbols most go through the PLT in PIC mode. If the symbol
2427 // has hidden or protected visibility, or if it is static or local, then
2428 // we don't need to use the PLT - we can directly call it.
2429 if (Subtarget->isTargetELF() &&
2430 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002431 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002432 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002433 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002434 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002435 (!Subtarget->getTargetTriple().isMacOSX() ||
2436 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002437 // PC-relative references to external symbols should go through $stub,
2438 // unless we're building with the leopard linker or later, which
2439 // automatically synthesizes these stubs.
2440 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002441 } else if (Subtarget->isPICStyleRIPRel() &&
2442 isa<Function>(GV) &&
2443 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2444 // If the function is marked as non-lazy, generate an indirect call
2445 // which loads from the GOT directly. This avoids runtime overhead
2446 // at the cost of eager binding (and one extra byte of encoding).
2447 OpFlags = X86II::MO_GOTPCREL;
2448 WrapperKind = X86ISD::WrapperRIP;
2449 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002450 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002451
Devang Patel0d881da2010-07-06 22:08:15 +00002452 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002453 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002454
2455 // Add a wrapper if needed.
2456 if (WrapperKind != ISD::DELETED_NODE)
2457 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2458 // Add extra indirection if needed.
2459 if (ExtraLoad)
2460 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2461 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002462 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002463 }
Bill Wendling056292f2008-09-16 21:48:12 +00002464 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002465 unsigned char OpFlags = 0;
2466
Evan Cheng1bf891a2010-12-01 22:59:46 +00002467 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2468 // external symbols should go through the PLT.
2469 if (Subtarget->isTargetELF() &&
2470 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2471 OpFlags = X86II::MO_PLT;
2472 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002473 (!Subtarget->getTargetTriple().isMacOSX() ||
2474 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002475 // PC-relative references to external symbols should go through $stub,
2476 // unless we're building with the leopard linker or later, which
2477 // automatically synthesizes these stubs.
2478 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002479 }
Eric Christopherfd179292009-08-27 18:07:15 +00002480
Chris Lattner48a7d022009-07-09 05:02:21 +00002481 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2482 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002483 }
2484
Chris Lattnerd96d0722007-02-25 06:40:16 +00002485 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002486 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002487 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002488
Evan Chengf22f9b32010-02-06 03:28:46 +00002489 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002490 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2491 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002492 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002493 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002494
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002495 Ops.push_back(Chain);
2496 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002497
Dan Gohman98ca4f22009-08-05 01:29:28 +00002498 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002499 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002500
Gordon Henriksen86737662008-01-05 16:56:59 +00002501 // Add argument registers to the end of the list so that they are known live
2502 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002503 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2504 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2505 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002506
Evan Cheng586ccac2008-03-18 23:36:35 +00002507 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002508 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002509 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2510
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002511 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002512 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002513 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002514
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002515 // Add a register mask operand representing the call-preserved registers.
2516 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2517 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2518 assert(Mask && "Missing call preserved mask for calling convention");
2519 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002520
Gabor Greifba36cb52008-08-28 21:40:38 +00002521 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002522 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002523
Dan Gohman98ca4f22009-08-05 01:29:28 +00002524 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002525 // We used to do:
2526 //// If this is the first return lowered for this function, add the regs
2527 //// to the liveout set for the function.
2528 // This isn't right, although it's probably harmless on x86; liveouts
2529 // should be computed from returns not tail calls. Consider a void
2530 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002531 return DAG.getNode(X86ISD::TC_RETURN, dl,
2532 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002533 }
2534
Dale Johannesenace16102009-02-03 19:33:06 +00002535 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002536 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002537
Chris Lattner2d297092006-05-23 18:50:38 +00002538 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002539 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002540 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2541 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002542 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002543 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2544 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002545 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002546 // pops the hidden struct pointer, so we have to push it back.
2547 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002548 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002549 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002550 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002551 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002552
Gordon Henriksenae636f82008-01-03 16:47:34 +00002553 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002554 if (!IsSibcall) {
2555 Chain = DAG.getCALLSEQ_END(Chain,
2556 DAG.getIntPtrConstant(NumBytes, true),
2557 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2558 true),
2559 InFlag);
2560 InFlag = Chain.getValue(1);
2561 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002562
Chris Lattner3085e152007-02-25 08:59:22 +00002563 // Handle result values, copying them out of physregs into vregs that we
2564 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002565 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2566 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002567}
2568
Evan Cheng25ab6902006-09-08 06:48:29 +00002569
2570//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002571// Fast Calling Convention (tail call) implementation
2572//===----------------------------------------------------------------------===//
2573
2574// Like std call, callee cleans arguments, convention except that ECX is
2575// reserved for storing the tail called function address. Only 2 registers are
2576// free for argument passing (inreg). Tail call optimization is performed
2577// provided:
2578// * tailcallopt is enabled
2579// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002580// On X86_64 architecture with GOT-style position independent code only local
2581// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002582// To keep the stack aligned according to platform abi the function
2583// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2584// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002585// If a tail called function callee has more arguments than the caller the
2586// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002587// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002588// original REtADDR, but before the saved framepointer or the spilled registers
2589// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2590// stack layout:
2591// arg1
2592// arg2
2593// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002594// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595// move area ]
2596// (possible EBP)
2597// ESI
2598// EDI
2599// local1 ..
2600
2601/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2602/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002603unsigned
2604X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2605 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002606 MachineFunction &MF = DAG.getMachineFunction();
2607 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002608 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002609 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002610 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002611 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002612 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002613 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2614 // Number smaller than 12 so just add the difference.
2615 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2616 } else {
2617 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002618 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002620 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002621 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002622}
2623
Evan Cheng5f941932010-02-05 02:21:12 +00002624/// MatchingStackOffset - Return true if the given stack call argument is
2625/// already available in the same position (relatively) of the caller's
2626/// incoming argument stack.
2627static
2628bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2629 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2630 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002631 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2632 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002633 if (Arg.getOpcode() == ISD::CopyFromReg) {
2634 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002635 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002636 return false;
2637 MachineInstr *Def = MRI->getVRegDef(VR);
2638 if (!Def)
2639 return false;
2640 if (!Flags.isByVal()) {
2641 if (!TII->isLoadFromStackSlot(Def, FI))
2642 return false;
2643 } else {
2644 unsigned Opcode = Def->getOpcode();
2645 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2646 Def->getOperand(1).isFI()) {
2647 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002648 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002649 } else
2650 return false;
2651 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002652 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2653 if (Flags.isByVal())
2654 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002655 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002656 // define @foo(%struct.X* %A) {
2657 // tail call @bar(%struct.X* byval %A)
2658 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002659 return false;
2660 SDValue Ptr = Ld->getBasePtr();
2661 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2662 if (!FINode)
2663 return false;
2664 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002665 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002666 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002667 FI = FINode->getIndex();
2668 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002669 } else
2670 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002671
Evan Cheng4cae1332010-03-05 08:38:04 +00002672 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002673 if (!MFI->isFixedObjectIndex(FI))
2674 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002675 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002676}
2677
Dan Gohman98ca4f22009-08-05 01:29:28 +00002678/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2679/// for tail call optimization. Targets which want to do tail call
2680/// optimization should implement this function.
2681bool
2682X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002683 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002684 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002685 bool isCalleeStructRet,
2686 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002687 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002688 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002689 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002690 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002691 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002692 CalleeCC != CallingConv::C)
2693 return false;
2694
Evan Cheng7096ae42010-01-29 06:45:59 +00002695 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002696 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002697 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002698 CallingConv::ID CallerCC = CallerF->getCallingConv();
2699 bool CCMatch = CallerCC == CalleeCC;
2700
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002701 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002702 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002703 return true;
2704 return false;
2705 }
2706
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002707 // Look for obvious safe cases to perform tail call optimization that do not
2708 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002709
Evan Cheng2c12cb42010-03-26 16:26:03 +00002710 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2711 // emit a special epilogue.
2712 if (RegInfo->needsStackRealignment(MF))
2713 return false;
2714
Evan Chenga375d472010-03-15 18:54:48 +00002715 // Also avoid sibcall optimization if either caller or callee uses struct
2716 // return semantics.
2717 if (isCalleeStructRet || isCallerStructRet)
2718 return false;
2719
Chad Rosier2416da32011-06-24 21:15:36 +00002720 // An stdcall caller is expected to clean up its arguments; the callee
2721 // isn't going to do that.
2722 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2723 return false;
2724
Chad Rosier871f6642011-05-18 19:59:50 +00002725 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002726 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002727 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002728
2729 // Optimizing for varargs on Win64 is unlikely to be safe without
2730 // additional testing.
2731 if (Subtarget->isTargetWin64())
2732 return false;
2733
Chad Rosier871f6642011-05-18 19:59:50 +00002734 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002735 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2736 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002737
Chad Rosier871f6642011-05-18 19:59:50 +00002738 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2739 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2740 if (!ArgLocs[i].isRegLoc())
2741 return false;
2742 }
2743
Chad Rosier30450e82011-12-22 22:35:21 +00002744 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2745 // stack. Therefore, if it's not used by the call it is not safe to optimize
2746 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002747 bool Unused = false;
2748 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2749 if (!Ins[i].Used) {
2750 Unused = true;
2751 break;
2752 }
2753 }
2754 if (Unused) {
2755 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002756 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2757 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002758 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002759 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002760 CCValAssign &VA = RVLocs[i];
2761 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2762 return false;
2763 }
2764 }
2765
Evan Cheng13617962010-04-30 01:12:32 +00002766 // If the calling conventions do not match, then we'd better make sure the
2767 // results are returned in the same way as what the caller expects.
2768 if (!CCMatch) {
2769 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002770 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2771 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002772 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2773
2774 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002775 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2776 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002777 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2778
2779 if (RVLocs1.size() != RVLocs2.size())
2780 return false;
2781 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2782 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2783 return false;
2784 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2785 return false;
2786 if (RVLocs1[i].isRegLoc()) {
2787 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2788 return false;
2789 } else {
2790 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2791 return false;
2792 }
2793 }
2794 }
2795
Evan Chenga6bff982010-01-30 01:22:00 +00002796 // If the callee takes no arguments then go on to check the results of the
2797 // call.
2798 if (!Outs.empty()) {
2799 // Check if stack adjustment is needed. For now, do not do this if any
2800 // argument is passed on the stack.
2801 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002802 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2803 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002804
2805 // Allocate shadow area for Win64
2806 if (Subtarget->isTargetWin64()) {
2807 CCInfo.AllocateStack(32, 8);
2808 }
2809
Duncan Sands45907662010-10-31 13:21:44 +00002810 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002811 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002812 MachineFunction &MF = DAG.getMachineFunction();
2813 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2814 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002815
2816 // Check if the arguments are already laid out in the right way as
2817 // the caller's fixed stack objects.
2818 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002819 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2820 const X86InstrInfo *TII =
2821 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002822 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2823 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002824 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002825 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002826 if (VA.getLocInfo() == CCValAssign::Indirect)
2827 return false;
2828 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002829 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2830 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002831 return false;
2832 }
2833 }
2834 }
Evan Cheng9c044672010-05-29 01:35:22 +00002835
2836 // If the tailcall address may be in a register, then make sure it's
2837 // possible to register allocate for it. In 32-bit, the call address can
2838 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002839 // callee-saved registers are restored. These happen to be the same
2840 // registers used to pass 'inreg' arguments so watch out for those.
2841 if (!Subtarget->is64Bit() &&
2842 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002843 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002844 unsigned NumInRegs = 0;
2845 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2846 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002847 if (!VA.isRegLoc())
2848 continue;
2849 unsigned Reg = VA.getLocReg();
2850 switch (Reg) {
2851 default: break;
2852 case X86::EAX: case X86::EDX: case X86::ECX:
2853 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002854 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002855 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002856 }
2857 }
2858 }
Evan Chenga6bff982010-01-30 01:22:00 +00002859 }
Evan Chengb1712452010-01-27 06:25:16 +00002860
Evan Cheng86809cc2010-02-03 03:28:02 +00002861 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002862}
2863
Dan Gohman3df24e62008-09-03 23:12:08 +00002864FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002865X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2866 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002867}
2868
2869
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002870//===----------------------------------------------------------------------===//
2871// Other Lowering Hooks
2872//===----------------------------------------------------------------------===//
2873
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002874static bool MayFoldLoad(SDValue Op) {
2875 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2876}
2877
2878static bool MayFoldIntoStore(SDValue Op) {
2879 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2880}
2881
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002882static bool isTargetShuffle(unsigned Opcode) {
2883 switch(Opcode) {
2884 default: return false;
2885 case X86ISD::PSHUFD:
2886 case X86ISD::PSHUFHW:
2887 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002888 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002889 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002890 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002891 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002892 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002893 case X86ISD::MOVLPS:
2894 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002895 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002896 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002897 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002898 case X86ISD::MOVSS:
2899 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002900 case X86ISD::UNPCKL:
2901 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002902 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002903 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002904 return true;
2905 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002906}
2907
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002908static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002909 SDValue V1, SelectionDAG &DAG) {
2910 switch(Opc) {
2911 default: llvm_unreachable("Unknown x86 shuffle node");
2912 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002913 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002914 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002915 return DAG.getNode(Opc, dl, VT, V1);
2916 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002917}
2918
2919static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002920 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002921 switch(Opc) {
2922 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002923 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002924 case X86ISD::PSHUFHW:
2925 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002926 case X86ISD::VPERMILP:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002927 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2928 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002929}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002930
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002931static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2932 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2933 switch(Opc) {
2934 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002935 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002936 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002937 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002938 return DAG.getNode(Opc, dl, VT, V1, V2,
2939 DAG.getConstant(TargetMask, MVT::i8));
2940 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002941}
2942
2943static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2944 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2945 switch(Opc) {
2946 default: llvm_unreachable("Unknown x86 shuffle node");
2947 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002948 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002949 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002950 case X86ISD::MOVLPS:
2951 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002952 case X86ISD::MOVSS:
2953 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002954 case X86ISD::UNPCKL:
2955 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002956 return DAG.getNode(Opc, dl, VT, V1, V2);
2957 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002958}
2959
Dan Gohmand858e902010-04-17 15:26:15 +00002960SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002961 MachineFunction &MF = DAG.getMachineFunction();
2962 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2963 int ReturnAddrIndex = FuncInfo->getRAIndex();
2964
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002965 if (ReturnAddrIndex == 0) {
2966 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002967 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002968 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002969 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002970 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002971 }
2972
Evan Cheng25ab6902006-09-08 06:48:29 +00002973 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002974}
2975
2976
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002977bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2978 bool hasSymbolicDisplacement) {
2979 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002980 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002981 return false;
2982
2983 // If we don't have a symbolic displacement - we don't have any extra
2984 // restrictions.
2985 if (!hasSymbolicDisplacement)
2986 return true;
2987
2988 // FIXME: Some tweaks might be needed for medium code model.
2989 if (M != CodeModel::Small && M != CodeModel::Kernel)
2990 return false;
2991
2992 // For small code model we assume that latest object is 16MB before end of 31
2993 // bits boundary. We may also accept pretty large negative constants knowing
2994 // that all objects are in the positive half of address space.
2995 if (M == CodeModel::Small && Offset < 16*1024*1024)
2996 return true;
2997
2998 // For kernel code model we know that all object resist in the negative half
2999 // of 32bits address space. We may not accept negative offsets, since they may
3000 // be just off and we may accept pretty large positive ones.
3001 if (M == CodeModel::Kernel && Offset > 0)
3002 return true;
3003
3004 return false;
3005}
3006
Evan Chengef41ff62011-06-23 17:54:54 +00003007/// isCalleePop - Determines whether the callee is required to pop its
3008/// own arguments. Callee pop is necessary to support tail calls.
3009bool X86::isCalleePop(CallingConv::ID CallingConv,
3010 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3011 if (IsVarArg)
3012 return false;
3013
3014 switch (CallingConv) {
3015 default:
3016 return false;
3017 case CallingConv::X86_StdCall:
3018 return !is64Bit;
3019 case CallingConv::X86_FastCall:
3020 return !is64Bit;
3021 case CallingConv::X86_ThisCall:
3022 return !is64Bit;
3023 case CallingConv::Fast:
3024 return TailCallOpt;
3025 case CallingConv::GHC:
3026 return TailCallOpt;
3027 }
3028}
3029
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003030/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3031/// specific condition code, returning the condition code and the LHS/RHS of the
3032/// comparison to make.
3033static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3034 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003035 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003036 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3037 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3038 // X > -1 -> X == 0, jump !sign.
3039 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003040 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003041 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3042 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003043 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003044 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003045 // X < 1 -> X <= 0
3046 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003047 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003048 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003049 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003050
Evan Chengd9558e02006-01-06 00:43:03 +00003051 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003052 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003053 case ISD::SETEQ: return X86::COND_E;
3054 case ISD::SETGT: return X86::COND_G;
3055 case ISD::SETGE: return X86::COND_GE;
3056 case ISD::SETLT: return X86::COND_L;
3057 case ISD::SETLE: return X86::COND_LE;
3058 case ISD::SETNE: return X86::COND_NE;
3059 case ISD::SETULT: return X86::COND_B;
3060 case ISD::SETUGT: return X86::COND_A;
3061 case ISD::SETULE: return X86::COND_BE;
3062 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003063 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003064 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003065
Chris Lattner4c78e022008-12-23 23:42:27 +00003066 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003067
Chris Lattner4c78e022008-12-23 23:42:27 +00003068 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003069 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3070 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003071 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3072 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003073 }
3074
Chris Lattner4c78e022008-12-23 23:42:27 +00003075 switch (SetCCOpcode) {
3076 default: break;
3077 case ISD::SETOLT:
3078 case ISD::SETOLE:
3079 case ISD::SETUGT:
3080 case ISD::SETUGE:
3081 std::swap(LHS, RHS);
3082 break;
3083 }
3084
3085 // On a floating point condition, the flags are set as follows:
3086 // ZF PF CF op
3087 // 0 | 0 | 0 | X > Y
3088 // 0 | 0 | 1 | X < Y
3089 // 1 | 0 | 0 | X == Y
3090 // 1 | 1 | 1 | unordered
3091 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003092 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003093 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003094 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 case ISD::SETOLT: // flipped
3096 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003097 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003098 case ISD::SETOLE: // flipped
3099 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003100 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 case ISD::SETUGT: // flipped
3102 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003103 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003104 case ISD::SETUGE: // flipped
3105 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003106 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003107 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003108 case ISD::SETNE: return X86::COND_NE;
3109 case ISD::SETUO: return X86::COND_P;
3110 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003111 case ISD::SETOEQ:
3112 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 }
Evan Chengd9558e02006-01-06 00:43:03 +00003114}
3115
Evan Cheng4a460802006-01-11 00:33:36 +00003116/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3117/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003118/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003119static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003120 switch (X86CC) {
3121 default:
3122 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003123 case X86::COND_B:
3124 case X86::COND_BE:
3125 case X86::COND_E:
3126 case X86::COND_P:
3127 case X86::COND_A:
3128 case X86::COND_AE:
3129 case X86::COND_NE:
3130 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003131 return true;
3132 }
3133}
3134
Evan Chengeb2f9692009-10-27 19:56:55 +00003135/// isFPImmLegal - Returns true if the target can instruction select the
3136/// specified FP immediate natively. If false, the legalizer will
3137/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003138bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003139 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3140 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3141 return true;
3142 }
3143 return false;
3144}
3145
Nate Begeman9008ca62009-04-27 18:41:29 +00003146/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3147/// the specified range (L, H].
3148static bool isUndefOrInRange(int Val, int Low, int Hi) {
3149 return (Val < 0) || (Val >= Low && Val < Hi);
3150}
3151
3152/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3153/// specified value.
3154static bool isUndefOrEqual(int Val, int CmpVal) {
3155 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003156 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003157 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003158}
3159
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003160/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3161/// from position Pos and ending in Pos+Size, falls within the specified
3162/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003163static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003164 int Pos, int Size, int Low) {
3165 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3166 if (!isUndefOrEqual(Mask[i], Low))
3167 return false;
3168 return true;
3169}
3170
Nate Begeman9008ca62009-04-27 18:41:29 +00003171/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3172/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3173/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003174static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003175 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003176 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 return (Mask[0] < 2 && Mask[1] < 2);
3179 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003180}
3181
Nate Begeman9008ca62009-04-27 18:41:29 +00003182/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3183/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003184static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003186 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003187
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003189 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3190 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003191
Evan Cheng506d3df2006-03-29 23:07:14 +00003192 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003193 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003194 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003195 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003196
Evan Cheng506d3df2006-03-29 23:07:14 +00003197 return true;
3198}
3199
Nate Begeman9008ca62009-04-27 18:41:29 +00003200/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3201/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003202static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003204 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003205
Rafael Espindola15684b22009-04-24 12:40:33 +00003206 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003207 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3208 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003209
Rafael Espindola15684b22009-04-24 12:40:33 +00003210 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003211 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003212 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003213 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003214
Rafael Espindola15684b22009-04-24 12:40:33 +00003215 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003216}
3217
Nate Begemana09008b2009-10-19 02:17:23 +00003218/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3219/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003220static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3221 const X86Subtarget *Subtarget) {
3222 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3223 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003224 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003225
Craig Topper0e2037b2012-01-20 05:53:00 +00003226 unsigned NumElts = VT.getVectorNumElements();
3227 unsigned NumLanes = VT.getSizeInBits()/128;
3228 unsigned NumLaneElts = NumElts/NumLanes;
3229
3230 // Do not handle 64-bit element shuffles with palignr.
3231 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003232 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003233
Craig Topper0e2037b2012-01-20 05:53:00 +00003234 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3235 unsigned i;
3236 for (i = 0; i != NumLaneElts; ++i) {
3237 if (Mask[i+l] >= 0)
3238 break;
3239 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003240
Craig Topper0e2037b2012-01-20 05:53:00 +00003241 // Lane is all undef, go to next lane
3242 if (i == NumLaneElts)
3243 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003244
Craig Topper0e2037b2012-01-20 05:53:00 +00003245 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003246
Craig Topper0e2037b2012-01-20 05:53:00 +00003247 // Make sure its in this lane in one of the sources
3248 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3249 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003250 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003251
3252 // If not lane 0, then we must match lane 0
3253 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3254 return false;
3255
3256 // Correct second source to be contiguous with first source
3257 if (Start >= (int)NumElts)
3258 Start -= NumElts - NumLaneElts;
3259
3260 // Make sure we're shifting in the right direction.
3261 if (Start <= (int)(i+l))
3262 return false;
3263
3264 Start -= i;
3265
3266 // Check the rest of the elements to see if they are consecutive.
3267 for (++i; i != NumLaneElts; ++i) {
3268 int Idx = Mask[i+l];
3269
3270 // Make sure its in this lane
3271 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3272 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3273 return false;
3274
3275 // If not lane 0, then we must match lane 0
3276 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3277 return false;
3278
3279 if (Idx >= (int)NumElts)
3280 Idx -= NumElts - NumLaneElts;
3281
3282 if (!isUndefOrEqual(Idx, Start+i))
3283 return false;
3284
3285 }
Nate Begemana09008b2009-10-19 02:17:23 +00003286 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003287
Nate Begemana09008b2009-10-19 02:17:23 +00003288 return true;
3289}
3290
Craig Topper1a7700a2012-01-19 08:19:12 +00003291/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3292/// the two vector operands have swapped position.
3293static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3294 unsigned NumElems) {
3295 for (unsigned i = 0; i != NumElems; ++i) {
3296 int idx = Mask[i];
3297 if (idx < 0)
3298 continue;
3299 else if (idx < (int)NumElems)
3300 Mask[i] = idx + NumElems;
3301 else
3302 Mask[i] = idx - NumElems;
3303 }
3304}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003305
Craig Topper1a7700a2012-01-19 08:19:12 +00003306/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3307/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3308/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3309/// reverse of what x86 shuffles want.
3310static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3311 bool Commuted = false) {
3312 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003313 return false;
3314
Craig Topper1a7700a2012-01-19 08:19:12 +00003315 unsigned NumElems = VT.getVectorNumElements();
3316 unsigned NumLanes = VT.getSizeInBits()/128;
3317 unsigned NumLaneElems = NumElems/NumLanes;
3318
3319 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003320 return false;
3321
3322 // VSHUFPSY divides the resulting vector into 4 chunks.
3323 // The sources are also splitted into 4 chunks, and each destination
3324 // chunk must come from a different source chunk.
3325 //
3326 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3327 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3328 //
3329 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3330 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3331 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003332 // VSHUFPDY divides the resulting vector into 4 chunks.
3333 // The sources are also splitted into 4 chunks, and each destination
3334 // chunk must come from a different source chunk.
3335 //
3336 // SRC1 => X3 X2 X1 X0
3337 // SRC2 => Y3 Y2 Y1 Y0
3338 //
3339 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3340 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003341 unsigned HalfLaneElems = NumLaneElems/2;
3342 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3343 for (unsigned i = 0; i != NumLaneElems; ++i) {
3344 int Idx = Mask[i+l];
3345 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3346 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3347 return false;
3348 // For VSHUFPSY, the mask of the second half must be the same as the
3349 // first but with the appropriate offsets. This works in the same way as
3350 // VPERMILPS works with masks.
3351 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3352 continue;
3353 if (!isUndefOrEqual(Idx, Mask[i]+l))
3354 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003355 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003356 }
3357
3358 return true;
3359}
3360
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003361/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3362/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003363static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003364 unsigned NumElems = VT.getVectorNumElements();
3365
3366 if (VT.getSizeInBits() != 128)
3367 return false;
3368
3369 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003370 return false;
3371
Evan Cheng2064a2b2006-03-28 06:50:32 +00003372 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003373 return isUndefOrEqual(Mask[0], 6) &&
3374 isUndefOrEqual(Mask[1], 7) &&
3375 isUndefOrEqual(Mask[2], 2) &&
3376 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003377}
3378
Nate Begeman0b10b912009-11-07 23:17:15 +00003379/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3380/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3381/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003382static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003383 unsigned NumElems = VT.getVectorNumElements();
3384
3385 if (VT.getSizeInBits() != 128)
3386 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003387
Nate Begeman0b10b912009-11-07 23:17:15 +00003388 if (NumElems != 4)
3389 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003390
Craig Topperdd637ae2012-02-19 05:41:45 +00003391 return isUndefOrEqual(Mask[0], 2) &&
3392 isUndefOrEqual(Mask[1], 3) &&
3393 isUndefOrEqual(Mask[2], 2) &&
3394 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003395}
3396
Evan Cheng5ced1d82006-04-06 23:23:56 +00003397/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3398/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003399static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003400 if (VT.getSizeInBits() != 128)
3401 return false;
3402
Craig Topperdd637ae2012-02-19 05:41:45 +00003403 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003404
Evan Cheng5ced1d82006-04-06 23:23:56 +00003405 if (NumElems != 2 && NumElems != 4)
3406 return false;
3407
Craig Topperdd637ae2012-02-19 05:41:45 +00003408 for (unsigned i = 0; i != NumElems/2; ++i)
3409 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003410 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003411
Craig Topperdd637ae2012-02-19 05:41:45 +00003412 for (unsigned i = NumElems/2; i != NumElems; ++i)
3413 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003414 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003415
3416 return true;
3417}
3418
Nate Begeman0b10b912009-11-07 23:17:15 +00003419/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3420/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003421static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3422 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003423
David Greenea20244d2011-03-02 17:23:43 +00003424 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003425 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003426 return false;
3427
Craig Topperdd637ae2012-02-19 05:41:45 +00003428 for (unsigned i = 0; i != NumElems/2; ++i)
3429 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003430 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003431
Craig Topperdd637ae2012-02-19 05:41:45 +00003432 for (unsigned i = 0; i != NumElems/2; ++i)
3433 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003434 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003435
3436 return true;
3437}
3438
Evan Cheng0038e592006-03-28 00:39:58 +00003439/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3440/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003441static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003442 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003443 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003444
3445 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3446 "Unsupported vector type for unpckh");
3447
Craig Topper6347e862011-11-21 06:57:39 +00003448 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003449 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003450 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003451
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003452 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3453 // independently on 128-bit lanes.
3454 unsigned NumLanes = VT.getSizeInBits()/128;
3455 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003456
Craig Topper94438ba2011-12-16 08:06:31 +00003457 for (unsigned l = 0; l != NumLanes; ++l) {
3458 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3459 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003460 i += 2, ++j) {
3461 int BitI = Mask[i];
3462 int BitI1 = Mask[i+1];
3463 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003464 return false;
David Greenea20244d2011-03-02 17:23:43 +00003465 if (V2IsSplat) {
3466 if (!isUndefOrEqual(BitI1, NumElts))
3467 return false;
3468 } else {
3469 if (!isUndefOrEqual(BitI1, j + NumElts))
3470 return false;
3471 }
Evan Cheng39623da2006-04-20 08:58:49 +00003472 }
Evan Cheng0038e592006-03-28 00:39:58 +00003473 }
David Greenea20244d2011-03-02 17:23:43 +00003474
Evan Cheng0038e592006-03-28 00:39:58 +00003475 return true;
3476}
3477
Evan Cheng4fcb9222006-03-28 02:43:26 +00003478/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3479/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003480static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003481 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003482 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003483
3484 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3485 "Unsupported vector type for unpckh");
3486
Craig Topper6347e862011-11-21 06:57:39 +00003487 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003488 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003489 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003490
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003491 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3492 // independently on 128-bit lanes.
3493 unsigned NumLanes = VT.getSizeInBits()/128;
3494 unsigned NumLaneElts = NumElts/NumLanes;
3495
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003496 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003497 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3498 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003499 int BitI = Mask[i];
3500 int BitI1 = Mask[i+1];
3501 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003502 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003503 if (V2IsSplat) {
3504 if (isUndefOrEqual(BitI1, NumElts))
3505 return false;
3506 } else {
3507 if (!isUndefOrEqual(BitI1, j+NumElts))
3508 return false;
3509 }
Evan Cheng39623da2006-04-20 08:58:49 +00003510 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003511 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003512 return true;
3513}
3514
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003515/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3516/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3517/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003518static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003519 bool HasAVX2) {
3520 unsigned NumElts = VT.getVectorNumElements();
3521
3522 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3523 "Unsupported vector type for unpckh");
3524
3525 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3526 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003527 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003528
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003529 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3530 // FIXME: Need a better way to get rid of this, there's no latency difference
3531 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3532 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003533 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003534 return false;
3535
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003536 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3537 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003538 unsigned NumLanes = VT.getSizeInBits()/128;
3539 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003540
Craig Topper94438ba2011-12-16 08:06:31 +00003541 for (unsigned l = 0; l != NumLanes; ++l) {
3542 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3543 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003544 i += 2, ++j) {
3545 int BitI = Mask[i];
3546 int BitI1 = Mask[i+1];
3547
3548 if (!isUndefOrEqual(BitI, j))
3549 return false;
3550 if (!isUndefOrEqual(BitI1, j))
3551 return false;
3552 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003553 }
David Greenea20244d2011-03-02 17:23:43 +00003554
Rafael Espindola15684b22009-04-24 12:40:33 +00003555 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003556}
3557
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003558/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3559/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3560/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003561static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003562 unsigned NumElts = VT.getVectorNumElements();
3563
3564 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3565 "Unsupported vector type for unpckh");
3566
3567 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3568 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003569 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003570
Craig Topper94438ba2011-12-16 08:06:31 +00003571 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3572 // independently on 128-bit lanes.
3573 unsigned NumLanes = VT.getSizeInBits()/128;
3574 unsigned NumLaneElts = NumElts/NumLanes;
3575
3576 for (unsigned l = 0; l != NumLanes; ++l) {
3577 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3578 i != (l+1)*NumLaneElts; i += 2, ++j) {
3579 int BitI = Mask[i];
3580 int BitI1 = Mask[i+1];
3581 if (!isUndefOrEqual(BitI, j))
3582 return false;
3583 if (!isUndefOrEqual(BitI1, j))
3584 return false;
3585 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003586 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003587 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003588}
3589
Evan Cheng017dcc62006-04-21 01:05:10 +00003590/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3591/// specifies a shuffle of elements that is suitable for input to MOVSS,
3592/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003593static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003594 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003595 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003596 if (VT.getSizeInBits() == 256)
3597 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003598
Craig Topperc612d792012-01-02 09:17:37 +00003599 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003600
Nate Begeman9008ca62009-04-27 18:41:29 +00003601 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003602 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003603
Craig Topperc612d792012-01-02 09:17:37 +00003604 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003605 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003606 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003607
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003608 return true;
3609}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003610
Craig Topper70b883b2011-11-28 10:14:51 +00003611/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003612/// as permutations between 128-bit chunks or halves. As an example: this
3613/// shuffle bellow:
3614/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3615/// The first half comes from the second half of V1 and the second half from the
3616/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003617static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003618 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003619 return false;
3620
3621 // The shuffle result is divided into half A and half B. In total the two
3622 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3623 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003624 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003625 bool MatchA = false, MatchB = false;
3626
3627 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003628 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003629 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3630 MatchA = true;
3631 break;
3632 }
3633 }
3634
3635 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003636 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003637 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3638 MatchB = true;
3639 break;
3640 }
3641 }
3642
3643 return MatchA && MatchB;
3644}
3645
Craig Topper70b883b2011-11-28 10:14:51 +00003646/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3647/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003648static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003649 EVT VT = SVOp->getValueType(0);
3650
Craig Topperc612d792012-01-02 09:17:37 +00003651 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003652
Craig Topperc612d792012-01-02 09:17:37 +00003653 unsigned FstHalf = 0, SndHalf = 0;
3654 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003655 if (SVOp->getMaskElt(i) > 0) {
3656 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3657 break;
3658 }
3659 }
Craig Topperc612d792012-01-02 09:17:37 +00003660 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003661 if (SVOp->getMaskElt(i) > 0) {
3662 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3663 break;
3664 }
3665 }
3666
3667 return (FstHalf | (SndHalf << 4));
3668}
3669
Craig Topper70b883b2011-11-28 10:14:51 +00003670/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003671/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3672/// Note that VPERMIL mask matching is different depending whether theunderlying
3673/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3674/// to the same elements of the low, but to the higher half of the source.
3675/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003676/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003677static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003678 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003679 return false;
3680
Craig Topperc612d792012-01-02 09:17:37 +00003681 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003682 // Only match 256-bit with 32/64-bit types
3683 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003684 return false;
3685
Craig Topperc612d792012-01-02 09:17:37 +00003686 unsigned NumLanes = VT.getSizeInBits()/128;
3687 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003688 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003689 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003690 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003691 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003692 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003693 continue;
3694 // VPERMILPS handling
3695 if (Mask[i] < 0)
3696 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003697 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003698 return false;
3699 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003700 }
3701
3702 return true;
3703}
3704
Craig Topper5aaffa82012-02-19 02:53:47 +00003705/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003706/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003707/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003708static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003709 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003710 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003711 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003712 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003713
Nate Begeman9008ca62009-04-27 18:41:29 +00003714 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003715 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003716
Craig Topperc612d792012-01-02 09:17:37 +00003717 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003718 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3719 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3720 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003721 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003722
Evan Cheng39623da2006-04-20 08:58:49 +00003723 return true;
3724}
3725
Evan Chengd9539472006-04-14 21:59:03 +00003726/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3727/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003728/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003729static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003730 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003731 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003732 return false;
3733
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003734 unsigned NumElems = VT.getVectorNumElements();
3735
3736 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3737 (VT.getSizeInBits() == 256 && NumElems != 8))
3738 return false;
3739
3740 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003741 for (unsigned i = 0; i != NumElems; i += 2)
3742 if (!isUndefOrEqual(Mask[i], i+1) ||
3743 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003744 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003745
3746 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003747}
3748
3749/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3750/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003751/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003752static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003753 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003754 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003755 return false;
3756
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003757 unsigned NumElems = VT.getVectorNumElements();
3758
3759 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3760 (VT.getSizeInBits() == 256 && NumElems != 8))
3761 return false;
3762
3763 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003764 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003765 if (!isUndefOrEqual(Mask[i], i) ||
3766 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003767 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003768
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003769 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003770}
3771
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003772/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3773/// specifies a shuffle of elements that is suitable for input to 256-bit
3774/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003775static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003776 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003777
Craig Topperbeabc6c2011-12-05 06:56:46 +00003778 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003779 return false;
3780
Craig Topperc612d792012-01-02 09:17:37 +00003781 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003782 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003783 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003784 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003785 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003786 return false;
3787 return true;
3788}
3789
Evan Cheng0b457f02008-09-25 20:50:48 +00003790/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003791/// specifies a shuffle of elements that is suitable for input to 128-bit
3792/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003793static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003794 if (VT.getSizeInBits() != 128)
3795 return false;
3796
Craig Topperc612d792012-01-02 09:17:37 +00003797 unsigned e = VT.getVectorNumElements() / 2;
3798 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003799 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003800 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003801 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003802 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003803 return false;
3804 return true;
3805}
3806
David Greenec38a03e2011-02-03 15:50:00 +00003807/// isVEXTRACTF128Index - Return true if the specified
3808/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3809/// suitable for input to VEXTRACTF128.
3810bool X86::isVEXTRACTF128Index(SDNode *N) {
3811 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3812 return false;
3813
3814 // The index should be aligned on a 128-bit boundary.
3815 uint64_t Index =
3816 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3817
3818 unsigned VL = N->getValueType(0).getVectorNumElements();
3819 unsigned VBits = N->getValueType(0).getSizeInBits();
3820 unsigned ElSize = VBits / VL;
3821 bool Result = (Index * ElSize) % 128 == 0;
3822
3823 return Result;
3824}
3825
David Greeneccacdc12011-02-04 16:08:29 +00003826/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3827/// operand specifies a subvector insert that is suitable for input to
3828/// VINSERTF128.
3829bool X86::isVINSERTF128Index(SDNode *N) {
3830 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3831 return false;
3832
3833 // The index should be aligned on a 128-bit boundary.
3834 uint64_t Index =
3835 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3836
3837 unsigned VL = N->getValueType(0).getVectorNumElements();
3838 unsigned VBits = N->getValueType(0).getSizeInBits();
3839 unsigned ElSize = VBits / VL;
3840 bool Result = (Index * ElSize) % 128 == 0;
3841
3842 return Result;
3843}
3844
Evan Cheng63d33002006-03-22 08:01:21 +00003845/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003846/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003847/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003848static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003849 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003850
Craig Topper1a7700a2012-01-19 08:19:12 +00003851 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3852 "Unsupported vector type for PSHUF/SHUFP");
3853
3854 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3855 // independently on 128-bit lanes.
3856 unsigned NumElts = VT.getVectorNumElements();
3857 unsigned NumLanes = VT.getSizeInBits()/128;
3858 unsigned NumLaneElts = NumElts/NumLanes;
3859
3860 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3861 "Only supports 2 or 4 elements per lane");
3862
3863 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003864 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003865 for (unsigned i = 0; i != NumElts; ++i) {
3866 int Elt = N->getMaskElt(i);
3867 if (Elt < 0) continue;
3868 Elt %= NumLaneElts;
3869 unsigned ShAmt = i << Shift;
3870 if (ShAmt >= 8) ShAmt -= 8;
3871 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003872 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003873
Evan Cheng63d33002006-03-22 08:01:21 +00003874 return Mask;
3875}
3876
Evan Cheng506d3df2006-03-29 23:07:14 +00003877/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003878/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003879static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003880 unsigned Mask = 0;
3881 // 8 nodes, but we only care about the last 4.
3882 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003883 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003884 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003885 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003886 if (i != 4)
3887 Mask <<= 2;
3888 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003889 return Mask;
3890}
3891
3892/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003893/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003894static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003895 unsigned Mask = 0;
3896 // 8 nodes, but we only care about the first 4.
3897 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003898 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 if (Val >= 0)
3900 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003901 if (i != 0)
3902 Mask <<= 2;
3903 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003904 return Mask;
3905}
3906
Nate Begemana09008b2009-10-19 02:17:23 +00003907/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3908/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003909static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3910 EVT VT = SVOp->getValueType(0);
3911 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003912
Craig Topper0e2037b2012-01-20 05:53:00 +00003913 unsigned NumElts = VT.getVectorNumElements();
3914 unsigned NumLanes = VT.getSizeInBits()/128;
3915 unsigned NumLaneElts = NumElts/NumLanes;
3916
3917 int Val = 0;
3918 unsigned i;
3919 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003920 Val = SVOp->getMaskElt(i);
3921 if (Val >= 0)
3922 break;
3923 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003924 if (Val >= (int)NumElts)
3925 Val -= NumElts - NumLaneElts;
3926
Eli Friedman63f8dde2011-07-25 21:36:45 +00003927 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003928 return (Val - i) * EltSize;
3929}
3930
David Greenec38a03e2011-02-03 15:50:00 +00003931/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3932/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3933/// instructions.
3934unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3935 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3936 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3937
3938 uint64_t Index =
3939 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3940
3941 EVT VecVT = N->getOperand(0).getValueType();
3942 EVT ElVT = VecVT.getVectorElementType();
3943
3944 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003945 return Index / NumElemsPerChunk;
3946}
3947
David Greeneccacdc12011-02-04 16:08:29 +00003948/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3949/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3950/// instructions.
3951unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3952 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3953 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3954
3955 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003956 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003957
3958 EVT VecVT = N->getValueType(0);
3959 EVT ElVT = VecVT.getVectorElementType();
3960
3961 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003962 return Index / NumElemsPerChunk;
3963}
3964
Evan Cheng37b73872009-07-30 08:33:02 +00003965/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3966/// constant +0.0.
3967bool X86::isZeroNode(SDValue Elt) {
3968 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00003969 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00003970 (isa<ConstantFPSDNode>(Elt) &&
3971 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3972}
3973
Nate Begeman9008ca62009-04-27 18:41:29 +00003974/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3975/// their permute mask.
3976static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3977 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003978 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003979 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003980 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003981
Nate Begeman5a5ca152009-04-29 05:20:52 +00003982 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 int idx = SVOp->getMaskElt(i);
3984 if (idx < 0)
3985 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003986 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003987 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003988 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003989 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003990 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003991 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3992 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003993}
3994
Evan Cheng533a0aa2006-04-19 20:35:22 +00003995/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3996/// match movhlps. The lower half elements should come from upper half of
3997/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003998/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00003999static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004000 if (VT.getSizeInBits() != 128)
4001 return false;
4002 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004003 return false;
4004 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004005 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004006 return false;
4007 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004008 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004009 return false;
4010 return true;
4011}
4012
Evan Cheng5ced1d82006-04-06 23:23:56 +00004013/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004014/// is promoted to a vector. It also returns the LoadSDNode by reference if
4015/// required.
4016static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004017 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4018 return false;
4019 N = N->getOperand(0).getNode();
4020 if (!ISD::isNON_EXTLoad(N))
4021 return false;
4022 if (LD)
4023 *LD = cast<LoadSDNode>(N);
4024 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004025}
4026
Dan Gohman65fd6562011-11-03 21:49:52 +00004027// Test whether the given value is a vector value which will be legalized
4028// into a load.
4029static bool WillBeConstantPoolLoad(SDNode *N) {
4030 if (N->getOpcode() != ISD::BUILD_VECTOR)
4031 return false;
4032
4033 // Check for any non-constant elements.
4034 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4035 switch (N->getOperand(i).getNode()->getOpcode()) {
4036 case ISD::UNDEF:
4037 case ISD::ConstantFP:
4038 case ISD::Constant:
4039 break;
4040 default:
4041 return false;
4042 }
4043
4044 // Vectors of all-zeros and all-ones are materialized with special
4045 // instructions rather than being loaded.
4046 return !ISD::isBuildVectorAllZeros(N) &&
4047 !ISD::isBuildVectorAllOnes(N);
4048}
4049
Evan Cheng533a0aa2006-04-19 20:35:22 +00004050/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4051/// match movlp{s|d}. The lower half elements should come from lower half of
4052/// V1 (and in order), and the upper half elements should come from the upper
4053/// half of V2 (and in order). And since V1 will become the source of the
4054/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004055static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004056 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004057 if (VT.getSizeInBits() != 128)
4058 return false;
4059
Evan Cheng466685d2006-10-09 20:57:25 +00004060 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004061 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004062 // Is V2 is a vector load, don't do this transformation. We will try to use
4063 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004064 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004065 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004066
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004067 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004068
Evan Cheng533a0aa2006-04-19 20:35:22 +00004069 if (NumElems != 2 && NumElems != 4)
4070 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004071 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004072 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004073 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004074 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004075 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004076 return false;
4077 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004078}
4079
Evan Cheng39623da2006-04-20 08:58:49 +00004080/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4081/// all the same.
4082static bool isSplatVector(SDNode *N) {
4083 if (N->getOpcode() != ISD::BUILD_VECTOR)
4084 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004085
Dan Gohman475871a2008-07-27 21:46:04 +00004086 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004087 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4088 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004089 return false;
4090 return true;
4091}
4092
Evan Cheng213d2cf2007-05-17 18:45:50 +00004093/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004094/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004095/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004096static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004097 SDValue V1 = N->getOperand(0);
4098 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004099 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4100 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004101 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004102 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004104 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4105 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004106 if (Opc != ISD::BUILD_VECTOR ||
4107 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004108 return false;
4109 } else if (Idx >= 0) {
4110 unsigned Opc = V1.getOpcode();
4111 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4112 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004113 if (Opc != ISD::BUILD_VECTOR ||
4114 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004115 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004116 }
4117 }
4118 return true;
4119}
4120
4121/// getZeroVector - Returns a vector of specified type with all zero elements.
4122///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004123static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004124 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004125 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004126
Dale Johannesen0488fb62010-09-30 23:57:10 +00004127 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004128 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004129 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004130 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004131 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004132 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4133 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4134 } else { // SSE1
4135 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4136 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4137 }
4138 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004139 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004140 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4141 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4142 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4143 } else {
4144 // 256-bit logic and arithmetic instructions in AVX are all
4145 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4146 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4147 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4148 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4149 }
Evan Chengf0df0312008-05-15 08:39:06 +00004150 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004151 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004152}
4153
Chris Lattner8a594482007-11-25 00:24:49 +00004154/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004155/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4156/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4157/// Then bitcast to their original type, ensuring they get CSE'd.
4158static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4159 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004160 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004161 assert((VT.is128BitVector() || VT.is256BitVector())
4162 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004163
Owen Anderson825b72b2009-08-11 20:47:22 +00004164 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004165 SDValue Vec;
4166 if (VT.getSizeInBits() == 256) {
4167 if (HasAVX2) { // AVX2
4168 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4169 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4170 } else { // AVX
4171 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4172 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4173 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4174 Vec = Insert128BitVector(InsV, Vec,
4175 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4176 }
4177 } else {
4178 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004179 }
4180
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004181 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004182}
4183
Evan Cheng39623da2006-04-20 08:58:49 +00004184/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4185/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004186static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004187 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004188 if (Mask[i] > (int)NumElems) {
4189 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004190 }
Evan Cheng39623da2006-04-20 08:58:49 +00004191 }
Evan Cheng39623da2006-04-20 08:58:49 +00004192}
4193
Evan Cheng017dcc62006-04-21 01:05:10 +00004194/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4195/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004196static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004197 SDValue V2) {
4198 unsigned NumElems = VT.getVectorNumElements();
4199 SmallVector<int, 8> Mask;
4200 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004201 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 Mask.push_back(i);
4203 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004204}
4205
Nate Begeman9008ca62009-04-27 18:41:29 +00004206/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004207static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 SDValue V2) {
4209 unsigned NumElems = VT.getVectorNumElements();
4210 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004211 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004212 Mask.push_back(i);
4213 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004214 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004216}
4217
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004218/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004219static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 SDValue V2) {
4221 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004222 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004224 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004225 Mask.push_back(i + Half);
4226 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004227 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004228 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004229}
4230
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004231// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004232// a generic shuffle instruction because the target has no such instructions.
4233// Generate shuffles which repeat i16 and i8 several times until they can be
4234// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004235static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004236 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004238 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004239
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 while (NumElems > 4) {
4241 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004242 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004244 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004245 EltNo -= NumElems/2;
4246 }
4247 NumElems >>= 1;
4248 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004249 return V;
4250}
Eric Christopherfd179292009-08-27 18:07:15 +00004251
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004252/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4253static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4254 EVT VT = V.getValueType();
4255 DebugLoc dl = V.getDebugLoc();
4256 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4257 && "Vector size not supported");
4258
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004259 if (VT.getSizeInBits() == 128) {
4260 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004261 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004262 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4263 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004264 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004265 // To use VPERMILPS to splat scalars, the second half of indicies must
4266 // refer to the higher part, which is a duplication of the lower one,
4267 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004268 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4269 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004270
4271 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4272 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4273 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004274 }
4275
4276 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4277}
4278
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004279/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004280static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4281 EVT SrcVT = SV->getValueType(0);
4282 SDValue V1 = SV->getOperand(0);
4283 DebugLoc dl = SV->getDebugLoc();
4284
4285 int EltNo = SV->getSplatIndex();
4286 int NumElems = SrcVT.getVectorNumElements();
4287 unsigned Size = SrcVT.getSizeInBits();
4288
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004289 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4290 "Unknown how to promote splat for type");
4291
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004292 // Extract the 128-bit part containing the splat element and update
4293 // the splat element index when it refers to the higher register.
4294 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004295 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004296 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4297 if (Idx > 0)
4298 EltNo -= NumElems/2;
4299 }
4300
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004301 // All i16 and i8 vector types can't be used directly by a generic shuffle
4302 // instruction because the target has no such instruction. Generate shuffles
4303 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004304 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004305 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004306 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004307 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004308
4309 // Recreate the 256-bit vector and place the same 128-bit vector
4310 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004311 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004312 if (Size == 256) {
4313 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4314 DAG.getConstant(0, MVT::i32), DAG, dl);
4315 V1 = Insert128BitVector(InsV, V1,
4316 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4317 }
4318
4319 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004320}
4321
Evan Chengba05f722006-04-21 23:03:30 +00004322/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004323/// vector of zero or undef vector. This produces a shuffle where the low
4324/// element of V2 is swizzled into the zero/undef vector, landing at element
4325/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004326static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004327 bool IsZero,
4328 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004329 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004330 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004331 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004332 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004333 unsigned NumElems = VT.getVectorNumElements();
4334 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004335 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004336 // If this is the insertion idx, put the low elt of V2 here.
4337 MaskVec.push_back(i == Idx ? NumElems : i);
4338 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004339}
4340
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004341/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4342/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004343static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4344 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004345 if (Depth == 6)
4346 return SDValue(); // Limit search depth.
4347
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004348 SDValue V = SDValue(N, 0);
4349 EVT VT = V.getValueType();
4350 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004351
4352 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4353 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4354 Index = SV->getMaskElt(Index);
4355
4356 if (Index < 0)
4357 return DAG.getUNDEF(VT.getVectorElementType());
4358
Craig Topperd156dc12012-02-06 07:17:51 +00004359 unsigned NumElems = VT.getVectorNumElements();
4360 SDValue NewV = (Index < (int)NumElems) ? SV->getOperand(0)
4361 : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004362 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004363 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004364
4365 // Recurse into target specific vector shuffles to find scalars.
4366 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004367 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004368 SmallVector<unsigned, 16> ShuffleMask;
4369 SDValue ImmN;
4370
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004371 switch(Opcode) {
Craig Topperb3982da2011-12-31 23:50:21 +00004372 case X86ISD::SHUFP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004373 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper36e36ac2011-11-29 07:49:05 +00004374 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4375 ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004376 break;
Craig Topper34671b82011-12-06 08:21:25 +00004377 case X86ISD::UNPCKH:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004378 DecodeUNPCKHMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004379 break;
Craig Topper34671b82011-12-06 08:21:25 +00004380 case X86ISD::UNPCKL:
Craig Topper3d8c2ce2011-12-06 05:31:16 +00004381 DecodeUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004382 break;
4383 case X86ISD::MOVHLPS:
4384 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4385 break;
4386 case X86ISD::MOVLHPS:
4387 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4388 break;
4389 case X86ISD::PSHUFD:
Craig Topperd156dc12012-02-06 07:17:51 +00004390 case X86ISD::VPERMILP:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004391 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004392 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004393 ShuffleMask);
4394 break;
4395 case X86ISD::PSHUFHW:
4396 ImmN = N->getOperand(N->getNumOperands()-1);
4397 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4398 ShuffleMask);
4399 break;
4400 case X86ISD::PSHUFLW:
4401 ImmN = N->getOperand(N->getNumOperands()-1);
4402 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4403 ShuffleMask);
4404 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004405 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004406 case X86ISD::MOVSD: {
4407 // The index 0 always comes from the first element of the second source,
4408 // this is why MOVSS and MOVSD are used in the first place. The other
4409 // elements come from the other positions of the first source vector.
4410 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004411 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4412 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004413 }
Craig Topperec24e612011-11-30 07:47:51 +00004414 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004415 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topperd156dc12012-02-06 07:17:51 +00004416 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004417 ShuffleMask);
4418 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004419 case X86ISD::MOVDDUP:
4420 case X86ISD::MOVLHPD:
4421 case X86ISD::MOVLPD:
4422 case X86ISD::MOVLPS:
4423 case X86ISD::MOVSHDUP:
4424 case X86ISD::MOVSLDUP:
4425 case X86ISD::PALIGN:
4426 return SDValue(); // Not yet implemented.
Craig Topperabb94d02012-02-05 03:43:23 +00004427 default: llvm_unreachable("unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004428 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004429
4430 Index = ShuffleMask[Index];
4431 if (Index < 0)
4432 return DAG.getUNDEF(VT.getVectorElementType());
4433
Craig Topperd156dc12012-02-06 07:17:51 +00004434 SDValue NewV = (Index < (int)NumElems) ? N->getOperand(0)
4435 : N->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004436 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4437 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004438 }
4439
4440 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004441 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004442 V = V.getOperand(0);
4443 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004444 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004445
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004446 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004447 return SDValue();
4448 }
4449
4450 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4451 return (Index == 0) ? V.getOperand(0)
4452 : DAG.getUNDEF(VT.getVectorElementType());
4453
4454 if (V.getOpcode() == ISD::BUILD_VECTOR)
4455 return V.getOperand(Index);
4456
4457 return SDValue();
4458}
4459
4460/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4461/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004462/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004463static
4464unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4465 bool ZerosFromLeft, SelectionDAG &DAG) {
4466 int i = 0;
4467
4468 while (i < NumElems) {
4469 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004470 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004471 if (!(Elt.getNode() &&
4472 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4473 break;
4474 ++i;
4475 }
4476
4477 return i;
4478}
4479
4480/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4481/// MaskE correspond consecutively to elements from one of the vector operands,
4482/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4483static
4484bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4485 int OpIdx, int NumElems, unsigned &OpNum) {
4486 bool SeenV1 = false;
4487 bool SeenV2 = false;
4488
4489 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4490 int Idx = SVOp->getMaskElt(i);
4491 // Ignore undef indicies
4492 if (Idx < 0)
4493 continue;
4494
4495 if (Idx < NumElems)
4496 SeenV1 = true;
4497 else
4498 SeenV2 = true;
4499
4500 // Only accept consecutive elements from the same vector
4501 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4502 return false;
4503 }
4504
4505 OpNum = SeenV1 ? 0 : 1;
4506 return true;
4507}
4508
4509/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4510/// logical left shift of a vector.
4511static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4512 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4513 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4514 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4515 false /* check zeros from right */, DAG);
4516 unsigned OpSrc;
4517
4518 if (!NumZeros)
4519 return false;
4520
4521 // Considering the elements in the mask that are not consecutive zeros,
4522 // check if they consecutively come from only one of the source vectors.
4523 //
4524 // V1 = {X, A, B, C} 0
4525 // \ \ \ /
4526 // vector_shuffle V1, V2 <1, 2, 3, X>
4527 //
4528 if (!isShuffleMaskConsecutive(SVOp,
4529 0, // Mask Start Index
4530 NumElems-NumZeros-1, // Mask End Index
4531 NumZeros, // Where to start looking in the src vector
4532 NumElems, // Number of elements in vector
4533 OpSrc)) // Which source operand ?
4534 return false;
4535
4536 isLeft = false;
4537 ShAmt = NumZeros;
4538 ShVal = SVOp->getOperand(OpSrc);
4539 return true;
4540}
4541
4542/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4543/// logical left shift of a vector.
4544static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4545 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4546 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4547 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4548 true /* check zeros from left */, DAG);
4549 unsigned OpSrc;
4550
4551 if (!NumZeros)
4552 return false;
4553
4554 // Considering the elements in the mask that are not consecutive zeros,
4555 // check if they consecutively come from only one of the source vectors.
4556 //
4557 // 0 { A, B, X, X } = V2
4558 // / \ / /
4559 // vector_shuffle V1, V2 <X, X, 4, 5>
4560 //
4561 if (!isShuffleMaskConsecutive(SVOp,
4562 NumZeros, // Mask Start Index
4563 NumElems-1, // Mask End Index
4564 0, // Where to start looking in the src vector
4565 NumElems, // Number of elements in vector
4566 OpSrc)) // Which source operand ?
4567 return false;
4568
4569 isLeft = true;
4570 ShAmt = NumZeros;
4571 ShVal = SVOp->getOperand(OpSrc);
4572 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004573}
4574
4575/// isVectorShift - Returns true if the shuffle can be implemented as a
4576/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004577static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004578 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004579 // Although the logic below support any bitwidth size, there are no
4580 // shift instructions which handle more than 128-bit vectors.
4581 if (SVOp->getValueType(0).getSizeInBits() > 128)
4582 return false;
4583
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004584 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4585 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4586 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004587
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004588 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004589}
4590
Evan Chengc78d3b42006-04-24 18:01:45 +00004591/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4592///
Dan Gohman475871a2008-07-27 21:46:04 +00004593static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004594 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004595 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004596 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004597 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004598 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004599 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004600
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004601 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004602 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004603 bool First = true;
4604 for (unsigned i = 0; i < 16; ++i) {
4605 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4606 if (ThisIsNonZero && First) {
4607 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004608 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004609 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004610 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004611 First = false;
4612 }
4613
4614 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004615 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004616 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4617 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004618 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004619 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004620 }
4621 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004622 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4623 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4624 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004625 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004626 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004627 } else
4628 ThisElt = LastElt;
4629
Gabor Greifba36cb52008-08-28 21:40:38 +00004630 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004631 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004632 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004633 }
4634 }
4635
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004636 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004637}
4638
Bill Wendlinga348c562007-03-22 18:42:45 +00004639/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004640///
Dan Gohman475871a2008-07-27 21:46:04 +00004641static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004642 unsigned NumNonZero, unsigned NumZero,
4643 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004644 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004645 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004646 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004647 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004648
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004649 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004650 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004651 bool First = true;
4652 for (unsigned i = 0; i < 8; ++i) {
4653 bool isNonZero = (NonZeros & (1 << i)) != 0;
4654 if (isNonZero) {
4655 if (First) {
4656 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004657 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004658 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004659 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004660 First = false;
4661 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004662 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004663 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004664 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004665 }
4666 }
4667
4668 return V;
4669}
4670
Evan Chengf26ffe92008-05-29 08:22:04 +00004671/// getVShift - Return a vector logical shift node.
4672///
Owen Andersone50ed302009-08-10 22:56:29 +00004673static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004674 unsigned NumBits, SelectionDAG &DAG,
4675 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004676 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004677 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004678 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004679 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4680 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004681 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004682 DAG.getConstant(NumBits,
4683 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004684}
4685
Dan Gohman475871a2008-07-27 21:46:04 +00004686SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004687X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004688 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004689
Evan Chengc3630942009-12-09 21:00:30 +00004690 // Check if the scalar load can be widened into a vector load. And if
4691 // the address is "base + cst" see if the cst can be "absorbed" into
4692 // the shuffle mask.
4693 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4694 SDValue Ptr = LD->getBasePtr();
4695 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4696 return SDValue();
4697 EVT PVT = LD->getValueType(0);
4698 if (PVT != MVT::i32 && PVT != MVT::f32)
4699 return SDValue();
4700
4701 int FI = -1;
4702 int64_t Offset = 0;
4703 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4704 FI = FINode->getIndex();
4705 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004706 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004707 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4708 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4709 Offset = Ptr.getConstantOperandVal(1);
4710 Ptr = Ptr.getOperand(0);
4711 } else {
4712 return SDValue();
4713 }
4714
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004715 // FIXME: 256-bit vector instructions don't require a strict alignment,
4716 // improve this code to support it better.
4717 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004718 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004719 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004720 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004721 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004722 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004723 // Can't change the alignment. FIXME: It's possible to compute
4724 // the exact stack offset and reference FI + adjust offset instead.
4725 // If someone *really* cares about this. That's the way to implement it.
4726 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004727 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004728 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004729 }
4730 }
4731
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004732 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004733 // Ptr + (Offset & ~15).
4734 if (Offset < 0)
4735 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004736 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004737 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004738 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004739 if (StartOffset)
4740 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4741 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4742
4743 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004744 int NumElems = VT.getVectorNumElements();
4745
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004746 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4747 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004748 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004749 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004750
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004751 SmallVector<int, 8> Mask;
4752 for (int i = 0; i < NumElems; ++i)
4753 Mask.push_back(EltNo);
4754
Craig Toppercc3000632012-01-30 07:50:31 +00004755 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004756 }
4757
4758 return SDValue();
4759}
4760
Michael J. Spencerec38de22010-10-10 22:04:20 +00004761/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4762/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004763/// load which has the same value as a build_vector whose operands are 'elts'.
4764///
4765/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004766///
Nate Begeman1449f292010-03-24 22:19:06 +00004767/// FIXME: we'd also like to handle the case where the last elements are zero
4768/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4769/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004770static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004771 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004772 EVT EltVT = VT.getVectorElementType();
4773 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004774
Nate Begemanfdea31a2010-03-24 20:49:50 +00004775 LoadSDNode *LDBase = NULL;
4776 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004777
Nate Begeman1449f292010-03-24 22:19:06 +00004778 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004779 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004780 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004781 for (unsigned i = 0; i < NumElems; ++i) {
4782 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004783
Nate Begemanfdea31a2010-03-24 20:49:50 +00004784 if (!Elt.getNode() ||
4785 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4786 return SDValue();
4787 if (!LDBase) {
4788 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4789 return SDValue();
4790 LDBase = cast<LoadSDNode>(Elt.getNode());
4791 LastLoadedElt = i;
4792 continue;
4793 }
4794 if (Elt.getOpcode() == ISD::UNDEF)
4795 continue;
4796
4797 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4798 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4799 return SDValue();
4800 LastLoadedElt = i;
4801 }
Nate Begeman1449f292010-03-24 22:19:06 +00004802
4803 // If we have found an entire vector of loads and undefs, then return a large
4804 // load of the entire vector width starting at the base pointer. If we found
4805 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004806 if (LastLoadedElt == NumElems - 1) {
4807 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004808 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004809 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004810 LDBase->isVolatile(), LDBase->isNonTemporal(),
4811 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004812 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004813 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004814 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004815 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004816 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4817 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004818 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4819 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004820 SDValue ResNode =
4821 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4822 LDBase->getPointerInfo(),
4823 LDBase->getAlignment(),
4824 false/*isVolatile*/, true/*ReadMem*/,
4825 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004826 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004827 }
4828 return SDValue();
4829}
4830
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004831/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
4832/// a vbroadcast node. We support two patterns:
4833/// 1. A splat BUILD_VECTOR which uses a single scalar load.
4834/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
4835/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004836/// The scalar load node is returned when a pattern is found,
4837/// or SDValue() otherwise.
Craig Toppera9376332012-01-10 08:23:59 +00004838static SDValue isVectorBroadcast(SDValue &Op, const X86Subtarget *Subtarget) {
4839 if (!Subtarget->hasAVX())
4840 return SDValue();
4841
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004842 EVT VT = Op.getValueType();
4843 SDValue V = Op;
4844
4845 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
4846 V = V.getOperand(0);
4847
4848 //A suspected load to be broadcasted.
4849 SDValue Ld;
4850
4851 switch (V.getOpcode()) {
4852 default:
4853 // Unknown pattern found.
4854 return SDValue();
4855
4856 case ISD::BUILD_VECTOR: {
4857 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004858 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004859 return SDValue();
4860
4861 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004862
4863 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004864 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004865 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004866 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004867 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004868 }
4869
4870 case ISD::VECTOR_SHUFFLE: {
4871 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4872
4873 // Shuffles must have a splat mask where the first element is
4874 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004875 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004876 return SDValue();
4877
4878 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004879 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004880 return SDValue();
4881
4882 Ld = Sc.getOperand(0);
4883
4884 // The scalar_to_vector node and the suspected
4885 // load node must have exactly one user.
4886 if (!Sc.hasOneUse() || !Ld.hasOneUse())
4887 return SDValue();
4888 break;
4889 }
4890 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004891
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004892 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004893 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004894 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004895
Craig Toppera1902a12012-02-01 06:51:58 +00004896 // Reject loads that have uses of the chain result
4897 if (Ld->hasAnyUseOfValue(1))
4898 return SDValue();
4899
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004900 bool Is256 = VT.getSizeInBits() == 256;
4901 bool Is128 = VT.getSizeInBits() == 128;
4902 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4903
4904 // VBroadcast to YMM
4905 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
4906 return Ld;
4907
4908 // VBroadcast to XMM
4909 if (Is128 && (ScalarSize == 32))
4910 return Ld;
4911
Craig Toppera9376332012-01-10 08:23:59 +00004912 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4913 // double since there is vbroadcastsd xmm
4914 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
4915 // VBroadcast to YMM
4916 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
4917 return Ld;
4918
4919 // VBroadcast to XMM
4920 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
4921 return Ld;
4922 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004923
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004924 // Unsupported broadcast.
4925 return SDValue();
4926}
4927
Evan Chengc3630942009-12-09 21:00:30 +00004928SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00004929X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004930 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00004931
David Greenef125a292011-02-08 19:04:41 +00004932 EVT VT = Op.getValueType();
4933 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00004934 unsigned NumElems = Op.getNumOperands();
4935
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004936 // Vectors containing all zeros can be matched by pxor and xorps later
4937 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
4938 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
4939 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00004940 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00004941 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004942
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004943 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00004944 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004945
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004946 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00004947 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
4948 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004949 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00004950 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004951 return Op;
4952
Craig Topper07a27622012-01-22 03:07:48 +00004953 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00004954 }
4955
Craig Toppera9376332012-01-10 08:23:59 +00004956 SDValue LD = isVectorBroadcast(Op, Subtarget);
4957 if (LD.getNode())
4958 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004959
Owen Andersone50ed302009-08-10 22:56:29 +00004960 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004961
Evan Cheng0db9fe62006-04-25 20:13:52 +00004962 unsigned NumZero = 0;
4963 unsigned NumNonZero = 0;
4964 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004965 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00004966 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004967 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004968 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00004969 if (Elt.getOpcode() == ISD::UNDEF)
4970 continue;
4971 Values.insert(Elt);
4972 if (Elt.getOpcode() != ISD::Constant &&
4973 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00004974 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00004975 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00004976 NumZero++;
4977 else {
4978 NonZeros |= (1 << i);
4979 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004980 }
4981 }
4982
Chris Lattner97a2a562010-08-26 05:24:29 +00004983 // All undef vector. Return an UNDEF. All zero vectors were handled above.
4984 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00004985 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004986
Chris Lattner67f453a2008-03-09 05:42:06 +00004987 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00004988 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004989 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00004990 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00004991
Chris Lattner62098042008-03-09 01:05:04 +00004992 // If this is an insertion of an i64 value on x86-32, and if the top bits of
4993 // the value are obviously zero, truncate the value to i32 and do the
4994 // insertion that way. Only do this if the value is non-constant or if the
4995 // value is a constant being inserted into element 0. It is cheaper to do
4996 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00004997 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00004998 (!IsAllConstants || Idx == 0)) {
4999 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005000 // Handle SSE only.
5001 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5002 EVT VecVT = MVT::v4i32;
5003 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005004
Chris Lattner62098042008-03-09 01:05:04 +00005005 // Truncate the value (which may itself be a constant) to i32, and
5006 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005007 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005008 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005009 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005010
Chris Lattner62098042008-03-09 01:05:04 +00005011 // Now we have our 32-bit value zero extended in the low element of
5012 // a vector. If Idx != 0, swizzle it into place.
5013 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005014 SmallVector<int, 4> Mask;
5015 Mask.push_back(Idx);
5016 for (unsigned i = 1; i != VecElts; ++i)
5017 Mask.push_back(i);
5018 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005019 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005020 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005021 }
Craig Topper07a27622012-01-22 03:07:48 +00005022 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005023 }
5024 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005025
Chris Lattner19f79692008-03-08 22:59:52 +00005026 // If we have a constant or non-constant insertion into the low element of
5027 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5028 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005029 // depending on what the source datatype is.
5030 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005031 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005032 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005033
5034 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005035 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005036 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005037 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005038 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5039 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005040 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005041 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005042 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5043 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005044 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005045 }
5046
5047 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005048 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005049 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005050 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005051 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005052 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5053 DAG, dl);
5054 } else {
5055 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005056 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005057 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005058 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005059 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005060 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005061
5062 // Is it a vector logical left shift?
5063 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005064 X86::isZeroNode(Op.getOperand(0)) &&
5065 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005066 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005067 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005068 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005069 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005070 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005071 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005072
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005073 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005074 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075
Chris Lattner19f79692008-03-08 22:59:52 +00005076 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5077 // is a non-constant being inserted into an element other than the low one,
5078 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5079 // movd/movss) to move this into the low element, then shuffle it into
5080 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005081 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005082 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005083
Evan Cheng0db9fe62006-04-25 20:13:52 +00005084 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005085 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005086 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005087 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005088 MaskVec.push_back(i == Idx ? 0 : 1);
5089 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005090 }
5091 }
5092
Chris Lattner67f453a2008-03-09 05:42:06 +00005093 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005094 if (Values.size() == 1) {
5095 if (EVTBits == 32) {
5096 // Instead of a shuffle like this:
5097 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5098 // Check if it's possible to issue this instead.
5099 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5100 unsigned Idx = CountTrailingZeros_32(NonZeros);
5101 SDValue Item = Op.getOperand(Idx);
5102 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5103 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5104 }
Dan Gohman475871a2008-07-27 21:46:04 +00005105 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005106 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005107
Dan Gohmana3941172007-07-24 22:55:08 +00005108 // A vector full of immediates; various special cases are already
5109 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005110 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005111 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005112
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005113 // For AVX-length vectors, build the individual 128-bit pieces and use
5114 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005115 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005116 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005117 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005118 V.push_back(Op.getOperand(i));
5119
5120 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5121
5122 // Build both the lower and upper subvector.
5123 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5124 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5125 NumElems/2);
5126
5127 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005128 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5129 DAG.getConstant(0, MVT::i32), DAG, dl);
5130 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005131 DAG, dl);
5132 }
5133
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005134 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005135 if (EVTBits == 64) {
5136 if (NumNonZero == 1) {
5137 // One half is zero or undef.
5138 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005139 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005140 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005141 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005142 }
Dan Gohman475871a2008-07-27 21:46:04 +00005143 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005144 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005145
5146 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005147 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005148 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005149 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005150 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005151 }
5152
Bill Wendling826f36f2007-03-28 00:57:11 +00005153 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005154 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005155 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005156 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005157 }
5158
5159 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005160 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161 if (NumElems == 4 && NumZero > 0) {
5162 for (unsigned i = 0; i < 4; ++i) {
5163 bool isZero = !(NonZeros & (1 << i));
5164 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005165 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005166 else
Dale Johannesenace16102009-02-03 19:33:06 +00005167 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005168 }
5169
5170 for (unsigned i = 0; i < 2; ++i) {
5171 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5172 default: break;
5173 case 0:
5174 V[i] = V[i*2]; // Must be a zero vector.
5175 break;
5176 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005177 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005178 break;
5179 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005180 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005181 break;
5182 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005183 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005184 break;
5185 }
5186 }
5187
Benjamin Kramer9c683542012-01-30 15:16:21 +00005188 bool Reverse1 = (NonZeros & 0x3) == 2;
5189 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5190 int MaskVec[] = {
5191 Reverse1 ? 1 : 0,
5192 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005193 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5194 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005195 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005196 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005197 }
5198
Nate Begemanfdea31a2010-03-24 20:49:50 +00005199 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5200 // Check for a build vector of consecutive loads.
5201 for (unsigned i = 0; i < NumElems; ++i)
5202 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005203
Nate Begemanfdea31a2010-03-24 20:49:50 +00005204 // Check for elements which are consecutive loads.
5205 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5206 if (LD.getNode())
5207 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005208
5209 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005210 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005211 SDValue Result;
5212 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5213 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5214 else
5215 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005216
Chris Lattner24faf612010-08-28 17:59:08 +00005217 for (unsigned i = 1; i < NumElems; ++i) {
5218 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5219 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005220 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005221 }
5222 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005223 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005224
Chris Lattner6e80e442010-08-28 17:15:43 +00005225 // Otherwise, expand into a number of unpckl*, start by extending each of
5226 // our (non-undef) elements to the full vector width with the element in the
5227 // bottom slot of the vector (which generates no code for SSE).
5228 for (unsigned i = 0; i < NumElems; ++i) {
5229 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5230 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5231 else
5232 V[i] = DAG.getUNDEF(VT);
5233 }
5234
5235 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005236 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5237 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5238 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005239 unsigned EltStride = NumElems >> 1;
5240 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005241 for (unsigned i = 0; i < EltStride; ++i) {
5242 // If V[i+EltStride] is undef and this is the first round of mixing,
5243 // then it is safe to just drop this shuffle: V[i] is already in the
5244 // right place, the one element (since it's the first round) being
5245 // inserted as undef can be dropped. This isn't safe for successive
5246 // rounds because they will permute elements within both vectors.
5247 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5248 EltStride == NumElems/2)
5249 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005250
Chris Lattner6e80e442010-08-28 17:15:43 +00005251 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005252 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005253 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005254 }
5255 return V[0];
5256 }
Dan Gohman475871a2008-07-27 21:46:04 +00005257 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258}
5259
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005260// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5261// them in a MMX register. This is better than doing a stack convert.
5262static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005263 DebugLoc dl = Op.getDebugLoc();
5264 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005265
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005266 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5267 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5268 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005269 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005270 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5271 InVec = Op.getOperand(1);
5272 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5273 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005274 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005275 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5276 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5277 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005278 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005279 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5280 Mask[0] = 0; Mask[1] = 2;
5281 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5282 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005283 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005284}
5285
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005286// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5287// to create 256-bit vectors from two other 128-bit ones.
5288static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5289 DebugLoc dl = Op.getDebugLoc();
5290 EVT ResVT = Op.getValueType();
5291
5292 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5293
5294 SDValue V1 = Op.getOperand(0);
5295 SDValue V2 = Op.getOperand(1);
5296 unsigned NumElems = ResVT.getVectorNumElements();
5297
5298 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5299 DAG.getConstant(0, MVT::i32), DAG, dl);
5300 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5301 DAG, dl);
5302}
5303
5304SDValue
5305X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005306 EVT ResVT = Op.getValueType();
5307
5308 assert(Op.getNumOperands() == 2);
5309 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5310 "Unsupported CONCAT_VECTORS for value type");
5311
5312 // We support concatenate two MMX registers and place them in a MMX register.
5313 // This is better than doing a stack convert.
5314 if (ResVT.is128BitVector())
5315 return LowerMMXCONCAT_VECTORS(Op, DAG);
5316
5317 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5318 // from two other 128-bit ones.
5319 return LowerAVXCONCAT_VECTORS(Op, DAG);
5320}
5321
Nate Begemanb9a47b82009-02-23 08:49:38 +00005322// v8i16 shuffles - Prefer shuffles in the following order:
5323// 1. [all] pshuflw, pshufhw, optional move
5324// 2. [ssse3] 1 x pshufb
5325// 3. [ssse3] 2 x pshufb + 1 x por
5326// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005327SDValue
5328X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5329 SelectionDAG &DAG) const {
5330 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005331 SDValue V1 = SVOp->getOperand(0);
5332 SDValue V2 = SVOp->getOperand(1);
5333 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005334 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005335
Nate Begemanb9a47b82009-02-23 08:49:38 +00005336 // Determine if more than 1 of the words in each of the low and high quadwords
5337 // of the result come from the same quadword of one of the two inputs. Undef
5338 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005339 unsigned LoQuad[] = { 0, 0, 0, 0 };
5340 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005341 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005342 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005343 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005344 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005345 MaskVals.push_back(EltIdx);
5346 if (EltIdx < 0) {
5347 ++Quad[0];
5348 ++Quad[1];
5349 ++Quad[2];
5350 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005351 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005352 }
5353 ++Quad[EltIdx / 4];
5354 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005355 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005356
Nate Begemanb9a47b82009-02-23 08:49:38 +00005357 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005358 unsigned MaxQuad = 1;
5359 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005360 if (LoQuad[i] > MaxQuad) {
5361 BestLoQuad = i;
5362 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005363 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005364 }
5365
Nate Begemanb9a47b82009-02-23 08:49:38 +00005366 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005367 MaxQuad = 1;
5368 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005369 if (HiQuad[i] > MaxQuad) {
5370 BestHiQuad = i;
5371 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005372 }
5373 }
5374
Nate Begemanb9a47b82009-02-23 08:49:38 +00005375 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005376 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005377 // single pshufb instruction is necessary. If There are more than 2 input
5378 // quads, disable the next transformation since it does not help SSSE3.
5379 bool V1Used = InputQuads[0] || InputQuads[1];
5380 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005381 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005382 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005383 BestLoQuad = InputQuads[0] ? 0 : 1;
5384 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005385 }
5386 if (InputQuads.count() > 2) {
5387 BestLoQuad = -1;
5388 BestHiQuad = -1;
5389 }
5390 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005391
Nate Begemanb9a47b82009-02-23 08:49:38 +00005392 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5393 // the shuffle mask. If a quad is scored as -1, that means that it contains
5394 // words from all 4 input quadwords.
5395 SDValue NewV;
5396 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005397 int MaskV[] = {
5398 BestLoQuad < 0 ? 0 : BestLoQuad,
5399 BestHiQuad < 0 ? 1 : BestHiQuad
5400 };
Eric Christopherfd179292009-08-27 18:07:15 +00005401 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005402 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5403 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5404 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005405
Nate Begemanb9a47b82009-02-23 08:49:38 +00005406 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5407 // source words for the shuffle, to aid later transformations.
5408 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005409 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005410 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005411 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005412 if (idx != (int)i)
5413 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005414 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005415 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005416 AllWordsInNewV = false;
5417 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005418 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005419
Nate Begemanb9a47b82009-02-23 08:49:38 +00005420 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5421 if (AllWordsInNewV) {
5422 for (int i = 0; i != 8; ++i) {
5423 int idx = MaskVals[i];
5424 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005425 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005426 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005427 if ((idx != i) && idx < 4)
5428 pshufhw = false;
5429 if ((idx != i) && idx > 3)
5430 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005431 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005432 V1 = NewV;
5433 V2Used = false;
5434 BestLoQuad = 0;
5435 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005436 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005437
Nate Begemanb9a47b82009-02-23 08:49:38 +00005438 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5439 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005440 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005441 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5442 unsigned TargetMask = 0;
5443 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005444 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005445 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5446 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5447 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005448 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005449 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005450 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005451 }
Eric Christopherfd179292009-08-27 18:07:15 +00005452
Nate Begemanb9a47b82009-02-23 08:49:38 +00005453 // If we have SSSE3, and all words of the result are from 1 input vector,
5454 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5455 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005456 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005457 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005458
Nate Begemanb9a47b82009-02-23 08:49:38 +00005459 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005460 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005461 // mask, and elements that come from V1 in the V2 mask, so that the two
5462 // results can be OR'd together.
5463 bool TwoInputs = V1Used && V2Used;
5464 for (unsigned i = 0; i != 8; ++i) {
5465 int EltIdx = MaskVals[i] * 2;
5466 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005467 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5468 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005469 continue;
5470 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005471 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5472 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005473 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005474 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005475 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005476 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005477 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005478 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005479 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005480
Nate Begemanb9a47b82009-02-23 08:49:38 +00005481 // Calculate the shuffle mask for the second input, shuffle it, and
5482 // OR it with the first shuffled input.
5483 pshufbMask.clear();
5484 for (unsigned i = 0; i != 8; ++i) {
5485 int EltIdx = MaskVals[i] * 2;
5486 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005487 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5488 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005489 continue;
5490 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5492 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005493 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005494 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005495 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005496 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005497 MVT::v16i8, &pshufbMask[0], 16));
5498 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005499 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005500 }
5501
5502 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5503 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005504 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005505 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005506 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005507 for (int i = 0; i != 4; ++i) {
5508 int idx = MaskVals[i];
5509 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005510 InOrder.set(i);
5511 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005512 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005513 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005514 }
5515 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005516 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005517 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005518
Craig Topperdd637ae2012-02-19 05:41:45 +00005519 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5520 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005521 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005522 NewV.getOperand(0),
5523 getShufflePSHUFLWImmediate(SVOp), DAG);
5524 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005525 }
Eric Christopherfd179292009-08-27 18:07:15 +00005526
Nate Begemanb9a47b82009-02-23 08:49:38 +00005527 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5528 // and update MaskVals with the new element order.
5529 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005530 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005531 for (unsigned i = 4; i != 8; ++i) {
5532 int idx = MaskVals[i];
5533 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005534 InOrder.set(i);
5535 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005536 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005537 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005538 }
5539 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005540 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005541 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005542
Craig Topperdd637ae2012-02-19 05:41:45 +00005543 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5544 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005545 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005546 NewV.getOperand(0),
5547 getShufflePSHUFHWImmediate(SVOp), DAG);
5548 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005549 }
Eric Christopherfd179292009-08-27 18:07:15 +00005550
Nate Begemanb9a47b82009-02-23 08:49:38 +00005551 // In case BestHi & BestLo were both -1, which means each quadword has a word
5552 // from each of the four input quadwords, calculate the InOrder bitvector now
5553 // before falling through to the insert/extract cleanup.
5554 if (BestLoQuad == -1 && BestHiQuad == -1) {
5555 NewV = V1;
5556 for (int i = 0; i != 8; ++i)
5557 if (MaskVals[i] < 0 || MaskVals[i] == i)
5558 InOrder.set(i);
5559 }
Eric Christopherfd179292009-08-27 18:07:15 +00005560
Nate Begemanb9a47b82009-02-23 08:49:38 +00005561 // The other elements are put in the right place using pextrw and pinsrw.
5562 for (unsigned i = 0; i != 8; ++i) {
5563 if (InOrder[i])
5564 continue;
5565 int EltIdx = MaskVals[i];
5566 if (EltIdx < 0)
5567 continue;
5568 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005569 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005570 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005572 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005574 DAG.getIntPtrConstant(i));
5575 }
5576 return NewV;
5577}
5578
5579// v16i8 shuffles - Prefer shuffles in the following order:
5580// 1. [ssse3] 1 x pshufb
5581// 2. [ssse3] 2 x pshufb + 1 x por
5582// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5583static
Nate Begeman9008ca62009-04-27 18:41:29 +00005584SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005585 SelectionDAG &DAG,
5586 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005587 SDValue V1 = SVOp->getOperand(0);
5588 SDValue V2 = SVOp->getOperand(1);
5589 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005590 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005591
Nate Begemanb9a47b82009-02-23 08:49:38 +00005592 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005593 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005594 // present, fall back to case 3.
5595 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5596 bool V1Only = true;
5597 bool V2Only = true;
5598 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005599 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005600 if (EltIdx < 0)
5601 continue;
5602 if (EltIdx < 16)
5603 V2Only = false;
5604 else
5605 V1Only = false;
5606 }
Eric Christopherfd179292009-08-27 18:07:15 +00005607
Nate Begemanb9a47b82009-02-23 08:49:38 +00005608 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005609 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005611
Nate Begemanb9a47b82009-02-23 08:49:38 +00005612 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005613 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005614 //
5615 // Otherwise, we have elements from both input vectors, and must zero out
5616 // elements that come from V2 in the first mask, and V1 in the second mask
5617 // so that we can OR them together.
5618 bool TwoInputs = !(V1Only || V2Only);
5619 for (unsigned i = 0; i != 16; ++i) {
5620 int EltIdx = MaskVals[i];
5621 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005622 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005623 continue;
5624 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005625 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005626 }
5627 // If all the elements are from V2, assign it to V1 and return after
5628 // building the first pshufb.
5629 if (V2Only)
5630 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005631 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005632 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 if (!TwoInputs)
5635 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005636
Nate Begemanb9a47b82009-02-23 08:49:38 +00005637 // Calculate the shuffle mask for the second input, shuffle it, and
5638 // OR it with the first shuffled input.
5639 pshufbMask.clear();
5640 for (unsigned i = 0; i != 16; ++i) {
5641 int EltIdx = MaskVals[i];
5642 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005643 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005644 continue;
5645 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005649 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 MVT::v16i8, &pshufbMask[0], 16));
5651 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005652 }
Eric Christopherfd179292009-08-27 18:07:15 +00005653
Nate Begemanb9a47b82009-02-23 08:49:38 +00005654 // No SSSE3 - Calculate in place words and then fix all out of place words
5655 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5656 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005657 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5658 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005659 SDValue NewV = V2Only ? V2 : V1;
5660 for (int i = 0; i != 8; ++i) {
5661 int Elt0 = MaskVals[i*2];
5662 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005663
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 // This word of the result is all undef, skip it.
5665 if (Elt0 < 0 && Elt1 < 0)
5666 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005667
Nate Begemanb9a47b82009-02-23 08:49:38 +00005668 // This word of the result is already in the correct place, skip it.
5669 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5670 continue;
5671 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5672 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005673
Nate Begemanb9a47b82009-02-23 08:49:38 +00005674 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5675 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5676 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005677
5678 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5679 // using a single extract together, load it and store it.
5680 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005682 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005683 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005684 DAG.getIntPtrConstant(i));
5685 continue;
5686 }
5687
Nate Begemanb9a47b82009-02-23 08:49:38 +00005688 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005689 // source byte is not also odd, shift the extracted word left 8 bits
5690 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005691 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005692 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005693 DAG.getIntPtrConstant(Elt1 / 2));
5694 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005695 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005696 DAG.getConstant(8,
5697 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005698 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5700 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005701 }
5702 // If Elt0 is defined, extract it from the appropriate source. If the
5703 // source byte is not also even, shift the extracted word right 8 bits. If
5704 // Elt1 was also defined, OR the extracted values together before
5705 // inserting them in the result.
5706 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005707 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5709 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005710 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005711 DAG.getConstant(8,
5712 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005713 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5715 DAG.getConstant(0x00FF, MVT::i16));
5716 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 : InsElt0;
5718 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005720 DAG.getIntPtrConstant(i));
5721 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005722 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005723}
5724
Evan Cheng7a831ce2007-12-15 03:00:47 +00005725/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005726/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005727/// done when every pair / quad of shuffle mask elements point to elements in
5728/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005729/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005730static
Nate Begeman9008ca62009-04-27 18:41:29 +00005731SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005732 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005733 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005734 SDValue V1 = SVOp->getOperand(0);
5735 SDValue V2 = SVOp->getOperand(1);
5736 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005737 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005738 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005739 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005740 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 case MVT::v4f32: NewVT = MVT::v2f64; break;
5742 case MVT::v4i32: NewVT = MVT::v2i64; break;
5743 case MVT::v8i16: NewVT = MVT::v4i32; break;
5744 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005745 }
5746
Nate Begeman9008ca62009-04-27 18:41:29 +00005747 int Scale = NumElems / NewWidth;
5748 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005749 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005750 int StartIdx = -1;
5751 for (int j = 0; j < Scale; ++j) {
5752 int EltIdx = SVOp->getMaskElt(i+j);
5753 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005754 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005755 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005756 StartIdx = EltIdx - (EltIdx % Scale);
5757 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005758 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005759 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005760 if (StartIdx == -1)
5761 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005762 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005763 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005764 }
5765
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005766 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5767 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005768 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005769}
5770
Evan Chengd880b972008-05-09 21:53:03 +00005771/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005772///
Owen Andersone50ed302009-08-10 22:56:29 +00005773static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005774 SDValue SrcOp, SelectionDAG &DAG,
5775 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005776 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005777 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005778 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005779 LD = dyn_cast<LoadSDNode>(SrcOp);
5780 if (!LD) {
5781 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5782 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005783 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005784 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005785 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005786 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005787 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005788 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005789 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005790 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005791 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5792 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5793 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005794 SrcOp.getOperand(0)
5795 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005796 }
5797 }
5798 }
5799
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005800 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005801 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005802 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005803 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005804}
5805
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005806/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5807/// which could not be matched by any known target speficic shuffle
5808static SDValue
5809LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005810 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005811
Craig Topper8f35c132012-01-20 09:29:03 +00005812 unsigned NumElems = VT.getVectorNumElements();
5813 unsigned NumLaneElems = NumElems / 2;
5814
5815 int MinRange[2][2] = { { static_cast<int>(NumElems),
5816 static_cast<int>(NumElems) },
5817 { static_cast<int>(NumElems),
5818 static_cast<int>(NumElems) } };
5819 int MaxRange[2][2] = { { -1, -1 }, { -1, -1 } };
5820
5821 // Collect used ranges for each source in each lane
5822 for (unsigned l = 0; l < 2; ++l) {
5823 unsigned LaneStart = l*NumLaneElems;
5824 for (unsigned i = 0; i != NumLaneElems; ++i) {
5825 int Idx = SVOp->getMaskElt(i+LaneStart);
5826 if (Idx < 0)
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005827 continue;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005828
Craig Topper8f35c132012-01-20 09:29:03 +00005829 int Input = 0;
5830 if (Idx >= (int)NumElems) {
5831 Idx -= NumElems;
5832 Input = 1;
5833 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005834
Craig Topper8f35c132012-01-20 09:29:03 +00005835 if (Idx > MaxRange[l][Input])
5836 MaxRange[l][Input] = Idx;
5837 if (Idx < MinRange[l][Input])
5838 MinRange[l][Input] = Idx;
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005839 }
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005840 }
5841
Craig Topper8f35c132012-01-20 09:29:03 +00005842 // Make sure each range is 128-bits
5843 int ExtractIdx[2][2] = { { -1, -1 }, { -1, -1 } };
5844 for (unsigned l = 0; l < 2; ++l) {
5845 for (unsigned Input = 0; Input < 2; ++Input) {
5846 if (MinRange[l][Input] == (int)NumElems && MaxRange[l][Input] < 0)
5847 continue;
5848
Craig Topperd9ec7252012-01-21 08:49:33 +00005849 if (MinRange[l][Input] >= 0 && MaxRange[l][Input] < (int)NumLaneElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005850 ExtractIdx[l][Input] = 0;
5851 else if (MinRange[l][Input] >= (int)NumLaneElems &&
Craig Topperd9ec7252012-01-21 08:49:33 +00005852 MaxRange[l][Input] < (int)NumElems)
Craig Topper8f35c132012-01-20 09:29:03 +00005853 ExtractIdx[l][Input] = NumLaneElems;
5854 else
5855 return SDValue();
5856 }
5857 }
5858
5859 DebugLoc dl = SVOp->getDebugLoc();
5860 MVT EltVT = VT.getVectorElementType().getSimpleVT();
5861 EVT NVT = MVT::getVectorVT(EltVT, NumElems/2);
5862
5863 SDValue Ops[2][2];
5864 for (unsigned l = 0; l < 2; ++l) {
5865 for (unsigned Input = 0; Input < 2; ++Input) {
5866 if (ExtractIdx[l][Input] >= 0)
5867 Ops[l][Input] = Extract128BitVector(SVOp->getOperand(Input),
5868 DAG.getConstant(ExtractIdx[l][Input], MVT::i32),
5869 DAG, dl);
5870 else
5871 Ops[l][Input] = DAG.getUNDEF(NVT);
5872 }
5873 }
5874
5875 // Generate 128-bit shuffles
5876 SmallVector<int, 16> Mask1, Mask2;
5877 for (unsigned i = 0; i != NumLaneElems; ++i) {
5878 int Elt = SVOp->getMaskElt(i);
5879 if (Elt >= (int)NumElems) {
5880 Elt %= NumLaneElems;
5881 Elt += NumLaneElems;
5882 } else if (Elt >= 0) {
5883 Elt %= NumLaneElems;
5884 }
5885 Mask1.push_back(Elt);
5886 }
5887 for (unsigned i = NumLaneElems; i != NumElems; ++i) {
5888 int Elt = SVOp->getMaskElt(i);
5889 if (Elt >= (int)NumElems) {
5890 Elt %= NumLaneElems;
5891 Elt += NumLaneElems;
5892 } else if (Elt >= 0) {
5893 Elt %= NumLaneElems;
5894 }
5895 Mask2.push_back(Elt);
5896 }
5897
5898 SDValue Shuf1 = DAG.getVectorShuffle(NVT, dl, Ops[0][0], Ops[0][1], &Mask1[0]);
5899 SDValue Shuf2 = DAG.getVectorShuffle(NVT, dl, Ops[1][0], Ops[1][1], &Mask2[0]);
5900
5901 // Concatenate the result back
5902 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shuf1,
5903 DAG.getConstant(0, MVT::i32), DAG, dl);
5904 return Insert128BitVector(V, Shuf2, DAG.getConstant(NumElems/2, MVT::i32),
5905 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005906}
5907
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005908/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
5909/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00005910static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005911LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005912 SDValue V1 = SVOp->getOperand(0);
5913 SDValue V2 = SVOp->getOperand(1);
5914 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005915 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00005916
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00005917 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
5918
Benjamin Kramer9c683542012-01-30 15:16:21 +00005919 std::pair<int, int> Locs[4];
5920 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005921 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00005922
Evan Chengace3c172008-07-22 21:13:36 +00005923 unsigned NumHi = 0;
5924 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00005925 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005926 int Idx = PermMask[i];
5927 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00005928 Locs[i] = std::make_pair(-1, -1);
5929 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005930 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
5931 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00005932 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00005933 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005934 NumLo++;
5935 } else {
5936 Locs[i] = std::make_pair(1, NumHi);
5937 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00005938 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005939 NumHi++;
5940 }
5941 }
5942 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005943
Evan Chengace3c172008-07-22 21:13:36 +00005944 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005945 // If no more than two elements come from either vector. This can be
5946 // implemented with two shuffles. First shuffle gather the elements.
5947 // The second shuffle, which takes the first shuffle as both of its
5948 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00005949 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005950
Benjamin Kramer9c683542012-01-30 15:16:21 +00005951 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00005952
Benjamin Kramer9c683542012-01-30 15:16:21 +00005953 for (unsigned i = 0; i != 4; ++i)
5954 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00005955 unsigned Idx = (i < 2) ? 0 : 4;
5956 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00005957 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00005958 }
Evan Chengace3c172008-07-22 21:13:36 +00005959
Nate Begeman9008ca62009-04-27 18:41:29 +00005960 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005961 } else if (NumLo == 3 || NumHi == 3) {
5962 // Otherwise, we must have three elements from one vector, call it X, and
5963 // one element from the other, call it Y. First, use a shufps to build an
5964 // intermediate vector with the one element from Y and the element from X
5965 // that will be in the same half in the final destination (the indexes don't
5966 // matter). Then, use a shufps to build the final vector, taking the half
5967 // containing the element from Y from the intermediate, and the other half
5968 // from X.
5969 if (NumHi == 3) {
5970 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00005971 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005972 std::swap(V1, V2);
5973 }
5974
5975 // Find the element from V2.
5976 unsigned HiIndex;
5977 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005978 int Val = PermMask[HiIndex];
5979 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005980 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005981 if (Val >= 4)
5982 break;
5983 }
5984
Nate Begeman9008ca62009-04-27 18:41:29 +00005985 Mask1[0] = PermMask[HiIndex];
5986 Mask1[1] = -1;
5987 Mask1[2] = PermMask[HiIndex^1];
5988 Mask1[3] = -1;
5989 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005990
5991 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005992 Mask1[0] = PermMask[0];
5993 Mask1[1] = PermMask[1];
5994 Mask1[2] = HiIndex & 1 ? 6 : 4;
5995 Mask1[3] = HiIndex & 1 ? 4 : 6;
5996 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00005997 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005998 Mask1[0] = HiIndex & 1 ? 2 : 0;
5999 Mask1[1] = HiIndex & 1 ? 0 : 2;
6000 Mask1[2] = PermMask[2];
6001 Mask1[3] = PermMask[3];
6002 if (Mask1[2] >= 0)
6003 Mask1[2] += 4;
6004 if (Mask1[3] >= 0)
6005 Mask1[3] += 4;
6006 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006007 }
Evan Chengace3c172008-07-22 21:13:36 +00006008 }
6009
6010 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006011 int LoMask[] = { -1, -1, -1, -1 };
6012 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006013
Benjamin Kramer9c683542012-01-30 15:16:21 +00006014 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006015 unsigned MaskIdx = 0;
6016 unsigned LoIdx = 0;
6017 unsigned HiIdx = 2;
6018 for (unsigned i = 0; i != 4; ++i) {
6019 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006020 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006021 MaskIdx = 1;
6022 LoIdx = 0;
6023 HiIdx = 2;
6024 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006025 int Idx = PermMask[i];
6026 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006027 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006028 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006029 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006030 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006031 LoIdx++;
6032 } else {
6033 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006034 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006035 HiIdx++;
6036 }
6037 }
6038
Nate Begeman9008ca62009-04-27 18:41:29 +00006039 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6040 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006041 int MaskOps[] = { -1, -1, -1, -1 };
6042 for (unsigned i = 0; i != 4; ++i)
6043 if (Locs[i].first != -1)
6044 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006045 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006046}
6047
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006048static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006049 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006050 V = V.getOperand(0);
6051 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6052 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006053 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6054 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6055 // BUILD_VECTOR (load), undef
6056 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006057 if (MayFoldLoad(V))
6058 return true;
6059 return false;
6060}
6061
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006062// FIXME: the version above should always be used. Since there's
6063// a bug where several vector shuffles can't be folded because the
6064// DAG is not updated during lowering and a node claims to have two
6065// uses while it only has one, use this version, and let isel match
6066// another instruction if the load really happens to have more than
6067// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006068// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006069static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006070 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006071 V = V.getOperand(0);
6072 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6073 V = V.getOperand(0);
6074 if (ISD::isNormalLoad(V.getNode()))
6075 return true;
6076 return false;
6077}
6078
6079/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6080/// a vector extract, and if both can be later optimized into a single load.
6081/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6082/// here because otherwise a target specific shuffle node is going to be
6083/// emitted for this shuffle, and the optimization not done.
6084/// FIXME: This is probably not the best approach, but fix the problem
6085/// until the right path is decided.
6086static
6087bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6088 const TargetLowering &TLI) {
6089 EVT VT = V.getValueType();
6090 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6091
6092 // Be sure that the vector shuffle is present in a pattern like this:
6093 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6094 if (!V.hasOneUse())
6095 return false;
6096
6097 SDNode *N = *V.getNode()->use_begin();
6098 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6099 return false;
6100
6101 SDValue EltNo = N->getOperand(1);
6102 if (!isa<ConstantSDNode>(EltNo))
6103 return false;
6104
6105 // If the bit convert changed the number of elements, it is unsafe
6106 // to examine the mask.
6107 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006108 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006109 EVT SrcVT = V.getOperand(0).getValueType();
6110 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6111 return false;
6112 V = V.getOperand(0);
6113 HasShuffleIntoBitcast = true;
6114 }
6115
6116 // Select the input vector, guarding against out of range extract vector.
6117 unsigned NumElems = VT.getVectorNumElements();
6118 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6119 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6120 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6121
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006122 // If we are accessing the upper part of a YMM register
6123 // then the EXTRACT_VECTOR_ELT is likely to be legalized to a sequence of
6124 // EXTRACT_SUBVECTOR + EXTRACT_VECTOR_ELT, which are not detected at this point
6125 // because the legalization of N did not happen yet.
Nadav Rotema16d4412012-01-17 09:31:09 +00006126 if (Idx >= (int)NumElems/2 && VT.getSizeInBits() == 256)
Nadav Rotem0b94b5f2012-01-17 09:13:19 +00006127 return false;
6128
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006129 // Skip one more bit_convert if necessary
Craig Topper2dcd7182012-02-13 04:30:38 +00006130 if (V.getOpcode() == ISD::BITCAST) {
6131 if (!V.hasOneUse())
6132 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006133 V = V.getOperand(0);
Craig Topper2dcd7182012-02-13 04:30:38 +00006134 }
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006135
Craig Toppera51bb3a2012-01-02 08:46:48 +00006136 if (!ISD::isNormalLoad(V.getNode()))
6137 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006138
Craig Toppera51bb3a2012-01-02 08:46:48 +00006139 // Is the original load suitable?
6140 LoadSDNode *LN0 = cast<LoadSDNode>(V);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006141
Craig Toppera51bb3a2012-01-02 08:46:48 +00006142 if (!LN0 || !LN0->hasNUsesOfValue(1,0) || LN0->isVolatile())
6143 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006144
Craig Toppera51bb3a2012-01-02 08:46:48 +00006145 if (!HasShuffleIntoBitcast)
6146 return true;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006147
Craig Toppera51bb3a2012-01-02 08:46:48 +00006148 // If there's a bitcast before the shuffle, check if the load type and
6149 // alignment is valid.
6150 unsigned Align = LN0->getAlignment();
6151 unsigned NewAlign =
6152 TLI.getTargetData()->getABITypeAlignment(
6153 VT.getTypeForEVT(*DAG.getContext()));
6154
6155 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6156 return false;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006157
6158 return true;
6159}
6160
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006161static
Evan Cheng835580f2010-10-07 20:50:20 +00006162SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6163 EVT VT = Op.getValueType();
6164
6165 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006166 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6167 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006168 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6169 V1, DAG));
6170}
6171
6172static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006173SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006174 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006175 SDValue V1 = Op.getOperand(0);
6176 SDValue V2 = Op.getOperand(1);
6177 EVT VT = Op.getValueType();
6178
6179 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6180
Craig Topper1accb7e2012-01-10 06:54:16 +00006181 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006182 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6183
Evan Cheng0899f5c2011-08-31 02:05:24 +00006184 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6185 return DAG.getNode(ISD::BITCAST, dl, VT,
6186 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6187 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6188 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006189}
6190
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006191static
6192SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6193 SDValue V1 = Op.getOperand(0);
6194 SDValue V2 = Op.getOperand(1);
6195 EVT VT = Op.getValueType();
6196
6197 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6198 "unsupported shuffle type");
6199
6200 if (V2.getOpcode() == ISD::UNDEF)
6201 V2 = V1;
6202
6203 // v4i32 or v4f32
6204 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6205}
6206
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006207static
Craig Topper1accb7e2012-01-10 06:54:16 +00006208SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006209 SDValue V1 = Op.getOperand(0);
6210 SDValue V2 = Op.getOperand(1);
6211 EVT VT = Op.getValueType();
6212 unsigned NumElems = VT.getVectorNumElements();
6213
6214 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6215 // operand of these instructions is only memory, so check if there's a
6216 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6217 // same masks.
6218 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006219
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006220 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006221 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006222 CanFoldLoad = true;
6223
6224 // When V1 is a load, it can be folded later into a store in isel, example:
6225 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6226 // turns into:
6227 // (MOVLPSmr addr:$src1, VR128:$src2)
6228 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006229 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006230 CanFoldLoad = true;
6231
Dan Gohman65fd6562011-11-03 21:49:52 +00006232 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006233 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006234 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006235 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6236
6237 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006238 // If we don't care about the second element, procede to use movss.
6239 if (SVOp->getMaskElt(1) != -1)
6240 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006241 }
6242
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006243 // movl and movlp will both match v2i64, but v2i64 is never matched by
6244 // movl earlier because we make it strict to avoid messing with the movlp load
6245 // folding logic (see the code above getMOVLP call). Match it here then,
6246 // this is horrible, but will stay like this until we move all shuffle
6247 // matching to x86 specific nodes. Note that for the 1st condition all
6248 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006249 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006250 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6251 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006252 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006253 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006254 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006255 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006256
6257 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6258
6259 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006260 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006261 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006262}
6263
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006264static
6265SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006266 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006267 const X86Subtarget *Subtarget) {
6268 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6269 EVT VT = Op.getValueType();
6270 DebugLoc dl = Op.getDebugLoc();
6271 SDValue V1 = Op.getOperand(0);
6272 SDValue V2 = Op.getOperand(1);
6273
6274 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006275 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006276
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006277 // Handle splat operations
6278 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006279 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006280 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006281 // Special case, this is the only place now where it's allowed to return
6282 // a vector_shuffle operation without using a target specific node, because
6283 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6284 // this be moved to DAGCombine instead?
6285 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006286 return Op;
6287
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006288 // Use vbroadcast whenever the splat comes from a foldable load
Craig Toppera9376332012-01-10 08:23:59 +00006289 SDValue LD = isVectorBroadcast(Op, Subtarget);
6290 if (LD.getNode())
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006291 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006292
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006293 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006294 if ((Size == 128 && NumElem <= 4) ||
6295 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006296 return SDValue();
6297
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006298 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006299 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006300 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006301
6302 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6303 // do it!
6304 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6305 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6306 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006307 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006308 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006309 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006310 // FIXME: Figure out a cleaner way to do this.
6311 // Try to make use of movq to zero out the top part.
6312 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6313 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6314 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006315 EVT NewVT = NewOp.getValueType();
6316 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6317 NewVT, true, false))
6318 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006319 DAG, Subtarget, dl);
6320 }
6321 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6322 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006323 if (NewOp.getNode()) {
6324 EVT NewVT = NewOp.getValueType();
6325 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6326 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6327 DAG, Subtarget, dl);
6328 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006329 }
6330 }
6331 return SDValue();
6332}
6333
Dan Gohman475871a2008-07-27 21:46:04 +00006334SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006335X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006336 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006337 SDValue V1 = Op.getOperand(0);
6338 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006339 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006340 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006341 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006342 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006343 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006344 bool V1IsSplat = false;
6345 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006346 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006347 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006348 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006349 MachineFunction &MF = DAG.getMachineFunction();
6350 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006351
Craig Topper3426a3e2011-11-14 06:46:21 +00006352 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006353
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006354 if (V1IsUndef && V2IsUndef)
6355 return DAG.getUNDEF(VT);
6356
6357 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006358
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006359 // Vector shuffle lowering takes 3 steps:
6360 //
6361 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6362 // narrowing and commutation of operands should be handled.
6363 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6364 // shuffle nodes.
6365 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6366 // so the shuffle can be broken into other shuffles and the legalizer can
6367 // try the lowering again.
6368 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006369 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006370 // be matched during isel, all of them must be converted to a target specific
6371 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006372
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006373 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6374 // narrowing and commutation of operands should be handled. The actual code
6375 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006376 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006377 if (NewOp.getNode())
6378 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006379
Craig Topper5aaffa82012-02-19 02:53:47 +00006380 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6381
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006382 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6383 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006384 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006385 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006386 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006387 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006388
Craig Topperdd637ae2012-02-19 05:41:45 +00006389 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006390 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006391 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006392
Craig Topperdd637ae2012-02-19 05:41:45 +00006393 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006394 return getMOVHighToLow(Op, dl, DAG);
6395
6396 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006397 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006398 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006399 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006400
Craig Topper5aaffa82012-02-19 02:53:47 +00006401 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006402 // The actual implementation will match the mask in the if above and then
6403 // during isel it can match several different instructions, not only pshufd
6404 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006405 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6406 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006407
Craig Topper5aaffa82012-02-19 02:53:47 +00006408 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006409
Craig Topperdbd98a42012-02-07 06:28:42 +00006410 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6411 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6412
Craig Topper1accb7e2012-01-10 06:54:16 +00006413 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006414 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6415
Craig Topperb3982da2011-12-31 23:50:21 +00006416 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006417 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006418 }
Eric Christopherfd179292009-08-27 18:07:15 +00006419
Evan Chengf26ffe92008-05-29 08:22:04 +00006420 // Check if this can be converted into a logical shift.
6421 bool isLeft = false;
6422 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006423 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006424 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006425 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006426 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006427 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006428 EVT EltVT = VT.getVectorElementType();
6429 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006430 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006431 }
Eric Christopherfd179292009-08-27 18:07:15 +00006432
Craig Topper5aaffa82012-02-19 02:53:47 +00006433 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006434 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006435 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006436 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006437 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006438 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6439
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006440 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006441 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6442 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006443 }
Eric Christopherfd179292009-08-27 18:07:15 +00006444
Nate Begeman9008ca62009-04-27 18:41:29 +00006445 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006446 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006447 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006448
Craig Topperdd637ae2012-02-19 05:41:45 +00006449 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006450 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006451
Craig Topperdd637ae2012-02-19 05:41:45 +00006452 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006453 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006454
Craig Topperdd637ae2012-02-19 05:41:45 +00006455 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006456 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006457
Craig Topperdd637ae2012-02-19 05:41:45 +00006458 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006459 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006460
Craig Topperdd637ae2012-02-19 05:41:45 +00006461 if (ShouldXformToMOVHLPS(M, VT) ||
6462 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006463 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006464
Evan Chengf26ffe92008-05-29 08:22:04 +00006465 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006466 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006467 EVT EltVT = VT.getVectorElementType();
6468 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006469 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006470 }
Eric Christopherfd179292009-08-27 18:07:15 +00006471
Evan Cheng9eca5e82006-10-25 21:49:50 +00006472 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006473 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6474 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006475 V1IsSplat = isSplatVector(V1.getNode());
6476 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006477
Chris Lattner8a594482007-11-25 00:24:49 +00006478 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006479 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6480 CommuteVectorShuffleMask(M, NumElems);
6481 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006482 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006483 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006484 }
6485
Craig Topperbeabc6c2011-12-05 06:56:46 +00006486 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006487 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006488 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006489 return V1;
6490 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6491 // the instruction selector will not match, so get a canonical MOVL with
6492 // swapped operands to undo the commute.
6493 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006494 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006495
Craig Topperbeabc6c2011-12-05 06:56:46 +00006496 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006497 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006498
Craig Topperbeabc6c2011-12-05 06:56:46 +00006499 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006500 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006501
Evan Cheng9bbbb982006-10-25 20:48:19 +00006502 if (V2IsSplat) {
6503 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006504 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006505 // new vector_shuffle with the corrected mask.p
6506 SmallVector<int, 8> NewMask(M.begin(), M.end());
6507 NormalizeMask(NewMask, NumElems);
6508 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6509 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6510 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6511 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006512 }
6513 }
6514
Evan Cheng9eca5e82006-10-25 21:49:50 +00006515 if (Commuted) {
6516 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006517 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006518 CommuteVectorShuffleMask(M, NumElems);
6519 std::swap(V1, V2);
6520 std::swap(V1IsSplat, V2IsSplat);
6521 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006522
Craig Topper39a9e482012-02-11 06:24:48 +00006523 if (isUNPCKLMask(M, VT, HasAVX2))
6524 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006525
Craig Topper39a9e482012-02-11 06:24:48 +00006526 if (isUNPCKHMask(M, VT, HasAVX2))
6527 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006528 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006529
Nate Begeman9008ca62009-04-27 18:41:29 +00006530 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006531 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006532 return CommuteVectorShuffle(SVOp, DAG);
6533
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006534 // The checks below are all present in isShuffleMaskLegal, but they are
6535 // inlined here right now to enable us to directly emit target specific
6536 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006537
Craig Topper0e2037b2012-01-20 05:53:00 +00006538 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006539 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006540 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006541 DAG);
6542
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006543 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6544 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006545 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006546 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006547 }
6548
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006549 if (isPSHUFHWMask(M, VT))
6550 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006551 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006552 DAG);
6553
6554 if (isPSHUFLWMask(M, VT))
6555 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006556 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006557 DAG);
6558
Craig Topper1a7700a2012-01-19 08:19:12 +00006559 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006560 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006561 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006562
Craig Topper94438ba2011-12-16 08:06:31 +00006563 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006564 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006565 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006566 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006567
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006568 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006569 // Generate target specific nodes for 128 or 256-bit shuffles only
6570 // supported in the AVX instruction set.
6571 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006572
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006573 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006574 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006575 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6576
Craig Topper70b883b2011-11-28 10:14:51 +00006577 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006578 if (isVPERMILPMask(M, VT, HasAVX)) {
6579 if (HasAVX2 && VT == MVT::v8i32)
6580 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006581 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006582 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006583 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006584 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006585
Craig Topper70b883b2011-11-28 10:14:51 +00006586 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006587 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006588 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006589 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006590
6591 //===--------------------------------------------------------------------===//
6592 // Since no target specific shuffle was selected for this generic one,
6593 // lower it into other known shuffles. FIXME: this isn't true yet, but
6594 // this is the plan.
6595 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006596
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006597 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6598 if (VT == MVT::v8i16) {
6599 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6600 if (NewOp.getNode())
6601 return NewOp;
6602 }
6603
6604 if (VT == MVT::v16i8) {
6605 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6606 if (NewOp.getNode())
6607 return NewOp;
6608 }
6609
6610 // Handle all 128-bit wide vectors with 4 elements, and match them with
6611 // several different shuffle types.
6612 if (NumElems == 4 && VT.getSizeInBits() == 128)
6613 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6614
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006615 // Handle general 256-bit shuffles
6616 if (VT.is256BitVector())
6617 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6618
Dan Gohman475871a2008-07-27 21:46:04 +00006619 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006620}
6621
Dan Gohman475871a2008-07-27 21:46:04 +00006622SDValue
6623X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006624 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006625 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006626 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006627
6628 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6629 return SDValue();
6630
Duncan Sands83ec4b62008-06-06 12:08:01 +00006631 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006632 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006633 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006634 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006635 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006636 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006637 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006638 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6639 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6640 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006641 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6642 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006643 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006644 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006645 Op.getOperand(0)),
6646 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006647 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006648 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006649 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006650 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006651 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006652 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006653 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6654 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006655 // result has a single use which is a store or a bitcast to i32. And in
6656 // the case of a store, it's not worth it if the index is a constant 0,
6657 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006658 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006659 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006660 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006661 if ((User->getOpcode() != ISD::STORE ||
6662 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6663 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006664 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006665 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006666 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006667 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006668 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006669 Op.getOperand(0)),
6670 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006671 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006672 } else if (VT == MVT::i32 || VT == MVT::i64) {
6673 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006674 if (isa<ConstantSDNode>(Op.getOperand(1)))
6675 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006676 }
Dan Gohman475871a2008-07-27 21:46:04 +00006677 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006678}
6679
6680
Dan Gohman475871a2008-07-27 21:46:04 +00006681SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006682X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6683 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006684 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006685 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006686
David Greene74a579d2011-02-10 16:57:36 +00006687 SDValue Vec = Op.getOperand(0);
6688 EVT VecVT = Vec.getValueType();
6689
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006690 // If this is a 256-bit vector result, first extract the 128-bit vector and
6691 // then extract the element from the 128-bit vector.
6692 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006693 DebugLoc dl = Op.getNode()->getDebugLoc();
6694 unsigned NumElems = VecVT.getVectorNumElements();
6695 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006696 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6697
6698 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006699 bool Upper = IdxVal >= NumElems/2;
6700 Vec = Extract128BitVector(Vec,
6701 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006702
David Greene74a579d2011-02-10 16:57:36 +00006703 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006704 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006705 }
6706
6707 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6708
Craig Topperd0a31172012-01-10 06:37:29 +00006709 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006710 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006711 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006712 return Res;
6713 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006714
Owen Andersone50ed302009-08-10 22:56:29 +00006715 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006716 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006717 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006718 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006719 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006720 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006721 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006722 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6723 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006724 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006725 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006726 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006727 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006728 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006729 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006730 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006731 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006732 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006733 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006734 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006735 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006736 if (Idx == 0)
6737 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006738
Evan Cheng0db9fe62006-04-25 20:13:52 +00006739 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006740 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006741 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006742 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006743 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006744 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006745 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006746 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006747 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6748 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6749 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006750 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006751 if (Idx == 0)
6752 return Op;
6753
6754 // UNPCKHPD the element to the lowest double word, then movsd.
6755 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6756 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006757 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006758 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006759 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006760 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006761 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006762 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006763 }
6764
Dan Gohman475871a2008-07-27 21:46:04 +00006765 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006766}
6767
Dan Gohman475871a2008-07-27 21:46:04 +00006768SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006769X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6770 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006771 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006772 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006773 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006774
Dan Gohman475871a2008-07-27 21:46:04 +00006775 SDValue N0 = Op.getOperand(0);
6776 SDValue N1 = Op.getOperand(1);
6777 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006778
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006779 if (VT.getSizeInBits() == 256)
6780 return SDValue();
6781
Dan Gohman8a55ce42009-09-23 21:02:20 +00006782 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006783 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006784 unsigned Opc;
6785 if (VT == MVT::v8i16)
6786 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006787 else if (VT == MVT::v16i8)
6788 Opc = X86ISD::PINSRB;
6789 else
6790 Opc = X86ISD::PINSRB;
6791
Nate Begeman14d12ca2008-02-11 04:19:36 +00006792 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6793 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006794 if (N1.getValueType() != MVT::i32)
6795 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6796 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006797 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006798 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006799 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006800 // Bits [7:6] of the constant are the source select. This will always be
6801 // zero here. The DAG Combiner may combine an extract_elt index into these
6802 // bits. For example (insert (extract, 3), 2) could be matched by putting
6803 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006804 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006805 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006806 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006807 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006808 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006809 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006810 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006811 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006812 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6813 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006814 // PINSR* works with constant index.
6815 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006816 }
Dan Gohman475871a2008-07-27 21:46:04 +00006817 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006818}
6819
Dan Gohman475871a2008-07-27 21:46:04 +00006820SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006821X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006822 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006823 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006824
David Greene6b381262011-02-09 15:32:06 +00006825 DebugLoc dl = Op.getDebugLoc();
6826 SDValue N0 = Op.getOperand(0);
6827 SDValue N1 = Op.getOperand(1);
6828 SDValue N2 = Op.getOperand(2);
6829
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006830 // If this is a 256-bit vector result, first extract the 128-bit vector,
6831 // insert the element into the extracted half and then place it back.
6832 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006833 if (!isa<ConstantSDNode>(N2))
6834 return SDValue();
6835
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006836 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006837 unsigned NumElems = VT.getVectorNumElements();
6838 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006839 bool Upper = IdxVal >= NumElems/2;
6840 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6841 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006842
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006843 // Insert the element into the desired half.
6844 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6845 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006846
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006847 // Insert the changed part back to the 256-bit vector
6848 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006849 }
6850
Craig Topperd0a31172012-01-10 06:37:29 +00006851 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006852 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6853
Dan Gohman8a55ce42009-09-23 21:02:20 +00006854 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006855 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006856
Dan Gohman8a55ce42009-09-23 21:02:20 +00006857 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006858 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6859 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006860 if (N1.getValueType() != MVT::i32)
6861 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6862 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006863 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006864 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006865 }
Dan Gohman475871a2008-07-27 21:46:04 +00006866 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006867}
6868
Dan Gohman475871a2008-07-27 21:46:04 +00006869SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006870X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006871 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006872 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006873 EVT OpVT = Op.getValueType();
6874
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006875 // If this is a 256-bit vector result, first insert into a 128-bit
6876 // vector and then insert into the 256-bit vector.
6877 if (OpVT.getSizeInBits() > 128) {
6878 // Insert into a 128-bit vector.
6879 EVT VT128 = EVT::getVectorVT(*Context,
6880 OpVT.getVectorElementType(),
6881 OpVT.getVectorNumElements() / 2);
6882
6883 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6884
6885 // Insert the 128-bit vector.
6886 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6887 DAG.getConstant(0, MVT::i32),
6888 DAG, dl);
6889 }
6890
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006891 if (Op.getValueType() == MVT::v1i64 &&
6892 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006893 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006894
Owen Anderson825b72b2009-08-11 20:47:22 +00006895 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006896 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6897 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006898 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006899 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006900}
6901
David Greene91585092011-01-26 15:38:49 +00006902// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6903// a simple subregister reference or explicit instructions to grab
6904// upper bits of a vector.
6905SDValue
6906X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6907 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006908 DebugLoc dl = Op.getNode()->getDebugLoc();
6909 SDValue Vec = Op.getNode()->getOperand(0);
6910 SDValue Idx = Op.getNode()->getOperand(1);
6911
6912 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6913 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6914 return Extract128BitVector(Vec, Idx, DAG, dl);
6915 }
David Greene91585092011-01-26 15:38:49 +00006916 }
6917 return SDValue();
6918}
6919
David Greenecfe33c42011-01-26 19:13:22 +00006920// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
6921// simple superregister reference or explicit instructions to insert
6922// the upper bits of a vector.
6923SDValue
6924X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6925 if (Subtarget->hasAVX()) {
6926 DebugLoc dl = Op.getNode()->getDebugLoc();
6927 SDValue Vec = Op.getNode()->getOperand(0);
6928 SDValue SubVec = Op.getNode()->getOperand(1);
6929 SDValue Idx = Op.getNode()->getOperand(2);
6930
6931 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
6932 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00006933 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00006934 }
6935 }
6936 return SDValue();
6937}
6938
Bill Wendling056292f2008-09-16 21:48:12 +00006939// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
6940// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
6941// one of the above mentioned nodes. It has to be wrapped because otherwise
6942// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
6943// be used to form addressing mode. These wrapped nodes will be selected
6944// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00006945SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006946X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006947 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006948
Chris Lattner41621a22009-06-26 19:22:52 +00006949 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6950 // global base reg.
6951 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00006952 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006953 CodeModel::Model M = getTargetMachine().getCodeModel();
6954
Chris Lattner4f066492009-07-11 20:29:19 +00006955 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006956 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006957 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006958 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006959 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006960 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006961 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006962
Evan Cheng1606e8e2009-03-13 07:51:59 +00006963 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00006964 CP->getAlignment(),
6965 CP->getOffset(), OpFlag);
6966 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00006967 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006968 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00006969 if (OpFlag) {
6970 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006971 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00006972 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00006973 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006974 }
6975
6976 return Result;
6977}
6978
Dan Gohmand858e902010-04-17 15:26:15 +00006979SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00006980 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00006981
Chris Lattner18c59872009-06-27 04:16:01 +00006982 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
6983 // global base reg.
6984 unsigned char OpFlag = 0;
6985 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006986 CodeModel::Model M = getTargetMachine().getCodeModel();
6987
Chris Lattner4f066492009-07-11 20:29:19 +00006988 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00006989 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00006990 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00006991 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006992 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00006993 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00006994 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00006995
Chris Lattner18c59872009-06-27 04:16:01 +00006996 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
6997 OpFlag);
6998 DebugLoc DL = JT->getDebugLoc();
6999 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007000
Chris Lattner18c59872009-06-27 04:16:01 +00007001 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007002 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007003 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7004 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007005 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007006 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007007
Chris Lattner18c59872009-06-27 04:16:01 +00007008 return Result;
7009}
7010
7011SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007012X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007013 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007014
Chris Lattner18c59872009-06-27 04:16:01 +00007015 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7016 // global base reg.
7017 unsigned char OpFlag = 0;
7018 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007019 CodeModel::Model M = getTargetMachine().getCodeModel();
7020
Chris Lattner4f066492009-07-11 20:29:19 +00007021 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007022 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7023 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7024 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007025 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007026 } else if (Subtarget->isPICStyleGOT()) {
7027 OpFlag = X86II::MO_GOT;
7028 } else if (Subtarget->isPICStyleStubPIC()) {
7029 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7030 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7031 OpFlag = X86II::MO_DARWIN_NONLAZY;
7032 }
Eric Christopherfd179292009-08-27 18:07:15 +00007033
Chris Lattner18c59872009-06-27 04:16:01 +00007034 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007035
Chris Lattner18c59872009-06-27 04:16:01 +00007036 DebugLoc DL = Op.getDebugLoc();
7037 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007038
7039
Chris Lattner18c59872009-06-27 04:16:01 +00007040 // With PIC, the address is actually $g + Offset.
7041 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007042 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007043 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7044 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007045 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007046 Result);
7047 }
Eric Christopherfd179292009-08-27 18:07:15 +00007048
Eli Friedman586272d2011-08-11 01:48:05 +00007049 // For symbols that require a load from a stub to get the address, emit the
7050 // load.
7051 if (isGlobalStubReference(OpFlag))
7052 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007053 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007054
Chris Lattner18c59872009-06-27 04:16:01 +00007055 return Result;
7056}
7057
Dan Gohman475871a2008-07-27 21:46:04 +00007058SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007059X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007060 // Create the TargetBlockAddressAddress node.
7061 unsigned char OpFlags =
7062 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007063 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007064 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007065 DebugLoc dl = Op.getDebugLoc();
7066 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7067 /*isTarget=*/true, OpFlags);
7068
Dan Gohmanf705adb2009-10-30 01:28:02 +00007069 if (Subtarget->isPICStyleRIPRel() &&
7070 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007071 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7072 else
7073 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007074
Dan Gohman29cbade2009-11-20 23:18:13 +00007075 // With PIC, the address is actually $g + Offset.
7076 if (isGlobalRelativeToPICBase(OpFlags)) {
7077 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7078 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7079 Result);
7080 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007081
7082 return Result;
7083}
7084
7085SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007086X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007087 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007088 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007089 // Create the TargetGlobalAddress node, folding in the constant
7090 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007091 unsigned char OpFlags =
7092 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007093 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007094 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007095 if (OpFlags == X86II::MO_NO_FLAG &&
7096 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007097 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007098 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007099 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007100 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007101 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007102 }
Eric Christopherfd179292009-08-27 18:07:15 +00007103
Chris Lattner4f066492009-07-11 20:29:19 +00007104 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007105 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007106 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7107 else
7108 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007109
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007110 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007111 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007112 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7113 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007114 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007115 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007116
Chris Lattner36c25012009-07-10 07:34:39 +00007117 // For globals that require a load from a stub to get the address, emit the
7118 // load.
7119 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007120 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007121 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007122
Dan Gohman6520e202008-10-18 02:06:02 +00007123 // If there was a non-zero offset that we didn't fold, create an explicit
7124 // addition for it.
7125 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007126 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007127 DAG.getConstant(Offset, getPointerTy()));
7128
Evan Cheng0db9fe62006-04-25 20:13:52 +00007129 return Result;
7130}
7131
Evan Chengda43bcf2008-09-24 00:05:32 +00007132SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007133X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007134 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007135 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007136 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007137}
7138
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007139static SDValue
7140GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007141 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007142 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007143 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007144 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007145 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007146 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007147 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007148 GA->getOffset(),
7149 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007150 if (InFlag) {
7151 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007152 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007153 } else {
7154 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007155 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007156 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007157
7158 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007159 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007160
Rafael Espindola15f1b662009-04-24 12:59:40 +00007161 SDValue Flag = Chain.getValue(1);
7162 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007163}
7164
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007165// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007166static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007167LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007168 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007169 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007170 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7171 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007172 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007173 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007174 InFlag = Chain.getValue(1);
7175
Chris Lattnerb903bed2009-06-26 21:20:29 +00007176 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007177}
7178
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007179// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007180static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007181LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007182 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007183 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7184 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007185}
7186
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007187// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7188// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007189static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007190 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007191 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007192 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007193
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007194 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7195 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7196 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007197
Michael J. Spencerec38de22010-10-10 22:04:20 +00007198 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007199 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007200 MachinePointerInfo(Ptr),
7201 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007202
Chris Lattnerb903bed2009-06-26 21:20:29 +00007203 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007204 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7205 // initialexec.
7206 unsigned WrapperKind = X86ISD::Wrapper;
7207 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007208 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007209 } else if (is64Bit) {
7210 assert(model == TLSModel::InitialExec);
7211 OperandFlags = X86II::MO_GOTTPOFF;
7212 WrapperKind = X86ISD::WrapperRIP;
7213 } else {
7214 assert(model == TLSModel::InitialExec);
7215 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007216 }
Eric Christopherfd179292009-08-27 18:07:15 +00007217
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007218 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7219 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007220 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007221 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007222 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007223 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007224
Rafael Espindola9a580232009-02-27 13:37:18 +00007225 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007226 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007227 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007228
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007229 // The address of the thread local variable is the add of the thread
7230 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007231 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007232}
7233
Dan Gohman475871a2008-07-27 21:46:04 +00007234SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007235X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007236
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007237 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007238 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007239
Eric Christopher30ef0e52010-06-03 04:07:48 +00007240 if (Subtarget->isTargetELF()) {
7241 // TODO: implement the "local dynamic" model
7242 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007243
Eric Christopher30ef0e52010-06-03 04:07:48 +00007244 // If GV is an alias then use the aliasee for determining
7245 // thread-localness.
7246 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7247 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007248
7249 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007250 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007251
Eric Christopher30ef0e52010-06-03 04:07:48 +00007252 switch (model) {
7253 case TLSModel::GeneralDynamic:
7254 case TLSModel::LocalDynamic: // not implemented
7255 if (Subtarget->is64Bit())
7256 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7257 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007258
Eric Christopher30ef0e52010-06-03 04:07:48 +00007259 case TLSModel::InitialExec:
7260 case TLSModel::LocalExec:
7261 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7262 Subtarget->is64Bit());
7263 }
7264 } else if (Subtarget->isTargetDarwin()) {
7265 // Darwin only has one model of TLS. Lower to that.
7266 unsigned char OpFlag = 0;
7267 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7268 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007269
Eric Christopher30ef0e52010-06-03 04:07:48 +00007270 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7271 // global base reg.
7272 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7273 !Subtarget->is64Bit();
7274 if (PIC32)
7275 OpFlag = X86II::MO_TLVP_PIC_BASE;
7276 else
7277 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007278 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007279 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007280 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007281 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007282 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007283
Eric Christopher30ef0e52010-06-03 04:07:48 +00007284 // With PIC32, the address is actually $g + Offset.
7285 if (PIC32)
7286 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7287 DAG.getNode(X86ISD::GlobalBaseReg,
7288 DebugLoc(), getPointerTy()),
7289 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007290
Eric Christopher30ef0e52010-06-03 04:07:48 +00007291 // Lowering the machine isd will make sure everything is in the right
7292 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007293 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007294 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007295 SDValue Args[] = { Chain, Offset };
7296 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007297
Eric Christopher30ef0e52010-06-03 04:07:48 +00007298 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7299 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7300 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007301
Eric Christopher30ef0e52010-06-03 04:07:48 +00007302 // And our return value (tls address) is in the standard call return value
7303 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007304 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007305 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7306 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007307 } else if (Subtarget->isTargetWindows()) {
7308 // Just use the implicit TLS architecture
7309 // Need to generate someting similar to:
7310 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7311 // ; from TEB
7312 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7313 // mov rcx, qword [rdx+rcx*8]
7314 // mov eax, .tls$:tlsvar
7315 // [rax+rcx] contains the address
7316 // Windows 64bit: gs:0x58
7317 // Windows 32bit: fs:__tls_array
7318
7319 // If GV is an alias then use the aliasee for determining
7320 // thread-localness.
7321 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7322 GV = GA->resolveAliasedGlobal(false);
7323 DebugLoc dl = GA->getDebugLoc();
7324 SDValue Chain = DAG.getEntryNode();
7325
7326 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7327 // %gs:0x58 (64-bit).
7328 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7329 ? Type::getInt8PtrTy(*DAG.getContext(),
7330 256)
7331 : Type::getInt32PtrTy(*DAG.getContext(),
7332 257));
7333
7334 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7335 Subtarget->is64Bit()
7336 ? DAG.getIntPtrConstant(0x58)
7337 : DAG.getExternalSymbol("_tls_array",
7338 getPointerTy()),
7339 MachinePointerInfo(Ptr),
7340 false, false, false, 0);
7341
7342 // Load the _tls_index variable
7343 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7344 if (Subtarget->is64Bit())
7345 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7346 IDX, MachinePointerInfo(), MVT::i32,
7347 false, false, 0);
7348 else
7349 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7350 false, false, false, 0);
7351
7352 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7353 getPointerTy());
7354 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7355
7356 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7357 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7358 false, false, false, 0);
7359
7360 // Get the offset of start of .tls section
7361 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7362 GA->getValueType(0),
7363 GA->getOffset(), X86II::MO_SECREL);
7364 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7365
7366 // The address of the thread local variable is the add of the thread
7367 // pointer with the offset of the variable.
7368 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007369 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007370
David Blaikie4d6ccb52012-01-20 21:51:11 +00007371 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007372}
7373
Evan Cheng0db9fe62006-04-25 20:13:52 +00007374
Chad Rosierb90d2a92012-01-03 23:19:12 +00007375/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7376/// and take a 2 x i32 value to shift plus a shift amount.
7377SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007378 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007379 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007380 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007381 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007382 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007383 SDValue ShOpLo = Op.getOperand(0);
7384 SDValue ShOpHi = Op.getOperand(1);
7385 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007386 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007387 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007388 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007389
Dan Gohman475871a2008-07-27 21:46:04 +00007390 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007391 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007392 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7393 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007394 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007395 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7396 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007397 }
Evan Chenge3413162006-01-09 18:33:28 +00007398
Owen Anderson825b72b2009-08-11 20:47:22 +00007399 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7400 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007401 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007402 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007403
Dan Gohman475871a2008-07-27 21:46:04 +00007404 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007405 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007406 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7407 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007408
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007409 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007410 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7411 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007412 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007413 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7414 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007415 }
7416
Dan Gohman475871a2008-07-27 21:46:04 +00007417 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007418 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007419}
Evan Chenga3195e82006-01-12 22:54:21 +00007420
Dan Gohmand858e902010-04-17 15:26:15 +00007421SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7422 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007423 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007424
Dale Johannesen0488fb62010-09-30 23:57:10 +00007425 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007426 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007427
Owen Anderson825b72b2009-08-11 20:47:22 +00007428 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007429 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007430
Eli Friedman36df4992009-05-27 00:47:34 +00007431 // These are really Legal; return the operand so the caller accepts it as
7432 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007433 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007434 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007435 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007436 Subtarget->is64Bit()) {
7437 return Op;
7438 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007439
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007440 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007441 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007442 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007443 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007444 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007445 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007446 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007447 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007448 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007449 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7450}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007451
Owen Andersone50ed302009-08-10 22:56:29 +00007452SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007453 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007454 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007455 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007456 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007457 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007458 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007459 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007460 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007461 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007462 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007463
Chris Lattner492a43e2010-09-22 01:28:21 +00007464 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007465
Stuart Hastings84be9582011-06-02 15:57:11 +00007466 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7467 MachineMemOperand *MMO;
7468 if (FI) {
7469 int SSFI = FI->getIndex();
7470 MMO =
7471 DAG.getMachineFunction()
7472 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7473 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7474 } else {
7475 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7476 StackSlot = StackSlot.getOperand(1);
7477 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007478 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007479 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7480 X86ISD::FILD, DL,
7481 Tys, Ops, array_lengthof(Ops),
7482 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007483
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007484 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007485 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007486 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007487
7488 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7489 // shouldn't be necessary except that RFP cannot be live across
7490 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007491 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007492 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7493 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007494 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007495 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007496 SDValue Ops[] = {
7497 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7498 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007499 MachineMemOperand *MMO =
7500 DAG.getMachineFunction()
7501 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007502 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007503
Chris Lattner492a43e2010-09-22 01:28:21 +00007504 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7505 Ops, array_lengthof(Ops),
7506 Op.getValueType(), MMO);
7507 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007508 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007509 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007510 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007511
Evan Cheng0db9fe62006-04-25 20:13:52 +00007512 return Result;
7513}
7514
Bill Wendling8b8a6362009-01-17 03:56:04 +00007515// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007516SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7517 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007518 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007519 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007520 movq %rax, %xmm0
7521 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7522 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7523 #ifdef __SSE3__
7524 haddpd %xmm0, %xmm0
7525 #else
7526 pshufd $0x4e, %xmm0, %xmm1
7527 addpd %xmm1, %xmm0
7528 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007529 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007530
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007531 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007532 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007533
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007534 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007535 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7536 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007537 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007538
Chris Lattner97484792012-01-25 09:56:22 +00007539 SmallVector<Constant*,2> CV1;
7540 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007541 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007542 CV1.push_back(
7543 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7544 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007545 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007546
Bill Wendling397ae212012-01-05 02:13:20 +00007547 // Load the 64-bit value into an XMM register.
7548 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7549 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007550 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007551 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007552 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007553 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7554 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7555 CLod0);
7556
Owen Anderson825b72b2009-08-11 20:47:22 +00007557 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007558 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007559 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007560 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007562 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007563
Craig Topperd0a31172012-01-10 06:37:29 +00007564 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007565 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7566 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7567 } else {
7568 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7569 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7570 S2F, 0x4E, DAG);
7571 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7572 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7573 Sub);
7574 }
7575
7576 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007577 DAG.getIntPtrConstant(0));
7578}
7579
Bill Wendling8b8a6362009-01-17 03:56:04 +00007580// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007581SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7582 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007583 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007584 // FP constant to bias correct the final result.
7585 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007586 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007587
7588 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007590 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007591
Eli Friedmanf3704762011-08-29 21:15:46 +00007592 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007593 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007594
Owen Anderson825b72b2009-08-11 20:47:22 +00007595 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007596 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007597 DAG.getIntPtrConstant(0));
7598
7599 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007600 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007601 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007602 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007603 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007604 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007605 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007606 MVT::v2f64, Bias)));
7607 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007608 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007609 DAG.getIntPtrConstant(0));
7610
7611 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007612 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007613
7614 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007615 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007616
Owen Anderson825b72b2009-08-11 20:47:22 +00007617 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007618 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007619 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007620 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007621 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007622 }
7623
7624 // Handle final rounding.
7625 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007626}
7627
Dan Gohmand858e902010-04-17 15:26:15 +00007628SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7629 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007630 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007631 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007632
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007633 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007634 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7635 // the optimization here.
7636 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007637 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007638
Owen Andersone50ed302009-08-10 22:56:29 +00007639 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007640 EVT DstVT = Op.getValueType();
7641 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007642 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007643 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007644 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007645 else if (Subtarget->is64Bit() &&
7646 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007647 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007648
7649 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007650 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007651 if (SrcVT == MVT::i32) {
7652 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7653 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7654 getPointerTy(), StackSlot, WordOff);
7655 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007656 StackSlot, MachinePointerInfo(),
7657 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007658 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007659 OffsetSlot, MachinePointerInfo(),
7660 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007661 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7662 return Fild;
7663 }
7664
7665 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7666 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007667 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007668 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007669 // For i64 source, we need to add the appropriate power of 2 if the input
7670 // was negative. This is the same as the optimization in
7671 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7672 // we must be careful to do the computation in x87 extended precision, not
7673 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007674 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7675 MachineMemOperand *MMO =
7676 DAG.getMachineFunction()
7677 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7678 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007679
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007680 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7681 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007682 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7683 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007684
7685 APInt FF(32, 0x5F800000ULL);
7686
7687 // Check whether the sign bit is set.
7688 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7689 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7690 ISD::SETLT);
7691
7692 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7693 SDValue FudgePtr = DAG.getConstantPool(
7694 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7695 getPointerTy());
7696
7697 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7698 SDValue Zero = DAG.getIntPtrConstant(0);
7699 SDValue Four = DAG.getIntPtrConstant(4);
7700 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7701 Zero, Four);
7702 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7703
7704 // Load the value out, extending it from f32 to f80.
7705 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007706 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007707 FudgePtr, MachinePointerInfo::getConstantPool(),
7708 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007709 // Extend everything to 80 bits to force it to be done on x87.
7710 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7711 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007712}
7713
Dan Gohman475871a2008-07-27 21:46:04 +00007714std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007715FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007716 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007717
Owen Andersone50ed302009-08-10 22:56:29 +00007718 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007719
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007720 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007721 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7722 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007723 }
7724
Owen Anderson825b72b2009-08-11 20:47:22 +00007725 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7726 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007727 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007728
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007729 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007730 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007731 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007732 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007733 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007734 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007735 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007736 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007737
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007738 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7739 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007740 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007741 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007742 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007743 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007744
Evan Cheng0db9fe62006-04-25 20:13:52 +00007745 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007746 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7747 Opc = X86ISD::WIN_FTOL;
7748 else
7749 switch (DstTy.getSimpleVT().SimpleTy) {
7750 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7751 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7752 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7753 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7754 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007755
Dan Gohman475871a2008-07-27 21:46:04 +00007756 SDValue Chain = DAG.getEntryNode();
7757 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007758 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007759 // FIXME This causes a redundant load/store if the SSE-class value is already
7760 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007761 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007762 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007763 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007764 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007765 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007766 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007767 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007768 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007769 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007770
Chris Lattner492a43e2010-09-22 01:28:21 +00007771 MachineMemOperand *MMO =
7772 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7773 MachineMemOperand::MOLoad, MemSize, MemSize);
7774 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7775 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007776 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007777 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007778 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7779 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007780
Chris Lattner07290932010-09-22 01:05:16 +00007781 MachineMemOperand *MMO =
7782 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7783 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007784
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007785 if (Opc != X86ISD::WIN_FTOL) {
7786 // Build the FP_TO_INT*_IN_MEM
7787 SDValue Ops[] = { Chain, Value, StackSlot };
7788 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7789 Ops, 3, DstTy, MMO);
7790 return std::make_pair(FIST, StackSlot);
7791 } else {
7792 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7793 DAG.getVTList(MVT::Other, MVT::Glue),
7794 Chain, Value);
7795 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7796 MVT::i32, ftol.getValue(1));
7797 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7798 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007799 SDValue Ops[] = { eax, edx };
7800 SDValue pair = IsReplace
7801 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7802 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007803 return std::make_pair(pair, SDValue());
7804 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007805}
7806
Dan Gohmand858e902010-04-17 15:26:15 +00007807SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7808 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007809 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007810 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007811
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007812 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7813 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007814 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007815 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7816 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007817
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007818 if (StackSlot.getNode())
7819 // Load the result.
7820 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7821 FIST, StackSlot, MachinePointerInfo(),
7822 false, false, false, 0);
7823 else
7824 // The node is the result.
7825 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007826}
7827
Dan Gohmand858e902010-04-17 15:26:15 +00007828SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7829 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007830 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7831 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007832 SDValue FIST = Vals.first, StackSlot = Vals.second;
7833 assert(FIST.getNode() && "Unexpected failure");
7834
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007835 if (StackSlot.getNode())
7836 // Load the result.
7837 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7838 FIST, StackSlot, MachinePointerInfo(),
7839 false, false, false, 0);
7840 else
7841 // The node is the result.
7842 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007843}
7844
Dan Gohmand858e902010-04-17 15:26:15 +00007845SDValue X86TargetLowering::LowerFABS(SDValue Op,
7846 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007847 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007848 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007849 EVT VT = Op.getValueType();
7850 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007851 if (VT.isVector())
7852 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007853 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007854 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007855 C = ConstantVector::getSplat(2,
7856 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007857 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007858 C = ConstantVector::getSplat(4,
7859 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007860 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007861 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007862 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007863 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007864 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007865 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007866}
7867
Dan Gohmand858e902010-04-17 15:26:15 +00007868SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007869 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007870 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007871 EVT VT = Op.getValueType();
7872 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007873 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7874 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007875 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007876 NumElts = VT.getVectorNumElements();
7877 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007878 Constant *C;
7879 if (EltVT == MVT::f64)
7880 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7881 else
7882 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7883 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007884 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007885 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007886 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007887 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007888 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007889 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007890 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007891 DAG.getNode(ISD::XOR, dl, XORVT,
7892 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007893 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007894 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007895 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007896 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007897 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007898}
7899
Dan Gohmand858e902010-04-17 15:26:15 +00007900SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007901 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007902 SDValue Op0 = Op.getOperand(0);
7903 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007904 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007905 EVT VT = Op.getValueType();
7906 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007907
7908 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007909 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007910 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007911 SrcVT = VT;
7912 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007913 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007914 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007915 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007916 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007917 }
7918
7919 // At this point the operands and the result should have the same
7920 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007921
Evan Cheng68c47cb2007-01-05 07:55:56 +00007922 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00007923 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00007924 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007925 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
7926 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007927 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007928 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
7929 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7930 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7931 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007932 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007933 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007934 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007935 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007936 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007937 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007938 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007939
7940 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007941 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007942 // Op0 is MVT::f32, Op1 is MVT::f64.
7943 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
7944 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
7945 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007946 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00007947 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00007948 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00007949 }
7950
Evan Cheng73d6cf12007-01-05 21:37:56 +00007951 // Clear first operand sign bit.
7952 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00007953 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007954 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
7955 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007956 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007957 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
7958 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7959 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
7960 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00007961 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00007962 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007963 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007964 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007965 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007966 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007967 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007968
7969 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00007970 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007971}
7972
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00007973SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
7974 SDValue N0 = Op.getOperand(0);
7975 DebugLoc dl = Op.getDebugLoc();
7976 EVT VT = Op.getValueType();
7977
7978 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
7979 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
7980 DAG.getConstant(1, VT));
7981 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
7982}
7983
Dan Gohman076aee32009-03-04 19:44:21 +00007984/// Emit nodes that will be selected as "test Op0,Op0", or something
7985/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00007986SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00007987 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00007988 DebugLoc dl = Op.getDebugLoc();
7989
Dan Gohman31125812009-03-07 01:58:32 +00007990 // CF and OF aren't always set the way we want. Determine which
7991 // of these we need.
7992 bool NeedCF = false;
7993 bool NeedOF = false;
7994 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00007995 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00007996 case X86::COND_A: case X86::COND_AE:
7997 case X86::COND_B: case X86::COND_BE:
7998 NeedCF = true;
7999 break;
8000 case X86::COND_G: case X86::COND_GE:
8001 case X86::COND_L: case X86::COND_LE:
8002 case X86::COND_O: case X86::COND_NO:
8003 NeedOF = true;
8004 break;
Dan Gohman31125812009-03-07 01:58:32 +00008005 }
8006
Dan Gohman076aee32009-03-04 19:44:21 +00008007 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008008 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8009 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008010 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8011 // Emit a CMP with 0, which is the TEST pattern.
8012 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8013 DAG.getConstant(0, Op.getValueType()));
8014
8015 unsigned Opcode = 0;
8016 unsigned NumOperands = 0;
8017 switch (Op.getNode()->getOpcode()) {
8018 case ISD::ADD:
8019 // Due to an isel shortcoming, be conservative if this add is likely to be
8020 // selected as part of a load-modify-store instruction. When the root node
8021 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8022 // uses of other nodes in the match, such as the ADD in this case. This
8023 // leads to the ADD being left around and reselected, with the result being
8024 // two adds in the output. Alas, even if none our users are stores, that
8025 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8026 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8027 // climbing the DAG back to the root, and it doesn't seem to be worth the
8028 // effort.
8029 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008030 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8031 if (UI->getOpcode() != ISD::CopyToReg &&
8032 UI->getOpcode() != ISD::SETCC &&
8033 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008034 goto default_case;
8035
8036 if (ConstantSDNode *C =
8037 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8038 // An add of one will be selected as an INC.
8039 if (C->getAPIntValue() == 1) {
8040 Opcode = X86ISD::INC;
8041 NumOperands = 1;
8042 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008043 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008044
8045 // An add of negative one (subtract of one) will be selected as a DEC.
8046 if (C->getAPIntValue().isAllOnesValue()) {
8047 Opcode = X86ISD::DEC;
8048 NumOperands = 1;
8049 break;
8050 }
Dan Gohman076aee32009-03-04 19:44:21 +00008051 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008052
8053 // Otherwise use a regular EFLAGS-setting add.
8054 Opcode = X86ISD::ADD;
8055 NumOperands = 2;
8056 break;
8057 case ISD::AND: {
8058 // If the primary and result isn't used, don't bother using X86ISD::AND,
8059 // because a TEST instruction will be better.
8060 bool NonFlagUse = false;
8061 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8062 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8063 SDNode *User = *UI;
8064 unsigned UOpNo = UI.getOperandNo();
8065 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8066 // Look pass truncate.
8067 UOpNo = User->use_begin().getOperandNo();
8068 User = *User->use_begin();
8069 }
8070
8071 if (User->getOpcode() != ISD::BRCOND &&
8072 User->getOpcode() != ISD::SETCC &&
8073 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8074 NonFlagUse = true;
8075 break;
8076 }
Dan Gohman076aee32009-03-04 19:44:21 +00008077 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008078
8079 if (!NonFlagUse)
8080 break;
8081 }
8082 // FALL THROUGH
8083 case ISD::SUB:
8084 case ISD::OR:
8085 case ISD::XOR:
8086 // Due to the ISEL shortcoming noted above, be conservative if this op is
8087 // likely to be selected as part of a load-modify-store instruction.
8088 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8089 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8090 if (UI->getOpcode() == ISD::STORE)
8091 goto default_case;
8092
8093 // Otherwise use a regular EFLAGS-setting instruction.
8094 switch (Op.getNode()->getOpcode()) {
8095 default: llvm_unreachable("unexpected operator!");
8096 case ISD::SUB: Opcode = X86ISD::SUB; break;
8097 case ISD::OR: Opcode = X86ISD::OR; break;
8098 case ISD::XOR: Opcode = X86ISD::XOR; break;
8099 case ISD::AND: Opcode = X86ISD::AND; break;
8100 }
8101
8102 NumOperands = 2;
8103 break;
8104 case X86ISD::ADD:
8105 case X86ISD::SUB:
8106 case X86ISD::INC:
8107 case X86ISD::DEC:
8108 case X86ISD::OR:
8109 case X86ISD::XOR:
8110 case X86ISD::AND:
8111 return SDValue(Op.getNode(), 1);
8112 default:
8113 default_case:
8114 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008115 }
8116
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008117 if (Opcode == 0)
8118 // Emit a CMP with 0, which is the TEST pattern.
8119 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8120 DAG.getConstant(0, Op.getValueType()));
8121
8122 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8123 SmallVector<SDValue, 4> Ops;
8124 for (unsigned i = 0; i != NumOperands; ++i)
8125 Ops.push_back(Op.getOperand(i));
8126
8127 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8128 DAG.ReplaceAllUsesWith(Op, New);
8129 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008130}
8131
8132/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8133/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008134SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008135 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008136 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8137 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008138 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008139
8140 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008141 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008142}
8143
Evan Chengd40d03e2010-01-06 19:38:29 +00008144/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8145/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008146SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8147 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008148 SDValue Op0 = And.getOperand(0);
8149 SDValue Op1 = And.getOperand(1);
8150 if (Op0.getOpcode() == ISD::TRUNCATE)
8151 Op0 = Op0.getOperand(0);
8152 if (Op1.getOpcode() == ISD::TRUNCATE)
8153 Op1 = Op1.getOperand(0);
8154
Evan Chengd40d03e2010-01-06 19:38:29 +00008155 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008156 if (Op1.getOpcode() == ISD::SHL)
8157 std::swap(Op0, Op1);
8158 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008159 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8160 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008161 // If we looked past a truncate, check that it's only truncating away
8162 // known zeros.
8163 unsigned BitWidth = Op0.getValueSizeInBits();
8164 unsigned AndBitWidth = And.getValueSizeInBits();
8165 if (BitWidth > AndBitWidth) {
8166 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8167 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8168 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8169 return SDValue();
8170 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008171 LHS = Op1;
8172 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008173 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008174 } else if (Op1.getOpcode() == ISD::Constant) {
8175 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008176 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008177 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008178
8179 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008180 LHS = AndLHS.getOperand(0);
8181 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008182 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008183
8184 // Use BT if the immediate can't be encoded in a TEST instruction.
8185 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8186 LHS = AndLHS;
8187 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8188 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008189 }
Evan Cheng0488db92007-09-25 01:57:46 +00008190
Evan Chengd40d03e2010-01-06 19:38:29 +00008191 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008192 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008193 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008194 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008195 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008196 // Also promote i16 to i32 for performance / code size reason.
8197 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008198 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008199 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008200
Evan Chengd40d03e2010-01-06 19:38:29 +00008201 // If the operand types disagree, extend the shift amount to match. Since
8202 // BT ignores high bits (like shifts) we can use anyextend.
8203 if (LHS.getValueType() != RHS.getValueType())
8204 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008205
Evan Chengd40d03e2010-01-06 19:38:29 +00008206 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8207 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8208 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8209 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008210 }
8211
Evan Cheng54de3ea2010-01-05 06:52:31 +00008212 return SDValue();
8213}
8214
Dan Gohmand858e902010-04-17 15:26:15 +00008215SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008216
8217 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8218
Evan Cheng54de3ea2010-01-05 06:52:31 +00008219 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8220 SDValue Op0 = Op.getOperand(0);
8221 SDValue Op1 = Op.getOperand(1);
8222 DebugLoc dl = Op.getDebugLoc();
8223 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8224
8225 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008226 // Lower (X & (1 << N)) == 0 to BT(X, N).
8227 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8228 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008229 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008230 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008231 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008232 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8233 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8234 if (NewSetCC.getNode())
8235 return NewSetCC;
8236 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008237
Chris Lattner481eebc2010-12-19 21:23:48 +00008238 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8239 // these.
8240 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008241 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008242 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8243 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008244
Chris Lattner481eebc2010-12-19 21:23:48 +00008245 // If the input is a setcc, then reuse the input setcc or use a new one with
8246 // the inverted condition.
8247 if (Op0.getOpcode() == X86ISD::SETCC) {
8248 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8249 bool Invert = (CC == ISD::SETNE) ^
8250 cast<ConstantSDNode>(Op1)->isNullValue();
8251 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008252
Evan Cheng2c755ba2010-02-27 07:36:59 +00008253 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008254 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8255 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8256 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008257 }
8258
Evan Chenge5b51ac2010-04-17 06:13:15 +00008259 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008260 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008261 if (X86CC == X86::COND_INVALID)
8262 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008263
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008264 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008265 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008266 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008267}
8268
Craig Topper89af15e2011-09-18 08:03:58 +00008269// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008270// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008271static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008272 EVT VT = Op.getValueType();
8273
Duncan Sands28b77e92011-09-06 19:07:46 +00008274 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008275 "Unsupported value type for operation");
8276
8277 int NumElems = VT.getVectorNumElements();
8278 DebugLoc dl = Op.getDebugLoc();
8279 SDValue CC = Op.getOperand(2);
8280 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8281 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8282
8283 // Extract the LHS vectors
8284 SDValue LHS = Op.getOperand(0);
8285 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8286 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8287
8288 // Extract the RHS vectors
8289 SDValue RHS = Op.getOperand(1);
8290 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8291 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8292
8293 // Issue the operation on the smaller types and concatenate the result back
8294 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8295 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8296 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8297 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8298 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8299}
8300
8301
Dan Gohmand858e902010-04-17 15:26:15 +00008302SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008303 SDValue Cond;
8304 SDValue Op0 = Op.getOperand(0);
8305 SDValue Op1 = Op.getOperand(1);
8306 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008307 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008308 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8309 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008310 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008311
8312 if (isFP) {
8313 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008314 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008315 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008316
Nate Begeman30a0de92008-07-17 16:51:19 +00008317 bool Swap = false;
8318
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008319 // SSE Condition code mapping:
8320 // 0 - EQ
8321 // 1 - LT
8322 // 2 - LE
8323 // 3 - UNORD
8324 // 4 - NEQ
8325 // 5 - NLT
8326 // 6 - NLE
8327 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008328 switch (SetCCOpcode) {
8329 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008330 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008331 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008332 case ISD::SETOGT:
8333 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008334 case ISD::SETLT:
8335 case ISD::SETOLT: SSECC = 1; break;
8336 case ISD::SETOGE:
8337 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008338 case ISD::SETLE:
8339 case ISD::SETOLE: SSECC = 2; break;
8340 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008341 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008342 case ISD::SETNE: SSECC = 4; break;
8343 case ISD::SETULE: Swap = true;
8344 case ISD::SETUGE: SSECC = 5; break;
8345 case ISD::SETULT: Swap = true;
8346 case ISD::SETUGT: SSECC = 6; break;
8347 case ISD::SETO: SSECC = 7; break;
8348 }
8349 if (Swap)
8350 std::swap(Op0, Op1);
8351
Nate Begemanfb8ead02008-07-25 19:05:58 +00008352 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008353 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008354 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008355 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008356 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8357 DAG.getConstant(3, MVT::i8));
8358 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8359 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008360 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008361 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008362 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008363 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8364 DAG.getConstant(7, MVT::i8));
8365 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8366 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008367 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008368 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008369 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008370 }
8371 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008372 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8373 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008374 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008375
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008376 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008377 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008378 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008379
Nate Begeman30a0de92008-07-17 16:51:19 +00008380 // We are handling one of the integer comparisons here. Since SSE only has
8381 // GT and EQ comparisons for integer, swapping operands and multiple
8382 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008383 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008384 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008385
Nate Begeman30a0de92008-07-17 16:51:19 +00008386 switch (SetCCOpcode) {
8387 default: break;
8388 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008389 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008390 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008391 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008392 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008393 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008394 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008395 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008396 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008397 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008398 }
8399 if (Swap)
8400 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008401
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008402 // Check that the operation in question is available (most are plain SSE2,
8403 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008404 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008405 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008406 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008407 return SDValue();
8408
Nate Begeman30a0de92008-07-17 16:51:19 +00008409 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8410 // bits of the inputs before performing those operations.
8411 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008412 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008413 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8414 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008415 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008416 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8417 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008418 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8419 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008420 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008421
Dale Johannesenace16102009-02-03 19:33:06 +00008422 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008423
8424 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008425 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008426 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008427
Nate Begeman30a0de92008-07-17 16:51:19 +00008428 return Result;
8429}
Evan Cheng0488db92007-09-25 01:57:46 +00008430
Evan Cheng370e5342008-12-03 08:38:43 +00008431// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008432static bool isX86LogicalCmp(SDValue Op) {
8433 unsigned Opc = Op.getNode()->getOpcode();
8434 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8435 return true;
8436 if (Op.getResNo() == 1 &&
8437 (Opc == X86ISD::ADD ||
8438 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008439 Opc == X86ISD::ADC ||
8440 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008441 Opc == X86ISD::SMUL ||
8442 Opc == X86ISD::UMUL ||
8443 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008444 Opc == X86ISD::DEC ||
8445 Opc == X86ISD::OR ||
8446 Opc == X86ISD::XOR ||
8447 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008448 return true;
8449
Chris Lattner9637d5b2010-12-05 07:49:54 +00008450 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8451 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008452
Dan Gohman076aee32009-03-04 19:44:21 +00008453 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008454}
8455
Chris Lattnera2b56002010-12-05 01:23:24 +00008456static bool isZero(SDValue V) {
8457 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8458 return C && C->isNullValue();
8459}
8460
Chris Lattner96908b12010-12-05 02:00:51 +00008461static bool isAllOnes(SDValue V) {
8462 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8463 return C && C->isAllOnesValue();
8464}
8465
Dan Gohmand858e902010-04-17 15:26:15 +00008466SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008467 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008468 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008469 SDValue Op1 = Op.getOperand(1);
8470 SDValue Op2 = Op.getOperand(2);
8471 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008472 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008473
Dan Gohman1a492952009-10-20 16:22:37 +00008474 if (Cond.getOpcode() == ISD::SETCC) {
8475 SDValue NewCond = LowerSETCC(Cond, DAG);
8476 if (NewCond.getNode())
8477 Cond = NewCond;
8478 }
Evan Cheng734503b2006-09-11 02:19:56 +00008479
Chris Lattnera2b56002010-12-05 01:23:24 +00008480 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008481 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008482 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008483 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008484 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008485 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8486 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008487 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008488
Chris Lattnera2b56002010-12-05 01:23:24 +00008489 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008490
8491 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008492 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8493 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008494
8495 SDValue CmpOp0 = Cmp.getOperand(0);
8496 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8497 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008498
Chris Lattner96908b12010-12-05 02:00:51 +00008499 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008500 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8501 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008502
Chris Lattner96908b12010-12-05 02:00:51 +00008503 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8504 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008505
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008506 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008507 if (N2C == 0 || !N2C->isNullValue())
8508 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8509 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008510 }
8511 }
8512
Chris Lattnera2b56002010-12-05 01:23:24 +00008513 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008514 if (Cond.getOpcode() == ISD::AND &&
8515 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8516 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008517 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008518 Cond = Cond.getOperand(0);
8519 }
8520
Evan Cheng3f41d662007-10-08 22:16:29 +00008521 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8522 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008523 unsigned CondOpcode = Cond.getOpcode();
8524 if (CondOpcode == X86ISD::SETCC ||
8525 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008526 CC = Cond.getOperand(0);
8527
Dan Gohman475871a2008-07-27 21:46:04 +00008528 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008529 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008530 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008531
Evan Cheng3f41d662007-10-08 22:16:29 +00008532 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008533 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008534 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008535 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008536
Chris Lattnerd1980a52009-03-12 06:52:53 +00008537 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8538 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008539 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008540 addTest = false;
8541 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008542 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8543 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8544 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8545 Cond.getOperand(0).getValueType() != MVT::i8)) {
8546 SDValue LHS = Cond.getOperand(0);
8547 SDValue RHS = Cond.getOperand(1);
8548 unsigned X86Opcode;
8549 unsigned X86Cond;
8550 SDVTList VTs;
8551 switch (CondOpcode) {
8552 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8553 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8554 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8555 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8556 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8557 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8558 default: llvm_unreachable("unexpected overflowing operator");
8559 }
8560 if (CondOpcode == ISD::UMULO)
8561 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8562 MVT::i32);
8563 else
8564 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8565
8566 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8567
8568 if (CondOpcode == ISD::UMULO)
8569 Cond = X86Op.getValue(2);
8570 else
8571 Cond = X86Op.getValue(1);
8572
8573 CC = DAG.getConstant(X86Cond, MVT::i8);
8574 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008575 }
8576
8577 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008578 // Look pass the truncate.
8579 if (Cond.getOpcode() == ISD::TRUNCATE)
8580 Cond = Cond.getOperand(0);
8581
8582 // We know the result of AND is compared against zero. Try to match
8583 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008584 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008585 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008586 if (NewSetCC.getNode()) {
8587 CC = NewSetCC.getOperand(0);
8588 Cond = NewSetCC.getOperand(1);
8589 addTest = false;
8590 }
8591 }
8592 }
8593
8594 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008595 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008596 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008597 }
8598
Benjamin Kramere915ff32010-12-22 23:09:28 +00008599 // a < b ? -1 : 0 -> RES = ~setcc_carry
8600 // a < b ? 0 : -1 -> RES = setcc_carry
8601 // a >= b ? -1 : 0 -> RES = setcc_carry
8602 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8603 if (Cond.getOpcode() == X86ISD::CMP) {
8604 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8605
8606 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8607 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8608 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8609 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8610 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8611 return DAG.getNOT(DL, Res, Res.getValueType());
8612 return Res;
8613 }
8614 }
8615
Evan Cheng0488db92007-09-25 01:57:46 +00008616 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8617 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008618 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008619 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008620 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008621}
8622
Evan Cheng370e5342008-12-03 08:38:43 +00008623// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8624// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8625// from the AND / OR.
8626static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8627 Opc = Op.getOpcode();
8628 if (Opc != ISD::OR && Opc != ISD::AND)
8629 return false;
8630 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8631 Op.getOperand(0).hasOneUse() &&
8632 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8633 Op.getOperand(1).hasOneUse());
8634}
8635
Evan Cheng961d6d42009-02-02 08:19:07 +00008636// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8637// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008638static bool isXor1OfSetCC(SDValue Op) {
8639 if (Op.getOpcode() != ISD::XOR)
8640 return false;
8641 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8642 if (N1C && N1C->getAPIntValue() == 1) {
8643 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8644 Op.getOperand(0).hasOneUse();
8645 }
8646 return false;
8647}
8648
Dan Gohmand858e902010-04-17 15:26:15 +00008649SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008650 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008651 SDValue Chain = Op.getOperand(0);
8652 SDValue Cond = Op.getOperand(1);
8653 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008654 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008655 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008656 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008657
Dan Gohman1a492952009-10-20 16:22:37 +00008658 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008659 // Check for setcc([su]{add,sub,mul}o == 0).
8660 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8661 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8662 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8663 Cond.getOperand(0).getResNo() == 1 &&
8664 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8665 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8666 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8667 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8668 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8669 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8670 Inverted = true;
8671 Cond = Cond.getOperand(0);
8672 } else {
8673 SDValue NewCond = LowerSETCC(Cond, DAG);
8674 if (NewCond.getNode())
8675 Cond = NewCond;
8676 }
Dan Gohman1a492952009-10-20 16:22:37 +00008677 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008678#if 0
8679 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008680 else if (Cond.getOpcode() == X86ISD::ADD ||
8681 Cond.getOpcode() == X86ISD::SUB ||
8682 Cond.getOpcode() == X86ISD::SMUL ||
8683 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008684 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008685#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008686
Evan Chengad9c0a32009-12-15 00:53:42 +00008687 // Look pass (and (setcc_carry (cmp ...)), 1).
8688 if (Cond.getOpcode() == ISD::AND &&
8689 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8690 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008691 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008692 Cond = Cond.getOperand(0);
8693 }
8694
Evan Cheng3f41d662007-10-08 22:16:29 +00008695 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8696 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008697 unsigned CondOpcode = Cond.getOpcode();
8698 if (CondOpcode == X86ISD::SETCC ||
8699 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008700 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008701
Dan Gohman475871a2008-07-27 21:46:04 +00008702 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008703 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008704 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008705 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008706 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008707 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008708 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008709 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008710 default: break;
8711 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008712 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008713 // These can only come from an arithmetic instruction with overflow,
8714 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008715 Cond = Cond.getNode()->getOperand(1);
8716 addTest = false;
8717 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008718 }
Evan Cheng0488db92007-09-25 01:57:46 +00008719 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008720 }
8721 CondOpcode = Cond.getOpcode();
8722 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8723 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8724 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8725 Cond.getOperand(0).getValueType() != MVT::i8)) {
8726 SDValue LHS = Cond.getOperand(0);
8727 SDValue RHS = Cond.getOperand(1);
8728 unsigned X86Opcode;
8729 unsigned X86Cond;
8730 SDVTList VTs;
8731 switch (CondOpcode) {
8732 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8733 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8734 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8735 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8736 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8737 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8738 default: llvm_unreachable("unexpected overflowing operator");
8739 }
8740 if (Inverted)
8741 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8742 if (CondOpcode == ISD::UMULO)
8743 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8744 MVT::i32);
8745 else
8746 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8747
8748 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8749
8750 if (CondOpcode == ISD::UMULO)
8751 Cond = X86Op.getValue(2);
8752 else
8753 Cond = X86Op.getValue(1);
8754
8755 CC = DAG.getConstant(X86Cond, MVT::i8);
8756 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008757 } else {
8758 unsigned CondOpc;
8759 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8760 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008761 if (CondOpc == ISD::OR) {
8762 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8763 // two branches instead of an explicit OR instruction with a
8764 // separate test.
8765 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008766 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008767 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008768 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008769 Chain, Dest, CC, Cmp);
8770 CC = Cond.getOperand(1).getOperand(0);
8771 Cond = Cmp;
8772 addTest = false;
8773 }
8774 } else { // ISD::AND
8775 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8776 // two branches instead of an explicit AND instruction with a
8777 // separate test. However, we only do this if this block doesn't
8778 // have a fall-through edge, because this requires an explicit
8779 // jmp when the condition is false.
8780 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008781 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008782 Op.getNode()->hasOneUse()) {
8783 X86::CondCode CCode =
8784 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8785 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008786 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008787 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008788 // Look for an unconditional branch following this conditional branch.
8789 // We need this because we need to reverse the successors in order
8790 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008791 if (User->getOpcode() == ISD::BR) {
8792 SDValue FalseBB = User->getOperand(1);
8793 SDNode *NewBR =
8794 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008795 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008796 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008797 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008798
Dale Johannesene4d209d2009-02-03 20:21:25 +00008799 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008800 Chain, Dest, CC, Cmp);
8801 X86::CondCode CCode =
8802 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8803 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008804 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008805 Cond = Cmp;
8806 addTest = false;
8807 }
8808 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008809 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008810 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8811 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8812 // It should be transformed during dag combiner except when the condition
8813 // is set by a arithmetics with overflow node.
8814 X86::CondCode CCode =
8815 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8816 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008817 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008818 Cond = Cond.getOperand(0).getOperand(1);
8819 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008820 } else if (Cond.getOpcode() == ISD::SETCC &&
8821 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8822 // For FCMP_OEQ, we can emit
8823 // two branches instead of an explicit AND instruction with a
8824 // separate test. However, we only do this if this block doesn't
8825 // have a fall-through edge, because this requires an explicit
8826 // jmp when the condition is false.
8827 if (Op.getNode()->hasOneUse()) {
8828 SDNode *User = *Op.getNode()->use_begin();
8829 // Look for an unconditional branch following this conditional branch.
8830 // We need this because we need to reverse the successors in order
8831 // to implement FCMP_OEQ.
8832 if (User->getOpcode() == ISD::BR) {
8833 SDValue FalseBB = User->getOperand(1);
8834 SDNode *NewBR =
8835 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8836 assert(NewBR == User);
8837 (void)NewBR;
8838 Dest = FalseBB;
8839
8840 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8841 Cond.getOperand(0), Cond.getOperand(1));
8842 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8843 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8844 Chain, Dest, CC, Cmp);
8845 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8846 Cond = Cmp;
8847 addTest = false;
8848 }
8849 }
8850 } else if (Cond.getOpcode() == ISD::SETCC &&
8851 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8852 // For FCMP_UNE, we can emit
8853 // two branches instead of an explicit AND instruction with a
8854 // separate test. However, we only do this if this block doesn't
8855 // have a fall-through edge, because this requires an explicit
8856 // jmp when the condition is false.
8857 if (Op.getNode()->hasOneUse()) {
8858 SDNode *User = *Op.getNode()->use_begin();
8859 // Look for an unconditional branch following this conditional branch.
8860 // We need this because we need to reverse the successors in order
8861 // to implement FCMP_UNE.
8862 if (User->getOpcode() == ISD::BR) {
8863 SDValue FalseBB = User->getOperand(1);
8864 SDNode *NewBR =
8865 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8866 assert(NewBR == User);
8867 (void)NewBR;
8868
8869 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8870 Cond.getOperand(0), Cond.getOperand(1));
8871 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8872 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8873 Chain, Dest, CC, Cmp);
8874 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8875 Cond = Cmp;
8876 addTest = false;
8877 Dest = FalseBB;
8878 }
8879 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008880 }
Evan Cheng0488db92007-09-25 01:57:46 +00008881 }
8882
8883 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008884 // Look pass the truncate.
8885 if (Cond.getOpcode() == ISD::TRUNCATE)
8886 Cond = Cond.getOperand(0);
8887
8888 // We know the result of AND is compared against zero. Try to match
8889 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008890 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008891 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8892 if (NewSetCC.getNode()) {
8893 CC = NewSetCC.getOperand(0);
8894 Cond = NewSetCC.getOperand(1);
8895 addTest = false;
8896 }
8897 }
8898 }
8899
8900 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008901 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008902 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008903 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008904 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008905 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008906}
8907
Anton Korobeynikove060b532007-04-17 19:34:00 +00008908
8909// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8910// Calls to _alloca is needed to probe the stack when allocating more than 4k
8911// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8912// that the guard pages used by the OS virtual memory manager are allocated in
8913// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008914SDValue
8915X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008916 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008917 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008918 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008919 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008920 "are being used");
8921 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008922 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008923
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008924 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00008925 SDValue Chain = Op.getOperand(0);
8926 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008927 // FIXME: Ensure alignment here
8928
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008929 bool Is64Bit = Subtarget->is64Bit();
8930 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008931
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008932 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008933 MachineFunction &MF = DAG.getMachineFunction();
8934 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008935
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008936 if (Is64Bit) {
8937 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00008938 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008939 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008940
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008941 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
8942 I != E; I++)
8943 if (I->hasNestAttr())
8944 report_fatal_error("Cannot use segmented stacks with functions that "
8945 "have nested arguments.");
8946 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00008947
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008948 const TargetRegisterClass *AddrRegClass =
8949 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
8950 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
8951 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
8952 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
8953 DAG.getRegister(Vreg, SPTy));
8954 SDValue Ops1[2] = { Value, Chain };
8955 return DAG.getMergeValues(Ops1, 2, dl);
8956 } else {
8957 SDValue Flag;
8958 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008959
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008960 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
8961 Flag = Chain.getValue(1);
8962 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00008963
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008964 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
8965 Flag = Chain.getValue(1);
8966
8967 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
8968
8969 SDValue Ops1[2] = { Chain.getValue(0), Chain };
8970 return DAG.getMergeValues(Ops1, 2, dl);
8971 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00008972}
8973
Dan Gohmand858e902010-04-17 15:26:15 +00008974SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00008975 MachineFunction &MF = DAG.getMachineFunction();
8976 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
8977
Dan Gohman69de1932008-02-06 22:27:42 +00008978 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00008979 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00008980
Anton Korobeynikove7beda12010-10-03 22:52:07 +00008981 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00008982 // vastart just stores the address of the VarArgsFrameIndex slot into the
8983 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00008984 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
8985 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00008986 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
8987 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00008988 }
8989
8990 // __va_list_tag:
8991 // gp_offset (0 - 6 * 8)
8992 // fp_offset (48 - 48 + 8 * 16)
8993 // overflow_arg_area (point to parameters coming in memory).
8994 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00008995 SmallVector<SDValue, 8> MemOps;
8996 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00008997 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00008998 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00008999 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9000 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009001 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009002 MemOps.push_back(Store);
9003
9004 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009005 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009006 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009007 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009008 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9009 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009010 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009011 MemOps.push_back(Store);
9012
9013 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009014 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009015 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009016 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9017 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009018 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9019 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009020 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009021 MemOps.push_back(Store);
9022
9023 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009024 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009025 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009026 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9027 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009028 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9029 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009030 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009031 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009032 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009033}
9034
Dan Gohmand858e902010-04-17 15:26:15 +00009035SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009036 assert(Subtarget->is64Bit() &&
9037 "LowerVAARG only handles 64-bit va_arg!");
9038 assert((Subtarget->isTargetLinux() ||
9039 Subtarget->isTargetDarwin()) &&
9040 "Unhandled target in LowerVAARG");
9041 assert(Op.getNode()->getNumOperands() == 4);
9042 SDValue Chain = Op.getOperand(0);
9043 SDValue SrcPtr = Op.getOperand(1);
9044 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9045 unsigned Align = Op.getConstantOperandVal(3);
9046 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009047
Dan Gohman320afb82010-10-12 18:00:49 +00009048 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009049 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009050 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9051 uint8_t ArgMode;
9052
9053 // Decide which area this value should be read from.
9054 // TODO: Implement the AMD64 ABI in its entirety. This simple
9055 // selection mechanism works only for the basic types.
9056 if (ArgVT == MVT::f80) {
9057 llvm_unreachable("va_arg for f80 not yet implemented");
9058 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9059 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9060 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9061 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9062 } else {
9063 llvm_unreachable("Unhandled argument type in LowerVAARG");
9064 }
9065
9066 if (ArgMode == 2) {
9067 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009068 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009069 !(DAG.getMachineFunction()
9070 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009071 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009072 }
9073
9074 // Insert VAARG_64 node into the DAG
9075 // VAARG_64 returns two values: Variable Argument Address, Chain
9076 SmallVector<SDValue, 11> InstOps;
9077 InstOps.push_back(Chain);
9078 InstOps.push_back(SrcPtr);
9079 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9080 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9081 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9082 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9083 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9084 VTs, &InstOps[0], InstOps.size(),
9085 MVT::i64,
9086 MachinePointerInfo(SV),
9087 /*Align=*/0,
9088 /*Volatile=*/false,
9089 /*ReadMem=*/true,
9090 /*WriteMem=*/true);
9091 Chain = VAARG.getValue(1);
9092
9093 // Load the next argument and return it
9094 return DAG.getLoad(ArgVT, dl,
9095 Chain,
9096 VAARG,
9097 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009098 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009099}
9100
Dan Gohmand858e902010-04-17 15:26:15 +00009101SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009102 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009103 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009104 SDValue Chain = Op.getOperand(0);
9105 SDValue DstPtr = Op.getOperand(1);
9106 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009107 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9108 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009109 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009110
Chris Lattnere72f2022010-09-21 05:40:29 +00009111 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009112 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009113 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009114 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009115}
9116
Craig Topper80e46362012-01-23 06:16:53 +00009117// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9118// may or may not be a constant. Takes immediate version of shift as input.
9119static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9120 SDValue SrcOp, SDValue ShAmt,
9121 SelectionDAG &DAG) {
9122 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9123
9124 if (isa<ConstantSDNode>(ShAmt)) {
9125 switch (Opc) {
9126 default: llvm_unreachable("Unknown target vector shift node");
9127 case X86ISD::VSHLI:
9128 case X86ISD::VSRLI:
9129 case X86ISD::VSRAI:
9130 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9131 }
9132 }
9133
9134 // Change opcode to non-immediate version
9135 switch (Opc) {
9136 default: llvm_unreachable("Unknown target vector shift node");
9137 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9138 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9139 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9140 }
9141
9142 // Need to build a vector containing shift amount
9143 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9144 SDValue ShOps[4];
9145 ShOps[0] = ShAmt;
9146 ShOps[1] = DAG.getConstant(0, MVT::i32);
9147 ShOps[2] = DAG.getUNDEF(MVT::i32);
9148 ShOps[3] = DAG.getUNDEF(MVT::i32);
9149 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9150 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9151 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9152}
9153
Dan Gohman475871a2008-07-27 21:46:04 +00009154SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009155X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009156 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009157 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009158 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009159 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009160 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009161 case Intrinsic::x86_sse_comieq_ss:
9162 case Intrinsic::x86_sse_comilt_ss:
9163 case Intrinsic::x86_sse_comile_ss:
9164 case Intrinsic::x86_sse_comigt_ss:
9165 case Intrinsic::x86_sse_comige_ss:
9166 case Intrinsic::x86_sse_comineq_ss:
9167 case Intrinsic::x86_sse_ucomieq_ss:
9168 case Intrinsic::x86_sse_ucomilt_ss:
9169 case Intrinsic::x86_sse_ucomile_ss:
9170 case Intrinsic::x86_sse_ucomigt_ss:
9171 case Intrinsic::x86_sse_ucomige_ss:
9172 case Intrinsic::x86_sse_ucomineq_ss:
9173 case Intrinsic::x86_sse2_comieq_sd:
9174 case Intrinsic::x86_sse2_comilt_sd:
9175 case Intrinsic::x86_sse2_comile_sd:
9176 case Intrinsic::x86_sse2_comigt_sd:
9177 case Intrinsic::x86_sse2_comige_sd:
9178 case Intrinsic::x86_sse2_comineq_sd:
9179 case Intrinsic::x86_sse2_ucomieq_sd:
9180 case Intrinsic::x86_sse2_ucomilt_sd:
9181 case Intrinsic::x86_sse2_ucomile_sd:
9182 case Intrinsic::x86_sse2_ucomigt_sd:
9183 case Intrinsic::x86_sse2_ucomige_sd:
9184 case Intrinsic::x86_sse2_ucomineq_sd: {
9185 unsigned Opc = 0;
9186 ISD::CondCode CC = ISD::SETCC_INVALID;
9187 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009188 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009189 case Intrinsic::x86_sse_comieq_ss:
9190 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009191 Opc = X86ISD::COMI;
9192 CC = ISD::SETEQ;
9193 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009194 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009195 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009196 Opc = X86ISD::COMI;
9197 CC = ISD::SETLT;
9198 break;
9199 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009200 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009201 Opc = X86ISD::COMI;
9202 CC = ISD::SETLE;
9203 break;
9204 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009205 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009206 Opc = X86ISD::COMI;
9207 CC = ISD::SETGT;
9208 break;
9209 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009210 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009211 Opc = X86ISD::COMI;
9212 CC = ISD::SETGE;
9213 break;
9214 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009215 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009216 Opc = X86ISD::COMI;
9217 CC = ISD::SETNE;
9218 break;
9219 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009220 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009221 Opc = X86ISD::UCOMI;
9222 CC = ISD::SETEQ;
9223 break;
9224 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009225 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009226 Opc = X86ISD::UCOMI;
9227 CC = ISD::SETLT;
9228 break;
9229 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009230 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009231 Opc = X86ISD::UCOMI;
9232 CC = ISD::SETLE;
9233 break;
9234 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009235 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009236 Opc = X86ISD::UCOMI;
9237 CC = ISD::SETGT;
9238 break;
9239 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009240 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009241 Opc = X86ISD::UCOMI;
9242 CC = ISD::SETGE;
9243 break;
9244 case Intrinsic::x86_sse_ucomineq_ss:
9245 case Intrinsic::x86_sse2_ucomineq_sd:
9246 Opc = X86ISD::UCOMI;
9247 CC = ISD::SETNE;
9248 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009249 }
Evan Cheng734503b2006-09-11 02:19:56 +00009250
Dan Gohman475871a2008-07-27 21:46:04 +00009251 SDValue LHS = Op.getOperand(1);
9252 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009253 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009254 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009255 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9256 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9257 DAG.getConstant(X86CC, MVT::i8), Cond);
9258 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009259 }
Craig Topper86c7c582012-01-30 01:10:15 +00009260 // XOP comparison intrinsics
9261 case Intrinsic::x86_xop_vpcomltb:
9262 case Intrinsic::x86_xop_vpcomltw:
9263 case Intrinsic::x86_xop_vpcomltd:
9264 case Intrinsic::x86_xop_vpcomltq:
9265 case Intrinsic::x86_xop_vpcomltub:
9266 case Intrinsic::x86_xop_vpcomltuw:
9267 case Intrinsic::x86_xop_vpcomltud:
9268 case Intrinsic::x86_xop_vpcomltuq:
9269 case Intrinsic::x86_xop_vpcomleb:
9270 case Intrinsic::x86_xop_vpcomlew:
9271 case Intrinsic::x86_xop_vpcomled:
9272 case Intrinsic::x86_xop_vpcomleq:
9273 case Intrinsic::x86_xop_vpcomleub:
9274 case Intrinsic::x86_xop_vpcomleuw:
9275 case Intrinsic::x86_xop_vpcomleud:
9276 case Intrinsic::x86_xop_vpcomleuq:
9277 case Intrinsic::x86_xop_vpcomgtb:
9278 case Intrinsic::x86_xop_vpcomgtw:
9279 case Intrinsic::x86_xop_vpcomgtd:
9280 case Intrinsic::x86_xop_vpcomgtq:
9281 case Intrinsic::x86_xop_vpcomgtub:
9282 case Intrinsic::x86_xop_vpcomgtuw:
9283 case Intrinsic::x86_xop_vpcomgtud:
9284 case Intrinsic::x86_xop_vpcomgtuq:
9285 case Intrinsic::x86_xop_vpcomgeb:
9286 case Intrinsic::x86_xop_vpcomgew:
9287 case Intrinsic::x86_xop_vpcomged:
9288 case Intrinsic::x86_xop_vpcomgeq:
9289 case Intrinsic::x86_xop_vpcomgeub:
9290 case Intrinsic::x86_xop_vpcomgeuw:
9291 case Intrinsic::x86_xop_vpcomgeud:
9292 case Intrinsic::x86_xop_vpcomgeuq:
9293 case Intrinsic::x86_xop_vpcomeqb:
9294 case Intrinsic::x86_xop_vpcomeqw:
9295 case Intrinsic::x86_xop_vpcomeqd:
9296 case Intrinsic::x86_xop_vpcomeqq:
9297 case Intrinsic::x86_xop_vpcomequb:
9298 case Intrinsic::x86_xop_vpcomequw:
9299 case Intrinsic::x86_xop_vpcomequd:
9300 case Intrinsic::x86_xop_vpcomequq:
9301 case Intrinsic::x86_xop_vpcomneb:
9302 case Intrinsic::x86_xop_vpcomnew:
9303 case Intrinsic::x86_xop_vpcomned:
9304 case Intrinsic::x86_xop_vpcomneq:
9305 case Intrinsic::x86_xop_vpcomneub:
9306 case Intrinsic::x86_xop_vpcomneuw:
9307 case Intrinsic::x86_xop_vpcomneud:
9308 case Intrinsic::x86_xop_vpcomneuq:
9309 case Intrinsic::x86_xop_vpcomfalseb:
9310 case Intrinsic::x86_xop_vpcomfalsew:
9311 case Intrinsic::x86_xop_vpcomfalsed:
9312 case Intrinsic::x86_xop_vpcomfalseq:
9313 case Intrinsic::x86_xop_vpcomfalseub:
9314 case Intrinsic::x86_xop_vpcomfalseuw:
9315 case Intrinsic::x86_xop_vpcomfalseud:
9316 case Intrinsic::x86_xop_vpcomfalseuq:
9317 case Intrinsic::x86_xop_vpcomtrueb:
9318 case Intrinsic::x86_xop_vpcomtruew:
9319 case Intrinsic::x86_xop_vpcomtrued:
9320 case Intrinsic::x86_xop_vpcomtrueq:
9321 case Intrinsic::x86_xop_vpcomtrueub:
9322 case Intrinsic::x86_xop_vpcomtrueuw:
9323 case Intrinsic::x86_xop_vpcomtrueud:
9324 case Intrinsic::x86_xop_vpcomtrueuq: {
9325 unsigned CC = 0;
9326 unsigned Opc = 0;
9327
9328 switch (IntNo) {
9329 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9330 case Intrinsic::x86_xop_vpcomltb:
9331 case Intrinsic::x86_xop_vpcomltw:
9332 case Intrinsic::x86_xop_vpcomltd:
9333 case Intrinsic::x86_xop_vpcomltq:
9334 CC = 0;
9335 Opc = X86ISD::VPCOM;
9336 break;
9337 case Intrinsic::x86_xop_vpcomltub:
9338 case Intrinsic::x86_xop_vpcomltuw:
9339 case Intrinsic::x86_xop_vpcomltud:
9340 case Intrinsic::x86_xop_vpcomltuq:
9341 CC = 0;
9342 Opc = X86ISD::VPCOMU;
9343 break;
9344 case Intrinsic::x86_xop_vpcomleb:
9345 case Intrinsic::x86_xop_vpcomlew:
9346 case Intrinsic::x86_xop_vpcomled:
9347 case Intrinsic::x86_xop_vpcomleq:
9348 CC = 1;
9349 Opc = X86ISD::VPCOM;
9350 break;
9351 case Intrinsic::x86_xop_vpcomleub:
9352 case Intrinsic::x86_xop_vpcomleuw:
9353 case Intrinsic::x86_xop_vpcomleud:
9354 case Intrinsic::x86_xop_vpcomleuq:
9355 CC = 1;
9356 Opc = X86ISD::VPCOMU;
9357 break;
9358 case Intrinsic::x86_xop_vpcomgtb:
9359 case Intrinsic::x86_xop_vpcomgtw:
9360 case Intrinsic::x86_xop_vpcomgtd:
9361 case Intrinsic::x86_xop_vpcomgtq:
9362 CC = 2;
9363 Opc = X86ISD::VPCOM;
9364 break;
9365 case Intrinsic::x86_xop_vpcomgtub:
9366 case Intrinsic::x86_xop_vpcomgtuw:
9367 case Intrinsic::x86_xop_vpcomgtud:
9368 case Intrinsic::x86_xop_vpcomgtuq:
9369 CC = 2;
9370 Opc = X86ISD::VPCOMU;
9371 break;
9372 case Intrinsic::x86_xop_vpcomgeb:
9373 case Intrinsic::x86_xop_vpcomgew:
9374 case Intrinsic::x86_xop_vpcomged:
9375 case Intrinsic::x86_xop_vpcomgeq:
9376 CC = 3;
9377 Opc = X86ISD::VPCOM;
9378 break;
9379 case Intrinsic::x86_xop_vpcomgeub:
9380 case Intrinsic::x86_xop_vpcomgeuw:
9381 case Intrinsic::x86_xop_vpcomgeud:
9382 case Intrinsic::x86_xop_vpcomgeuq:
9383 CC = 3;
9384 Opc = X86ISD::VPCOMU;
9385 break;
9386 case Intrinsic::x86_xop_vpcomeqb:
9387 case Intrinsic::x86_xop_vpcomeqw:
9388 case Intrinsic::x86_xop_vpcomeqd:
9389 case Intrinsic::x86_xop_vpcomeqq:
9390 CC = 4;
9391 Opc = X86ISD::VPCOM;
9392 break;
9393 case Intrinsic::x86_xop_vpcomequb:
9394 case Intrinsic::x86_xop_vpcomequw:
9395 case Intrinsic::x86_xop_vpcomequd:
9396 case Intrinsic::x86_xop_vpcomequq:
9397 CC = 4;
9398 Opc = X86ISD::VPCOMU;
9399 break;
9400 case Intrinsic::x86_xop_vpcomneb:
9401 case Intrinsic::x86_xop_vpcomnew:
9402 case Intrinsic::x86_xop_vpcomned:
9403 case Intrinsic::x86_xop_vpcomneq:
9404 CC = 5;
9405 Opc = X86ISD::VPCOM;
9406 break;
9407 case Intrinsic::x86_xop_vpcomneub:
9408 case Intrinsic::x86_xop_vpcomneuw:
9409 case Intrinsic::x86_xop_vpcomneud:
9410 case Intrinsic::x86_xop_vpcomneuq:
9411 CC = 5;
9412 Opc = X86ISD::VPCOMU;
9413 break;
9414 case Intrinsic::x86_xop_vpcomfalseb:
9415 case Intrinsic::x86_xop_vpcomfalsew:
9416 case Intrinsic::x86_xop_vpcomfalsed:
9417 case Intrinsic::x86_xop_vpcomfalseq:
9418 CC = 6;
9419 Opc = X86ISD::VPCOM;
9420 break;
9421 case Intrinsic::x86_xop_vpcomfalseub:
9422 case Intrinsic::x86_xop_vpcomfalseuw:
9423 case Intrinsic::x86_xop_vpcomfalseud:
9424 case Intrinsic::x86_xop_vpcomfalseuq:
9425 CC = 6;
9426 Opc = X86ISD::VPCOMU;
9427 break;
9428 case Intrinsic::x86_xop_vpcomtrueb:
9429 case Intrinsic::x86_xop_vpcomtruew:
9430 case Intrinsic::x86_xop_vpcomtrued:
9431 case Intrinsic::x86_xop_vpcomtrueq:
9432 CC = 7;
9433 Opc = X86ISD::VPCOM;
9434 break;
9435 case Intrinsic::x86_xop_vpcomtrueub:
9436 case Intrinsic::x86_xop_vpcomtrueuw:
9437 case Intrinsic::x86_xop_vpcomtrueud:
9438 case Intrinsic::x86_xop_vpcomtrueuq:
9439 CC = 7;
9440 Opc = X86ISD::VPCOMU;
9441 break;
9442 }
9443
9444 SDValue LHS = Op.getOperand(1);
9445 SDValue RHS = Op.getOperand(2);
9446 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9447 DAG.getConstant(CC, MVT::i8));
9448 }
9449
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009450 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009451 case Intrinsic::x86_sse2_pmulu_dq:
9452 case Intrinsic::x86_avx2_pmulu_dq:
9453 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9454 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009455 case Intrinsic::x86_sse3_hadd_ps:
9456 case Intrinsic::x86_sse3_hadd_pd:
9457 case Intrinsic::x86_avx_hadd_ps_256:
9458 case Intrinsic::x86_avx_hadd_pd_256:
9459 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9460 Op.getOperand(1), Op.getOperand(2));
9461 case Intrinsic::x86_sse3_hsub_ps:
9462 case Intrinsic::x86_sse3_hsub_pd:
9463 case Intrinsic::x86_avx_hsub_ps_256:
9464 case Intrinsic::x86_avx_hsub_pd_256:
9465 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9466 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009467 case Intrinsic::x86_ssse3_phadd_w_128:
9468 case Intrinsic::x86_ssse3_phadd_d_128:
9469 case Intrinsic::x86_avx2_phadd_w:
9470 case Intrinsic::x86_avx2_phadd_d:
9471 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9472 Op.getOperand(1), Op.getOperand(2));
9473 case Intrinsic::x86_ssse3_phsub_w_128:
9474 case Intrinsic::x86_ssse3_phsub_d_128:
9475 case Intrinsic::x86_avx2_phsub_w:
9476 case Intrinsic::x86_avx2_phsub_d:
9477 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9478 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009479 case Intrinsic::x86_avx2_psllv_d:
9480 case Intrinsic::x86_avx2_psllv_q:
9481 case Intrinsic::x86_avx2_psllv_d_256:
9482 case Intrinsic::x86_avx2_psllv_q_256:
9483 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9484 Op.getOperand(1), Op.getOperand(2));
9485 case Intrinsic::x86_avx2_psrlv_d:
9486 case Intrinsic::x86_avx2_psrlv_q:
9487 case Intrinsic::x86_avx2_psrlv_d_256:
9488 case Intrinsic::x86_avx2_psrlv_q_256:
9489 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9490 Op.getOperand(1), Op.getOperand(2));
9491 case Intrinsic::x86_avx2_psrav_d:
9492 case Intrinsic::x86_avx2_psrav_d_256:
9493 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9494 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009495 case Intrinsic::x86_ssse3_pshuf_b_128:
9496 case Intrinsic::x86_avx2_pshuf_b:
9497 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9498 Op.getOperand(1), Op.getOperand(2));
9499 case Intrinsic::x86_ssse3_psign_b_128:
9500 case Intrinsic::x86_ssse3_psign_w_128:
9501 case Intrinsic::x86_ssse3_psign_d_128:
9502 case Intrinsic::x86_avx2_psign_b:
9503 case Intrinsic::x86_avx2_psign_w:
9504 case Intrinsic::x86_avx2_psign_d:
9505 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9506 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009507 case Intrinsic::x86_sse41_insertps:
9508 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9509 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9510 case Intrinsic::x86_avx_vperm2f128_ps_256:
9511 case Intrinsic::x86_avx_vperm2f128_pd_256:
9512 case Intrinsic::x86_avx_vperm2f128_si_256:
9513 case Intrinsic::x86_avx2_vperm2i128:
9514 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9515 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper5a313bb2012-02-08 06:36:57 +00009516 case Intrinsic::x86_avx_vpermil_ps:
9517 case Intrinsic::x86_avx_vpermil_pd:
9518 case Intrinsic::x86_avx_vpermil_ps_256:
9519 case Intrinsic::x86_avx_vpermil_pd_256:
9520 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9521 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009522
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009523 // ptest and testp intrinsics. The intrinsic these come from are designed to
9524 // return an integer value, not just an instruction so lower it to the ptest
9525 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009526 case Intrinsic::x86_sse41_ptestz:
9527 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009528 case Intrinsic::x86_sse41_ptestnzc:
9529 case Intrinsic::x86_avx_ptestz_256:
9530 case Intrinsic::x86_avx_ptestc_256:
9531 case Intrinsic::x86_avx_ptestnzc_256:
9532 case Intrinsic::x86_avx_vtestz_ps:
9533 case Intrinsic::x86_avx_vtestc_ps:
9534 case Intrinsic::x86_avx_vtestnzc_ps:
9535 case Intrinsic::x86_avx_vtestz_pd:
9536 case Intrinsic::x86_avx_vtestc_pd:
9537 case Intrinsic::x86_avx_vtestnzc_pd:
9538 case Intrinsic::x86_avx_vtestz_ps_256:
9539 case Intrinsic::x86_avx_vtestc_ps_256:
9540 case Intrinsic::x86_avx_vtestnzc_ps_256:
9541 case Intrinsic::x86_avx_vtestz_pd_256:
9542 case Intrinsic::x86_avx_vtestc_pd_256:
9543 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9544 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009545 unsigned X86CC = 0;
9546 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009547 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009548 case Intrinsic::x86_avx_vtestz_ps:
9549 case Intrinsic::x86_avx_vtestz_pd:
9550 case Intrinsic::x86_avx_vtestz_ps_256:
9551 case Intrinsic::x86_avx_vtestz_pd_256:
9552 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009553 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009554 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009555 // ZF = 1
9556 X86CC = X86::COND_E;
9557 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009558 case Intrinsic::x86_avx_vtestc_ps:
9559 case Intrinsic::x86_avx_vtestc_pd:
9560 case Intrinsic::x86_avx_vtestc_ps_256:
9561 case Intrinsic::x86_avx_vtestc_pd_256:
9562 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009563 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009564 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009565 // CF = 1
9566 X86CC = X86::COND_B;
9567 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009568 case Intrinsic::x86_avx_vtestnzc_ps:
9569 case Intrinsic::x86_avx_vtestnzc_pd:
9570 case Intrinsic::x86_avx_vtestnzc_ps_256:
9571 case Intrinsic::x86_avx_vtestnzc_pd_256:
9572 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009573 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009574 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009575 // ZF and CF = 0
9576 X86CC = X86::COND_A;
9577 break;
9578 }
Eric Christopherfd179292009-08-27 18:07:15 +00009579
Eric Christopher71c67532009-07-29 00:28:05 +00009580 SDValue LHS = Op.getOperand(1);
9581 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009582 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9583 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009584 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9585 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9586 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009587 }
Evan Cheng5759f972008-05-04 09:15:50 +00009588
Craig Topper80e46362012-01-23 06:16:53 +00009589 // SSE/AVX shift intrinsics
9590 case Intrinsic::x86_sse2_psll_w:
9591 case Intrinsic::x86_sse2_psll_d:
9592 case Intrinsic::x86_sse2_psll_q:
9593 case Intrinsic::x86_avx2_psll_w:
9594 case Intrinsic::x86_avx2_psll_d:
9595 case Intrinsic::x86_avx2_psll_q:
9596 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9597 Op.getOperand(1), Op.getOperand(2));
9598 case Intrinsic::x86_sse2_psrl_w:
9599 case Intrinsic::x86_sse2_psrl_d:
9600 case Intrinsic::x86_sse2_psrl_q:
9601 case Intrinsic::x86_avx2_psrl_w:
9602 case Intrinsic::x86_avx2_psrl_d:
9603 case Intrinsic::x86_avx2_psrl_q:
9604 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9605 Op.getOperand(1), Op.getOperand(2));
9606 case Intrinsic::x86_sse2_psra_w:
9607 case Intrinsic::x86_sse2_psra_d:
9608 case Intrinsic::x86_avx2_psra_w:
9609 case Intrinsic::x86_avx2_psra_d:
9610 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9611 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009612 case Intrinsic::x86_sse2_pslli_w:
9613 case Intrinsic::x86_sse2_pslli_d:
9614 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009615 case Intrinsic::x86_avx2_pslli_w:
9616 case Intrinsic::x86_avx2_pslli_d:
9617 case Intrinsic::x86_avx2_pslli_q:
9618 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9619 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009620 case Intrinsic::x86_sse2_psrli_w:
9621 case Intrinsic::x86_sse2_psrli_d:
9622 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009623 case Intrinsic::x86_avx2_psrli_w:
9624 case Intrinsic::x86_avx2_psrli_d:
9625 case Intrinsic::x86_avx2_psrli_q:
9626 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9627 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009628 case Intrinsic::x86_sse2_psrai_w:
9629 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009630 case Intrinsic::x86_avx2_psrai_w:
9631 case Intrinsic::x86_avx2_psrai_d:
9632 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9633 Op.getOperand(1), Op.getOperand(2), DAG);
9634 // Fix vector shift instructions where the last operand is a non-immediate
9635 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009636 case Intrinsic::x86_mmx_pslli_w:
9637 case Intrinsic::x86_mmx_pslli_d:
9638 case Intrinsic::x86_mmx_pslli_q:
9639 case Intrinsic::x86_mmx_psrli_w:
9640 case Intrinsic::x86_mmx_psrli_d:
9641 case Intrinsic::x86_mmx_psrli_q:
9642 case Intrinsic::x86_mmx_psrai_w:
9643 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009644 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009645 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009646 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009647
9648 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009649 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009650 case Intrinsic::x86_mmx_pslli_w:
9651 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009652 break;
Craig Topper80e46362012-01-23 06:16:53 +00009653 case Intrinsic::x86_mmx_pslli_d:
9654 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009655 break;
Craig Topper80e46362012-01-23 06:16:53 +00009656 case Intrinsic::x86_mmx_pslli_q:
9657 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009658 break;
Craig Topper80e46362012-01-23 06:16:53 +00009659 case Intrinsic::x86_mmx_psrli_w:
9660 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009661 break;
Craig Topper80e46362012-01-23 06:16:53 +00009662 case Intrinsic::x86_mmx_psrli_d:
9663 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009664 break;
Craig Topper80e46362012-01-23 06:16:53 +00009665 case Intrinsic::x86_mmx_psrli_q:
9666 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009667 break;
Craig Topper80e46362012-01-23 06:16:53 +00009668 case Intrinsic::x86_mmx_psrai_w:
9669 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009670 break;
Craig Topper80e46362012-01-23 06:16:53 +00009671 case Intrinsic::x86_mmx_psrai_d:
9672 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009673 break;
Craig Topper80e46362012-01-23 06:16:53 +00009674 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009675 }
Mon P Wangefa42202009-09-03 19:56:25 +00009676
9677 // The vector shift intrinsics with scalars uses 32b shift amounts but
9678 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9679 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009680 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9681 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009682// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009683
Owen Andersone50ed302009-08-10 22:56:29 +00009684 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009685 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009686 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009687 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009688 Op.getOperand(1), ShAmt);
9689 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009690 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009691}
Evan Cheng72261582005-12-20 06:22:03 +00009692
Dan Gohmand858e902010-04-17 15:26:15 +00009693SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9694 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009695 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9696 MFI->setReturnAddressIsTaken(true);
9697
Bill Wendling64e87322009-01-16 19:25:27 +00009698 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009699 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009700
9701 if (Depth > 0) {
9702 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9703 SDValue Offset =
9704 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009705 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009706 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009707 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009708 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009709 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009710 }
9711
9712 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009713 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009714 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009715 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009716}
9717
Dan Gohmand858e902010-04-17 15:26:15 +00009718SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009719 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9720 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009721
Owen Andersone50ed302009-08-10 22:56:29 +00009722 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009723 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009724 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9725 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009726 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009727 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009728 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9729 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009730 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009731 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009732}
9733
Dan Gohman475871a2008-07-27 21:46:04 +00009734SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009735 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009736 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009737}
9738
Dan Gohmand858e902010-04-17 15:26:15 +00009739SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009740 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009741 SDValue Chain = Op.getOperand(0);
9742 SDValue Offset = Op.getOperand(1);
9743 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009744 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009745
Dan Gohmand8816272010-08-11 18:14:00 +00009746 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9747 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9748 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009749 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009750
Dan Gohmand8816272010-08-11 18:14:00 +00009751 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9752 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009753 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009754 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9755 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009756 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009757 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009758
Dale Johannesene4d209d2009-02-03 20:21:25 +00009759 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009760 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009761 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009762}
9763
Duncan Sands4a544a72011-09-06 13:37:06 +00009764SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9765 SelectionDAG &DAG) const {
9766 return Op.getOperand(0);
9767}
9768
9769SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9770 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009771 SDValue Root = Op.getOperand(0);
9772 SDValue Trmp = Op.getOperand(1); // trampoline
9773 SDValue FPtr = Op.getOperand(2); // nested function
9774 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009775 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009776
Dan Gohman69de1932008-02-06 22:27:42 +00009777 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009778
9779 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009780 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009781
9782 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009783 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9784 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009785
Evan Cheng0e6a0522011-07-18 20:57:22 +00009786 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9787 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009788
9789 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9790
9791 // Load the pointer to the nested function into R11.
9792 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009793 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009794 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009795 Addr, MachinePointerInfo(TrmpAddr),
9796 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009797
Owen Anderson825b72b2009-08-11 20:47:22 +00009798 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9799 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009800 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9801 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009802 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009803
9804 // Load the 'nest' parameter value into R10.
9805 // R10 is specified in X86CallingConv.td
9806 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009807 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9808 DAG.getConstant(10, MVT::i64));
9809 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009810 Addr, MachinePointerInfo(TrmpAddr, 10),
9811 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009812
Owen Anderson825b72b2009-08-11 20:47:22 +00009813 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9814 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009815 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9816 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009817 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009818
9819 // Jump to the nested function.
9820 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009821 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9822 DAG.getConstant(20, MVT::i64));
9823 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009824 Addr, MachinePointerInfo(TrmpAddr, 20),
9825 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009826
9827 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009828 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9829 DAG.getConstant(22, MVT::i64));
9830 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009831 MachinePointerInfo(TrmpAddr, 22),
9832 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009833
Duncan Sands4a544a72011-09-06 13:37:06 +00009834 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009835 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009836 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009837 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009838 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009839 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009840
9841 switch (CC) {
9842 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009843 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009844 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009845 case CallingConv::X86_StdCall: {
9846 // Pass 'nest' parameter in ECX.
9847 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009848 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009849
9850 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009851 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009852 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009853
Chris Lattner58d74912008-03-12 17:45:29 +00009854 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009855 unsigned InRegCount = 0;
9856 unsigned Idx = 1;
9857
9858 for (FunctionType::param_iterator I = FTy->param_begin(),
9859 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009860 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009861 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009862 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009863
9864 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009865 report_fatal_error("Nest register in use - reduce number of inreg"
9866 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009867 }
9868 }
9869 break;
9870 }
9871 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009872 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009873 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009874 // Pass 'nest' parameter in EAX.
9875 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009876 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009877 break;
9878 }
9879
Dan Gohman475871a2008-07-27 21:46:04 +00009880 SDValue OutChains[4];
9881 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009882
Owen Anderson825b72b2009-08-11 20:47:22 +00009883 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9884 DAG.getConstant(10, MVT::i32));
9885 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009886
Chris Lattnera62fe662010-02-05 19:20:30 +00009887 // This is storing the opcode for MOV32ri.
9888 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009889 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009890 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009891 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009892 Trmp, MachinePointerInfo(TrmpAddr),
9893 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009894
Owen Anderson825b72b2009-08-11 20:47:22 +00009895 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9896 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009897 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9898 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009899 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009900
Chris Lattnera62fe662010-02-05 19:20:30 +00009901 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009902 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9903 DAG.getConstant(5, MVT::i32));
9904 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009905 MachinePointerInfo(TrmpAddr, 5),
9906 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009907
Owen Anderson825b72b2009-08-11 20:47:22 +00009908 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9909 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009910 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9911 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009912 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009913
Duncan Sands4a544a72011-09-06 13:37:06 +00009914 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009915 }
9916}
9917
Dan Gohmand858e902010-04-17 15:26:15 +00009918SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
9919 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009920 /*
9921 The rounding mode is in bits 11:10 of FPSR, and has the following
9922 settings:
9923 00 Round to nearest
9924 01 Round to -inf
9925 10 Round to +inf
9926 11 Round to 0
9927
9928 FLT_ROUNDS, on the other hand, expects the following:
9929 -1 Undefined
9930 0 Round to 0
9931 1 Round to nearest
9932 2 Round to +inf
9933 3 Round to -inf
9934
9935 To perform the conversion, we do:
9936 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
9937 */
9938
9939 MachineFunction &MF = DAG.getMachineFunction();
9940 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00009941 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009942 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00009943 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +00009944 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009945
9946 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00009947 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00009948 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009949
Michael J. Spencerec38de22010-10-10 22:04:20 +00009950
Chris Lattner2156b792010-09-22 01:11:26 +00009951 MachineMemOperand *MMO =
9952 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
9953 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00009954
Chris Lattner2156b792010-09-22 01:11:26 +00009955 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
9956 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
9957 DAG.getVTList(MVT::Other),
9958 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009959
9960 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +00009961 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +00009962 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009963
9964 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00009965 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +00009966 DAG.getNode(ISD::SRL, DL, MVT::i16,
9967 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009968 CWD, DAG.getConstant(0x800, MVT::i16)),
9969 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00009970 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +00009971 DAG.getNode(ISD::SRL, DL, MVT::i16,
9972 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +00009973 CWD, DAG.getConstant(0x400, MVT::i16)),
9974 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009975
Dan Gohman475871a2008-07-27 21:46:04 +00009976 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +00009977 DAG.getNode(ISD::AND, DL, MVT::i16,
9978 DAG.getNode(ISD::ADD, DL, MVT::i16,
9979 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +00009980 DAG.getConstant(1, MVT::i16)),
9981 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009982
9983
Duncan Sands83ec4b62008-06-06 12:08:01 +00009984 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +00009985 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00009986}
9987
Dan Gohmand858e902010-04-17 15:26:15 +00009988SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00009989 EVT VT = Op.getValueType();
9990 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009991 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009992 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00009993
9994 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009995 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00009996 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00009998 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00009999 }
Evan Cheng18efe262007-12-14 02:13:44 +000010000
Evan Cheng152804e2007-12-14 08:30:15 +000010001 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010002 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010003 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010004
10005 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010006 SDValue Ops[] = {
10007 Op,
10008 DAG.getConstant(NumBits+NumBits-1, OpVT),
10009 DAG.getConstant(X86::COND_E, MVT::i8),
10010 Op.getValue(1)
10011 };
10012 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010013
10014 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010015 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010016
Owen Anderson825b72b2009-08-11 20:47:22 +000010017 if (VT == MVT::i8)
10018 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010019 return Op;
10020}
10021
Chandler Carruthacc068e2011-12-24 10:55:54 +000010022SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10023 SelectionDAG &DAG) const {
10024 EVT VT = Op.getValueType();
10025 EVT OpVT = VT;
10026 unsigned NumBits = VT.getSizeInBits();
10027 DebugLoc dl = Op.getDebugLoc();
10028
10029 Op = Op.getOperand(0);
10030 if (VT == MVT::i8) {
10031 // Zero extend to i32 since there is not an i8 bsr.
10032 OpVT = MVT::i32;
10033 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10034 }
10035
10036 // Issue a bsr (scan bits in reverse).
10037 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10038 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10039
10040 // And xor with NumBits-1.
10041 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10042
10043 if (VT == MVT::i8)
10044 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10045 return Op;
10046}
10047
Dan Gohmand858e902010-04-17 15:26:15 +000010048SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010049 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010050 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010051 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010052 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010053
10054 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010055 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010056 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010057
10058 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010059 SDValue Ops[] = {
10060 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010061 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010062 DAG.getConstant(X86::COND_E, MVT::i8),
10063 Op.getValue(1)
10064 };
Chandler Carruth77821022011-12-24 12:12:34 +000010065 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010066}
10067
Craig Topper13894fa2011-08-24 06:14:18 +000010068// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10069// ones, and then concatenate the result back.
10070static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010071 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010072
10073 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10074 "Unsupported value type for operation");
10075
10076 int NumElems = VT.getVectorNumElements();
10077 DebugLoc dl = Op.getDebugLoc();
10078 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10079 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10080
10081 // Extract the LHS vectors
10082 SDValue LHS = Op.getOperand(0);
10083 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10084 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10085
10086 // Extract the RHS vectors
10087 SDValue RHS = Op.getOperand(1);
10088 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10089 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10090
10091 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10092 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10093
10094 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10095 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10096 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10097}
10098
10099SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10100 assert(Op.getValueType().getSizeInBits() == 256 &&
10101 Op.getValueType().isInteger() &&
10102 "Only handle AVX 256-bit vector integer operation");
10103 return Lower256IntArith(Op, DAG);
10104}
10105
10106SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10107 assert(Op.getValueType().getSizeInBits() == 256 &&
10108 Op.getValueType().isInteger() &&
10109 "Only handle AVX 256-bit vector integer operation");
10110 return Lower256IntArith(Op, DAG);
10111}
10112
10113SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10114 EVT VT = Op.getValueType();
10115
10116 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010117 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010118 return Lower256IntArith(Op, DAG);
10119
Craig Topper5b209e82012-02-05 03:14:49 +000010120 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10121 "Only know how to lower V2I64/V4I64 multiply");
10122
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010123 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010124
Craig Topper5b209e82012-02-05 03:14:49 +000010125 // Ahi = psrlqi(a, 32);
10126 // Bhi = psrlqi(b, 32);
10127 //
10128 // AloBlo = pmuludq(a, b);
10129 // AloBhi = pmuludq(a, Bhi);
10130 // AhiBlo = pmuludq(Ahi, b);
10131
10132 // AloBhi = psllqi(AloBhi, 32);
10133 // AhiBlo = psllqi(AhiBlo, 32);
10134 // return AloBlo + AloBhi + AhiBlo;
10135
Craig Topperaaa643c2011-11-09 07:28:55 +000010136 SDValue A = Op.getOperand(0);
10137 SDValue B = Op.getOperand(1);
10138
Craig Topper5b209e82012-02-05 03:14:49 +000010139 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010140
Craig Topper5b209e82012-02-05 03:14:49 +000010141 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10142 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010143
Craig Topper5b209e82012-02-05 03:14:49 +000010144 // Bit cast to 32-bit vectors for MULUDQ
10145 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10146 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10147 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10148 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10149 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010150
Craig Topper5b209e82012-02-05 03:14:49 +000010151 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10152 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10153 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010154
Craig Topper5b209e82012-02-05 03:14:49 +000010155 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10156 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010157
Dale Johannesene4d209d2009-02-03 20:21:25 +000010158 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010159 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010160}
10161
Nadav Rotem43012222011-05-11 08:12:09 +000010162SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10163
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010164 EVT VT = Op.getValueType();
10165 DebugLoc dl = Op.getDebugLoc();
10166 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010167 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010168 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010169
Craig Topper1accb7e2012-01-10 06:54:16 +000010170 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010171 return SDValue();
10172
Nadav Rotem43012222011-05-11 08:12:09 +000010173 // Optimize shl/srl/sra with constant shift amount.
10174 if (isSplatVector(Amt.getNode())) {
10175 SDValue SclrAmt = Amt->getOperand(0);
10176 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10177 uint64_t ShiftAmt = C->getZExtValue();
10178
Craig Toppered2e13d2012-01-22 19:15:14 +000010179 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10180 (Subtarget->hasAVX2() &&
10181 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10182 if (Op.getOpcode() == ISD::SHL)
10183 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10184 DAG.getConstant(ShiftAmt, MVT::i32));
10185 if (Op.getOpcode() == ISD::SRL)
10186 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10187 DAG.getConstant(ShiftAmt, MVT::i32));
10188 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10189 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10190 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010191 }
10192
Craig Toppered2e13d2012-01-22 19:15:14 +000010193 if (VT == MVT::v16i8) {
10194 if (Op.getOpcode() == ISD::SHL) {
10195 // Make a large shift.
10196 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10197 DAG.getConstant(ShiftAmt, MVT::i32));
10198 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10199 // Zero out the rightmost bits.
10200 SmallVector<SDValue, 16> V(16,
10201 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10202 MVT::i8));
10203 return DAG.getNode(ISD::AND, dl, VT, SHL,
10204 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010205 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010206 if (Op.getOpcode() == ISD::SRL) {
10207 // Make a large shift.
10208 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10209 DAG.getConstant(ShiftAmt, MVT::i32));
10210 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10211 // Zero out the leftmost bits.
10212 SmallVector<SDValue, 16> V(16,
10213 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10214 MVT::i8));
10215 return DAG.getNode(ISD::AND, dl, VT, SRL,
10216 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10217 }
10218 if (Op.getOpcode() == ISD::SRA) {
10219 if (ShiftAmt == 7) {
10220 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010221 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010222 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010223 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010224
Craig Toppered2e13d2012-01-22 19:15:14 +000010225 // R s>> a === ((R u>> a) ^ m) - m
10226 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10227 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10228 MVT::i8));
10229 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10230 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10231 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10232 return Res;
10233 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010234 }
Craig Topper46154eb2011-11-11 07:39:23 +000010235
Craig Topper0d86d462011-11-20 00:12:05 +000010236 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10237 if (Op.getOpcode() == ISD::SHL) {
10238 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010239 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10240 DAG.getConstant(ShiftAmt, MVT::i32));
10241 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010242 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010243 SmallVector<SDValue, 32> V(32,
10244 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10245 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010246 return DAG.getNode(ISD::AND, dl, VT, SHL,
10247 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010248 }
Craig Topper0d86d462011-11-20 00:12:05 +000010249 if (Op.getOpcode() == ISD::SRL) {
10250 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010251 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10252 DAG.getConstant(ShiftAmt, MVT::i32));
10253 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010254 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010255 SmallVector<SDValue, 32> V(32,
10256 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10257 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010258 return DAG.getNode(ISD::AND, dl, VT, SRL,
10259 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10260 }
10261 if (Op.getOpcode() == ISD::SRA) {
10262 if (ShiftAmt == 7) {
10263 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010264 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010265 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010266 }
10267
10268 // R s>> a === ((R u>> a) ^ m) - m
10269 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10270 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10271 MVT::i8));
10272 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10273 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10274 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10275 return Res;
10276 }
10277 }
Nadav Rotem43012222011-05-11 08:12:09 +000010278 }
10279 }
10280
10281 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010282 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010283 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10284 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010285
Chris Lattner7302d802012-02-06 21:56:39 +000010286 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10287 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010288 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10289 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010290 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010291 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010292
10293 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010294 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010295 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10296 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10297 }
Nadav Rotem43012222011-05-11 08:12:09 +000010298 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010299 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010300
Nate Begeman51409212010-07-28 00:21:48 +000010301 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010302 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10303 DAG.getConstant(5, MVT::i32));
10304 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010305
Lang Hames8b99c1e2011-12-17 01:08:46 +000010306 // Turn 'a' into a mask suitable for VSELECT
10307 SDValue VSelM = DAG.getConstant(0x80, VT);
10308 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010309 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010310
Lang Hames8b99c1e2011-12-17 01:08:46 +000010311 SDValue CM1 = DAG.getConstant(0x0f, VT);
10312 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010313
Lang Hames8b99c1e2011-12-17 01:08:46 +000010314 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10315 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010316 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10317 DAG.getConstant(4, MVT::i32), DAG);
10318 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010319 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10320
Nate Begeman51409212010-07-28 00:21:48 +000010321 // a += a
10322 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010323 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010324 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010325
Lang Hames8b99c1e2011-12-17 01:08:46 +000010326 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10327 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010328 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10329 DAG.getConstant(2, MVT::i32), DAG);
10330 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010331 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10332
Nate Begeman51409212010-07-28 00:21:48 +000010333 // a += a
10334 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010335 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010336 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010337
Lang Hames8b99c1e2011-12-17 01:08:46 +000010338 // return VSELECT(r, r+r, a);
10339 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010340 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010341 return R;
10342 }
Craig Topper46154eb2011-11-11 07:39:23 +000010343
10344 // Decompose 256-bit shifts into smaller 128-bit shifts.
10345 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010346 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010347 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10348 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10349
10350 // Extract the two vectors
10351 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10352 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10353 DAG, dl);
10354
10355 // Recreate the shift amount vectors
10356 SDValue Amt1, Amt2;
10357 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10358 // Constant shift amount
10359 SmallVector<SDValue, 4> Amt1Csts;
10360 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010361 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010362 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010363 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010364 Amt2Csts.push_back(Amt->getOperand(i));
10365
10366 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10367 &Amt1Csts[0], NumElems/2);
10368 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10369 &Amt2Csts[0], NumElems/2);
10370 } else {
10371 // Variable shift amount
10372 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10373 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10374 DAG, dl);
10375 }
10376
10377 // Issue new vector shifts for the smaller types
10378 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10379 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10380
10381 // Concatenate the result back
10382 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10383 }
10384
Nate Begeman51409212010-07-28 00:21:48 +000010385 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010386}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010387
Dan Gohmand858e902010-04-17 15:26:15 +000010388SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010389 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10390 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010391 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10392 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010393 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010394 SDValue LHS = N->getOperand(0);
10395 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010396 unsigned BaseOp = 0;
10397 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010398 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010399 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010400 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010401 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010402 // A subtract of one will be selected as a INC. Note that INC doesn't
10403 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010404 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10405 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010406 BaseOp = X86ISD::INC;
10407 Cond = X86::COND_O;
10408 break;
10409 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010410 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010411 Cond = X86::COND_O;
10412 break;
10413 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010414 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010415 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010416 break;
10417 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010418 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10419 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010420 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10421 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010422 BaseOp = X86ISD::DEC;
10423 Cond = X86::COND_O;
10424 break;
10425 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010426 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010427 Cond = X86::COND_O;
10428 break;
10429 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010430 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010431 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010432 break;
10433 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010434 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010435 Cond = X86::COND_O;
10436 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010437 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10438 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10439 MVT::i32);
10440 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010441
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010442 SDValue SetCC =
10443 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10444 DAG.getConstant(X86::COND_O, MVT::i32),
10445 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010446
Dan Gohman6e5fda22011-07-22 18:45:15 +000010447 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010448 }
Bill Wendling74c37652008-12-09 22:08:41 +000010449 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010450
Bill Wendling61edeb52008-12-02 01:06:39 +000010451 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010452 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010453 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010454
Bill Wendling61edeb52008-12-02 01:06:39 +000010455 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010456 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10457 DAG.getConstant(Cond, MVT::i32),
10458 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010459
Dan Gohman6e5fda22011-07-22 18:45:15 +000010460 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010461}
10462
Chad Rosier30450e82011-12-22 22:35:21 +000010463SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10464 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010465 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010466 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10467 EVT VT = Op.getValueType();
10468
Craig Toppered2e13d2012-01-22 19:15:14 +000010469 if (!Subtarget->hasSSE2() || !VT.isVector())
10470 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010471
Craig Toppered2e13d2012-01-22 19:15:14 +000010472 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10473 ExtraVT.getScalarType().getSizeInBits();
10474 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10475
10476 switch (VT.getSimpleVT().SimpleTy) {
10477 default: return SDValue();
10478 case MVT::v8i32:
10479 case MVT::v16i16:
10480 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010481 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010482 if (!Subtarget->hasAVX2()) {
10483 // needs to be split
10484 int NumElems = VT.getVectorNumElements();
10485 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10486 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010487
Craig Toppered2e13d2012-01-22 19:15:14 +000010488 // Extract the LHS vectors
10489 SDValue LHS = Op.getOperand(0);
10490 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10491 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010492
Craig Toppered2e13d2012-01-22 19:15:14 +000010493 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10494 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010495
Craig Toppered2e13d2012-01-22 19:15:14 +000010496 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10497 int ExtraNumElems = ExtraVT.getVectorNumElements();
10498 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10499 ExtraNumElems/2);
10500 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010501
Craig Toppered2e13d2012-01-22 19:15:14 +000010502 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10503 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010504
Craig Toppered2e13d2012-01-22 19:15:14 +000010505 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10506 }
10507 // fall through
10508 case MVT::v4i32:
10509 case MVT::v8i16: {
10510 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10511 Op.getOperand(0), ShAmt, DAG);
10512 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010513 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010514 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010515}
10516
10517
Eric Christopher9a9d2752010-07-22 02:48:34 +000010518SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10519 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010520
Eric Christopher77ed1352011-07-08 00:04:56 +000010521 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10522 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010523 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010524 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010525 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010526 SDValue Ops[] = {
10527 DAG.getRegister(X86::ESP, MVT::i32), // Base
10528 DAG.getTargetConstant(1, MVT::i8), // Scale
10529 DAG.getRegister(0, MVT::i32), // Index
10530 DAG.getTargetConstant(0, MVT::i32), // Disp
10531 DAG.getRegister(0, MVT::i32), // Segment.
10532 Zero,
10533 Chain
10534 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010535 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010536 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10537 array_lengthof(Ops));
10538 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010539 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010540
Eric Christopher9a9d2752010-07-22 02:48:34 +000010541 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010542 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010543 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010544
Chris Lattner132929a2010-08-14 17:26:09 +000010545 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10546 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10547 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10548 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010549
Chris Lattner132929a2010-08-14 17:26:09 +000010550 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10551 if (!Op1 && !Op2 && !Op3 && Op4)
10552 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010553
Chris Lattner132929a2010-08-14 17:26:09 +000010554 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10555 if (Op1 && !Op2 && !Op3 && !Op4)
10556 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010557
10558 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010559 // (MFENCE)>;
10560 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010561}
10562
Eli Friedman14648462011-07-27 22:21:52 +000010563SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10564 SelectionDAG &DAG) const {
10565 DebugLoc dl = Op.getDebugLoc();
10566 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10567 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10568 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10569 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10570
10571 // The only fence that needs an instruction is a sequentially-consistent
10572 // cross-thread fence.
10573 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10574 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10575 // no-sse2). There isn't any reason to disable it if the target processor
10576 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010577 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010578 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10579
10580 SDValue Chain = Op.getOperand(0);
10581 SDValue Zero = DAG.getConstant(0, MVT::i32);
10582 SDValue Ops[] = {
10583 DAG.getRegister(X86::ESP, MVT::i32), // Base
10584 DAG.getTargetConstant(1, MVT::i8), // Scale
10585 DAG.getRegister(0, MVT::i32), // Index
10586 DAG.getTargetConstant(0, MVT::i32), // Disp
10587 DAG.getRegister(0, MVT::i32), // Segment.
10588 Zero,
10589 Chain
10590 };
10591 SDNode *Res =
10592 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10593 array_lengthof(Ops));
10594 return SDValue(Res, 0);
10595 }
10596
10597 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10598 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10599}
10600
10601
Dan Gohmand858e902010-04-17 15:26:15 +000010602SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010603 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010604 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010605 unsigned Reg = 0;
10606 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010607 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010608 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010609 case MVT::i8: Reg = X86::AL; size = 1; break;
10610 case MVT::i16: Reg = X86::AX; size = 2; break;
10611 case MVT::i32: Reg = X86::EAX; size = 4; break;
10612 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010613 assert(Subtarget->is64Bit() && "Node not type legal!");
10614 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010615 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010616 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010617 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010618 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010619 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010620 Op.getOperand(1),
10621 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010622 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010623 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010624 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010625 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10626 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10627 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010628 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010629 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010630 return cpOut;
10631}
10632
Duncan Sands1607f052008-12-01 11:39:25 +000010633SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010634 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010635 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010636 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010637 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010638 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010639 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010640 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10641 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010642 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010643 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10644 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010645 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010646 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010647 rdx.getValue(1)
10648 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010649 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010650}
10651
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010652SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010653 SelectionDAG &DAG) const {
10654 EVT SrcVT = Op.getOperand(0).getValueType();
10655 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010656 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010657 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010658 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010659 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010660 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010661 // i64 <=> MMX conversions are Legal.
10662 if (SrcVT==MVT::i64 && DstVT.isVector())
10663 return Op;
10664 if (DstVT==MVT::i64 && SrcVT.isVector())
10665 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010666 // MMX <=> MMX conversions are Legal.
10667 if (SrcVT.isVector() && DstVT.isVector())
10668 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010669 // All other conversions need to be expanded.
10670 return SDValue();
10671}
Chris Lattner5b856542010-12-20 00:59:46 +000010672
Dan Gohmand858e902010-04-17 15:26:15 +000010673SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010674 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010675 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010676 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010677 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010678 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010679 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010680 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010681 Node->getOperand(0),
10682 Node->getOperand(1), negOp,
10683 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010684 cast<AtomicSDNode>(Node)->getAlignment(),
10685 cast<AtomicSDNode>(Node)->getOrdering(),
10686 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010687}
10688
Eli Friedman327236c2011-08-24 20:50:09 +000010689static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10690 SDNode *Node = Op.getNode();
10691 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010692 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010693
10694 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010695 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10696 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10697 // (The only way to get a 16-byte store is cmpxchg16b)
10698 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10699 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10700 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010701 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10702 cast<AtomicSDNode>(Node)->getMemoryVT(),
10703 Node->getOperand(0),
10704 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010705 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010706 cast<AtomicSDNode>(Node)->getOrdering(),
10707 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010708 return Swap.getValue(1);
10709 }
10710 // Other atomic stores have a simple pattern.
10711 return Op;
10712}
10713
Chris Lattner5b856542010-12-20 00:59:46 +000010714static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10715 EVT VT = Op.getNode()->getValueType(0);
10716
10717 // Let legalize expand this if it isn't a legal type yet.
10718 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10719 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010720
Chris Lattner5b856542010-12-20 00:59:46 +000010721 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010722
Chris Lattner5b856542010-12-20 00:59:46 +000010723 unsigned Opc;
10724 bool ExtraOp = false;
10725 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010726 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010727 case ISD::ADDC: Opc = X86ISD::ADD; break;
10728 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10729 case ISD::SUBC: Opc = X86ISD::SUB; break;
10730 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10731 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010732
Chris Lattner5b856542010-12-20 00:59:46 +000010733 if (!ExtraOp)
10734 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10735 Op.getOperand(1));
10736 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10737 Op.getOperand(1), Op.getOperand(2));
10738}
10739
Evan Cheng0db9fe62006-04-25 20:13:52 +000010740/// LowerOperation - Provide custom lowering hooks for some operations.
10741///
Dan Gohmand858e902010-04-17 15:26:15 +000010742SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010743 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010744 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010745 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010746 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010747 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010748 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10749 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010750 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010751 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010752 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010753 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10754 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10755 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010756 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010757 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010758 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10759 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10760 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010761 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010762 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010763 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010764 case ISD::SHL_PARTS:
10765 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010766 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010767 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010768 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010769 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010770 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010771 case ISD::FABS: return LowerFABS(Op, DAG);
10772 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010773 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010774 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010775 case ISD::SETCC: return LowerSETCC(Op, DAG);
10776 case ISD::SELECT: return LowerSELECT(Op, DAG);
10777 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010778 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010779 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010780 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010781 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010782 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010783 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10784 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010785 case ISD::FRAME_TO_ARGS_OFFSET:
10786 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010787 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010788 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010789 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10790 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010791 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010792 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010793 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010794 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010795 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010796 case ISD::SRA:
10797 case ISD::SRL:
10798 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010799 case ISD::SADDO:
10800 case ISD::UADDO:
10801 case ISD::SSUBO:
10802 case ISD::USUBO:
10803 case ISD::SMULO:
10804 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010805 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010806 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010807 case ISD::ADDC:
10808 case ISD::ADDE:
10809 case ISD::SUBC:
10810 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010811 case ISD::ADD: return LowerADD(Op, DAG);
10812 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010813 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010814}
10815
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010816static void ReplaceATOMIC_LOAD(SDNode *Node,
10817 SmallVectorImpl<SDValue> &Results,
10818 SelectionDAG &DAG) {
10819 DebugLoc dl = Node->getDebugLoc();
10820 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10821
10822 // Convert wide load -> cmpxchg8b/cmpxchg16b
10823 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10824 // (The only way to get a 16-byte load is cmpxchg16b)
10825 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010826 SDValue Zero = DAG.getConstant(0, VT);
10827 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010828 Node->getOperand(0),
10829 Node->getOperand(1), Zero, Zero,
10830 cast<AtomicSDNode>(Node)->getMemOperand(),
10831 cast<AtomicSDNode>(Node)->getOrdering(),
10832 cast<AtomicSDNode>(Node)->getSynchScope());
10833 Results.push_back(Swap.getValue(0));
10834 Results.push_back(Swap.getValue(1));
10835}
10836
Duncan Sands1607f052008-12-01 11:39:25 +000010837void X86TargetLowering::
10838ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010839 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010840 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010841 assert (Node->getValueType(0) == MVT::i64 &&
10842 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010843
10844 SDValue Chain = Node->getOperand(0);
10845 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010846 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010847 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010848 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010849 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010850 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010851 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010852 SDValue Result =
10853 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10854 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010855 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010856 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010857 Results.push_back(Result.getValue(2));
10858}
10859
Duncan Sands126d9072008-07-04 11:47:58 +000010860/// ReplaceNodeResults - Replace a node with an illegal result type
10861/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010862void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10863 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010864 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010865 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010866 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010867 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010868 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010869 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010870 case ISD::ADDC:
10871 case ISD::ADDE:
10872 case ISD::SUBC:
10873 case ISD::SUBE:
10874 // We don't want to expand or promote these.
10875 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010876 case ISD::FP_TO_SINT:
10877 case ISD::FP_TO_UINT: {
10878 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10879
10880 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10881 return;
10882
Eli Friedman948e95a2009-05-23 09:59:16 +000010883 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010884 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010885 SDValue FIST = Vals.first, StackSlot = Vals.second;
10886 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010887 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010888 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010889 if (StackSlot.getNode() != 0)
10890 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10891 MachinePointerInfo(),
10892 false, false, false, 0));
10893 else
10894 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010895 }
10896 return;
10897 }
10898 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010899 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010900 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010901 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010902 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010903 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010904 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010905 eax.getValue(2));
10906 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10907 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010908 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010909 Results.push_back(edx.getValue(1));
10910 return;
10911 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010912 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010913 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010914 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010915 bool Regs64bit = T == MVT::i128;
10916 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000010917 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010918 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10919 DAG.getConstant(0, HalfT));
10920 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
10921 DAG.getConstant(1, HalfT));
10922 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
10923 Regs64bit ? X86::RAX : X86::EAX,
10924 cpInL, SDValue());
10925 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
10926 Regs64bit ? X86::RDX : X86::EDX,
10927 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010928 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000010929 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10930 DAG.getConstant(0, HalfT));
10931 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
10932 DAG.getConstant(1, HalfT));
10933 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
10934 Regs64bit ? X86::RBX : X86::EBX,
10935 swapInL, cpInH.getValue(1));
10936 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
10937 Regs64bit ? X86::RCX : X86::ECX,
10938 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000010939 SDValue Ops[] = { swapInH.getValue(0),
10940 N->getOperand(1),
10941 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010942 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010943 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000010944 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
10945 X86ISD::LCMPXCHG8_DAG;
10946 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000010947 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000010948 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
10949 Regs64bit ? X86::RAX : X86::EAX,
10950 HalfT, Result.getValue(1));
10951 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
10952 Regs64bit ? X86::RDX : X86::EDX,
10953 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000010954 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000010955 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010956 Results.push_back(cpOutH.getValue(1));
10957 return;
10958 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010959 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000010960 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
10961 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010962 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000010963 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
10964 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010965 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000010966 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
10967 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010968 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000010969 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
10970 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010971 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000010972 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
10973 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010974 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000010975 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
10976 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010977 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000010978 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
10979 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010980 case ISD::ATOMIC_LOAD:
10981 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000010982 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000010983}
10984
Evan Cheng72261582005-12-20 06:22:03 +000010985const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
10986 switch (Opcode) {
10987 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000010988 case X86ISD::BSF: return "X86ISD::BSF";
10989 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000010990 case X86ISD::SHLD: return "X86ISD::SHLD";
10991 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000010992 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010993 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000010994 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000010995 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000010996 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000010997 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000010998 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
10999 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11000 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011001 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011002 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011003 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011004 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011005 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011006 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011007 case X86ISD::COMI: return "X86ISD::COMI";
11008 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011009 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011010 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011011 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11012 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011013 case X86ISD::CMOV: return "X86ISD::CMOV";
11014 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011015 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011016 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11017 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011018 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011019 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011020 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011021 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011022 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011023 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11024 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011025 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011026 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011027 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011028 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011029 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Craig Topperfe033152011-12-06 09:31:36 +000011030 case X86ISD::HADD: return "X86ISD::HADD";
11031 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011032 case X86ISD::FHADD: return "X86ISD::FHADD";
11033 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011034 case X86ISD::FMAX: return "X86ISD::FMAX";
11035 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011036 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11037 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011038 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011039 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011040 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011041 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011042 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011043 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11044 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011045 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11046 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11047 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11048 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11049 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11050 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011051 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11052 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011053 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11054 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011055 case X86ISD::VSHL: return "X86ISD::VSHL";
11056 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011057 case X86ISD::VSRA: return "X86ISD::VSRA";
11058 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11059 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11060 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011061 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011062 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11063 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011064 case X86ISD::ADD: return "X86ISD::ADD";
11065 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011066 case X86ISD::ADC: return "X86ISD::ADC";
11067 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011068 case X86ISD::SMUL: return "X86ISD::SMUL";
11069 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011070 case X86ISD::INC: return "X86ISD::INC";
11071 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011072 case X86ISD::OR: return "X86ISD::OR";
11073 case X86ISD::XOR: return "X86ISD::XOR";
11074 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011075 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011076 case X86ISD::BLSI: return "X86ISD::BLSI";
11077 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11078 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011079 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011080 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011081 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011082 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11083 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11084 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011085 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011086 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011087 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011088 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011089 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011090 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11091 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011092 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11093 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11094 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011095 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11096 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011097 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11098 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011099 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011100 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011101 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper5b209e82012-02-05 03:14:49 +000011102 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011103 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011104 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011105 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011106 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011107 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011108 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011109 }
11110}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011111
Chris Lattnerc9addb72007-03-30 23:15:24 +000011112// isLegalAddressingMode - Return true if the addressing mode represented
11113// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011114bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011115 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011116 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011117 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011118 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011119
Chris Lattnerc9addb72007-03-30 23:15:24 +000011120 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011121 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011122 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011123
Chris Lattnerc9addb72007-03-30 23:15:24 +000011124 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011125 unsigned GVFlags =
11126 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011127
Chris Lattnerdfed4132009-07-10 07:38:24 +000011128 // If a reference to this global requires an extra load, we can't fold it.
11129 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011130 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011131
Chris Lattnerdfed4132009-07-10 07:38:24 +000011132 // If BaseGV requires a register for the PIC base, we cannot also have a
11133 // BaseReg specified.
11134 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011135 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011136
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011137 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011138 if ((M != CodeModel::Small || R != Reloc::Static) &&
11139 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011140 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011141 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011142
Chris Lattnerc9addb72007-03-30 23:15:24 +000011143 switch (AM.Scale) {
11144 case 0:
11145 case 1:
11146 case 2:
11147 case 4:
11148 case 8:
11149 // These scales always work.
11150 break;
11151 case 3:
11152 case 5:
11153 case 9:
11154 // These scales are formed with basereg+scalereg. Only accept if there is
11155 // no basereg yet.
11156 if (AM.HasBaseReg)
11157 return false;
11158 break;
11159 default: // Other stuff never works.
11160 return false;
11161 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011162
Chris Lattnerc9addb72007-03-30 23:15:24 +000011163 return true;
11164}
11165
11166
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011167bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011168 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011169 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011170 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11171 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011172 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011173 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011174 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011175}
11176
Owen Andersone50ed302009-08-10 22:56:29 +000011177bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011178 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011179 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011180 unsigned NumBits1 = VT1.getSizeInBits();
11181 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011182 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011183 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011184 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011185}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011186
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011187bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011188 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011189 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011190}
11191
Owen Andersone50ed302009-08-10 22:56:29 +000011192bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011193 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011194 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011195}
11196
Owen Andersone50ed302009-08-10 22:56:29 +000011197bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011198 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011199 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011200}
11201
Evan Cheng60c07e12006-07-05 22:17:51 +000011202/// isShuffleMaskLegal - Targets can use this to indicate that they only
11203/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11204/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11205/// are assumed to be legal.
11206bool
Eric Christopherfd179292009-08-27 18:07:15 +000011207X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011208 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011209 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011210 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011211 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011212
Nate Begemana09008b2009-10-19 02:17:23 +000011213 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011214 return (VT.getVectorNumElements() == 2 ||
11215 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11216 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011217 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011218 isPSHUFDMask(M, VT) ||
11219 isPSHUFHWMask(M, VT) ||
11220 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011221 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011222 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11223 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011224 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11225 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011226}
11227
Dan Gohman7d8143f2008-04-09 20:09:42 +000011228bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011229X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011230 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011231 unsigned NumElts = VT.getVectorNumElements();
11232 // FIXME: This collection of masks seems suspect.
11233 if (NumElts == 2)
11234 return true;
11235 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11236 return (isMOVLMask(Mask, VT) ||
11237 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011238 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11239 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011240 }
11241 return false;
11242}
11243
11244//===----------------------------------------------------------------------===//
11245// X86 Scheduler Hooks
11246//===----------------------------------------------------------------------===//
11247
Mon P Wang63307c32008-05-05 19:05:59 +000011248// private utility function
11249MachineBasicBlock *
11250X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11251 MachineBasicBlock *MBB,
11252 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011253 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011254 unsigned LoadOpc,
11255 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011256 unsigned notOpc,
11257 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011258 const TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011259 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011260 // For the atomic bitwise operator, we generate
11261 // thisMBB:
11262 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011263 // ld t1 = [bitinstr.addr]
11264 // op t2 = t1, [bitinstr.val]
11265 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011266 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11267 // bz newMBB
11268 // fallthrough -->nextMBB
11269 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11270 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011271 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011272 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011273
Mon P Wang63307c32008-05-05 19:05:59 +000011274 /// First build the CFG
11275 MachineFunction *F = MBB->getParent();
11276 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011277 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11278 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11279 F->insert(MBBIter, newMBB);
11280 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011281
Dan Gohman14152b42010-07-06 20:24:04 +000011282 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11283 nextMBB->splice(nextMBB->begin(), thisMBB,
11284 llvm::next(MachineBasicBlock::iterator(bInstr)),
11285 thisMBB->end());
11286 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011287
Mon P Wang63307c32008-05-05 19:05:59 +000011288 // Update thisMBB to fall through to newMBB
11289 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011290
Mon P Wang63307c32008-05-05 19:05:59 +000011291 // newMBB jumps to itself and fall through to nextMBB
11292 newMBB->addSuccessor(nextMBB);
11293 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011294
Mon P Wang63307c32008-05-05 19:05:59 +000011295 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011296 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011297 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011298 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011299 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011300 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011301 int numArgs = bInstr->getNumOperands() - 1;
11302 for (int i=0; i < numArgs; ++i)
11303 argOpers[i] = &bInstr->getOperand(i+1);
11304
11305 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011306 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011307 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011308
Dale Johannesen140be2d2008-08-19 18:47:28 +000011309 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011310 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011311 for (int i=0; i <= lastAddrIndx; ++i)
11312 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011313
Dale Johannesen140be2d2008-08-19 18:47:28 +000011314 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011315 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011316 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011317 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011318 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011319 tt = t1;
11320
Dale Johannesen140be2d2008-08-19 18:47:28 +000011321 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011322 assert((argOpers[valArgIndx]->isReg() ||
11323 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011324 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011325 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011326 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011327 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011328 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011329 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011330 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011331
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011332 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011333 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011334
Dale Johannesene4d209d2009-02-03 20:21:25 +000011335 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011336 for (int i=0; i <= lastAddrIndx; ++i)
11337 (*MIB).addOperand(*argOpers[i]);
11338 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011339 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011340 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11341 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011342
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011343 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011344 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011345
Mon P Wang63307c32008-05-05 19:05:59 +000011346 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011347 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011348
Dan Gohman14152b42010-07-06 20:24:04 +000011349 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011350 return nextMBB;
11351}
11352
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011353// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011354MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011355X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11356 MachineBasicBlock *MBB,
11357 unsigned regOpcL,
11358 unsigned regOpcH,
11359 unsigned immOpcL,
11360 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011361 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011362 // For the atomic bitwise operator, we generate
11363 // thisMBB (instructions are in pairs, except cmpxchg8b)
11364 // ld t1,t2 = [bitinstr.addr]
11365 // newMBB:
11366 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11367 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011368 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011369 // mov ECX, EBX <- t5, t6
11370 // mov EAX, EDX <- t1, t2
11371 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11372 // mov t3, t4 <- EAX, EDX
11373 // bz newMBB
11374 // result in out1, out2
11375 // fallthrough -->nextMBB
11376
11377 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11378 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011379 const unsigned NotOpc = X86::NOT32r;
11380 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11381 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11382 MachineFunction::iterator MBBIter = MBB;
11383 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011384
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011385 /// First build the CFG
11386 MachineFunction *F = MBB->getParent();
11387 MachineBasicBlock *thisMBB = MBB;
11388 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11389 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11390 F->insert(MBBIter, newMBB);
11391 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011392
Dan Gohman14152b42010-07-06 20:24:04 +000011393 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11394 nextMBB->splice(nextMBB->begin(), thisMBB,
11395 llvm::next(MachineBasicBlock::iterator(bInstr)),
11396 thisMBB->end());
11397 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011398
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011399 // Update thisMBB to fall through to newMBB
11400 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011401
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011402 // newMBB jumps to itself and fall through to nextMBB
11403 newMBB->addSuccessor(nextMBB);
11404 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011405
Dale Johannesene4d209d2009-02-03 20:21:25 +000011406 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011407 // Insert instructions into newMBB based on incoming instruction
11408 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011409 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011410 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011411 MachineOperand& dest1Oper = bInstr->getOperand(0);
11412 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011413 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11414 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011415 argOpers[i] = &bInstr->getOperand(i+2);
11416
Dan Gohman71ea4e52010-05-14 21:01:44 +000011417 // We use some of the operands multiple times, so conservatively just
11418 // clear any kill flags that might be present.
11419 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11420 argOpers[i]->setIsKill(false);
11421 }
11422
Evan Chengad5b52f2010-01-08 19:14:57 +000011423 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011424 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011425
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011426 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011427 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011428 for (int i=0; i <= lastAddrIndx; ++i)
11429 (*MIB).addOperand(*argOpers[i]);
11430 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011431 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011432 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011433 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011434 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011435 MachineOperand newOp3 = *(argOpers[3]);
11436 if (newOp3.isImm())
11437 newOp3.setImm(newOp3.getImm()+4);
11438 else
11439 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011440 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011441 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011442
11443 // t3/4 are defined later, at the bottom of the loop
11444 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11445 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011446 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011447 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011448 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011449 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11450
Evan Cheng306b4ca2010-01-08 23:41:50 +000011451 // The subsequent operations should be using the destination registers of
11452 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011453 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011454 t1 = F->getRegInfo().createVirtualRegister(RC);
11455 t2 = F->getRegInfo().createVirtualRegister(RC);
11456 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11457 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011458 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011459 t1 = dest1Oper.getReg();
11460 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011461 }
11462
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011463 int valArgIndx = lastAddrIndx + 1;
11464 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011465 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011466 "invalid operand");
11467 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11468 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011469 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011470 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011471 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011472 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011473 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011474 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011475 (*MIB).addOperand(*argOpers[valArgIndx]);
11476 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011477 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011478 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011479 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011480 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011481 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011482 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011483 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011484 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011485 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011486 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011487
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011488 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011489 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011490 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011491 MIB.addReg(t2);
11492
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011493 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011494 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011495 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011496 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011497
Dale Johannesene4d209d2009-02-03 20:21:25 +000011498 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011499 for (int i=0; i <= lastAddrIndx; ++i)
11500 (*MIB).addOperand(*argOpers[i]);
11501
11502 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011503 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11504 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011505
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011506 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011507 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011508 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011509 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011510
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011511 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011512 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011513
Dan Gohman14152b42010-07-06 20:24:04 +000011514 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011515 return nextMBB;
11516}
11517
11518// private utility function
11519MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011520X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11521 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011522 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011523 // For the atomic min/max operator, we generate
11524 // thisMBB:
11525 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011526 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011527 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011528 // cmp t1, t2
11529 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011530 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011531 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11532 // bz newMBB
11533 // fallthrough -->nextMBB
11534 //
11535 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11536 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011537 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011538 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011539
Mon P Wang63307c32008-05-05 19:05:59 +000011540 /// First build the CFG
11541 MachineFunction *F = MBB->getParent();
11542 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011543 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11544 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11545 F->insert(MBBIter, newMBB);
11546 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011547
Dan Gohman14152b42010-07-06 20:24:04 +000011548 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11549 nextMBB->splice(nextMBB->begin(), thisMBB,
11550 llvm::next(MachineBasicBlock::iterator(mInstr)),
11551 thisMBB->end());
11552 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011553
Mon P Wang63307c32008-05-05 19:05:59 +000011554 // Update thisMBB to fall through to newMBB
11555 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011556
Mon P Wang63307c32008-05-05 19:05:59 +000011557 // newMBB jumps to newMBB and fall through to nextMBB
11558 newMBB->addSuccessor(nextMBB);
11559 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011560
Dale Johannesene4d209d2009-02-03 20:21:25 +000011561 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011562 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011563 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011564 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011565 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011566 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011567 int numArgs = mInstr->getNumOperands() - 1;
11568 for (int i=0; i < numArgs; ++i)
11569 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011570
Mon P Wang63307c32008-05-05 19:05:59 +000011571 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011572 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011573 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011574
Mon P Wangab3e7472008-05-05 22:56:23 +000011575 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011576 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011577 for (int i=0; i <= lastAddrIndx; ++i)
11578 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011579
Mon P Wang63307c32008-05-05 19:05:59 +000011580 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011581 assert((argOpers[valArgIndx]->isReg() ||
11582 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011583 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011584
11585 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011586 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011587 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011588 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011589 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011590 (*MIB).addOperand(*argOpers[valArgIndx]);
11591
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011592 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011593 MIB.addReg(t1);
11594
Dale Johannesene4d209d2009-02-03 20:21:25 +000011595 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011596 MIB.addReg(t1);
11597 MIB.addReg(t2);
11598
11599 // Generate movc
11600 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011601 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011602 MIB.addReg(t2);
11603 MIB.addReg(t1);
11604
11605 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011606 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011607 for (int i=0; i <= lastAddrIndx; ++i)
11608 (*MIB).addOperand(*argOpers[i]);
11609 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011610 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011611 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11612 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011613
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011614 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011615 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011616
Mon P Wang63307c32008-05-05 19:05:59 +000011617 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011618 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011619
Dan Gohman14152b42010-07-06 20:24:04 +000011620 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011621 return nextMBB;
11622}
11623
Eric Christopherf83a5de2009-08-27 18:08:16 +000011624// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011625// or XMM0_V32I8 in AVX all of this code can be replaced with that
11626// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011627MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011628X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011629 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011630 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011631 "Target must have SSE4.2 or AVX features enabled");
11632
Eric Christopherb120ab42009-08-18 22:50:32 +000011633 DebugLoc dl = MI->getDebugLoc();
11634 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011635 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011636 if (!Subtarget->hasAVX()) {
11637 if (memArg)
11638 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11639 else
11640 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11641 } else {
11642 if (memArg)
11643 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11644 else
11645 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11646 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011647
Eric Christopher41c902f2010-11-30 08:20:21 +000011648 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011649 for (unsigned i = 0; i < numArgs; ++i) {
11650 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011651 if (!(Op.isReg() && Op.isImplicit()))
11652 MIB.addOperand(Op);
11653 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011654 BuildMI(*BB, MI, dl,
11655 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11656 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011657 .addReg(X86::XMM0);
11658
Dan Gohman14152b42010-07-06 20:24:04 +000011659 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011660 return BB;
11661}
11662
11663MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011664X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011665 DebugLoc dl = MI->getDebugLoc();
11666 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011667
Eric Christopher228232b2010-11-30 07:20:12 +000011668 // Address into RAX/EAX, other two args into ECX, EDX.
11669 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11670 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11671 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11672 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011673 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011674
Eric Christopher228232b2010-11-30 07:20:12 +000011675 unsigned ValOps = X86::AddrNumOperands;
11676 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11677 .addReg(MI->getOperand(ValOps).getReg());
11678 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11679 .addReg(MI->getOperand(ValOps+1).getReg());
11680
11681 // The instruction doesn't actually take any operands though.
11682 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011683
Eric Christopher228232b2010-11-30 07:20:12 +000011684 MI->eraseFromParent(); // The pseudo is gone now.
11685 return BB;
11686}
11687
11688MachineBasicBlock *
11689X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011690 DebugLoc dl = MI->getDebugLoc();
11691 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011692
Eric Christopher228232b2010-11-30 07:20:12 +000011693 // First arg in ECX, the second in EAX.
11694 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11695 .addReg(MI->getOperand(0).getReg());
11696 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11697 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011698
Eric Christopher228232b2010-11-30 07:20:12 +000011699 // The instruction doesn't actually take any operands though.
11700 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011701
Eric Christopher228232b2010-11-30 07:20:12 +000011702 MI->eraseFromParent(); // The pseudo is gone now.
11703 return BB;
11704}
11705
11706MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011707X86TargetLowering::EmitVAARG64WithCustomInserter(
11708 MachineInstr *MI,
11709 MachineBasicBlock *MBB) const {
11710 // Emit va_arg instruction on X86-64.
11711
11712 // Operands to this pseudo-instruction:
11713 // 0 ) Output : destination address (reg)
11714 // 1-5) Input : va_list address (addr, i64mem)
11715 // 6 ) ArgSize : Size (in bytes) of vararg type
11716 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11717 // 8 ) Align : Alignment of type
11718 // 9 ) EFLAGS (implicit-def)
11719
11720 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11721 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11722
11723 unsigned DestReg = MI->getOperand(0).getReg();
11724 MachineOperand &Base = MI->getOperand(1);
11725 MachineOperand &Scale = MI->getOperand(2);
11726 MachineOperand &Index = MI->getOperand(3);
11727 MachineOperand &Disp = MI->getOperand(4);
11728 MachineOperand &Segment = MI->getOperand(5);
11729 unsigned ArgSize = MI->getOperand(6).getImm();
11730 unsigned ArgMode = MI->getOperand(7).getImm();
11731 unsigned Align = MI->getOperand(8).getImm();
11732
11733 // Memory Reference
11734 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11735 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11736 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11737
11738 // Machine Information
11739 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11740 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11741 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11742 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11743 DebugLoc DL = MI->getDebugLoc();
11744
11745 // struct va_list {
11746 // i32 gp_offset
11747 // i32 fp_offset
11748 // i64 overflow_area (address)
11749 // i64 reg_save_area (address)
11750 // }
11751 // sizeof(va_list) = 24
11752 // alignment(va_list) = 8
11753
11754 unsigned TotalNumIntRegs = 6;
11755 unsigned TotalNumXMMRegs = 8;
11756 bool UseGPOffset = (ArgMode == 1);
11757 bool UseFPOffset = (ArgMode == 2);
11758 unsigned MaxOffset = TotalNumIntRegs * 8 +
11759 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11760
11761 /* Align ArgSize to a multiple of 8 */
11762 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11763 bool NeedsAlign = (Align > 8);
11764
11765 MachineBasicBlock *thisMBB = MBB;
11766 MachineBasicBlock *overflowMBB;
11767 MachineBasicBlock *offsetMBB;
11768 MachineBasicBlock *endMBB;
11769
11770 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11771 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11772 unsigned OffsetReg = 0;
11773
11774 if (!UseGPOffset && !UseFPOffset) {
11775 // If we only pull from the overflow region, we don't create a branch.
11776 // We don't need to alter control flow.
11777 OffsetDestReg = 0; // unused
11778 OverflowDestReg = DestReg;
11779
11780 offsetMBB = NULL;
11781 overflowMBB = thisMBB;
11782 endMBB = thisMBB;
11783 } else {
11784 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11785 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11786 // If not, pull from overflow_area. (branch to overflowMBB)
11787 //
11788 // thisMBB
11789 // | .
11790 // | .
11791 // offsetMBB overflowMBB
11792 // | .
11793 // | .
11794 // endMBB
11795
11796 // Registers for the PHI in endMBB
11797 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11798 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11799
11800 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11801 MachineFunction *MF = MBB->getParent();
11802 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11803 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11804 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11805
11806 MachineFunction::iterator MBBIter = MBB;
11807 ++MBBIter;
11808
11809 // Insert the new basic blocks
11810 MF->insert(MBBIter, offsetMBB);
11811 MF->insert(MBBIter, overflowMBB);
11812 MF->insert(MBBIter, endMBB);
11813
11814 // Transfer the remainder of MBB and its successor edges to endMBB.
11815 endMBB->splice(endMBB->begin(), thisMBB,
11816 llvm::next(MachineBasicBlock::iterator(MI)),
11817 thisMBB->end());
11818 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11819
11820 // Make offsetMBB and overflowMBB successors of thisMBB
11821 thisMBB->addSuccessor(offsetMBB);
11822 thisMBB->addSuccessor(overflowMBB);
11823
11824 // endMBB is a successor of both offsetMBB and overflowMBB
11825 offsetMBB->addSuccessor(endMBB);
11826 overflowMBB->addSuccessor(endMBB);
11827
11828 // Load the offset value into a register
11829 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11830 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11831 .addOperand(Base)
11832 .addOperand(Scale)
11833 .addOperand(Index)
11834 .addDisp(Disp, UseFPOffset ? 4 : 0)
11835 .addOperand(Segment)
11836 .setMemRefs(MMOBegin, MMOEnd);
11837
11838 // Check if there is enough room left to pull this argument.
11839 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11840 .addReg(OffsetReg)
11841 .addImm(MaxOffset + 8 - ArgSizeA8);
11842
11843 // Branch to "overflowMBB" if offset >= max
11844 // Fall through to "offsetMBB" otherwise
11845 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11846 .addMBB(overflowMBB);
11847 }
11848
11849 // In offsetMBB, emit code to use the reg_save_area.
11850 if (offsetMBB) {
11851 assert(OffsetReg != 0);
11852
11853 // Read the reg_save_area address.
11854 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11855 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11856 .addOperand(Base)
11857 .addOperand(Scale)
11858 .addOperand(Index)
11859 .addDisp(Disp, 16)
11860 .addOperand(Segment)
11861 .setMemRefs(MMOBegin, MMOEnd);
11862
11863 // Zero-extend the offset
11864 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11865 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11866 .addImm(0)
11867 .addReg(OffsetReg)
11868 .addImm(X86::sub_32bit);
11869
11870 // Add the offset to the reg_save_area to get the final address.
11871 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11872 .addReg(OffsetReg64)
11873 .addReg(RegSaveReg);
11874
11875 // Compute the offset for the next argument
11876 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11877 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11878 .addReg(OffsetReg)
11879 .addImm(UseFPOffset ? 16 : 8);
11880
11881 // Store it back into the va_list.
11882 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11883 .addOperand(Base)
11884 .addOperand(Scale)
11885 .addOperand(Index)
11886 .addDisp(Disp, UseFPOffset ? 4 : 0)
11887 .addOperand(Segment)
11888 .addReg(NextOffsetReg)
11889 .setMemRefs(MMOBegin, MMOEnd);
11890
11891 // Jump to endMBB
11892 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11893 .addMBB(endMBB);
11894 }
11895
11896 //
11897 // Emit code to use overflow area
11898 //
11899
11900 // Load the overflow_area address into a register.
11901 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11902 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11903 .addOperand(Base)
11904 .addOperand(Scale)
11905 .addOperand(Index)
11906 .addDisp(Disp, 8)
11907 .addOperand(Segment)
11908 .setMemRefs(MMOBegin, MMOEnd);
11909
11910 // If we need to align it, do so. Otherwise, just copy the address
11911 // to OverflowDestReg.
11912 if (NeedsAlign) {
11913 // Align the overflow address
11914 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
11915 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
11916
11917 // aligned_addr = (addr + (align-1)) & ~(align-1)
11918 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
11919 .addReg(OverflowAddrReg)
11920 .addImm(Align-1);
11921
11922 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
11923 .addReg(TmpReg)
11924 .addImm(~(uint64_t)(Align-1));
11925 } else {
11926 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
11927 .addReg(OverflowAddrReg);
11928 }
11929
11930 // Compute the next overflow address after this argument.
11931 // (the overflow address should be kept 8-byte aligned)
11932 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
11933 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
11934 .addReg(OverflowDestReg)
11935 .addImm(ArgSizeA8);
11936
11937 // Store the new overflow address.
11938 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
11939 .addOperand(Base)
11940 .addOperand(Scale)
11941 .addOperand(Index)
11942 .addDisp(Disp, 8)
11943 .addOperand(Segment)
11944 .addReg(NextAddrReg)
11945 .setMemRefs(MMOBegin, MMOEnd);
11946
11947 // If we branched, emit the PHI to the front of endMBB.
11948 if (offsetMBB) {
11949 BuildMI(*endMBB, endMBB->begin(), DL,
11950 TII->get(X86::PHI), DestReg)
11951 .addReg(OffsetDestReg).addMBB(offsetMBB)
11952 .addReg(OverflowDestReg).addMBB(overflowMBB);
11953 }
11954
11955 // Erase the pseudo instruction
11956 MI->eraseFromParent();
11957
11958 return endMBB;
11959}
11960
11961MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000011962X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
11963 MachineInstr *MI,
11964 MachineBasicBlock *MBB) const {
11965 // Emit code to save XMM registers to the stack. The ABI says that the
11966 // number of registers to save is given in %al, so it's theoretically
11967 // possible to do an indirect jump trick to avoid saving all of them,
11968 // however this code takes a simpler approach and just executes all
11969 // of the stores if %al is non-zero. It's less code, and it's probably
11970 // easier on the hardware branch predictor, and stores aren't all that
11971 // expensive anyway.
11972
11973 // Create the new basic blocks. One block contains all the XMM stores,
11974 // and one block is the final destination regardless of whether any
11975 // stores were performed.
11976 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11977 MachineFunction *F = MBB->getParent();
11978 MachineFunction::iterator MBBIter = MBB;
11979 ++MBBIter;
11980 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
11981 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
11982 F->insert(MBBIter, XMMSaveMBB);
11983 F->insert(MBBIter, EndMBB);
11984
Dan Gohman14152b42010-07-06 20:24:04 +000011985 // Transfer the remainder of MBB and its successor edges to EndMBB.
11986 EndMBB->splice(EndMBB->begin(), MBB,
11987 llvm::next(MachineBasicBlock::iterator(MI)),
11988 MBB->end());
11989 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
11990
Dan Gohmand6708ea2009-08-15 01:38:56 +000011991 // The original block will now fall through to the XMM save block.
11992 MBB->addSuccessor(XMMSaveMBB);
11993 // The XMMSaveMBB will fall through to the end block.
11994 XMMSaveMBB->addSuccessor(EndMBB);
11995
11996 // Now add the instructions.
11997 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11998 DebugLoc DL = MI->getDebugLoc();
11999
12000 unsigned CountReg = MI->getOperand(0).getReg();
12001 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12002 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12003
12004 if (!Subtarget->isTargetWin64()) {
12005 // If %al is 0, branch around the XMM save block.
12006 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012007 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012008 MBB->addSuccessor(EndMBB);
12009 }
12010
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012011 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012012 // In the XMM save block, save all the XMM argument registers.
12013 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12014 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012015 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012016 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012017 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012018 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012019 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012020 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012021 .addFrameIndex(RegSaveFrameIndex)
12022 .addImm(/*Scale=*/1)
12023 .addReg(/*IndexReg=*/0)
12024 .addImm(/*Disp=*/Offset)
12025 .addReg(/*Segment=*/0)
12026 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012027 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012028 }
12029
Dan Gohman14152b42010-07-06 20:24:04 +000012030 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012031
12032 return EndMBB;
12033}
Mon P Wang63307c32008-05-05 19:05:59 +000012034
Lang Hames6e3f7e42012-02-03 01:13:49 +000012035// The EFLAGS operand of SelectItr might be missing a kill marker
12036// because there were multiple uses of EFLAGS, and ISel didn't know
12037// which to mark. Figure out whether SelectItr should have had a
12038// kill marker, and set it if it should. Returns the correct kill
12039// marker value.
12040static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12041 MachineBasicBlock* BB,
12042 const TargetRegisterInfo* TRI) {
12043 // Scan forward through BB for a use/def of EFLAGS.
12044 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12045 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012046 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012047 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012048 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012049 if (mi.definesRegister(X86::EFLAGS))
12050 break; // Should have kill-flag - update below.
12051 }
12052
12053 // If we hit the end of the block, check whether EFLAGS is live into a
12054 // successor.
12055 if (miI == BB->end()) {
12056 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12057 sEnd = BB->succ_end();
12058 sItr != sEnd; ++sItr) {
12059 MachineBasicBlock* succ = *sItr;
12060 if (succ->isLiveIn(X86::EFLAGS))
12061 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012062 }
12063 }
12064
Lang Hames6e3f7e42012-02-03 01:13:49 +000012065 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12066 // out. SelectMI should have a kill flag on EFLAGS.
12067 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012068 return true;
12069}
12070
Evan Cheng60c07e12006-07-05 22:17:51 +000012071MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012072X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012073 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012074 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12075 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012076
Chris Lattner52600972009-09-02 05:57:00 +000012077 // To "insert" a SELECT_CC instruction, we actually have to insert the
12078 // diamond control-flow pattern. The incoming instruction knows the
12079 // destination vreg to set, the condition code register to branch on, the
12080 // true/false values to select between, and a branch opcode to use.
12081 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12082 MachineFunction::iterator It = BB;
12083 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012084
Chris Lattner52600972009-09-02 05:57:00 +000012085 // thisMBB:
12086 // ...
12087 // TrueVal = ...
12088 // cmpTY ccX, r1, r2
12089 // bCC copy1MBB
12090 // fallthrough --> copy0MBB
12091 MachineBasicBlock *thisMBB = BB;
12092 MachineFunction *F = BB->getParent();
12093 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12094 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012095 F->insert(It, copy0MBB);
12096 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012097
Bill Wendling730c07e2010-06-25 20:48:10 +000012098 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12099 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012100 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12101 if (!MI->killsRegister(X86::EFLAGS) &&
12102 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12103 copy0MBB->addLiveIn(X86::EFLAGS);
12104 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012105 }
12106
Dan Gohman14152b42010-07-06 20:24:04 +000012107 // Transfer the remainder of BB and its successor edges to sinkMBB.
12108 sinkMBB->splice(sinkMBB->begin(), BB,
12109 llvm::next(MachineBasicBlock::iterator(MI)),
12110 BB->end());
12111 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12112
12113 // Add the true and fallthrough blocks as its successors.
12114 BB->addSuccessor(copy0MBB);
12115 BB->addSuccessor(sinkMBB);
12116
12117 // Create the conditional branch instruction.
12118 unsigned Opc =
12119 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12120 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12121
Chris Lattner52600972009-09-02 05:57:00 +000012122 // copy0MBB:
12123 // %FalseValue = ...
12124 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012125 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012126
Chris Lattner52600972009-09-02 05:57:00 +000012127 // sinkMBB:
12128 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12129 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012130 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12131 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012132 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12133 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12134
Dan Gohman14152b42010-07-06 20:24:04 +000012135 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012136 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012137}
12138
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012139MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012140X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12141 bool Is64Bit) const {
12142 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12143 DebugLoc DL = MI->getDebugLoc();
12144 MachineFunction *MF = BB->getParent();
12145 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12146
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012147 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012148
12149 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12150 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12151
12152 // BB:
12153 // ... [Till the alloca]
12154 // If stacklet is not large enough, jump to mallocMBB
12155 //
12156 // bumpMBB:
12157 // Allocate by subtracting from RSP
12158 // Jump to continueMBB
12159 //
12160 // mallocMBB:
12161 // Allocate by call to runtime
12162 //
12163 // continueMBB:
12164 // ...
12165 // [rest of original BB]
12166 //
12167
12168 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12169 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12170 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12171
12172 MachineRegisterInfo &MRI = MF->getRegInfo();
12173 const TargetRegisterClass *AddrRegClass =
12174 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12175
12176 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12177 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12178 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012179 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012180 sizeVReg = MI->getOperand(1).getReg(),
12181 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12182
12183 MachineFunction::iterator MBBIter = BB;
12184 ++MBBIter;
12185
12186 MF->insert(MBBIter, bumpMBB);
12187 MF->insert(MBBIter, mallocMBB);
12188 MF->insert(MBBIter, continueMBB);
12189
12190 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12191 (MachineBasicBlock::iterator(MI)), BB->end());
12192 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12193
12194 // Add code to the main basic block to check if the stack limit has been hit,
12195 // and if so, jump to mallocMBB otherwise to bumpMBB.
12196 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012197 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012198 .addReg(tmpSPVReg).addReg(sizeVReg);
12199 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012200 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012201 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012202 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12203
12204 // bumpMBB simply decreases the stack pointer, since we know the current
12205 // stacklet has enough space.
12206 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012207 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012208 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012209 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012210 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12211
12212 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012213 const uint32_t *RegMask =
12214 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012215 if (Is64Bit) {
12216 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12217 .addReg(sizeVReg);
12218 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012219 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12220 .addRegMask(RegMask)
12221 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012222 } else {
12223 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12224 .addImm(12);
12225 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12226 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012227 .addExternalSymbol("__morestack_allocate_stack_space")
12228 .addRegMask(RegMask)
12229 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012230 }
12231
12232 if (!Is64Bit)
12233 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12234 .addImm(16);
12235
12236 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12237 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12238 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12239
12240 // Set up the CFG correctly.
12241 BB->addSuccessor(bumpMBB);
12242 BB->addSuccessor(mallocMBB);
12243 mallocMBB->addSuccessor(continueMBB);
12244 bumpMBB->addSuccessor(continueMBB);
12245
12246 // Take care of the PHI nodes.
12247 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12248 MI->getOperand(0).getReg())
12249 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12250 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12251
12252 // Delete the original pseudo instruction.
12253 MI->eraseFromParent();
12254
12255 // And we're done.
12256 return continueMBB;
12257}
12258
12259MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012260X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012261 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012262 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12263 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012264
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012265 assert(!Subtarget->isTargetEnvMacho());
12266
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012267 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12268 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012269
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012270 if (Subtarget->isTargetWin64()) {
12271 if (Subtarget->isTargetCygMing()) {
12272 // ___chkstk(Mingw64):
12273 // Clobbers R10, R11, RAX and EFLAGS.
12274 // Updates RSP.
12275 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12276 .addExternalSymbol("___chkstk")
12277 .addReg(X86::RAX, RegState::Implicit)
12278 .addReg(X86::RSP, RegState::Implicit)
12279 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12280 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12281 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12282 } else {
12283 // __chkstk(MSVCRT): does not update stack pointer.
12284 // Clobbers R10, R11 and EFLAGS.
12285 // FIXME: RAX(allocated size) might be reused and not killed.
12286 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12287 .addExternalSymbol("__chkstk")
12288 .addReg(X86::RAX, RegState::Implicit)
12289 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12290 // RAX has the offset to subtracted from RSP.
12291 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12292 .addReg(X86::RSP)
12293 .addReg(X86::RAX);
12294 }
12295 } else {
12296 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012297 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12298
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012299 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12300 .addExternalSymbol(StackProbeSymbol)
12301 .addReg(X86::EAX, RegState::Implicit)
12302 .addReg(X86::ESP, RegState::Implicit)
12303 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12304 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12305 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12306 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012307
Dan Gohman14152b42010-07-06 20:24:04 +000012308 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012309 return BB;
12310}
Chris Lattner52600972009-09-02 05:57:00 +000012311
12312MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012313X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12314 MachineBasicBlock *BB) const {
12315 // This is pretty easy. We're taking the value that we received from
12316 // our load from the relocation, sticking it in either RDI (x86-64)
12317 // or EAX and doing an indirect call. The return value will then
12318 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012319 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012320 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012321 DebugLoc DL = MI->getDebugLoc();
12322 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012323
12324 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012325 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012326
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012327 // Get a register mask for the lowered call.
12328 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12329 // proper register mask.
12330 const uint32_t *RegMask =
12331 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012332 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012333 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12334 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012335 .addReg(X86::RIP)
12336 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012337 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012338 MI->getOperand(3).getTargetFlags())
12339 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012340 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012341 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012342 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012343 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012344 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12345 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012346 .addReg(0)
12347 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012348 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012349 MI->getOperand(3).getTargetFlags())
12350 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012351 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012352 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012353 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012354 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012355 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12356 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012357 .addReg(TII->getGlobalBaseReg(F))
12358 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012359 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012360 MI->getOperand(3).getTargetFlags())
12361 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012362 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012363 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012364 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012365 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012366
Dan Gohman14152b42010-07-06 20:24:04 +000012367 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012368 return BB;
12369}
12370
12371MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012372X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012373 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012374 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012375 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012376 case X86::TAILJMPd64:
12377 case X86::TAILJMPr64:
12378 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012379 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012380 case X86::TCRETURNdi64:
12381 case X86::TCRETURNri64:
12382 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012383 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012384 case X86::WIN_ALLOCA:
12385 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012386 case X86::SEG_ALLOCA_32:
12387 return EmitLoweredSegAlloca(MI, BB, false);
12388 case X86::SEG_ALLOCA_64:
12389 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012390 case X86::TLSCall_32:
12391 case X86::TLSCall_64:
12392 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012393 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012394 case X86::CMOV_FR32:
12395 case X86::CMOV_FR64:
12396 case X86::CMOV_V4F32:
12397 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012398 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012399 case X86::CMOV_V8F32:
12400 case X86::CMOV_V4F64:
12401 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012402 case X86::CMOV_GR16:
12403 case X86::CMOV_GR32:
12404 case X86::CMOV_RFP32:
12405 case X86::CMOV_RFP64:
12406 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012407 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012408
Dale Johannesen849f2142007-07-03 00:53:03 +000012409 case X86::FP32_TO_INT16_IN_MEM:
12410 case X86::FP32_TO_INT32_IN_MEM:
12411 case X86::FP32_TO_INT64_IN_MEM:
12412 case X86::FP64_TO_INT16_IN_MEM:
12413 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012414 case X86::FP64_TO_INT64_IN_MEM:
12415 case X86::FP80_TO_INT16_IN_MEM:
12416 case X86::FP80_TO_INT32_IN_MEM:
12417 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012418 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12419 DebugLoc DL = MI->getDebugLoc();
12420
Evan Cheng60c07e12006-07-05 22:17:51 +000012421 // Change the floating point control register to use "round towards zero"
12422 // mode when truncating to an integer value.
12423 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012424 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012425 addFrameReference(BuildMI(*BB, MI, DL,
12426 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012427
12428 // Load the old value of the high byte of the control word...
12429 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012430 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012431 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012432 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012433
12434 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012435 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012436 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012437
12438 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012439 addFrameReference(BuildMI(*BB, MI, DL,
12440 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012441
12442 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012443 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012444 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012445
12446 // Get the X86 opcode to use.
12447 unsigned Opc;
12448 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012449 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012450 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12451 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12452 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12453 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12454 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12455 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012456 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12457 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12458 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012459 }
12460
12461 X86AddressMode AM;
12462 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012463 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012464 AM.BaseType = X86AddressMode::RegBase;
12465 AM.Base.Reg = Op.getReg();
12466 } else {
12467 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012468 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012469 }
12470 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012471 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012472 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012473 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012474 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012475 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012476 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012477 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012478 AM.GV = Op.getGlobal();
12479 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012480 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012481 }
Dan Gohman14152b42010-07-06 20:24:04 +000012482 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012483 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012484
12485 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012486 addFrameReference(BuildMI(*BB, MI, DL,
12487 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012488
Dan Gohman14152b42010-07-06 20:24:04 +000012489 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012490 return BB;
12491 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012492 // String/text processing lowering.
12493 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012494 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012495 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12496 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012497 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012498 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12499 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012500 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012501 return EmitPCMP(MI, BB, 5, false /* in mem */);
12502 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012503 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012504 return EmitPCMP(MI, BB, 5, true /* in mem */);
12505
Eric Christopher228232b2010-11-30 07:20:12 +000012506 // Thread synchronization.
12507 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012508 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012509 case X86::MWAIT:
12510 return EmitMwait(MI, BB);
12511
Eric Christopherb120ab42009-08-18 22:50:32 +000012512 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012513 case X86::ATOMAND32:
12514 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012515 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012516 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012517 X86::NOT32r, X86::EAX,
12518 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012519 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012520 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12521 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012522 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012523 X86::NOT32r, X86::EAX,
12524 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012525 case X86::ATOMXOR32:
12526 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012527 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012528 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012529 X86::NOT32r, X86::EAX,
12530 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012531 case X86::ATOMNAND32:
12532 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012533 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012534 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012535 X86::NOT32r, X86::EAX,
12536 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012537 case X86::ATOMMIN32:
12538 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12539 case X86::ATOMMAX32:
12540 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12541 case X86::ATOMUMIN32:
12542 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12543 case X86::ATOMUMAX32:
12544 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012545
12546 case X86::ATOMAND16:
12547 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12548 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012549 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012550 X86::NOT16r, X86::AX,
12551 X86::GR16RegisterClass);
12552 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012553 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012554 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012555 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012556 X86::NOT16r, X86::AX,
12557 X86::GR16RegisterClass);
12558 case X86::ATOMXOR16:
12559 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12560 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012561 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012562 X86::NOT16r, X86::AX,
12563 X86::GR16RegisterClass);
12564 case X86::ATOMNAND16:
12565 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12566 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012567 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012568 X86::NOT16r, X86::AX,
12569 X86::GR16RegisterClass, true);
12570 case X86::ATOMMIN16:
12571 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12572 case X86::ATOMMAX16:
12573 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12574 case X86::ATOMUMIN16:
12575 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12576 case X86::ATOMUMAX16:
12577 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12578
12579 case X86::ATOMAND8:
12580 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12581 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012582 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012583 X86::NOT8r, X86::AL,
12584 X86::GR8RegisterClass);
12585 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012586 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012587 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012588 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012589 X86::NOT8r, X86::AL,
12590 X86::GR8RegisterClass);
12591 case X86::ATOMXOR8:
12592 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12593 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012594 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012595 X86::NOT8r, X86::AL,
12596 X86::GR8RegisterClass);
12597 case X86::ATOMNAND8:
12598 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12599 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012600 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012601 X86::NOT8r, X86::AL,
12602 X86::GR8RegisterClass, true);
12603 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012604 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012605 case X86::ATOMAND64:
12606 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012607 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012608 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012609 X86::NOT64r, X86::RAX,
12610 X86::GR64RegisterClass);
12611 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012612 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12613 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012614 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012615 X86::NOT64r, X86::RAX,
12616 X86::GR64RegisterClass);
12617 case X86::ATOMXOR64:
12618 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012619 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012620 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012621 X86::NOT64r, X86::RAX,
12622 X86::GR64RegisterClass);
12623 case X86::ATOMNAND64:
12624 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12625 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012626 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012627 X86::NOT64r, X86::RAX,
12628 X86::GR64RegisterClass, true);
12629 case X86::ATOMMIN64:
12630 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12631 case X86::ATOMMAX64:
12632 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12633 case X86::ATOMUMIN64:
12634 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12635 case X86::ATOMUMAX64:
12636 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012637
12638 // This group does 64-bit operations on a 32-bit host.
12639 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012640 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012641 X86::AND32rr, X86::AND32rr,
12642 X86::AND32ri, X86::AND32ri,
12643 false);
12644 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012645 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012646 X86::OR32rr, X86::OR32rr,
12647 X86::OR32ri, X86::OR32ri,
12648 false);
12649 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012650 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012651 X86::XOR32rr, X86::XOR32rr,
12652 X86::XOR32ri, X86::XOR32ri,
12653 false);
12654 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012655 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012656 X86::AND32rr, X86::AND32rr,
12657 X86::AND32ri, X86::AND32ri,
12658 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012659 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012660 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012661 X86::ADD32rr, X86::ADC32rr,
12662 X86::ADD32ri, X86::ADC32ri,
12663 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012664 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012665 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012666 X86::SUB32rr, X86::SBB32rr,
12667 X86::SUB32ri, X86::SBB32ri,
12668 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012669 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012670 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012671 X86::MOV32rr, X86::MOV32rr,
12672 X86::MOV32ri, X86::MOV32ri,
12673 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012674 case X86::VASTART_SAVE_XMM_REGS:
12675 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012676
12677 case X86::VAARG_64:
12678 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012679 }
12680}
12681
12682//===----------------------------------------------------------------------===//
12683// X86 Optimization Hooks
12684//===----------------------------------------------------------------------===//
12685
Dan Gohman475871a2008-07-27 21:46:04 +000012686void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012687 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012688 APInt &KnownZero,
12689 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012690 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012691 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012692 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012693 assert((Opc >= ISD::BUILTIN_OP_END ||
12694 Opc == ISD::INTRINSIC_WO_CHAIN ||
12695 Opc == ISD::INTRINSIC_W_CHAIN ||
12696 Opc == ISD::INTRINSIC_VOID) &&
12697 "Should use MaskedValueIsZero if you don't know whether Op"
12698 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012699
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012700 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012701 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012702 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012703 case X86ISD::ADD:
12704 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012705 case X86ISD::ADC:
12706 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012707 case X86ISD::SMUL:
12708 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012709 case X86ISD::INC:
12710 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012711 case X86ISD::OR:
12712 case X86ISD::XOR:
12713 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012714 // These nodes' second result is a boolean.
12715 if (Op.getResNo() == 0)
12716 break;
12717 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012718 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012719 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12720 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012721 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012722 case ISD::INTRINSIC_WO_CHAIN: {
12723 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12724 unsigned NumLoBits = 0;
12725 switch (IntId) {
12726 default: break;
12727 case Intrinsic::x86_sse_movmsk_ps:
12728 case Intrinsic::x86_avx_movmsk_ps_256:
12729 case Intrinsic::x86_sse2_movmsk_pd:
12730 case Intrinsic::x86_avx_movmsk_pd_256:
12731 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012732 case Intrinsic::x86_sse2_pmovmskb_128:
12733 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012734 // High bits of movmskp{s|d}, pmovmskb are known zero.
12735 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012736 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012737 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12738 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12739 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12740 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12741 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12742 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012743 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012744 }
12745 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12746 Mask.getBitWidth() - NumLoBits);
12747 break;
12748 }
12749 }
12750 break;
12751 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012752 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012753}
Chris Lattner259e97c2006-01-31 19:43:35 +000012754
Owen Andersonbc146b02010-09-21 20:42:50 +000012755unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12756 unsigned Depth) const {
12757 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12758 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12759 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012760
Owen Andersonbc146b02010-09-21 20:42:50 +000012761 // Fallback case.
12762 return 1;
12763}
12764
Evan Cheng206ee9d2006-07-07 08:33:52 +000012765/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012766/// node is a GlobalAddress + offset.
12767bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012768 const GlobalValue* &GA,
12769 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012770 if (N->getOpcode() == X86ISD::Wrapper) {
12771 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012772 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012773 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012774 return true;
12775 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012776 }
Evan Chengad4196b2008-05-12 19:56:52 +000012777 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012778}
12779
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012780/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12781/// same as extracting the high 128-bit part of 256-bit vector and then
12782/// inserting the result into the low part of a new 256-bit vector
12783static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12784 EVT VT = SVOp->getValueType(0);
12785 int NumElems = VT.getVectorNumElements();
12786
12787 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12788 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12789 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12790 SVOp->getMaskElt(j) >= 0)
12791 return false;
12792
12793 return true;
12794}
12795
12796/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12797/// same as extracting the low 128-bit part of 256-bit vector and then
12798/// inserting the result into the high part of a new 256-bit vector
12799static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12800 EVT VT = SVOp->getValueType(0);
12801 int NumElems = VT.getVectorNumElements();
12802
12803 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12804 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12805 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12806 SVOp->getMaskElt(j) >= 0)
12807 return false;
12808
12809 return true;
12810}
12811
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012812/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12813static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012814 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012815 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012816 DebugLoc dl = N->getDebugLoc();
12817 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12818 SDValue V1 = SVOp->getOperand(0);
12819 SDValue V2 = SVOp->getOperand(1);
12820 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012821 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012822
12823 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12824 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12825 //
12826 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012827 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012828 // V UNDEF BUILD_VECTOR UNDEF
12829 // \ / \ /
12830 // CONCAT_VECTOR CONCAT_VECTOR
12831 // \ /
12832 // \ /
12833 // RESULT: V + zero extended
12834 //
12835 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12836 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12837 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12838 return SDValue();
12839
12840 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12841 return SDValue();
12842
12843 // To match the shuffle mask, the first half of the mask should
12844 // be exactly the first vector, and all the rest a splat with the
12845 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012846 for (int i = 0; i < NumElems/2; ++i)
12847 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12848 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12849 return SDValue();
12850
Chad Rosier3d1161e2012-01-03 21:05:52 +000012851 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12852 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12853 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12854 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12855 SDValue ResNode =
12856 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12857 Ld->getMemoryVT(),
12858 Ld->getPointerInfo(),
12859 Ld->getAlignment(),
12860 false/*isVolatile*/, true/*ReadMem*/,
12861 false/*WriteMem*/);
12862 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12863 }
12864
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012865 // Emit a zeroed vector and insert the desired subvector on its
12866 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012867 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012868 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12869 DAG.getConstant(0, MVT::i32), DAG, dl);
12870 return DCI.CombineTo(N, InsV);
12871 }
12872
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012873 //===--------------------------------------------------------------------===//
12874 // Combine some shuffles into subvector extracts and inserts:
12875 //
12876
12877 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12878 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12879 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12880 DAG, dl);
12881 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12882 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12883 return DCI.CombineTo(N, InsV);
12884 }
12885
12886 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12887 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12888 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12889 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12890 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12891 return DCI.CombineTo(N, InsV);
12892 }
12893
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012894 return SDValue();
12895}
12896
12897/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012898static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012899 TargetLowering::DAGCombinerInfo &DCI,
12900 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012901 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012902 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012903
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012904 // Don't create instructions with illegal types after legalize types has run.
12905 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12906 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
12907 return SDValue();
12908
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012909 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
12910 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
12911 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012912 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012913
12914 // Only handle 128 wide vector from here on.
12915 if (VT.getSizeInBits() != 128)
12916 return SDValue();
12917
12918 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
12919 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
12920 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000012921 SmallVector<SDValue, 16> Elts;
12922 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000012923 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000012924
Nate Begemanfdea31a2010-03-24 20:49:50 +000012925 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000012926}
Evan Chengd880b972008-05-09 21:53:03 +000012927
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012928
12929/// PerformTruncateCombine - Converts truncate operation to
12930/// a sequence of vector shuffle operations.
12931/// It is possible when we truncate 256-bit vector to 128-bit vector
12932
12933SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
12934 DAGCombinerInfo &DCI) const {
12935 if (!DCI.isBeforeLegalizeOps())
12936 return SDValue();
12937
12938 if (!Subtarget->hasAVX()) return SDValue();
12939
12940 EVT VT = N->getValueType(0);
12941 SDValue Op = N->getOperand(0);
12942 EVT OpVT = Op.getValueType();
12943 DebugLoc dl = N->getDebugLoc();
12944
12945 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
12946
12947 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12948 DAG.getIntPtrConstant(0));
12949
12950 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
12951 DAG.getIntPtrConstant(2));
12952
12953 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12954 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12955
12956 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000012957 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012958
12959 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012960 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012961 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012962 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012963
12964 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012965 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012966
Elena Demikhovsky73252572012-02-01 10:33:05 +000012967 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012968 }
12969 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
12970
12971 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12972 DAG.getIntPtrConstant(0));
12973
12974 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
12975 DAG.getIntPtrConstant(4));
12976
12977 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
12978 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
12979
12980 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000012981 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
12982 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012983
12984 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
12985 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012986 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012987 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
12988 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000012989 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012990
12991 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
12992 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
12993
12994 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000012995 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012996
Elena Demikhovsky73252572012-02-01 10:33:05 +000012997 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012998 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000012999 }
13000
13001 return SDValue();
13002}
13003
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013004/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13005/// generation and convert it from being a bunch of shuffles and extracts
13006/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013007static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
13008 const TargetLowering &TLI) {
13009 SDValue InputVector = N->getOperand(0);
13010
13011 // Only operate on vectors of 4 elements, where the alternative shuffling
13012 // gets to be more expensive.
13013 if (InputVector.getValueType() != MVT::v4i32)
13014 return SDValue();
13015
13016 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13017 // single use which is a sign-extend or zero-extend, and all elements are
13018 // used.
13019 SmallVector<SDNode *, 4> Uses;
13020 unsigned ExtractedElements = 0;
13021 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13022 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13023 if (UI.getUse().getResNo() != InputVector.getResNo())
13024 return SDValue();
13025
13026 SDNode *Extract = *UI;
13027 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13028 return SDValue();
13029
13030 if (Extract->getValueType(0) != MVT::i32)
13031 return SDValue();
13032 if (!Extract->hasOneUse())
13033 return SDValue();
13034 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13035 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13036 return SDValue();
13037 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13038 return SDValue();
13039
13040 // Record which element was extracted.
13041 ExtractedElements |=
13042 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13043
13044 Uses.push_back(Extract);
13045 }
13046
13047 // If not all the elements were used, this may not be worthwhile.
13048 if (ExtractedElements != 15)
13049 return SDValue();
13050
13051 // Ok, we've now decided to do the transformation.
13052 DebugLoc dl = InputVector.getDebugLoc();
13053
13054 // Store the value to a temporary stack slot.
13055 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013056 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13057 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013058
13059 // Replace each use (extract) with a load of the appropriate element.
13060 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13061 UE = Uses.end(); UI != UE; ++UI) {
13062 SDNode *Extract = *UI;
13063
Nadav Rotem86694292011-05-17 08:31:57 +000013064 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013065 SDValue Idx = Extract->getOperand(1);
13066 unsigned EltSize =
13067 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13068 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13069 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13070
Nadav Rotem86694292011-05-17 08:31:57 +000013071 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013072 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013073
13074 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013075 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013076 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013077 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013078
13079 // Replace the exact with the load.
13080 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13081 }
13082
13083 // The replacement was made in place; don't return anything.
13084 return SDValue();
13085}
13086
Duncan Sands6bcd2192011-09-17 16:49:39 +000013087/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13088/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013089static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013090 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013091 const X86Subtarget *Subtarget) {
13092 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013093 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013094 // Get the LHS/RHS of the select.
13095 SDValue LHS = N->getOperand(1);
13096 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013097 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013098
Dan Gohman670e5392009-09-21 18:03:22 +000013099 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013100 // instructions match the semantics of the common C idiom x<y?x:y but not
13101 // x<=y?x:y, because of how they handle negative zero (which can be
13102 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013103 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13104 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013105 (Subtarget->hasSSE2() ||
13106 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013107 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013108
Chris Lattner47b4ce82009-03-11 05:48:52 +000013109 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013110 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013111 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13112 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013113 switch (CC) {
13114 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013115 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013116 // Converting this to a min would handle NaNs incorrectly, and swapping
13117 // the operands would cause it to handle comparisons between positive
13118 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013119 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013120 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013121 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13122 break;
13123 std::swap(LHS, RHS);
13124 }
Dan Gohman670e5392009-09-21 18:03:22 +000013125 Opcode = X86ISD::FMIN;
13126 break;
13127 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013128 // Converting this to a min would handle comparisons between positive
13129 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013130 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013131 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13132 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013133 Opcode = X86ISD::FMIN;
13134 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013135 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013136 // Converting this to a min would handle both negative zeros and NaNs
13137 // incorrectly, but we can swap the operands to fix both.
13138 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013139 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013140 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013141 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013142 Opcode = X86ISD::FMIN;
13143 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013144
Dan Gohman670e5392009-09-21 18:03:22 +000013145 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013146 // Converting this to a max would handle comparisons between positive
13147 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013148 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013149 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013150 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013151 Opcode = X86ISD::FMAX;
13152 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013153 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013154 // Converting this to a max would handle NaNs incorrectly, and swapping
13155 // the operands would cause it to handle comparisons between positive
13156 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013157 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013158 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013159 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13160 break;
13161 std::swap(LHS, RHS);
13162 }
Dan Gohman670e5392009-09-21 18:03:22 +000013163 Opcode = X86ISD::FMAX;
13164 break;
13165 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013166 // Converting this to a max would handle both negative zeros and NaNs
13167 // incorrectly, but we can swap the operands to fix both.
13168 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013169 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013170 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013171 case ISD::SETGE:
13172 Opcode = X86ISD::FMAX;
13173 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013174 }
Dan Gohman670e5392009-09-21 18:03:22 +000013175 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013176 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13177 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013178 switch (CC) {
13179 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013180 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013181 // Converting this to a min would handle comparisons between positive
13182 // and negative zero incorrectly, and swapping the operands would
13183 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013184 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013185 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013186 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013187 break;
13188 std::swap(LHS, RHS);
13189 }
Dan Gohman670e5392009-09-21 18:03:22 +000013190 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013191 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013192 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013193 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013194 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013195 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13196 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013197 Opcode = X86ISD::FMIN;
13198 break;
13199 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013200 // Converting this to a min would handle both negative zeros and NaNs
13201 // incorrectly, but we can swap the operands to fix both.
13202 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013203 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013204 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013205 case ISD::SETGE:
13206 Opcode = X86ISD::FMIN;
13207 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013208
Dan Gohman670e5392009-09-21 18:03:22 +000013209 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013210 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013211 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013212 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013213 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013214 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013215 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013216 // Converting this to a max would handle comparisons between positive
13217 // and negative zero incorrectly, and swapping the operands would
13218 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013219 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013220 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013221 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013222 break;
13223 std::swap(LHS, RHS);
13224 }
Dan Gohman670e5392009-09-21 18:03:22 +000013225 Opcode = X86ISD::FMAX;
13226 break;
13227 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013228 // Converting this to a max would handle both negative zeros and NaNs
13229 // incorrectly, but we can swap the operands to fix both.
13230 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013231 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013232 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013233 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013234 Opcode = X86ISD::FMAX;
13235 break;
13236 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013237 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013238
Chris Lattner47b4ce82009-03-11 05:48:52 +000013239 if (Opcode)
13240 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013241 }
Eric Christopherfd179292009-08-27 18:07:15 +000013242
Chris Lattnerd1980a52009-03-12 06:52:53 +000013243 // If this is a select between two integer constants, try to do some
13244 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013245 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13246 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013247 // Don't do this for crazy integer types.
13248 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13249 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013250 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013251 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013252
Chris Lattnercee56e72009-03-13 05:53:31 +000013253 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013254 // Efficiently invertible.
13255 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13256 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13257 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13258 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013259 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013260 }
Eric Christopherfd179292009-08-27 18:07:15 +000013261
Chris Lattnerd1980a52009-03-12 06:52:53 +000013262 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013263 if (FalseC->getAPIntValue() == 0 &&
13264 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013265 if (NeedsCondInvert) // Invert the condition if needed.
13266 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13267 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013268
Chris Lattnerd1980a52009-03-12 06:52:53 +000013269 // Zero extend the condition if needed.
13270 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013271
Chris Lattnercee56e72009-03-13 05:53:31 +000013272 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013273 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013274 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013275 }
Eric Christopherfd179292009-08-27 18:07:15 +000013276
Chris Lattner97a29a52009-03-13 05:22:11 +000013277 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013278 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013279 if (NeedsCondInvert) // Invert the condition if needed.
13280 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13281 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013282
Chris Lattner97a29a52009-03-13 05:22:11 +000013283 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013284 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13285 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013286 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013287 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013288 }
Eric Christopherfd179292009-08-27 18:07:15 +000013289
Chris Lattnercee56e72009-03-13 05:53:31 +000013290 // Optimize cases that will turn into an LEA instruction. This requires
13291 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013292 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013293 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013294 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013295
Chris Lattnercee56e72009-03-13 05:53:31 +000013296 bool isFastMultiplier = false;
13297 if (Diff < 10) {
13298 switch ((unsigned char)Diff) {
13299 default: break;
13300 case 1: // result = add base, cond
13301 case 2: // result = lea base( , cond*2)
13302 case 3: // result = lea base(cond, cond*2)
13303 case 4: // result = lea base( , cond*4)
13304 case 5: // result = lea base(cond, cond*4)
13305 case 8: // result = lea base( , cond*8)
13306 case 9: // result = lea base(cond, cond*8)
13307 isFastMultiplier = true;
13308 break;
13309 }
13310 }
Eric Christopherfd179292009-08-27 18:07:15 +000013311
Chris Lattnercee56e72009-03-13 05:53:31 +000013312 if (isFastMultiplier) {
13313 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13314 if (NeedsCondInvert) // Invert the condition if needed.
13315 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13316 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013317
Chris Lattnercee56e72009-03-13 05:53:31 +000013318 // Zero extend the condition if needed.
13319 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13320 Cond);
13321 // Scale the condition by the difference.
13322 if (Diff != 1)
13323 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13324 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013325
Chris Lattnercee56e72009-03-13 05:53:31 +000013326 // Add the base if non-zero.
13327 if (FalseC->getAPIntValue() != 0)
13328 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13329 SDValue(FalseC, 0));
13330 return Cond;
13331 }
Eric Christopherfd179292009-08-27 18:07:15 +000013332 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013333 }
13334 }
Eric Christopherfd179292009-08-27 18:07:15 +000013335
Evan Cheng56f582d2012-01-04 01:41:39 +000013336 // Canonicalize max and min:
13337 // (x > y) ? x : y -> (x >= y) ? x : y
13338 // (x < y) ? x : y -> (x <= y) ? x : y
13339 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13340 // the need for an extra compare
13341 // against zero. e.g.
13342 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13343 // subl %esi, %edi
13344 // testl %edi, %edi
13345 // movl $0, %eax
13346 // cmovgl %edi, %eax
13347 // =>
13348 // xorl %eax, %eax
13349 // subl %esi, $edi
13350 // cmovsl %eax, %edi
13351 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13352 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13353 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13354 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13355 switch (CC) {
13356 default: break;
13357 case ISD::SETLT:
13358 case ISD::SETGT: {
13359 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13360 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13361 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13362 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13363 }
13364 }
13365 }
13366
Nadav Rotemcc616562012-01-15 19:27:55 +000013367 // If we know that this node is legal then we know that it is going to be
13368 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13369 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13370 // to simplify previous instructions.
13371 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13372 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13373 !DCI.isBeforeLegalize() &&
13374 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13375 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13376 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13377 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13378
13379 APInt KnownZero, KnownOne;
13380 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13381 DCI.isBeforeLegalizeOps());
13382 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13383 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13384 DCI.CommitTargetLoweringOpt(TLO);
13385 }
13386
Dan Gohman475871a2008-07-27 21:46:04 +000013387 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013388}
13389
Chris Lattnerd1980a52009-03-12 06:52:53 +000013390/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13391static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13392 TargetLowering::DAGCombinerInfo &DCI) {
13393 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013394
Chris Lattnerd1980a52009-03-12 06:52:53 +000013395 // If the flag operand isn't dead, don't touch this CMOV.
13396 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13397 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013398
Evan Chengb5a55d92011-05-24 01:48:22 +000013399 SDValue FalseOp = N->getOperand(0);
13400 SDValue TrueOp = N->getOperand(1);
13401 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13402 SDValue Cond = N->getOperand(3);
13403 if (CC == X86::COND_E || CC == X86::COND_NE) {
13404 switch (Cond.getOpcode()) {
13405 default: break;
13406 case X86ISD::BSR:
13407 case X86ISD::BSF:
13408 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13409 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13410 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13411 }
13412 }
13413
Chris Lattnerd1980a52009-03-12 06:52:53 +000013414 // If this is a select between two integer constants, try to do some
13415 // optimizations. Note that the operands are ordered the opposite of SELECT
13416 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013417 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13418 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013419 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13420 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013421 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13422 CC = X86::GetOppositeBranchCondition(CC);
13423 std::swap(TrueC, FalseC);
13424 }
Eric Christopherfd179292009-08-27 18:07:15 +000013425
Chris Lattnerd1980a52009-03-12 06:52:53 +000013426 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013427 // This is efficient for any integer data type (including i8/i16) and
13428 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013429 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013430 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13431 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013432
Chris Lattnerd1980a52009-03-12 06:52:53 +000013433 // Zero extend the condition if needed.
13434 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013435
Chris Lattnerd1980a52009-03-12 06:52:53 +000013436 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13437 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013438 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013439 if (N->getNumValues() == 2) // Dead flag value?
13440 return DCI.CombineTo(N, Cond, SDValue());
13441 return Cond;
13442 }
Eric Christopherfd179292009-08-27 18:07:15 +000013443
Chris Lattnercee56e72009-03-13 05:53:31 +000013444 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13445 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013446 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013447 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13448 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013449
Chris Lattner97a29a52009-03-13 05:22:11 +000013450 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013451 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13452 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013453 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13454 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013455
Chris Lattner97a29a52009-03-13 05:22:11 +000013456 if (N->getNumValues() == 2) // Dead flag value?
13457 return DCI.CombineTo(N, Cond, SDValue());
13458 return Cond;
13459 }
Eric Christopherfd179292009-08-27 18:07:15 +000013460
Chris Lattnercee56e72009-03-13 05:53:31 +000013461 // Optimize cases that will turn into an LEA instruction. This requires
13462 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013463 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013464 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013465 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013466
Chris Lattnercee56e72009-03-13 05:53:31 +000013467 bool isFastMultiplier = false;
13468 if (Diff < 10) {
13469 switch ((unsigned char)Diff) {
13470 default: break;
13471 case 1: // result = add base, cond
13472 case 2: // result = lea base( , cond*2)
13473 case 3: // result = lea base(cond, cond*2)
13474 case 4: // result = lea base( , cond*4)
13475 case 5: // result = lea base(cond, cond*4)
13476 case 8: // result = lea base( , cond*8)
13477 case 9: // result = lea base(cond, cond*8)
13478 isFastMultiplier = true;
13479 break;
13480 }
13481 }
Eric Christopherfd179292009-08-27 18:07:15 +000013482
Chris Lattnercee56e72009-03-13 05:53:31 +000013483 if (isFastMultiplier) {
13484 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013485 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13486 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013487 // Zero extend the condition if needed.
13488 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13489 Cond);
13490 // Scale the condition by the difference.
13491 if (Diff != 1)
13492 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13493 DAG.getConstant(Diff, Cond.getValueType()));
13494
13495 // Add the base if non-zero.
13496 if (FalseC->getAPIntValue() != 0)
13497 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13498 SDValue(FalseC, 0));
13499 if (N->getNumValues() == 2) // Dead flag value?
13500 return DCI.CombineTo(N, Cond, SDValue());
13501 return Cond;
13502 }
Eric Christopherfd179292009-08-27 18:07:15 +000013503 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013504 }
13505 }
13506 return SDValue();
13507}
13508
13509
Evan Cheng0b0cd912009-03-28 05:57:29 +000013510/// PerformMulCombine - Optimize a single multiply with constant into two
13511/// in order to implement it with two cheaper instructions, e.g.
13512/// LEA + SHL, LEA + LEA.
13513static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13514 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013515 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13516 return SDValue();
13517
Owen Andersone50ed302009-08-10 22:56:29 +000013518 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013519 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013520 return SDValue();
13521
13522 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13523 if (!C)
13524 return SDValue();
13525 uint64_t MulAmt = C->getZExtValue();
13526 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13527 return SDValue();
13528
13529 uint64_t MulAmt1 = 0;
13530 uint64_t MulAmt2 = 0;
13531 if ((MulAmt % 9) == 0) {
13532 MulAmt1 = 9;
13533 MulAmt2 = MulAmt / 9;
13534 } else if ((MulAmt % 5) == 0) {
13535 MulAmt1 = 5;
13536 MulAmt2 = MulAmt / 5;
13537 } else if ((MulAmt % 3) == 0) {
13538 MulAmt1 = 3;
13539 MulAmt2 = MulAmt / 3;
13540 }
13541 if (MulAmt2 &&
13542 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13543 DebugLoc DL = N->getDebugLoc();
13544
13545 if (isPowerOf2_64(MulAmt2) &&
13546 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13547 // If second multiplifer is pow2, issue it first. We want the multiply by
13548 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13549 // is an add.
13550 std::swap(MulAmt1, MulAmt2);
13551
13552 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013553 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013554 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013555 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013556 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013557 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013558 DAG.getConstant(MulAmt1, VT));
13559
Eric Christopherfd179292009-08-27 18:07:15 +000013560 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013561 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013562 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013563 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013564 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013565 DAG.getConstant(MulAmt2, VT));
13566
13567 // Do not add new nodes to DAG combiner worklist.
13568 DCI.CombineTo(N, NewMul, false);
13569 }
13570 return SDValue();
13571}
13572
Evan Chengad9c0a32009-12-15 00:53:42 +000013573static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13574 SDValue N0 = N->getOperand(0);
13575 SDValue N1 = N->getOperand(1);
13576 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13577 EVT VT = N0.getValueType();
13578
13579 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13580 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013581 if (VT.isInteger() && !VT.isVector() &&
13582 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013583 N0.getOperand(1).getOpcode() == ISD::Constant) {
13584 SDValue N00 = N0.getOperand(0);
13585 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13586 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13587 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13588 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13589 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13590 APInt ShAmt = N1C->getAPIntValue();
13591 Mask = Mask.shl(ShAmt);
13592 if (Mask != 0)
13593 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13594 N00, DAG.getConstant(Mask, VT));
13595 }
13596 }
13597
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013598
13599 // Hardware support for vector shifts is sparse which makes us scalarize the
13600 // vector operations in many cases. Also, on sandybridge ADD is faster than
13601 // shl.
13602 // (shl V, 1) -> add V,V
13603 if (isSplatVector(N1.getNode())) {
13604 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13605 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13606 // We shift all of the values by one. In many cases we do not have
13607 // hardware support for this operation. This is better expressed as an ADD
13608 // of two values.
13609 if (N1C && (1 == N1C->getZExtValue())) {
13610 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13611 }
13612 }
13613
Evan Chengad9c0a32009-12-15 00:53:42 +000013614 return SDValue();
13615}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013616
Nate Begeman740ab032009-01-26 00:52:55 +000013617/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13618/// when possible.
13619static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013620 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013621 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013622 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013623 if (N->getOpcode() == ISD::SHL) {
13624 SDValue V = PerformSHLCombine(N, DAG);
13625 if (V.getNode()) return V;
13626 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013627
Nate Begeman740ab032009-01-26 00:52:55 +000013628 // On X86 with SSE2 support, we can transform this to a vector shift if
13629 // all elements are shifted by the same amount. We can't do this in legalize
13630 // because the a constant vector is typically transformed to a constant pool
13631 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013632 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013633 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013634
Craig Topper7be5dfd2011-11-12 09:58:49 +000013635 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13636 (!Subtarget->hasAVX2() ||
13637 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013638 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013639
Mon P Wang3becd092009-01-28 08:12:05 +000013640 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013641 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013642 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013643 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013644 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13645 unsigned NumElts = VT.getVectorNumElements();
13646 unsigned i = 0;
13647 for (; i != NumElts; ++i) {
13648 SDValue Arg = ShAmtOp.getOperand(i);
13649 if (Arg.getOpcode() == ISD::UNDEF) continue;
13650 BaseShAmt = Arg;
13651 break;
13652 }
Craig Topper37c26772012-01-17 04:44:50 +000013653 // Handle the case where the build_vector is all undef
13654 // FIXME: Should DAG allow this?
13655 if (i == NumElts)
13656 return SDValue();
13657
Mon P Wang3becd092009-01-28 08:12:05 +000013658 for (; i != NumElts; ++i) {
13659 SDValue Arg = ShAmtOp.getOperand(i);
13660 if (Arg.getOpcode() == ISD::UNDEF) continue;
13661 if (Arg != BaseShAmt) {
13662 return SDValue();
13663 }
13664 }
13665 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013666 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013667 SDValue InVec = ShAmtOp.getOperand(0);
13668 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13669 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13670 unsigned i = 0;
13671 for (; i != NumElts; ++i) {
13672 SDValue Arg = InVec.getOperand(i);
13673 if (Arg.getOpcode() == ISD::UNDEF) continue;
13674 BaseShAmt = Arg;
13675 break;
13676 }
13677 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13678 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013679 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013680 if (C->getZExtValue() == SplatIdx)
13681 BaseShAmt = InVec.getOperand(1);
13682 }
13683 }
Mon P Wang845b1892012-02-01 22:15:20 +000013684 if (BaseShAmt.getNode() == 0) {
13685 // Don't create instructions with illegal types after legalize
13686 // types has run.
13687 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13688 !DCI.isBeforeLegalize())
13689 return SDValue();
13690
Mon P Wangefa42202009-09-03 19:56:25 +000013691 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13692 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013693 }
Mon P Wang3becd092009-01-28 08:12:05 +000013694 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013695 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013696
Mon P Wangefa42202009-09-03 19:56:25 +000013697 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013698 if (EltVT.bitsGT(MVT::i32))
13699 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13700 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013701 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013702
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013703 // The shift amount is identical so we can do a vector shift.
13704 SDValue ValOp = N->getOperand(0);
13705 switch (N->getOpcode()) {
13706 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013707 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013708 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013709 switch (VT.getSimpleVT().SimpleTy) {
13710 default: return SDValue();
13711 case MVT::v2i64:
13712 case MVT::v4i32:
13713 case MVT::v8i16:
13714 case MVT::v4i64:
13715 case MVT::v8i32:
13716 case MVT::v16i16:
13717 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13718 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013719 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013720 switch (VT.getSimpleVT().SimpleTy) {
13721 default: return SDValue();
13722 case MVT::v4i32:
13723 case MVT::v8i16:
13724 case MVT::v8i32:
13725 case MVT::v16i16:
13726 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13727 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013728 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013729 switch (VT.getSimpleVT().SimpleTy) {
13730 default: return SDValue();
13731 case MVT::v2i64:
13732 case MVT::v4i32:
13733 case MVT::v8i16:
13734 case MVT::v4i64:
13735 case MVT::v8i32:
13736 case MVT::v16i16:
13737 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13738 }
Nate Begeman740ab032009-01-26 00:52:55 +000013739 }
Nate Begeman740ab032009-01-26 00:52:55 +000013740}
13741
Nate Begemanb65c1752010-12-17 22:55:37 +000013742
Stuart Hastings865f0932011-06-03 23:53:54 +000013743// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13744// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13745// and friends. Likewise for OR -> CMPNEQSS.
13746static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13747 TargetLowering::DAGCombinerInfo &DCI,
13748 const X86Subtarget *Subtarget) {
13749 unsigned opcode;
13750
13751 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13752 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013753 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013754 SDValue N0 = N->getOperand(0);
13755 SDValue N1 = N->getOperand(1);
13756 SDValue CMP0 = N0->getOperand(1);
13757 SDValue CMP1 = N1->getOperand(1);
13758 DebugLoc DL = N->getDebugLoc();
13759
13760 // The SETCCs should both refer to the same CMP.
13761 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13762 return SDValue();
13763
13764 SDValue CMP00 = CMP0->getOperand(0);
13765 SDValue CMP01 = CMP0->getOperand(1);
13766 EVT VT = CMP00.getValueType();
13767
13768 if (VT == MVT::f32 || VT == MVT::f64) {
13769 bool ExpectingFlags = false;
13770 // Check for any users that want flags:
13771 for (SDNode::use_iterator UI = N->use_begin(),
13772 UE = N->use_end();
13773 !ExpectingFlags && UI != UE; ++UI)
13774 switch (UI->getOpcode()) {
13775 default:
13776 case ISD::BR_CC:
13777 case ISD::BRCOND:
13778 case ISD::SELECT:
13779 ExpectingFlags = true;
13780 break;
13781 case ISD::CopyToReg:
13782 case ISD::SIGN_EXTEND:
13783 case ISD::ZERO_EXTEND:
13784 case ISD::ANY_EXTEND:
13785 break;
13786 }
13787
13788 if (!ExpectingFlags) {
13789 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13790 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13791
13792 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13793 X86::CondCode tmp = cc0;
13794 cc0 = cc1;
13795 cc1 = tmp;
13796 }
13797
13798 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13799 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13800 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13801 X86ISD::NodeType NTOperator = is64BitFP ?
13802 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13803 // FIXME: need symbolic constants for these magic numbers.
13804 // See X86ATTInstPrinter.cpp:printSSECC().
13805 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13806 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13807 DAG.getConstant(x86cc, MVT::i8));
13808 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13809 OnesOrZeroesF);
13810 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13811 DAG.getConstant(1, MVT::i32));
13812 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13813 return OneBitOfTruth;
13814 }
13815 }
13816 }
13817 }
13818 return SDValue();
13819}
13820
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013821/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13822/// so it can be folded inside ANDNP.
13823static bool CanFoldXORWithAllOnes(const SDNode *N) {
13824 EVT VT = N->getValueType(0);
13825
13826 // Match direct AllOnes for 128 and 256-bit vectors
13827 if (ISD::isBuildVectorAllOnes(N))
13828 return true;
13829
13830 // Look through a bit convert.
13831 if (N->getOpcode() == ISD::BITCAST)
13832 N = N->getOperand(0).getNode();
13833
13834 // Sometimes the operand may come from a insert_subvector building a 256-bit
13835 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013836 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013837 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13838 SDValue V1 = N->getOperand(0);
13839 SDValue V2 = N->getOperand(1);
13840
13841 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13842 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13843 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13844 ISD::isBuildVectorAllOnes(V2.getNode()))
13845 return true;
13846 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013847
13848 return false;
13849}
13850
Nate Begemanb65c1752010-12-17 22:55:37 +000013851static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13852 TargetLowering::DAGCombinerInfo &DCI,
13853 const X86Subtarget *Subtarget) {
13854 if (DCI.isBeforeLegalizeOps())
13855 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013856
Stuart Hastings865f0932011-06-03 23:53:54 +000013857 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13858 if (R.getNode())
13859 return R;
13860
Craig Topper54a11172011-10-14 07:06:56 +000013861 EVT VT = N->getValueType(0);
13862
Craig Topperb4c94572011-10-21 06:55:01 +000013863 // Create ANDN, BLSI, and BLSR instructions
13864 // BLSI is X & (-X)
13865 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013866 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13867 SDValue N0 = N->getOperand(0);
13868 SDValue N1 = N->getOperand(1);
13869 DebugLoc DL = N->getDebugLoc();
13870
13871 // Check LHS for not
13872 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13873 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13874 // Check RHS for not
13875 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13876 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13877
Craig Topperb4c94572011-10-21 06:55:01 +000013878 // Check LHS for neg
13879 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13880 isZero(N0.getOperand(0)))
13881 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13882
13883 // Check RHS for neg
13884 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13885 isZero(N1.getOperand(0)))
13886 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13887
13888 // Check LHS for X-1
13889 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13890 isAllOnes(N0.getOperand(1)))
13891 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13892
13893 // Check RHS for X-1
13894 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13895 isAllOnes(N1.getOperand(1)))
13896 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13897
Craig Topper54a11172011-10-14 07:06:56 +000013898 return SDValue();
13899 }
13900
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013901 // Want to form ANDNP nodes:
13902 // 1) In the hopes of then easily combining them with OR and AND nodes
13903 // to form PBLEND/PSIGN.
13904 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013905 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013906 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013907
Nate Begemanb65c1752010-12-17 22:55:37 +000013908 SDValue N0 = N->getOperand(0);
13909 SDValue N1 = N->getOperand(1);
13910 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013911
Nate Begemanb65c1752010-12-17 22:55:37 +000013912 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013913 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013914 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13915 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013916 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013917
13918 // Check RHS for vnot
13919 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013920 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13921 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013922 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013923
Nate Begemanb65c1752010-12-17 22:55:37 +000013924 return SDValue();
13925}
13926
Evan Cheng760d1942010-01-04 21:22:48 +000013927static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013928 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013929 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013930 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013931 return SDValue();
13932
Stuart Hastings865f0932011-06-03 23:53:54 +000013933 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13934 if (R.getNode())
13935 return R;
13936
Evan Cheng760d1942010-01-04 21:22:48 +000013937 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013938
Evan Cheng760d1942010-01-04 21:22:48 +000013939 SDValue N0 = N->getOperand(0);
13940 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013941
Nate Begemanb65c1752010-12-17 22:55:37 +000013942 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013943 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000013944 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013945 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13946 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013947
Craig Topper1666cb62011-11-19 07:07:26 +000013948 // Canonicalize pandn to RHS
13949 if (N0.getOpcode() == X86ISD::ANDNP)
13950 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000013951 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000013952 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13953 SDValue Mask = N1.getOperand(0);
13954 SDValue X = N1.getOperand(1);
13955 SDValue Y;
13956 if (N0.getOperand(0) == Mask)
13957 Y = N0.getOperand(1);
13958 if (N0.getOperand(1) == Mask)
13959 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013960
Craig Topper1666cb62011-11-19 07:07:26 +000013961 // Check to see if the mask appeared in both the AND and ANDNP and
13962 if (!Y.getNode())
13963 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013964
Craig Topper1666cb62011-11-19 07:07:26 +000013965 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
13966 if (Mask.getOpcode() != ISD::BITCAST ||
13967 X.getOpcode() != ISD::BITCAST ||
13968 Y.getOpcode() != ISD::BITCAST)
13969 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000013970
Craig Topper1666cb62011-11-19 07:07:26 +000013971 // Look through mask bitcast.
13972 Mask = Mask.getOperand(0);
13973 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013974
Craig Toppered2e13d2012-01-22 19:15:14 +000013975 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000013976 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
13977 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013978 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000013979 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000013980
13981 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000013982 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000013983 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
13984 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
13985 if ((SraAmt + 1) != EltBits)
13986 return SDValue();
13987
13988 DebugLoc DL = N->getDebugLoc();
13989
13990 // Now we know we at least have a plendvb with the mask val. See if
13991 // we can form a psignb/w/d.
13992 // psign = x.type == y.type == mask.type && y = sub(0, x);
13993 X = X.getOperand(0);
13994 Y = Y.getOperand(0);
13995 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
13996 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000013997 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
13998 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
13999 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014000 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014001 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014002 }
14003 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014004 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014005 return SDValue();
14006
14007 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14008
14009 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14010 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14011 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014012 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014013 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014014 }
14015 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014016
Craig Topper1666cb62011-11-19 07:07:26 +000014017 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14018 return SDValue();
14019
Nate Begemanb65c1752010-12-17 22:55:37 +000014020 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014021 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14022 std::swap(N0, N1);
14023 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14024 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014025 if (!N0.hasOneUse() || !N1.hasOneUse())
14026 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014027
14028 SDValue ShAmt0 = N0.getOperand(1);
14029 if (ShAmt0.getValueType() != MVT::i8)
14030 return SDValue();
14031 SDValue ShAmt1 = N1.getOperand(1);
14032 if (ShAmt1.getValueType() != MVT::i8)
14033 return SDValue();
14034 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14035 ShAmt0 = ShAmt0.getOperand(0);
14036 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14037 ShAmt1 = ShAmt1.getOperand(0);
14038
14039 DebugLoc DL = N->getDebugLoc();
14040 unsigned Opc = X86ISD::SHLD;
14041 SDValue Op0 = N0.getOperand(0);
14042 SDValue Op1 = N1.getOperand(0);
14043 if (ShAmt0.getOpcode() == ISD::SUB) {
14044 Opc = X86ISD::SHRD;
14045 std::swap(Op0, Op1);
14046 std::swap(ShAmt0, ShAmt1);
14047 }
14048
Evan Cheng8b1190a2010-04-28 01:18:01 +000014049 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014050 if (ShAmt1.getOpcode() == ISD::SUB) {
14051 SDValue Sum = ShAmt1.getOperand(0);
14052 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014053 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14054 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14055 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14056 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014057 return DAG.getNode(Opc, DL, VT,
14058 Op0, Op1,
14059 DAG.getNode(ISD::TRUNCATE, DL,
14060 MVT::i8, ShAmt0));
14061 }
14062 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14063 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14064 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014065 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014066 return DAG.getNode(Opc, DL, VT,
14067 N0.getOperand(0), N1.getOperand(0),
14068 DAG.getNode(ISD::TRUNCATE, DL,
14069 MVT::i8, ShAmt0));
14070 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014071
Evan Cheng760d1942010-01-04 21:22:48 +000014072 return SDValue();
14073}
14074
Craig Topper3738ccd2011-12-27 06:27:23 +000014075// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014076static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14077 TargetLowering::DAGCombinerInfo &DCI,
14078 const X86Subtarget *Subtarget) {
14079 if (DCI.isBeforeLegalizeOps())
14080 return SDValue();
14081
14082 EVT VT = N->getValueType(0);
14083
14084 if (VT != MVT::i32 && VT != MVT::i64)
14085 return SDValue();
14086
Craig Topper3738ccd2011-12-27 06:27:23 +000014087 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14088
Craig Topperb4c94572011-10-21 06:55:01 +000014089 // Create BLSMSK instructions by finding X ^ (X-1)
14090 SDValue N0 = N->getOperand(0);
14091 SDValue N1 = N->getOperand(1);
14092 DebugLoc DL = N->getDebugLoc();
14093
14094 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14095 isAllOnes(N0.getOperand(1)))
14096 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14097
14098 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14099 isAllOnes(N1.getOperand(1)))
14100 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14101
14102 return SDValue();
14103}
14104
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014105/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14106static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14107 const X86Subtarget *Subtarget) {
14108 LoadSDNode *Ld = cast<LoadSDNode>(N);
14109 EVT RegVT = Ld->getValueType(0);
14110 EVT MemVT = Ld->getMemoryVT();
14111 DebugLoc dl = Ld->getDebugLoc();
14112 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14113
14114 ISD::LoadExtType Ext = Ld->getExtensionType();
14115
Nadav Rotemca6f2962011-09-18 19:00:23 +000014116 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014117 // shuffle. We need SSE4 for the shuffles.
14118 // TODO: It is possible to support ZExt by zeroing the undef values
14119 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014120 if (RegVT.isVector() && RegVT.isInteger() &&
14121 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014122 assert(MemVT != RegVT && "Cannot extend to the same type");
14123 assert(MemVT.isVector() && "Must load a vector from memory");
14124
14125 unsigned NumElems = RegVT.getVectorNumElements();
14126 unsigned RegSz = RegVT.getSizeInBits();
14127 unsigned MemSz = MemVT.getSizeInBits();
14128 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014129 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014130 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14131
14132 // Attempt to load the original value using a single load op.
14133 // Find a scalar type which is equal to the loaded word size.
14134 MVT SclrLoadTy = MVT::i8;
14135 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14136 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14137 MVT Tp = (MVT::SimpleValueType)tp;
14138 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14139 SclrLoadTy = Tp;
14140 break;
14141 }
14142 }
14143
14144 // Proceed if a load word is found.
14145 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14146
14147 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14148 RegSz/SclrLoadTy.getSizeInBits());
14149
14150 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14151 RegSz/MemVT.getScalarType().getSizeInBits());
14152 // Can't shuffle using an illegal type.
14153 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14154
14155 // Perform a single load.
14156 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14157 Ld->getBasePtr(),
14158 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014159 Ld->isNonTemporal(), Ld->isInvariant(),
14160 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014161
14162 // Insert the word loaded into a vector.
14163 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14164 LoadUnitVecVT, ScalarLoad);
14165
14166 // Bitcast the loaded value to a vector of the original element type, in
14167 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014168 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14169 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014170 unsigned SizeRatio = RegSz/MemSz;
14171
14172 // Redistribute the loaded elements into the different locations.
14173 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14174 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14175
14176 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14177 DAG.getUNDEF(SlicedVec.getValueType()),
14178 ShuffleVec.data());
14179
14180 // Bitcast to the requested type.
14181 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14182 // Replace the original load with the new sequence
14183 // and return the new chain.
14184 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14185 return SDValue(ScalarLoad.getNode(), 1);
14186 }
14187
14188 return SDValue();
14189}
14190
Chris Lattner149a4e52008-02-22 02:09:43 +000014191/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014192static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014193 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014194 StoreSDNode *St = cast<StoreSDNode>(N);
14195 EVT VT = St->getValue().getValueType();
14196 EVT StVT = St->getMemoryVT();
14197 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014198 SDValue StoredVal = St->getOperand(1);
14199 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14200
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014201 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014202 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14203 // 128-bit ones. If in the future the cost becomes only one memory access the
14204 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014205 if (VT.getSizeInBits() == 256 &&
14206 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14207 StoredVal.getNumOperands() == 2) {
14208
14209 SDValue Value0 = StoredVal.getOperand(0);
14210 SDValue Value1 = StoredVal.getOperand(1);
14211
14212 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14213 SDValue Ptr0 = St->getBasePtr();
14214 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14215
14216 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14217 St->getPointerInfo(), St->isVolatile(),
14218 St->isNonTemporal(), St->getAlignment());
14219 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14220 St->getPointerInfo(), St->isVolatile(),
14221 St->isNonTemporal(), St->getAlignment());
14222 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14223 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014224
14225 // Optimize trunc store (of multiple scalars) to shuffle and store.
14226 // First, pack all of the elements in one place. Next, store to memory
14227 // in fewer chunks.
14228 if (St->isTruncatingStore() && VT.isVector()) {
14229 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14230 unsigned NumElems = VT.getVectorNumElements();
14231 assert(StVT != VT && "Cannot truncate to the same type");
14232 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14233 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14234
14235 // From, To sizes and ElemCount must be pow of two
14236 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014237 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014238 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014239 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014240
Nadav Rotem614061b2011-08-10 19:30:14 +000014241 unsigned SizeRatio = FromSz / ToSz;
14242
14243 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14244
14245 // Create a type on which we perform the shuffle
14246 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14247 StVT.getScalarType(), NumElems*SizeRatio);
14248
14249 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14250
14251 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14252 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14253 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14254
14255 // Can't shuffle using an illegal type
14256 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14257
14258 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14259 DAG.getUNDEF(WideVec.getValueType()),
14260 ShuffleVec.data());
14261 // At this point all of the data is stored at the bottom of the
14262 // register. We now need to save it to mem.
14263
14264 // Find the largest store unit
14265 MVT StoreType = MVT::i8;
14266 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14267 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14268 MVT Tp = (MVT::SimpleValueType)tp;
14269 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14270 StoreType = Tp;
14271 }
14272
14273 // Bitcast the original vector into a vector of store-size units
14274 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14275 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14276 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14277 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14278 SmallVector<SDValue, 8> Chains;
14279 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14280 TLI.getPointerTy());
14281 SDValue Ptr = St->getBasePtr();
14282
14283 // Perform one or more big stores into memory.
14284 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14285 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14286 StoreType, ShuffWide,
14287 DAG.getIntPtrConstant(i));
14288 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14289 St->getPointerInfo(), St->isVolatile(),
14290 St->isNonTemporal(), St->getAlignment());
14291 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14292 Chains.push_back(Ch);
14293 }
14294
14295 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14296 Chains.size());
14297 }
14298
14299
Chris Lattner149a4e52008-02-22 02:09:43 +000014300 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14301 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014302 // A preferable solution to the general problem is to figure out the right
14303 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014304
14305 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014306 if (VT.getSizeInBits() != 64)
14307 return SDValue();
14308
Devang Patel578efa92009-06-05 21:57:13 +000014309 const Function *F = DAG.getMachineFunction().getFunction();
14310 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014311 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014312 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014313 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014314 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014315 isa<LoadSDNode>(St->getValue()) &&
14316 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14317 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014318 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014319 LoadSDNode *Ld = 0;
14320 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014321 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014322 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014323 // Must be a store of a load. We currently handle two cases: the load
14324 // is a direct child, and it's under an intervening TokenFactor. It is
14325 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014326 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014327 Ld = cast<LoadSDNode>(St->getChain());
14328 else if (St->getValue().hasOneUse() &&
14329 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014330 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014331 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014332 TokenFactorIndex = i;
14333 Ld = cast<LoadSDNode>(St->getValue());
14334 } else
14335 Ops.push_back(ChainVal->getOperand(i));
14336 }
14337 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014338
Evan Cheng536e6672009-03-12 05:59:15 +000014339 if (!Ld || !ISD::isNormalLoad(Ld))
14340 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014341
Evan Cheng536e6672009-03-12 05:59:15 +000014342 // If this is not the MMX case, i.e. we are just turning i64 load/store
14343 // into f64 load/store, avoid the transformation if there are multiple
14344 // uses of the loaded value.
14345 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14346 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014347
Evan Cheng536e6672009-03-12 05:59:15 +000014348 DebugLoc LdDL = Ld->getDebugLoc();
14349 DebugLoc StDL = N->getDebugLoc();
14350 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14351 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14352 // pair instead.
14353 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014354 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014355 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14356 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014357 Ld->isNonTemporal(), Ld->isInvariant(),
14358 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014359 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014360 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014361 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014362 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014363 Ops.size());
14364 }
Evan Cheng536e6672009-03-12 05:59:15 +000014365 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014366 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014367 St->isVolatile(), St->isNonTemporal(),
14368 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014369 }
Evan Cheng536e6672009-03-12 05:59:15 +000014370
14371 // Otherwise, lower to two pairs of 32-bit loads / stores.
14372 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014373 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14374 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014375
Owen Anderson825b72b2009-08-11 20:47:22 +000014376 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014377 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014378 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014379 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014380 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014381 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014382 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014383 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014384 MinAlign(Ld->getAlignment(), 4));
14385
14386 SDValue NewChain = LoLd.getValue(1);
14387 if (TokenFactorIndex != -1) {
14388 Ops.push_back(LoLd);
14389 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014390 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014391 Ops.size());
14392 }
14393
14394 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014395 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14396 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014397
14398 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014399 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014400 St->isVolatile(), St->isNonTemporal(),
14401 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014402 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014403 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014404 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014405 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014406 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014407 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014408 }
Dan Gohman475871a2008-07-27 21:46:04 +000014409 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014410}
14411
Duncan Sands17470be2011-09-22 20:15:48 +000014412/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14413/// and return the operands for the horizontal operation in LHS and RHS. A
14414/// horizontal operation performs the binary operation on successive elements
14415/// of its first operand, then on successive elements of its second operand,
14416/// returning the resulting values in a vector. For example, if
14417/// A = < float a0, float a1, float a2, float a3 >
14418/// and
14419/// B = < float b0, float b1, float b2, float b3 >
14420/// then the result of doing a horizontal operation on A and B is
14421/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14422/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14423/// A horizontal-op B, for some already available A and B, and if so then LHS is
14424/// set to A, RHS to B, and the routine returns 'true'.
14425/// Note that the binary operation should have the property that if one of the
14426/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014427static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014428 // Look for the following pattern: if
14429 // A = < float a0, float a1, float a2, float a3 >
14430 // B = < float b0, float b1, float b2, float b3 >
14431 // and
14432 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14433 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14434 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14435 // which is A horizontal-op B.
14436
14437 // At least one of the operands should be a vector shuffle.
14438 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14439 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14440 return false;
14441
14442 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014443
14444 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14445 "Unsupported vector type for horizontal add/sub");
14446
14447 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14448 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014449 unsigned NumElts = VT.getVectorNumElements();
14450 unsigned NumLanes = VT.getSizeInBits()/128;
14451 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014452 assert((NumLaneElts % 2 == 0) &&
14453 "Vector type should have an even number of elements in each lane");
14454 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014455
14456 // View LHS in the form
14457 // LHS = VECTOR_SHUFFLE A, B, LMask
14458 // If LHS is not a shuffle then pretend it is the shuffle
14459 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14460 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14461 // type VT.
14462 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014463 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014464 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14465 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14466 A = LHS.getOperand(0);
14467 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14468 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014469 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14470 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014471 } else {
14472 if (LHS.getOpcode() != ISD::UNDEF)
14473 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014474 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014475 LMask[i] = i;
14476 }
14477
14478 // Likewise, view RHS in the form
14479 // RHS = VECTOR_SHUFFLE C, D, RMask
14480 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014481 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014482 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14483 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14484 C = RHS.getOperand(0);
14485 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14486 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014487 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14488 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014489 } else {
14490 if (RHS.getOpcode() != ISD::UNDEF)
14491 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014492 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014493 RMask[i] = i;
14494 }
14495
14496 // Check that the shuffles are both shuffling the same vectors.
14497 if (!(A == C && B == D) && !(A == D && B == C))
14498 return false;
14499
14500 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14501 if (!A.getNode() && !B.getNode())
14502 return false;
14503
14504 // If A and B occur in reverse order in RHS, then "swap" them (which means
14505 // rewriting the mask).
14506 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014507 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014508
14509 // At this point LHS and RHS are equivalent to
14510 // LHS = VECTOR_SHUFFLE A, B, LMask
14511 // RHS = VECTOR_SHUFFLE A, B, RMask
14512 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014513 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014514 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014515
Craig Topperf8363302011-12-02 08:18:41 +000014516 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014517 if (LIdx < 0 || RIdx < 0 ||
14518 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14519 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014520 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014521
Craig Topperf8363302011-12-02 08:18:41 +000014522 // Check that successive elements are being operated on. If not, this is
14523 // not a horizontal operation.
14524 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14525 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014526 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014527 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014528 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014529 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014530 }
14531
14532 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14533 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14534 return true;
14535}
14536
14537/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14538static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14539 const X86Subtarget *Subtarget) {
14540 EVT VT = N->getValueType(0);
14541 SDValue LHS = N->getOperand(0);
14542 SDValue RHS = N->getOperand(1);
14543
14544 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014545 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014546 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014547 isHorizontalBinOp(LHS, RHS, true))
14548 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14549 return SDValue();
14550}
14551
14552/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14553static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14554 const X86Subtarget *Subtarget) {
14555 EVT VT = N->getValueType(0);
14556 SDValue LHS = N->getOperand(0);
14557 SDValue RHS = N->getOperand(1);
14558
14559 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014560 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014561 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014562 isHorizontalBinOp(LHS, RHS, false))
14563 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14564 return SDValue();
14565}
14566
Chris Lattner6cf73262008-01-25 06:14:17 +000014567/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14568/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014569static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014570 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14571 // F[X]OR(0.0, x) -> x
14572 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014573 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14574 if (C->getValueAPF().isPosZero())
14575 return N->getOperand(1);
14576 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14577 if (C->getValueAPF().isPosZero())
14578 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014579 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014580}
14581
14582/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014583static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014584 // FAND(0.0, x) -> 0.0
14585 // FAND(x, 0.0) -> 0.0
14586 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14587 if (C->getValueAPF().isPosZero())
14588 return N->getOperand(0);
14589 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14590 if (C->getValueAPF().isPosZero())
14591 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014592 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014593}
14594
Dan Gohmane5af2d32009-01-29 01:59:02 +000014595static SDValue PerformBTCombine(SDNode *N,
14596 SelectionDAG &DAG,
14597 TargetLowering::DAGCombinerInfo &DCI) {
14598 // BT ignores high bits in the bit index operand.
14599 SDValue Op1 = N->getOperand(1);
14600 if (Op1.hasOneUse()) {
14601 unsigned BitWidth = Op1.getValueSizeInBits();
14602 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14603 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014604 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14605 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014606 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014607 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14608 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14609 DCI.CommitTargetLoweringOpt(TLO);
14610 }
14611 return SDValue();
14612}
Chris Lattner83e6c992006-10-04 06:57:07 +000014613
Eli Friedman7a5e5552009-06-07 06:52:44 +000014614static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14615 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014616 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014617 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014618 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014619 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014620 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014621 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014622 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014623 }
14624 return SDValue();
14625}
14626
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014627static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14628 TargetLowering::DAGCombinerInfo &DCI,
14629 const X86Subtarget *Subtarget) {
14630 if (!DCI.isBeforeLegalizeOps())
14631 return SDValue();
14632
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014633 if (!Subtarget->hasAVX())
14634 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014635
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014636 // Optimize vectors in AVX mode
14637 // Sign extend v8i16 to v8i32 and
14638 // v4i32 to v4i64
14639 //
14640 // Divide input vector into two parts
14641 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14642 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14643 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014644
14645 EVT VT = N->getValueType(0);
14646 SDValue Op = N->getOperand(0);
14647 EVT OpVT = Op.getValueType();
14648 DebugLoc dl = N->getDebugLoc();
14649
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014650 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14651 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014652
14653 unsigned NumElems = OpVT.getVectorNumElements();
14654 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014655 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014656
14657 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014658 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014659
14660 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014661 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014662
14663 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014664 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014665
14666 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014667 VT.getVectorNumElements()/2);
14668
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014669 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14670 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14671
14672 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14673 }
14674 return SDValue();
14675}
14676
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014677static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14678 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014679 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14680 // (and (i32 x86isd::setcc_carry), 1)
14681 // This eliminates the zext. This transformation is necessary because
14682 // ISD::SETCC is always legalized to i8.
14683 DebugLoc dl = N->getDebugLoc();
14684 SDValue N0 = N->getOperand(0);
14685 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014686 EVT OpVT = N0.getValueType();
14687
Evan Cheng2e489c42009-12-16 00:53:11 +000014688 if (N0.getOpcode() == ISD::AND &&
14689 N0.hasOneUse() &&
14690 N0.getOperand(0).hasOneUse()) {
14691 SDValue N00 = N0.getOperand(0);
14692 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14693 return SDValue();
14694 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14695 if (!C || C->getZExtValue() != 1)
14696 return SDValue();
14697 return DAG.getNode(ISD::AND, dl, VT,
14698 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14699 N00.getOperand(0), N00.getOperand(1)),
14700 DAG.getConstant(1, VT));
14701 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014702 // Optimize vectors in AVX mode:
14703 //
14704 // v8i16 -> v8i32
14705 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14706 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14707 // Concat upper and lower parts.
14708 //
14709 // v4i32 -> v4i64
14710 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14711 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14712 // Concat upper and lower parts.
14713 //
14714 if (Subtarget->hasAVX()) {
14715
14716 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14717 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14718
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014719 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014720 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14721 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14722
14723 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14724 VT.getVectorNumElements()/2);
14725
14726 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14727 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14728
14729 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14730 }
14731 }
14732
Evan Cheng2e489c42009-12-16 00:53:11 +000014733
14734 return SDValue();
14735}
14736
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014737// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14738static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14739 unsigned X86CC = N->getConstantOperandVal(0);
14740 SDValue EFLAG = N->getOperand(1);
14741 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014742
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014743 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14744 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14745 // cases.
14746 if (X86CC == X86::COND_B)
14747 return DAG.getNode(ISD::AND, DL, MVT::i8,
14748 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14749 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14750 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014751
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014752 return SDValue();
14753}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014754
Benjamin Kramer1396c402011-06-18 11:09:41 +000014755static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14756 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014757 SDValue Op0 = N->getOperand(0);
14758 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14759 // a 32-bit target where SSE doesn't support i64->FP operations.
14760 if (Op0.getOpcode() == ISD::LOAD) {
14761 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14762 EVT VT = Ld->getValueType(0);
14763 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14764 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14765 !XTLI->getSubtarget()->is64Bit() &&
14766 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014767 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14768 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014769 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14770 return FILDChain;
14771 }
14772 }
14773 return SDValue();
14774}
14775
Chris Lattner23a01992010-12-20 01:37:09 +000014776// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14777static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14778 X86TargetLowering::DAGCombinerInfo &DCI) {
14779 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14780 // the result is either zero or one (depending on the input carry bit).
14781 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14782 if (X86::isZeroNode(N->getOperand(0)) &&
14783 X86::isZeroNode(N->getOperand(1)) &&
14784 // We don't have a good way to replace an EFLAGS use, so only do this when
14785 // dead right now.
14786 SDValue(N, 1).use_empty()) {
14787 DebugLoc DL = N->getDebugLoc();
14788 EVT VT = N->getValueType(0);
14789 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14790 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14791 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14792 DAG.getConstant(X86::COND_B,MVT::i8),
14793 N->getOperand(2)),
14794 DAG.getConstant(1, VT));
14795 return DCI.CombineTo(N, Res1, CarryOut);
14796 }
14797
14798 return SDValue();
14799}
14800
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014801// fold (add Y, (sete X, 0)) -> adc 0, Y
14802// (add Y, (setne X, 0)) -> sbb -1, Y
14803// (sub (sete X, 0), Y) -> sbb 0, Y
14804// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014805static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014806 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014807
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014808 // Look through ZExts.
14809 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14810 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14811 return SDValue();
14812
14813 SDValue SetCC = Ext.getOperand(0);
14814 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14815 return SDValue();
14816
14817 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14818 if (CC != X86::COND_E && CC != X86::COND_NE)
14819 return SDValue();
14820
14821 SDValue Cmp = SetCC.getOperand(1);
14822 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014823 !X86::isZeroNode(Cmp.getOperand(1)) ||
14824 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014825 return SDValue();
14826
14827 SDValue CmpOp0 = Cmp.getOperand(0);
14828 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14829 DAG.getConstant(1, CmpOp0.getValueType()));
14830
14831 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14832 if (CC == X86::COND_NE)
14833 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14834 DL, OtherVal.getValueType(), OtherVal,
14835 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14836 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14837 DL, OtherVal.getValueType(), OtherVal,
14838 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14839}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014840
Craig Topper54f952a2011-11-19 09:02:40 +000014841/// PerformADDCombine - Do target-specific dag combines on integer adds.
14842static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14843 const X86Subtarget *Subtarget) {
14844 EVT VT = N->getValueType(0);
14845 SDValue Op0 = N->getOperand(0);
14846 SDValue Op1 = N->getOperand(1);
14847
14848 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014849 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000014850 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014851 isHorizontalBinOp(Op0, Op1, true))
14852 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14853
14854 return OptimizeConditionalInDecrement(N, DAG);
14855}
14856
14857static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14858 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014859 SDValue Op0 = N->getOperand(0);
14860 SDValue Op1 = N->getOperand(1);
14861
14862 // X86 can't encode an immediate LHS of a sub. See if we can push the
14863 // negation into a preceding instruction.
14864 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014865 // If the RHS of the sub is a XOR with one use and a constant, invert the
14866 // immediate. Then add one to the LHS of the sub so we can turn
14867 // X-Y -> X+~Y+1, saving one register.
14868 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14869 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014870 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014871 EVT VT = Op0.getValueType();
14872 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14873 Op1.getOperand(0),
14874 DAG.getConstant(~XorC, VT));
14875 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014876 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014877 }
14878 }
14879
Craig Topper54f952a2011-11-19 09:02:40 +000014880 // Try to synthesize horizontal adds from adds of shuffles.
14881 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000014882 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000014883 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
14884 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000014885 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14886
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014887 return OptimizeConditionalInDecrement(N, DAG);
14888}
14889
Dan Gohman475871a2008-07-27 21:46:04 +000014890SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014891 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014892 SelectionDAG &DAG = DCI.DAG;
14893 switch (N->getOpcode()) {
14894 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014895 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014896 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014897 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000014898 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014899 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014900 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14901 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014902 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014903 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014904 case ISD::SHL:
14905 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000014906 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014907 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014908 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014909 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014910 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014911 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014912 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014913 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14914 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014915 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014916 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14917 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014918 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014919 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014920 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014921 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000014922 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014923 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000014924 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014925 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000014926 case X86ISD::UNPCKH:
14927 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014928 case X86ISD::MOVHLPS:
14929 case X86ISD::MOVLHPS:
14930 case X86ISD::PSHUFD:
14931 case X86ISD::PSHUFHW:
14932 case X86ISD::PSHUFLW:
14933 case X86ISD::MOVSS:
14934 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000014935 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000014936 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014937 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014938 }
14939
Dan Gohman475871a2008-07-27 21:46:04 +000014940 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014941}
14942
Evan Chenge5b51ac2010-04-17 06:13:15 +000014943/// isTypeDesirableForOp - Return true if the target has native support for
14944/// the specified value type and it is 'desirable' to use the type for the
14945/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14946/// instruction encodings are longer and some i16 instructions are slow.
14947bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14948 if (!isTypeLegal(VT))
14949 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014950 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014951 return true;
14952
14953 switch (Opc) {
14954 default:
14955 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014956 case ISD::LOAD:
14957 case ISD::SIGN_EXTEND:
14958 case ISD::ZERO_EXTEND:
14959 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014960 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014961 case ISD::SRL:
14962 case ISD::SUB:
14963 case ISD::ADD:
14964 case ISD::MUL:
14965 case ISD::AND:
14966 case ISD::OR:
14967 case ISD::XOR:
14968 return false;
14969 }
14970}
14971
14972/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014973/// beneficial for dag combiner to promote the specified node. If true, it
14974/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014975bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014976 EVT VT = Op.getValueType();
14977 if (VT != MVT::i16)
14978 return false;
14979
Evan Cheng4c26e932010-04-19 19:29:22 +000014980 bool Promote = false;
14981 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014982 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014983 default: break;
14984 case ISD::LOAD: {
14985 LoadSDNode *LD = cast<LoadSDNode>(Op);
14986 // If the non-extending load has a single use and it's not live out, then it
14987 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014988 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14989 Op.hasOneUse()*/) {
14990 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14991 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14992 // The only case where we'd want to promote LOAD (rather then it being
14993 // promoted as an operand is when it's only use is liveout.
14994 if (UI->getOpcode() != ISD::CopyToReg)
14995 return false;
14996 }
14997 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014998 Promote = true;
14999 break;
15000 }
15001 case ISD::SIGN_EXTEND:
15002 case ISD::ZERO_EXTEND:
15003 case ISD::ANY_EXTEND:
15004 Promote = true;
15005 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015006 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015007 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015008 SDValue N0 = Op.getOperand(0);
15009 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015010 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015011 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015012 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015013 break;
15014 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015015 case ISD::ADD:
15016 case ISD::MUL:
15017 case ISD::AND:
15018 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015019 case ISD::XOR:
15020 Commute = true;
15021 // fallthrough
15022 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015023 SDValue N0 = Op.getOperand(0);
15024 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015025 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015026 return false;
15027 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015028 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015029 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015030 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015031 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015032 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015033 }
15034 }
15035
15036 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015037 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015038}
15039
Evan Cheng60c07e12006-07-05 22:17:51 +000015040//===----------------------------------------------------------------------===//
15041// X86 Inline Assembly Support
15042//===----------------------------------------------------------------------===//
15043
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015044namespace {
15045 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015046 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015047 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015048
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015049 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015050 StringRef piece(*args[i]);
15051 if (!s.startswith(piece)) // Check if the piece matches.
15052 return false;
15053
15054 s = s.substr(piece.size());
15055 StringRef::size_type pos = s.find_first_not_of(" \t");
15056 if (pos == 0) // We matched a prefix.
15057 return false;
15058
15059 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015060 }
15061
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015062 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015063 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015064 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015065}
15066
Chris Lattnerb8105652009-07-20 17:51:36 +000015067bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15068 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015069
15070 std::string AsmStr = IA->getAsmString();
15071
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015072 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15073 if (!Ty || Ty->getBitWidth() % 16 != 0)
15074 return false;
15075
Chris Lattnerb8105652009-07-20 17:51:36 +000015076 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015077 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015078 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015079
15080 switch (AsmPieces.size()) {
15081 default: return false;
15082 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015083 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015084 // we will turn this bswap into something that will be lowered to logical
15085 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15086 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015087 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015088 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15089 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15090 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15091 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15092 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15093 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015094 // No need to check constraints, nothing other than the equivalent of
15095 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015096 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015097 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015098
Chris Lattnerb8105652009-07-20 17:51:36 +000015099 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015100 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015101 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015102 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15103 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015104 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015105 const std::string &ConstraintsStr = IA->getConstraintString();
15106 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015107 std::sort(AsmPieces.begin(), AsmPieces.end());
15108 if (AsmPieces.size() == 4 &&
15109 AsmPieces[0] == "~{cc}" &&
15110 AsmPieces[1] == "~{dirflag}" &&
15111 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015112 AsmPieces[3] == "~{fpsr}")
15113 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015114 }
15115 break;
15116 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015117 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015118 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015119 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15120 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15121 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015122 AsmPieces.clear();
15123 const std::string &ConstraintsStr = IA->getConstraintString();
15124 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15125 std::sort(AsmPieces.begin(), AsmPieces.end());
15126 if (AsmPieces.size() == 4 &&
15127 AsmPieces[0] == "~{cc}" &&
15128 AsmPieces[1] == "~{dirflag}" &&
15129 AsmPieces[2] == "~{flags}" &&
15130 AsmPieces[3] == "~{fpsr}")
15131 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015132 }
Evan Cheng55d42002011-01-08 01:24:27 +000015133
15134 if (CI->getType()->isIntegerTy(64)) {
15135 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15136 if (Constraints.size() >= 2 &&
15137 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15138 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15139 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015140 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15141 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15142 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015143 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015144 }
15145 }
15146 break;
15147 }
15148 return false;
15149}
15150
15151
15152
Chris Lattnerf4dff842006-07-11 02:54:03 +000015153/// getConstraintType - Given a constraint letter, return the type of
15154/// constraint it is for this target.
15155X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015156X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15157 if (Constraint.size() == 1) {
15158 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015159 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015160 case 'q':
15161 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015162 case 'f':
15163 case 't':
15164 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015165 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015166 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015167 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015168 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015169 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015170 case 'a':
15171 case 'b':
15172 case 'c':
15173 case 'd':
15174 case 'S':
15175 case 'D':
15176 case 'A':
15177 return C_Register;
15178 case 'I':
15179 case 'J':
15180 case 'K':
15181 case 'L':
15182 case 'M':
15183 case 'N':
15184 case 'G':
15185 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015186 case 'e':
15187 case 'Z':
15188 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015189 default:
15190 break;
15191 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015192 }
Chris Lattner4234f572007-03-25 02:14:49 +000015193 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015194}
15195
John Thompson44ab89e2010-10-29 17:29:13 +000015196/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015197/// This object must already have been set up with the operand type
15198/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015199TargetLowering::ConstraintWeight
15200 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015201 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015202 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015203 Value *CallOperandVal = info.CallOperandVal;
15204 // If we don't have a value, we can't do a match,
15205 // but allow it at the lowest weight.
15206 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015207 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015208 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015209 // Look at the constraint type.
15210 switch (*constraint) {
15211 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015212 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15213 case 'R':
15214 case 'q':
15215 case 'Q':
15216 case 'a':
15217 case 'b':
15218 case 'c':
15219 case 'd':
15220 case 'S':
15221 case 'D':
15222 case 'A':
15223 if (CallOperandVal->getType()->isIntegerTy())
15224 weight = CW_SpecificReg;
15225 break;
15226 case 'f':
15227 case 't':
15228 case 'u':
15229 if (type->isFloatingPointTy())
15230 weight = CW_SpecificReg;
15231 break;
15232 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015233 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015234 weight = CW_SpecificReg;
15235 break;
15236 case 'x':
15237 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015238 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015239 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015240 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015241 break;
15242 case 'I':
15243 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15244 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015245 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015246 }
15247 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015248 case 'J':
15249 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15250 if (C->getZExtValue() <= 63)
15251 weight = CW_Constant;
15252 }
15253 break;
15254 case 'K':
15255 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15256 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15257 weight = CW_Constant;
15258 }
15259 break;
15260 case 'L':
15261 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15262 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15263 weight = CW_Constant;
15264 }
15265 break;
15266 case 'M':
15267 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15268 if (C->getZExtValue() <= 3)
15269 weight = CW_Constant;
15270 }
15271 break;
15272 case 'N':
15273 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15274 if (C->getZExtValue() <= 0xff)
15275 weight = CW_Constant;
15276 }
15277 break;
15278 case 'G':
15279 case 'C':
15280 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15281 weight = CW_Constant;
15282 }
15283 break;
15284 case 'e':
15285 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15286 if ((C->getSExtValue() >= -0x80000000LL) &&
15287 (C->getSExtValue() <= 0x7fffffffLL))
15288 weight = CW_Constant;
15289 }
15290 break;
15291 case 'Z':
15292 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15293 if (C->getZExtValue() <= 0xffffffff)
15294 weight = CW_Constant;
15295 }
15296 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015297 }
15298 return weight;
15299}
15300
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015301/// LowerXConstraint - try to replace an X constraint, which matches anything,
15302/// with another that has more specific requirements based on the type of the
15303/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015304const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015305LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015306 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15307 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015308 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015309 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015310 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015311 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015312 return "x";
15313 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015314
Chris Lattner5e764232008-04-26 23:02:14 +000015315 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015316}
15317
Chris Lattner48884cd2007-08-25 00:47:38 +000015318/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15319/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015320void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015321 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015322 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015323 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015324 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015325
Eric Christopher100c8332011-06-02 23:16:42 +000015326 // Only support length 1 constraints for now.
15327 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015328
Eric Christopher100c8332011-06-02 23:16:42 +000015329 char ConstraintLetter = Constraint[0];
15330 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015331 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015332 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015333 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015334 if (C->getZExtValue() <= 31) {
15335 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015336 break;
15337 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015338 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015339 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015340 case 'J':
15341 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015342 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015343 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15344 break;
15345 }
15346 }
15347 return;
15348 case 'K':
15349 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015350 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015351 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15352 break;
15353 }
15354 }
15355 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015356 case 'N':
15357 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015358 if (C->getZExtValue() <= 255) {
15359 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015360 break;
15361 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015362 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015363 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015364 case 'e': {
15365 // 32-bit signed value
15366 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015367 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15368 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015369 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015370 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015371 break;
15372 }
15373 // FIXME gcc accepts some relocatable values here too, but only in certain
15374 // memory models; it's complicated.
15375 }
15376 return;
15377 }
15378 case 'Z': {
15379 // 32-bit unsigned value
15380 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015381 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15382 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015383 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15384 break;
15385 }
15386 }
15387 // FIXME gcc accepts some relocatable values here too, but only in certain
15388 // memory models; it's complicated.
15389 return;
15390 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015391 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015392 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015393 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015394 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015395 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015396 break;
15397 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015398
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015399 // In any sort of PIC mode addresses need to be computed at runtime by
15400 // adding in a register or some sort of table lookup. These can't
15401 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015402 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015403 return;
15404
Chris Lattnerdc43a882007-05-03 16:52:29 +000015405 // If we are in non-pic codegen mode, we allow the address of a global (with
15406 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015407 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015408 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015409
Chris Lattner49921962009-05-08 18:23:14 +000015410 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15411 while (1) {
15412 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15413 Offset += GA->getOffset();
15414 break;
15415 } else if (Op.getOpcode() == ISD::ADD) {
15416 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15417 Offset += C->getZExtValue();
15418 Op = Op.getOperand(0);
15419 continue;
15420 }
15421 } else if (Op.getOpcode() == ISD::SUB) {
15422 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15423 Offset += -C->getZExtValue();
15424 Op = Op.getOperand(0);
15425 continue;
15426 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015427 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015428
Chris Lattner49921962009-05-08 18:23:14 +000015429 // Otherwise, this isn't something we can handle, reject it.
15430 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015431 }
Eric Christopherfd179292009-08-27 18:07:15 +000015432
Dan Gohman46510a72010-04-15 01:51:59 +000015433 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015434 // If we require an extra load to get this address, as in PIC mode, we
15435 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015436 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15437 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015438 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015439
Devang Patel0d881da2010-07-06 22:08:15 +000015440 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15441 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015442 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015443 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015444 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015445
Gabor Greifba36cb52008-08-28 21:40:38 +000015446 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015447 Ops.push_back(Result);
15448 return;
15449 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015450 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015451}
15452
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015453std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015454X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015455 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015456 // First, see if this is a constraint that directly corresponds to an LLVM
15457 // register class.
15458 if (Constraint.size() == 1) {
15459 // GCC Constraint Letters
15460 switch (Constraint[0]) {
15461 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015462 // TODO: Slight differences here in allocation order and leaving
15463 // RIP in the class. Do they matter any more here than they do
15464 // in the normal allocation?
15465 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15466 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015467 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015468 return std::make_pair(0U, X86::GR32RegisterClass);
15469 else if (VT == MVT::i16)
15470 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015471 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015472 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015473 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015474 return std::make_pair(0U, X86::GR64RegisterClass);
15475 break;
15476 }
15477 // 32-bit fallthrough
15478 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015479 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015480 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15481 else if (VT == MVT::i16)
15482 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015483 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015484 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15485 else if (VT == MVT::i64)
15486 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15487 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015488 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015489 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015490 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015491 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015492 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015493 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015494 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015495 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015496 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015497 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015498 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015499 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15500 if (VT == MVT::i16)
15501 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15502 if (VT == MVT::i32 || !Subtarget->is64Bit())
15503 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15504 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015505 case 'f': // FP Stack registers.
15506 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15507 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015508 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015509 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015510 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015511 return std::make_pair(0U, X86::RFP64RegisterClass);
15512 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015513 case 'y': // MMX_REGS if MMX allowed.
15514 if (!Subtarget->hasMMX()) break;
15515 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015516 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015517 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015518 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015519 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015520 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015521
Owen Anderson825b72b2009-08-11 20:47:22 +000015522 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015523 default: break;
15524 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015525 case MVT::f32:
15526 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015527 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015528 case MVT::f64:
15529 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015530 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015531 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015532 case MVT::v16i8:
15533 case MVT::v8i16:
15534 case MVT::v4i32:
15535 case MVT::v2i64:
15536 case MVT::v4f32:
15537 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015538 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015539 // AVX types.
15540 case MVT::v32i8:
15541 case MVT::v16i16:
15542 case MVT::v8i32:
15543 case MVT::v4i64:
15544 case MVT::v8f32:
15545 case MVT::v4f64:
15546 return std::make_pair(0U, X86::VR256RegisterClass);
15547
Chris Lattner0f65cad2007-04-09 05:49:22 +000015548 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015549 break;
15550 }
15551 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015552
Chris Lattnerf76d1802006-07-31 23:26:50 +000015553 // Use the default implementation in TargetLowering to convert the register
15554 // constraint into a member of a register class.
15555 std::pair<unsigned, const TargetRegisterClass*> Res;
15556 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015557
15558 // Not found as a standard register?
15559 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015560 // Map st(0) -> st(7) -> ST0
15561 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15562 tolower(Constraint[1]) == 's' &&
15563 tolower(Constraint[2]) == 't' &&
15564 Constraint[3] == '(' &&
15565 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15566 Constraint[5] == ')' &&
15567 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015568
Chris Lattner56d77c72009-09-13 22:41:48 +000015569 Res.first = X86::ST0+Constraint[4]-'0';
15570 Res.second = X86::RFP80RegisterClass;
15571 return Res;
15572 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015573
Chris Lattner56d77c72009-09-13 22:41:48 +000015574 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015575 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015576 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015577 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015578 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015579 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015580
15581 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015582 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015583 Res.first = X86::EFLAGS;
15584 Res.second = X86::CCRRegisterClass;
15585 return Res;
15586 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015587
Dale Johannesen330169f2008-11-13 21:52:36 +000015588 // 'A' means EAX + EDX.
15589 if (Constraint == "A") {
15590 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015591 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015592 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015593 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015594 return Res;
15595 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015596
Chris Lattnerf76d1802006-07-31 23:26:50 +000015597 // Otherwise, check to see if this is a register class of the wrong value
15598 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15599 // turn into {ax},{dx}.
15600 if (Res.second->hasType(VT))
15601 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015602
Chris Lattnerf76d1802006-07-31 23:26:50 +000015603 // All of the single-register GCC register classes map their values onto
15604 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15605 // really want an 8-bit or 32-bit register, map to the appropriate register
15606 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015607 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015608 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015609 unsigned DestReg = 0;
15610 switch (Res.first) {
15611 default: break;
15612 case X86::AX: DestReg = X86::AL; break;
15613 case X86::DX: DestReg = X86::DL; break;
15614 case X86::CX: DestReg = X86::CL; break;
15615 case X86::BX: DestReg = X86::BL; break;
15616 }
15617 if (DestReg) {
15618 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015619 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015620 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015621 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015622 unsigned DestReg = 0;
15623 switch (Res.first) {
15624 default: break;
15625 case X86::AX: DestReg = X86::EAX; break;
15626 case X86::DX: DestReg = X86::EDX; break;
15627 case X86::CX: DestReg = X86::ECX; break;
15628 case X86::BX: DestReg = X86::EBX; break;
15629 case X86::SI: DestReg = X86::ESI; break;
15630 case X86::DI: DestReg = X86::EDI; break;
15631 case X86::BP: DestReg = X86::EBP; break;
15632 case X86::SP: DestReg = X86::ESP; break;
15633 }
15634 if (DestReg) {
15635 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015636 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015637 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015638 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015639 unsigned DestReg = 0;
15640 switch (Res.first) {
15641 default: break;
15642 case X86::AX: DestReg = X86::RAX; break;
15643 case X86::DX: DestReg = X86::RDX; break;
15644 case X86::CX: DestReg = X86::RCX; break;
15645 case X86::BX: DestReg = X86::RBX; break;
15646 case X86::SI: DestReg = X86::RSI; break;
15647 case X86::DI: DestReg = X86::RDI; break;
15648 case X86::BP: DestReg = X86::RBP; break;
15649 case X86::SP: DestReg = X86::RSP; break;
15650 }
15651 if (DestReg) {
15652 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015653 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015654 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015655 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015656 } else if (Res.second == X86::FR32RegisterClass ||
15657 Res.second == X86::FR64RegisterClass ||
15658 Res.second == X86::VR128RegisterClass) {
15659 // Handle references to XMM physical registers that got mapped into the
15660 // wrong class. This can happen with constraints like {xmm0} where the
15661 // target independent register mapper will just pick the first match it can
15662 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015663 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015664 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015665 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015666 Res.second = X86::FR64RegisterClass;
15667 else if (X86::VR128RegisterClass->hasType(VT))
15668 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015669 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015670
Chris Lattnerf76d1802006-07-31 23:26:50 +000015671 return Res;
15672}