blob: 19840a3e98d91a6a0ac192bdd66253ae0ac3601e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090
Chris Lattner48be23c2008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000297}
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000309// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314}
315
Jason W Kim685c3502011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Chenga8e29892007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendling04863d02010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling0f630752010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Chenga8e29892007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Anderson498ec202010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000375}
376
Jim Grosbachb35ad412010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382}
383
Owen Anderson00828302011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson22f5dc72010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000395}
396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000404}
Evan Chengf40deed2010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000415def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000416 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000417 let PrintMethod = "printSOImmOperand";
418}
419
Evan Chengc70d1842007-03-20 08:11:30 +0000420// Break so_imm's up into two pieces. This handles immediates with up to 16
421// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
422// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000423def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000424 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000425}]>;
426
427/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
428///
429def arm_i32imm : PatLeaf<(imm), [{
430 if (Subtarget->hasV6T2Ops())
431 return true;
432 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
433}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000434
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000435/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
436def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
437 return (int32_t)N->getZExtValue() < 32;
438}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000439
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000440/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
441def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
442 return (int32_t)N->getZExtValue() < 32;
443}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000444 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000445}
446
Evan Cheng75972122011-01-13 07:58:56 +0000447// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000448// The imm is split into imm{15-12}, imm{11-0}
449//
Evan Cheng75972122011-01-13 07:58:56 +0000450def i32imm_hilo16 : Operand<i32> {
451 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000452}
453
Evan Chenga9688c42010-12-11 04:11:38 +0000454/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
455/// e.g., 0xf000ffff
456def bf_inv_mask_imm : Operand<i32>,
457 PatLeaf<(imm), [{
458 return ARM::isBitFieldInvertedMask(N->getZExtValue());
459}] > {
460 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
461 let PrintMethod = "printBitfieldInvMaskImmOperand";
462}
463
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000464/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
465def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
466 return isInt<5>(N->getSExtValue());
467}]>;
468
469/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
470def width_imm : Operand<i32>, PatLeaf<(imm), [{
471 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
472}] > {
473 let EncoderMethod = "getMsbOpValue";
474}
475
Evan Chenga8e29892007-01-19 07:51:42 +0000476// Define ARM specific addressing modes.
477
Jim Grosbach3e556122010-10-26 22:37:02 +0000478
479// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000480//
Jim Grosbach3e556122010-10-26 22:37:02 +0000481def addrmode_imm12 : Operand<i32>,
482 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000483 // 12-bit immediate operand. Note that instructions using this encode
484 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
485 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000486
Chris Lattner2ac19022010-11-15 05:19:05 +0000487 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000488 let PrintMethod = "printAddrModeImm12Operand";
489 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000490}
Jim Grosbach3e556122010-10-26 22:37:02 +0000491// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000492//
Jim Grosbach3e556122010-10-26 22:37:02 +0000493def ldst_so_reg : Operand<i32>,
494 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000495 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000496 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000497 let PrintMethod = "printAddrMode2Operand";
498 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
499}
500
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +0000501def MemMode2AsmOperand : AsmOperandClass {
502 let Name = "MemMode2";
503 let SuperClasses = [];
504 let ParserMethod = "tryParseMemMode2Operand";
505}
506
Jim Grosbach3e556122010-10-26 22:37:02 +0000507// addrmode2 := reg +/- imm12
508// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000509//
510def addrmode2 : Operand<i32>,
511 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000512 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000513 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +0000514 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000515 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
516}
517
518def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000519 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
520 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000521 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000522 let PrintMethod = "printAddrMode2OffsetOperand";
523 let MIOperandInfo = (ops GPR, i32imm);
524}
525
526// addrmode3 := reg +/- reg
527// addrmode3 := reg +/- imm8
528//
529def addrmode3 : Operand<i32>,
530 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000531 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000532 let PrintMethod = "printAddrMode3Operand";
533 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
534}
535
536def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000537 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
538 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000539 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000540 let PrintMethod = "printAddrMode3OffsetOperand";
541 let MIOperandInfo = (ops GPR, i32imm);
542}
543
Jim Grosbache6913602010-11-03 01:01:43 +0000544// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000545//
Jim Grosbache6913602010-11-03 01:01:43 +0000546def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000547 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000548 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000549}
550
Bill Wendling59914872010-11-08 00:39:58 +0000551def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000552 let Name = "MemMode5";
553 let SuperClasses = [];
554}
555
Evan Chenga8e29892007-01-19 07:51:42 +0000556// addrmode5 := reg +/- imm8*4
557//
558def addrmode5 : Operand<i32>,
559 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
560 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000561 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000562 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000563 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000564}
565
Bob Wilsond3a07652011-02-07 17:43:09 +0000566// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000567//
568def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000569 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000570 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000571 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000572 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000573}
574
Bob Wilsonda525062011-02-25 06:42:42 +0000575def am6offset : Operand<i32>,
576 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
577 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000578 let PrintMethod = "printAddrMode6OffsetOperand";
579 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000580 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000581}
582
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000583// Special version of addrmode6 to handle alignment encoding for VLD-dup
584// instructions, specifically VLD4-dup.
585def addrmode6dup : Operand<i32>,
586 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
587 let PrintMethod = "printAddrMode6Operand";
588 let MIOperandInfo = (ops GPR:$addr, i32imm);
589 let EncoderMethod = "getAddrMode6DupAddressOpValue";
590}
591
Evan Chenga8e29892007-01-19 07:51:42 +0000592// addrmodepc := pc + reg
593//
594def addrmodepc : Operand<i32>,
595 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
596 let PrintMethod = "printAddrModePCOperand";
597 let MIOperandInfo = (ops GPR, i32imm);
598}
599
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000600def MemMode7AsmOperand : AsmOperandClass {
601 let Name = "MemMode7";
602 let SuperClasses = [];
603}
604
605// addrmode7 := reg
606// Used by load/store exclusive instructions. Useful to enable right assembly
607// parsing and printing. Not used for any codegen matching.
608//
609def addrmode7 : Operand<i32> {
610 let PrintMethod = "printAddrMode7Operand";
611 let MIOperandInfo = (ops GPR);
612 let ParserMatchClass = MemMode7AsmOperand;
613}
614
Bob Wilson4f38b382009-08-21 21:58:55 +0000615def nohash_imm : Operand<i32> {
616 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000617}
618
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000619def CoprocNumAsmOperand : AsmOperandClass {
620 let Name = "CoprocNum";
621 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000622 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000623}
624
625def CoprocRegAsmOperand : AsmOperandClass {
626 let Name = "CoprocReg";
627 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000628 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000629}
630
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000631def p_imm : Operand<i32> {
632 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000633 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000634}
635
636def c_imm : Operand<i32> {
637 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000638 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000639}
640
Evan Chenga8e29892007-01-19 07:51:42 +0000641//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000642
Evan Cheng37f25d92008-08-28 23:39:26 +0000643include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000644
645//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000646// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000647//
648
Evan Cheng3924f782008-08-29 07:36:24 +0000649/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000650/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000651multiclass AsI1_bin_irs<bits<4> opcod, string opc,
652 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
653 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000654 // The register-immediate version is re-materializable. This is useful
655 // in particular for taking the address of a local.
656 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000657 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
658 iii, opc, "\t$Rd, $Rn, $imm",
659 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
660 bits<4> Rd;
661 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000662 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000663 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000664 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000665 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000666 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000667 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000668 }
Jim Grosbach62547262010-10-11 18:51:51 +0000669 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
670 iir, opc, "\t$Rd, $Rn, $Rm",
671 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000672 bits<4> Rd;
673 bits<4> Rn;
674 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000675 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000676 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000677 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000678 let Inst{15-12} = Rd;
679 let Inst{11-4} = 0b00000000;
680 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000681 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000682 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
683 iis, opc, "\t$Rd, $Rn, $shift",
684 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000685 bits<4> Rd;
686 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000687 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000688 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000689 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000690 let Inst{15-12} = Rd;
691 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000692 }
Evan Chenga8e29892007-01-19 07:51:42 +0000693}
694
Evan Cheng1e249e32009-06-25 20:59:23 +0000695/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000696/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000697let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000698multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
699 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
700 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000701 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
702 iii, opc, "\t$Rd, $Rn, $imm",
703 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
704 bits<4> Rd;
705 bits<4> Rn;
706 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000707 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000708 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000709 let Inst{19-16} = Rn;
710 let Inst{15-12} = Rd;
711 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000712 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000713 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
714 iir, opc, "\t$Rd, $Rn, $Rm",
715 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
716 bits<4> Rd;
717 bits<4> Rn;
718 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000719 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000720 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000721 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000722 let Inst{19-16} = Rn;
723 let Inst{15-12} = Rd;
724 let Inst{11-4} = 0b00000000;
725 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000726 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000727 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
728 iis, opc, "\t$Rd, $Rn, $shift",
729 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
730 bits<4> Rd;
731 bits<4> Rn;
732 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000733 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000734 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000735 let Inst{19-16} = Rn;
736 let Inst{15-12} = Rd;
737 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000738 }
Evan Cheng071a2792007-09-11 19:55:27 +0000739}
Evan Chengc85e8322007-07-05 07:13:32 +0000740}
741
742/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000743/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000744/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000745let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000746multiclass AI1_cmp_irs<bits<4> opcod, string opc,
747 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
748 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000749 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
750 opc, "\t$Rn, $imm",
751 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000752 bits<4> Rn;
753 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000754 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000755 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000756 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000757 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000758 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000759 }
760 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
761 opc, "\t$Rn, $Rm",
762 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000763 bits<4> Rn;
764 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000765 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000766 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000767 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000768 let Inst{19-16} = Rn;
769 let Inst{15-12} = 0b0000;
770 let Inst{11-4} = 0b00000000;
771 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000772 }
773 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
774 opc, "\t$Rn, $shift",
775 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000776 bits<4> Rn;
777 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000778 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000779 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000780 let Inst{19-16} = Rn;
781 let Inst{15-12} = 0b0000;
782 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000783 }
Evan Cheng071a2792007-09-11 19:55:27 +0000784}
Evan Chenga8e29892007-01-19 07:51:42 +0000785}
786
Evan Cheng576a3962010-09-25 00:49:35 +0000787/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000788/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000789/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000790multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000791 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
792 IIC_iEXTr, opc, "\t$Rd, $Rm",
793 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000794 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000795 bits<4> Rd;
796 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000797 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000798 let Inst{15-12} = Rd;
799 let Inst{11-10} = 0b00;
800 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000801 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000802 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
803 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
804 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000805 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000806 bits<4> Rd;
807 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000808 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000809 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000810 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000811 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000812 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000813 }
Evan Chenga8e29892007-01-19 07:51:42 +0000814}
815
Evan Cheng576a3962010-09-25 00:49:35 +0000816multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000817 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
818 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000819 [/* For disassembly only; pattern left blank */]>,
820 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000821 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000822 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000823 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000824 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
825 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000826 [/* For disassembly only; pattern left blank */]>,
827 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000828 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000829 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000830 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000831 }
832}
833
Evan Cheng576a3962010-09-25 00:49:35 +0000834/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000835/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000836multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000837 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
838 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
839 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000840 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000841 bits<4> Rd;
842 bits<4> Rm;
843 bits<4> Rn;
844 let Inst{19-16} = Rn;
845 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000846 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000847 let Inst{9-4} = 0b000111;
848 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000849 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000850 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
851 rot_imm:$rot),
852 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
853 [(set GPR:$Rd, (opnode GPR:$Rn,
854 (rotr GPR:$Rm, rot_imm:$rot)))]>,
855 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000856 bits<4> Rd;
857 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000858 bits<4> Rn;
859 bits<2> rot;
860 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000861 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000862 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000863 let Inst{9-4} = 0b000111;
864 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000865 }
Evan Chenga8e29892007-01-19 07:51:42 +0000866}
867
Johnny Chen2ec5e492010-02-22 21:50:40 +0000868// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000869multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000870 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
871 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000872 [/* For disassembly only; pattern left blank */]>,
873 Requires<[IsARM, HasV6]> {
874 let Inst{11-10} = 0b00;
875 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000876 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
877 rot_imm:$rot),
878 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000879 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000880 Requires<[IsARM, HasV6]> {
881 bits<4> Rn;
882 bits<2> rot;
883 let Inst{19-16} = Rn;
884 let Inst{11-10} = rot;
885 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000886}
887
Evan Cheng62674222009-06-25 23:34:10 +0000888/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
889let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000890multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
891 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000892 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
893 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
894 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000895 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000896 bits<4> Rd;
897 bits<4> Rn;
898 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000899 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000900 let Inst{15-12} = Rd;
901 let Inst{19-16} = Rn;
902 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000903 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000904 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
905 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
906 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000907 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000908 bits<4> Rd;
909 bits<4> Rn;
910 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000911 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000912 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000913 let isCommutable = Commutable;
914 let Inst{3-0} = Rm;
915 let Inst{15-12} = Rd;
916 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000917 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000918 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
919 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
920 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000921 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000922 bits<4> Rd;
923 bits<4> Rn;
924 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000925 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000926 let Inst{11-0} = shift;
927 let Inst{15-12} = Rd;
928 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000929 }
Jim Grosbache5165492009-11-09 00:11:35 +0000930}
931// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000932let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000933multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
934 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000935 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
936 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
937 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000938 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000939 bits<4> Rd;
940 bits<4> Rn;
941 bits<12> imm;
942 let Inst{15-12} = Rd;
943 let Inst{19-16} = Rn;
944 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000945 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000946 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000947 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000948 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
949 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
950 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000951 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000952 bits<4> Rd;
953 bits<4> Rn;
954 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000955 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000956 let isCommutable = Commutable;
957 let Inst{3-0} = Rm;
958 let Inst{15-12} = Rd;
959 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000960 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000961 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000962 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000963 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
964 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
965 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000966 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000967 bits<4> Rd;
968 bits<4> Rn;
969 bits<12> shift;
970 let Inst{11-0} = shift;
971 let Inst{15-12} = Rd;
972 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000973 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000974 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000975 }
Evan Cheng071a2792007-09-11 19:55:27 +0000976}
Evan Chengc85e8322007-07-05 07:13:32 +0000977}
Jim Grosbache5165492009-11-09 00:11:35 +0000978}
Evan Chengc85e8322007-07-05 07:13:32 +0000979
Jim Grosbach3e556122010-10-26 22:37:02 +0000980let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000981multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000982 InstrItinClass iir, PatFrag opnode> {
983 // Note: We use the complex addrmode_imm12 rather than just an input
984 // GPR and a constrained immediate so that we can use this to match
985 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000986 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000987 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
988 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000989 bits<4> Rt;
990 bits<17> addr;
991 let Inst{23} = addr{12}; // U (add = ('U' == 1))
992 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000993 let Inst{15-12} = Rt;
994 let Inst{11-0} = addr{11-0}; // imm12
995 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000996 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000997 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
998 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000999 bits<4> Rt;
1000 bits<17> shift;
1001 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1002 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001003 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001004 let Inst{11-0} = shift{11-0};
1005 }
1006}
1007}
1008
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001009multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001010 InstrItinClass iir, PatFrag opnode> {
1011 // Note: We use the complex addrmode_imm12 rather than just an input
1012 // GPR and a constrained immediate so that we can use this to match
1013 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001014 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001015 (ins GPR:$Rt, addrmode_imm12:$addr),
1016 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1017 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1018 bits<4> Rt;
1019 bits<17> addr;
1020 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1021 let Inst{19-16} = addr{16-13}; // Rn
1022 let Inst{15-12} = Rt;
1023 let Inst{11-0} = addr{11-0}; // imm12
1024 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001025 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001026 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1027 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1028 bits<4> Rt;
1029 bits<17> shift;
1030 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1031 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001032 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001033 let Inst{11-0} = shift{11-0};
1034 }
1035}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001036//===----------------------------------------------------------------------===//
1037// Instructions
1038//===----------------------------------------------------------------------===//
1039
Evan Chenga8e29892007-01-19 07:51:42 +00001040//===----------------------------------------------------------------------===//
1041// Miscellaneous Instructions.
1042//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001043
Evan Chenga8e29892007-01-19 07:51:42 +00001044/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1045/// the function. The first operand is the ID# for this instruction, the second
1046/// is the index into the MachineConstantPool that this is, the third is the
1047/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001048let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001049def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001050PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001051 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001052
Jim Grosbach4642ad32010-02-22 23:10:38 +00001053// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1054// from removing one half of the matched pairs. That breaks PEI, which assumes
1055// these will always be in pairs, and asserts if it finds otherwise. Better way?
1056let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001057def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001058PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001059 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001060
Jim Grosbach64171712010-02-16 21:07:46 +00001061def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001062PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001063 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001064}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001065
Johnny Chenf4d81052010-02-12 22:53:19 +00001066def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001067 [/* For disassembly only; pattern left blank */]>,
1068 Requires<[IsARM, HasV6T2]> {
1069 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001070 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001071 let Inst{7-0} = 0b00000000;
1072}
1073
Johnny Chenf4d81052010-02-12 22:53:19 +00001074def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1075 [/* For disassembly only; pattern left blank */]>,
1076 Requires<[IsARM, HasV6T2]> {
1077 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001078 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001079 let Inst{7-0} = 0b00000001;
1080}
1081
1082def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1083 [/* For disassembly only; pattern left blank */]>,
1084 Requires<[IsARM, HasV6T2]> {
1085 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001086 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001087 let Inst{7-0} = 0b00000010;
1088}
1089
1090def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1091 [/* For disassembly only; pattern left blank */]>,
1092 Requires<[IsARM, HasV6T2]> {
1093 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001094 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001095 let Inst{7-0} = 0b00000011;
1096}
1097
Johnny Chen2ec5e492010-02-22 21:50:40 +00001098def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1099 "\t$dst, $a, $b",
1100 [/* For disassembly only; pattern left blank */]>,
1101 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001102 bits<4> Rd;
1103 bits<4> Rn;
1104 bits<4> Rm;
1105 let Inst{3-0} = Rm;
1106 let Inst{15-12} = Rd;
1107 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001108 let Inst{27-20} = 0b01101000;
1109 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001110 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001111}
1112
Johnny Chenf4d81052010-02-12 22:53:19 +00001113def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1114 [/* For disassembly only; pattern left blank */]>,
1115 Requires<[IsARM, HasV6T2]> {
1116 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001117 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001118 let Inst{7-0} = 0b00000100;
1119}
1120
Johnny Chenc6f7b272010-02-11 18:12:29 +00001121// The i32imm operand $val can be used by a debugger to store more information
1122// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001123def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001124 [/* For disassembly only; pattern left blank */]>,
1125 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001126 bits<16> val;
1127 let Inst{3-0} = val{3-0};
1128 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001129 let Inst{27-20} = 0b00010010;
1130 let Inst{7-4} = 0b0111;
1131}
1132
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001133// Change Processor State is a system instruction -- for disassembly and
1134// parsing only.
1135// FIXME: Since the asm parser has currently no clean way to handle optional
1136// operands, create 3 versions of the same instruction. Once there's a clean
1137// framework to represent optional operands, change this behavior.
1138class CPS<dag iops, string asm_ops>
1139 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1140 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1141 bits<2> imod;
1142 bits<3> iflags;
1143 bits<5> mode;
1144 bit M;
1145
Johnny Chenb98e1602010-02-12 18:55:33 +00001146 let Inst{31-28} = 0b1111;
1147 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001148 let Inst{19-18} = imod;
1149 let Inst{17} = M; // Enabled if mode is set;
1150 let Inst{16} = 0;
1151 let Inst{8-6} = iflags;
1152 let Inst{5} = 0;
1153 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001154}
1155
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001156let M = 1 in
1157 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1158 "$imod\t$iflags, $mode">;
1159let mode = 0, M = 0 in
1160 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1161
1162let imod = 0, iflags = 0, M = 1 in
1163 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1164
Johnny Chenb92a23f2010-02-21 04:42:01 +00001165// Preload signals the memory system of possible future data/instruction access.
1166// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001167multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001168
Evan Chengdfed19f2010-11-03 06:34:55 +00001169 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001170 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001171 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001172 bits<4> Rt;
1173 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001174 let Inst{31-26} = 0b111101;
1175 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001176 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001177 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001178 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001179 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001180 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001181 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001182 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001183 }
1184
Evan Chengdfed19f2010-11-03 06:34:55 +00001185 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001186 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001187 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001188 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001189 let Inst{31-26} = 0b111101;
1190 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001191 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001192 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001193 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001194 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001195 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001196 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001197 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001198 }
1199}
1200
Evan Cheng416941d2010-11-04 05:19:35 +00001201defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1202defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1203defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001204
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001205def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1206 "setend\t$end",
1207 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001208 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001209 bits<1> end;
1210 let Inst{31-10} = 0b1111000100000001000000;
1211 let Inst{9} = end;
1212 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001213}
1214
Johnny Chenf4d81052010-02-12 22:53:19 +00001215def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001216 [/* For disassembly only; pattern left blank */]>,
1217 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001218 bits<4> opt;
1219 let Inst{27-4} = 0b001100100000111100001111;
1220 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001221}
1222
Johnny Chenba6e0332010-02-11 17:14:31 +00001223// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001224let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001225def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001226 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001227 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001228 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001229}
1230
Evan Cheng12c3a532008-11-06 17:48:05 +00001231// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001232let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001233def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1234 Size4Bytes, IIC_iALUr,
1235 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001236
Evan Cheng325474e2008-01-07 23:56:57 +00001237let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001238def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001239 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001240 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001241
Jim Grosbach53694262010-11-18 01:15:56 +00001242def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001243 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001244 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001245
Jim Grosbach53694262010-11-18 01:15:56 +00001246def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001247 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001248 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001249
Jim Grosbach53694262010-11-18 01:15:56 +00001250def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001251 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001252 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001253
Jim Grosbach53694262010-11-18 01:15:56 +00001254def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001255 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001256 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001257}
Chris Lattner13c63102008-01-06 05:55:01 +00001258let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001259def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001260 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001261
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001262def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001263 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1264 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001265
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001266def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001267 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001268}
Evan Cheng12c3a532008-11-06 17:48:05 +00001269} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001270
Evan Chenge07715c2009-06-23 05:25:29 +00001271
1272// LEApcrel - Load a pc-relative address into a register without offending the
1273// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001274let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001275// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001276// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1277// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001278def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001279 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001280 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001281 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001282 let Inst{27-25} = 0b001;
1283 let Inst{20} = 0;
1284 let Inst{19-16} = 0b1111;
1285 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001286 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001287}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001288def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1289 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001290
1291def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1292 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1293 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001294
Evan Chenga8e29892007-01-19 07:51:42 +00001295//===----------------------------------------------------------------------===//
1296// Control Flow Instructions.
1297//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001298
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001299let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1300 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001301 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001302 "bx", "\tlr", [(ARMretflag)]>,
1303 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001304 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001305 }
1306
1307 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001308 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001309 "mov", "\tpc, lr", [(ARMretflag)]>,
1310 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001311 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001312 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001313}
Rafael Espindola27185192006-09-29 21:20:16 +00001314
Bob Wilson04ea6e52009-10-28 00:37:03 +00001315// Indirect branches
1316let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001317 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001318 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001319 [(brind GPR:$dst)]>,
1320 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001321 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001322 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001323 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001324 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001325
1326 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001327 // FIXME: We would really like to define this as a vanilla ARMPat like:
1328 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1329 // With that, however, we can't set isBranch, isTerminator, etc..
1330 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1331 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1332 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001333}
1334
Evan Cheng1e0eab12010-11-29 22:43:27 +00001335// All calls clobber the non-callee saved registers. SP is marked as
1336// a use to prevent stack-pointer assignments that appear immediately
1337// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001338let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001339 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001340 // FIXME: Do we really need a non-predicated version? If so, it should
1341 // at least be a pseudo instruction expanding to the predicated version
1342 // at MC lowering time.
Evan Cheng756da122009-07-22 06:46:53 +00001343 Defs = [R0, R1, R2, R3, R12, LR,
1344 D0, D1, D2, D3, D4, D5, D6, D7,
1345 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001346 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1347 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001348 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001349 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001350 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001351 Requires<[IsARM, IsNotDarwin]> {
1352 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001353 bits<24> func;
1354 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001355 }
Evan Cheng277f0742007-06-19 21:05:09 +00001356
Jason W Kim685c3502011-02-04 19:47:15 +00001357 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001358 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001359 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001360 Requires<[IsARM, IsNotDarwin]> {
1361 bits<24> func;
1362 let Inst{23-0} = func;
1363 }
Evan Cheng277f0742007-06-19 21:05:09 +00001364
Evan Chenga8e29892007-01-19 07:51:42 +00001365 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001366 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001367 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001368 [(ARMcall GPR:$func)]>,
1369 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001370 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001371 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001372 let Inst{3-0} = func;
1373 }
1374
1375 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1376 IIC_Br, "blx", "\t$func",
1377 [(ARMcall_pred GPR:$func)]>,
1378 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1379 bits<4> func;
1380 let Inst{27-4} = 0b000100101111111111110011;
1381 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001382 }
1383
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001384 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001385 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001386 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1387 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1388 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001389
1390 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001391 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1392 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1393 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001394}
1395
David Goodwin1a8f36e2009-08-12 18:31:53 +00001396let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001397 // On Darwin R9 is call-clobbered.
1398 // R7 is marked as a use to prevent frame-pointer assignments from being
1399 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001400 Defs = [R0, R1, R2, R3, R9, R12, LR,
1401 D0, D1, D2, D3, D4, D5, D6, D7,
1402 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001403 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1404 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001405 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1406 Size4Bytes, IIC_Br,
1407 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001408
Jim Grosbachf859a542011-03-12 00:45:26 +00001409 def BLr9_pred : ARMPseudoInst<(outs),
1410 (ins bltarget:$func, pred:$p, variable_ops),
1411 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001412 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001413 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001414
1415 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001416 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1417 Size4Bytes, IIC_Br,
1418 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001419
Jim Grosbachf859a542011-03-12 00:45:26 +00001420 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1421 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001422 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001423 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001424
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001425 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001426 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001427 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1428 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1429 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001430
1431 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001432 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1433 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1434 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001435}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001436
Dale Johannesen51e28e62010-06-03 21:09:53 +00001437// Tail calls.
1438
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001439// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001440let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1441 // Darwin versions.
1442 let Defs = [R0, R1, R2, R3, R9, R12,
1443 D0, D1, D2, D3, D4, D5, D6, D7,
1444 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1445 D27, D28, D29, D30, D31, PC],
1446 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001447 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1448 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001449
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001450 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1451 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001452
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001453 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1454 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001455 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001456
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001457 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1458 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001459 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001460
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001461 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1462 Size4Bytes, IIC_Br,
1463 []>, Requires<[IsARM, IsDarwin]>;
1464
1465 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1466 Size4Bytes, IIC_Br,
1467 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001468 }
1469
1470 // Non-Darwin versions (the difference is R9).
1471 let Defs = [R0, R1, R2, R3, R12,
1472 D0, D1, D2, D3, D4, D5, D6, D7,
1473 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1474 D27, D28, D29, D30, D31, PC],
1475 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001476 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1477 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001478
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001479 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1480 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001481
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001482 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1483 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001484 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001485
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001486 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1487 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001488 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001489
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001490 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1491 Size4Bytes, IIC_Br,
1492 []>, Requires<[IsARM, IsNotDarwin]>;
1493 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1494 Size4Bytes, IIC_Br,
1495 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001496 }
1497}
1498
David Goodwin1a8f36e2009-08-12 18:31:53 +00001499let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001500 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001501 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001502 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001503 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1504 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001505 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1506 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001507
Jim Grosbach2dc77682010-11-29 18:37:44 +00001508 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1509 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001510 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001511 SizeSpecial, IIC_Br,
1512 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001513 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1514 // into i12 and rs suffixed versions.
1515 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001516 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001517 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001518 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001519 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001520 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001521 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001522 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001523 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001524 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001525 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001526 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001527
Evan Chengc85e8322007-07-05 07:13:32 +00001528 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001529 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001530 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001531 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001532 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1533 bits<24> target;
1534 let Inst{23-0} = target;
1535 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001536}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001537
Johnny Chena1e76212010-02-13 02:51:09 +00001538// Branch and Exchange Jazelle -- for disassembly only
1539def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1540 [/* For disassembly only; pattern left blank */]> {
1541 let Inst{23-20} = 0b0010;
1542 //let Inst{19-8} = 0xfff;
1543 let Inst{7-4} = 0b0010;
1544}
1545
Johnny Chen0296f3e2010-02-16 21:59:54 +00001546// Secure Monitor Call is a system instruction -- for disassembly only
1547def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1548 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001549 bits<4> opt;
1550 let Inst{23-4} = 0b01100000000000000111;
1551 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001552}
1553
Johnny Chen64dfb782010-02-16 20:04:27 +00001554// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001555let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001556def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001557 [/* For disassembly only; pattern left blank */]> {
1558 bits<24> svc;
1559 let Inst{23-0} = svc;
1560}
Johnny Chen85d5a892010-02-10 18:02:25 +00001561}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001562def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001563
Johnny Chenfb566792010-02-17 21:39:10 +00001564// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001565let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001566def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1567 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001568 [/* For disassembly only; pattern left blank */]> {
1569 let Inst{31-28} = 0b1111;
1570 let Inst{22-20} = 0b110; // W = 1
1571}
1572
Jim Grosbache6913602010-11-03 01:01:43 +00001573def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1574 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001575 [/* For disassembly only; pattern left blank */]> {
1576 let Inst{31-28} = 0b1111;
1577 let Inst{22-20} = 0b100; // W = 0
1578}
1579
Johnny Chenfb566792010-02-17 21:39:10 +00001580// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001581def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1582 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001583 [/* For disassembly only; pattern left blank */]> {
1584 let Inst{31-28} = 0b1111;
1585 let Inst{22-20} = 0b011; // W = 1
1586}
1587
Jim Grosbache6913602010-11-03 01:01:43 +00001588def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1589 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001590 [/* For disassembly only; pattern left blank */]> {
1591 let Inst{31-28} = 0b1111;
1592 let Inst{22-20} = 0b001; // W = 0
1593}
Chris Lattner39ee0362010-10-31 19:10:56 +00001594} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001595
Evan Chenga8e29892007-01-19 07:51:42 +00001596//===----------------------------------------------------------------------===//
1597// Load / store Instructions.
1598//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001599
Evan Chenga8e29892007-01-19 07:51:42 +00001600// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001601
1602
Evan Cheng7e2fe912010-10-28 06:47:08 +00001603defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001604 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001605defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001606 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001607defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001608 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001609defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001610 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001611
Evan Chengfa775d02007-03-19 07:20:03 +00001612// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001613let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1614 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001615def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001616 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1617 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001618 bits<4> Rt;
1619 bits<17> addr;
1620 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1621 let Inst{19-16} = 0b1111;
1622 let Inst{15-12} = Rt;
1623 let Inst{11-0} = addr{11-0}; // imm12
1624}
Evan Chengfa775d02007-03-19 07:20:03 +00001625
Evan Chenga8e29892007-01-19 07:51:42 +00001626// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001627def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001628 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1629 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001630
Evan Chenga8e29892007-01-19 07:51:42 +00001631// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001632def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001633 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1634 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001635
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001636def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001637 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1638 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001639
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001640let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1641 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001642// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1643// how to represent that such that tblgen is happy and we don't
1644// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001645// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001646def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1647 (ins addrmode3:$addr), LdMiscFrm,
1648 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001649 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001650}
Rafael Espindolac391d162006-10-23 20:34:27 +00001651
Evan Chenga8e29892007-01-19 07:51:42 +00001652// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001653multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001654 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1655 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001656 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1657 // {17-14} Rn
1658 // {13} 1 == Rm, 0 == imm12
1659 // {12} isAdd
1660 // {11-0} imm12/Rm
1661 bits<18> addr;
1662 let Inst{25} = addr{13};
1663 let Inst{23} = addr{12};
1664 let Inst{19-16} = addr{17-14};
1665 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00001666 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001667 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001668 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00001669 (ins addrmode2:$addr), IndexModePost, LdFrm, itin,
1670 opc, "\t$Rt, $addr", "$addr.base = $Rn_wb", []> {
1671 // {17-14} Rn
Jim Grosbach99f53d12010-11-15 20:47:07 +00001672 // {13} 1 == Rm, 0 == imm12
1673 // {12} isAdd
1674 // {11-0} imm12/Rm
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00001675 bits<18> addr;
1676 let Inst{25} = addr{13};
1677 let Inst{23} = addr{12};
1678 let Inst{19-16} = addr{17-14};
1679 let Inst{11-0} = addr{11-0};
1680 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001681 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001682}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001683
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001684let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001685defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1686defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001687}
Rafael Espindola450856d2006-12-12 00:37:38 +00001688
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001689multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1690 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1691 (ins addrmode3:$addr), IndexModePre,
1692 LdMiscFrm, itin,
1693 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1694 bits<14> addr;
1695 let Inst{23} = addr{8}; // U bit
1696 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1697 let Inst{19-16} = addr{12-9}; // Rn
1698 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1699 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1700 }
1701 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1702 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1703 LdMiscFrm, itin,
1704 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001705 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001706 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001707 let Inst{23} = offset{8}; // U bit
1708 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001709 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001710 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1711 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001712 }
1713}
Rafael Espindola4e307642006-09-08 16:59:47 +00001714
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001715let mayLoad = 1, neverHasSideEffects = 1 in {
1716defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1717defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1718defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1719let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1720defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1721} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001722
Johnny Chenadb561d2010-02-18 03:27:42 +00001723// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001724let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00001725def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1726 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1727 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1728 // {17-14} Rn
1729 // {13} 1 == Rm, 0 == imm12
1730 // {12} isAdd
1731 // {11-0} imm12/Rm
1732 bits<18> addr;
1733 let Inst{25} = addr{13};
1734 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001735 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00001736 let Inst{19-16} = addr{17-14};
1737 let Inst{11-0} = addr{11-0};
1738 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001739}
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00001740def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1741 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1742 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1743 // {17-14} Rn
1744 // {13} 1 == Rm, 0 == imm12
1745 // {12} isAdd
1746 // {11-0} imm12/Rm
1747 bits<18> addr;
1748 let Inst{25} = addr{13};
1749 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001750 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00001751 let Inst{19-16} = addr{17-14};
1752 let Inst{11-0} = addr{11-0};
1753 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001754}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001755def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1756 (ins GPR:$base, am3offset:$offset), IndexModePost,
1757 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001758 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1759 let Inst{21} = 1; // overwrite
1760}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001761def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1762 (ins GPR:$base, am3offset:$offset), IndexModePost,
1763 LdMiscFrm, IIC_iLoad_bh_ru,
1764 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001765 let Inst{21} = 1; // overwrite
1766}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001767def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1768 (ins GPR:$base, am3offset:$offset), IndexModePost,
1769 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001770 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001771 let Inst{21} = 1; // overwrite
1772}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001773}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001774
Evan Chenga8e29892007-01-19 07:51:42 +00001775// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001776
1777// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001778def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001779 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1780 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001781
Evan Chenga8e29892007-01-19 07:51:42 +00001782// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001783let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1784 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001785def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001786 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001787 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001788
1789// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001790def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001791 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001792 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001793 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1794 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001795 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001796
Jim Grosbach953557f42010-11-19 21:35:06 +00001797def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001798 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001799 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001800 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1801 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001802 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001803
Jim Grosbacha1b41752010-11-19 22:06:57 +00001804def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1805 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1806 IndexModePre, StFrm, IIC_iStore_bh_ru,
1807 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1808 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1809 GPR:$Rn, am2offset:$offset))]>;
1810def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1811 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1812 IndexModePost, StFrm, IIC_iStore_bh_ru,
1813 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1814 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1815 GPR:$Rn, am2offset:$offset))]>;
1816
Jim Grosbach2dc77682010-11-29 18:37:44 +00001817def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1818 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1819 IndexModePre, StMiscFrm, IIC_iStore_ru,
1820 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1821 [(set GPR:$Rn_wb,
1822 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001823
Jim Grosbach2dc77682010-11-29 18:37:44 +00001824def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1825 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1826 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1827 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1828 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1829 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001830
Johnny Chen39a4bb32010-02-18 22:31:18 +00001831// For disassembly only
1832def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1833 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001834 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001835 "strd", "\t$src1, $src2, [$base, $offset]!",
1836 "$base = $base_wb", []>;
1837
1838// For disassembly only
1839def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1840 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001841 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001842 "strd", "\t$src1, $src2, [$base], $offset",
1843 "$base = $base_wb", []>;
1844
Johnny Chenad4df4c2010-03-01 19:22:00 +00001845// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001846
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00001847def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
Johnny Chen571f2902011-03-24 01:07:26 +00001848 IndexModePost, StFrm, IIC_iStore_ru,
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00001849 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001850 [/* For disassembly only; pattern left blank */]> {
1851 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00001852 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001853}
1854
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00001855def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
Johnny Chen571f2902011-03-24 01:07:26 +00001856 IndexModePost, StFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00001857 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001858 [/* For disassembly only; pattern left blank */]> {
1859 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00001860 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001861}
1862
Johnny Chenad4df4c2010-03-01 19:22:00 +00001863def STRHT: AI3sthpo<(outs GPR:$base_wb),
1864 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001865 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001866 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1867 [/* For disassembly only; pattern left blank */]> {
1868 let Inst{21} = 1; // overwrite
1869}
1870
Evan Chenga8e29892007-01-19 07:51:42 +00001871//===----------------------------------------------------------------------===//
1872// Load / store multiple Instructions.
1873//
1874
Bill Wendling6c470b82010-11-13 09:09:38 +00001875multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1876 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001877 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001878 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1879 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001880 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001881 let Inst{24-23} = 0b01; // Increment After
1882 let Inst{21} = 0; // No writeback
1883 let Inst{20} = L_bit;
1884 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001885 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001886 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1887 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001888 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001889 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001890 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001891 let Inst{20} = L_bit;
1892 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001893 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001894 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1895 IndexModeNone, f, itin,
1896 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1897 let Inst{24-23} = 0b00; // Decrement After
1898 let Inst{21} = 0; // No writeback
1899 let Inst{20} = L_bit;
1900 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001901 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001902 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1903 IndexModeUpd, f, itin_upd,
1904 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1905 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001906 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001907 let Inst{20} = L_bit;
1908 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001909 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001910 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1911 IndexModeNone, f, itin,
1912 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1913 let Inst{24-23} = 0b10; // Decrement Before
1914 let Inst{21} = 0; // No writeback
1915 let Inst{20} = L_bit;
1916 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001917 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001918 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1919 IndexModeUpd, f, itin_upd,
1920 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1921 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001922 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001923 let Inst{20} = L_bit;
1924 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001925 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001926 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1927 IndexModeNone, f, itin,
1928 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1929 let Inst{24-23} = 0b11; // Increment Before
1930 let Inst{21} = 0; // No writeback
1931 let Inst{20} = L_bit;
1932 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001933 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001934 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1935 IndexModeUpd, f, itin_upd,
1936 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1937 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001938 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001939 let Inst{20} = L_bit;
1940 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001941}
Bill Wendling6c470b82010-11-13 09:09:38 +00001942
Bill Wendlingc93989a2010-11-13 11:20:05 +00001943let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001944
1945let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1946defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1947
1948let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1949defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1950
1951} // neverHasSideEffects
1952
Bob Wilson0fef5842011-01-06 19:24:32 +00001953// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001954def : MnemonicAlias<"ldm", "ldmia">;
1955def : MnemonicAlias<"stm", "stmia">;
1956
1957// FIXME: remove when we have a way to marking a MI with these properties.
1958// FIXME: Should pc be an implicit operand like PICADD, etc?
1959let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1960 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00001961def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1962 reglist:$regs, variable_ops),
1963 Size4Bytes, IIC_iLoad_mBr, []>,
1964 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00001965
Evan Chenga8e29892007-01-19 07:51:42 +00001966//===----------------------------------------------------------------------===//
1967// Move Instructions.
1968//
1969
Evan Chengcd799b92009-06-12 20:46:18 +00001970let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001971def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1972 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1973 bits<4> Rd;
1974 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001975
Johnny Chen04301522009-11-07 00:54:36 +00001976 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001977 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001978 let Inst{3-0} = Rm;
1979 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001980}
1981
Dale Johannesen38d5f042010-06-15 22:24:08 +00001982// A version for the smaller set of tail call registers.
1983let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001984def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001985 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1986 bits<4> Rd;
1987 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001988
Dale Johannesen38d5f042010-06-15 22:24:08 +00001989 let Inst{11-4} = 0b00000000;
1990 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001991 let Inst{3-0} = Rm;
1992 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001993}
1994
Evan Chengf40deed2010-10-27 23:41:30 +00001995def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001996 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001997 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1998 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001999 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002000 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002001 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002002 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002003 let Inst{25} = 0;
2004}
Evan Chenga2515702007-03-19 07:09:02 +00002005
Evan Chengc4af4632010-11-17 20:13:28 +00002006let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002007def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2008 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002009 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002010 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002011 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002012 let Inst{15-12} = Rd;
2013 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002014 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002015}
2016
Evan Chengc4af4632010-11-17 20:13:28 +00002017let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002018def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002019 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002020 "movw", "\t$Rd, $imm",
2021 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002022 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002023 bits<4> Rd;
2024 bits<16> imm;
2025 let Inst{15-12} = Rd;
2026 let Inst{11-0} = imm{11-0};
2027 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002028 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002029 let Inst{25} = 1;
2030}
2031
Evan Cheng53519f02011-01-21 18:55:51 +00002032def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2033 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002034
2035let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002036def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002037 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002038 "movt", "\t$Rd, $imm",
2039 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002040 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002041 lo16AllZero:$imm))]>, UnaryDP,
2042 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002043 bits<4> Rd;
2044 bits<16> imm;
2045 let Inst{15-12} = Rd;
2046 let Inst{11-0} = imm{11-0};
2047 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002048 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002049 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002050}
Evan Cheng13ab0202007-07-10 18:08:01 +00002051
Evan Cheng53519f02011-01-21 18:55:51 +00002052def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2053 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002054
2055} // Constraints
2056
Evan Cheng20956592009-10-21 08:15:52 +00002057def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2058 Requires<[IsARM, HasV6T2]>;
2059
David Goodwinca01a8d2009-09-01 18:32:09 +00002060let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002061def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002062 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2063 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002064
2065// These aren't really mov instructions, but we have to define them this way
2066// due to flag operands.
2067
Evan Cheng071a2792007-09-11 19:55:27 +00002068let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002069def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002070 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2071 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002072def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002073 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2074 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002075}
Evan Chenga8e29892007-01-19 07:51:42 +00002076
Evan Chenga8e29892007-01-19 07:51:42 +00002077//===----------------------------------------------------------------------===//
2078// Extend Instructions.
2079//
2080
2081// Sign extenders
2082
Evan Cheng576a3962010-09-25 00:49:35 +00002083defm SXTB : AI_ext_rrot<0b01101010,
2084 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2085defm SXTH : AI_ext_rrot<0b01101011,
2086 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002087
Evan Cheng576a3962010-09-25 00:49:35 +00002088defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002089 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002090defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002091 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002092
Johnny Chen2ec5e492010-02-22 21:50:40 +00002093// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002094defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002095
2096// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002097defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002098
2099// Zero extenders
2100
2101let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002102defm UXTB : AI_ext_rrot<0b01101110,
2103 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2104defm UXTH : AI_ext_rrot<0b01101111,
2105 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2106defm UXTB16 : AI_ext_rrot<0b01101100,
2107 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002108
Jim Grosbach542f6422010-07-28 23:25:44 +00002109// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2110// The transformation should probably be done as a combiner action
2111// instead so we can include a check for masking back in the upper
2112// eight bits of the source into the lower eight bits of the result.
2113//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2114// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002115def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002116 (UXTB16r_rot GPR:$Src, 8)>;
2117
Evan Cheng576a3962010-09-25 00:49:35 +00002118defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002119 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002120defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002121 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002122}
2123
Evan Chenga8e29892007-01-19 07:51:42 +00002124// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002125// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002126defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002127
Evan Chenga8e29892007-01-19 07:51:42 +00002128
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002129def SBFX : I<(outs GPR:$Rd),
2130 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002131 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002132 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002133 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002134 bits<4> Rd;
2135 bits<4> Rn;
2136 bits<5> lsb;
2137 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002138 let Inst{27-21} = 0b0111101;
2139 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002140 let Inst{20-16} = width;
2141 let Inst{15-12} = Rd;
2142 let Inst{11-7} = lsb;
2143 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002144}
2145
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002146def UBFX : I<(outs GPR:$Rd),
2147 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002148 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002149 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002150 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002151 bits<4> Rd;
2152 bits<4> Rn;
2153 bits<5> lsb;
2154 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002155 let Inst{27-21} = 0b0111111;
2156 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002157 let Inst{20-16} = width;
2158 let Inst{15-12} = Rd;
2159 let Inst{11-7} = lsb;
2160 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002161}
2162
Evan Chenga8e29892007-01-19 07:51:42 +00002163//===----------------------------------------------------------------------===//
2164// Arithmetic Instructions.
2165//
2166
Jim Grosbach26421962008-10-14 20:36:24 +00002167defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002168 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002169 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002170defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002171 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002172 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002173
Evan Chengc85e8322007-07-05 07:13:32 +00002174// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002175defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002176 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002177 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2178defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002179 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002180 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002181
Evan Cheng62674222009-06-25 23:34:10 +00002182defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002183 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002184defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002185 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002186
2187// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002188defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002189 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002190defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002191 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002192
Jim Grosbach84760882010-10-15 18:42:41 +00002193def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2194 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2195 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2196 bits<4> Rd;
2197 bits<4> Rn;
2198 bits<12> imm;
2199 let Inst{25} = 1;
2200 let Inst{15-12} = Rd;
2201 let Inst{19-16} = Rn;
2202 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002203}
Evan Cheng13ab0202007-07-10 18:08:01 +00002204
Bob Wilsoncff71782010-08-05 18:23:43 +00002205// The reg/reg form is only defined for the disassembler; for codegen it is
2206// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002207def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2208 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002209 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002210 bits<4> Rd;
2211 bits<4> Rn;
2212 bits<4> Rm;
2213 let Inst{11-4} = 0b00000000;
2214 let Inst{25} = 0;
2215 let Inst{3-0} = Rm;
2216 let Inst{15-12} = Rd;
2217 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002218}
2219
Jim Grosbach84760882010-10-15 18:42:41 +00002220def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2221 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2222 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2223 bits<4> Rd;
2224 bits<4> Rn;
2225 bits<12> shift;
2226 let Inst{25} = 0;
2227 let Inst{11-0} = shift;
2228 let Inst{15-12} = Rd;
2229 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002230}
Evan Chengc85e8322007-07-05 07:13:32 +00002231
2232// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002233let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002234def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2235 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2236 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2237 bits<4> Rd;
2238 bits<4> Rn;
2239 bits<12> imm;
2240 let Inst{25} = 1;
2241 let Inst{20} = 1;
2242 let Inst{15-12} = Rd;
2243 let Inst{19-16} = Rn;
2244 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002245}
Kevin Enderbyd39647d2011-03-02 23:08:33 +00002246def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2247 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2248 [/* For disassembly only; pattern left blank */]> {
2249 bits<4> Rd;
2250 bits<4> Rn;
2251 bits<4> Rm;
2252 let Inst{11-4} = 0b00000000;
2253 let Inst{25} = 0;
2254 let Inst{20} = 1;
2255 let Inst{3-0} = Rm;
2256 let Inst{15-12} = Rd;
2257 let Inst{19-16} = Rn;
2258}
Jim Grosbach84760882010-10-15 18:42:41 +00002259def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2260 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2261 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2262 bits<4> Rd;
2263 bits<4> Rn;
2264 bits<12> shift;
2265 let Inst{25} = 0;
2266 let Inst{20} = 1;
2267 let Inst{11-0} = shift;
2268 let Inst{15-12} = Rd;
2269 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002270}
Evan Cheng071a2792007-09-11 19:55:27 +00002271}
Evan Chengc85e8322007-07-05 07:13:32 +00002272
Evan Cheng62674222009-06-25 23:34:10 +00002273let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002274def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2275 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2276 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002277 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002278 bits<4> Rd;
2279 bits<4> Rn;
2280 bits<12> imm;
2281 let Inst{25} = 1;
2282 let Inst{15-12} = Rd;
2283 let Inst{19-16} = Rn;
2284 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002285}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002286// The reg/reg form is only defined for the disassembler; for codegen it is
2287// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002288def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2289 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002290 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002291 bits<4> Rd;
2292 bits<4> Rn;
2293 bits<4> Rm;
2294 let Inst{11-4} = 0b00000000;
2295 let Inst{25} = 0;
2296 let Inst{3-0} = Rm;
2297 let Inst{15-12} = Rd;
2298 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002299}
Jim Grosbach84760882010-10-15 18:42:41 +00002300def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2301 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2302 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002303 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002304 bits<4> Rd;
2305 bits<4> Rn;
2306 bits<12> shift;
2307 let Inst{25} = 0;
2308 let Inst{11-0} = shift;
2309 let Inst{15-12} = Rd;
2310 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002311}
Evan Cheng62674222009-06-25 23:34:10 +00002312}
2313
2314// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002315let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002316def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2317 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2318 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002319 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002320 bits<4> Rd;
2321 bits<4> Rn;
2322 bits<12> imm;
2323 let Inst{25} = 1;
2324 let Inst{20} = 1;
2325 let Inst{15-12} = Rd;
2326 let Inst{19-16} = Rn;
2327 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002328}
Jim Grosbach84760882010-10-15 18:42:41 +00002329def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2330 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2331 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002332 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002333 bits<4> Rd;
2334 bits<4> Rn;
2335 bits<12> shift;
2336 let Inst{25} = 0;
2337 let Inst{20} = 1;
2338 let Inst{11-0} = shift;
2339 let Inst{15-12} = Rd;
2340 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002341}
Evan Cheng071a2792007-09-11 19:55:27 +00002342}
Evan Cheng2c614c52007-06-06 10:17:05 +00002343
Evan Chenga8e29892007-01-19 07:51:42 +00002344// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002345// The assume-no-carry-in form uses the negation of the input since add/sub
2346// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2347// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2348// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002349def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2350 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002351def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2352 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2353// The with-carry-in form matches bitwise not instead of the negation.
2354// Effectively, the inverse interpretation of the carry flag already accounts
2355// for part of the negation.
2356def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2357 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002358
2359// Note: These are implemented in C++ code, because they have to generate
2360// ADD/SUBrs instructions, which use a complex pattern that a xform function
2361// cannot produce.
2362// (mul X, 2^n+1) -> (add (X << n), X)
2363// (mul X, 2^n-1) -> (rsb X, (X << n))
2364
Johnny Chen667d1272010-02-22 18:50:54 +00002365// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002366// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002367class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002368 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2369 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2370 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002371 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002372 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002373 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002374 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002375 let Inst{11-4} = op11_4;
2376 let Inst{19-16} = Rn;
2377 let Inst{15-12} = Rd;
2378 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002379}
2380
Johnny Chen667d1272010-02-22 18:50:54 +00002381// Saturating add/subtract -- for disassembly only
2382
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002383def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002384 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2385 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002386def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002387 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2388 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2389def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2390 "\t$Rd, $Rm, $Rn">;
2391def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2392 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002393
2394def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2395def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2396def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2397def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2398def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2399def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2400def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2401def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2402def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2403def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2404def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2405def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002406
2407// Signed/Unsigned add/subtract -- for disassembly only
2408
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002409def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2410def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2411def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2412def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2413def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2414def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2415def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2416def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2417def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2418def USAX : AAI<0b01100101, 0b11110101, "usax">;
2419def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2420def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002421
2422// Signed/Unsigned halving add/subtract -- for disassembly only
2423
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002424def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2425def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2426def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2427def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2428def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2429def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2430def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2431def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2432def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2433def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2434def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2435def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002436
Johnny Chenadc77332010-02-26 22:04:29 +00002437// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002438
Jim Grosbach70987fb2010-10-18 23:35:38 +00002439def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002440 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002441 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002442 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002443 bits<4> Rd;
2444 bits<4> Rn;
2445 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002446 let Inst{27-20} = 0b01111000;
2447 let Inst{15-12} = 0b1111;
2448 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002449 let Inst{19-16} = Rd;
2450 let Inst{11-8} = Rm;
2451 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002452}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002453def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002454 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002455 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002456 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002457 bits<4> Rd;
2458 bits<4> Rn;
2459 bits<4> Rm;
2460 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002461 let Inst{27-20} = 0b01111000;
2462 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002463 let Inst{19-16} = Rd;
2464 let Inst{15-12} = Ra;
2465 let Inst{11-8} = Rm;
2466 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002467}
2468
2469// Signed/Unsigned saturate -- for disassembly only
2470
Jim Grosbach70987fb2010-10-18 23:35:38 +00002471def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2472 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002473 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002474 bits<4> Rd;
2475 bits<5> sat_imm;
2476 bits<4> Rn;
2477 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002478 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002479 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002480 let Inst{20-16} = sat_imm;
2481 let Inst{15-12} = Rd;
2482 let Inst{11-7} = sh{7-3};
2483 let Inst{6} = sh{0};
2484 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002485}
2486
Jim Grosbach70987fb2010-10-18 23:35:38 +00002487def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2488 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002489 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002490 bits<4> Rd;
2491 bits<4> sat_imm;
2492 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002493 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002494 let Inst{11-4} = 0b11110011;
2495 let Inst{15-12} = Rd;
2496 let Inst{19-16} = sat_imm;
2497 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002498}
2499
Jim Grosbach70987fb2010-10-18 23:35:38 +00002500def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2501 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002502 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002503 bits<4> Rd;
2504 bits<5> sat_imm;
2505 bits<4> Rn;
2506 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002507 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002508 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002509 let Inst{15-12} = Rd;
2510 let Inst{11-7} = sh{7-3};
2511 let Inst{6} = sh{0};
2512 let Inst{20-16} = sat_imm;
2513 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002514}
2515
Jim Grosbach70987fb2010-10-18 23:35:38 +00002516def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2517 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002518 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002519 bits<4> Rd;
2520 bits<4> sat_imm;
2521 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002522 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002523 let Inst{11-4} = 0b11110011;
2524 let Inst{15-12} = Rd;
2525 let Inst{19-16} = sat_imm;
2526 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002527}
Evan Chenga8e29892007-01-19 07:51:42 +00002528
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002529def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2530def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002531
Evan Chenga8e29892007-01-19 07:51:42 +00002532//===----------------------------------------------------------------------===//
2533// Bitwise Instructions.
2534//
2535
Jim Grosbach26421962008-10-14 20:36:24 +00002536defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002537 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002538 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002539defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002540 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002541 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002542defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002543 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002544 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002545defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002546 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002547 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002548
Jim Grosbach3fea191052010-10-21 22:03:21 +00002549def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002550 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002551 "bfc", "\t$Rd, $imm", "$src = $Rd",
2552 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002553 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002554 bits<4> Rd;
2555 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002556 let Inst{27-21} = 0b0111110;
2557 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002558 let Inst{15-12} = Rd;
2559 let Inst{11-7} = imm{4-0}; // lsb
2560 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002561}
2562
Johnny Chenb2503c02010-02-17 06:31:48 +00002563// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002564def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002565 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002566 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2567 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002568 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002569 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002570 bits<4> Rd;
2571 bits<4> Rn;
2572 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002573 let Inst{27-21} = 0b0111110;
2574 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002575 let Inst{15-12} = Rd;
2576 let Inst{11-7} = imm{4-0}; // lsb
2577 let Inst{20-16} = imm{9-5}; // width
2578 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002579}
2580
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002581// GNU as only supports this form of bfi (w/ 4 arguments)
2582let isAsmParserOnly = 1 in
2583def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2584 lsb_pos_imm:$lsb, width_imm:$width),
2585 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2586 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2587 []>, Requires<[IsARM, HasV6T2]> {
2588 bits<4> Rd;
2589 bits<4> Rn;
2590 bits<5> lsb;
2591 bits<5> width;
2592 let Inst{27-21} = 0b0111110;
2593 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2594 let Inst{15-12} = Rd;
2595 let Inst{11-7} = lsb;
2596 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2597 let Inst{3-0} = Rn;
2598}
2599
Jim Grosbach36860462010-10-21 22:19:32 +00002600def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2601 "mvn", "\t$Rd, $Rm",
2602 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2603 bits<4> Rd;
2604 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002605 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002606 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002607 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002608 let Inst{15-12} = Rd;
2609 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002610}
Jim Grosbach36860462010-10-21 22:19:32 +00002611def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2612 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2613 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2614 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002615 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002616 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002617 let Inst{19-16} = 0b0000;
2618 let Inst{15-12} = Rd;
2619 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002620}
Evan Chengc4af4632010-11-17 20:13:28 +00002621let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002622def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2623 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2624 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2625 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002626 bits<12> imm;
2627 let Inst{25} = 1;
2628 let Inst{19-16} = 0b0000;
2629 let Inst{15-12} = Rd;
2630 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002631}
Evan Chenga8e29892007-01-19 07:51:42 +00002632
2633def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2634 (BICri GPR:$src, so_imm_not:$imm)>;
2635
2636//===----------------------------------------------------------------------===//
2637// Multiply Instructions.
2638//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002639class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2640 string opc, string asm, list<dag> pattern>
2641 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2642 bits<4> Rd;
2643 bits<4> Rm;
2644 bits<4> Rn;
2645 let Inst{19-16} = Rd;
2646 let Inst{11-8} = Rm;
2647 let Inst{3-0} = Rn;
2648}
2649class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2650 string opc, string asm, list<dag> pattern>
2651 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2652 bits<4> RdLo;
2653 bits<4> RdHi;
2654 bits<4> Rm;
2655 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002656 let Inst{19-16} = RdHi;
2657 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002658 let Inst{11-8} = Rm;
2659 let Inst{3-0} = Rn;
2660}
Evan Chenga8e29892007-01-19 07:51:42 +00002661
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002662let isCommutable = 1 in {
2663let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002664def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2665 pred:$p, cc_out:$s),
2666 Size4Bytes, IIC_iMUL32,
2667 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2668 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002669
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002670def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2671 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002672 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2673 Requires<[IsARM, HasV6]>;
2674}
Evan Chenga8e29892007-01-19 07:51:42 +00002675
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002676let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002677def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2678 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson19f6f502011-03-18 19:47:14 +00002679 Size4Bytes, IIC_iMAC32,
2680 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002681 Requires<[IsARM, NoV6]> {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002682 bits<4> Ra;
2683 let Inst{15-12} = Ra;
2684}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002685def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2686 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002687 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2688 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002689 bits<4> Ra;
2690 let Inst{15-12} = Ra;
2691}
Evan Chenga8e29892007-01-19 07:51:42 +00002692
Jim Grosbach65711012010-11-19 22:22:37 +00002693def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2694 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2695 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002696 Requires<[IsARM, HasV6T2]> {
2697 bits<4> Rd;
2698 bits<4> Rm;
2699 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002700 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002701 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002702 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002703 let Inst{11-8} = Rm;
2704 let Inst{3-0} = Rn;
2705}
Evan Chengedcbada2009-07-06 22:05:45 +00002706
Evan Chenga8e29892007-01-19 07:51:42 +00002707// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002708
Evan Chengcd799b92009-06-12 20:46:18 +00002709let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002710let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002711let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002712def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002713 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002714 Size4Bytes, IIC_iMUL64, []>,
2715 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002716
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002717def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2718 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2719 Size4Bytes, IIC_iMUL64, []>,
2720 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002721}
2722
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002723def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2724 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002725 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2726 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002727
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002728def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2729 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002730 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2731 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002732}
Evan Chenga8e29892007-01-19 07:51:42 +00002733
2734// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002735let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002736def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002737 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002738 Size4Bytes, IIC_iMAC64, []>,
2739 Requires<[IsARM, NoV6]>;
2740def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002741 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002742 Size4Bytes, IIC_iMAC64, []>,
2743 Requires<[IsARM, NoV6]>;
2744def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002745 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002746 Size4Bytes, IIC_iMAC64, []>,
2747 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002748
2749}
2750
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002751def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2752 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002753 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2754 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002755def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2756 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002757 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2758 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002759
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002760def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2761 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2762 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2763 Requires<[IsARM, HasV6]> {
2764 bits<4> RdLo;
2765 bits<4> RdHi;
2766 bits<4> Rm;
2767 bits<4> Rn;
2768 let Inst{19-16} = RdLo;
2769 let Inst{15-12} = RdHi;
2770 let Inst{11-8} = Rm;
2771 let Inst{3-0} = Rn;
2772}
Evan Chengcd799b92009-06-12 20:46:18 +00002773} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002774
2775// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002776def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2777 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2778 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002779 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002780 let Inst{15-12} = 0b1111;
2781}
Evan Cheng13ab0202007-07-10 18:08:01 +00002782
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002783def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2784 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002785 [/* For disassembly only; pattern left blank */]>,
2786 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002787 let Inst{15-12} = 0b1111;
2788}
2789
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002790def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2791 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2792 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2793 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2794 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002795
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002796def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2797 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2798 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002799 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002800 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002801
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002802def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2803 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2804 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2805 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2806 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002807
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002808def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2809 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2810 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002811 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002812 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002813
Raul Herbster37fb5b12007-08-30 23:25:47 +00002814multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002815 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2816 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2817 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2818 (sext_inreg GPR:$Rm, i16)))]>,
2819 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002820
Jim Grosbach3870b752010-10-22 18:35:16 +00002821 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2822 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2823 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2824 (sra GPR:$Rm, (i32 16))))]>,
2825 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002826
Jim Grosbach3870b752010-10-22 18:35:16 +00002827 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2828 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2829 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2830 (sext_inreg GPR:$Rm, i16)))]>,
2831 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002832
Jim Grosbach3870b752010-10-22 18:35:16 +00002833 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2834 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2835 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2836 (sra GPR:$Rm, (i32 16))))]>,
2837 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002838
Jim Grosbach3870b752010-10-22 18:35:16 +00002839 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2840 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2841 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2842 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2843 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002844
Jim Grosbach3870b752010-10-22 18:35:16 +00002845 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2846 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2847 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2848 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2849 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002850}
2851
Raul Herbster37fb5b12007-08-30 23:25:47 +00002852
2853multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002854 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002855 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2856 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2857 [(set GPR:$Rd, (add GPR:$Ra,
2858 (opnode (sext_inreg GPR:$Rn, i16),
2859 (sext_inreg GPR:$Rm, i16))))]>,
2860 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002861
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002862 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002863 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2864 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2865 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2866 (sra GPR:$Rm, (i32 16)))))]>,
2867 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002868
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002869 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002870 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2871 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2872 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2873 (sext_inreg GPR:$Rm, i16))))]>,
2874 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002875
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002876 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002877 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2878 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2879 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2880 (sra GPR:$Rm, (i32 16)))))]>,
2881 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002882
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002883 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002884 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2885 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2886 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2887 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2888 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002889
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002890 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002891 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2892 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2893 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2894 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2895 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002896}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002897
Raul Herbster37fb5b12007-08-30 23:25:47 +00002898defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2899defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002900
Johnny Chen83498e52010-02-12 21:59:23 +00002901// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002902def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2903 (ins GPR:$Rn, GPR:$Rm),
2904 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002905 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002906 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002907
Jim Grosbach3870b752010-10-22 18:35:16 +00002908def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2909 (ins GPR:$Rn, GPR:$Rm),
2910 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002911 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002912 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002913
Jim Grosbach3870b752010-10-22 18:35:16 +00002914def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2915 (ins GPR:$Rn, GPR:$Rm),
2916 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002917 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002918 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002919
Jim Grosbach3870b752010-10-22 18:35:16 +00002920def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2921 (ins GPR:$Rn, GPR:$Rm),
2922 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002923 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002924 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002925
Johnny Chen667d1272010-02-22 18:50:54 +00002926// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002927class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2928 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002929 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002930 bits<4> Rn;
2931 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002932 let Inst{4} = 1;
2933 let Inst{5} = swap;
2934 let Inst{6} = sub;
2935 let Inst{7} = 0;
2936 let Inst{21-20} = 0b00;
2937 let Inst{22} = long;
2938 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002939 let Inst{11-8} = Rm;
2940 let Inst{3-0} = Rn;
2941}
2942class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2943 InstrItinClass itin, string opc, string asm>
2944 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2945 bits<4> Rd;
2946 let Inst{15-12} = 0b1111;
2947 let Inst{19-16} = Rd;
2948}
2949class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2950 InstrItinClass itin, string opc, string asm>
2951 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2952 bits<4> Ra;
2953 let Inst{15-12} = Ra;
2954}
2955class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2956 InstrItinClass itin, string opc, string asm>
2957 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2958 bits<4> RdLo;
2959 bits<4> RdHi;
2960 let Inst{19-16} = RdHi;
2961 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002962}
2963
2964multiclass AI_smld<bit sub, string opc> {
2965
Jim Grosbach385e1362010-10-22 19:15:30 +00002966 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2967 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002968
Jim Grosbach385e1362010-10-22 19:15:30 +00002969 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2970 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002971
Jim Grosbach385e1362010-10-22 19:15:30 +00002972 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2973 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2974 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002975
Jim Grosbach385e1362010-10-22 19:15:30 +00002976 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2977 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2978 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002979
2980}
2981
2982defm SMLA : AI_smld<0, "smla">;
2983defm SMLS : AI_smld<1, "smls">;
2984
Johnny Chen2ec5e492010-02-22 21:50:40 +00002985multiclass AI_sdml<bit sub, string opc> {
2986
Jim Grosbach385e1362010-10-22 19:15:30 +00002987 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2988 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2989 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2990 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002991}
2992
2993defm SMUA : AI_sdml<0, "smua">;
2994defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002995
Evan Chenga8e29892007-01-19 07:51:42 +00002996//===----------------------------------------------------------------------===//
2997// Misc. Arithmetic Instructions.
2998//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002999
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003000def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3001 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3002 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003003
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003004def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3005 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3006 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3007 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003008
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003009def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3010 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3011 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003012
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003013def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3014 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
3015 [(set GPR:$Rd,
3016 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
3017 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
3018 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
3019 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
3020 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003021
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003022def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3023 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3024 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00003025 (sext_inreg
Evan Cheng3f30af32011-03-18 21:52:42 +00003026 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003027 (shl GPR:$Rm, (i32 8))), i16))]>,
3028 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003029
Evan Cheng3f30af32011-03-18 21:52:42 +00003030def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3031 (shl GPR:$Rm, (i32 8))), i16),
3032 (REVSH GPR:$Rm)>;
3033
3034// Need the AddedComplexity or else MOVs + REV would be chosen.
3035let AddedComplexity = 5 in
3036def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3037
Bob Wilsonf955f292010-08-17 17:23:19 +00003038def lsl_shift_imm : SDNodeXForm<imm, [{
3039 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3040 return CurDAG->getTargetConstant(Sh, MVT::i32);
3041}]>;
3042
3043def lsl_amt : PatLeaf<(i32 imm), [{
3044 return (N->getZExtValue() < 32);
3045}], lsl_shift_imm>;
3046
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003047def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3048 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3049 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3050 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3051 (and (shl GPR:$Rm, lsl_amt:$sh),
3052 0xFFFF0000)))]>,
3053 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003054
Evan Chenga8e29892007-01-19 07:51:42 +00003055// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003056def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3057 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3058def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3059 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003060
Bob Wilsonf955f292010-08-17 17:23:19 +00003061def asr_shift_imm : SDNodeXForm<imm, [{
3062 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3063 return CurDAG->getTargetConstant(Sh, MVT::i32);
3064}]>;
3065
3066def asr_amt : PatLeaf<(i32 imm), [{
3067 return (N->getZExtValue() <= 32);
3068}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003069
Bob Wilsondc66eda2010-08-16 22:26:55 +00003070// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3071// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003072def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3073 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3074 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3075 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3076 (and (sra GPR:$Rm, asr_amt:$sh),
3077 0xFFFF)))]>,
3078 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003079
Evan Chenga8e29892007-01-19 07:51:42 +00003080// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3081// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003082def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003083 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003084def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003085 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3086 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003087
Evan Chenga8e29892007-01-19 07:51:42 +00003088//===----------------------------------------------------------------------===//
3089// Comparison Instructions...
3090//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003091
Jim Grosbach26421962008-10-14 20:36:24 +00003092defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003093 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003094 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003095
Jim Grosbach97a884d2010-12-07 20:41:06 +00003096// ARMcmpZ can re-use the above instruction definitions.
3097def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3098 (CMPri GPR:$src, so_imm:$imm)>;
3099def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3100 (CMPrr GPR:$src, GPR:$rhs)>;
3101def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3102 (CMPrs GPR:$src, so_reg:$rhs)>;
3103
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003104// FIXME: We have to be careful when using the CMN instruction and comparison
3105// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003106// results:
3107//
3108// rsbs r1, r1, 0
3109// cmp r0, r1
3110// mov r0, #0
3111// it ls
3112// mov r0, #1
3113//
3114// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003115//
Bill Wendling6165e872010-08-26 18:33:51 +00003116// cmn r0, r1
3117// mov r0, #0
3118// it ls
3119// mov r0, #1
3120//
3121// However, the CMN gives the *opposite* result when r1 is 0. This is because
3122// the carry flag is set in the CMP case but not in the CMN case. In short, the
3123// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3124// value of r0 and the carry bit (because the "carry bit" parameter to
3125// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3126// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3127// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3128// parameter to AddWithCarry is defined as 0).
3129//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003130// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003131//
3132// x = 0
3133// ~x = 0xFFFF FFFF
3134// ~x + 1 = 0x1 0000 0000
3135// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3136//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003137// Therefore, we should disable CMN when comparing against zero, until we can
3138// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3139// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003140//
3141// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3142//
3143// This is related to <rdar://problem/7569620>.
3144//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003145//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3146// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003147
Evan Chenga8e29892007-01-19 07:51:42 +00003148// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003149defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003150 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003151 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003152defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003153 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003154 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003155
David Goodwinc0309b42009-06-29 15:33:01 +00003156defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003157 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003158 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003159
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003160//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3161// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003162
David Goodwinc0309b42009-06-29 15:33:01 +00003163def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003164 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003165
Evan Cheng218977b2010-07-13 19:27:42 +00003166// Pseudo i64 compares for some floating point compares.
3167let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3168 Defs = [CPSR] in {
3169def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003170 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003171 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003172 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3173
3174def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003175 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003176 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3177} // usesCustomInserter
3178
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003179
Evan Chenga8e29892007-01-19 07:51:42 +00003180// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003181// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003182// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003183let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003184def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3185 Size4Bytes, IIC_iCMOVr,
3186 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3187 RegConstraint<"$false = $Rd">;
3188def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3189 (ins GPR:$false, so_reg:$shift, pred:$p),
3190 Size4Bytes, IIC_iCMOVsr,
3191 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3192 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003193
Evan Chengc4af4632010-11-17 20:13:28 +00003194let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003195def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3196 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3197 Size4Bytes, IIC_iMOVi,
3198 []>,
3199 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003200
Evan Chengc4af4632010-11-17 20:13:28 +00003201let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003202def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3203 (ins GPR:$false, so_imm:$imm, pred:$p),
3204 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003205 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003206 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003207
Evan Cheng63f35442010-11-13 02:25:14 +00003208// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003209let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003210def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3211 (ins GPR:$false, i32imm:$src, pred:$p),
3212 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003213
Evan Chengc4af4632010-11-17 20:13:28 +00003214let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003215def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3216 (ins GPR:$false, so_imm:$imm, pred:$p),
3217 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003218 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003219 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003220} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003221
Jim Grosbach3728e962009-12-10 00:11:09 +00003222//===----------------------------------------------------------------------===//
3223// Atomic operations intrinsics
3224//
3225
Bob Wilsonf74a4292010-10-30 00:54:37 +00003226def memb_opt : Operand<i32> {
3227 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003228 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003229}
Jim Grosbach3728e962009-12-10 00:11:09 +00003230
Bob Wilsonf74a4292010-10-30 00:54:37 +00003231// memory barriers protect the atomic sequences
3232let hasSideEffects = 1 in {
3233def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3234 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3235 Requires<[IsARM, HasDB]> {
3236 bits<4> opt;
3237 let Inst{31-4} = 0xf57ff05;
3238 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003239}
Jim Grosbach3728e962009-12-10 00:11:09 +00003240}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003241
Bob Wilsonf74a4292010-10-30 00:54:37 +00003242def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3243 "dsb", "\t$opt",
3244 [/* For disassembly only; pattern left blank */]>,
3245 Requires<[IsARM, HasDB]> {
3246 bits<4> opt;
3247 let Inst{31-4} = 0xf57ff04;
3248 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003249}
3250
Johnny Chenfd6037d2010-02-18 00:19:08 +00003251// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003252def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3253 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003254 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003255 let Inst{3-0} = 0b1111;
3256}
3257
Jim Grosbach66869102009-12-11 18:52:41 +00003258let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003259 let Uses = [CPSR] in {
3260 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003261 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003262 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3263 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003264 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003265 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3266 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003267 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003268 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3269 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003270 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003271 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3272 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003273 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003274 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3275 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003276 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003277 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3278 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003279 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003280 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3281 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003282 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003283 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3284 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003285 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003286 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3287 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003288 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003289 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3290 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003291 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003292 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3293 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003294 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003295 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3296 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003297 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003298 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3299 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003300 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003301 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3302 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003303 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003304 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3305 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003306 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003307 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3308 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003309 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003310 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3311 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003312 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003313 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3314
3315 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003317 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3318 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003319 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003320 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3321 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003322 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003323 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3324
Jim Grosbache801dc42009-12-12 01:40:06 +00003325 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003326 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003327 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3328 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003329 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003330 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3331 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003332 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003333 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3334}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003335}
3336
3337let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003338def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3339 "ldrexb", "\t$Rt, $addr", []>;
3340def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3341 "ldrexh", "\t$Rt, $addr", []>;
3342def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3343 "ldrex", "\t$Rt, $addr", []>;
3344def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3345 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003346}
3347
Jim Grosbach86875a22010-10-29 19:58:57 +00003348let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003349def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3350 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3351def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3352 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3353def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3354 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003355def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003356 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3357 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003358}
3359
Johnny Chenb9436272010-02-17 22:37:58 +00003360// Clear-Exclusive is for disassembly only.
3361def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3362 [/* For disassembly only; pattern left blank */]>,
3363 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003364 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003365}
3366
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003367// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3368let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003369def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3370 [/* For disassembly only; pattern left blank */]>;
3371def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3372 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003373}
3374
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003375//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003376// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003377//
3378
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003379def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3380 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3381 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3382 [/* For disassembly only; pattern left blank */]> {
3383 bits<4> opc1;
3384 bits<4> CRn;
3385 bits<4> CRd;
3386 bits<4> cop;
3387 bits<3> opc2;
3388 bits<4> CRm;
3389
3390 let Inst{3-0} = CRm;
3391 let Inst{4} = 0;
3392 let Inst{7-5} = opc2;
3393 let Inst{11-8} = cop;
3394 let Inst{15-12} = CRd;
3395 let Inst{19-16} = CRn;
3396 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003397}
3398
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003399def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3400 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3401 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen906d57f2010-02-12 01:44:23 +00003402 [/* For disassembly only; pattern left blank */]> {
3403 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003404 bits<4> opc1;
3405 bits<4> CRn;
3406 bits<4> CRd;
3407 bits<4> cop;
3408 bits<3> opc2;
3409 bits<4> CRm;
3410
3411 let Inst{3-0} = CRm;
3412 let Inst{4} = 0;
3413 let Inst{7-5} = opc2;
3414 let Inst{11-8} = cop;
3415 let Inst{15-12} = CRd;
3416 let Inst{19-16} = CRn;
3417 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003418}
3419
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00003420class ACI<dag oops, dag iops, string opc, string asm,
3421 IndexMode im = IndexModeNone>
3422 : I<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
Johnny Chen64dfb782010-02-16 20:04:27 +00003423 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3424 let Inst{27-25} = 0b110;
3425}
3426
3427multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3428
3429 def _OFFSET : ACI<(outs),
3430 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3431 opc, "\tp$cop, cr$CRd, $addr"> {
3432 let Inst{31-28} = op31_28;
3433 let Inst{24} = 1; // P = 1
3434 let Inst{21} = 0; // W = 0
3435 let Inst{22} = 0; // D = 0
3436 let Inst{20} = load;
3437 }
3438
3439 def _PRE : ACI<(outs),
3440 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00003441 opc, "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003442 let Inst{31-28} = op31_28;
3443 let Inst{24} = 1; // P = 1
3444 let Inst{21} = 1; // W = 1
3445 let Inst{22} = 0; // D = 0
3446 let Inst{20} = load;
3447 }
3448
3449 def _POST : ACI<(outs),
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00003450 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3451 opc, "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003452 let Inst{31-28} = op31_28;
3453 let Inst{24} = 0; // P = 0
3454 let Inst{21} = 1; // W = 1
3455 let Inst{22} = 0; // D = 0
3456 let Inst{20} = load;
3457 }
3458
3459 def _OPTION : ACI<(outs),
Johnny Chen9eda5692011-03-29 19:49:38 +00003460 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
3461 opc, "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003462 let Inst{31-28} = op31_28;
3463 let Inst{24} = 0; // P = 0
3464 let Inst{23} = 1; // U = 1
3465 let Inst{21} = 0; // W = 0
3466 let Inst{22} = 0; // D = 0
3467 let Inst{20} = load;
3468 }
3469
3470 def L_OFFSET : ACI<(outs),
3471 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003472 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003473 let Inst{31-28} = op31_28;
3474 let Inst{24} = 1; // P = 1
3475 let Inst{21} = 0; // W = 0
3476 let Inst{22} = 1; // D = 1
3477 let Inst{20} = load;
3478 }
3479
3480 def L_PRE : ACI<(outs),
3481 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00003482 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003483 let Inst{31-28} = op31_28;
3484 let Inst{24} = 1; // P = 1
3485 let Inst{21} = 1; // W = 1
3486 let Inst{22} = 1; // D = 1
3487 let Inst{20} = load;
3488 }
3489
3490 def L_POST : ACI<(outs),
Bruno Cardoso Lopesbcd3a9c2011-03-31 14:52:28 +00003491 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3492 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003493 let Inst{31-28} = op31_28;
3494 let Inst{24} = 0; // P = 0
3495 let Inst{21} = 1; // W = 1
3496 let Inst{22} = 1; // D = 1
3497 let Inst{20} = load;
3498 }
3499
3500 def L_OPTION : ACI<(outs),
3501 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen9eda5692011-03-29 19:49:38 +00003502 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003503 let Inst{31-28} = op31_28;
3504 let Inst{24} = 0; // P = 0
3505 let Inst{23} = 1; // U = 1
3506 let Inst{21} = 0; // W = 0
3507 let Inst{22} = 1; // D = 1
3508 let Inst{20} = load;
3509 }
3510}
3511
3512defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3513defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3514defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3515defm STC2 : LdStCop<0b1111, 0, "stc2">;
3516
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003517//===----------------------------------------------------------------------===//
3518// Move between coprocessor and ARM core register -- for disassembly only
3519//
3520
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003521class MovRCopro<string opc, bit direction, dag oops, dag iops>
3522 : ABI<0b1110, oops, iops, NoItinerary, opc,
3523 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003524 [/* For disassembly only; pattern left blank */]> {
3525 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003526 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003527
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003528 bits<4> Rt;
3529 bits<4> cop;
3530 bits<3> opc1;
3531 bits<3> opc2;
3532 bits<4> CRm;
3533 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003534
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003535 let Inst{15-12} = Rt;
3536 let Inst{11-8} = cop;
3537 let Inst{23-21} = opc1;
3538 let Inst{7-5} = opc2;
3539 let Inst{3-0} = CRm;
3540 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003541}
3542
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003543def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3544 (outs), (ins p_imm:$cop, i32imm:$opc1,
3545 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3546 i32imm:$opc2)>;
3547def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3548 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3549 c_imm:$CRn, c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003550
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003551class MovRCopro2<string opc, bit direction, dag oops, dag iops>
3552 : ABXI<0b1110, oops, iops, NoItinerary,
3553 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003554 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003555 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003556 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003557 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003558
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003559 bits<4> Rt;
3560 bits<4> cop;
3561 bits<3> opc1;
3562 bits<3> opc2;
3563 bits<4> CRm;
3564 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003565
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003566 let Inst{15-12} = Rt;
3567 let Inst{11-8} = cop;
3568 let Inst{23-21} = opc1;
3569 let Inst{7-5} = opc2;
3570 let Inst{3-0} = CRm;
3571 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003572}
3573
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003574def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3575 (outs), (ins p_imm:$cop, i32imm:$opc1,
3576 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3577 i32imm:$opc2)>;
3578def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3579 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3580 c_imm:$CRn, c_imm:$CRm,
3581 i32imm:$opc2)>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003582
3583class MovRRCopro<string opc, bit direction>
3584 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3585 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3586 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3587 [/* For disassembly only; pattern left blank */]> {
3588 let Inst{23-21} = 0b010;
3589 let Inst{20} = direction;
3590
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003591 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003592 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003593 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003594 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003595 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003596
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003597 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003598 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003599 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003600 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003601 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003602}
3603
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003604def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3605def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3606
3607class MovRRCopro2<string opc, bit direction>
3608 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3609 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3610 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3611 [/* For disassembly only; pattern left blank */]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003612 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003613 let Inst{23-21} = 0b010;
3614 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003615
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003616 bits<4> Rt;
3617 bits<4> Rt2;
3618 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003619 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003620 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003621
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003622 let Inst{15-12} = Rt;
3623 let Inst{19-16} = Rt2;
3624 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003625 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003626 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003627}
3628
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003629def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3630def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003631
Johnny Chenb98e1602010-02-12 18:55:33 +00003632//===----------------------------------------------------------------------===//
3633// Move between special register and ARM core register -- for disassembly only
3634//
3635
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003636// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003637def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003638 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003639 bits<4> Rd;
3640 let Inst{23-16} = 0b00001111;
3641 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003642 let Inst{7-4} = 0b0000;
3643}
3644
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003645def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003646 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003647 bits<4> Rd;
3648 let Inst{23-16} = 0b01001111;
3649 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003650 let Inst{7-4} = 0b0000;
3651}
3652
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003653// Move from ARM core register to Special Register
3654//
3655// No need to have both system and application versions, the encodings are the
3656// same and the assembly parser has no way to distinguish between them. The mask
3657// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3658// the mask with the fields to be accessed in the special register.
3659def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3660 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003661 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003662 bits<5> mask;
3663 bits<4> Rn;
3664
3665 let Inst{23} = 0;
3666 let Inst{22} = mask{4}; // R bit
3667 let Inst{21-20} = 0b10;
3668 let Inst{19-16} = mask{3-0};
3669 let Inst{15-12} = 0b1111;
3670 let Inst{11-4} = 0b00000000;
3671 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003672}
3673
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003674def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3675 "msr", "\t$mask, $a",
3676 [/* For disassembly only; pattern left blank */]> {
3677 bits<5> mask;
3678 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003679
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003680 let Inst{23} = 0;
3681 let Inst{22} = mask{4}; // R bit
3682 let Inst{21-20} = 0b10;
3683 let Inst{19-16} = mask{3-0};
3684 let Inst{15-12} = 0b1111;
3685 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003686}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003687
3688//===----------------------------------------------------------------------===//
3689// TLS Instructions
3690//
3691
3692// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003693// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003694// complete with fixup for the aeabi_read_tp function.
3695let isCall = 1,
3696 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3697 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3698 [(set R0, ARMthread_pointer)]>;
3699}
3700
3701//===----------------------------------------------------------------------===//
3702// SJLJ Exception handling intrinsics
3703// eh_sjlj_setjmp() is an instruction sequence to store the return
3704// address and save #0 in R0 for the non-longjmp case.
3705// Since by its nature we may be coming from some other function to get
3706// here, and we're using the stack frame for the containing function to
3707// save/restore registers, we can't keep anything live in regs across
3708// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3709// when we get here from a longjmp(). We force everthing out of registers
3710// except for our own input by listing the relevant registers in Defs. By
3711// doing so, we also cause the prologue/epilogue code to actively preserve
3712// all of the callee-saved resgisters, which is exactly what we want.
3713// A constant value is passed in $val, and we use the location as a scratch.
3714//
3715// These are pseudo-instructions and are lowered to individual MC-insts, so
3716// no encoding information is necessary.
3717let Defs =
3718 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3719 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3720 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3721 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3722 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3723 NoItinerary,
3724 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3725 Requires<[IsARM, HasVFP2]>;
3726}
3727
3728let Defs =
3729 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3730 hasSideEffects = 1, isBarrier = 1 in {
3731 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3732 NoItinerary,
3733 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3734 Requires<[IsARM, NoVFP]>;
3735}
3736
3737// FIXME: Non-Darwin version(s)
3738let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3739 Defs = [ R7, LR, SP ] in {
3740def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3741 NoItinerary,
3742 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3743 Requires<[IsARM, IsDarwin]>;
3744}
3745
3746// eh.sjlj.dispatchsetup pseudo-instruction.
3747// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3748// handled when the pseudo is expanded (which happens before any passes
3749// that need the instruction size).
3750let isBarrier = 1, hasSideEffects = 1 in
3751def Int_eh_sjlj_dispatchsetup :
3752 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3753 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3754 Requires<[IsDarwin]>;
3755
3756//===----------------------------------------------------------------------===//
3757// Non-Instruction Patterns
3758//
3759
3760// Large immediate handling.
3761
3762// 32-bit immediate using two piece so_imms or movw + movt.
3763// This is a single pseudo instruction, the benefit is that it can be remat'd
3764// as a single unit instead of having to handle reg inputs.
3765// FIXME: Remove this when we can do generalized remat.
3766let isReMaterializable = 1, isMoveImm = 1 in
3767def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3768 [(set GPR:$dst, (arm_i32imm:$src))]>,
3769 Requires<[IsARM]>;
3770
3771// Pseudo instruction that combines movw + movt + add pc (if PIC).
3772// It also makes it possible to rematerialize the instructions.
3773// FIXME: Remove this when we can do generalized remat and when machine licm
3774// can properly the instructions.
3775let isReMaterializable = 1 in {
3776def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3777 IIC_iMOVix2addpc,
3778 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3779 Requires<[IsARM, UseMovt]>;
3780
3781def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3782 IIC_iMOVix2,
3783 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3784 Requires<[IsARM, UseMovt]>;
3785
3786let AddedComplexity = 10 in
3787def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3788 IIC_iMOVix2ld,
3789 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3790 Requires<[IsARM, UseMovt]>;
3791} // isReMaterializable
3792
3793// ConstantPool, GlobalAddress, and JumpTable
3794def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3795 Requires<[IsARM, DontUseMovt]>;
3796def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3797def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3798 Requires<[IsARM, UseMovt]>;
3799def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3800 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3801
3802// TODO: add,sub,and, 3-instr forms?
3803
3804// Tail calls
3805def : ARMPat<(ARMtcret tcGPR:$dst),
3806 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3807
3808def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3809 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3810
3811def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3812 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3813
3814def : ARMPat<(ARMtcret tcGPR:$dst),
3815 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3816
3817def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3818 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3819
3820def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3821 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3822
3823// Direct calls
3824def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3825 Requires<[IsARM, IsNotDarwin]>;
3826def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3827 Requires<[IsARM, IsDarwin]>;
3828
3829// zextload i1 -> zextload i8
3830def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3831def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3832
3833// extload -> zextload
3834def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3835def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3836def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3837def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3838
3839def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3840
3841def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3842def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3843
3844// smul* and smla*
3845def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3846 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3847 (SMULBB GPR:$a, GPR:$b)>;
3848def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3849 (SMULBB GPR:$a, GPR:$b)>;
3850def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3851 (sra GPR:$b, (i32 16))),
3852 (SMULBT GPR:$a, GPR:$b)>;
3853def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3854 (SMULBT GPR:$a, GPR:$b)>;
3855def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3856 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3857 (SMULTB GPR:$a, GPR:$b)>;
3858def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3859 (SMULTB GPR:$a, GPR:$b)>;
3860def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3861 (i32 16)),
3862 (SMULWB GPR:$a, GPR:$b)>;
3863def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3864 (SMULWB GPR:$a, GPR:$b)>;
3865
3866def : ARMV5TEPat<(add GPR:$acc,
3867 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3868 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3869 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3870def : ARMV5TEPat<(add GPR:$acc,
3871 (mul sext_16_node:$a, sext_16_node:$b)),
3872 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3873def : ARMV5TEPat<(add GPR:$acc,
3874 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3875 (sra GPR:$b, (i32 16)))),
3876 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3877def : ARMV5TEPat<(add GPR:$acc,
3878 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3879 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3880def : ARMV5TEPat<(add GPR:$acc,
3881 (mul (sra GPR:$a, (i32 16)),
3882 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3883 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3884def : ARMV5TEPat<(add GPR:$acc,
3885 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3886 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3887def : ARMV5TEPat<(add GPR:$acc,
3888 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3889 (i32 16))),
3890 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3891def : ARMV5TEPat<(add GPR:$acc,
3892 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3893 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3894
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003895
3896// Pre-v7 uses MCR for synchronization barriers.
3897def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3898 Requires<[IsARM, HasV6]>;
3899
3900
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003901//===----------------------------------------------------------------------===//
3902// Thumb Support
3903//
3904
3905include "ARMInstrThumb.td"
3906
3907//===----------------------------------------------------------------------===//
3908// Thumb2 Support
3909//
3910
3911include "ARMInstrThumb2.td"
3912
3913//===----------------------------------------------------------------------===//
3914// Floating Point Support
3915//
3916
3917include "ARMInstrVFP.td"
3918
3919//===----------------------------------------------------------------------===//
3920// Advanced SIMD (NEON) Support
3921//
3922
3923include "ARMInstrNEON.td"
3924