blob: 136d42a2ef44f7fe0cf629bb5dabd8daacfec9fa [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jesse Barnes585fb112008-07-29 11:54:06 -070036#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080038#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010039#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070040#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010041#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070042#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070043#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010044#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020045#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020046#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020047#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020048#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010049#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070050#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020051#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010052#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* General customization:
55 */
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
Daniel Vetterde4de562015-04-23 22:02:54 +020059#define DRIVER_DATE "20150423"
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Mika Kuoppalac883ef12014-10-28 17:32:30 +020061#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010062/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
Jani Nikulacd9bfac2015-03-12 13:01:12 +020073#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010076#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020078
Rob Clarke2c719b2014-12-15 13:56:32 -050079/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +020090 WARN(1, format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050091 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
Jani Nikula2f3408c2015-01-12 15:45:31 +0200101 WARN(1, "WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
Jesse Barnes317c35d2008-08-25 15:11:06 -0700107
108enum pipe {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800109 INVALID_PIPE = -1,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200110 PIPE_A = 0,
111 PIPE_B,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112 PIPE_C,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800113 _PIPE_EDP,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700114 I915_MAX_PIPES = _PIPE_EDP
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200115};
116#define pipe_name(p) ((p) + 'A')
117
118enum transcoder {
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 TRANSCODER_A = 0,
120 TRANSCODER_B,
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121 TRANSCODER_C,
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
Damien Lespiau84139d12014-03-28 00:18:32 +0530124};
125#define transcoder_name(t) ((t) + 'A')
126
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
Jesse Barnes80824002009-09-10 15:28:06 -0700132 */
Damien Lespiau8232edb2015-03-17 11:39:35 +0200133#define I915_MAX_PLANES 4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
Jesse Barnes80824002009-09-10 15:28:06 -0700135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800138 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700139};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800140#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800141
Damien Lespiaud615a162014-03-03 17:31:48 +0000142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300143
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300154#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
Paulo Zanonib97186f2013-05-03 12:15:36 -0300166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300176 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300188 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200189 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300190 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
Imre Deakbaa70702013-10-25 17:36:48 +0300195 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300196
197 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300206
Egbert Eich1d843f92013-02-25 12:06:49 -0500207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
Chris Wilson2a2d5482012-12-03 11:49:06 +0000220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700226
Damien Lespiau055e3932014-08-18 13:49:10 +0100227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800237
Damien Lespiaud79b8142014-05-13 23:32:23 +0100238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
Damien Lespiaud063ae42014-05-13 23:32:21 +0100241#define for_each_intel_crtc(dev, intel_crtc) \
242 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
243
Damien Lespiaub2784e12014-08-05 11:29:37 +0100244#define for_each_intel_encoder(dev, intel_encoder) \
245 list_for_each_entry(intel_encoder, \
246 &(dev)->mode_config.encoder_list, \
247 base.head)
248
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200249#define for_each_intel_connector(dev, intel_connector) \
250 list_for_each_entry(intel_connector, \
251 &dev->mode_config.connector_list, \
252 base.head)
253
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200254#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
255 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
256 if ((intel_encoder)->base.crtc == (__crtc))
257
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800258#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
259 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
260 if ((intel_connector)->base.encoder == (__encoder))
261
Borun Fub04c5bd2014-07-12 10:02:27 +0530262#define for_each_power_domain(domain, mask) \
263 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
264 if ((1 << (domain)) & (mask))
265
Daniel Vettere7b903d2013-06-05 13:34:14 +0200266struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100267struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100268struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200269
Daniel Vettere2b78262013-06-07 23:10:03 +0200270enum intel_dpll_id {
271 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
272 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300273 DPLL_ID_PCH_PLL_A = 0,
274 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000275 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300276 DPLL_ID_WRPLL1 = 0,
277 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000278 /* skl */
279 DPLL_ID_SKL_DPLL1 = 0,
280 DPLL_ID_SKL_DPLL2 = 1,
281 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200282};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000283#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100284
Daniel Vetter53589012013-06-05 13:34:16 +0200285struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100286 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200287 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200288 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200289 uint32_t fp0;
290 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100291
292 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300293 uint32_t wrpll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000294
295 /* skl */
296 /*
297 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
298 * lower part of crtl1 and they get shifted into position when writing
299 * the register. This allows us to easily compare the state to share
300 * the DPLL.
301 */
302 uint32_t ctrl1;
303 /* HDMI only, 0 when used for DP */
304 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530305
306 /* bxt */
307 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200308};
309
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200310struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200311 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200312 struct intel_dpll_hw_state hw_state;
313};
314
315struct intel_shared_dpll {
316 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200317 struct intel_shared_dpll_config *new_config;
318
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 int active; /* count of number of active CRTCs (i.e. DPMS on) */
320 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200321 const char *name;
322 /* should match the index in the dev_priv->shared_dplls array */
323 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300324 /* The mode_set hook is optional and should be used together with the
325 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200326 void (*mode_set)(struct drm_i915_private *dev_priv,
327 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200328 void (*enable)(struct drm_i915_private *dev_priv,
329 struct intel_shared_dpll *pll);
330 void (*disable)(struct drm_i915_private *dev_priv,
331 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200332 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
333 struct intel_shared_dpll *pll,
334 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000337#define SKL_DPLL0 0
338#define SKL_DPLL1 1
339#define SKL_DPLL2 2
340#define SKL_DPLL3 3
341
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100342/* Used by dp and fdi links */
343struct intel_link_m_n {
344 uint32_t tu;
345 uint32_t gmch_m;
346 uint32_t gmch_n;
347 uint32_t link_m;
348 uint32_t link_n;
349};
350
351void intel_link_compute_m_n(int bpp, int nlanes,
352 int pixel_clock, int link_clock,
353 struct intel_link_m_n *m_n);
354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355/* Interface history:
356 *
357 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100358 * 1.2: Add Power Management
359 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100360 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000361 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000362 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
363 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 */
365#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000366#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367#define DRIVER_PATCHLEVEL 0
368
Chris Wilson23bc5982010-09-29 16:10:57 +0100369#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700370
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700371struct opregion_header;
372struct opregion_acpi;
373struct opregion_swsci;
374struct opregion_asle;
375
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100376struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700377 struct opregion_header __iomem *header;
378 struct opregion_acpi __iomem *acpi;
379 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300380 u32 swsci_gbda_sub_functions;
381 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700382 struct opregion_asle __iomem *asle;
383 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000384 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200385 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100386};
Chris Wilson44834a62010-08-19 16:09:23 +0100387#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100388
Chris Wilson6ef3d422010-08-04 20:26:07 +0100389struct intel_overlay;
390struct intel_overlay_error_state;
391
Jesse Barnesde151cf2008-11-12 10:03:55 -0800392#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300393#define I915_MAX_NUM_FENCES 32
394/* 32 fences + sign bit for FENCE_REG_NONE */
395#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800396
397struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200398 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000399 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100400 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800401};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000402
yakui_zhao9b9d1722009-05-31 17:17:17 +0800403struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100404 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800405 u8 dvo_port;
406 u8 slave_addr;
407 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100408 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400409 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800410};
411
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000412struct intel_display_error_state;
413
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700414struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200415 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800416 struct timeval time;
417
Mika Kuoppalacb383002014-02-25 17:11:25 +0200418 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200419 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200420 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200421
Ben Widawsky585b0282014-01-30 00:19:37 -0800422 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700423 u32 eir;
424 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700425 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700426 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700427 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000428 u32 derrmr;
429 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800430 u32 error; /* gen6+ */
431 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200432 u32 fault_data0; /* gen8, gen9 */
433 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800434 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800435 u32 gac_eco;
436 u32 gam_ecochk;
437 u32 gab_ctl;
438 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800439 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800440 u64 fence[I915_MAX_NUM_FENCES];
441 struct intel_overlay_error_state *overlay;
442 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700443 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800444
Chris Wilson52d39a22012-02-15 11:25:37 +0000445 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000446 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800447 /* Software tracked state */
448 bool waiting;
449 int hangcheck_score;
450 enum intel_ring_hangcheck_action hangcheck_action;
451 int num_requests;
452
453 /* our own tracking of ring head and tail */
454 u32 cpu_ring_head;
455 u32 cpu_ring_tail;
456
457 u32 semaphore_seqno[I915_NUM_RINGS - 1];
458
459 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100460 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800461 u32 tail;
462 u32 head;
463 u32 ctl;
464 u32 hws;
465 u32 ipeir;
466 u32 ipehr;
467 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800468 u32 bbstate;
469 u32 instpm;
470 u32 instps;
471 u32 seqno;
472 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000473 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800474 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700475 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800476 u32 rc_psmi; /* sleep state */
477 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
478
Chris Wilson52d39a22012-02-15 11:25:37 +0000479 struct drm_i915_error_object {
480 int page_count;
481 u32 gtt_offset;
482 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200483 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800484
Chris Wilson52d39a22012-02-15 11:25:37 +0000485 struct drm_i915_error_request {
486 long jiffies;
487 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000488 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000489 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800490
491 struct {
492 u32 gfx_mode;
493 union {
494 u64 pdp[4];
495 u32 pp_dir_base;
496 };
497 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200498
499 pid_t pid;
500 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000501 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100502
Chris Wilson9df30792010-02-18 10:24:56 +0000503 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000504 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000505 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100506 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000507 u32 gtt_offset;
508 u32 read_domains;
509 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200510 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000511 s32 pinned:2;
512 u32 tiling:2;
513 u32 dirty:1;
514 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100515 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100516 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100517 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700518 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800519
Ben Widawsky95f53012013-07-31 17:00:15 -0700520 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100521 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700522};
523
Jani Nikula7bd688c2013-11-08 16:48:56 +0200524struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200525struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200526struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000527struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100528struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200529struct intel_limit;
530struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100531
Jesse Barnese70236a2009-09-21 10:42:27 -0700532struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400533 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200534 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700535 void (*disable_fbc)(struct drm_device *dev);
536 int (*get_display_clock_speed)(struct drm_device *dev);
537 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200538 /**
539 * find_dpll() - Find the best values for the PLL
540 * @limit: limits for the PLL
541 * @crtc: current CRTC
542 * @target: target frequency in kHz
543 * @refclk: reference clock frequency in kHz
544 * @match_clock: if provided, @best_clock P divider must
545 * match the P divider from @match_clock
546 * used for LVDS downclocking
547 * @best_clock: best PLL values found
548 *
549 * Returns true on success, false on failure.
550 */
551 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200552 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200553 int target, int refclk,
554 struct dpll *match_clock,
555 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300556 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300557 void (*update_sprite_wm)(struct drm_plane *plane,
558 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200559 uint32_t sprite_width, uint32_t sprite_height,
560 int pixel_size, bool enable, bool scaled);
Ander Conselvan de Oliveira679dacd2015-03-20 16:18:15 +0200561 void (*modeset_global_resources)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100562 /* Returns the active state of the crtc, and if the crtc is active,
563 * fills out the pipe-config with the hw state. */
564 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200565 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000566 void (*get_initial_plane_config)(struct intel_crtc *,
567 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200568 int (*crtc_compute_clock)(struct intel_crtc *crtc,
569 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200570 void (*crtc_enable)(struct drm_crtc *crtc);
571 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100572 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200573 void (*audio_codec_enable)(struct drm_connector *connector,
574 struct intel_encoder *encoder,
575 struct drm_display_mode *mode);
576 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700577 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700578 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700579 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
580 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700581 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100582 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700583 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200584 void (*update_primary_plane)(struct drm_crtc *crtc,
585 struct drm_framebuffer *fb,
586 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100587 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700588 /* clock updates for mode set */
589 /* cursor updates */
590 /* render clock increase/decrease */
591 /* display clock increase/decrease */
592 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200593
Ville Syrjälä6517d272014-11-07 11:16:02 +0200594 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200595 uint32_t (*get_backlight)(struct intel_connector *connector);
596 void (*set_backlight)(struct intel_connector *connector,
597 uint32_t level);
598 void (*disable_backlight)(struct intel_connector *connector);
599 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700600};
601
Mika Kuoppala48c10262015-01-16 11:34:41 +0200602enum forcewake_domain_id {
603 FW_DOMAIN_ID_RENDER = 0,
604 FW_DOMAIN_ID_BLITTER,
605 FW_DOMAIN_ID_MEDIA,
606
607 FW_DOMAIN_ID_COUNT
608};
609
610enum forcewake_domains {
611 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
612 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
613 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
614 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
615 FORCEWAKE_BLITTER |
616 FORCEWAKE_MEDIA)
617};
618
Chris Wilson907b28c2013-07-19 20:36:52 +0100619struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530620 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200621 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530622 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200623 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700624
625 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
626 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
627 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
628 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
629
630 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
631 uint8_t val, bool trace);
632 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
633 uint16_t val, bool trace);
634 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
635 uint32_t val, bool trace);
636 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
637 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300638};
639
Chris Wilson907b28c2013-07-19 20:36:52 +0100640struct intel_uncore {
641 spinlock_t lock; /** lock is also taken in irq contexts. */
642
643 struct intel_uncore_funcs funcs;
644
645 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200646 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100647
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200648 struct intel_uncore_forcewake_domain {
649 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200650 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200651 unsigned wake_count;
652 struct timer_list timer;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200653 u32 reg_set;
654 u32 val_set;
655 u32 val_clear;
656 u32 reg_ack;
657 u32 reg_post;
658 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200659 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100660};
661
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200662/* Iterate over initialised fw domains */
663#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
664 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
665 (i__) < FW_DOMAIN_ID_COUNT; \
666 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
667 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
668
669#define for_each_fw_domain(domain__, dev_priv__, i__) \
670 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
671
Suketu Shahdc174302015-04-17 19:46:16 +0530672enum csr_state {
673 FW_UNINITIALIZED = 0,
674 FW_LOADED,
675 FW_FAILED
676};
677
Daniel Vettereb805622015-05-04 14:58:44 +0200678struct intel_csr {
679 const char *fw_path;
680 __be32 *dmc_payload;
681 uint32_t dmc_fw_size;
682 uint32_t mmio_count;
683 uint32_t mmioaddr[8];
684 uint32_t mmiodata[8];
Suketu Shahdc174302015-04-17 19:46:16 +0530685 enum csr_state state;
Daniel Vettereb805622015-05-04 14:58:44 +0200686};
687
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100688#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
689 func(is_mobile) sep \
690 func(is_i85x) sep \
691 func(is_i915g) sep \
692 func(is_i945gm) sep \
693 func(is_g33) sep \
694 func(need_gfx_hws) sep \
695 func(is_g4x) sep \
696 func(is_pineview) sep \
697 func(is_broadwater) sep \
698 func(is_crestline) sep \
699 func(is_ivybridge) sep \
700 func(is_valleyview) sep \
701 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530702 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700703 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100704 func(has_fbc) sep \
705 func(has_pipe_cxsr) sep \
706 func(has_hotplug) sep \
707 func(cursor_needs_physical) sep \
708 func(has_overlay) sep \
709 func(overlay_needs_physical) sep \
710 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100711 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100712 func(has_ddi) sep \
713 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200714
Damien Lespiaua587f772013-04-22 18:40:38 +0100715#define DEFINE_FLAG(name) u8 name:1
716#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200717
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500718struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200719 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100720 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700721 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000722 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000723 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700724 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100725 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200726 /* Register offsets for the various display pipes and transcoders */
727 int pipe_offsets[I915_MAX_TRANSCODERS];
728 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200729 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300730 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600731
732 /* Slice/subslice/EU info */
733 u8 slice_total;
734 u8 subslice_total;
735 u8 subslice_per_slice;
736 u8 eu_total;
737 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000738 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
739 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600740 u8 has_slice_pg:1;
741 u8 has_subslice_pg:1;
742 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500743};
744
Damien Lespiaua587f772013-04-22 18:40:38 +0100745#undef DEFINE_FLAG
746#undef SEP_SEMICOLON
747
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800748enum i915_cache_level {
749 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100750 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
751 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
752 caches, eg sampler/render caches, and the
753 large Last-Level-Cache. LLC is coherent with
754 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100755 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800756};
757
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300758struct i915_ctx_hang_stats {
759 /* This context had batch pending when hang was declared */
760 unsigned batch_pending;
761
762 /* This context had batch active when hang was declared */
763 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300764
765 /* Time when this context was last blamed for a GPU reset */
766 unsigned long guilty_ts;
767
Chris Wilson676fa572014-12-24 08:13:39 -0800768 /* If the contexts causes a second GPU hang within this time,
769 * it is permanently banned from submitting any more work.
770 */
771 unsigned long ban_period_seconds;
772
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300773 /* This context is banned to submit more work */
774 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300775};
Ben Widawsky40521052012-06-04 14:42:43 -0700776
777/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100778#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100779/**
780 * struct intel_context - as the name implies, represents a context.
781 * @ref: reference count.
782 * @user_handle: userspace tracking identity for this context.
783 * @remap_slice: l3 row remapping information.
784 * @file_priv: filp associated with this context (NULL for global default
785 * context).
786 * @hang_stats: information about the role of this context in possible GPU
787 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100788 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100789 * @legacy_hw_ctx: render context backing object and whether it is correctly
790 * initialized (legacy ring submission mechanism only).
791 * @link: link in the global list of contexts.
792 *
793 * Contexts are memory images used by the hardware to store copies of their
794 * internal state.
795 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100796struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300797 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100798 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700799 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700800 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300801 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200802 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700803
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100804 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100805 struct {
806 struct drm_i915_gem_object *rcs_state;
807 bool initialized;
808 } legacy_hw_ctx;
809
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100810 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100811 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100812 struct {
813 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100814 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200815 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100816 } engine[I915_NUM_RINGS];
817
Ben Widawskya33afea2013-09-17 21:12:45 -0700818 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700819};
820
Paulo Zanonia4001f12015-02-13 17:23:44 -0200821enum fb_op_origin {
822 ORIGIN_GTT,
823 ORIGIN_CPU,
824 ORIGIN_CS,
825 ORIGIN_FLIP,
826};
827
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700828struct i915_fbc {
Jani Nikula60ee5cd2015-02-05 12:04:27 +0200829 unsigned long uncompressed_size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700830 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700831 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200832 unsigned int possible_framebuffer_bits;
833 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200834 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700835 int y;
836
Ben Widawskyc4213882014-06-19 12:06:10 -0700837 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700838 struct drm_mm_node *compressed_llb;
839
Rodrigo Vivida46f932014-08-01 02:04:45 -0700840 bool false_color;
841
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300842 /* Tracks whether the HW is actually enabled, not whether the feature is
843 * possible. */
844 bool enabled;
845
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700846 struct intel_fbc_work {
847 struct delayed_work work;
848 struct drm_crtc *crtc;
849 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700850 } *fbc_work;
851
Chris Wilson29ebf902013-07-27 17:23:55 +0100852 enum no_fbc_reason {
853 FBC_OK, /* FBC is enabled */
854 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700855 FBC_NO_OUTPUT, /* no outputs enabled to compress */
856 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
857 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
858 FBC_MODE_TOO_LARGE, /* mode too large for compression */
859 FBC_BAD_PLANE, /* fbc not supported on plane */
860 FBC_NOT_TILED, /* buffer not tiled */
861 FBC_MULTIPLE_PIPES, /* more than one pipe active */
862 FBC_MODULE_PARAM,
863 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
864 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800865};
866
Vandana Kannan96178ee2015-01-10 02:25:56 +0530867/**
868 * HIGH_RR is the highest eDP panel refresh rate read from EDID
869 * LOW_RR is the lowest eDP panel refresh rate found from EDID
870 * parsing for same resolution.
871 */
872enum drrs_refresh_rate_type {
873 DRRS_HIGH_RR,
874 DRRS_LOW_RR,
875 DRRS_MAX_RR, /* RR count */
876};
877
878enum drrs_support_type {
879 DRRS_NOT_SUPPORTED = 0,
880 STATIC_DRRS_SUPPORT = 1,
881 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530882};
883
Daniel Vetter2807cf62014-07-11 10:30:11 -0700884struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530885struct i915_drrs {
886 struct mutex mutex;
887 struct delayed_work work;
888 struct intel_dp *dp;
889 unsigned busy_frontbuffer_bits;
890 enum drrs_refresh_rate_type refresh_rate_type;
891 enum drrs_support_type type;
892};
893
Rodrigo Vivia031d702013-10-03 16:15:06 -0300894struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700895 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300896 bool sink_support;
897 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700898 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700899 bool active;
900 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700901 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530902 bool psr2_support;
903 bool aux_frame_sync;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300904};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700905
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800906enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300907 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800908 PCH_IBX, /* Ibexpeak PCH */
909 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300910 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530911 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700912 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800913};
914
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200915enum intel_sbi_destination {
916 SBI_ICLK,
917 SBI_MPHY,
918};
919
Jesse Barnesb690e962010-07-19 13:53:12 -0700920#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700921#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100922#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000923#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300924#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100925#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700926
Dave Airlie8be48d92010-03-30 05:34:14 +0000927struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100928struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000929
Daniel Vetterc2b91522012-02-14 22:37:19 +0100930struct intel_gmbus {
931 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000932 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100933 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100934 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100935 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100936 struct drm_i915_private *dev_priv;
937};
938
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100939struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000940 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000941 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700942 u32 savePP_ON_DELAYS;
943 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000944 u32 savePP_ON;
945 u32 savePP_OFF;
946 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700947 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000948 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800949 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800950 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000951 u32 saveSWF0[16];
952 u32 saveSWF1[16];
953 u32 saveSWF2[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200954 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400955 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800956 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100957};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100958
Imre Deakddeea5b2014-05-05 15:19:56 +0300959struct vlv_s0ix_state {
960 /* GAM */
961 u32 wr_watermark;
962 u32 gfx_prio_ctrl;
963 u32 arb_mode;
964 u32 gfx_pend_tlb0;
965 u32 gfx_pend_tlb1;
966 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
967 u32 media_max_req_count;
968 u32 gfx_max_req_count;
969 u32 render_hwsp;
970 u32 ecochk;
971 u32 bsd_hwsp;
972 u32 blt_hwsp;
973 u32 tlb_rd_addr;
974
975 /* MBC */
976 u32 g3dctl;
977 u32 gsckgctl;
978 u32 mbctl;
979
980 /* GCP */
981 u32 ucgctl1;
982 u32 ucgctl3;
983 u32 rcgctl1;
984 u32 rcgctl2;
985 u32 rstctl;
986 u32 misccpctl;
987
988 /* GPM */
989 u32 gfxpause;
990 u32 rpdeuhwtc;
991 u32 rpdeuc;
992 u32 ecobus;
993 u32 pwrdwnupctl;
994 u32 rp_down_timeout;
995 u32 rp_deucsw;
996 u32 rcubmabdtmr;
997 u32 rcedata;
998 u32 spare2gh;
999
1000 /* Display 1 CZ domain */
1001 u32 gt_imr;
1002 u32 gt_ier;
1003 u32 pm_imr;
1004 u32 pm_ier;
1005 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1006
1007 /* GT SA CZ domain */
1008 u32 tilectl;
1009 u32 gt_fifoctl;
1010 u32 gtlc_wake_ctrl;
1011 u32 gtlc_survive;
1012 u32 pmwgicz;
1013
1014 /* Display 2 CZ domain */
1015 u32 gu_ctl0;
1016 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001017 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001018 u32 clock_gate_dis2;
1019};
1020
Chris Wilsonbf225f22014-07-10 20:31:18 +01001021struct intel_rps_ei {
1022 u32 cz_clock;
1023 u32 render_c0;
1024 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001025};
1026
Daniel Vetterc85aa882012-11-02 19:55:03 +01001027struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001028 /*
1029 * work, interrupts_enabled and pm_iir are protected by
1030 * dev_priv->irq_lock
1031 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001032 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001033 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001034 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001035
Ben Widawskyb39fb292014-03-19 18:31:11 -07001036 /* Frequencies are stored in potentially platform dependent multiples.
1037 * In other words, *_freq needs to be multiplied by X to be interesting.
1038 * Soft limits are those which are used for the dynamic reclocking done
1039 * by the driver (raise frequencies under heavy loads, and lower for
1040 * lighter loads). Hard limits are those imposed by the hardware.
1041 *
1042 * A distinction is made for overclocking, which is never enabled by
1043 * default, and is considered to be above the hard limit if it's
1044 * possible at all.
1045 */
1046 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1047 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1048 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1049 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1050 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001051 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001052 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1053 u8 rp1_freq; /* "less than" RP0 power/freqency */
1054 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301055 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001056
Chris Wilson8fb55192015-04-07 16:20:28 +01001057 u8 up_threshold; /* Current %busy required to uplock */
1058 u8 down_threshold; /* Current %busy required to downclock */
1059
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001060 int last_adj;
1061 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1062
Chris Wilsonc0951f02013-10-10 21:58:50 +01001063 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001064 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001065 struct list_head clients;
1066 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001067
Chris Wilsonbf225f22014-07-10 20:31:18 +01001068 /* manual wa residency calculations */
1069 struct intel_rps_ei up_ei, down_ei;
1070
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001071 /*
1072 * Protects RPS/RC6 register access and PCU communication.
1073 * Must be taken after struct_mutex if nested.
1074 */
1075 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001076};
1077
Daniel Vetter1a240d42012-11-29 22:18:51 +01001078/* defined intel_pm.c */
1079extern spinlock_t mchdev_lock;
1080
Daniel Vetterc85aa882012-11-02 19:55:03 +01001081struct intel_ilk_power_mgmt {
1082 u8 cur_delay;
1083 u8 min_delay;
1084 u8 max_delay;
1085 u8 fmax;
1086 u8 fstart;
1087
1088 u64 last_count1;
1089 unsigned long last_time1;
1090 unsigned long chipset_power;
1091 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001092 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001093 unsigned long gfx_power;
1094 u8 corr;
1095
1096 int c_m;
1097 int r_t;
1098};
1099
Imre Deakc6cb5822014-03-04 19:22:55 +02001100struct drm_i915_private;
1101struct i915_power_well;
1102
1103struct i915_power_well_ops {
1104 /*
1105 * Synchronize the well's hw state to match the current sw state, for
1106 * example enable/disable it based on the current refcount. Called
1107 * during driver init and resume time, possibly after first calling
1108 * the enable/disable handlers.
1109 */
1110 void (*sync_hw)(struct drm_i915_private *dev_priv,
1111 struct i915_power_well *power_well);
1112 /*
1113 * Enable the well and resources that depend on it (for example
1114 * interrupts located on the well). Called after the 0->1 refcount
1115 * transition.
1116 */
1117 void (*enable)(struct drm_i915_private *dev_priv,
1118 struct i915_power_well *power_well);
1119 /*
1120 * Disable the well and resources that depend on it. Called after
1121 * the 1->0 refcount transition.
1122 */
1123 void (*disable)(struct drm_i915_private *dev_priv,
1124 struct i915_power_well *power_well);
1125 /* Returns the hw enabled state. */
1126 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1127 struct i915_power_well *power_well);
1128};
1129
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001130/* Power well structure for haswell */
1131struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001132 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001133 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001134 /* power well enable/disable usage count */
1135 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001136 /* cached hw enabled state */
1137 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001138 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001139 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001140 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001141};
1142
Imre Deak83c00f552013-10-25 17:36:47 +03001143struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001144 /*
1145 * Power wells needed for initialization at driver init and suspend
1146 * time are on. They are kept on until after the first modeset.
1147 */
1148 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001149 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001150 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001151
Imre Deak83c00f552013-10-25 17:36:47 +03001152 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001153 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001154 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001155};
1156
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001157#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001158struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001159 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001160 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001161 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001162};
1163
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001164struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001165 /** Memory allocator for GTT stolen memory */
1166 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001167 /** List of all objects in gtt_space. Used to restore gtt
1168 * mappings on resume */
1169 struct list_head bound_list;
1170 /**
1171 * List of objects which are not bound to the GTT (thus
1172 * are idle and not used by the GPU) but still have
1173 * (presumably uncached) pages still attached.
1174 */
1175 struct list_head unbound_list;
1176
1177 /** Usable portion of the GTT for GEM */
1178 unsigned long stolen_base; /* limited to low memory (32-bit) */
1179
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001180 /** PPGTT used for aliasing the PPGTT with the GTT */
1181 struct i915_hw_ppgtt *aliasing_ppgtt;
1182
Chris Wilson2cfcd322014-05-20 08:28:43 +01001183 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001184 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001185 bool shrinker_no_lock_stealing;
1186
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001187 /** LRU list of objects with fence regs on them. */
1188 struct list_head fence_list;
1189
1190 /**
1191 * We leave the user IRQ off as much as possible,
1192 * but this means that requests will finish and never
1193 * be retired once the system goes idle. Set a timer to
1194 * fire periodically while the ring is running. When it
1195 * fires, go retire requests.
1196 */
1197 struct delayed_work retire_work;
1198
1199 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001200 * When we detect an idle GPU, we want to turn on
1201 * powersaving features. So once we see that there
1202 * are no more requests outstanding and no more
1203 * arrive within a small period of time, we fire
1204 * off the idle_work.
1205 */
1206 struct delayed_work idle_work;
1207
1208 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001209 * Are we in a non-interruptible section of code like
1210 * modesetting?
1211 */
1212 bool interruptible;
1213
Chris Wilsonf62a0072014-02-21 17:55:39 +00001214 /**
1215 * Is the GPU currently considered idle, or busy executing userspace
1216 * requests? Whilst idle, we attempt to power down the hardware and
1217 * display clocks. In order to reduce the effect on performance, there
1218 * is a slight delay before we do so.
1219 */
1220 bool busy;
1221
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001222 /* the indicator for dispatch video commands on two BSD rings */
1223 int bsd_ring_dispatch_index;
1224
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001225 /** Bit 6 swizzling required for X tiling */
1226 uint32_t bit_6_swizzle_x;
1227 /** Bit 6 swizzling required for Y tiling */
1228 uint32_t bit_6_swizzle_y;
1229
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001230 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001231 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001232 size_t object_memory;
1233 u32 object_count;
1234};
1235
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001236struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001237 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001238 unsigned bytes;
1239 unsigned size;
1240 int err;
1241 u8 *buf;
1242 loff_t start;
1243 loff_t pos;
1244};
1245
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001246struct i915_error_state_file_priv {
1247 struct drm_device *dev;
1248 struct drm_i915_error_state *error;
1249};
1250
Daniel Vetter99584db2012-11-14 17:14:04 +01001251struct i915_gpu_error {
1252 /* For hangcheck timer */
1253#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1254#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001255 /* Hang gpu twice in this window and your context gets banned */
1256#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1257
Chris Wilson737b1502015-01-26 18:03:03 +02001258 struct workqueue_struct *hangcheck_wq;
1259 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001260
1261 /* For reset and error_state handling. */
1262 spinlock_t lock;
1263 /* Protected by the above dev->gpu_error.lock. */
1264 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001265
1266 unsigned long missed_irq_rings;
1267
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001268 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001269 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001270 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001271 * This is a counter which gets incremented when reset is triggered,
1272 * and again when reset has been handled. So odd values (lowest bit set)
1273 * means that reset is in progress and even values that
1274 * (reset_counter >> 1):th reset was successfully completed.
1275 *
1276 * If reset is not completed succesfully, the I915_WEDGE bit is
1277 * set meaning that hardware is terminally sour and there is no
1278 * recovery. All waiters on the reset_queue will be woken when
1279 * that happens.
1280 *
1281 * This counter is used by the wait_seqno code to notice that reset
1282 * event happened and it needs to restart the entire ioctl (since most
1283 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001284 *
1285 * This is important for lock-free wait paths, where no contended lock
1286 * naturally enforces the correct ordering between the bail-out of the
1287 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001288 */
1289 atomic_t reset_counter;
1290
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001291#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001292#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001293
1294 /**
1295 * Waitqueue to signal when the reset has completed. Used by clients
1296 * that wait for dev_priv->mm.wedged to settle.
1297 */
1298 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001299
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001300 /* Userspace knobs for gpu hang simulation;
1301 * combines both a ring mask, and extra flags
1302 */
1303 u32 stop_rings;
1304#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1305#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001306
1307 /* For missed irq/seqno simulation. */
1308 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001309
1310 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1311 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001312};
1313
Zhang Ruib8efb172013-02-05 15:41:53 +08001314enum modeset_restore {
1315 MODESET_ON_LID_OPEN,
1316 MODESET_DONE,
1317 MODESET_SUSPENDED,
1318};
1319
Paulo Zanoni6acab152013-09-12 17:06:24 -03001320struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001321 /*
1322 * This is an index in the HDMI/DVI DDI buffer translation table.
1323 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1324 * populate this field.
1325 */
1326#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001327 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001328
1329 uint8_t supports_dvi:1;
1330 uint8_t supports_hdmi:1;
1331 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001332};
1333
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001334enum psr_lines_to_wait {
1335 PSR_0_LINES_TO_WAIT = 0,
1336 PSR_1_LINE_TO_WAIT,
1337 PSR_4_LINES_TO_WAIT,
1338 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301339};
1340
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001341struct intel_vbt_data {
1342 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1343 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1344
1345 /* Feature bits */
1346 unsigned int int_tv_support:1;
1347 unsigned int lvds_dither:1;
1348 unsigned int lvds_vbt:1;
1349 unsigned int int_crt_support:1;
1350 unsigned int lvds_use_ssc:1;
1351 unsigned int display_clock_mode:1;
1352 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301353 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001354 int lvds_ssc_freq;
1355 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1356
Pradeep Bhat83a72802014-03-28 10:14:57 +05301357 enum drrs_support_type drrs_type;
1358
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001359 /* eDP */
1360 int edp_rate;
1361 int edp_lanes;
1362 int edp_preemphasis;
1363 int edp_vswing;
1364 bool edp_initialized;
1365 bool edp_support;
1366 int edp_bpp;
Sonika Jindal9a57f5b2015-02-25 10:29:11 +05301367 bool edp_low_vswing;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001368 struct edp_power_seq edp_pps;
1369
Jani Nikulaf00076d2013-12-14 20:38:29 -02001370 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001371 bool full_link;
1372 bool require_aux_wakeup;
1373 int idle_frames;
1374 enum psr_lines_to_wait lines_to_wait;
1375 int tp1_wakeup_time;
1376 int tp2_tp3_wakeup_time;
1377 } psr;
1378
1379 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001380 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001381 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001382 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001383 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001384 } backlight;
1385
Shobhit Kumard17c5442013-08-27 15:12:25 +03001386 /* MIPI DSI */
1387 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301388 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001389 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301390 struct mipi_config *config;
1391 struct mipi_pps_data *pps;
1392 u8 seq_version;
1393 u32 size;
1394 u8 *data;
1395 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001396 } dsi;
1397
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001398 int crt_ddc_pin;
1399
1400 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001401 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001402
1403 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001404};
1405
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001406enum intel_ddb_partitioning {
1407 INTEL_DDB_PART_1_2,
1408 INTEL_DDB_PART_5_6, /* IVB+ */
1409};
1410
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001411struct intel_wm_level {
1412 bool enable;
1413 uint32_t pri_val;
1414 uint32_t spr_val;
1415 uint32_t cur_val;
1416 uint32_t fbc_val;
1417};
1418
Imre Deak820c1982013-12-17 14:46:36 +02001419struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001420 uint32_t wm_pipe[3];
1421 uint32_t wm_lp[3];
1422 uint32_t wm_lp_spr[3];
1423 uint32_t wm_linetime[3];
1424 bool enable_fbc_wm;
1425 enum intel_ddb_partitioning partitioning;
1426};
1427
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001428struct vlv_wm_values {
1429 struct {
Ville Syrjäläae801522015-03-05 21:19:49 +02001430 uint16_t primary;
1431 uint16_t sprite[2];
1432 uint8_t cursor;
1433 } pipe[3];
1434
1435 struct {
1436 uint16_t plane;
1437 uint8_t cursor;
1438 } sr;
1439
1440 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001441 uint8_t cursor;
1442 uint8_t sprite[2];
1443 uint8_t primary;
1444 } ddl[3];
1445};
1446
Damien Lespiauc1939242014-11-04 17:06:41 +00001447struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001448 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001449};
1450
1451static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1452{
Damien Lespiau16160e32014-11-04 17:06:53 +00001453 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001454}
1455
Damien Lespiau08db6652014-11-04 17:06:52 +00001456static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1457 const struct skl_ddb_entry *e2)
1458{
1459 if (e1->start == e2->start && e1->end == e2->end)
1460 return true;
1461
1462 return false;
1463}
1464
Damien Lespiauc1939242014-11-04 17:06:41 +00001465struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001466 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001467 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1468 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1469};
1470
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001471struct skl_wm_values {
1472 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001473 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001474 uint32_t wm_linetime[I915_MAX_PIPES];
1475 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1476 uint32_t cursor[I915_MAX_PIPES][8];
1477 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1478 uint32_t cursor_trans[I915_MAX_PIPES];
1479};
1480
1481struct skl_wm_level {
1482 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001483 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001484 uint16_t plane_res_b[I915_MAX_PLANES];
1485 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001486 uint16_t cursor_res_b;
1487 uint8_t cursor_res_l;
1488};
1489
Paulo Zanonic67a4702013-08-19 13:18:09 -03001490/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001491 * This struct helps tracking the state needed for runtime PM, which puts the
1492 * device in PCI D3 state. Notice that when this happens, nothing on the
1493 * graphics device works, even register access, so we don't get interrupts nor
1494 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001495 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001496 * Every piece of our code that needs to actually touch the hardware needs to
1497 * either call intel_runtime_pm_get or call intel_display_power_get with the
1498 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001499 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001500 * Our driver uses the autosuspend delay feature, which means we'll only really
1501 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001502 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001503 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001504 *
1505 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1506 * goes back to false exactly before we reenable the IRQs. We use this variable
1507 * to check if someone is trying to enable/disable IRQs while they're supposed
1508 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001509 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001510 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001511 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001512 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001513struct i915_runtime_pm {
1514 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001515 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001516};
1517
Daniel Vetter926321d2013-10-16 13:30:34 +02001518enum intel_pipe_crc_source {
1519 INTEL_PIPE_CRC_SOURCE_NONE,
1520 INTEL_PIPE_CRC_SOURCE_PLANE1,
1521 INTEL_PIPE_CRC_SOURCE_PLANE2,
1522 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001523 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001524 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1525 INTEL_PIPE_CRC_SOURCE_TV,
1526 INTEL_PIPE_CRC_SOURCE_DP_B,
1527 INTEL_PIPE_CRC_SOURCE_DP_C,
1528 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001529 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001530 INTEL_PIPE_CRC_SOURCE_MAX,
1531};
1532
Shuang He8bf1e9f2013-10-15 18:55:27 +01001533struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001534 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001535 uint32_t crc[5];
1536};
1537
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001538#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001539struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001540 spinlock_t lock;
1541 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001542 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001543 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001544 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001545 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001546};
1547
Daniel Vetterf99d7062014-06-19 16:01:59 +02001548struct i915_frontbuffer_tracking {
1549 struct mutex lock;
1550
1551 /*
1552 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1553 * scheduled flips.
1554 */
1555 unsigned busy_bits;
1556 unsigned flip_bits;
1557};
1558
Mika Kuoppala72253422014-10-07 17:21:26 +03001559struct i915_wa_reg {
1560 u32 addr;
1561 u32 value;
1562 /* bitmask representing WA bits */
1563 u32 mask;
1564};
1565
1566#define I915_MAX_WA_REGS 16
1567
1568struct i915_workarounds {
1569 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1570 u32 count;
1571};
1572
Yu Zhangcf9d2892015-02-10 19:05:47 +08001573struct i915_virtual_gpu {
1574 bool active;
1575};
1576
Jani Nikula77fec552014-03-31 14:27:22 +03001577struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001578 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001579 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001580 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001581 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001582
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001583 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001584
1585 int relative_constants_mode;
1586
1587 void __iomem *regs;
1588
Chris Wilson907b28c2013-07-19 20:36:52 +01001589 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001590
Yu Zhangcf9d2892015-02-10 19:05:47 +08001591 struct i915_virtual_gpu vgpu;
1592
Daniel Vettereb805622015-05-04 14:58:44 +02001593 struct intel_csr csr;
1594
1595 /* Display CSR-related protection */
1596 struct mutex csr_lock;
1597
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001598 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001599
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001600 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1601 * controller on different i2c buses. */
1602 struct mutex gmbus_mutex;
1603
1604 /**
1605 * Base address of the gmbus and gpio block.
1606 */
1607 uint32_t gpio_mmio_base;
1608
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301609 /* MMIO base address for MIPI regs */
1610 uint32_t mipi_mmio_base;
1611
Daniel Vetter28c70f12012-12-01 13:53:45 +01001612 wait_queue_head_t gmbus_wait_queue;
1613
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001614 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001615 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001616 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001617 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001618
Daniel Vetterba8286f2014-09-11 07:43:25 +02001619 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001620 struct resource mch_res;
1621
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001622 /* protects the irq masks */
1623 spinlock_t irq_lock;
1624
Sourab Gupta84c33a62014-06-02 16:47:17 +05301625 /* protects the mmio flip data */
1626 spinlock_t mmio_flip_lock;
1627
Imre Deakf8b79e52014-03-04 19:23:07 +02001628 bool display_irqs_enabled;
1629
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001630 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1631 struct pm_qos_request pm_qos;
1632
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001633 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001634 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001635
1636 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001637 union {
1638 u32 irq_mask;
1639 u32 de_irq_mask[I915_MAX_PIPES];
1640 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001641 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001642 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301643 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001644 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001645
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001646 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001647 struct {
1648 unsigned long hpd_last_jiffies;
1649 int hpd_cnt;
1650 enum {
1651 HPD_ENABLED = 0,
1652 HPD_DISABLED = 1,
1653 HPD_MARK_DISABLED = 2
1654 } hpd_mark;
1655 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001656 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001657 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001658
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001659 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301660 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001661 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001662 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001663
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001664 bool preserve_bios_swizzle;
1665
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001666 /* overlay */
1667 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001668
Jani Nikula58c68772013-11-08 16:48:54 +02001669 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001670 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001671
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001672 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001673 bool no_aux_handshake;
1674
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001675 /* protects panel power sequencer state */
1676 struct mutex pps_mutex;
1677
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001678 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1679 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1680 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1681
1682 unsigned int fsb_freq, mem_freq, is_ddr3;
Vandana Kannan164dfd22014-11-24 13:37:41 +05301683 unsigned int cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001684 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001685
Daniel Vetter645416f2013-09-02 16:22:25 +02001686 /**
1687 * wq - Driver workqueue for GEM.
1688 *
1689 * NOTE: Work items scheduled here are not allowed to grab any modeset
1690 * locks, for otherwise the flushing done in the pageflip code will
1691 * result in deadlocks.
1692 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001693 struct workqueue_struct *wq;
1694
1695 /* Display functions */
1696 struct drm_i915_display_funcs display;
1697
1698 /* PCH chipset type */
1699 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001700 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001701
1702 unsigned long quirks;
1703
Zhang Ruib8efb172013-02-05 15:41:53 +08001704 enum modeset_restore modeset_restore;
1705 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001706
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001707 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001708 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001709
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001710 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001711 DECLARE_HASHTABLE(mm_structs, 7);
1712 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001713
Daniel Vetter87813422012-05-02 11:49:32 +02001714 /* Kernel Modesetting */
1715
yakui_zhao9b9d1722009-05-31 17:17:17 +08001716 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001717
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001718 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1719 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001720 wait_queue_head_t pending_flip_queue;
1721
Daniel Vetterc4597872013-10-21 21:04:07 +02001722#ifdef CONFIG_DEBUG_FS
1723 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1724#endif
1725
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001726 int num_shared_dpll;
1727 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001728 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001729
Mika Kuoppala72253422014-10-07 17:21:26 +03001730 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001731
Jesse Barnes652c3932009-08-17 13:31:43 -07001732 /* Reclocking support */
1733 bool render_reclock_avail;
1734 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001735 /* indicates the reduced downclock for LVDS*/
1736 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001737
1738 struct i915_frontbuffer_tracking fb_tracking;
1739
Jesse Barnes652c3932009-08-17 13:31:43 -07001740 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001741
Zhenyu Wangc48044112009-12-17 14:48:43 +08001742 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001743
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001744 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001745
Ben Widawsky59124502013-07-04 11:02:05 -07001746 /* Cannot be determined by PCIID. You must always read a register. */
1747 size_t ellc_size;
1748
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001749 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001750 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001751
Daniel Vetter20e4d402012-08-08 23:35:39 +02001752 /* ilk-only ips/rps state. Everything in here is protected by the global
1753 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001754 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001755
Imre Deak83c00f552013-10-25 17:36:47 +03001756 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001757
Rodrigo Vivia031d702013-10-03 16:15:06 -03001758 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001759
Daniel Vetter99584db2012-11-14 17:14:04 +01001760 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001761
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001762 struct drm_i915_gem_object *vlv_pctx;
1763
Daniel Vetter4520f532013-10-09 09:18:51 +02001764#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001765 /* list of fbdev register on this device */
1766 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001767 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001768#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001769
1770 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001771 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001772
Imre Deak58fddc22015-01-08 17:54:14 +02001773 /* hda/i915 audio component */
1774 bool audio_component_registered;
1775
Ben Widawsky254f9652012-06-04 14:42:42 -07001776 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001777 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001778
Damien Lespiau3e683202012-12-11 18:48:29 +00001779 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001780
Daniel Vetter842f1c82014-03-10 10:01:44 +01001781 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001782 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001783 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001784
Ville Syrjälä53615a52013-08-01 16:18:50 +03001785 struct {
1786 /*
1787 * Raw watermark latency values:
1788 * in 0.1us units for WM0,
1789 * in 0.5us units for WM1+.
1790 */
1791 /* primary */
1792 uint16_t pri_latency[5];
1793 /* sprite */
1794 uint16_t spr_latency[5];
1795 /* cursor */
1796 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001797 /*
1798 * Raw watermark memory latency values
1799 * for SKL for all 8 levels
1800 * in 1us units.
1801 */
1802 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001803
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001804 /*
1805 * The skl_wm_values structure is a bit too big for stack
1806 * allocation, so we keep the staging struct where we store
1807 * intermediate results here instead.
1808 */
1809 struct skl_wm_values skl_results;
1810
Ville Syrjälä609cede2013-10-09 19:18:03 +03001811 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001812 union {
1813 struct ilk_wm_values hw;
1814 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001815 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001816 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001817 } wm;
1818
Paulo Zanoni8a187452013-12-06 20:32:13 -02001819 struct i915_runtime_pm pm;
1820
Dave Airlie13cf5502014-06-18 11:29:35 +10001821 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1822 u32 long_hpd_port_mask;
1823 u32 short_hpd_port_mask;
1824 struct work_struct dig_port_work;
1825
Dave Airlie0e32b392014-05-02 14:02:48 +10001826 /*
1827 * if we get a HPD irq from DP and a HPD irq from non-DP
1828 * the non-DP HPD could block the workqueue on a mode config
1829 * mutex getting, that userspace may have taken. However
1830 * userspace is waiting on the DP workqueue to run which is
1831 * blocked behind the non-DP one.
1832 */
1833 struct workqueue_struct *dp_wq;
1834
Oscar Mateoa83014d2014-07-24 17:04:21 +01001835 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1836 struct {
John Harrisonf3dc74c2015-03-19 12:30:06 +00001837 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1838 struct intel_engine_cs *ring,
1839 struct intel_context *ctx,
1840 struct drm_i915_gem_execbuffer2 *args,
1841 struct list_head *vmas,
1842 struct drm_i915_gem_object *batch_obj,
1843 u64 exec_start, u32 flags);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001844 int (*init_rings)(struct drm_device *dev);
1845 void (*cleanup_ring)(struct intel_engine_cs *ring);
1846 void (*stop_ring)(struct intel_engine_cs *ring);
1847 } gt;
1848
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001849 /*
1850 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1851 * will be rejected. Instead look for a better place.
1852 */
Jani Nikula77fec552014-03-31 14:27:22 +03001853};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854
Chris Wilson2c1792a2013-08-01 18:39:55 +01001855static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1856{
1857 return dev->dev_private;
1858}
1859
Imre Deak888d0d42015-01-08 17:54:13 +02001860static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1861{
1862 return to_i915(dev_get_drvdata(dev));
1863}
1864
Chris Wilsonb4519512012-05-11 14:29:30 +01001865/* Iterate over initialised rings */
1866#define for_each_ring(ring__, dev_priv__, i__) \
1867 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1868 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1869
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001870enum hdmi_force_audio {
1871 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1872 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1873 HDMI_AUDIO_AUTO, /* trust EDID */
1874 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1875};
1876
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001877#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001878
Chris Wilson37e680a2012-06-07 15:38:42 +01001879struct drm_i915_gem_object_ops {
1880 /* Interface between the GEM object and its backing storage.
1881 * get_pages() is called once prior to the use of the associated set
1882 * of pages before to binding them into the GTT, and put_pages() is
1883 * called after we no longer need them. As we expect there to be
1884 * associated cost with migrating pages between the backing storage
1885 * and making them available for the GPU (e.g. clflush), we may hold
1886 * onto the pages after they are no longer referenced by the GPU
1887 * in case they may be used again shortly (for example migrating the
1888 * pages to a different memory domain within the GTT). put_pages()
1889 * will therefore most likely be called when the object itself is
1890 * being released or under memory pressure (where we attempt to
1891 * reap pages for the shrinker).
1892 */
1893 int (*get_pages)(struct drm_i915_gem_object *);
1894 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001895 int (*dmabuf_export)(struct drm_i915_gem_object *);
1896 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001897};
1898
Daniel Vettera071fa02014-06-18 23:28:09 +02001899/*
1900 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1901 * considered to be the frontbuffer for the given plane interface-vise. This
1902 * doesn't mean that the hw necessarily already scans it out, but that any
1903 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1904 *
1905 * We have one bit per pipe and per scanout plane type.
1906 */
1907#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1908#define INTEL_FRONTBUFFER_BITS \
1909 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1910#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1911 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1912#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1913 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1914#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1915 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1916#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1917 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001918#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1919 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001920
Eric Anholt673a3942008-07-30 12:06:12 -07001921struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001922 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001923
Chris Wilson37e680a2012-06-07 15:38:42 +01001924 const struct drm_i915_gem_object_ops *ops;
1925
Ben Widawsky2f633152013-07-17 12:19:03 -07001926 /** List of VMAs backed by this object */
1927 struct list_head vma_list;
1928
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001929 /** Stolen memory for this object, instead of being backed by shmem. */
1930 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001931 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001932
Chris Wilson69dc4982010-10-19 10:36:51 +01001933 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001934 /** Used in execbuf to temporarily hold a ref */
1935 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001936
Chris Wilson8d9d5742015-04-07 16:20:38 +01001937 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08001938
Eric Anholt673a3942008-07-30 12:06:12 -07001939 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001940 * This is set if the object is on the active lists (has pending
1941 * rendering and so a non-zero seqno), and is not set if it i s on
1942 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001943 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001944 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001945
1946 /**
1947 * This is set if the object has been written to since last bound
1948 * to the GTT
1949 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001950 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001951
1952 /**
1953 * Fence register bits (if any) for this object. Will be set
1954 * as needed when mapped into the GTT.
1955 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001956 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001957 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001958
1959 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001960 * Advice: are the backing pages purgeable?
1961 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001962 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001963
1964 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001965 * Current tiling mode for the object.
1966 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001967 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001968 /**
1969 * Whether the tiling parameters for the currently associated fence
1970 * register have changed. Note that for the purposes of tracking
1971 * tiling changes we also treat the unfenced register, the register
1972 * slot that the object occupies whilst it executes a fenced
1973 * command (such as BLT on gen2/3), as a "fence".
1974 */
1975 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001976
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001977 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001978 * Is the object at the current location in the gtt mappable and
1979 * fenceable? Used to avoid costly recalculations.
1980 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001981 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001982
1983 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001984 * Whether the current gtt mapping needs to be mappable (and isn't just
1985 * mappable by accident). Track pin and fault separate for a more
1986 * accurate mappable working set.
1987 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001988 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001989
Chris Wilsoncaea7472010-11-12 13:53:37 +00001990 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301991 * Is the object to be mapped as read-only to the GPU
1992 * Only honoured if hardware has relevant pte bit
1993 */
1994 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001995 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00001996 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07001997
Chris Wilson9da3da62012-06-01 15:20:22 +01001998 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001999
Daniel Vettera071fa02014-06-18 23:28:09 +02002000 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2001
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002002 unsigned int pin_display;
2003
Chris Wilson9da3da62012-06-01 15:20:22 +01002004 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002005 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002006 struct get_page {
2007 struct scatterlist *sg;
2008 int last;
2009 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002010
Daniel Vetter1286ff72012-05-10 15:25:09 +02002011 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002012 void *dma_buf_vmapping;
2013 int vmapping_count;
2014
Chris Wilson1c293ea2012-04-17 15:31:27 +01002015 /** Breadcrumb of last rendering to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002016 struct drm_i915_gem_request *last_read_req;
2017 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002018 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002019 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002020
Daniel Vetter778c3542010-05-13 11:49:44 +02002021 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002022 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002023
Daniel Vetter80075d42013-10-09 21:23:52 +02002024 /** References from framebuffers, locks out tiling changes. */
2025 unsigned long framebuffer_references;
2026
Eric Anholt280b7132009-03-12 16:56:27 -07002027 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002028 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002029
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002030 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002031 /** for phy allocated objects */
2032 struct drm_dma_handle *phys_handle;
2033
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002034 struct i915_gem_userptr {
2035 uintptr_t ptr;
2036 unsigned read_only :1;
2037 unsigned workers :4;
2038#define I915_GEM_USERPTR_MAX_WORKERS 15
2039
Chris Wilsonad46cb52014-08-07 14:20:40 +01002040 struct i915_mm_struct *mm;
2041 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002042 struct work_struct *work;
2043 } userptr;
2044 };
2045};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002046#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002047
Daniel Vettera071fa02014-06-18 23:28:09 +02002048void i915_gem_track_fb(struct drm_i915_gem_object *old,
2049 struct drm_i915_gem_object *new,
2050 unsigned frontbuffer_bits);
2051
Eric Anholt673a3942008-07-30 12:06:12 -07002052/**
2053 * Request queue structure.
2054 *
2055 * The request queue allows us to note sequence numbers that have been emitted
2056 * and may be associated with active buffers to be retired.
2057 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002058 * By keeping this list, we can avoid having to do questionable sequence
2059 * number comparisons on buffer last_read|write_seqno. It also allows an
2060 * emission time to be associated with the request for tracking how far ahead
2061 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002062 *
2063 * The requests are reference counted, so upon creation they should have an
2064 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002065 */
2066struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002067 struct kref ref;
2068
Zou Nan hai852835f2010-05-21 09:08:56 +08002069 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002070 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002071 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002072
Eric Anholt673a3942008-07-30 12:06:12 -07002073 /** GEM sequence number associated with this request. */
2074 uint32_t seqno;
2075
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002076 /** Position in the ringbuffer of the start of the request */
2077 u32 head;
2078
Nick Hoath72f95af2015-01-15 13:10:37 +00002079 /**
2080 * Position in the ringbuffer of the start of the postfix.
2081 * This is required to calculate the maximum available ringbuffer
2082 * space without overwriting the postfix.
2083 */
2084 u32 postfix;
2085
2086 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002087 u32 tail;
2088
Nick Hoathb3a38992015-02-19 16:30:47 +00002089 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002090 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002091 * Contexts are refcounted, so when this request is associated with a
2092 * context, we must increment the context's refcount, to guarantee that
2093 * it persists while any request is linked to it. Requests themselves
2094 * are also refcounted, so the request will only be freed when the last
2095 * reference to it is dismissed, and the code in
2096 * i915_gem_request_free() will then decrement the refcount on the
2097 * context.
2098 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002099 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002100 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002101
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002102 /** Batch buffer related to this request if any */
2103 struct drm_i915_gem_object *batch_obj;
2104
Eric Anholt673a3942008-07-30 12:06:12 -07002105 /** Time at which this request was emitted, in jiffies. */
2106 unsigned long emitted_jiffies;
2107
Eric Anholtb9624422009-06-03 07:27:35 +00002108 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002109 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002110
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002111 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002112 /** file_priv list entry for this request */
2113 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002114
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002115 /** process identifier submitting this request */
2116 struct pid *pid;
2117
Nick Hoath6d3d8272015-01-15 13:10:39 +00002118 /**
2119 * The ELSP only accepts two elements at a time, so we queue
2120 * context/tail pairs on a given queue (ring->execlist_queue) until the
2121 * hardware is available. The queue serves a double purpose: we also use
2122 * it to keep track of the up to 2 contexts currently in the hardware
2123 * (usually one in execution and the other queued up by the GPU): We
2124 * only remove elements from the head of the queue when the hardware
2125 * informs us that an element has been completed.
2126 *
2127 * All accesses to the queue are mediated by a spinlock
2128 * (ring->execlist_lock).
2129 */
2130
2131 /** Execlist link in the submission queue.*/
2132 struct list_head execlist_link;
2133
2134 /** Execlists no. of times this request has been sent to the ELSP */
2135 int elsp_submitted;
2136
Eric Anholt673a3942008-07-30 12:06:12 -07002137};
2138
John Harrison6689cb22015-03-19 12:30:08 +00002139int i915_gem_request_alloc(struct intel_engine_cs *ring,
2140 struct intel_context *ctx);
John Harrisonabfe2622014-11-24 18:49:24 +00002141void i915_gem_request_free(struct kref *req_ref);
2142
John Harrisonb793a002014-11-24 18:49:25 +00002143static inline uint32_t
2144i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2145{
2146 return req ? req->seqno : 0;
2147}
2148
2149static inline struct intel_engine_cs *
2150i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2151{
2152 return req ? req->ring : NULL;
2153}
2154
John Harrisonabfe2622014-11-24 18:49:24 +00002155static inline void
2156i915_gem_request_reference(struct drm_i915_gem_request *req)
2157{
2158 kref_get(&req->ref);
2159}
2160
2161static inline void
2162i915_gem_request_unreference(struct drm_i915_gem_request *req)
2163{
Daniel Vetterf2458602014-11-26 10:26:05 +01002164 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002165 kref_put(&req->ref, i915_gem_request_free);
2166}
2167
Chris Wilson41037f92015-03-27 11:01:36 +00002168static inline void
2169i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2170{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002171 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002172
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002173 if (!req)
2174 return;
2175
2176 dev = req->ring->dev;
2177 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002178 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002179}
2180
John Harrisonabfe2622014-11-24 18:49:24 +00002181static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2182 struct drm_i915_gem_request *src)
2183{
2184 if (src)
2185 i915_gem_request_reference(src);
2186
2187 if (*pdst)
2188 i915_gem_request_unreference(*pdst);
2189
2190 *pdst = src;
2191}
2192
John Harrison1b5a4332014-11-24 18:49:42 +00002193/*
2194 * XXX: i915_gem_request_completed should be here but currently needs the
2195 * definition of i915_seqno_passed() which is below. It will be moved in
2196 * a later patch when the call to i915_seqno_passed() is obsoleted...
2197 */
2198
Eric Anholt673a3942008-07-30 12:06:12 -07002199struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002200 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002201 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002202
Eric Anholt673a3942008-07-30 12:06:12 -07002203 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002204 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002205 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002206 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002207 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002208
Chris Wilson1854d5c2015-04-07 16:20:32 +01002209 struct list_head rps_boost;
2210 struct intel_engine_cs *bsd_ring;
2211
2212 unsigned rps_boosts;
Eric Anholt673a3942008-07-30 12:06:12 -07002213};
2214
Brad Volkin351e3db2014-02-18 10:15:46 -08002215/*
2216 * A command that requires special handling by the command parser.
2217 */
2218struct drm_i915_cmd_descriptor {
2219 /*
2220 * Flags describing how the command parser processes the command.
2221 *
2222 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2223 * a length mask if not set
2224 * CMD_DESC_SKIP: The command is allowed but does not follow the
2225 * standard length encoding for the opcode range in
2226 * which it falls
2227 * CMD_DESC_REJECT: The command is never allowed
2228 * CMD_DESC_REGISTER: The command should be checked against the
2229 * register whitelist for the appropriate ring
2230 * CMD_DESC_MASTER: The command is allowed if the submitting process
2231 * is the DRM master
2232 */
2233 u32 flags;
2234#define CMD_DESC_FIXED (1<<0)
2235#define CMD_DESC_SKIP (1<<1)
2236#define CMD_DESC_REJECT (1<<2)
2237#define CMD_DESC_REGISTER (1<<3)
2238#define CMD_DESC_BITMASK (1<<4)
2239#define CMD_DESC_MASTER (1<<5)
2240
2241 /*
2242 * The command's unique identification bits and the bitmask to get them.
2243 * This isn't strictly the opcode field as defined in the spec and may
2244 * also include type, subtype, and/or subop fields.
2245 */
2246 struct {
2247 u32 value;
2248 u32 mask;
2249 } cmd;
2250
2251 /*
2252 * The command's length. The command is either fixed length (i.e. does
2253 * not include a length field) or has a length field mask. The flag
2254 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2255 * a length mask. All command entries in a command table must include
2256 * length information.
2257 */
2258 union {
2259 u32 fixed;
2260 u32 mask;
2261 } length;
2262
2263 /*
2264 * Describes where to find a register address in the command to check
2265 * against the ring's register whitelist. Only valid if flags has the
2266 * CMD_DESC_REGISTER bit set.
2267 */
2268 struct {
2269 u32 offset;
2270 u32 mask;
2271 } reg;
2272
2273#define MAX_CMD_DESC_BITMASKS 3
2274 /*
2275 * Describes command checks where a particular dword is masked and
2276 * compared against an expected value. If the command does not match
2277 * the expected value, the parser rejects it. Only valid if flags has
2278 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2279 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002280 *
2281 * If the check specifies a non-zero condition_mask then the parser
2282 * only performs the check when the bits specified by condition_mask
2283 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002284 */
2285 struct {
2286 u32 offset;
2287 u32 mask;
2288 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002289 u32 condition_offset;
2290 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002291 } bits[MAX_CMD_DESC_BITMASKS];
2292};
2293
2294/*
2295 * A table of commands requiring special handling by the command parser.
2296 *
2297 * Each ring has an array of tables. Each table consists of an array of command
2298 * descriptors, which must be sorted with command opcodes in ascending order.
2299 */
2300struct drm_i915_cmd_table {
2301 const struct drm_i915_cmd_descriptor *table;
2302 int count;
2303};
2304
Chris Wilsondbbe9122014-08-09 19:18:43 +01002305/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002306#define __I915__(p) ({ \
2307 struct drm_i915_private *__p; \
2308 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2309 __p = (struct drm_i915_private *)p; \
2310 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2311 __p = to_i915((struct drm_device *)p); \
2312 else \
2313 BUILD_BUG(); \
2314 __p; \
2315})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002316#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002317#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002318#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002319
Chris Wilson87f1f462014-08-09 19:18:42 +01002320#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2321#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002322#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002323#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002324#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002325#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2326#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002327#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2328#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2329#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002330#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002331#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002332#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2333#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002334#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2335#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002336#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002337#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002338#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2339 INTEL_DEVID(dev) == 0x0152 || \
2340 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002341#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002342#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002343#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002344#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302345#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Satheeshakrishna M1feed882015-03-17 11:39:29 +02002346#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002347#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002348#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002349 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002350#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002351 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002352 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002353 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002354#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2355 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002356#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002357 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002358#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002359 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002360/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002361#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2362 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002363#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002364
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002365#define SKL_REVID_A0 (0x0)
2366#define SKL_REVID_B0 (0x1)
2367#define SKL_REVID_C0 (0x2)
2368#define SKL_REVID_D0 (0x3)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00002369#define SKL_REVID_E0 (0x4)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002370
Nick Hoath6c74c872015-03-20 09:03:52 +00002371#define BXT_REVID_A0 (0x0)
2372#define BXT_REVID_B0 (0x3)
2373#define BXT_REVID_C0 (0x6)
2374
Jesse Barnes85436692011-04-06 12:11:14 -07002375/*
2376 * The genX designation typically refers to the render engine, so render
2377 * capability related checks should use IS_GEN, while display and other checks
2378 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2379 * chips, etc.).
2380 */
Zou Nan haicae58522010-11-09 17:17:32 +08002381#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2382#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2383#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2384#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2385#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002386#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002387#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002388#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002389
Ben Widawsky73ae4782013-10-15 10:02:57 -07002390#define RENDER_RING (1<<RCS)
2391#define BSD_RING (1<<VCS)
2392#define BLT_RING (1<<BCS)
2393#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002394#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002395#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002396#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002397#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2398#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2399#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2400#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002401 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002402#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2403
Ben Widawsky254f9652012-06-04 14:42:42 -07002404#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002405#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002406#define USES_PPGTT(dev) (i915.enable_ppgtt)
2407#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002408
Chris Wilson05394f32010-11-08 19:18:58 +00002409#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002410#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2411
Daniel Vetterb45305f2012-12-17 16:21:27 +01002412/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2413#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002414/*
2415 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2416 * even when in MSI mode. This results in spurious interrupt warnings if the
2417 * legacy irq no. is shared with another device. The kernel then disables that
2418 * interrupt source and so prevents the other device from working properly.
2419 */
2420#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2421#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002422
Zou Nan haicae58522010-11-09 17:17:32 +08002423/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2424 * rows, which changed the alignment requirements and fence programming.
2425 */
2426#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2427 IS_I915GM(dev)))
2428#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2429#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2430#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002431#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2432#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002433
2434#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2435#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002436#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002437
Damien Lespiaudbf77862014-10-01 20:04:14 +01002438#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002439
Damien Lespiaudd93be52013-04-22 18:40:39 +01002440#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002441#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002442#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302443 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2444 IS_SKYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002445#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302446 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2447 IS_SKYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002448#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2449#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002450
Daniel Vettereb805622015-05-04 14:58:44 +02002451#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2452
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002453#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2454#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2455#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2456#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2457#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2458#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302459#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2460#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002461
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002462#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302463#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002464#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002465#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2466#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002467#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002468#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002469
Sonika Jindal5fafe292014-07-21 15:23:38 +05302470#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2471
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002472/* DPF == dynamic parity feature */
2473#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2474#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002475
Ben Widawskyc8735b02012-09-07 19:43:39 -07002476#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302477#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002478
Chris Wilson05394f32010-11-08 19:18:58 +00002479#include "i915_trace.h"
2480
Rob Clarkbaa70942013-08-02 13:27:49 -04002481extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002482extern int i915_max_ioctl;
2483
Imre Deakfc49b3d2014-10-23 19:23:27 +03002484extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2485extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002486
Jani Nikulad330a952014-01-21 11:24:25 +02002487/* i915_params.c */
2488struct i915_params {
2489 int modeset;
2490 int panel_ignore_lid;
Jani Nikulad330a952014-01-21 11:24:25 +02002491 int semaphores;
2492 unsigned int lvds_downclock;
2493 int lvds_channel_mode;
2494 int panel_use_ssc;
2495 int vbt_sdvo_panel_type;
2496 int enable_rc6;
2497 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002498 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002499 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002500 int enable_psr;
2501 unsigned int preliminary_hw_support;
2502 int disable_power_well;
2503 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002504 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002505 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002506 /* leave bools at the end to not create holes */
2507 bool enable_hangcheck;
2508 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002509 bool prefault_disable;
Daniel Vetter5bedeb22015-03-03 18:03:47 +01002510 bool load_detect_test;
Jani Nikulad330a952014-01-21 11:24:25 +02002511 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002512 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002513 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302514 int use_mmio_flip;
Chris Wilson48572ed2014-12-18 10:55:50 +00002515 int mmio_debug;
Rob Clarke2c719b2014-12-15 13:56:32 -05002516 bool verbose_state_checks;
Matt Roperb2e77232015-01-22 16:53:12 -08002517 bool nuclear_pageflip;
Jani Nikulad330a952014-01-21 11:24:25 +02002518};
2519extern struct i915_params i915 __read_mostly;
2520
Linus Torvalds1da177e2005-04-16 15:20:36 -07002521 /* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002522extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002523extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002524extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002525extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002526extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002527 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002528extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002529 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002530extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002531#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002532extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2533 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002534#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002535extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002536extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002537extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2538extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2539extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2540extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002541int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002542void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Daniel Vettereb805622015-05-04 14:58:44 +02002543void i915_firmware_load_error_print(const char *fw_path, int err);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002544
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002546void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002547__printf(3, 4)
2548void i915_handle_error(struct drm_device *dev, bool wedged,
2549 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550
Daniel Vetterb9632912014-09-30 10:56:44 +02002551extern void intel_irq_init(struct drm_i915_private *dev_priv);
2552extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002553int intel_irq_install(struct drm_i915_private *dev_priv);
2554void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002555
2556extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002557extern void intel_uncore_early_sanitize(struct drm_device *dev,
2558 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002559extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002560extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002561extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002562extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002563const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002564void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002565 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002566void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002567 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002568/* Like above but the caller must manage the uncore.lock itself.
2569 * Must be used with I915_READ_FW and friends.
2570 */
2571void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2572 enum forcewake_domains domains);
2573void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2574 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002575void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002576static inline bool intel_vgpu_active(struct drm_device *dev)
2577{
2578 return to_i915(dev)->vgpu.active;
2579}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002580
Keith Packard7c463582008-11-04 02:03:27 -08002581void
Jani Nikula50227e12014-03-31 14:27:21 +03002582i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002583 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002584
2585void
Jani Nikula50227e12014-03-31 14:27:21 +03002586i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002587 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002588
Imre Deakf8b79e52014-03-04 19:23:07 +02002589void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2590void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002591void
2592ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2593void
2594ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2595void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2596 uint32_t interrupt_mask,
2597 uint32_t enabled_irq_mask);
2598#define ibx_enable_display_interrupt(dev_priv, bits) \
2599 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2600#define ibx_disable_display_interrupt(dev_priv, bits) \
2601 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002602
Eric Anholt673a3942008-07-30 12:06:12 -07002603/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002604int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2605 struct drm_file *file_priv);
2606int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2607 struct drm_file *file_priv);
2608int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2609 struct drm_file *file_priv);
2610int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2611 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002612int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2613 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002614int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2615 struct drm_file *file_priv);
2616int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2617 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002618void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2619 struct intel_engine_cs *ring);
2620void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2621 struct drm_file *file,
2622 struct intel_engine_cs *ring,
2623 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002624int i915_gem_ringbuffer_submission(struct drm_device *dev,
2625 struct drm_file *file,
2626 struct intel_engine_cs *ring,
2627 struct intel_context *ctx,
2628 struct drm_i915_gem_execbuffer2 *args,
2629 struct list_head *vmas,
2630 struct drm_i915_gem_object *batch_obj,
2631 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002632int i915_gem_execbuffer(struct drm_device *dev, void *data,
2633 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002634int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2635 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002636int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2637 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002638int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2639 struct drm_file *file);
2640int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2641 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002642int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2643 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002644int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2645 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002646int i915_gem_set_tiling(struct drm_device *dev, void *data,
2647 struct drm_file *file_priv);
2648int i915_gem_get_tiling(struct drm_device *dev, void *data,
2649 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002650int i915_gem_init_userptr(struct drm_device *dev);
2651int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2652 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002653int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2654 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002655int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2656 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002657void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002658void *i915_gem_object_alloc(struct drm_device *dev);
2659void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002660void i915_gem_object_init(struct drm_i915_gem_object *obj,
2661 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002662struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2663 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002664void i915_init_vm(struct drm_i915_private *dev_priv,
2665 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002666void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002667void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002668
Daniel Vetter08755462015-04-20 09:04:05 -07002669/* Flags used by pin/bind&friends. */
2670#define PIN_MAPPABLE (1<<0)
2671#define PIN_NONBLOCK (1<<1)
2672#define PIN_GLOBAL (1<<2)
2673#define PIN_OFFSET_BIAS (1<<3)
2674#define PIN_USER (1<<4)
2675#define PIN_UPDATE (1<<5)
Chris Wilsond23db882014-05-23 08:48:08 +02002676#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002677int __must_check
2678i915_gem_object_pin(struct drm_i915_gem_object *obj,
2679 struct i915_address_space *vm,
2680 uint32_t alignment,
2681 uint64_t flags);
2682int __must_check
2683i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2684 const struct i915_ggtt_view *view,
2685 uint32_t alignment,
2686 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002687
2688int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2689 u32 flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002690int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002691int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002692void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002693void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002694
Brad Volkin4c914c02014-02-18 10:15:45 -08002695int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2696 int *needs_clflush);
2697
Chris Wilson37e680a2012-06-07 15:38:42 +01002698int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002699
2700static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002701{
Chris Wilsonee286372015-04-07 16:20:25 +01002702 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002703}
Chris Wilsonee286372015-04-07 16:20:25 +01002704
2705static inline struct page *
2706i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2707{
2708 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2709 return NULL;
2710
2711 if (n < obj->get_page.last) {
2712 obj->get_page.sg = obj->pages->sgl;
2713 obj->get_page.last = 0;
2714 }
2715
2716 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2717 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2718 if (unlikely(sg_is_chain(obj->get_page.sg)))
2719 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2720 }
2721
2722 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2723}
2724
Chris Wilsona5570172012-09-04 21:02:54 +01002725static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2726{
2727 BUG_ON(obj->pages == NULL);
2728 obj->pages_pin_count++;
2729}
2730static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2731{
2732 BUG_ON(obj->pages_pin_count == 0);
2733 obj->pages_pin_count--;
2734}
2735
Chris Wilson54cf91d2010-11-25 18:00:26 +00002736int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002737int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002738 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002739void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002740 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002741int i915_gem_dumb_create(struct drm_file *file_priv,
2742 struct drm_device *dev,
2743 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002744int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2745 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002746/**
2747 * Returns true if seq1 is later than seq2.
2748 */
2749static inline bool
2750i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2751{
2752 return (int32_t)(seq1 - seq2) >= 0;
2753}
2754
John Harrison1b5a4332014-11-24 18:49:42 +00002755static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2756 bool lazy_coherency)
2757{
2758 u32 seqno;
2759
2760 BUG_ON(req == NULL);
2761
2762 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2763
2764 return i915_seqno_passed(seqno, req->seqno);
2765}
2766
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002767int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2768int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002769int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002770int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002771
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002772bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2773void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002774
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002775struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002776i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002777
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002778bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002779void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002780int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002781 bool interruptible);
John Harrisonb6660d52014-11-24 18:49:30 +00002782int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302783
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002784static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2785{
2786 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002787 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002788}
2789
2790static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2791{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002792 return atomic_read(&error->reset_counter) & I915_WEDGED;
2793}
2794
2795static inline u32 i915_reset_count(struct i915_gpu_error *error)
2796{
2797 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002798}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002799
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002800static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2801{
2802 return dev_priv->gpu_error.stop_rings == 0 ||
2803 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2804}
2805
2806static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2807{
2808 return dev_priv->gpu_error.stop_rings == 0 ||
2809 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2810}
2811
Chris Wilson069efc12010-09-30 16:53:18 +01002812void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002813bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002814int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002815int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002816int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002817int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002818int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002819void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002820void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002821int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002822int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002823int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002824 struct drm_file *file,
John Harrison9400ae52014-11-24 18:49:36 +00002825 struct drm_i915_gem_object *batch_obj);
2826#define i915_add_request(ring) \
2827 __i915_add_request(ring, NULL, NULL)
John Harrison9c654812014-11-24 18:49:35 +00002828int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002829 unsigned reset_counter,
2830 bool interruptible,
2831 s64 *timeout,
2832 struct drm_i915_file_private *file_priv);
Daniel Vettera4b3a572014-11-26 14:17:05 +01002833int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002834int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002835int __must_check
2836i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2837 bool write);
2838int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002839i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2840int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002841i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2842 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002843 struct intel_engine_cs *pipelined,
2844 const struct i915_ggtt_view *view);
2845void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2846 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01002847int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002848 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002849int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002850void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002851
Chris Wilson467cffb2011-03-07 10:42:03 +00002852uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002853i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2854uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02002855i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2856 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002857
Chris Wilsone4ffd172011-04-04 09:44:39 +01002858int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2859 enum i915_cache_level cache_level);
2860
Daniel Vetter1286ff72012-05-10 15:25:09 +02002861struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2862 struct dma_buf *dma_buf);
2863
2864struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2865 struct drm_gem_object *gem_obj, int flags);
2866
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002867void i915_gem_restore_fences(struct drm_device *dev);
2868
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002869unsigned long
2870i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002871 const struct i915_ggtt_view *view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002872unsigned long
2873i915_gem_obj_offset(struct drm_i915_gem_object *o,
2874 struct i915_address_space *vm);
2875static inline unsigned long
2876i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002877{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002878 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002879}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002880
Ben Widawskya70a3142013-07-31 16:59:56 -07002881bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002882bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002883 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07002884bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002885 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002886
Ben Widawskya70a3142013-07-31 16:59:56 -07002887unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2888 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002889struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002890i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2891 struct i915_address_space *vm);
2892struct i915_vma *
2893i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2894 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002895
Ben Widawskyaccfef22013-08-14 11:38:35 +02002896struct i915_vma *
2897i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002898 struct i915_address_space *vm);
2899struct i915_vma *
2900i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2901 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002902
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002903static inline struct i915_vma *
2904i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2905{
2906 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002907}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002908bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002909
Ben Widawskya70a3142013-07-31 16:59:56 -07002910/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002911#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002912 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2913static inline bool i915_is_ggtt(struct i915_address_space *vm)
2914{
2915 struct i915_address_space *ggtt =
2916 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2917 return vm == ggtt;
2918}
2919
Daniel Vetter841cd772014-08-06 15:04:48 +02002920static inline struct i915_hw_ppgtt *
2921i915_vm_to_ppgtt(struct i915_address_space *vm)
2922{
2923 WARN_ON(i915_is_ggtt(vm));
2924
2925 return container_of(vm, struct i915_hw_ppgtt, base);
2926}
2927
2928
Ben Widawskya70a3142013-07-31 16:59:56 -07002929static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2930{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02002931 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07002932}
2933
2934static inline unsigned long
2935i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2936{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002937 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002938}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002939
2940static inline int __must_check
2941i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2942 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002943 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002944{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002945 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2946 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002947}
Ben Widawskya70a3142013-07-31 16:59:56 -07002948
Daniel Vetterb2871102014-02-14 14:01:19 +01002949static inline int
2950i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2951{
2952 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2953}
2954
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002955void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2956 const struct i915_ggtt_view *view);
2957static inline void
2958i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2959{
2960 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2961}
Daniel Vetterb2871102014-02-14 14:01:19 +01002962
Ben Widawsky254f9652012-06-04 14:42:42 -07002963/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002964int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002965void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002966void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08002967int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002968int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002969void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002970int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002971 struct intel_context *to);
2972struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002973i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002974void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002975struct drm_i915_gem_object *
2976i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002977static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002978{
Chris Wilson691e6412014-04-09 09:07:36 +01002979 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002980}
2981
Oscar Mateo273497e2014-05-22 14:13:37 +01002982static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002983{
Chris Wilson691e6412014-04-09 09:07:36 +01002984 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002985}
2986
Oscar Mateo273497e2014-05-22 14:13:37 +01002987static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002988{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002989 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002990}
2991
Ben Widawsky84624812012-06-04 14:42:54 -07002992int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2993 struct drm_file *file);
2994int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2995 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08002996int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2997 struct drm_file *file_priv);
2998int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2999 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003000
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003001/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003002int __must_check i915_gem_evict_something(struct drm_device *dev,
3003 struct i915_address_space *vm,
3004 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003005 unsigned alignment,
3006 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003007 unsigned long start,
3008 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003009 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003010int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02003011int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003012
Ben Widawsky0260c422014-03-22 22:47:21 -07003013/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003014static inline void i915_gem_chipset_flush(struct drm_device *dev)
3015{
Chris Wilson05394f32010-11-08 19:18:58 +00003016 if (INTEL_INFO(dev)->gen < 6)
3017 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003018}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003019
Chris Wilson9797fbf2012-04-24 15:47:39 +01003020/* i915_gem_stolen.c */
3021int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07003022int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00003023void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003024void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003025struct drm_i915_gem_object *
3026i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003027struct drm_i915_gem_object *
3028i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3029 u32 stolen_offset,
3030 u32 gtt_offset,
3031 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003032
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003033/* i915_gem_shrinker.c */
3034unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3035 long target,
3036 unsigned flags);
3037#define I915_SHRINK_PURGEABLE 0x1
3038#define I915_SHRINK_UNBOUND 0x2
3039#define I915_SHRINK_BOUND 0x4
3040unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3041void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3042
3043
Eric Anholt673a3942008-07-30 12:06:12 -07003044/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003045static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003046{
Jani Nikula50227e12014-03-31 14:27:21 +03003047 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003048
3049 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3050 obj->tiling_mode != I915_TILING_NONE;
3051}
3052
Eric Anholt673a3942008-07-30 12:06:12 -07003053void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07003054void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3055void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003056
3057/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003058#if WATCH_LISTS
3059int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003060#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003061#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003062#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003063
Ben Gamari20172632009-02-17 20:08:50 -05003064/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003065int i915_debugfs_init(struct drm_minor *minor);
3066void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003067#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003068int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003069void intel_display_crc_init(struct drm_device *dev);
3070#else
Jani Nikula249e87d2015-04-10 16:59:32 +03003071static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003072static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003073#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003074
3075/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003076__printf(2, 3)
3077void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003078int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3079 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003080int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003081 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003082 size_t count, loff_t pos);
3083static inline void i915_error_state_buf_release(
3084 struct drm_i915_error_state_buf *eb)
3085{
3086 kfree(eb->buf);
3087}
Mika Kuoppala58174462014-02-25 17:11:26 +02003088void i915_capture_error_state(struct drm_device *dev, bool wedge,
3089 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003090void i915_error_state_get(struct drm_device *dev,
3091 struct i915_error_state_file_priv *error_priv);
3092void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3093void i915_destroy_error_state(struct drm_device *dev);
3094
3095void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003096const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003097
Brad Volkin351e3db2014-02-18 10:15:46 -08003098/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003099int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003100int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3101void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3102bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3103int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003104 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003105 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003106 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003107 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003108 bool is_master);
3109
Jesse Barnes317c35d2008-08-25 15:11:06 -07003110/* i915_suspend.c */
3111extern int i915_save_state(struct drm_device *dev);
3112extern int i915_restore_state(struct drm_device *dev);
3113
Ben Widawsky0136db582012-04-10 21:17:01 -07003114/* i915_sysfs.c */
3115void i915_setup_sysfs(struct drm_device *dev_priv);
3116void i915_teardown_sysfs(struct drm_device *dev_priv);
3117
Chris Wilsonf899fc62010-07-20 15:44:45 -07003118/* intel_i2c.c */
3119extern int intel_setup_gmbus(struct drm_device *dev);
3120extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003121extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3122 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003123
Jani Nikula0184df42015-03-27 00:20:20 +02003124extern struct i2c_adapter *
3125intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003126extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3127extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003128static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003129{
3130 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3131}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003132extern void intel_i2c_reset(struct drm_device *dev);
3133
Chris Wilson3b617962010-08-24 09:02:58 +01003134/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003135#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003136extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003137extern void intel_opregion_init(struct drm_device *dev);
3138extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003139extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003140extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3141 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003142extern int intel_opregion_notify_adapter(struct drm_device *dev,
3143 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003144#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003145static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003146static inline void intel_opregion_init(struct drm_device *dev) { return; }
3147static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003148static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003149static inline int
3150intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3151{
3152 return 0;
3153}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003154static inline int
3155intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3156{
3157 return 0;
3158}
Len Brown65e082c2008-10-24 17:18:10 -04003159#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003160
Jesse Barnes723bfd72010-10-07 16:01:13 -07003161/* intel_acpi.c */
3162#ifdef CONFIG_ACPI
3163extern void intel_register_dsm_handler(void);
3164extern void intel_unregister_dsm_handler(void);
3165#else
3166static inline void intel_register_dsm_handler(void) { return; }
3167static inline void intel_unregister_dsm_handler(void) { return; }
3168#endif /* CONFIG_ACPI */
3169
Jesse Barnes79e53942008-11-07 14:24:08 -08003170/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003171extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003172extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003173extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003174extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003175extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003176extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01003177extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3178 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01003179extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003180extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003181extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003182extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003183extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003184extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3185 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003186extern void intel_detect_pch(struct drm_device *dev);
3187extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07003188extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003189
Ben Widawsky2911a352012-04-05 14:47:36 -07003190extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003191int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3192 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003193int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3194 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003195
Chris Wilson6ef3d422010-08-04 20:26:07 +01003196/* overlay */
3197extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003198extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3199 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003200
3201extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003202extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003203 struct drm_device *dev,
3204 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003205
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003206int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3207int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003208
3209/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303210u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3211void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003212u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003213u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3214void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3215u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3216void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3217u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3218void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003219u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3220void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003221u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3222void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003223u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3224void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003225u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3226 enum intel_sbi_destination destination);
3227void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3228 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303229u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3230void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003231
Ville Syrjälä616bc822015-01-23 21:04:25 +02003232int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3233int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303234
Ben Widawsky0b274482013-10-04 21:22:51 -07003235#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3236#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003237
Ben Widawsky0b274482013-10-04 21:22:51 -07003238#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3239#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3240#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3241#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003242
Ben Widawsky0b274482013-10-04 21:22:51 -07003243#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3244#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3245#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3246#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003247
Chris Wilson698b3132014-03-21 13:16:43 +00003248/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3249 * will be implemented using 2 32-bit writes in an arbitrary order with
3250 * an arbitrary delay between them. This can cause the hardware to
3251 * act upon the intermediate value, possibly leading to corruption and
3252 * machine death. You have been warned.
3253 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003254#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3255#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003256
Chris Wilson50877442014-03-21 12:41:53 +00003257#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3258 u32 upper = I915_READ(upper_reg); \
3259 u32 lower = I915_READ(lower_reg); \
3260 u32 tmp = I915_READ(upper_reg); \
3261 if (upper != tmp) { \
3262 upper = tmp; \
3263 lower = I915_READ(lower_reg); \
3264 WARN_ON(I915_READ(upper_reg) != upper); \
3265 } \
3266 (u64)upper << 32 | lower; })
3267
Zou Nan haicae58522010-11-09 17:17:32 +08003268#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3269#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3270
Chris Wilsona6111f72015-04-07 16:21:02 +01003271/* These are untraced mmio-accessors that are only valid to be used inside
3272 * criticial sections inside IRQ handlers where forcewake is explicitly
3273 * controlled.
3274 * Think twice, and think again, before using these.
3275 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3276 * intel_uncore_forcewake_irqunlock().
3277 */
3278#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3279#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3280#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3281
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003282/* "Broadcast RGB" property */
3283#define INTEL_BROADCAST_RGB_AUTO 0
3284#define INTEL_BROADCAST_RGB_FULL 1
3285#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003286
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003287static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3288{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303289 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003290 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303291 else if (INTEL_INFO(dev)->gen >= 5)
3292 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003293 else
3294 return VGACNTRL;
3295}
3296
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003297static inline void __user *to_user_ptr(u64 address)
3298{
3299 return (void __user *)(uintptr_t)address;
3300}
3301
Imre Deakdf977292013-05-21 20:03:17 +03003302static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3303{
3304 unsigned long j = msecs_to_jiffies(m);
3305
3306 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3307}
3308
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003309static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3310{
3311 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3312}
3313
Imre Deakdf977292013-05-21 20:03:17 +03003314static inline unsigned long
3315timespec_to_jiffies_timeout(const struct timespec *value)
3316{
3317 unsigned long j = timespec_to_jiffies(value);
3318
3319 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3320}
3321
Paulo Zanonidce56b32013-12-19 14:29:40 -02003322/*
3323 * If you need to wait X milliseconds between events A and B, but event B
3324 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3325 * when event A happened, then just before event B you call this function and
3326 * pass the timestamp as the first argument, and X as the second argument.
3327 */
3328static inline void
3329wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3330{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003331 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003332
3333 /*
3334 * Don't re-read the value of "jiffies" every time since it may change
3335 * behind our back and break the math.
3336 */
3337 tmp_jiffies = jiffies;
3338 target_jiffies = timestamp_jiffies +
3339 msecs_to_jiffies_timeout(to_wait_ms);
3340
3341 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003342 remaining_jiffies = target_jiffies - tmp_jiffies;
3343 while (remaining_jiffies)
3344 remaining_jiffies =
3345 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003346 }
3347}
3348
John Harrison581c26e82014-11-24 18:49:39 +00003349static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3350 struct drm_i915_gem_request *req)
3351{
3352 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3353 i915_gem_request_assign(&ring->trace_irq_req, req);
3354}
3355
Linus Torvalds1da177e2005-04-16 15:20:36 -07003356#endif