blob: 94617bc7de6c4ed334e507b9209972c962ec0128 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
Michael Zuckerman9e588312017-10-31 10:00:19 +0000195def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000196def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
197def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
198def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
199def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
200def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
201def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
202
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203// This multiclass generates the masking variants from the non-masking
204// variant. It only provides the assembly pieces for the masking variants.
205// It assumes custom ISel patterns for masking which can be provided as
206// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_custom<bits<8> O, Format F,
208 dag Outs,
209 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
210 string OpcodeStr,
211 string AttSrcAsm, string IntelSrcAsm,
212 list<dag> Pattern,
213 list<dag> MaskingPattern,
214 list<dag> ZeroMaskingPattern,
215 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000222 Pattern>;
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000229 MaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000241 ZeroMaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000242 EVEX_KZ;
243}
244
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000245
Adam Nemet34801422014-10-08 23:25:39 +0000246// Common base class of AVX512_maskable and AVX512_maskable_3src.
247multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
248 dag Outs,
249 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
250 string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
252 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000253 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000254 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000255 bit IsCommutable = 0,
256 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000257 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
258 AttSrcAsm, IntelSrcAsm,
259 [(set _.RC:$dst, RHS)],
260 [(set _.RC:$dst, MaskingRHS)],
261 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000262 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000263 MaskingConstraint, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000265
Adam Nemet2e91ee52014-08-14 17:13:19 +0000266// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000267// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000269// This version uses a separate dag for non-masking and masking.
270multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
271 dag Outs, dag Ins, string OpcodeStr,
272 string AttSrcAsm, string IntelSrcAsm,
273 dag RHS, dag MaskRHS,
Craig Topper3a622a12017-08-17 15:40:25 +0000274 bit IsCommutable = 0, bit IsKCommutable = 0,
275 SDNode Select = vselect> :
276 AVX512_maskable_custom<O, F, Outs, Ins,
277 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
278 !con((ins _.KRCWM:$mask), Ins),
279 OpcodeStr, AttSrcAsm, IntelSrcAsm,
280 [(set _.RC:$dst, RHS)],
281 [(set _.RC:$dst,
282 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
283 [(set _.RC:$dst,
284 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000285 "$src0 = $dst", IsCommutable, IsKCommutable>;
Craig Topper3a622a12017-08-17 15:40:25 +0000286
287// This multiclass generates the unconditional/non-masking, the masking and
288// the zero-masking variant of the vector instruction. In the masking case, the
289// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000290multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
291 dag Outs, dag Ins, string OpcodeStr,
292 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000293 dag RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000294 bit IsCommutable = 0, bit IsKCommutable = 0,
295 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000296 AVX512_maskable_common<O, F, _, Outs, Ins,
297 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
298 !con((ins _.KRCWM:$mask), Ins),
299 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000300 (Select _.KRCWM:$mask, RHS, _.RC:$src0),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000301 Select, "$src0 = $dst", IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000302
303// This multiclass generates the unconditional/non-masking, the masking and
304// the zero-masking variant of the scalar instruction.
305multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag Ins, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000308 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000309 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000310 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000311 RHS, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000312
Adam Nemet34801422014-10-08 23:25:39 +0000313// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000314// ($src1) is already tied to $dst so we just use that for the preserved
315// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
316// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag NonTiedIns, string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000320 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000321 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000322 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000323 SDNode Select = vselect,
324 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000325 AVX512_maskable_common<O, F, _, Outs,
326 !con((ins _.RC:$src1), NonTiedIns),
327 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000329 OpcodeStr, AttSrcAsm, IntelSrcAsm,
330 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000331 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000332 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000333
Igor Breger15820b02015-07-01 13:24:28 +0000334multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
335 dag Outs, dag NonTiedIns, string OpcodeStr,
336 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000337 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000338 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000339 bit IsKCommutable = 0,
340 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000341 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000342 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000343 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000344
Adam Nemet34801422014-10-08 23:25:39 +0000345multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
346 dag Outs, dag Ins,
347 string OpcodeStr,
348 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000349 list<dag> Pattern> :
Adam Nemet34801422014-10-08 23:25:39 +0000350 AVX512_maskable_custom<O, F, Outs, Ins,
351 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
352 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000353 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000354 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000355
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000356
357// Instruction with mask that puts result in mask register,
358// like "compare" and "vptest"
359multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
360 dag Outs,
361 dag Ins, dag MaskingIns,
362 string OpcodeStr,
363 string AttSrcAsm, string IntelSrcAsm,
364 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 list<dag> MaskingPattern,
366 bit IsCommutable = 0> {
367 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000369 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
370 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000371 Pattern>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000372
373 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000374 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
375 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000376 MaskingPattern>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000377}
378
379multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
380 dag Outs,
381 dag Ins, dag MaskingIns,
382 string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000384 dag RHS, dag MaskingRHS,
385 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000386 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
387 AttSrcAsm, IntelSrcAsm,
388 [(set _.KRC:$dst, RHS)],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000389 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000390
391multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
392 dag Outs, dag Ins, string OpcodeStr,
393 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000394 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000395 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
396 !con((ins _.KRCWM:$mask), Ins),
397 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000398 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000399
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000400multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
401 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000402 string AttSrcAsm, string IntelSrcAsm> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403 AVX512_maskable_custom_cmp<O, F, Outs,
404 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000405 AttSrcAsm, IntelSrcAsm, [], []>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000406
Craig Topperabe80cc2016-08-28 06:06:28 +0000407// This multiclass generates the unconditional/non-masking, the masking and
408// the zero-masking variant of the vector instruction. In the masking case, the
409// perserved vector elements come from a new dummy input operand tied to $dst.
410multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
411 dag Outs, dag Ins, string OpcodeStr,
412 string AttSrcAsm, string IntelSrcAsm,
413 dag RHS, dag MaskedRHS,
Craig Topperabe80cc2016-08-28 06:06:28 +0000414 bit IsCommutable = 0, SDNode Select = vselect> :
415 AVX512_maskable_custom<O, F, Outs, Ins,
416 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
417 !con((ins _.KRCWM:$mask), Ins),
418 OpcodeStr, AttSrcAsm, IntelSrcAsm,
419 [(set _.RC:$dst, RHS)],
420 [(set _.RC:$dst,
421 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
422 [(set _.RC:$dst,
423 (Select _.KRCWM:$mask, MaskedRHS,
424 _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000425 "$src0 = $dst", IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +0000426
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000427
Craig Topper9d9251b2016-05-08 20:10:20 +0000428// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
429// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
Marina Yatsina6fc2aaa2018-01-22 10:05:23 +0000430// swizzled by ExecutionDomainFix to pxor.
Craig Topper9d9251b2016-05-08 20:10:20 +0000431// We set canFoldAsLoad because this can be converted to a constant-pool
432// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000433let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000434 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000435def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000436 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000437def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
438 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000439}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440
Craig Topper6393afc2017-01-09 02:44:34 +0000441// Alias instructions that allow VPTERNLOG to be used with a mask to create
442// a mix of all ones and all zeros elements. This is done this way to force
443// the same register to be used as input for all three sources.
Simon Pilgrim26f106f2017-12-08 15:17:32 +0000444let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in {
Craig Topper6393afc2017-01-09 02:44:34 +0000445def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
446 (ins VK16WM:$mask), "",
447 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
448 (v16i32 immAllOnesV),
449 (v16i32 immAllZerosV)))]>;
450def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
451 (ins VK8WM:$mask), "",
452 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
453 (bc_v8i64 (v16i32 immAllOnesV)),
454 (bc_v8i64 (v16i32 immAllZerosV))))]>;
455}
456
Craig Toppere5ce84a2016-05-08 21:33:53 +0000457let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000458 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000459def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
460 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
461def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
462 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
463}
464
Craig Topperadd9cc62016-12-18 06:23:14 +0000465// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
466// This is expanded by ExpandPostRAPseudos.
467let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000468 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000469 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
470 [(set FR32X:$dst, fp32imm0)]>;
471 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
472 [(set FR64X:$dst, fpimm0)]>;
473}
474
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000475//===----------------------------------------------------------------------===//
476// AVX-512 - VECTOR INSERT
477//
Craig Topper3a622a12017-08-17 15:40:25 +0000478
479// Supports two different pattern operators for mask and unmasked ops. Allows
480// null_frag to be passed for one.
481multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
482 X86VectorVTInfo To,
483 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000484 SDPatternOperator vinsert_for_mask,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000485 X86FoldableSchedWrite sched> {
Craig Topperc228d792017-09-05 05:49:44 +0000486 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000487 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000488 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489 "vinsert" # From.EltTypeName # "x" # From.NumElts,
490 "$src3, $src2, $src1", "$src1, $src2, $src3",
491 (vinsert_insert:$src3 (To.VT To.RC:$src1),
492 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000493 (iPTR imm)),
494 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
495 (From.VT From.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000496 (iPTR imm))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000497 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000498 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000499 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000500 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 "vinsert" # From.EltTypeName # "x" # From.NumElts,
502 "$src3, $src2, $src1", "$src1, $src2, $src3",
503 (vinsert_insert:$src3 (To.VT To.RC:$src1),
504 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000505 (iPTR imm)),
506 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000508 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000509 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000510 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000511 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000512}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000513
Craig Topper3a622a12017-08-17 15:40:25 +0000514// Passes the same pattern operator for masked and unmasked ops.
515multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
516 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000517 SDPatternOperator vinsert_insert,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000518 X86FoldableSchedWrite sched> :
519 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, sched>;
Craig Topper3a622a12017-08-17 15:40:25 +0000520
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
522 X86VectorVTInfo To, PatFrag vinsert_insert,
523 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
524 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000525 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
527 (To.VT (!cast<Instruction>(InstrStr#"rr")
528 To.RC:$src1, From.RC:$src2,
529 (INSERT_get_vinsert_imm To.RC:$ins)))>;
530
531 def : Pat<(vinsert_insert:$ins
532 (To.VT To.RC:$src1),
533 (From.VT (bitconvert (From.LdFrag addr:$src2))),
534 (iPTR imm)),
535 (To.VT (!cast<Instruction>(InstrStr#"rm")
536 To.RC:$src1, addr:$src2,
537 (INSERT_get_vinsert_imm To.RC:$ins)))>;
538 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539}
540
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000541multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000542 ValueType EltVT64, int Opcode256,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000543 X86FoldableSchedWrite sched> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544
545 let Predicates = [HasVLX] in
546 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000549 vinsert128_insert, sched>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000550
551 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000554 vinsert128_insert, sched>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000555
556 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000557 X86VectorVTInfo< 4, EltVT64, VR256X>,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000559 vinsert256_insert, sched>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000560
Craig Topper3a622a12017-08-17 15:40:25 +0000561 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000563 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000566 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000567 VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000568
Craig Topper3a622a12017-08-17 15:40:25 +0000569 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000570 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000571 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000572 X86VectorVTInfo< 2, EltVT64, VR128X>,
573 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000574 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000575 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576
Craig Topper3a622a12017-08-17 15:40:25 +0000577 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000578 X86VectorVTInfo< 8, EltVT32, VR256X>,
579 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000580 null_frag, vinsert256_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000581 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000582 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583}
584
Simon Pilgrim21e89792018-04-13 14:36:59 +0000585// FIXME: Is there a better scheduler class for VINSERTF/VINSERTI?
586defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, WriteFShuffle256>;
587defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, WriteShuffle256>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000588
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000590// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000593defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000594 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000595
596defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000598defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000599 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000600
601defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000602 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000603defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000604 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000605
606// Codegen pattern with the alternative types insert VEC128 into VEC256
607defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
608 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
609defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
610 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
611// Codegen pattern with the alternative types insert VEC128 into VEC512
612defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
613 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
614defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
615 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
616// Codegen pattern with the alternative types insert VEC256 into VEC512
617defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
618 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
619defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
620 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
621
Craig Topperf7a19db2017-10-08 01:33:40 +0000622
623multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
624 X86VectorVTInfo To, X86VectorVTInfo Cast,
625 PatFrag vinsert_insert,
626 SDNodeXForm INSERT_get_vinsert_imm,
627 list<Predicate> p> {
628let Predicates = p in {
629 def : Pat<(Cast.VT
630 (vselect Cast.KRCWM:$mask,
631 (bitconvert
632 (vinsert_insert:$ins (To.VT To.RC:$src1),
633 (From.VT From.RC:$src2),
634 (iPTR imm))),
635 Cast.RC:$src0)),
636 (!cast<Instruction>(InstrStr#"rrk")
637 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
638 (INSERT_get_vinsert_imm To.RC:$ins))>;
639 def : Pat<(Cast.VT
640 (vselect Cast.KRCWM:$mask,
641 (bitconvert
642 (vinsert_insert:$ins (To.VT To.RC:$src1),
643 (From.VT
644 (bitconvert
645 (From.LdFrag addr:$src2))),
646 (iPTR imm))),
647 Cast.RC:$src0)),
648 (!cast<Instruction>(InstrStr#"rmk")
649 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
650 (INSERT_get_vinsert_imm To.RC:$ins))>;
651
652 def : Pat<(Cast.VT
653 (vselect Cast.KRCWM:$mask,
654 (bitconvert
655 (vinsert_insert:$ins (To.VT To.RC:$src1),
656 (From.VT From.RC:$src2),
657 (iPTR imm))),
658 Cast.ImmAllZerosV)),
659 (!cast<Instruction>(InstrStr#"rrkz")
660 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
661 (INSERT_get_vinsert_imm To.RC:$ins))>;
662 def : Pat<(Cast.VT
663 (vselect Cast.KRCWM:$mask,
664 (bitconvert
665 (vinsert_insert:$ins (To.VT To.RC:$src1),
666 (From.VT
667 (bitconvert
668 (From.LdFrag addr:$src2))),
669 (iPTR imm))),
670 Cast.ImmAllZerosV)),
671 (!cast<Instruction>(InstrStr#"rmkz")
672 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
673 (INSERT_get_vinsert_imm To.RC:$ins))>;
674}
675}
676
677defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
678 v8f32x_info, vinsert128_insert,
679 INSERT_get_vinsert128_imm, [HasVLX]>;
680defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
681 v4f64x_info, vinsert128_insert,
682 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
683
684defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
685 v8i32x_info, vinsert128_insert,
686 INSERT_get_vinsert128_imm, [HasVLX]>;
687defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
688 v8i32x_info, vinsert128_insert,
689 INSERT_get_vinsert128_imm, [HasVLX]>;
690defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
691 v8i32x_info, vinsert128_insert,
692 INSERT_get_vinsert128_imm, [HasVLX]>;
693defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
694 v4i64x_info, vinsert128_insert,
695 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
696defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
697 v4i64x_info, vinsert128_insert,
698 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
699defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
700 v4i64x_info, vinsert128_insert,
701 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
702
703defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
704 v16f32_info, vinsert128_insert,
705 INSERT_get_vinsert128_imm, [HasAVX512]>;
706defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
707 v8f64_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasDQI]>;
709
710defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
711 v16i32_info, vinsert128_insert,
712 INSERT_get_vinsert128_imm, [HasAVX512]>;
713defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
714 v16i32_info, vinsert128_insert,
715 INSERT_get_vinsert128_imm, [HasAVX512]>;
716defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
717 v16i32_info, vinsert128_insert,
718 INSERT_get_vinsert128_imm, [HasAVX512]>;
719defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
720 v8i64_info, vinsert128_insert,
721 INSERT_get_vinsert128_imm, [HasDQI]>;
722defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
723 v8i64_info, vinsert128_insert,
724 INSERT_get_vinsert128_imm, [HasDQI]>;
725defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
726 v8i64_info, vinsert128_insert,
727 INSERT_get_vinsert128_imm, [HasDQI]>;
728
729defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
730 v16f32_info, vinsert256_insert,
731 INSERT_get_vinsert256_imm, [HasDQI]>;
732defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
733 v8f64_info, vinsert256_insert,
734 INSERT_get_vinsert256_imm, [HasAVX512]>;
735
736defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
737 v16i32_info, vinsert256_insert,
738 INSERT_get_vinsert256_imm, [HasDQI]>;
739defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
740 v16i32_info, vinsert256_insert,
741 INSERT_get_vinsert256_imm, [HasDQI]>;
742defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
743 v16i32_info, vinsert256_insert,
744 INSERT_get_vinsert256_imm, [HasDQI]>;
745defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
746 v8i64_info, vinsert256_insert,
747 INSERT_get_vinsert256_imm, [HasAVX512]>;
748defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
749 v8i64_info, vinsert256_insert,
750 INSERT_get_vinsert256_imm, [HasAVX512]>;
751defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
752 v8i64_info, vinsert256_insert,
753 INSERT_get_vinsert256_imm, [HasAVX512]>;
754
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000755// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000756let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000757def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000758 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000759 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim577ae242018-04-12 19:25:07 +0000760 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000761 EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topper6189d3e2016-07-19 01:26:19 +0000762def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000763 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000764 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000765 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000766 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Simon Pilgrim577ae242018-04-12 19:25:07 +0000767 imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000768 EVEX_4V, EVEX_CD8<32, CD8VT1>,
769 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>;
Craig Topper43973152016-10-09 06:41:47 +0000770}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000771
772//===----------------------------------------------------------------------===//
773// AVX-512 VECTOR EXTRACT
774//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000775
Craig Topper3a622a12017-08-17 15:40:25 +0000776// Supports two different pattern operators for mask and unmasked ops. Allows
777// null_frag to be passed for one.
778multiclass vextract_for_size_split<int Opcode,
779 X86VectorVTInfo From, X86VectorVTInfo To,
780 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000781 SDPatternOperator vextract_for_mask,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000782 SchedWrite SchedRR, SchedWrite SchedMR> {
Igor Breger7f69a992015-09-10 12:54:54 +0000783
784 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000785 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000786 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000787 "vextract" # To.EltTypeName # "x" # To.NumElts,
788 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000789 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000790 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
791 AVX512AIi8Base, EVEX, Sched<[SchedRR]>;
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000792
Craig Toppere1cac152016-06-07 07:27:54 +0000793 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000794 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000795 "vextract" # To.EltTypeName # "x" # To.NumElts #
796 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
797 [(store (To.VT (vextract_extract:$idx
798 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000799 addr:$dst)]>, EVEX,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000800 Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000801
Craig Toppere1cac152016-06-07 07:27:54 +0000802 let mayStore = 1, hasSideEffects = 0 in
803 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
804 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000805 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000806 "vextract" # To.EltTypeName # "x" # To.NumElts #
807 "\t{$idx, $src1, $dst {${mask}}|"
Simon Pilgrim0e456342018-04-12 20:47:34 +0000808 "$dst {${mask}}, $src1, $idx}", []>,
809 EVEX_K, EVEX, Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000810 }
Igor Bregerac29a822015-09-09 14:35:09 +0000811}
812
Craig Topper3a622a12017-08-17 15:40:25 +0000813// Passes the same pattern operator for masked and unmasked ops.
814multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
815 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000816 SDPatternOperator vextract_extract,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000817 SchedWrite SchedRR, SchedWrite SchedMR> :
818 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, SchedRR, SchedMR>;
Craig Topper3a622a12017-08-17 15:40:25 +0000819
Igor Bregerdefab3c2015-10-08 12:55:01 +0000820// Codegen pattern for the alternative types
821multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
822 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000823 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000824 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000825 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
826 (To.VT (!cast<Instruction>(InstrStr#"rr")
827 From.RC:$src1,
828 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000829 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
830 (iPTR imm))), addr:$dst),
831 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
832 (EXTRACT_get_vextract_imm To.RC:$ext))>;
833 }
Igor Breger7f69a992015-09-10 12:54:54 +0000834}
835
836multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000837 ValueType EltVT64, int Opcode256,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000838 SchedWrite SchedRR, SchedWrite SchedMR> {
Craig Topperaadec702017-08-14 01:53:10 +0000839 let Predicates = [HasAVX512] in {
840 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
841 X86VectorVTInfo<16, EltVT32, VR512>,
842 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000843 vextract128_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000844 EVEX_V512, EVEX_CD8<32, CD8VT4>;
845 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
846 X86VectorVTInfo< 8, EltVT64, VR512>,
847 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000848 vextract256_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000849 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
850 }
Igor Breger7f69a992015-09-10 12:54:54 +0000851 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000852 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000853 X86VectorVTInfo< 8, EltVT32, VR256X>,
854 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000855 vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000856 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000857
858 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000859 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000860 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000861 X86VectorVTInfo< 4, EltVT64, VR256X>,
862 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000863 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000864 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000865
866 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000867 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000868 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000869 X86VectorVTInfo< 8, EltVT64, VR512>,
870 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000871 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000872 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000873 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000874 X86VectorVTInfo<16, EltVT32, VR512>,
875 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000876 null_frag, vextract256_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000877 EVEX_V512, EVEX_CD8<32, CD8VT8>;
878 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000879}
880
Simon Pilgrimead11e42018-05-11 12:46:54 +0000881// TODO - replace WriteFStore/WriteVecStore with X86SchedWriteMoveLSWidths types.
Craig Topper5fb1dc22018-04-02 02:44:55 +0000882defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, WriteFShuffle256, WriteFStore>;
883defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, WriteShuffle256, WriteVecStore>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000884
Igor Bregerdefab3c2015-10-08 12:55:01 +0000885// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000886// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000887defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000888 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000889defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000890 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000891
892defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000893 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000894defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000895 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000896
897defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000898 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000899defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000900 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000901
Craig Topper08a68572016-05-21 22:50:04 +0000902// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000903defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
904 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
905defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
906 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
907
908// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000909defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
910 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
911defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
912 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
913// Codegen pattern with the alternative types extract VEC256 from VEC512
914defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
915 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
916defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
917 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
918
Craig Topper5f3fef82016-05-22 07:40:58 +0000919
Craig Topper48a79172017-08-30 07:26:12 +0000920// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
921// smaller extract to enable EVEX->VEX.
922let Predicates = [NoVLX] in {
923def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
924 (v2i64 (VEXTRACTI128rr
925 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
926 (iPTR 1)))>;
927def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
928 (v2f64 (VEXTRACTF128rr
929 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
930 (iPTR 1)))>;
931def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
932 (v4i32 (VEXTRACTI128rr
933 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
934 (iPTR 1)))>;
935def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
936 (v4f32 (VEXTRACTF128rr
937 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
938 (iPTR 1)))>;
939def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
940 (v8i16 (VEXTRACTI128rr
941 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
942 (iPTR 1)))>;
943def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
944 (v16i8 (VEXTRACTI128rr
945 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
946 (iPTR 1)))>;
947}
948
949// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
950// smaller extract to enable EVEX->VEX.
951let Predicates = [HasVLX] in {
952def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
953 (v2i64 (VEXTRACTI32x4Z256rr
954 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
957 (v2f64 (VEXTRACTF32x4Z256rr
958 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
961 (v4i32 (VEXTRACTI32x4Z256rr
962 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
963 (iPTR 1)))>;
964def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
965 (v4f32 (VEXTRACTF32x4Z256rr
966 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
967 (iPTR 1)))>;
968def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
969 (v8i16 (VEXTRACTI32x4Z256rr
970 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
971 (iPTR 1)))>;
972def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
973 (v16i8 (VEXTRACTI32x4Z256rr
974 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
975 (iPTR 1)))>;
976}
977
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000978
Craig Toppera0883622017-08-26 22:24:57 +0000979// Additional patterns for handling a bitcast between the vselect and the
980// extract_subvector.
981multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
982 X86VectorVTInfo To, X86VectorVTInfo Cast,
983 PatFrag vextract_extract,
984 SDNodeXForm EXTRACT_get_vextract_imm,
985 list<Predicate> p> {
986let Predicates = p in {
987 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
988 (bitconvert
989 (To.VT (vextract_extract:$ext
990 (From.VT From.RC:$src), (iPTR imm)))),
991 To.RC:$src0)),
992 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
993 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
994 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
995
996 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
997 (bitconvert
998 (To.VT (vextract_extract:$ext
999 (From.VT From.RC:$src), (iPTR imm)))),
1000 Cast.ImmAllZerosV)),
1001 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1002 Cast.KRCWM:$mask, From.RC:$src,
1003 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1004}
1005}
1006
1007defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1008 v4f32x_info, vextract128_extract,
1009 EXTRACT_get_vextract128_imm, [HasVLX]>;
1010defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1011 v2f64x_info, vextract128_extract,
1012 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1013
1014defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1015 v4i32x_info, vextract128_extract,
1016 EXTRACT_get_vextract128_imm, [HasVLX]>;
1017defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1018 v4i32x_info, vextract128_extract,
1019 EXTRACT_get_vextract128_imm, [HasVLX]>;
1020defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1021 v4i32x_info, vextract128_extract,
1022 EXTRACT_get_vextract128_imm, [HasVLX]>;
1023defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1024 v2i64x_info, vextract128_extract,
1025 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1026defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1027 v2i64x_info, vextract128_extract,
1028 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1029defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1030 v2i64x_info, vextract128_extract,
1031 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1032
1033defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1034 v4f32x_info, vextract128_extract,
1035 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1036defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1037 v2f64x_info, vextract128_extract,
1038 EXTRACT_get_vextract128_imm, [HasDQI]>;
1039
1040defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1041 v4i32x_info, vextract128_extract,
1042 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1043defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1044 v4i32x_info, vextract128_extract,
1045 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1046defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1047 v4i32x_info, vextract128_extract,
1048 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1049defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1050 v2i64x_info, vextract128_extract,
1051 EXTRACT_get_vextract128_imm, [HasDQI]>;
1052defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1053 v2i64x_info, vextract128_extract,
1054 EXTRACT_get_vextract128_imm, [HasDQI]>;
1055defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1056 v2i64x_info, vextract128_extract,
1057 EXTRACT_get_vextract128_imm, [HasDQI]>;
1058
1059defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1060 v8f32x_info, vextract256_extract,
1061 EXTRACT_get_vextract256_imm, [HasDQI]>;
1062defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1063 v4f64x_info, vextract256_extract,
1064 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1065
1066defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1067 v8i32x_info, vextract256_extract,
1068 EXTRACT_get_vextract256_imm, [HasDQI]>;
1069defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1070 v8i32x_info, vextract256_extract,
1071 EXTRACT_get_vextract256_imm, [HasDQI]>;
1072defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1073 v8i32x_info, vextract256_extract,
1074 EXTRACT_get_vextract256_imm, [HasDQI]>;
1075defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1076 v4i64x_info, vextract256_extract,
1077 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1078defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1079 v4i64x_info, vextract256_extract,
1080 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1081defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1082 v4i64x_info, vextract256_extract,
1083 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1084
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001086def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001087 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001088 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00001089 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001090 EVEX, VEX_WIG, Sched<[WriteVecExtract]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001091
Craig Topper03b849e2016-05-21 22:50:11 +00001092def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001093 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001094 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001095 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001096 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001097 EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecExtractSt]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001098
1099//===---------------------------------------------------------------------===//
1100// AVX-512 BROADCAST
1101//---
Igor Breger131008f2016-05-01 08:40:00 +00001102// broadcast with a scalar argument.
1103multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1104 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001105 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1106 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1107 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1108 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1109 (X86VBroadcast SrcInfo.FRC:$src),
1110 DestInfo.RC:$src0)),
1111 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1112 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1113 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1114 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1115 (X86VBroadcast SrcInfo.FRC:$src),
1116 DestInfo.ImmAllZerosV)),
1117 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1118 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001119}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001120
Craig Topper17854ec2017-08-30 07:48:39 +00001121// Split version to allow mask and broadcast node to be different types. This
1122// helps support the 32x2 broadcasts.
1123multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001124 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001125 X86VectorVTInfo MaskInfo,
1126 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001127 X86VectorVTInfo SrcInfo,
1128 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1129 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1130 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1131 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001132 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001133 (MaskInfo.VT
1134 (bitconvert
1135 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001136 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1137 (MaskInfo.VT
1138 (bitconvert
1139 (DestInfo.VT
Simon Pilgrim0e456342018-04-12 20:47:34 +00001140 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
1141 T8PD, EVEX, Sched<[SchedRR]>;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001142 let mayLoad = 1 in
1143 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1144 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001145 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001146 (MaskInfo.VT
1147 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001148 (DestInfo.VT (UnmaskedOp
1149 (SrcInfo.ScalarLdFrag addr:$src))))),
1150 (MaskInfo.VT
1151 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001152 (DestInfo.VT (X86VBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001153 (SrcInfo.ScalarLdFrag addr:$src)))))>,
1154 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001155 Sched<[SchedRM]>;
Craig Topper80934372016-07-16 03:42:59 +00001156 }
Craig Toppere1cac152016-06-07 07:27:54 +00001157
Craig Topper17854ec2017-08-30 07:48:39 +00001158 def : Pat<(MaskInfo.VT
1159 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001160 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001161 (SrcInfo.VT (scalar_to_vector
1162 (SrcInfo.ScalarLdFrag addr:$src))))))),
1163 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1164 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1165 (bitconvert
1166 (DestInfo.VT
1167 (X86VBroadcast
1168 (SrcInfo.VT (scalar_to_vector
1169 (SrcInfo.ScalarLdFrag addr:$src)))))),
1170 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001171 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001172 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1173 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1174 (bitconvert
1175 (DestInfo.VT
1176 (X86VBroadcast
1177 (SrcInfo.VT (scalar_to_vector
1178 (SrcInfo.ScalarLdFrag addr:$src)))))),
1179 MaskInfo.ImmAllZerosV)),
1180 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1181 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001182}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001183
Craig Topper17854ec2017-08-30 07:48:39 +00001184// Helper class to force mask and broadcast result to same type.
1185multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001186 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001187 X86VectorVTInfo DestInfo,
1188 X86VectorVTInfo SrcInfo> :
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001189 avx512_broadcast_rm_split<opc, OpcodeStr, SchedRR, SchedRM,
1190 DestInfo, DestInfo, SrcInfo>;
Craig Topper17854ec2017-08-30 07:48:39 +00001191
Craig Topper80934372016-07-16 03:42:59 +00001192multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001193 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001194 let Predicates = [HasAVX512] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001195 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1196 WriteFShuffle256Ld, _.info512, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001197 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001198 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001199 }
Robert Khasanovaf318f72014-10-30 14:21:47 +00001200
1201 let Predicates = [HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001202 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1203 WriteFShuffle256Ld, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001204 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001205 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001206 }
1207}
1208
Craig Topper80934372016-07-16 03:42:59 +00001209multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1210 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001211 let Predicates = [HasAVX512] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001212 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1213 WriteFShuffle256Ld, _.info512, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001214 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1215 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001216 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001217
Craig Topper80934372016-07-16 03:42:59 +00001218 let Predicates = [HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001219 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1220 WriteFShuffle256Ld, _.info256, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001221 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1222 EVEX_V256;
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001223 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1224 WriteFShuffle256Ld, _.info128, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001225 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1226 EVEX_V128;
1227 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001228}
Craig Topper80934372016-07-16 03:42:59 +00001229defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1230 avx512vl_f32_info>;
1231defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1232 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001233
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001234def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001235 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001236def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001237 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001238
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001239multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR,
1240 X86VectorVTInfo _, SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001241 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001242 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001243 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001244 (ins SrcRC:$src),
1245 "vpbroadcast"##_.Suffix, "$src", "$src",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001246 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001247 Sched<[SchedRR]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001248}
1249
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001250multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR,
Guy Blank7f60c992017-08-09 17:21:01 +00001251 X86VectorVTInfo _, SDPatternOperator OpNode,
1252 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001253 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001254 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1255 (outs _.RC:$dst), (ins GR32:$src),
1256 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1257 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1258 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +00001259 "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>;
Guy Blank7f60c992017-08-09 17:21:01 +00001260
1261 def : Pat <(_.VT (OpNode SrcRC:$src)),
1262 (!cast<Instruction>(Name#r)
1263 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1264
1265 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1266 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1267 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1268
1269 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1270 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1271 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1272}
1273
1274multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1275 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1276 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1277 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001278 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512,
1279 OpNode, SrcRC, Subreg>, EVEX_V512;
Guy Blank7f60c992017-08-09 17:21:01 +00001280 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001281 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256,
1282 _.info256, OpNode, SrcRC, Subreg>, EVEX_V256;
1283 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle,
1284 _.info128, OpNode, SrcRC, Subreg>, EVEX_V128;
Guy Blank7f60c992017-08-09 17:21:01 +00001285 }
1286}
1287
Robert Khasanovcbc57032014-12-09 16:38:41 +00001288multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001289 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001290 RegisterClass SrcRC, Predicate prd> {
1291 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001292 defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode,
1293 SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001294 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001295 defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode,
1296 SrcRC>, EVEX_V256;
1297 defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode,
1298 SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001299 }
1300}
1301
Guy Blank7f60c992017-08-09 17:21:01 +00001302defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1303 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1304defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1305 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1306 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001307defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1308 X86VBroadcast, GR32, HasAVX512>;
1309defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1310 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001311
Igor Breger21296d22015-10-20 11:56:42 +00001312// Provide aliases for broadcast from the same register class that
1313// automatically does the extract.
1314multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1315 X86VectorVTInfo SrcInfo> {
1316 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1317 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1318 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1319}
1320
1321multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1322 AVX512VLVectorVTInfo _, Predicate prd> {
1323 let Predicates = [prd] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001324 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle256,
1325 WriteShuffle256Ld, _.info512, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001326 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1327 EVEX_V512;
1328 // Defined separately to avoid redefinition.
1329 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1330 }
1331 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001332 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle256,
1333 WriteShuffle256Ld, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001334 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1335 EVEX_V256;
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001336 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001337 WriteShuffleXLd, _.info128, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001338 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001339 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001340}
1341
Igor Breger21296d22015-10-20 11:56:42 +00001342defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1343 avx512vl_i8_info, HasBWI>;
1344defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1345 avx512vl_i16_info, HasBWI>;
1346defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1347 avx512vl_i32_info, HasAVX512>;
1348defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1349 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001350
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001351multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1352 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001353 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001354 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1355 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001356 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001357 Sched<[SchedWriteShuffle.YMM.Folded]>,
1358 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001359}
1360
Craig Topperd6f4be92017-08-21 05:29:02 +00001361// This should be used for the AVX512DQ broadcast instructions. It disables
1362// the unmasked patterns so that we only use the DQ instructions when masking
1363// is requested.
1364multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1365 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001366 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001367 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1368 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1369 (null_frag),
1370 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001371 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001372 Sched<[SchedWriteShuffle.YMM.Folded]>,
1373 AVX5128IBase, EVEX;
Craig Topperd6f4be92017-08-21 05:29:02 +00001374}
1375
Simon Pilgrim79195582017-02-21 16:41:44 +00001376let Predicates = [HasAVX512] in {
1377 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1378 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1379 (VPBROADCASTQZm addr:$src)>;
1380}
1381
Craig Topperad3d0312017-10-10 21:07:14 +00001382let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001383 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1384 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1385 (VPBROADCASTQZ128m addr:$src)>;
1386 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1387 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001388}
1389let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001390 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1391 // This means we'll encounter truncated i32 loads; match that here.
1392 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1393 (VPBROADCASTWZ128m addr:$src)>;
1394 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1395 (VPBROADCASTWZ256m addr:$src)>;
1396 def : Pat<(v8i16 (X86VBroadcast
1397 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1398 (VPBROADCASTWZ128m addr:$src)>;
1399 def : Pat<(v16i16 (X86VBroadcast
1400 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1401 (VPBROADCASTWZ256m addr:$src)>;
1402}
1403
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001404//===----------------------------------------------------------------------===//
1405// AVX-512 BROADCAST SUBVECTORS
1406//
1407
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001408defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1409 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001410 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001411defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1412 v16f32_info, v4f32x_info>,
1413 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1414defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1415 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001416 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001417defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1418 v8f64_info, v4f64x_info>, VEX_W,
1419 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1420
Craig Topper715ad7f2016-10-16 23:29:51 +00001421let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001422def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1423 (VBROADCASTF64X4rm addr:$src)>;
1424def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1425 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001426def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1427 (VBROADCASTI64X4rm addr:$src)>;
1428def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1429 (VBROADCASTI64X4rm addr:$src)>;
1430
1431// Provide fallback in case the load node that is used in the patterns above
1432// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001433def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1434 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001435 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001436def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1437 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1438 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001439def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1440 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001441 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001442def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1443 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1444 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001445def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1446 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1447 (v16i16 VR256X:$src), 1)>;
1448def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1449 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1450 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001451
Craig Topperd6f4be92017-08-21 05:29:02 +00001452def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1453 (VBROADCASTF32X4rm addr:$src)>;
1454def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1455 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001456def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1457 (VBROADCASTI32X4rm addr:$src)>;
1458def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1459 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001460
1461// Patterns for selects of bitcasted operations.
1462def : Pat<(vselect VK16WM:$mask,
1463 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1464 (bc_v16f32 (v16i32 immAllZerosV))),
1465 (VBROADCASTF32X4rmkz VK16WM:$mask, addr:$src)>;
1466def : Pat<(vselect VK16WM:$mask,
1467 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1468 VR512:$src0),
1469 (VBROADCASTF32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1470def : Pat<(vselect VK16WM:$mask,
1471 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1472 (v16i32 immAllZerosV)),
1473 (VBROADCASTI32X4rmkz VK16WM:$mask, addr:$src)>;
1474def : Pat<(vselect VK16WM:$mask,
1475 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1476 VR512:$src0),
1477 (VBROADCASTI32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1478
1479def : Pat<(vselect VK8WM:$mask,
1480 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1481 (bc_v8f64 (v16i32 immAllZerosV))),
1482 (VBROADCASTF64X4rmkz VK8WM:$mask, addr:$src)>;
1483def : Pat<(vselect VK8WM:$mask,
1484 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1485 VR512:$src0),
1486 (VBROADCASTF64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1487def : Pat<(vselect VK8WM:$mask,
1488 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1489 (bc_v8i64 (v16i32 immAllZerosV))),
1490 (VBROADCASTI64X4rmkz VK8WM:$mask, addr:$src)>;
1491def : Pat<(vselect VK8WM:$mask,
1492 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1493 VR512:$src0),
1494 (VBROADCASTI64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001495}
1496
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001497let Predicates = [HasVLX] in {
1498defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1499 v8i32x_info, v4i32x_info>,
1500 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1501defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1502 v8f32x_info, v4f32x_info>,
1503 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001504
Craig Topperd6f4be92017-08-21 05:29:02 +00001505def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1506 (VBROADCASTF32X4Z256rm addr:$src)>;
1507def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1508 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001509def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1510 (VBROADCASTI32X4Z256rm addr:$src)>;
1511def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1512 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001513
Craig Topper5a2bd992018-02-05 08:37:37 +00001514// Patterns for selects of bitcasted operations.
1515def : Pat<(vselect VK8WM:$mask,
1516 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1517 (bc_v8f32 (v8i32 immAllZerosV))),
1518 (VBROADCASTF32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1519def : Pat<(vselect VK8WM:$mask,
1520 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1521 VR256X:$src0),
1522 (VBROADCASTF32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1523def : Pat<(vselect VK8WM:$mask,
1524 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1525 (v8i32 immAllZerosV)),
1526 (VBROADCASTI32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1527def : Pat<(vselect VK8WM:$mask,
1528 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1529 VR256X:$src0),
1530 (VBROADCASTI32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1531
1532
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001533// Provide fallback in case the load node that is used in the patterns above
1534// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001535def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1536 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1537 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001538def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001539 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001540 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001541def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1542 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1543 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001544def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001545 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001546 (v4i32 VR128X:$src), 1)>;
1547def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001548 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001549 (v8i16 VR128X:$src), 1)>;
1550def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001551 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001552 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001553}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001554
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001555let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001556defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001557 v4i64x_info, v2i64x_info>, VEX_W,
1558 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001559defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001560 v4f64x_info, v2f64x_info>, VEX_W,
1561 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001562
1563// Patterns for selects of bitcasted operations.
1564def : Pat<(vselect VK4WM:$mask,
1565 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1566 (bc_v4f64 (v8i32 immAllZerosV))),
1567 (VBROADCASTF64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1568def : Pat<(vselect VK4WM:$mask,
1569 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1570 VR256X:$src0),
1571 (VBROADCASTF64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
1572def : Pat<(vselect VK4WM:$mask,
1573 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1574 (bc_v4i64 (v8i32 immAllZerosV))),
1575 (VBROADCASTI64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1576def : Pat<(vselect VK4WM:$mask,
1577 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1578 VR256X:$src0),
1579 (VBROADCASTI64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001580}
1581
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001582let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001583defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001584 v8i64_info, v2i64x_info>, VEX_W,
1585 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001586defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001587 v16i32_info, v8i32x_info>,
1588 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001589defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001590 v8f64_info, v2f64x_info>, VEX_W,
1591 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001592defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001593 v16f32_info, v8f32x_info>,
1594 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001595
1596// Patterns for selects of bitcasted operations.
1597def : Pat<(vselect VK16WM:$mask,
1598 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1599 (bc_v16f32 (v16i32 immAllZerosV))),
1600 (VBROADCASTF32X8rmkz VK16WM:$mask, addr:$src)>;
1601def : Pat<(vselect VK16WM:$mask,
1602 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1603 VR512:$src0),
1604 (VBROADCASTF32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1605def : Pat<(vselect VK16WM:$mask,
1606 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1607 (v16i32 immAllZerosV)),
1608 (VBROADCASTI32X8rmkz VK16WM:$mask, addr:$src)>;
1609def : Pat<(vselect VK16WM:$mask,
1610 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1611 VR512:$src0),
1612 (VBROADCASTI32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1613
1614def : Pat<(vselect VK8WM:$mask,
1615 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1616 (bc_v8f64 (v16i32 immAllZerosV))),
1617 (VBROADCASTF64X2rmkz VK8WM:$mask, addr:$src)>;
1618def : Pat<(vselect VK8WM:$mask,
1619 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1620 VR512:$src0),
1621 (VBROADCASTF64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1622def : Pat<(vselect VK8WM:$mask,
1623 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1624 (bc_v8i64 (v16i32 immAllZerosV))),
1625 (VBROADCASTI64X2rmkz VK8WM:$mask, addr:$src)>;
1626def : Pat<(vselect VK8WM:$mask,
1627 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1628 VR512:$src0),
1629 (VBROADCASTI64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001630}
Adam Nemet73f72e12014-06-27 00:43:38 +00001631
Igor Bregerfa798a92015-11-02 07:39:36 +00001632multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001633 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001634 let Predicates = [HasDQI] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001635 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle256,
1636 WriteShuffle256Ld, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001637 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001638 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001639 let Predicates = [HasDQI, HasVLX] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001640 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle256,
1641 WriteShuffle256Ld, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001642 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001643 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001644}
1645
1646multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001647 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1648 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001649
1650 let Predicates = [HasDQI, HasVLX] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001651 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle,
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001652 WriteShuffleXLd, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001653 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001654 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001655}
1656
Craig Topper51e052f2016-10-15 16:26:02 +00001657defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1658 avx512vl_i32_info, avx512vl_i64_info>;
1659defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1660 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001661
Craig Topper52317e82017-01-15 05:47:45 +00001662let Predicates = [HasVLX] in {
1663def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1664 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1665def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1666 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1667}
1668
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001669def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001670 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001671def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1672 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1673
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001674def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001675 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001676def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1677 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001678
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001679//===----------------------------------------------------------------------===//
1680// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1681//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001682multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1683 X86VectorVTInfo _, RegisterClass KRC> {
1684 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001685 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001686 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>,
1687 EVEX, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001688}
1689
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001690multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001691 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1692 let Predicates = [HasCDI] in
1693 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1694 let Predicates = [HasCDI, HasVLX] in {
1695 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1696 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1697 }
1698}
1699
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001700defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001701 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001702defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001703 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001704
1705//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001706// -- VPERMI2 - 3 source operands form --
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001707
Simon Pilgrim21e89792018-04-13 14:36:59 +00001708multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
1709 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001710let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001711 // The index operand in the pattern should really be an integer type. However,
1712 // if we do that and it happens to come from a bitcast, then it becomes
1713 // difficult to find the bitcast needed to convert the index to the
1714 // destination type for the passthru since it will be folded with the bitcast
1715 // of the index operand.
1716 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001717 (ins _.RC:$src2, _.RC:$src3),
1718 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001719 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001720 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001721
Craig Topper4fa3b502016-09-06 06:56:59 +00001722 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001723 (ins _.RC:$src2, _.MemOp:$src3),
1724 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001725 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001726 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001727 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001728 }
1729}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001730
Simon Pilgrim21e89792018-04-13 14:36:59 +00001731multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
1732 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001733 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001734 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001735 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1736 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1737 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001738 (_.VT (X86VPermi2X _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001739 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1740 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001741 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001742}
1743
Simon Pilgrim21e89792018-04-13 14:36:59 +00001744multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
1745 X86FoldableSchedWrite sched,
Craig Topper4fa3b502016-09-06 06:56:59 +00001746 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001747 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512>,
1748 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001749 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001750 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128>,
1751 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info128>, EVEX_V128;
1752 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256>,
1753 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001754 }
1755}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001756
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001757multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001758 X86FoldableSchedWrite sched,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001759 AVX512VLVectorVTInfo VTInfo,
1760 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001761 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001762 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001763 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001764 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128>, EVEX_V128;
1765 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001766 }
1767}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001768
Simon Pilgrim21e89792018-04-13 14:36:59 +00001769defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", WriteVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001770 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001771defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", WriteVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001772 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001773defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", WriteVarShuffle256,
1774 avx512vl_i16_info, HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1775defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", WriteVarShuffle256,
1776 avx512vl_i8_info, HasVBMI>, EVEX_CD8<8, CD8VF>;
1777defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", WriteFVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001778 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001779defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", WriteFVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001780 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001781
Craig Topperaad5f112015-11-30 00:13:24 +00001782// VPERMT2
Simon Pilgrim21e89792018-04-13 14:36:59 +00001783multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
1784 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001785 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001786let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001787 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1788 (ins IdxVT.RC:$src2, _.RC:$src3),
1789 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001790 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001791 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001792
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001793 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1794 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1795 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001796 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001797 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001798 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001799 }
1800}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001801multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
1802 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001803 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001804 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001805 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1806 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1807 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1808 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001809 (_.VT (X86VPermt2 _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001810 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1811 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001812 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001813}
1814
Simon Pilgrim21e89792018-04-13 14:36:59 +00001815multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
1816 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001817 AVX512VLVectorVTInfo VTInfo,
1818 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001819 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001820 ShuffleMask.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001821 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001822 ShuffleMask.info512>, EVEX_V512;
1823 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001824 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001825 ShuffleMask.info128>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001826 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001827 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001828 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001829 ShuffleMask.info256>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001830 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001831 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001832 }
1833}
1834
Simon Pilgrim21e89792018-04-13 14:36:59 +00001835multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
1836 X86FoldableSchedWrite sched,
1837 AVX512VLVectorVTInfo VTInfo,
1838 AVX512VLVectorVTInfo Idx, Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001839 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001840 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001841 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001842 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001843 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001844 Idx.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001845 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001846 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001847 }
1848}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001849
Simon Pilgrim21e89792018-04-13 14:36:59 +00001850defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001851 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001852defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001853 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001854defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001855 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1856 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001857defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001858 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1859 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001860defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001861 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001862defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001863 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001864
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001865//===----------------------------------------------------------------------===//
1866// AVX-512 - BLEND using mask
1867//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001868
Simon Pilgrim21e89792018-04-13 14:36:59 +00001869multiclass WriteFVarBlendask<bits<8> opc, string OpcodeStr,
1870 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001871 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001872 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1873 (ins _.RC:$src1, _.RC:$src2),
1874 !strconcat(OpcodeStr,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001875 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001876 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001877 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1878 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001879 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001880 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001881 []>, EVEX_4V, EVEX_K, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001882 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1883 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1884 !strconcat(OpcodeStr,
1885 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001886 []>, EVEX_4V, EVEX_KZ, Sched<[sched]>;
Craig Toppera74e3082017-01-07 22:20:34 +00001887 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001888 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1889 (ins _.RC:$src1, _.MemOp:$src2),
1890 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001891 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001892 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001893 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001894 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1895 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001896 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001897 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001898 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001899 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001900 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1901 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1902 !strconcat(OpcodeStr,
1903 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001904 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001905 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001906 }
Craig Toppera74e3082017-01-07 22:20:34 +00001907 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001908}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001909multiclass WriteFVarBlendask_rmb<bits<8> opc, string OpcodeStr,
1910 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001911 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001912 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1913 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1914 !strconcat(OpcodeStr,
1915 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001916 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1917 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001918 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001919
Craig Topper16b20242018-02-23 20:48:44 +00001920 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1921 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1922 !strconcat(OpcodeStr,
1923 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}} {z}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001924 "$dst {${mask}} {z}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1925 EVEX_4V, EVEX_KZ, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001926 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper16b20242018-02-23 20:48:44 +00001927
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001928 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1929 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1930 !strconcat(OpcodeStr,
1931 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001932 "$dst, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1933 EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001934 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001935 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001936}
1937
Simon Pilgrim3c354082018-04-30 18:18:38 +00001938multiclass blendmask_dq<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001939 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim3c354082018-04-30 18:18:38 +00001940 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
1941 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
1942 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001943
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001944 let Predicates = [HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00001945 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
1946 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
1947 EVEX_V256;
1948 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
1949 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
1950 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001951 }
1952}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001953
Simon Pilgrim3c354082018-04-30 18:18:38 +00001954multiclass blendmask_bw<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001955 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001956 let Predicates = [HasBWI] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00001957 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
1958 EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001959
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001960 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00001961 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
1962 EVEX_V256;
1963 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
1964 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001965 }
1966}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001967
Simon Pilgrim3c354082018-04-30 18:18:38 +00001968defm VBLENDMPS : blendmask_dq<0x65, "vblendmps", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001969 avx512vl_f32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001970defm VBLENDMPD : blendmask_dq<0x65, "vblendmpd", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001971 avx512vl_f64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001972defm VPBLENDMD : blendmask_dq<0x64, "vpblendmd", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001973 avx512vl_i32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001974defm VPBLENDMQ : blendmask_dq<0x64, "vpblendmq", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001975 avx512vl_i64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001976defm VPBLENDMB : blendmask_bw<0x66, "vpblendmb", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001977 avx512vl_i8_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001978defm VPBLENDMW : blendmask_bw<0x66, "vpblendmw", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001979 avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001980
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001981//===----------------------------------------------------------------------===//
1982// Compare Instructions
1983//===----------------------------------------------------------------------===//
1984
1985// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001986
Simon Pilgrim71660c62017-12-05 14:34:42 +00001987multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001988 X86FoldableSchedWrite sched> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001989 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1990 (outs _.KRC:$dst),
1991 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1992 "vcmp${cc}"#_.Suffix,
1993 "$src2, $src1", "$src1, $src2",
1994 (OpNode (_.VT _.RC:$src1),
1995 (_.VT _.RC:$src2),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001996 imm:$cc)>, EVEX_4V, Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00001997 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001998 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1999 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00002000 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00002001 "vcmp${cc}"#_.Suffix,
2002 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00002003 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002004 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002005 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002006
2007 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2008 (outs _.KRC:$dst),
2009 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2010 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002011 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002012 (OpNodeRnd (_.VT _.RC:$src1),
2013 (_.VT _.RC:$src2),
2014 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002015 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002016 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002017 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002018 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002019 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2020 (outs VK1:$dst),
2021 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2022 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002023 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002024 Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002025 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002026 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2027 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00002028 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002029 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002030 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim71660c62017-12-05 14:34:42 +00002031 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002032 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002033
2034 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2035 (outs _.KRC:$dst),
2036 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2037 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002038 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002039 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002040 }// let isAsmParserOnly = 1, hasSideEffects = 0
2041
2042 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00002043 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002044 def rr : AVX512Ii8<0xC2, MRMSrcReg,
2045 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
2046 !strconcat("vcmp${cc}", _.Suffix,
2047 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2048 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2049 _.FRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002050 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002051 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002052 def rm : AVX512Ii8<0xC2, MRMSrcMem,
2053 (outs _.KRC:$dst),
2054 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2055 !strconcat("vcmp${cc}", _.Suffix,
2056 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2057 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2058 (_.ScalarLdFrag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002059 imm:$cc))]>,
2060 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002061 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002062 }
2063}
2064
2065let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00002066 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002067 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002068 SchedWriteFCmp.Scl>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00002069 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002070 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002071 SchedWriteFCmp.Scl>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002072}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002073
Craig Topper513d3fa2018-01-27 20:19:02 +00002074multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002075 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2076 bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00002077 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002078 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002079 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
2080 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002081 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002082 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002083 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002084 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
2085 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2086 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002087 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002088 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00002089 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002090 def rrk : AVX512BI<opc, MRMSrcReg,
2091 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
2092 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2093 "$dst {${mask}}, $src1, $src2}"),
2094 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002095 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002096 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002097 def rmk : AVX512BI<opc, MRMSrcMem,
2098 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2099 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2100 "$dst {${mask}}, $src1, $src2}"),
2101 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2102 (OpNode (_.VT _.RC:$src1),
2103 (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00002104 (_.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002105 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002106}
2107
Craig Topper513d3fa2018-01-27 20:19:02 +00002108multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002109 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2110 bit IsCommutable> :
2111 avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002112 def rmb : AVX512BI<opc, MRMSrcMem,
2113 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2114 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2115 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2116 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002117 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002118 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002119 def rmbk : AVX512BI<opc, MRMSrcMem,
2120 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2121 _.ScalarMemOp:$src2),
2122 !strconcat(OpcodeStr,
2123 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2124 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2125 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2126 (OpNode (_.VT _.RC:$src1),
2127 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00002128 (_.ScalarLdFrag addr:$src2)))))]>,
2129 EVEX_4V, EVEX_K, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002130 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002131}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132
Craig Topper513d3fa2018-01-27 20:19:02 +00002133multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002134 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002135 AVX512VLVectorVTInfo VTInfo, Predicate prd,
2136 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002137 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002138 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.ZMM,
2139 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002140
2141 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002142 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.YMM,
2143 VTInfo.info256, IsCommutable>, EVEX_V256;
2144 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.XMM,
2145 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002146 }
2147}
2148
2149multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002150 PatFrag OpNode, X86SchedWriteWidths sched,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002151 AVX512VLVectorVTInfo VTInfo,
2152 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002153 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002154 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.ZMM,
2155 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002156
2157 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002158 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.YMM,
2159 VTInfo.info256, IsCommutable>, EVEX_V256;
2160 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.XMM,
2161 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002162 }
2163}
2164
Craig Topper9471a7c2018-02-19 19:23:31 +00002165// This fragment treats X86cmpm as commutable to help match loads in both
2166// operands for PCMPEQ.
2167def X86pcmpeqm_c : PatFrag<(ops node:$src1, node:$src2),
2168 (X86cmpm_c node:$src1, node:$src2, (i8 0))>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002169def X86pcmpgtm : PatFrag<(ops node:$src1, node:$src2),
2170 (X86cmpm node:$src1, node:$src2, (i8 6))>;
2171
Simon Pilgrim21e89792018-04-13 14:36:59 +00002172// FIXME: Is there a better scheduler class for VPCMP?
Craig Topper9471a7c2018-02-19 19:23:31 +00002173defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002174 SchedWriteVecALU, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002175 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002176
Craig Topper9471a7c2018-02-19 19:23:31 +00002177defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002178 SchedWriteVecALU, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002179 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002180
Craig Topper9471a7c2018-02-19 19:23:31 +00002181defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002182 SchedWriteVecALU, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002183 EVEX_CD8<32, CD8VF>;
2184
Craig Topper9471a7c2018-02-19 19:23:31 +00002185defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002186 SchedWriteVecALU, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002187 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2188
2189defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002190 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002191 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002192
2193defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002194 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002195 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002196
Robert Khasanovf70f7982014-09-18 14:06:55 +00002197defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002198 SchedWriteVecALU, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002199 EVEX_CD8<32, CD8VF>;
2200
Robert Khasanovf70f7982014-09-18 14:06:55 +00002201defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002202 SchedWriteVecALU, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002203 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002204
Craig Toppera88306e2017-10-10 06:36:46 +00002205// Transforms to swizzle an immediate to help matching memory operand in first
2206// operand.
2207def CommutePCMPCC : SDNodeXForm<imm, [{
2208 uint8_t Imm = N->getZExtValue() & 0x7;
Craig Topper9b64bf52018-02-20 03:58:11 +00002209 Imm = X86::getSwappedVPCMPImm(Imm);
Craig Toppera88306e2017-10-10 06:36:46 +00002210 return getI8Imm(Imm, SDLoc(N));
2211}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002212
Robert Khasanov29e3b962014-08-27 09:34:37 +00002213multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002214 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002215 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002216 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002217 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002218 !strconcat("vpcmp${cc}", Suffix,
2219 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002220 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002221 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002222 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002223 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002224 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002225 !strconcat("vpcmp${cc}", Suffix,
2226 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002227 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2228 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002229 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002230 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002231 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002232 def rrik : AVX512AIi8<opc, MRMSrcReg,
2233 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002234 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002235 !strconcat("vpcmp${cc}", Suffix,
2236 "\t{$src2, $src1, $dst {${mask}}|",
2237 "$dst {${mask}}, $src1, $src2}"),
2238 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2239 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002240 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002241 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002242 def rmik : AVX512AIi8<opc, MRMSrcMem,
2243 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002244 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002245 !strconcat("vpcmp${cc}", Suffix,
2246 "\t{$src2, $src1, $dst {${mask}}|",
2247 "$dst {${mask}}, $src1, $src2}"),
2248 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2249 (OpNode (_.VT _.RC:$src1),
2250 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002251 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002252 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002253
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002254 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002255 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002256 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002257 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002258 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002259 "$dst, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002260 EVEX_4V, Sched<[sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002261 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002262 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002263 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002264 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002265 "$dst, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002266 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002267 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2268 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002269 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002270 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002271 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002272 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002273 EVEX_4V, EVEX_K, Sched<[sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002274 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002275 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2276 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002277 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002278 !strconcat("vpcmp", Suffix,
2279 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002280 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002281 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282 }
Craig Toppera88306e2017-10-10 06:36:46 +00002283
2284 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2285 (_.VT _.RC:$src1), imm:$cc),
2286 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2287 (CommutePCMPCC imm:$cc))>;
2288
2289 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2290 (_.VT _.RC:$src1), imm:$cc)),
2291 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2292 _.RC:$src1, addr:$src2,
2293 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002294}
2295
Robert Khasanov29e3b962014-08-27 09:34:37 +00002296multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002297 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
2298 avx512_icmp_cc<opc, Suffix, OpNode, sched, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002299 def rmib : AVX512AIi8<opc, MRMSrcMem,
2300 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002301 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002302 !strconcat("vpcmp${cc}", Suffix,
2303 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2304 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2305 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2306 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002307 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002308 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002309 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2310 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002311 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002312 !strconcat("vpcmp${cc}", Suffix,
2313 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2314 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2315 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2316 (OpNode (_.VT _.RC:$src1),
2317 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002318 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002319 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002320
Robert Khasanov29e3b962014-08-27 09:34:37 +00002321 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002322 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002323 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2324 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002325 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002326 !strconcat("vpcmp", Suffix,
2327 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002328 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002329 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002330 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2331 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002332 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002333 !strconcat("vpcmp", Suffix,
2334 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002335 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002336 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002337 }
Craig Toppera88306e2017-10-10 06:36:46 +00002338
2339 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2340 (_.VT _.RC:$src1), imm:$cc),
2341 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2342 (CommutePCMPCC imm:$cc))>;
2343
2344 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2345 (_.ScalarLdFrag addr:$src2)),
2346 (_.VT _.RC:$src1), imm:$cc)),
2347 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2348 _.RC:$src1, addr:$src2,
2349 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002350}
2351
2352multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002353 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002354 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002355 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002356 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002357 EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002358
2359 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002360 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, sched.YMM, VTInfo.info256>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002361 EVEX_V256;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002362 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, sched.XMM, VTInfo.info128>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002363 EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002364 }
2365}
2366
2367multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002368 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002369 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002370 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002371 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.ZMM,
2372 VTInfo.info512>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002373
2374 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002375 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.YMM,
2376 VTInfo.info256>, EVEX_V256;
2377 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.XMM,
2378 VTInfo.info128>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002379 }
2380}
2381
Simon Pilgrim21e89792018-04-13 14:36:59 +00002382// FIXME: Is there a better scheduler class for VPCMP/VPCMPU?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002383defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002384 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002385defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002386 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002387
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002388defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002389 avx512vl_i16_info, HasBWI>,
2390 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002391defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002392 avx512vl_i16_info, HasBWI>,
2393 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002394
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002395defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002396 avx512vl_i32_info, HasAVX512>,
2397 EVEX_CD8<32, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002398defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002399 avx512vl_i32_info, HasAVX512>,
2400 EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002401
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002402defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002403 avx512vl_i64_info, HasAVX512>,
2404 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002405defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002406 avx512vl_i64_info, HasAVX512>,
2407 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002408
Simon Pilgrim21e89792018-04-13 14:36:59 +00002409multiclass avx512_vcmp_common<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002410 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2411 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2412 "vcmp${cc}"#_.Suffix,
2413 "$src2, $src1", "$src1, $src2",
2414 (X86cmpm (_.VT _.RC:$src1),
2415 (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00002416 imm:$cc), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002417 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002418
Craig Toppere1cac152016-06-07 07:27:54 +00002419 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2420 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2421 "vcmp${cc}"#_.Suffix,
2422 "$src2, $src1", "$src1, $src2",
2423 (X86cmpm (_.VT _.RC:$src1),
2424 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002425 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002426 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002427
Craig Toppere1cac152016-06-07 07:27:54 +00002428 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2429 (outs _.KRC:$dst),
2430 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2431 "vcmp${cc}"#_.Suffix,
2432 "${src2}"##_.BroadcastStr##", $src1",
2433 "$src1, ${src2}"##_.BroadcastStr,
2434 (X86cmpm (_.VT _.RC:$src1),
2435 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002436 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002437 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002438 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002439 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002440 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2441 (outs _.KRC:$dst),
2442 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2443 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002444 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002445 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002446
2447 let mayLoad = 1 in {
2448 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2449 (outs _.KRC:$dst),
2450 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2451 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002452 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002453 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002454
2455 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2456 (outs _.KRC:$dst),
2457 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2458 "vcmp"#_.Suffix,
2459 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002460 "$src1, ${src2}"##_.BroadcastStr##", $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002461 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002462 }
Craig Topper61956982017-09-30 17:02:39 +00002463 }
2464
2465 // Patterns for selecting with loads in other operand.
2466 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2467 CommutableCMPCC:$cc),
2468 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2469 imm:$cc)>;
2470
2471 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2472 (_.VT _.RC:$src1),
2473 CommutableCMPCC:$cc)),
2474 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2475 _.RC:$src1, addr:$src2,
2476 imm:$cc)>;
2477
2478 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2479 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2480 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2481 imm:$cc)>;
2482
2483 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2484 (_.ScalarLdFrag addr:$src2)),
2485 (_.VT _.RC:$src1),
2486 CommutableCMPCC:$cc)),
2487 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2488 _.RC:$src1, addr:$src2,
2489 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002490}
2491
Simon Pilgrim21e89792018-04-13 14:36:59 +00002492multiclass avx512_vcmp_sae<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002493 // comparison code form (VCMP[EQ/LT/LE/...]
2494 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2495 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2496 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002497 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002498 (X86cmpmRnd (_.VT _.RC:$src1),
2499 (_.VT _.RC:$src2),
2500 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002501 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002502 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002503
2504 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2505 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2506 (outs _.KRC:$dst),
2507 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2508 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002509 "$cc, {sae}, $src2, $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002510 "$src1, $src2, {sae}, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002511 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002512 }
2513}
2514
Simon Pilgrimc546f942018-05-01 16:50:16 +00002515multiclass avx512_vcmp<X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002516 let Predicates = [HasAVX512] in {
Simon Pilgrimc546f942018-05-01 16:50:16 +00002517 defm Z : avx512_vcmp_common<sched.ZMM, _.info512>,
2518 avx512_vcmp_sae<sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002519
2520 }
2521 let Predicates = [HasAVX512,HasVLX] in {
Simon Pilgrimc546f942018-05-01 16:50:16 +00002522 defm Z128 : avx512_vcmp_common<sched.XMM, _.info128>, EVEX_V128;
2523 defm Z256 : avx512_vcmp_common<sched.YMM, _.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524 }
2525}
2526
Simon Pilgrimc546f942018-05-01 16:50:16 +00002527defm VCMPPD : avx512_vcmp<SchedWriteFCmp, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002528 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimc546f942018-05-01 16:50:16 +00002529defm VCMPPS : avx512_vcmp<SchedWriteFCmp, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002530 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002531
Craig Topper61956982017-09-30 17:02:39 +00002532// Patterns to select fp compares with load as first operand.
2533let Predicates = [HasAVX512] in {
2534 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2535 CommutableCMPCC:$cc)),
2536 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2537
2538 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2539 CommutableCMPCC:$cc)),
2540 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2541}
2542
Asaf Badouh572bbce2015-09-20 08:46:07 +00002543// ----------------------------------------------------------------
2544// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002545//handle fpclass instruction mask = op(reg_scalar,imm)
2546// op(mem_scalar,imm)
2547multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002548 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002549 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002550 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002551 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002552 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002553 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002554 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002555 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002556 Sched<[sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002557 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2558 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2559 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002560 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002561 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002562 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002563 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002564 EVEX_K, Sched<[sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002565 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002566 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002567 OpcodeStr##_.Suffix##
2568 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2569 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002570 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002571 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002572 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002573 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002574 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002575 OpcodeStr##_.Suffix##
2576 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002577 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002578 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002579 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002580 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002581 }
2582}
2583
Asaf Badouh572bbce2015-09-20 08:46:07 +00002584//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2585// fpclass(reg_vec, mem_vec, imm)
2586// fpclass(reg_vec, broadcast(eltVt), imm)
2587multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002588 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002589 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002590 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002591 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2592 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002593 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002594 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002595 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002596 Sched<[sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002597 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2598 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2599 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002600 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002601 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002602 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002603 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002604 EVEX_K, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002605 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2606 (ins _.MemOp:$src1, i32u8imm:$src2),
2607 OpcodeStr##_.Suffix##mem#
2608 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002609 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002610 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002611 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002612 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002613 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2614 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2615 OpcodeStr##_.Suffix##mem#
2616 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002617 [(set _.KRC:$dst, (and _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002618 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002619 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002620 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002621 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2622 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2623 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2624 _.BroadcastStr##", $dst|$dst, ${src1}"
2625 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002626 [(set _.KRC:$dst,(OpNode
2627 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002628 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002629 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002630 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002631 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2632 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2633 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2634 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2635 _.BroadcastStr##", $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002636 [(set _.KRC:$dst,(and _.KRCWM:$mask, (OpNode
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002637 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002638 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002639 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002640 EVEX_B, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002641 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002642}
2643
Simon Pilgrim54c60832017-12-01 16:51:48 +00002644multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2645 bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002646 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002647 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002648 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002649 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002650 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002651 }
2652 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002653 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002654 _.info128, "{x}", broadcast>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002655 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002656 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002657 }
2658}
2659
2660multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002661 bits<8> opcScalar, SDNode VecOpNode,
2662 SDNode ScalarOpNode, X86SchedWriteWidths sched,
2663 Predicate prd> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002664 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002665 VecOpNode, sched, prd, "{l}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002666 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002667 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002668 VecOpNode, sched, prd, "{q}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002669 EVEX_CD8<64, CD8VF> , VEX_W;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002670 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002671 sched.Scl, f32x_info, prd>,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002672 EVEX_CD8<32, CD8VT1>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002673 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002674 sched.Scl, f64x_info, prd>,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002675 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002676}
2677
Asaf Badouh696e8e02015-10-18 11:04:38 +00002678defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
Simon Pilgrim1233e122018-05-07 20:52:53 +00002679 X86Vfpclasss, SchedWriteFCmp, HasDQI>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002680 AVX512AIi8Base, EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002681
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002682//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002683// Mask register copy, including
2684// - copy between mask registers
2685// - load/store mask registers
2686// - copy from GPR to mask register and vice versa
2687//
2688multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2689 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002690 ValueType vvt, X86MemOperand x86memop> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002691 let hasSideEffects = 0, SchedRW = [WriteMove] in
Craig Toppere1cac152016-06-07 07:27:54 +00002692 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002693 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2694 Sched<[WriteMove]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002695 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2696 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002697 [(set KRC:$dst, (vvt (load addr:$src)))]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002698 Sched<[WriteLoad]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002699 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2700 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002701 [(store KRC:$src, addr:$dst)]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002702 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002703}
2704
2705multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2706 string OpcodeStr,
2707 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002708 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002709 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002710 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2711 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002712 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002713 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2714 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002715 }
2716}
2717
Robert Khasanov74acbb72014-07-23 14:49:42 +00002718let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002719 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002720 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2721 VEX, PD;
2722
2723let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002724 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002725 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002726 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002727
2728let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002729 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2730 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002731 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2732 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002733 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2734 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002735 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2736 VEX, XD, VEX_W;
2737}
2738
2739// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002740def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002741 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002742def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002743 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002744
2745def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002746 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002747def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002748 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002749
2750def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002751 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002752def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002753 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002754
2755def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002756 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002757def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002758 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002759
2760def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2761 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2762def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2763 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2764def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2765 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2766def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2767 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002768
Robert Khasanov74acbb72014-07-23 14:49:42 +00002769// Load/store kreg
2770let Predicates = [HasDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002771 def : Pat<(store VK1:$src, addr:$dst),
2772 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002773
Craig Topperbe315852018-03-04 01:48:00 +00002774 def : Pat<(v1i1 (load addr:$src)),
2775 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK1)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002776 def : Pat<(v2i1 (load addr:$src)),
2777 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2778 def : Pat<(v4i1 (load addr:$src)),
2779 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002780}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002781
Robert Khasanov74acbb72014-07-23 14:49:42 +00002782let Predicates = [HasAVX512] in {
Craig Topper876ec0b2017-12-31 07:38:41 +00002783 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2784 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002785}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002786
Robert Khasanov74acbb72014-07-23 14:49:42 +00002787let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002788 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2789 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2790 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002791
Guy Blank548e22a2017-05-19 12:35:15 +00002792 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2793 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002794 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002795
Guy Blank548e22a2017-05-19 12:35:15 +00002796 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2797 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2798 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2799 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2800 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2801 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2802 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002803
Craig Topper26a701f2018-01-23 05:36:53 +00002804 def : Pat<(insert_subvector (v16i1 immAllZerosV),
2805 (v1i1 (scalar_to_vector GR8:$src)), (iPTR 0)),
Guy Blank548e22a2017-05-19 12:35:15 +00002806 (COPY_TO_REGCLASS
Craig Topper26a701f2018-01-23 05:36:53 +00002807 (KMOVWkr (AND32ri8
2808 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit),
2809 (i32 1))), VK16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002810}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002811
2812// Mask unary operation
2813// - KNOT
2814multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002815 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002816 X86FoldableSchedWrite sched, Predicate prd> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002817 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002818 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002819 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002820 [(set KRC:$dst, (OpNode KRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002821 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002822}
2823
Robert Khasanov74acbb72014-07-23 14:49:42 +00002824multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002825 SDPatternOperator OpNode,
2826 X86FoldableSchedWrite sched> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002827 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002828 sched, HasDQI>, VEX, PD;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002829 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002830 sched, HasAVX512>, VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002831 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002832 sched, HasBWI>, VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002833 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002834 sched, HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002835}
2836
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002837// TODO - do we need a X86SchedWriteWidths::KMASK type?
2838defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, SchedWriteVecLogic.XMM>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002839
Robert Khasanov74acbb72014-07-23 14:49:42 +00002840// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002841let Predicates = [HasAVX512, NoDQI] in
2842def : Pat<(vnot VK8:$src),
2843 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2844
2845def : Pat<(vnot VK4:$src),
2846 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2847def : Pat<(vnot VK2:$src),
2848 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002849
2850// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002851// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002852multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002853 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002854 X86FoldableSchedWrite sched, Predicate prd,
2855 bit IsCommutable> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002856 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002857 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2858 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002859 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002860 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002861 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862}
2863
Robert Khasanov595683d2014-07-28 13:46:45 +00002864multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002865 SDPatternOperator OpNode,
2866 X86FoldableSchedWrite sched, bit IsCommutable,
2867 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002868 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002869 sched, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002870 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002871 sched, prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002872 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002873 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002874 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002875 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002876}
2877
2878def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2879def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002880// These nodes use 'vnot' instead of 'not' to support vectors.
2881def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2882def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002883
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002884// TODO - do we need a X86SchedWriteWidths::KMASK type?
2885defm KAND : avx512_mask_binop_all<0x41, "kand", and, SchedWriteVecLogic.XMM, 1>;
2886defm KOR : avx512_mask_binop_all<0x45, "kor", or, SchedWriteVecLogic.XMM, 1>;
2887defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, SchedWriteVecLogic.XMM, 1>;
2888defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, SchedWriteVecLogic.XMM, 1>;
2889defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, SchedWriteVecLogic.XMM, 0>;
2890defm KADD : avx512_mask_binop_all<0x4A, "kadd", X86kadd, SchedWriteVecLogic.XMM, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002891
Craig Topper7b9cc142016-11-03 06:04:28 +00002892multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2893 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002894 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2895 // for the DQI set, this type is legal and KxxxB instruction is used
2896 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002897 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002898 (COPY_TO_REGCLASS
2899 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2900 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2901
2902 // All types smaller than 8 bits require conversion anyway
2903 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2904 (COPY_TO_REGCLASS (Inst
2905 (COPY_TO_REGCLASS VK1:$src1, VK16),
2906 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002907 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002908 (COPY_TO_REGCLASS (Inst
2909 (COPY_TO_REGCLASS VK2:$src1, VK16),
2910 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002911 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002912 (COPY_TO_REGCLASS (Inst
2913 (COPY_TO_REGCLASS VK4:$src1, VK16),
2914 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002915}
2916
Craig Topper7b9cc142016-11-03 06:04:28 +00002917defm : avx512_binop_pat<and, and, KANDWrr>;
2918defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2919defm : avx512_binop_pat<or, or, KORWrr>;
2920defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2921defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002922
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002923// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002924multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002925 RegisterClass KRCSrc, X86FoldableSchedWrite sched,
2926 Predicate prd> {
Igor Bregera54a1a82015-09-08 13:10:00 +00002927 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002928 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002929 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2930 (ins KRC:$src1, KRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002931 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002932 VEX_4V, VEX_L, Sched<[sched]>;
Igor Bregera54a1a82015-09-08 13:10:00 +00002933
2934 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2935 (!cast<Instruction>(NAME##rr)
2936 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2937 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2938 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002939}
2940
Simon Pilgrim21e89792018-04-13 14:36:59 +00002941defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, WriteShuffle, HasAVX512>, PD;
2942defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, WriteShuffle, HasBWI>, PS;
2943defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, WriteShuffle, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002944
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002945// Mask bit testing
2946multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002947 SDNode OpNode, X86FoldableSchedWrite sched,
2948 Predicate prd> {
Igor Breger5ea0a6812015-08-31 13:30:19 +00002949 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002950 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002951 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002952 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002953 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002954}
2955
Igor Breger5ea0a6812015-08-31 13:30:19 +00002956multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002957 X86FoldableSchedWrite sched,
2958 Predicate prdW = HasAVX512> {
2959 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, sched, HasDQI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002960 VEX, PD;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002961 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, sched, prdW>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002962 VEX, PS;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002963 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002964 VEX, PS, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002965 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002966 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002967}
2968
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002969// TODO - do we need a X86SchedWriteWidths::KMASK type?
2970defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, SchedWriteVecLogic.XMM>;
2971defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, SchedWriteVecLogic.XMM, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002972
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002973// Mask shift
2974multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002975 SDNode OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002976 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002977 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002978 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002979 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002980 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002981 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002982}
2983
2984multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002985 SDNode OpNode, X86FoldableSchedWrite sched> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002986 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002987 sched>, VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002988 let Predicates = [HasDQI] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002989 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002990 sched>, VEX, TAPD;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002991 let Predicates = [HasBWI] in {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002992 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002993 sched>, VEX, TAPD, VEX_W;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002994 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002995 sched>, VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002996 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002997}
2998
Simon Pilgrim21e89792018-04-13 14:36:59 +00002999defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, WriteShuffle>;
3000defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, WriteShuffle>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003001
Craig Topper513d3fa2018-01-27 20:19:02 +00003002multiclass axv512_icmp_packed_no_vlx_lowering<PatFrag Frag, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003003 X86VectorVTInfo Narrow,
3004 X86VectorVTInfo Wide> {
Craig Topper5e4b4532018-01-27 23:49:14 +00003005 def : Pat<(Narrow.KVT (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003006 (Narrow.VT Narrow.RC:$src2))),
3007 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003008 (!cast<Instruction>(InstStr#"Zrr")
Craig Topperd58c1652018-01-07 18:20:37 +00003009 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3010 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3011 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003012
Craig Topper5e4b4532018-01-27 23:49:14 +00003013 def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3014 (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003015 (Narrow.VT Narrow.RC:$src2)))),
Craig Toppereb5c4112017-09-24 05:24:52 +00003016 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003017 (!cast<Instruction>(InstStr#"Zrrk")
Craig Topperd58c1652018-01-07 18:20:37 +00003018 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3019 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3020 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3021 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003022}
3023
3024multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003025 X86VectorVTInfo Narrow,
3026 X86VectorVTInfo Wide> {
3027def : Pat<(Narrow.KVT (OpNode (Narrow.VT Narrow.RC:$src1),
3028 (Narrow.VT Narrow.RC:$src2), imm:$cc)),
3029 (COPY_TO_REGCLASS
3030 (!cast<Instruction>(InstStr##Zrri)
3031 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3032 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3033 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003034
Craig Topperd58c1652018-01-07 18:20:37 +00003035def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3036 (OpNode (Narrow.VT Narrow.RC:$src1),
3037 (Narrow.VT Narrow.RC:$src2), imm:$cc))),
3038 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3039 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3040 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3041 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3042 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003043}
3044
3045let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003046 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v8i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003047 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v8i32x_info, v16i32_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003048
Craig Topperd58c1652018-01-07 18:20:37 +00003049 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v4i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003050 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003051
3052 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v4i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003053 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003054
3055 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v2i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003056 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v2i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003057
3058 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v8f32x_info, v16f32_info>;
3059 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", v8i32x_info, v16i32_info>;
3060 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", v8i32x_info, v16i32_info>;
3061
3062 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v4f32x_info, v16f32_info>;
3063 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", v4i32x_info, v16i32_info>;
3064 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", v4i32x_info, v16i32_info>;
3065
3066 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v4f64x_info, v8f64_info>;
3067 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPQ", v4i64x_info, v8i64_info>;
3068 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUQ", v4i64x_info, v8i64_info>;
3069
3070 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v2f64x_info, v8f64_info>;
3071 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPQ", v2i64x_info, v8i64_info>;
3072 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUQ", v2i64x_info, v8i64_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003073}
3074
Craig Toppera2018e792018-01-08 06:53:52 +00003075let Predicates = [HasBWI, NoVLX] in {
3076 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v32i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003077 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003078
3079 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v16i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003080 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003081
3082 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v16i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003083 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003084
3085 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v8i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003086 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v8i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003087
3088 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPB", v32i8x_info, v64i8_info>;
3089 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUB", v32i8x_info, v64i8_info>;
3090
3091 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPB", v16i8x_info, v64i8_info>;
3092 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUB", v16i8x_info, v64i8_info>;
3093
3094 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPW", v16i16x_info, v32i16_info>;
3095 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUW", v16i16x_info, v32i16_info>;
3096
3097 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPW", v8i16x_info, v32i16_info>;
3098 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUW", v8i16x_info, v32i16_info>;
3099}
3100
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003101// Mask setting all 0s or 1s
3102multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3103 let Predicates = [HasAVX512] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003104 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1,
3105 SchedRW = [WriteZero] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3107 [(set KRC:$dst, (VT Val))]>;
3108}
3109
3110multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003111 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003112 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3113 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003114}
3115
3116defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3117defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3118
3119// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3120let Predicates = [HasAVX512] in {
3121 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003122 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3123 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003124 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003125 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003126 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3127 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003128 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003129}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003130
3131// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3132multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3133 RegisterClass RC, ValueType VT> {
3134 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3135 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003136
Igor Bregerf1bd7612016-03-06 07:46:03 +00003137 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003138 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003139}
Guy Blank548e22a2017-05-19 12:35:15 +00003140defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3141defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3142defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3143defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3144defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3145defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003146
3147defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3148defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3149defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3150defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3151defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3152
3153defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3154defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3155defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3156defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3157
3158defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3159defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3160defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3161
3162defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3163defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3164
3165defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003166
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003167//===----------------------------------------------------------------------===//
3168// AVX-512 - Aligned and unaligned load and store
3169//
3170
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003171multiclass avx512_load<bits<8> opc, string OpcodeStr,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003172 X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003173 X86SchedWriteMoveLS Sched, bit NoRMPattern = 0,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003174 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003175 let hasSideEffects = 0 in {
3176 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003177 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003178 _.ExeDomain>, EVEX, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003179 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3180 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003181 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003182 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003183 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003184 (_.VT _.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003185 _.ImmAllZerosV)))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003186 EVEX, EVEX_KZ, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003187
Simon Pilgrimdf052512017-12-06 17:59:26 +00003188 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003189 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003190 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003191 !if(NoRMPattern, [],
3192 [(set _.RC:$dst,
3193 (_.VT (bitconvert (ld_frag addr:$src))))]),
Simon Pilgrimead11e42018-05-11 12:46:54 +00003194 _.ExeDomain>, EVEX, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003195
Craig Topper63e2cd62017-01-14 07:50:52 +00003196 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003197 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3198 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3199 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3200 "${dst} {${mask}}, $src1}"),
3201 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
3202 (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003203 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003204 EVEX, EVEX_K, Sched<[Sched.RR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003205 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3206 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003207 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3208 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003209 [(set _.RC:$dst, (_.VT
3210 (vselect _.KRCWM:$mask,
3211 (_.VT (bitconvert (ld_frag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003212 (_.VT _.RC:$src0))))], _.ExeDomain>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003213 EVEX, EVEX_K, Sched<[Sched.RM]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003214 }
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003215 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3216 (ins _.KRCWM:$mask, _.MemOp:$src),
3217 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3218 "${dst} {${mask}} {z}, $src}",
3219 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3220 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
Simon Pilgrimead11e42018-05-11 12:46:54 +00003221 _.ExeDomain>, EVEX, EVEX_KZ, Sched<[Sched.RM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003222 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003223 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3224 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3225
3226 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3227 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3228
3229 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3230 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3231 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003232}
3233
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003234multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003235 AVX512VLVectorVTInfo _, Predicate prd,
3236 X86SchedWriteMoveLSWidths Sched,
3237 bit NoRMPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003238 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003239 defm Z : avx512_load<opc, OpcodeStr, _.info512,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003240 _.info512.AlignedLdFrag, masked_load_aligned512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003241 Sched.ZMM, NoRMPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003242
3243 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003244 defm Z256 : avx512_load<opc, OpcodeStr, _.info256,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003245 _.info256.AlignedLdFrag, masked_load_aligned256,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003246 Sched.YMM, NoRMPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003247 defm Z128 : avx512_load<opc, OpcodeStr, _.info128,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003248 _.info128.AlignedLdFrag, masked_load_aligned128,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003249 Sched.XMM, NoRMPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003250 }
3251}
3252
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003253multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003254 AVX512VLVectorVTInfo _, Predicate prd,
3255 X86SchedWriteMoveLSWidths Sched,
3256 bit NoRMPattern = 0,
3257 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003258 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003259 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003260 masked_load_unaligned, Sched.ZMM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003261 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003262
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003263 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003264 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003265 masked_load_unaligned, Sched.YMM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003266 SelectOprr>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003267 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003268 masked_load_unaligned, Sched.XMM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003269 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003270 }
3271}
3272
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003273multiclass avx512_store<bits<8> opc, string OpcodeStr,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003274 X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003275 string Name, X86SchedWriteMoveLS Sched,
Craig Topper9eec2022018-04-05 18:38:45 +00003276 bit NoMRPattern = 0> {
Craig Topper99f6b622016-05-01 01:03:56 +00003277 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003278 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3279 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003280 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003281 Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003282 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3283 (ins _.KRCWM:$mask, _.RC:$src),
3284 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3285 "${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003286 [], _.ExeDomain>, EVEX, EVEX_K,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003287 FoldGenData<Name#rrk>, Sched<[Sched.RR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003288 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003289 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003290 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003291 "${dst} {${mask}} {z}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003292 [], _.ExeDomain>, EVEX, EVEX_KZ,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003293 FoldGenData<Name#rrkz>, Sched<[Sched.RR]>;
Craig Topper99f6b622016-05-01 01:03:56 +00003294 }
Igor Breger81b79de2015-11-19 07:43:43 +00003295
Craig Topper2462a712017-08-01 15:31:24 +00003296 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003297 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003298 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003299 !if(NoMRPattern, [],
3300 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
Simon Pilgrimead11e42018-05-11 12:46:54 +00003301 _.ExeDomain>, EVEX, Sched<[Sched.MR]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003302 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003303 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3304 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
Simon Pilgrimead11e42018-05-11 12:46:54 +00003305 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[Sched.MR]>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003306
3307 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3308 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3309 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003310}
3311
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003312multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003313 AVX512VLVectorVTInfo _, Predicate prd,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003314 string Name, X86SchedWriteMoveLSWidths Sched,
Craig Topper9eec2022018-04-05 18:38:45 +00003315 bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003316 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003317 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003318 masked_store_unaligned, Name#Z, Sched.ZMM,
Craig Topper9eec2022018-04-05 18:38:45 +00003319 NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003320 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003321 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003322 masked_store_unaligned, Name#Z256, Sched.YMM,
3323 NoMRPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003324 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003325 masked_store_unaligned, Name#Z128, Sched.XMM,
3326 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003327 }
3328}
3329
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003330multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003331 AVX512VLVectorVTInfo _, Predicate prd,
3332 string Name, X86SchedWriteMoveLSWidths Sched,
3333 bit NoMRPattern = 0> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003334 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003335 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003336 masked_store_aligned512, Name#Z, Sched.ZMM,
Craig Topper571231a2018-01-29 23:27:23 +00003337 NoMRPattern>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003338
3339 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003340 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003341 masked_store_aligned256, Name#Z256, Sched.YMM,
3342 NoMRPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003343 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003344 masked_store_aligned128, Name#Z128, Sched.XMM,
3345 NoMRPattern>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003346 }
3347}
3348
3349defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003350 HasAVX512, SchedWriteFMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003351 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003352 HasAVX512, "VMOVAPS",
3353 SchedWriteFMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003354 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003355
3356defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003357 HasAVX512, SchedWriteFMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003358 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003359 HasAVX512, "VMOVAPD",
3360 SchedWriteFMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003361 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003362
Craig Topperc9293492016-02-26 06:50:29 +00003363defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003364 SchedWriteFMoveLS, 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003365 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003366 "VMOVUPS", SchedWriteFMoveLS>,
3367 PS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003368
Craig Topper4e7b8882016-10-03 02:00:29 +00003369defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003370 SchedWriteFMoveLS, 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003371 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003372 "VMOVUPD", SchedWriteFMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003373 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003374
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003375defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003376 HasAVX512, SchedWriteVecMoveLS, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003377 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003378 HasAVX512, "VMOVDQA32",
3379 SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003380 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003381
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003382defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003383 HasAVX512, SchedWriteVecMoveLS>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003384 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003385 HasAVX512, "VMOVDQA64",
3386 SchedWriteVecMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003387 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003388
Craig Topper9eec2022018-04-05 18:38:45 +00003389defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003390 SchedWriteVecMoveLS, 1>,
3391 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, HasBWI,
3392 "VMOVDQU8", SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003393 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003394
Craig Topper9eec2022018-04-05 18:38:45 +00003395defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003396 SchedWriteVecMoveLS, 1>,
3397 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, HasBWI,
3398 "VMOVDQU16", SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003399 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003400
Craig Topperc9293492016-02-26 06:50:29 +00003401defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003402 SchedWriteVecMoveLS, 1, null_frag>,
3403 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
3404 "VMOVDQU32", SchedWriteVecMoveLS, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003405 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003406
Craig Topperc9293492016-02-26 06:50:29 +00003407defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Simon Pilgrimead11e42018-05-11 12:46:54 +00003408 SchedWriteVecMoveLS, 0, null_frag>,
3409 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
3410 "VMOVDQU64", SchedWriteVecMoveLS>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003411 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003412
Craig Topperd875d6b2016-09-29 06:07:09 +00003413// Special instructions to help with spilling when we don't have VLX. We need
3414// to load or store from a ZMM register instead. These are converted in
3415// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003416let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003417 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3418def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003419 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003420def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003421 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003422def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003423 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003424def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003425 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003426}
3427
Simon Pilgrimdf052512017-12-06 17:59:26 +00003428let isPseudo = 1, SchedRW = [WriteStore], mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003429def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003430 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003431def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003432 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003433def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003434 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003435def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003436 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003437}
3438
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003439def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003440 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003441 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003442 VK8), VR512:$src)>;
3443
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003444def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003445 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003446 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003447
Craig Topper33c550c2016-05-22 00:39:30 +00003448// These patterns exist to prevent the above patterns from introducing a second
3449// mask inversion when one already exists.
3450def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3451 (bc_v8i64 (v16i32 immAllZerosV)),
3452 (v8i64 VR512:$src))),
3453 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3454def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3455 (v16i32 immAllZerosV),
3456 (v16i32 VR512:$src))),
3457 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3458
Craig Topperfc3ce492018-01-01 01:11:29 +00003459multiclass mask_move_lowering<string InstrStr, X86VectorVTInfo Narrow,
3460 X86VectorVTInfo Wide> {
3461 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3462 Narrow.RC:$src1, Narrow.RC:$src0)),
3463 (EXTRACT_SUBREG
3464 (Wide.VT
3465 (!cast<Instruction>(InstrStr#"rrk")
3466 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src0, Narrow.SubRegIdx)),
3467 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3468 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3469 Narrow.SubRegIdx)>;
3470
3471 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3472 Narrow.RC:$src1, Narrow.ImmAllZerosV)),
3473 (EXTRACT_SUBREG
3474 (Wide.VT
3475 (!cast<Instruction>(InstrStr#"rrkz")
3476 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3477 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3478 Narrow.SubRegIdx)>;
3479}
3480
Craig Topper96ab6fd2017-01-09 04:19:34 +00003481// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3482// available. Use a 512-bit operation and extract.
3483let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003484 defm : mask_move_lowering<"VMOVAPSZ", v4f32x_info, v16f32_info>;
3485 defm : mask_move_lowering<"VMOVDQA32Z", v4i32x_info, v16i32_info>;
Craig Topperfc3ce492018-01-01 01:11:29 +00003486 defm : mask_move_lowering<"VMOVAPSZ", v8f32x_info, v16f32_info>;
3487 defm : mask_move_lowering<"VMOVDQA32Z", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003488
3489 defm : mask_move_lowering<"VMOVAPDZ", v2f64x_info, v8f64_info>;
3490 defm : mask_move_lowering<"VMOVDQA64Z", v2i64x_info, v8i64_info>;
3491 defm : mask_move_lowering<"VMOVAPDZ", v4f64x_info, v8f64_info>;
3492 defm : mask_move_lowering<"VMOVDQA64Z", v4i64x_info, v8i64_info>;
Craig Topper96ab6fd2017-01-09 04:19:34 +00003493}
3494
Craig Toppere9fc0cd2018-01-14 02:05:51 +00003495let Predicates = [HasBWI, NoVLX] in {
3496 defm : mask_move_lowering<"VMOVDQU8Z", v16i8x_info, v64i8_info>;
3497 defm : mask_move_lowering<"VMOVDQU8Z", v32i8x_info, v64i8_info>;
3498
3499 defm : mask_move_lowering<"VMOVDQU16Z", v8i16x_info, v32i16_info>;
3500 defm : mask_move_lowering<"VMOVDQU16Z", v16i16x_info, v32i16_info>;
3501}
3502
Craig Topper2462a712017-08-01 15:31:24 +00003503let Predicates = [HasAVX512] in {
3504 // 512-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003505 def : Pat<(alignedstore (v16i32 VR512:$src), addr:$dst),
3506 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003507 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003508 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003509 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003510 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
3511 def : Pat<(store (v16i32 VR512:$src), addr:$dst),
3512 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003513 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003514 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003515 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003516 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003517}
3518
3519let Predicates = [HasVLX] in {
3520 // 128-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003521 def : Pat<(alignedstore (v4i32 VR128X:$src), addr:$dst),
3522 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003523 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003524 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003525 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003526 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
3527 def : Pat<(store (v4i32 VR128X:$src), addr:$dst),
3528 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003529 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003530 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003531 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003532 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003533
Craig Topper2462a712017-08-01 15:31:24 +00003534 // 256-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003535 def : Pat<(alignedstore (v8i32 VR256X:$src), addr:$dst),
3536 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003537 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003538 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003539 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003540 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
3541 def : Pat<(store (v8i32 VR256X:$src), addr:$dst),
3542 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003543 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003544 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003545 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003546 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003547}
3548
Craig Topper80075a52017-08-27 19:03:36 +00003549multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3550 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3551 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3552 (bitconvert
3553 (To.VT (extract_subvector
3554 (From.VT From.RC:$src), (iPTR 0)))),
3555 To.RC:$src0)),
3556 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3557 Cast.RC:$src0, Cast.KRCWM:$mask,
3558 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3559
3560 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3561 (bitconvert
3562 (To.VT (extract_subvector
3563 (From.VT From.RC:$src), (iPTR 0)))),
3564 Cast.ImmAllZerosV)),
3565 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3566 Cast.KRCWM:$mask,
3567 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3568}
3569
3570
Craig Topperd27386a2017-08-25 23:34:59 +00003571let Predicates = [HasVLX] in {
3572// A masked extract from the first 128-bits of a 256-bit vector can be
3573// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003574defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3575defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3576defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3577defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3578defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3579defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3580defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3581defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3582defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3583defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3584defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3585defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003586
3587// A masked extract from the first 128-bits of a 512-bit vector can be
3588// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003589defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3590defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3591defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3592defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3593defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3594defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3595defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3596defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3597defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3598defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3599defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3600defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003601
3602// A masked extract from the first 256-bits of a 512-bit vector can be
3603// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003604defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3605defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3606defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3607defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3608defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3609defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3610defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3611defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3612defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3613defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3614defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3615defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003616}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003617
3618// Move Int Doubleword to Packed Double Int
3619//
3620let ExeDomain = SSEPackedInt in {
3621def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3622 "vmovd\t{$src, $dst|$dst, $src}",
3623 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003624 (v4i32 (scalar_to_vector GR32:$src)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003625 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003626def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003627 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003628 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003629 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
3630 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003631def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003632 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003633 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003634 (v2i64 (scalar_to_vector GR64:$src)))]>,
3635 EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003636let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3637def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3638 (ins i64mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003639 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003640 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003641let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003642def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003643 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003644 [(set FR64X:$dst, (bitconvert GR64:$src))]>,
3645 EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003646def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3647 "vmovq\t{$src, $dst|$dst, $src}",
3648 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003649 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003650def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003651 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003652 [(set GR64:$dst, (bitconvert FR64X:$src))]>,
3653 EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003654def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003655 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003656 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)]>,
3657 EVEX, VEX_W, Sched<[WriteStore]>,
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003658 EVEX_CD8<64, CD8VT1>;
3659}
3660} // ExeDomain = SSEPackedInt
3661
3662// Move Int Doubleword to Single Scalar
3663//
3664let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3665def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3666 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003667 [(set FR32X:$dst, (bitconvert GR32:$src))]>,
3668 EVEX, Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003669
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003670def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003671 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003672 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))]>,
3673 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003674} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3675
3676// Move doubleword from xmm register to r/m32
3677//
3678let ExeDomain = SSEPackedInt in {
3679def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3680 "vmovd\t{$src, $dst|$dst, $src}",
3681 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003682 (iPTR 0)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003683 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003684def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003685 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003686 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003687 [(store (i32 (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003688 (iPTR 0))), addr:$dst)]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003689 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003690} // ExeDomain = SSEPackedInt
3691
3692// Move quadword from xmm1 register to r/m64
3693//
3694let ExeDomain = SSEPackedInt in {
3695def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3696 "vmovq\t{$src, $dst|$dst, $src}",
3697 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003698 (iPTR 0)))]>,
3699 PD, EVEX, VEX_W, Sched<[WriteMove]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003700 Requires<[HasAVX512, In64BitMode]>;
3701
Craig Topperc648c9b2015-12-28 06:11:42 +00003702let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3703def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003704 "vmovq\t{$src, $dst|$dst, $src}", []>, PD,
3705 EVEX, VEX_W, Sched<[WriteStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003706 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003707
Craig Topperc648c9b2015-12-28 06:11:42 +00003708def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3709 (ins i64mem:$dst, VR128X:$src),
3710 "vmovq\t{$src, $dst|$dst, $src}",
3711 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003712 addr:$dst)]>,
Craig Topper401675c2015-12-28 06:32:47 +00003713 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003714 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3715
3716let hasSideEffects = 0 in
3717def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003718 (ins VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003719 "vmovq.s\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003720 EVEX, VEX_W, Sched<[SchedWriteVecLogic.XMM]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003721} // ExeDomain = SSEPackedInt
3722
3723// Move Scalar Single to Double Int
3724//
3725let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3726def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3727 (ins FR32X:$src),
3728 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003729 [(set GR32:$dst, (bitconvert FR32X:$src))]>,
3730 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003731def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003732 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003733 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003734 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)]>,
3735 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003736} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3737
3738// Move Quadword Int to Packed Quadword Int
3739//
3740let ExeDomain = SSEPackedInt in {
3741def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3742 (ins i64mem:$src),
3743 "vmovq\t{$src, $dst|$dst, $src}",
3744 [(set VR128X:$dst,
3745 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003746 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003747} // ExeDomain = SSEPackedInt
3748
Craig Topper29476ab2018-01-05 21:57:23 +00003749// Allow "vmovd" but print "vmovq".
3750def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3751 (VMOV64toPQIZrr VR128X:$dst, GR64:$src), 0>;
3752def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3753 (VMOVPQIto64Zrr GR64:$dst, VR128X:$src), 0>;
3754
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003755//===----------------------------------------------------------------------===//
3756// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003757//===----------------------------------------------------------------------===//
3758
Craig Topperc7de3a12016-07-29 02:49:08 +00003759multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003760 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003761 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003762 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003763 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003764 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003765 _.ExeDomain>, EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003766 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003767 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003768 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3769 "$dst {${mask}} {z}, $src1, $src2}"),
3770 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003771 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003772 _.ImmAllZerosV)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003773 _.ExeDomain>, EVEX_4V, EVEX_KZ, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003774 let Constraints = "$src0 = $dst" in
3775 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003776 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003777 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3778 "$dst {${mask}}, $src1, $src2}"),
3779 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003780 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003781 (_.VT _.RC:$src0))))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003782 _.ExeDomain>, EVEX_4V, EVEX_K, Sched<[SchedWriteFShuffle.XMM]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003783 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003784 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3785 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3786 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrim577ae242018-04-12 19:25:07 +00003787 _.ExeDomain>, EVEX, Sched<[WriteLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003788 let mayLoad = 1, hasSideEffects = 0 in {
3789 let Constraints = "$src0 = $dst" in
3790 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3791 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3792 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3793 "$dst {${mask}}, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003794 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003795 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3796 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3797 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3798 "$dst {${mask}} {z}, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003799 [], _.ExeDomain>, EVEX, EVEX_KZ, Sched<[WriteLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003800 }
Craig Toppere1cac152016-06-07 07:27:54 +00003801 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3802 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003803 [(store _.FRC:$src, addr:$dst)], _.ExeDomain>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003804 EVEX, Sched<[WriteStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003805 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003806 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3807 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3808 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003809 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003810}
3811
Asaf Badouh41ecf462015-12-06 13:26:56 +00003812defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3813 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003814
Asaf Badouh41ecf462015-12-06 13:26:56 +00003815defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3816 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003817
Ayman Musa46af8f92016-11-13 14:29:32 +00003818
3819multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3820 PatLeaf ZeroFP, X86VectorVTInfo _> {
3821
3822def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003823 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00003824 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00003825 (_.EltVT _.FRC:$src1),
3826 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003827 (!cast<Instruction>(InstrStr#rrk)
3828 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
Craig Topper7bcac492018-02-24 00:15:05 +00003829 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003830 (_.VT _.RC:$src0),
3831 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003832
3833def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003834 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00003835 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00003836 (_.EltVT _.FRC:$src1),
3837 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003838 (!cast<Instruction>(InstrStr#rrkz)
Craig Topper7bcac492018-02-24 00:15:05 +00003839 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003840 (_.VT _.RC:$src0),
3841 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003842}
3843
3844multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3845 dag Mask, RegisterClass MaskRC> {
3846
3847def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003848 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003849 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003850 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003851 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003852 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003853 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003854
3855}
3856
Craig Topper058f2f62017-03-28 16:35:29 +00003857multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3858 AVX512VLVectorVTInfo _,
3859 dag Mask, RegisterClass MaskRC,
3860 SubRegIndex subreg> {
3861
3862def : Pat<(masked_store addr:$dst, Mask,
3863 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003864 (_.info128.VT _.info128.RC:$src),
Craig Topper058f2f62017-03-28 16:35:29 +00003865 (iPTR 0)))),
3866 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003867 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003868 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3869
3870}
3871
Craig Topper1ee19ae2018-05-10 21:49:16 +00003872// This matches the more recent codegen from clang that avoids emitting a 512
3873// bit masked store directly. Codegen will widen 128-bit masked store to 512
3874// bits on AVX512F only targets.
3875multiclass avx512_store_scalar_lowering_subreg2<string InstrStr,
3876 AVX512VLVectorVTInfo _,
3877 dag Mask512, dag Mask128,
3878 RegisterClass MaskRC,
3879 SubRegIndex subreg> {
3880
3881// AVX512F pattern.
3882def : Pat<(masked_store addr:$dst, Mask512,
3883 (_.info512.VT (insert_subvector undef,
3884 (_.info128.VT _.info128.RC:$src),
3885 (iPTR 0)))),
3886 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
3887 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3888 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3889
3890// AVX512VL pattern.
3891def : Pat<(masked_store addr:$dst, Mask128, (_.info128.VT _.info128.RC:$src)),
3892 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
3893 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3894 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3895}
3896
Ayman Musa46af8f92016-11-13 14:29:32 +00003897multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3898 dag Mask, RegisterClass MaskRC> {
3899
3900def : Pat<(_.info128.VT (extract_subvector
3901 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003902 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003903 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003904 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003905 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003906 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003907 addr:$srcAddr)>;
3908
3909def : Pat<(_.info128.VT (extract_subvector
3910 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3911 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003912 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003913 (iPTR 0))))),
3914 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003915 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003916 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003917 addr:$srcAddr)>;
3918
3919}
3920
Craig Topper058f2f62017-03-28 16:35:29 +00003921multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3922 AVX512VLVectorVTInfo _,
3923 dag Mask, RegisterClass MaskRC,
3924 SubRegIndex subreg> {
3925
3926def : Pat<(_.info128.VT (extract_subvector
3927 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3928 (_.info512.VT (bitconvert
3929 (v16i32 immAllZerosV))))),
3930 (iPTR 0))),
3931 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003932 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003933 addr:$srcAddr)>;
3934
3935def : Pat<(_.info128.VT (extract_subvector
3936 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3937 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003938 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper058f2f62017-03-28 16:35:29 +00003939 (iPTR 0))))),
3940 (iPTR 0))),
3941 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003942 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003943 addr:$srcAddr)>;
3944
3945}
3946
Craig Topper1ee19ae2018-05-10 21:49:16 +00003947// This matches the more recent codegen from clang that avoids emitting a 512
3948// bit masked load directly. Codegen will widen 128-bit masked load to 512
3949// bits on AVX512F only targets.
3950multiclass avx512_load_scalar_lowering_subreg2<string InstrStr,
3951 AVX512VLVectorVTInfo _,
3952 dag Mask512, dag Mask128,
3953 RegisterClass MaskRC,
3954 SubRegIndex subreg> {
3955// AVX512F patterns.
3956def : Pat<(_.info128.VT (extract_subvector
3957 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
3958 (_.info512.VT (bitconvert
3959 (v16i32 immAllZerosV))))),
3960 (iPTR 0))),
3961 (!cast<Instruction>(InstrStr#rmkz)
3962 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3963 addr:$srcAddr)>;
3964
3965def : Pat<(_.info128.VT (extract_subvector
3966 (_.info512.VT (masked_load addr:$srcAddr, Mask512,
3967 (_.info512.VT (insert_subvector undef,
3968 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3969 (iPTR 0))))),
3970 (iPTR 0))),
3971 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3972 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3973 addr:$srcAddr)>;
3974
3975// AVX512Vl patterns.
3976def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
3977 (_.info128.VT (bitconvert (v4i32 immAllZerosV))))),
3978 (!cast<Instruction>(InstrStr#rmkz)
3979 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3980 addr:$srcAddr)>;
3981
3982def : Pat<(_.info128.VT (masked_load addr:$srcAddr, Mask128,
3983 (_.info128.VT (X86vzmovl _.info128.RC:$src)))),
3984 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
3985 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
3986 addr:$srcAddr)>;
3987}
3988
Ayman Musa46af8f92016-11-13 14:29:32 +00003989defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3990defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3991
3992defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3993 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003994defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3995 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3996defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3997 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003998
Craig Topper1ee19ae2018-05-10 21:49:16 +00003999defm : avx512_store_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4000 (v16i1 (insert_subvector
4001 (v16i1 immAllZerosV),
4002 (v4i1 (extract_subvector
4003 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4004 (iPTR 0))),
4005 (iPTR 0))),
4006 (v4i1 (extract_subvector
4007 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4008 (iPTR 0))), GR8, sub_8bit>;
4009defm : avx512_store_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4010 (v8i1
4011 (extract_subvector
4012 (v16i1
4013 (insert_subvector
4014 (v16i1 immAllZerosV),
4015 (v2i1 (extract_subvector
4016 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4017 (iPTR 0))),
4018 (iPTR 0))),
4019 (iPTR 0))),
4020 (v2i1 (extract_subvector
4021 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4022 (iPTR 0))), GR8, sub_8bit>;
4023
Ayman Musa46af8f92016-11-13 14:29:32 +00004024defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
4025 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00004026defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
4027 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
4028defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
4029 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00004030
Craig Topper1ee19ae2018-05-10 21:49:16 +00004031defm : avx512_load_scalar_lowering_subreg2<"VMOVSSZ", avx512vl_f32_info,
4032 (v16i1 (insert_subvector
4033 (v16i1 immAllZerosV),
4034 (v4i1 (extract_subvector
4035 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4036 (iPTR 0))),
4037 (iPTR 0))),
4038 (v4i1 (extract_subvector
4039 (v8i1 (bitconvert (and GR8:$mask, (i8 1)))),
4040 (iPTR 0))), GR8, sub_8bit>;
4041defm : avx512_load_scalar_lowering_subreg2<"VMOVSDZ", avx512vl_f64_info,
4042 (v8i1
4043 (extract_subvector
4044 (v16i1
4045 (insert_subvector
4046 (v16i1 immAllZerosV),
4047 (v2i1 (extract_subvector
4048 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4049 (iPTR 0))),
4050 (iPTR 0))),
4051 (iPTR 0))),
4052 (v2i1 (extract_subvector
4053 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))),
4054 (iPTR 0))), GR8, sub_8bit>;
4055
Craig Topper61d6ddb2018-02-23 20:13:42 +00004056def : Pat<(f32 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00004057 (f32 FR32X:$src1), (f32 FR32X:$src2))),
4058 (COPY_TO_REGCLASS
4059 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
4060 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4061 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00004062 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
4063 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00004064
Craig Topper74ed0872016-05-18 06:55:59 +00004065def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004066 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004067 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
4068 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00004069
Craig Topper61d6ddb2018-02-23 20:13:42 +00004070def : Pat<(f64 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00004071 (f64 FR64X:$src1), (f64 FR64X:$src2))),
4072 (COPY_TO_REGCLASS
4073 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
4074 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
4075 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00004076 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
4077 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00004078
Craig Topper74ed0872016-05-18 06:55:59 +00004079def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00004080 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00004081 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
4082 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004083
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004084let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00004085 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004086 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004087 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004088 []>, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004089 FoldGenData<"VMOVSSZrr">,
4090 Sched<[SchedWriteFShuffle.XMM]>;
Igor Breger4424aaa2015-11-19 07:58:33 +00004091
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004092let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004093 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4094 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004095 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004096 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
4097 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004098 []>, EVEX_K, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004099 FoldGenData<"VMOVSSZrrk">,
4100 Sched<[SchedWriteFShuffle.XMM]>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00004101
4102 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004103 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004104 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4105 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004106 []>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004107 FoldGenData<"VMOVSSZrrkz">,
4108 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004109
Simon Pilgrim64fff142017-07-16 18:37:23 +00004110 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004111 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004112 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004113 []>, XD, EVEX_4V, VEX_LIG, VEX_W,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004114 FoldGenData<"VMOVSDZrr">,
4115 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004116
4117let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004118 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4119 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004120 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004121 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4122 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004123 []>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004124 VEX_W, FoldGenData<"VMOVSDZrrk">,
4125 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004126
Simon Pilgrim64fff142017-07-16 18:37:23 +00004127 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4128 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00004129 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004130 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4131 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004132 []>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004133 VEX_W, FoldGenData<"VMOVSDZrrkz">,
4134 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004135}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004136
4137let Predicates = [HasAVX512] in {
4138 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004139 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004140 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004141 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004142 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004143 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00004144 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
4145 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004146 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004147
4148 // Move low f32 and clear high bits.
4149 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4150 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004151 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004152 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4153 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4154 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004155 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004156 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004157 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4158 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004159 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004160 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4161 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4162 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004163 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004164 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004165
4166 let AddedComplexity = 20 in {
4167 // MOVSSrm zeros the high parts of the register; represent this
4168 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4169 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4170 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4171 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4172 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4173 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4174 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004175 def : Pat<(v4f32 (X86vzload addr:$src)),
4176 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004177
4178 // MOVSDrm zeros the high parts of the register; represent this
4179 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4180 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4181 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4182 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4183 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4184 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4185 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4186 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4187 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4188 def : Pat<(v2f64 (X86vzload addr:$src)),
4189 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4190
4191 // Represent the same patterns above but in the form they appear for
4192 // 256-bit types
4193 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4194 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004195 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004196 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4197 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4198 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004199 def : Pat<(v8f32 (X86vzload addr:$src)),
4200 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004201 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4202 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4203 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004204 def : Pat<(v4f64 (X86vzload addr:$src)),
4205 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004206
4207 // Represent the same patterns above but in the form they appear for
4208 // 512-bit types
4209 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4210 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4211 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4212 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4213 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4214 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004215 def : Pat<(v16f32 (X86vzload addr:$src)),
4216 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004217 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4218 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4219 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004220 def : Pat<(v8f64 (X86vzload addr:$src)),
4221 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004222 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004223 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4224 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004225 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004226
4227 // Move low f64 and clear high bits.
4228 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4229 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004230 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004231 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004232 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4233 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004234 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004235 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004236
4237 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004238 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004239 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004240 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004241 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004242 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004243
4244 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004245 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004246 addr:$dst),
4247 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004248
4249 // Shuffle with VMOVSS
4250 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004251 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4252
4253 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
4254 (VMOVSSZrr VR128X:$src1,
4255 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004256
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004257 // Shuffle with VMOVSD
4258 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004259 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
4260
4261 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
4262 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004264 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004265 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004266 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004267 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004268}
4269
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004270let ExeDomain = SSEPackedInt, SchedRW = [SchedWriteVecLogic.XMM] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004271let AddedComplexity = 15 in
4272def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4273 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004274 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004275 [(set VR128X:$dst, (v2i64 (X86vzmovl
Simon Pilgrim577ae242018-04-12 19:25:07 +00004276 (v2i64 VR128X:$src))))]>,
4277 EVEX, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00004278}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004279
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004280let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004281 let AddedComplexity = 15 in {
4282 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4283 (VMOVDI2PDIZrr GR32:$src)>;
4284
4285 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4286 (VMOV64toPQIZrr GR64:$src)>;
4287
4288 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4289 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4290 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004291
4292 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4293 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4294 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004295 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004296 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4297 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004298 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4299 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004300 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4301 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004302 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4303 (VMOVDI2PDIZrm addr:$src)>;
4304 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4305 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004306 def : Pat<(v4i32 (X86vzload addr:$src)),
4307 (VMOVDI2PDIZrm addr:$src)>;
4308 def : Pat<(v8i32 (X86vzload addr:$src)),
4309 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004310 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004311 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004312 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004313 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004314 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004315 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004316 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004317 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004318 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004319
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004320 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4321 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4322 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4323 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004324 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4325 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4326 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4327
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004328 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004329 def : Pat<(v16i32 (X86vzload addr:$src)),
4330 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004331 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004332 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004333}
Simon Pilgrimead11e42018-05-11 12:46:54 +00004334
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004335//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004336// AVX-512 - Non-temporals
4337//===----------------------------------------------------------------------===//
4338
Simon Pilgrimead11e42018-05-11 12:46:54 +00004339def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4340 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
4341 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.ZMM.RM]>,
4342 EVEX, T8PD, EVEX_V512, EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004343
Simon Pilgrimead11e42018-05-11 12:46:54 +00004344let Predicates = [HasVLX] in {
4345 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
4346 (ins i256mem:$src),
4347 "vmovntdqa\t{$src, $dst|$dst, $src}",
4348 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.YMM.RM]>,
4349 EVEX, T8PD, EVEX_V256, EVEX_CD8<64, CD8VF>;
4350
4351 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
4352 (ins i128mem:$src),
4353 "vmovntdqa\t{$src, $dst|$dst, $src}",
4354 [], SSEPackedInt>, Sched<[SchedWriteVecMoveLS.XMM.RM]>,
4355 EVEX, T8PD, EVEX_V128, EVEX_CD8<64, CD8VF>;
Adam Nemetefd07852014-06-18 16:51:10 +00004356}
4357
Igor Bregerd3341f52016-01-20 13:11:47 +00004358multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004359 X86SchedWriteMoveLS Sched,
Simon Pilgrim8904a862018-04-12 14:31:42 +00004360 PatFrag st_frag = alignednontemporalstore> {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004361 let SchedRW = [Sched.MR], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004362 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004363 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004364 [(st_frag (_.VT _.RC:$src), addr:$dst)],
Simon Pilgrim8904a862018-04-12 14:31:42 +00004365 _.ExeDomain>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004366}
4367
Igor Bregerd3341f52016-01-20 13:11:47 +00004368multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrimead11e42018-05-11 12:46:54 +00004369 AVX512VLVectorVTInfo VTInfo,
4370 X86SchedWriteMoveLSWidths Sched> {
Igor Bregerd3341f52016-01-20 13:11:47 +00004371 let Predicates = [HasAVX512] in
Simon Pilgrimead11e42018-05-11 12:46:54 +00004372 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512, Sched.ZMM>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004373
Igor Bregerd3341f52016-01-20 13:11:47 +00004374 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimead11e42018-05-11 12:46:54 +00004375 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256, Sched.YMM>, EVEX_V256;
4376 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128, Sched.XMM>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004377 }
4378}
4379
Simon Pilgrimead11e42018-05-11 12:46:54 +00004380defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info,
4381 SchedWriteVecMoveLS>, PD;
4382defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info,
4383 SchedWriteFMoveLS>, PD, VEX_W;
4384defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info,
4385 SchedWriteFMoveLS>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004386
Craig Topper707c89c2016-05-08 23:43:17 +00004387let Predicates = [HasAVX512], AddedComplexity = 400 in {
4388 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4389 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4390 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4391 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4392 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4393 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004394
4395 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4396 (VMOVNTDQAZrm addr:$src)>;
4397 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4398 (VMOVNTDQAZrm addr:$src)>;
4399 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4400 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004401}
4402
Craig Topperc41320d2016-05-08 23:08:45 +00004403let Predicates = [HasVLX], AddedComplexity = 400 in {
4404 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4405 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4406 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4407 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4408 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4409 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4410
Simon Pilgrim9a896232016-06-07 13:34:24 +00004411 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4412 (VMOVNTDQAZ256rm addr:$src)>;
4413 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4414 (VMOVNTDQAZ256rm addr:$src)>;
4415 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4416 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004417
Craig Topperc41320d2016-05-08 23:08:45 +00004418 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4419 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4420 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4421 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4422 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4423 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004424
4425 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4426 (VMOVNTDQAZ128rm addr:$src)>;
4427 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4428 (VMOVNTDQAZ128rm addr:$src)>;
4429 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4430 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004431}
4432
Adam Nemet7f62b232014-06-10 16:39:53 +00004433//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004434// AVX-512 - Integer arithmetic
4435//
4436multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004437 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov44241442014-10-08 14:37:45 +00004438 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004439 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004440 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004441 "$src2, $src1", "$src1, $src2",
4442 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004443 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004444 Sched<[sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004445
Craig Toppere1cac152016-06-07 07:27:54 +00004446 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4447 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4448 "$src2, $src1", "$src1, $src2",
4449 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004450 (bitconvert (_.LdFrag addr:$src2))))>,
4451 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004452 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004453}
4454
4455multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004456 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004457 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004458 avx512_binop_rm<opc, OpcodeStr, OpNode, _, sched, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004459 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4460 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4461 "${src2}"##_.BroadcastStr##", $src1",
4462 "$src1, ${src2}"##_.BroadcastStr,
4463 (_.VT (OpNode _.RC:$src1,
4464 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004465 (_.ScalarLdFrag addr:$src2))))>,
4466 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004467 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004468}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004469
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004470multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004471 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004472 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004473 bit IsCommutable = 0> {
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004474 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004475 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004476 IsCommutable>, EVEX_V512;
4477
4478 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004479 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256,
4480 sched.YMM, IsCommutable>, EVEX_V256;
4481 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128,
4482 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004483 }
4484}
4485
Robert Khasanov545d1b72014-10-14 14:36:19 +00004486multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004487 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004488 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004489 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004490 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004491 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004492 IsCommutable>, EVEX_V512;
4493
4494 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004495 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
4496 sched.YMM, IsCommutable>, EVEX_V256;
4497 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
4498 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004499 }
4500}
4501
4502multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004503 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004504 bit IsCommutable = 0> {
4505 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004506 sched, prd, IsCommutable>,
4507 VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004508}
4509
4510multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004511 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004512 bit IsCommutable = 0> {
4513 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004514 sched, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004515}
4516
4517multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004518 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004519 bit IsCommutable = 0> {
4520 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004521 sched, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4522 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004523}
4524
4525multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004526 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004527 bit IsCommutable = 0> {
4528 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004529 sched, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4530 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004531}
4532
4533multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004534 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004535 Predicate prd, bit IsCommutable = 0> {
4536 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004537 IsCommutable>;
4538
Simon Pilgrim21e89792018-04-13 14:36:59 +00004539 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004540 IsCommutable>;
4541}
4542
4543multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004544 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004545 Predicate prd, bit IsCommutable = 0> {
4546 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004547 IsCommutable>;
4548
Simon Pilgrim21e89792018-04-13 14:36:59 +00004549 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004550 IsCommutable>;
4551}
4552
4553multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4554 bits<8> opc_d, bits<8> opc_q,
4555 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004556 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004557 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004558 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004559 sched, HasAVX512, IsCommutable>,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004560 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004561 sched, HasBWI, IsCommutable>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004562}
4563
Simon Pilgrim21e89792018-04-13 14:36:59 +00004564multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
4565 X86FoldableSchedWrite sched,
Michael Liao66233b72015-08-06 09:06:20 +00004566 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004567 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4568 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004569 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004570 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004571 "$src2, $src1","$src1, $src2",
4572 (_Dst.VT (OpNode
4573 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004574 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004575 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004576 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004577 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4578 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4579 "$src2, $src1", "$src1, $src2",
4580 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004581 (bitconvert (_Src.LdFrag addr:$src2))))>,
4582 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004583 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004584
4585 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004586 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004587 OpcodeStr,
4588 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004589 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004590 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4591 (_Brdct.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004592 (_Brdct.ScalarLdFrag addr:$src2))))))>,
4593 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004594 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004595}
4596
Robert Khasanov545d1b72014-10-14 14:36:19 +00004597defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004598 SchedWriteVecALU, 1>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004599defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004600 SchedWriteVecALU, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004601defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004602 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004603defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004604 SchedWriteVecALU, HasBWI, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004605defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004606 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004607defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004608 SchedWriteVecALU, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004609defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004610 SchedWritePMULLD, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004611defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004612 SchedWriteVecIMul, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004613defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004614 SchedWriteVecIMul, HasDQI, 1>, T8PD;
4615defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SchedWriteVecIMul,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004616 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004617defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SchedWriteVecIMul,
Michael Liao66233b72015-08-06 09:06:20 +00004618 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004619defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs,
4620 SchedWriteVecIMul, HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004621defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Simon Pilgrim39196a12018-05-03 10:53:17 +00004622 SchedWriteVecALU, HasBWI, 1>;
Craig Toppera4067962018-03-08 08:02:52 +00004623defm VPMULDQ : avx512_binop_rm_vl_q<0x28, "vpmuldq", X86pmuldq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004624 SchedWriteVecIMul, HasAVX512, 1>, T8PD;
Craig Toppera4067962018-03-08 08:02:52 +00004625defm VPMULUDQ : avx512_binop_rm_vl_q<0xF4, "vpmuludq", X86pmuludq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004626 SchedWriteVecIMul, HasAVX512, 1>;
Michael Liao66233b72015-08-06 09:06:20 +00004627
Simon Pilgrim21e89792018-04-13 14:36:59 +00004628multiclass avx512_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004629 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004630 AVX512VLVectorVTInfo _SrcVTInfo,
4631 AVX512VLVectorVTInfo _DstVTInfo,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004632 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4633 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004634 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, sched.ZMM, OpNode,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004635 _SrcVTInfo.info512, _DstVTInfo.info512,
4636 v8i64_info, IsCommutable>,
4637 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4638 let Predicates = [HasVLX, prd] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004639 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, sched.YMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004640 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004641 v4i64x_info, IsCommutable>,
4642 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004643 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, sched.XMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004644 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004645 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004646 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4647 }
Michael Liao66233b72015-08-06 09:06:20 +00004648}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004649
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004650defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SchedWriteVecALU,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004651 avx512vl_i8_info, avx512vl_i8_info,
4652 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004653
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004654multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004655 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004656 X86FoldableSchedWrite sched> {
Craig Toppere1cac152016-06-07 07:27:54 +00004657 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4658 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4659 OpcodeStr,
4660 "${src2}"##_Src.BroadcastStr##", $src1",
4661 "$src1, ${src2}"##_Src.BroadcastStr,
4662 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4663 (_Src.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004664 (_Src.ScalarLdFrag addr:$src2))))))>,
4665 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004666 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004667}
4668
Michael Liao66233b72015-08-06 09:06:20 +00004669multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4670 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004671 X86VectorVTInfo _Dst, X86FoldableSchedWrite sched,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004672 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004673 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004674 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004675 "$src2, $src1","$src1, $src2",
4676 (_Dst.VT (OpNode
4677 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004678 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004679 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004680 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004681 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4682 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4683 "$src2, $src1", "$src1, $src2",
4684 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004685 (bitconvert (_Src.LdFrag addr:$src2))))>,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004686 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004687 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004688}
4689
4690multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4691 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004692 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004693 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004694 v32i16_info, SchedWriteShuffle.ZMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004695 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004696 v32i16_info, SchedWriteShuffle.ZMM>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004697 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004698 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004699 v16i16x_info, SchedWriteShuffle.YMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004700 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004701 v16i16x_info, SchedWriteShuffle.YMM>,
4702 EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004703 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004704 v8i16x_info, SchedWriteShuffle.XMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004705 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004706 v8i16x_info, SchedWriteShuffle.XMM>,
4707 EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004708 }
4709}
4710multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4711 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004712 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004713 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, v64i8_info,
4714 SchedWriteShuffle.ZMM>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004715 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004716 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004717 v32i8x_info, SchedWriteShuffle.YMM>,
4718 EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004719 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004720 v16i8x_info, SchedWriteShuffle.XMM>,
4721 EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004722 }
4723}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004724
4725multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4726 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004727 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004728 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004729 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004730 _Dst.info512, SchedWriteVecIMul.ZMM,
4731 IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004732 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004733 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004734 _Dst.info256, SchedWriteVecIMul.YMM,
4735 IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004736 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004737 _Dst.info128, SchedWriteVecIMul.XMM,
4738 IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004739 }
4740}
4741
Craig Topperb6da6542016-05-01 17:38:32 +00004742defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4743defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4744defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4745defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004746
Craig Topper5acb5a12016-05-01 06:24:57 +00004747defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004748 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004749defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004750 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004751
Igor Bregerf2460112015-07-26 14:41:44 +00004752defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004753 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004754defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004755 SchedWriteVecALU, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004756defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004757 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004758
Igor Bregerf2460112015-07-26 14:41:44 +00004759defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004760 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004761defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004762 SchedWriteVecALU, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004763defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004764 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004765
Igor Bregerf2460112015-07-26 14:41:44 +00004766defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004767 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004768defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004769 SchedWriteVecALU, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004770defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004771 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004772
Igor Bregerf2460112015-07-26 14:41:44 +00004773defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004774 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004775defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004776 SchedWriteVecALU, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004777defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004778 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004779
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004780// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4781let Predicates = [HasDQI, NoVLX] in {
4782 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4783 (EXTRACT_SUBREG
4784 (VPMULLQZrr
4785 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4786 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4787 sub_ymm)>;
4788
4789 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4790 (EXTRACT_SUBREG
4791 (VPMULLQZrr
4792 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4793 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4794 sub_xmm)>;
4795}
4796
Craig Topper4520d4f2017-12-04 07:21:01 +00004797// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4798let Predicates = [HasDQI, NoVLX] in {
4799 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4800 (EXTRACT_SUBREG
4801 (VPMULLQZrr
4802 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4803 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4804 sub_ymm)>;
4805
4806 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4807 (EXTRACT_SUBREG
4808 (VPMULLQZrr
4809 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4810 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4811 sub_xmm)>;
4812}
4813
4814multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
4815 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
4816 (EXTRACT_SUBREG
4817 (Instr
4818 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4819 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4820 sub_ymm)>;
4821
4822 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
4823 (EXTRACT_SUBREG
4824 (Instr
4825 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4826 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4827 sub_xmm)>;
4828}
4829
Craig Topper694c73a2018-01-01 01:11:32 +00004830let Predicates = [HasAVX512, NoVLX] in {
Craig Topper4520d4f2017-12-04 07:21:01 +00004831 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
4832 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
4833 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
4834 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
4835}
4836
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004837//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004838// AVX-512 Logical Instructions
4839//===----------------------------------------------------------------------===//
4840
Craig Topperafce0ba2017-08-30 16:38:33 +00004841// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4842// be set to null_frag for 32-bit elements.
4843multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4844 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004845 SDNode OpNodeMsk, X86FoldableSchedWrite sched,
4846 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004847 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004848 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4849 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4850 "$src2, $src1", "$src1, $src2",
4851 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4852 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004853 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4854 _.RC:$src2)))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004855 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004856 Sched<[sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004857
Craig Topperafce0ba2017-08-30 16:38:33 +00004858 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004859 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4860 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4861 "$src2, $src1", "$src1, $src2",
4862 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4863 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004864 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004865 (bitconvert (_.LdFrag addr:$src2))))))>,
4866 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004867 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004868}
4869
Craig Topperafce0ba2017-08-30 16:38:33 +00004870// OpNodeMsk is the OpNode to use where element size is important. So use
4871// for all of the broadcast patterns.
4872multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4873 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004874 SDNode OpNodeMsk, X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00004875 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004876 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, sched, _,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004877 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004878 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4879 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4880 "${src2}"##_.BroadcastStr##", $src1",
4881 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004882 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004883 (bitconvert
4884 (_.VT (X86VBroadcast
4885 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004886 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004887 (bitconvert
4888 (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004889 (_.ScalarLdFrag addr:$src2))))))))>,
4890 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004891 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004892}
4893
Craig Topperafce0ba2017-08-30 16:38:33 +00004894multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4895 SDPatternOperator OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004896 SDNode OpNodeMsk, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004897 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004898 bit IsCommutable = 0> {
4899 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004900 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.ZMM,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004901 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00004902
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004903 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004904 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.YMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00004905 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004906 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.XMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00004907 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004908 }
4909}
4910
Craig Topperabe80cc2016-08-28 06:06:28 +00004911multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004912 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004913 bit IsCommutable = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00004914 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00004915 avx512vl_i64_info, IsCommutable>,
4916 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00004917 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00004918 avx512vl_i32_info, IsCommutable>,
4919 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004920}
4921
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004922defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
4923 SchedWriteVecLogic, 1>;
4924defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
4925 SchedWriteVecLogic, 1>;
4926defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
4927 SchedWriteVecLogic, 1>;
4928defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
4929 SchedWriteVecLogic>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004930
4931//===----------------------------------------------------------------------===//
4932// AVX-512 FP arithmetic
4933//===----------------------------------------------------------------------===//
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00004934
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004935multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004936 SDNode OpNode, SDNode VecNode,
4937 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004938 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004939 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4940 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4941 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004942 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004943 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004944 Sched<[sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004945
4946 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004947 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004948 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004949 (_.VT (VecNode _.RC:$src1,
4950 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004951 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004952 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00004953 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004954 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004955 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004956 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004957 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004958 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004959 let isCommutable = IsCommutable;
4960 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004961 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004962 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004963 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4964 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004965 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004966 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004967 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004968 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004969}
4970
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004971multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004972 SDNode VecNode, X86FoldableSchedWrite sched,
4973 bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004974 let ExeDomain = _.ExeDomain in
Craig Topperda7e78e2017-12-10 04:07:28 +00004975 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004976 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4977 "$rc, $src2, $src1", "$src1, $src2, $rc",
4978 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004979 (i32 imm:$rc)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004980 EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004981}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004982multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004983 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004984 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004985 let ExeDomain = _.ExeDomain in {
4986 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4987 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4988 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004989 (_.VT (VecNode _.RC:$src1, _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004990 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004991
4992 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4993 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4994 "$src2, $src1", "$src1, $src2",
4995 (_.VT (VecNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004996 _.ScalarIntMemCPat:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004997 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004998
4999 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
5000 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5001 (ins _.FRC:$src1, _.FRC:$src2),
5002 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005003 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005004 Sched<[sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00005005 let isCommutable = IsCommutable;
5006 }
5007 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5008 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5009 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5010 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005011 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005012 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00005013 }
5014
Craig Topperda7e78e2017-12-10 04:07:28 +00005015 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005016 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005017 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00005018 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005019 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005020 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00005021 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005022}
5023
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005024multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005025 SDNode VecNode, X86SchedWriteSizes sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005026 bit IsCommutable> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005027 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005028 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005029 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005030 sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005031 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
5032 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005033 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005034 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005035 sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005036 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5037}
5038
5039multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005040 SDNode VecNode, SDNode SaeNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005041 X86SchedWriteSizes sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00005042 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005043 VecNode, SaeNode, sched.PS.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005044 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00005045 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005046 VecNode, SaeNode, sched.PD.Scl, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005047 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
5048}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005049defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005050 SchedWriteFAddSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005051defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005052 SchedWriteFMulSizes, 1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005053defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005054 SchedWriteFAddSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005055defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005056 SchedWriteFDivSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005057defm VMIN : avx512_binop_s_sae<0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005058 SchedWriteFCmpSizes, 0>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005059defm VMAX : avx512_binop_s_sae<0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005060 SchedWriteFCmpSizes, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005061
5062// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
5063// X86fminc and X86fmaxc instead of X86fmin and X86fmax
5064multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005065 X86VectorVTInfo _, SDNode OpNode,
5066 X86FoldableSchedWrite sched> {
Craig Topper03669332017-02-26 06:45:56 +00005067 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005068 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
5069 (ins _.FRC:$src1, _.FRC:$src2),
5070 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005071 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005072 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00005073 let isCommutable = 1;
5074 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005075 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
5076 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
5077 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
5078 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005079 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005080 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005081 }
5082}
5083defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005084 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5085 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005086
5087defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005088 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5089 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005090
5091defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005092 SchedWriteFCmp.Scl>, XS, EVEX_4V,
5093 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00005094
5095defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00005096 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
5097 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00005098
Craig Topper375aa902016-12-19 00:42:28 +00005099multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005100 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Craig Topper9433f972016-08-02 06:16:53 +00005101 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00005102 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005103 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5104 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5105 "$src2, $src1", "$src1, $src2",
Simon Pilgrim0e456342018-04-12 20:47:34 +00005106 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005107 EVEX_4V, Sched<[sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00005108 let mayLoad = 1 in {
5109 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5110 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5111 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005112 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005113 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005114 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5115 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5116 "${src2}"##_.BroadcastStr##", $src1",
5117 "$src1, ${src2}"##_.BroadcastStr,
5118 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005119 (_.ScalarLdFrag addr:$src2))))>,
5120 EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005121 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005122 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005123 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005124}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005125
Simon Pilgrim21e89792018-04-13 14:36:59 +00005126multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr,
5127 SDPatternOperator OpNodeRnd,
5128 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005129 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005130 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005131 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5132 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005133 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005134 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005135}
5136
Simon Pilgrim21e89792018-04-13 14:36:59 +00005137multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr,
5138 SDPatternOperator OpNodeRnd,
5139 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005140 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005141 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005142 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5143 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005144 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005145 EVEX_4V, EVEX_B, Sched<[sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005146}
5147
Craig Topper375aa902016-12-19 00:42:28 +00005148multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005149 Predicate prd, X86SchedWriteSizes sched,
Craig Topper9433f972016-08-02 06:16:53 +00005150 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005151 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005152 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005153 sched.PS.ZMM, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005154 EVEX_CD8<32, CD8VF>;
5155 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005156 sched.PD.ZMM, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005157 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005158 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005159
Robert Khasanov595e5982014-10-29 15:43:02 +00005160 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005161 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005162 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005163 sched.PS.XMM, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005164 EVEX_CD8<32, CD8VF>;
5165 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005166 sched.PS.YMM, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005167 EVEX_CD8<32, CD8VF>;
5168 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005169 sched.PD.XMM, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005170 EVEX_CD8<64, CD8VF>;
5171 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005172 sched.PD.YMM, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005173 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005174 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005175}
5176
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005177multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005178 X86SchedWriteSizes sched> {
5179 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005180 v16f32_info>,
5181 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005182 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005183 v8f64_info>,
5184 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005185}
5186
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005187multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005188 X86SchedWriteSizes sched> {
5189 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PS.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005190 v16f32_info>,
5191 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005192 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.PD.ZMM,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005193 v8f64_info>,
5194 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005195}
5196
Craig Topper9433f972016-08-02 06:16:53 +00005197defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005198 SchedWriteFAddSizes, 1>,
5199 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005200defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005201 SchedWriteFMulSizes, 1>,
5202 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SchedWriteFMulSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005203defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005204 SchedWriteFAddSizes>,
5205 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SchedWriteFAddSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005206defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005207 SchedWriteFDivSizes>,
5208 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SchedWriteFDivSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005209defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005210 SchedWriteFCmpSizes, 0>,
5211 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SchedWriteFCmpSizes>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005212defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005213 SchedWriteFCmpSizes, 0>,
5214 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SchedWriteFCmpSizes>;
Igor Breger58c07802016-05-03 11:51:45 +00005215let isCodeGenOnly = 1 in {
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005216 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005217 SchedWriteFCmpSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005218 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005219 SchedWriteFCmpSizes, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005220}
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005221defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005222 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005223defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005224 SchedWriteFLogicSizes, 0>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005225defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005226 SchedWriteFLogicSizes, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005227defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00005228 SchedWriteFLogicSizes, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005229
Craig Topper8f6827c2016-08-31 05:37:52 +00005230// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005231multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5232 X86VectorVTInfo _, Predicate prd> {
5233let Predicates = [prd] in {
5234 // Masked register-register logical operations.
5235 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5236 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5237 _.RC:$src0)),
5238 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5239 _.RC:$src1, _.RC:$src2)>;
5240 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5241 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5242 _.ImmAllZerosV)),
5243 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5244 _.RC:$src2)>;
5245 // Masked register-memory logical operations.
5246 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5247 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5248 (load addr:$src2)))),
5249 _.RC:$src0)),
5250 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5251 _.RC:$src1, addr:$src2)>;
5252 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5253 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5254 _.ImmAllZerosV)),
5255 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5256 addr:$src2)>;
5257 // Register-broadcast logical operations.
5258 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5259 (bitconvert (_.VT (X86VBroadcast
5260 (_.ScalarLdFrag addr:$src2)))))),
5261 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5262 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5263 (bitconvert
5264 (_.i64VT (OpNode _.RC:$src1,
5265 (bitconvert (_.VT
5266 (X86VBroadcast
5267 (_.ScalarLdFrag addr:$src2))))))),
5268 _.RC:$src0)),
5269 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5270 _.RC:$src1, addr:$src2)>;
5271 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5272 (bitconvert
5273 (_.i64VT (OpNode _.RC:$src1,
5274 (bitconvert (_.VT
5275 (X86VBroadcast
5276 (_.ScalarLdFrag addr:$src2))))))),
5277 _.ImmAllZerosV)),
5278 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5279 _.RC:$src1, addr:$src2)>;
5280}
Craig Topper8f6827c2016-08-31 05:37:52 +00005281}
5282
Craig Topper45d65032016-09-02 05:29:13 +00005283multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5284 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5285 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5286 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5287 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5288 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5289 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005290}
5291
Craig Topper45d65032016-09-02 05:29:13 +00005292defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5293defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5294defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5295defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5296
Craig Topper2baef8f2016-12-18 04:17:00 +00005297let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005298 // Use packed logical operations for scalar ops.
5299 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5300 (COPY_TO_REGCLASS (VANDPDZ128rr
5301 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5302 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5303 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5304 (COPY_TO_REGCLASS (VORPDZ128rr
5305 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5306 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5307 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5308 (COPY_TO_REGCLASS (VXORPDZ128rr
5309 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5310 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5311 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5312 (COPY_TO_REGCLASS (VANDNPDZ128rr
5313 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5314 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5315
5316 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5317 (COPY_TO_REGCLASS (VANDPSZ128rr
5318 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5319 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5320 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5321 (COPY_TO_REGCLASS (VORPSZ128rr
5322 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5323 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5324 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5325 (COPY_TO_REGCLASS (VXORPSZ128rr
5326 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5327 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5328 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5329 (COPY_TO_REGCLASS (VANDNPSZ128rr
5330 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5331 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5332}
5333
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005334multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005335 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005336 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005337 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5338 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5339 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005340 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005341 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005342 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5343 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5344 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005345 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005346 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005347 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5348 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5349 "${src2}"##_.BroadcastStr##", $src1",
5350 "$src1, ${src2}"##_.BroadcastStr,
5351 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005352 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005353 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005354 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005355 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005356}
5357
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005358multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005359 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005360 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005361 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5362 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5363 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005364 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005365 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005366 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005367 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005368 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005369 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005370 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005371 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005372 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005373}
5374
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005375multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr,
5376 SDNode OpNode, SDNode OpNodeScal,
5377 X86SchedWriteWidths sched> {
5378 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
5379 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005380 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005381 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
5382 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005383 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005384 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f32x_info>,
5385 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, sched.Scl>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005386 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005387 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f64x_info>,
5388 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, sched.Scl>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005389 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5390
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005391 // Define only if AVX512VL feature is present.
5392 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005393 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005394 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005395 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005396 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005397 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005398 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005399 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005400 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5401 }
5402}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005403defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs,
5404 SchedWriteFAdd>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005405
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005406//===----------------------------------------------------------------------===//
5407// AVX-512 VPTESTM instructions
5408//===----------------------------------------------------------------------===//
5409
Craig Topper15d69732018-01-28 00:56:30 +00005410multiclass avx512_vptest<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005411 X86FoldableSchedWrite sched, X86VectorVTInfo _,
5412 string Suffix> {
Craig Topper1a093932017-11-11 06:19:12 +00005413 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005414 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005415 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5416 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5417 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005418 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005419 _.ImmAllZerosV)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005420 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005421 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5422 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5423 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005424 (OpNode (bitconvert
5425 (_.i64VT (and _.RC:$src1,
5426 (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005427 _.ImmAllZerosV)>,
5428 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005429 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005430 }
Craig Topper15d69732018-01-28 00:56:30 +00005431
5432 // Patterns for compare with 0 that just use the same source twice.
5433 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5434 (_.KVT (!cast<Instruction>(NAME # Suffix # _.ZSuffix # "rr")
5435 _.RC:$src, _.RC:$src))>;
5436
5437 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5438 (_.KVT (!cast<Instruction>(NAME # Suffix # _.ZSuffix # "rrk")
5439 _.KRC:$mask, _.RC:$src, _.RC:$src))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005440}
5441
Craig Topper15d69732018-01-28 00:56:30 +00005442multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005443 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005444 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005445 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5446 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5447 "${src2}"##_.BroadcastStr##", $src1",
5448 "$src1, ${src2}"##_.BroadcastStr,
Craig Topper15d69732018-01-28 00:56:30 +00005449 (OpNode (and _.RC:$src1,
5450 (X86VBroadcast
5451 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005452 _.ImmAllZerosV)>,
5453 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005454 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005455}
Igor Bregerfca0a342016-01-28 13:19:25 +00005456
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005457// Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topper15d69732018-01-28 00:56:30 +00005458multiclass avx512_vptest_lowering<PatFrag OpNode, X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00005459 X86VectorVTInfo _, string Suffix> {
Craig Topper15d69732018-01-28 00:56:30 +00005460 def : Pat<(_.KVT (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5461 _.ImmAllZerosV)),
Craig Topper5e4b4532018-01-27 23:49:14 +00005462 (_.KVT (COPY_TO_REGCLASS
5463 (!cast<Instruction>(NAME # Suffix # "Zrr")
5464 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5465 _.RC:$src1, _.SubRegIdx),
5466 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5467 _.RC:$src2, _.SubRegIdx)),
5468 _.KRC))>;
5469
5470 def : Pat<(_.KVT (and _.KRC:$mask,
Craig Topper15d69732018-01-28 00:56:30 +00005471 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5472 _.ImmAllZerosV))),
Craig Topper5e4b4532018-01-27 23:49:14 +00005473 (COPY_TO_REGCLASS
5474 (!cast<Instruction>(NAME # Suffix # "Zrrk")
5475 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5476 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5477 _.RC:$src1, _.SubRegIdx),
5478 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5479 _.RC:$src2, _.SubRegIdx)),
5480 _.KRC)>;
Craig Topper15d69732018-01-28 00:56:30 +00005481
5482 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5483 (_.KVT (COPY_TO_REGCLASS
5484 (!cast<Instruction>(NAME # Suffix # "Zrr")
5485 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5486 _.RC:$src, _.SubRegIdx),
5487 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5488 _.RC:$src, _.SubRegIdx)),
5489 _.KRC))>;
5490
5491 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5492 (COPY_TO_REGCLASS
5493 (!cast<Instruction>(NAME # Suffix # "Zrrk")
5494 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5495 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5496 _.RC:$src, _.SubRegIdx),
5497 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5498 _.RC:$src, _.SubRegIdx)),
5499 _.KRC)>;
Igor Bregerfca0a342016-01-28 13:19:25 +00005500}
5501
Craig Topper15d69732018-01-28 00:56:30 +00005502multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005503 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005504 string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005505 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005506 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, sched.ZMM, _.info512, Suffix>,
5507 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005508
5509 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005510 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, sched.YMM, _.info256, Suffix>,
5511 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
5512 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, sched.XMM, _.info128, Suffix>,
5513 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005514 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005515 let Predicates = [HasAVX512, NoVLX] in {
5516 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5517 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005518 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005519}
5520
Craig Topper15d69732018-01-28 00:56:30 +00005521multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005522 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005523 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, sched,
Igor Bregerfca0a342016-01-28 13:19:25 +00005524 avx512vl_i32_info, "D">;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005525 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, sched,
Igor Bregerfca0a342016-01-28 13:19:25 +00005526 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005527}
5528
5529multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005530 PatFrag OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005531 let Predicates = [HasBWI] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005532 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.ZMM,
5533 v32i16_info, "W">, EVEX_V512, VEX_W;
5534 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.ZMM,
5535 v64i8_info, "B">, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005536 }
5537 let Predicates = [HasVLX, HasBWI] in {
5538
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005539 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.YMM,
5540 v16i16x_info, "W">, EVEX_V256, VEX_W;
5541 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.XMM,
5542 v8i16x_info, "W">, EVEX_V128, VEX_W;
5543 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.YMM,
5544 v32i8x_info, "B">, EVEX_V256;
5545 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.XMM,
5546 v16i8x_info, "B">, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005547 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005548
Igor Bregerfca0a342016-01-28 13:19:25 +00005549 let Predicates = [HasAVX512, NoVLX] in {
Craig Topper15d69732018-01-28 00:56:30 +00005550 defm BZ256_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v32i8x_info, "B">;
5551 defm BZ128_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v16i8x_info, "B">;
5552 defm WZ256_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v16i16x_info, "W">;
5553 defm WZ128_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005554 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005555}
5556
Craig Topper9471a7c2018-02-19 19:23:31 +00005557// These patterns are used to match vptestm/vptestnm. We don't treat pcmpeqm
5558// as commutable here because we already canonicalized all zeros vectors to the
5559// RHS during lowering.
5560def X86pcmpeqm : PatFrag<(ops node:$src1, node:$src2),
5561 (X86cmpm node:$src1, node:$src2, (i8 0))>;
5562def X86pcmpnem : PatFrag<(ops node:$src1, node:$src2),
5563 (X86cmpm node:$src1, node:$src2, (i8 4))>;
5564
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005565multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005566 PatFrag OpNode, X86SchedWriteWidths sched> :
5567 avx512_vptest_wb<opc_wb, OpcodeStr, OpNode, sched>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005568 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, sched>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005569
Craig Topper15d69732018-01-28 00:56:30 +00005570defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86pcmpnem,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005571 SchedWriteVecLogic>, T8PD;
Craig Topper15d69732018-01-28 00:56:30 +00005572defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86pcmpeqm,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005573 SchedWriteVecLogic>, T8XS;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005574
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005575//===----------------------------------------------------------------------===//
5576// AVX-512 Shift instructions
5577//===----------------------------------------------------------------------===//
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005578
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005579multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005580 string OpcodeStr, SDNode OpNode,
5581 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005582 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005583 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005584 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005585 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005586 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005587 Sched<[sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005588 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005589 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005590 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005591 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005592 (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005593 Sched<[sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005594 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005595}
5596
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005597multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005598 string OpcodeStr, SDNode OpNode,
5599 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005600 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005601 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5602 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5603 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005604 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005605 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005606}
5607
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005608multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005609 X86FoldableSchedWrite sched, ValueType SrcVT,
5610 PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005611 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005612 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005613 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5614 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5615 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005616 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005617 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005618 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5619 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5620 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005621 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2))))>,
5622 AVX512BIBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005623 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005624 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005625}
5626
Cameron McInally5fb084e2014-12-11 17:13:05 +00005627multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005628 X86SchedWriteWidths sched, ValueType SrcVT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005629 PatFrag bc_frag, AVX512VLVectorVTInfo VTInfo,
5630 Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005631 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005632 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.ZMM, SrcVT,
5633 bc_frag, VTInfo.info512>, EVEX_V512,
5634 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005635 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005636 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.YMM, SrcVT,
5637 bc_frag, VTInfo.info256>, EVEX_V256,
5638 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5639 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.XMM, SrcVT,
5640 bc_frag, VTInfo.info128>, EVEX_V128,
5641 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005642 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005643}
5644
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005645multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005646 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005647 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005648 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, sched, v4i32,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005649 bc_v4i32, avx512vl_i32_info, HasAVX512>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005650 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, sched, v2i64,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005651 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005652 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, sched, v8i16,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005653 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005654}
5655
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005656multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005657 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005658 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005659 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005660 let Predicates = [HasAVX512] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00005661 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5662 sched.ZMM, VTInfo.info512>,
5663 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005664 VTInfo.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005665 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00005666 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5667 sched.YMM, VTInfo.info256>,
5668 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005669 VTInfo.info256>, EVEX_V256;
Simon Pilgrim3c354082018-04-30 18:18:38 +00005670 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5671 sched.XMM, VTInfo.info128>,
5672 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005673 VTInfo.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005674 }
5675}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005676
Simon Pilgrim21e89792018-04-13 14:36:59 +00005677multiclass avx512_shift_rmi_w<bits<8> opcw, Format ImmFormR, Format ImmFormM,
5678 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005679 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005680 let Predicates = [HasBWI] in
5681 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005682 sched.ZMM, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005683 let Predicates = [HasVLX, HasBWI] in {
5684 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005685 sched.YMM, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005686 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005687 sched.XMM, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005688 }
5689}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005690
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005691multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005692 Format ImmFormR, Format ImmFormM,
5693 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005694 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005695 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005696 sched, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005697 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005698 sched, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005699}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005700
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005701defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005702 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005703 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005704 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005705
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005706defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005707 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005708 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005709 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005710
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005711defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005712 SchedWriteVecShiftImm>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005713 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005714 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005715
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005716defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005717 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005718defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +00005719 SchedWriteVecShiftImm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005720
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005721defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl,
5722 SchedWriteVecShift>;
5723defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra,
5724 SchedWriteVecShift>;
5725defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl,
5726 SchedWriteVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005727
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005728// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5729let Predicates = [HasAVX512, NoVLX] in {
5730 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5731 (EXTRACT_SUBREG (v8i64
5732 (VPSRAQZrr
5733 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5734 VR128X:$src2)), sub_ymm)>;
5735
5736 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5737 (EXTRACT_SUBREG (v8i64
5738 (VPSRAQZrr
5739 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5740 VR128X:$src2)), sub_xmm)>;
5741
5742 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5743 (EXTRACT_SUBREG (v8i64
5744 (VPSRAQZri
5745 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5746 imm:$src2)), sub_ymm)>;
5747
5748 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5749 (EXTRACT_SUBREG (v8i64
5750 (VPSRAQZri
5751 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5752 imm:$src2)), sub_xmm)>;
5753}
5754
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005755//===-------------------------------------------------------------------===//
5756// Variable Bit Shifts
5757//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005758
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005759multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005760 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005761 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005762 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5763 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5764 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005765 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005766 AVX5128IBase, EVEX_4V, Sched<[sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005767 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5768 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5769 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005770 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005771 (_.VT (bitconvert (_.LdFrag addr:$src2)))))>,
5772 AVX5128IBase, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005773 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005774 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005775}
5776
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005777multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005778 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005779 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005780 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5781 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5782 "${src2}"##_.BroadcastStr##", $src1",
5783 "$src1, ${src2}"##_.BroadcastStr,
5784 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005785 (_.ScalarLdFrag addr:$src2)))))>,
5786 AVX5128IBase, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005787 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005788}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005789
Cameron McInally5fb084e2014-12-11 17:13:05 +00005790multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005791 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005792 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005793 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
5794 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005795
5796 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005797 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
5798 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
5799 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
5800 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005801 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005802}
5803
5804multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005805 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005806 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005807 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005808 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005809 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005810}
5811
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005812// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005813multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5814 SDNode OpNode, list<Predicate> p> {
5815 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005816 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005817 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005818 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005819 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005820 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5821 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5822 sub_ymm)>;
5823
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005824 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005825 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005826 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005827 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005828 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5829 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5830 sub_xmm)>;
5831 }
5832}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005833multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005834 SDNode OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005835 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005836 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005837 EVEX_V512, VEX_W;
5838 let Predicates = [HasVLX, HasBWI] in {
5839
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005840 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005841 EVEX_V256, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005842 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005843 EVEX_V128, VEX_W;
5844 }
5845}
5846
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005847defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SchedWriteVarVecShift>,
5848 avx512_var_shift_w<0x12, "vpsllvw", shl, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00005849
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005850defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SchedWriteVarVecShift>,
5851 avx512_var_shift_w<0x11, "vpsravw", sra, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00005852
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005853defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SchedWriteVarVecShift>,
5854 avx512_var_shift_w<0x10, "vpsrlvw", srl, SchedWriteVarVecShift>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005855
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005856defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SchedWriteVarVecShift>;
5857defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SchedWriteVarVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005858
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005859defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5860defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5861defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5862defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5863
Craig Topper05629d02016-07-24 07:32:45 +00005864// Special handing for handling VPSRAV intrinsics.
5865multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5866 list<Predicate> p> {
5867 let Predicates = p in {
5868 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5869 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5870 _.RC:$src2)>;
5871 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5872 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5873 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005874 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5875 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5876 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5877 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5878 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5879 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5880 _.RC:$src0)),
5881 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5882 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005883 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5884 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5885 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5886 _.RC:$src1, _.RC:$src2)>;
5887 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5888 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5889 _.ImmAllZerosV)),
5890 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5891 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005892 }
5893}
5894
5895multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5896 list<Predicate> p> :
5897 avx512_var_shift_int_lowering<InstrStr, _, p> {
5898 let Predicates = p in {
5899 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5900 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5901 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5902 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005903 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5904 (X86vsrav _.RC:$src1,
5905 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5906 _.RC:$src0)),
5907 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5908 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005909 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5910 (X86vsrav _.RC:$src1,
5911 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5912 _.ImmAllZerosV)),
5913 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5914 _.RC:$src1, addr:$src2)>;
5915 }
5916}
5917
5918defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5919defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5920defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5921defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5922defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5923defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5924defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5925defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5926defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5927
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005928// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5929let Predicates = [HasAVX512, NoVLX] in {
5930 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5931 (EXTRACT_SUBREG (v8i64
5932 (VPROLVQZrr
5933 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005934 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005935 sub_xmm)>;
5936 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5937 (EXTRACT_SUBREG (v8i64
5938 (VPROLVQZrr
5939 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005940 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005941 sub_ymm)>;
5942
5943 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5944 (EXTRACT_SUBREG (v16i32
5945 (VPROLVDZrr
5946 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005947 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005948 sub_xmm)>;
5949 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5950 (EXTRACT_SUBREG (v16i32
5951 (VPROLVDZrr
5952 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005953 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005954 sub_ymm)>;
5955
5956 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5957 (EXTRACT_SUBREG (v8i64
5958 (VPROLQZri
5959 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5960 imm:$src2)), sub_xmm)>;
5961 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5962 (EXTRACT_SUBREG (v8i64
5963 (VPROLQZri
5964 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5965 imm:$src2)), sub_ymm)>;
5966
5967 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5968 (EXTRACT_SUBREG (v16i32
5969 (VPROLDZri
5970 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5971 imm:$src2)), sub_xmm)>;
5972 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5973 (EXTRACT_SUBREG (v16i32
5974 (VPROLDZri
5975 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5976 imm:$src2)), sub_ymm)>;
5977}
5978
5979// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5980let Predicates = [HasAVX512, NoVLX] in {
5981 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5982 (EXTRACT_SUBREG (v8i64
5983 (VPRORVQZrr
5984 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005985 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005986 sub_xmm)>;
5987 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5988 (EXTRACT_SUBREG (v8i64
5989 (VPRORVQZrr
5990 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005991 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005992 sub_ymm)>;
5993
5994 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5995 (EXTRACT_SUBREG (v16i32
5996 (VPRORVDZrr
5997 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005998 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005999 sub_xmm)>;
6000 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
6001 (EXTRACT_SUBREG (v16i32
6002 (VPRORVDZrr
6003 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00006004 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00006005 sub_ymm)>;
6006
6007 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
6008 (EXTRACT_SUBREG (v8i64
6009 (VPRORQZri
6010 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6011 imm:$src2)), sub_xmm)>;
6012 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
6013 (EXTRACT_SUBREG (v8i64
6014 (VPRORQZri
6015 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6016 imm:$src2)), sub_ymm)>;
6017
6018 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
6019 (EXTRACT_SUBREG (v16i32
6020 (VPRORDZri
6021 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
6022 imm:$src2)), sub_xmm)>;
6023 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
6024 (EXTRACT_SUBREG (v16i32
6025 (VPRORDZri
6026 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
6027 imm:$src2)), sub_ymm)>;
6028}
6029
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006030//===-------------------------------------------------------------------===//
6031// 1-src variable permutation VPERMW/D/Q
6032//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006033
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006034multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006035 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006036 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006037 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
6038 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006039
6040 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006041 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
6042 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006043}
6044
6045multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
6046 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006047 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006048 let Predicates = [HasAVX512] in
6049 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006050 sched, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006051 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006052 sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006053 let Predicates = [HasAVX512, HasVLX] in
6054 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006055 sched, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006056 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006057 sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006058}
6059
Michael Zuckermand9cac592016-01-19 17:07:43 +00006060multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
6061 Predicate prd, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006062 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00006063 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006064 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006065 EVEX_V512 ;
6066 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006067 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006068 EVEX_V256 ;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006069 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00006070 EVEX_V128 ;
6071 }
6072}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006073
Michael Zuckermand9cac592016-01-19 17:07:43 +00006074defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006075 WriteVarShuffle256, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00006076defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006077 WriteVarShuffle256, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006078
6079defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006080 WriteVarShuffle256, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006081defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006082 WriteVarShuffle256, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006083defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006084 WriteFVarShuffle256, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006085defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006086 WriteFVarShuffle256, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006087
6088defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006089 X86VPermi, WriteShuffle256, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006090 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
6091defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00006092 X86VPermi, WriteFShuffle256, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006093 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006094
Igor Breger78741a12015-10-04 07:20:41 +00006095//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006096// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00006097//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00006098
Simon Pilgrim1401a752017-11-29 14:58:34 +00006099multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006100 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006101 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006102 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
6103 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
6104 "$src2, $src1", "$src1, $src2",
6105 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006106 (Ctrl.VT Ctrl.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006107 T8PD, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006108 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6109 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
6110 "$src2, $src1", "$src1, $src2",
6111 (_.VT (OpNode
6112 _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006113 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6114 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006115 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006116 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6117 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6118 "${src2}"##_.BroadcastStr##", $src1",
6119 "$src1, ${src2}"##_.BroadcastStr,
6120 (_.VT (OpNode
6121 _.RC:$src1,
6122 (Ctrl.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006123 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6124 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006125 Sched<[sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00006126}
6127
6128multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006129 X86SchedWriteWidths sched,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00006130 AVX512VLVectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006131 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006132 let Predicates = [HasAVX512] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006133 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.ZMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006134 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00006135 }
6136 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006137 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.XMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006138 _.info128, Ctrl.info128>, EVEX_V128;
Simon Pilgrim3c354082018-04-30 18:18:38 +00006139 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.YMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006140 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00006141 }
6142}
6143
6144multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6145 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim3c354082018-04-30 18:18:38 +00006146 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, SchedWriteFVarShuffle,
6147 _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00006148 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006149 X86VPermilpi, SchedWriteFShuffle, _>,
Igor Breger78741a12015-10-04 07:20:41 +00006150 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006151}
6152
Craig Topper05948fb2016-08-02 05:11:15 +00006153let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006154defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6155 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006156let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006157defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
6158 avx512vl_i64_info>, VEX_W;
Simon Pilgrim1401a752017-11-29 14:58:34 +00006159
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006160//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006161// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6162//===----------------------------------------------------------------------===//
6163
6164defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006165 X86PShufd, SchedWriteShuffle, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006166 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6167defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006168 X86PShufhw, SchedWriteShuffle>,
6169 EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006170defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006171 X86PShuflw, SchedWriteShuffle>,
6172 EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006173
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006174//===----------------------------------------------------------------------===//
6175// AVX-512 - VPSHUFB
6176//===----------------------------------------------------------------------===//
6177
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006178multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006179 X86SchedWriteWidths sched> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006180 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006181 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v64i8_info>,
6182 EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006183
6184 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006185 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v32i8x_info>,
6186 EVEX_V256;
6187 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v16i8x_info>,
6188 EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006189 }
6190}
6191
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006192defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb,
6193 SchedWriteVarShuffle>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006194
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006195//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006196// Move Low to High and High to Low packed FP Instructions
6197//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006198
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006199def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6200 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006201 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006202 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006203 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006204def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6205 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006206 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006207 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006208 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006209
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006210//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006211// VMOVHPS/PD VMOVLPS Instructions
6212// All patterns was taken from SSS implementation.
6213//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006214
Igor Bregerb6b27af2015-11-10 07:09:07 +00006215multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6216 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006217 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006218 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6219 (ins _.RC:$src1, f64mem:$src2),
6220 !strconcat(OpcodeStr,
6221 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6222 [(set _.RC:$dst,
6223 (OpNode _.RC:$src1,
6224 (_.VT (bitconvert
Simon Pilgrim577ae242018-04-12 19:25:07 +00006225 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006226 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006227}
6228
6229defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6230 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00006231defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006232 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6233defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6234 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6235defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6236 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6237
6238let Predicates = [HasAVX512] in {
6239 // VMOVHPS patterns
6240 def : Pat<(X86Movlhps VR128X:$src1,
6241 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6242 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6243 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00006244 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006245 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6246 // VMOVHPD patterns
6247 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006248 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6249 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6250 // VMOVLPS patterns
6251 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6252 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006253 // VMOVLPD patterns
6254 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6255 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006256 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6257 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6258 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6259}
6260
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006261let SchedRW = [WriteStore] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006262def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6263 (ins f64mem:$dst, VR128X:$src),
6264 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006265 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006266 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6267 (bc_v2f64 (v4f32 VR128X:$src))),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006268 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006269 EVEX, EVEX_CD8<32, CD8VT2>;
6270def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6271 (ins f64mem:$dst, VR128X:$src),
6272 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006273 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006274 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006275 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006276 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6277def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6278 (ins f64mem:$dst, VR128X:$src),
6279 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006280 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006281 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006282 EVEX, EVEX_CD8<32, CD8VT2>;
6283def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6284 (ins f64mem:$dst, VR128X:$src),
6285 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006286 [(store (f64 (extractelt (v2f64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006287 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006288 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006289} // SchedRW
Craig Toppere1cac152016-06-07 07:27:54 +00006290
Igor Bregerb6b27af2015-11-10 07:09:07 +00006291let Predicates = [HasAVX512] in {
6292 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006293 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006294 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6295 (iPTR 0))), addr:$dst),
6296 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6297 // VMOVLPS patterns
6298 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6299 addr:$src1),
6300 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006301 // VMOVLPD patterns
6302 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6303 addr:$src1),
6304 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006305}
6306//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006307// FMA - Fused Multiply Operations
6308//
Adam Nemet26371ce2014-10-24 00:02:55 +00006309
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006310multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006311 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006312 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006313 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006314 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006315 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006316 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006317 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006318 AVX512FMA3Base, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006319
Craig Toppere1cac152016-06-07 07:27:54 +00006320 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6321 (ins _.RC:$src2, _.MemOp:$src3),
6322 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006323 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006324 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006325
Craig Toppere1cac152016-06-07 07:27:54 +00006326 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6327 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6328 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6329 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006330 (OpNode _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006331 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006332 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006333 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006334}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006335
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006336multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006337 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006338 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006339 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006340 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006341 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6342 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006343 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006344 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006345}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006346
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006347multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006348 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6349 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006350 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006351 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006352 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006353 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006354 _.info512, Suff>,
6355 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006356 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006357 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006358 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006359 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006360 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006361 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006362 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006363 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006364 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006365}
6366
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006367multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006368 SDNode OpNodeRnd> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006369 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006370 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006371 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006372 SchedWriteFMA, avx512vl_f64_info, "PD">,
6373 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006374}
6375
Craig Topperaf0b9922017-09-04 06:59:50 +00006376defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006377defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6378defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6379defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6380defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6381defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6382
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006383
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006384multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006385 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006386 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006387 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006388 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6389 (ins _.RC:$src2, _.RC:$src3),
6390 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006391 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006392 vselect, 1>, AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006393
Craig Toppere1cac152016-06-07 07:27:54 +00006394 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6395 (ins _.RC:$src2, _.MemOp:$src3),
6396 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006397 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006398 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006399
Craig Toppere1cac152016-06-07 07:27:54 +00006400 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6401 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6402 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6403 "$src2, ${src3}"##_.BroadcastStr,
6404 (_.VT (OpNode _.RC:$src2,
6405 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006406 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006407 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006408 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006409}
6410
6411multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006412 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006413 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006414 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006415 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6416 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6417 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006418 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006419 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006420 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006421}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006422
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006423multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006424 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6425 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006426 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006427 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006428 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006429 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006430 _.info512, Suff>,
6431 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006432 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006433 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006434 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006435 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006436 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006437 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006438 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006439 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006440 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006441}
6442
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006443multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006444 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006445 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006446 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006447 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006448 SchedWriteFMA, avx512vl_f64_info, "PD">,
6449 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006450}
6451
Craig Topperaf0b9922017-09-04 06:59:50 +00006452defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006453defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6454defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6455defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6456defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6457defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6458
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006459multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006460 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006461 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006462 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006463 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006464 (ins _.RC:$src2, _.RC:$src3),
6465 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006466 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006467 AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006468
Craig Topper69e22782017-09-04 07:35:05 +00006469 // Pattern is 312 order so that the load is in a different place from the
6470 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006471 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006472 (ins _.RC:$src2, _.MemOp:$src3),
6473 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006474 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006475 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006476
Craig Topper69e22782017-09-04 07:35:05 +00006477 // Pattern is 312 order so that the load is in a different place from the
6478 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006479 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006480 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6481 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6482 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006483 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006484 _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006485 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006486 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006487}
6488
6489multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006490 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006491 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006492 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006493 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006494 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6495 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006496 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006497 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006498 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006499}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006500
6501multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006502 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6503 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006504 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006505 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006506 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006507 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006508 _.info512, Suff>,
6509 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006510 }
6511 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006512 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006513 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006514 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006515 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006516 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006517 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6518 }
6519}
6520
6521multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006522 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006523 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006524 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006525 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006526 SchedWriteFMA, avx512vl_f64_info, "PD">,
6527 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006528}
6529
Craig Topperaf0b9922017-09-04 06:59:50 +00006530defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006531defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6532defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6533defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6534defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6535defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006536
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006537// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006538multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6539 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006540 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006541let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006542 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6543 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006544 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006545 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006546
Craig Toppere1cac152016-06-07 07:27:54 +00006547 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006548 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006549 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006550 AVX512FMA3Base, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006551
6552 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6553 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006554 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006555 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[SchedWriteFMA.Scl]>;
Igor Breger15820b02015-07-01 13:24:28 +00006556
Craig Toppereafdbec2016-08-13 06:48:41 +00006557 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006558 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006559 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6560 !strconcat(OpcodeStr,
6561 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006562 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[SchedWriteFMA.Scl]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006563 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006564 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6565 !strconcat(OpcodeStr,
6566 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim67cc2462018-05-04 15:20:18 +00006567 [RHS_m]>, Sched<[SchedWriteFMA.Scl.Folded, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006568 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006569}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006570}
Igor Breger15820b02015-07-01 13:24:28 +00006571
6572multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006573 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6574 SDNode OpNodeRnds1, SDNode OpNodes3,
6575 SDNode OpNodeRnds3, X86VectorVTInfo _,
6576 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006577 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006578 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006579 // Operands for intrinsic are in 123 order to preserve passthu
6580 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006581 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6582 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6583 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006584 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006585 (i32 imm:$rc))),
6586 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6587 _.FRC:$src3))),
6588 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006589 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006590
Craig Topperb16598d2017-09-01 07:58:16 +00006591 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006592 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6593 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6594 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006595 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006596 (i32 imm:$rc))),
6597 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6598 _.FRC:$src1))),
6599 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006600 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006601
Craig Toppereec768b2017-09-06 03:35:58 +00006602 // One pattern is 312 order so that the load is in a different place from the
6603 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006604 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006605 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006606 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6607 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006608 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006609 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6610 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006611 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6612 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006613 }
Igor Breger15820b02015-07-01 13:24:28 +00006614}
6615
6616multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006617 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6618 SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006619 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006620 let Predicates = [HasAVX512] in {
6621 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006622 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6623 f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006624 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006625 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006626 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6627 f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006628 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006629 }
6630}
6631
Craig Topper07dac552017-11-06 05:48:25 +00006632defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1,
6633 X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>;
6634defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1,
6635 X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>;
6636defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1,
6637 X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>;
6638defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1,
6639 X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006640
6641//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006642// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6643//===----------------------------------------------------------------------===//
6644let Constraints = "$src1 = $dst" in {
6645multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006646 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006647 // NOTE: The SDNode have the multiply operands first with the add last.
6648 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006649 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006650 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6651 (ins _.RC:$src2, _.RC:$src3),
6652 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006653 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006654 AVX512FMA3Base, Sched<[sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006655
Craig Toppere1cac152016-06-07 07:27:54 +00006656 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6657 (ins _.RC:$src2, _.MemOp:$src3),
6658 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +00006659 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006660 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006661
Craig Toppere1cac152016-06-07 07:27:54 +00006662 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6663 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6664 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6665 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006666 (OpNode _.RC:$src2,
6667 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006668 _.RC:$src1)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006669 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00006670 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006671}
6672} // Constraints = "$src1 = $dst"
6673
6674multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006675 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00006676 let Predicates = [HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006677 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006678 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6679 }
6680 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006681 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006682 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006683 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006684 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6685 }
6686}
6687
6688defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006689 SchedWriteVecIMul, avx512vl_i64_info>,
6690 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006691defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006692 SchedWriteVecIMul, avx512vl_i64_info>,
6693 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006694
6695//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006696// AVX-512 Scalar convert from sign integer to float/double
6697//===----------------------------------------------------------------------===//
6698
Simon Pilgrim21e89792018-04-13 14:36:59 +00006699multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006700 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6701 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006702 let hasSideEffects = 0 in {
6703 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6704 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006705 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006706 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006707 let mayLoad = 1 in
6708 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6709 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006710 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006711 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006712 } // hasSideEffects = 0
6713 let isCodeGenOnly = 1 in {
6714 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6715 (ins DstVT.RC:$src1, SrcRC:$src2),
6716 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6717 [(set DstVT.RC:$dst,
6718 (OpNode (DstVT.VT DstVT.RC:$src1),
6719 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006720 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006721 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006722
6723 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6724 (ins DstVT.RC:$src1, x86memop:$src2),
6725 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6726 [(set DstVT.RC:$dst,
6727 (OpNode (DstVT.VT DstVT.RC:$src1),
6728 (ld_frag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006729 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006730 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006731 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006732}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006733
Simon Pilgrim21e89792018-04-13 14:36:59 +00006734multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode,
6735 X86FoldableSchedWrite sched, RegisterClass SrcRC,
6736 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006737 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6738 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006739 !strconcat(asm,
6740 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006741 [(set DstVT.RC:$dst,
6742 (OpNode (DstVT.VT DstVT.RC:$src1),
6743 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006744 (i32 imm:$rc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006745 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006746}
6747
Simon Pilgrim21e89792018-04-13 14:36:59 +00006748multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode,
6749 X86FoldableSchedWrite sched,
6750 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6751 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
6752 defm NAME : avx512_vcvtsi_round<opc, OpNode, sched, SrcRC, DstVT, asm>,
6753 avx512_vcvtsi<opc, OpNode, sched, SrcRC, DstVT, x86memop,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006754 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006755}
6756
Andrew Trick15a47742013-10-09 05:11:10 +00006757let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006758defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006759 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6760 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006761defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006762 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6763 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006764defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006765 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6766 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006767defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006768 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6769 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006770
Craig Topper8f85ad12016-11-14 02:46:58 +00006771def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006772 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006773def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006774 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006775
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006776def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6777 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6778def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006779 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006780def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6781 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6782def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006783 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006784
6785def : Pat<(f32 (sint_to_fp GR32:$src)),
6786 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6787def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006788 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006789def : Pat<(f64 (sint_to_fp GR32:$src)),
6790 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6791def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006792 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6793
Simon Pilgrim21e89792018-04-13 14:36:59 +00006794defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2F, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006795 v4f32x_info, i32mem, loadi32,
6796 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006797defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006798 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6799 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006800defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, WriteCvtI2F, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006801 i32mem, loadi32, "cvtusi2sd{l}">,
6802 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006803defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006804 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6805 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006806
Craig Topper8f85ad12016-11-14 02:46:58 +00006807def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006808 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006809def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006810 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006811
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006812def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6813 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6814def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6815 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6816def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6817 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6818def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6819 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6820
6821def : Pat<(f32 (uint_to_fp GR32:$src)),
6822 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6823def : Pat<(f32 (uint_to_fp GR64:$src)),
6824 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6825def : Pat<(f64 (uint_to_fp GR32:$src)),
6826 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6827def : Pat<(f64 (uint_to_fp GR64:$src)),
6828 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006829}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006830
6831//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006832// AVX-512 Scalar convert from float/double to integer
6833//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006834
6835multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
6836 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006837 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00006838 string aliasStr,
6839 bit CodeGenOnly = 1> {
Craig Toppere1cac152016-06-07 07:27:54 +00006840 let Predicates = [HasAVX512] in {
Craig Toppera0be5a02017-12-10 19:47:56 +00006841 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006842 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006843 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006844 EVEX, VEX_LIG, Sched<[sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00006845 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
Craig Topper1de942b2017-12-10 17:42:44 +00006846 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006847 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
6848 EVEX, VEX_LIG, EVEX_B, EVEX_RC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006849 Sched<[sched]>;
Craig Toppera49c3542018-01-06 19:20:33 +00006850 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Toppera0be5a02017-12-10 19:47:56 +00006851 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006852 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006853 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006854 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006855 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006856 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere2659d82018-01-05 23:13:54 +00006857
6858 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006859 (!cast<Instruction>(NAME # "rr_Int") DstVT.RC:$dst, SrcVT.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00006860 def : InstAlias<"v" # asm # aliasStr # "\t{$rc, $src, $dst|$dst, $src, $rc}",
Craig Topper06624e12018-04-28 18:46:11 +00006861 (!cast<Instruction>(NAME # "rrb_Int") DstVT.RC:$dst, SrcVT.RC:$src, AVX512RC:$rc), 0, "att">;
Craig Toppera49c3542018-01-06 19:20:33 +00006862 } // Predicates = [HasAVX512]
6863}
6864
6865multiclass avx512_cvt_s_int_round_aliases<bits<8> opc, X86VectorVTInfo SrcVT,
6866 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006867 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00006868 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00006869 avx512_cvt_s_int_round<opc, SrcVT, DstVT, OpNode, sched, asm, aliasStr, 0> {
Craig Toppera49c3542018-01-06 19:20:33 +00006870 let Predicates = [HasAVX512] in {
Craig Toppere2659d82018-01-05 23:13:54 +00006871 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6872 (!cast<Instruction>(NAME # "rm_Int") DstVT.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00006873 SrcVT.IntScalarMemOp:$src), 0, "att">;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006874 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006875}
Asaf Badouh2744d212015-09-20 14:31:19 +00006876
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006877// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006878defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006879 X86cvts2si, WriteCvtF2I, "cvtss2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006880 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006881defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006882 X86cvts2si, WriteCvtF2I, "cvtss2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006883 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006884defm VCVTSS2USIZ: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006885 X86cvts2usi, WriteCvtF2I, "cvtss2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006886 XS, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006887defm VCVTSS2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006888 X86cvts2usi, WriteCvtF2I, "cvtss2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006889 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006890defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006891 X86cvts2si, WriteCvtF2I, "cvtsd2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006892 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006893defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006894 X86cvts2si, WriteCvtF2I, "cvtsd2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006895 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006896defm VCVTSD2USIZ: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006897 X86cvts2usi, WriteCvtF2I, "cvtsd2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006898 XD, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006899defm VCVTSD2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006900 X86cvts2usi, WriteCvtF2I, "cvtsd2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006901 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006902
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006903// The SSE version of these instructions are disabled for AVX512.
6904// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6905let Predicates = [HasAVX512] in {
6906 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006907 (VCVTSS2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006908 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006909 (VCVTSS2SIZrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006910 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006911 (VCVTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006912 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006913 (VCVTSS2SI64Zrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006914 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006915 (VCVTSD2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006916 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006917 (VCVTSD2SIZrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006918 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006919 (VCVTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006920 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006921 (VCVTSD2SI64Zrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006922} // HasAVX512
6923
Craig Topperac941b92016-09-25 16:33:53 +00006924let Predicates = [HasAVX512] in {
Craig Topperac941b92016-09-25 16:33:53 +00006925 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6926 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6927 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6928 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6929} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006930
Elad Cohen0c260102017-01-11 09:11:48 +00006931// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6932// which produce unnecessary vmovs{s,d} instructions
6933let Predicates = [HasAVX512] in {
6934def : Pat<(v4f32 (X86Movss
6935 (v4f32 VR128X:$dst),
6936 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6937 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6938
6939def : Pat<(v4f32 (X86Movss
6940 (v4f32 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00006941 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi64 addr:$src))))))),
6942 (VCVTSI642SSZrm_Int VR128X:$dst, addr:$src)>;
6943
6944def : Pat<(v4f32 (X86Movss
6945 (v4f32 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00006946 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6947 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6948
Craig Topper38b713d2018-05-13 01:54:33 +00006949def : Pat<(v4f32 (X86Movss
6950 (v4f32 VR128X:$dst),
6951 (v4f32 (scalar_to_vector (f32 (sint_to_fp (loadi32 addr:$src))))))),
6952 (VCVTSI2SSZrm_Int VR128X:$dst, addr:$src)>;
6953
Elad Cohen0c260102017-01-11 09:11:48 +00006954def : Pat<(v2f64 (X86Movsd
6955 (v2f64 VR128X:$dst),
6956 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6957 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6958
6959def : Pat<(v2f64 (X86Movsd
6960 (v2f64 VR128X:$dst),
Craig Topper38b713d2018-05-13 01:54:33 +00006961 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi64 addr:$src))))))),
6962 (VCVTSI642SDZrm_Int VR128X:$dst, addr:$src)>;
6963
6964def : Pat<(v2f64 (X86Movsd
6965 (v2f64 VR128X:$dst),
Elad Cohen0c260102017-01-11 09:11:48 +00006966 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6967 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
Craig Topper38b713d2018-05-13 01:54:33 +00006968
6969def : Pat<(v2f64 (X86Movsd
6970 (v2f64 VR128X:$dst),
6971 (v2f64 (scalar_to_vector (f64 (sint_to_fp (loadi32 addr:$src))))))),
6972 (VCVTSI2SDZrm_Int VR128X:$dst, addr:$src)>;
Elad Cohen0c260102017-01-11 09:11:48 +00006973} // Predicates = [HasAVX512]
6974
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006975// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006976multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6977 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006978 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
6979 string aliasStr, bit CodeGenOnly = 1>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006980let Predicates = [HasAVX512] in {
Craig Topper90353a92018-01-06 21:02:22 +00006981 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006982 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006983 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006984 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006985 EVEX, Sched<[sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006986 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006987 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006988 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006989 EVEX, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper90353a92018-01-06 21:02:22 +00006990 }
6991
6992 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6993 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6994 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006995 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006996 EVEX, VEX_LIG, Sched<[sched]>;
Craig Topper90353a92018-01-06 21:02:22 +00006997 def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6998 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6999 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007000 (i32 FROUND_NO_EXC)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007001 EVEX,VEX_LIG , EVEX_B, Sched<[sched]>;
Craig Topper61d8a602018-01-06 21:27:25 +00007002 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Topper0f4ccb72018-01-06 21:02:26 +00007003 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
7004 (ins _SrcRC.IntScalarMemOp:$src),
7005 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
7006 [(set _DstRC.RC:$dst, (OpNodeRnd
7007 (_SrcRC.VT _SrcRC.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007008 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007009 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00007010
Igor Bregerc59b3a22016-08-03 10:58:05 +00007011 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007012 (!cast<Instruction>(NAME # "rr_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00007013 def : InstAlias<asm # aliasStr # "\t{{sae}, $src, $dst|$dst, $src, {sae}}",
Craig Topper06624e12018-04-28 18:46:11 +00007014 (!cast<Instruction>(NAME # "rrb_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Asaf Badouh2744d212015-09-20 14:31:19 +00007015} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007016}
7017
Craig Topper61d8a602018-01-06 21:27:25 +00007018multiclass avx512_cvt_s_all_unsigned<bits<8> opc, string asm,
7019 X86VectorVTInfo _SrcRC,
7020 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007021 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007022 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00007023 avx512_cvt_s_all<opc, asm, _SrcRC, _DstRC, OpNode, OpNodeRnd, sched,
Craig Topper61d8a602018-01-06 21:27:25 +00007024 aliasStr, 0> {
7025let Predicates = [HasAVX512] in {
7026 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
7027 (!cast<Instruction>(NAME # "rm_Int") _DstRC.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00007028 _SrcRC.IntScalarMemOp:$src), 0, "att">;
Craig Topper61d8a602018-01-06 21:27:25 +00007029}
7030}
Asaf Badouh2744d212015-09-20 14:31:19 +00007031
Igor Bregerc59b3a22016-08-03 10:58:05 +00007032defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007033 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007034 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007035defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007036 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007037 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007038defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007039 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007040 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00007041defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007042 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007043 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
7044
Craig Topper61d8a602018-01-06 21:27:25 +00007045defm VCVTTSS2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007046 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007047 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007048defm VCVTTSS2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007049 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007050 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007051defm VCVTTSD2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007052 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007053 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007054defm VCVTTSD2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007055 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00007056 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00007057
Asaf Badouh2744d212015-09-20 14:31:19 +00007058let Predicates = [HasAVX512] in {
7059 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007060 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007061 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
7062 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007063 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007064 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007065 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
7066 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007067 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007068 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007069 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
7070 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007071 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00007072 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007073 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
7074 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00007075} // HasAVX512
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007076
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00007077//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007078// AVX-512 Convert form float to double and back
7079//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007080
Asaf Badouh2744d212015-09-20 14:31:19 +00007081multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007082 X86VectorVTInfo _Src, SDNode OpNode,
7083 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007084 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007085 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007086 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007087 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00007088 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007089 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007090 EVEX_4V, VEX_LIG, Sched<[sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007091 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00007092 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007093 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00007094 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00007095 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007096 (i32 FROUND_CURRENT)))>,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007097 EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007098 Sched<[sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00007099
Craig Topperd2011e32017-02-25 18:43:42 +00007100 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7101 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7102 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007103 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007104 EVEX_4V, VEX_LIG, Sched<[sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007105 let mayLoad = 1 in
7106 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7107 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007108 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007109 EVEX_4V, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00007110 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007111}
7112
Asaf Badouh2744d212015-09-20 14:31:19 +00007113// Scalar Coversion with SAE - suppress all exceptions
7114multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007115 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7116 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007117 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007118 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007119 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007120 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007121 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007122 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007123 EVEX_4V, VEX_LIG, EVEX_B, Sched<[sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007124}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007125
Asaf Badouh2744d212015-09-20 14:31:19 +00007126// Scalar Conversion with rounding control (RC)
7127multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007128 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7129 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007130 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007131 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007132 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007133 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007134 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007135 EVEX_4V, VEX_LIG, Sched<[sched]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007136 EVEX_B, EVEX_RC;
7137}
Craig Toppera02e3942016-09-23 06:24:43 +00007138multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007139 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007140 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007141 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007142 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007143 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007144 OpNodeRnd, sched>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007145 }
7146}
7147
Simon Pilgrim21e89792018-04-13 14:36:59 +00007148multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
7149 X86FoldableSchedWrite sched,
7150 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007151 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007152 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
7153 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007154 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007155 }
7156}
Craig Toppera02e3942016-09-23 06:24:43 +00007157defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrim21e89792018-04-13 14:36:59 +00007158 X86froundRnd, WriteCvtF2F, f64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007159 f32x_info>, NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00007160defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrim21e89792018-04-13 14:36:59 +00007161 X86fpextRnd, WriteCvtF2F, f32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007162 f64x_info>, NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00007163
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007164def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007165 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007166 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007167def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007168 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007169 Requires<[HasAVX512]>;
7170
7171def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007172 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007173 Requires<[HasAVX512, OptForSize]>;
7174
Asaf Badouh2744d212015-09-20 14:31:19 +00007175def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007176 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007177 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007178
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007179def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007180 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007181 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007182
7183def : Pat<(v4f32 (X86Movss
7184 (v4f32 VR128X:$dst),
7185 (v4f32 (scalar_to_vector
7186 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007187 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007188 Requires<[HasAVX512]>;
7189
7190def : Pat<(v2f64 (X86Movsd
7191 (v2f64 VR128X:$dst),
7192 (v2f64 (scalar_to_vector
7193 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007194 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007195 Requires<[HasAVX512]>;
7196
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007197//===----------------------------------------------------------------------===//
7198// AVX-512 Vector convert from signed/unsigned integer to float/double
7199// and from float/double to signed/unsigned integer
7200//===----------------------------------------------------------------------===//
7201
7202multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007203 X86VectorVTInfo _Src, SDNode OpNode,
7204 X86FoldableSchedWrite sched,
7205 string Broadcast = _.BroadcastStr,
7206 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007207
7208 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7209 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007210 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007211 EVEX, Sched<[sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007212
7213 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007214 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007215 (_.VT (OpNode (_Src.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007216 (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007217 EVEX, Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007218
7219 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007220 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007221 "${src}"##Broadcast, "${src}"##Broadcast,
7222 (_.VT (OpNode (_Src.VT
7223 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrime9376b92018-04-12 19:59:35 +00007224 ))>, EVEX, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007225 Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007226}
7227// Coversion with SAE - suppress all exceptions
7228multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007229 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007230 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007231 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7232 (ins _Src.RC:$src), OpcodeStr,
7233 "{sae}, $src", "$src, {sae}",
7234 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007235 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007236 EVEX, EVEX_B, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007237}
7238
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007239// Conversion with rounding control (RC)
7240multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007241 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007242 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007243 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7244 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7245 "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007246 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007247 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007248}
7249
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007250// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007251multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007252 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007253 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007254 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007255 fpextend, sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007256 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007257 X86vfpextRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007258 }
7259 let Predicates = [HasVLX] in {
7260 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007261 X86vfpext, sched, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007262 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007263 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007264 }
7265}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007266
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007267// Truncate Double to Float
Simon Pilgrim21e89792018-04-13 14:36:59 +00007268multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007269 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007270 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007271 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007272 X86vfproundRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007273 }
7274 let Predicates = [HasVLX] in {
7275 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007276 X86vfpround, sched, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007277 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007278 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007279
7280 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7281 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7282 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007283 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007284 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7285 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7286 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007287 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007288 }
7289}
7290
Simon Pilgrim21e89792018-04-13 14:36:59 +00007291defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", WriteCvtF2F>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007292 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007293defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", WriteCvtF2F>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007294 PS, EVEX_CD8<32, CD8VH>;
7295
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007296def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7297 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007298
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007299let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00007300 let AddedComplexity = 15 in {
7301 def : Pat<(X86vzmovl (v2f64 (bitconvert
7302 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7303 (VCVTPD2PSZ128rr VR128X:$src)>;
7304 def : Pat<(X86vzmovl (v2f64 (bitconvert
7305 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
7306 (VCVTPD2PSZ128rm addr:$src)>;
7307 }
Craig Topper5471fc22016-11-06 04:12:52 +00007308 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7309 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007310 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7311 (VCVTPS2PDZ256rm addr:$src)>;
7312}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007313
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007314// Convert Signed/Unsigned Doubleword to Double
7315multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007316 SDNode OpNode128, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007317 // No rounding in this op
7318 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007319 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007320 sched>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007321
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007322 let Predicates = [HasVLX] in {
7323 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007324 OpNode128, sched, "{1to2}", "", i64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007325 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007326 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007327 }
7328}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007329
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007330// Convert Signed/Unsigned Doubleword to Float
7331multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007332 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007333 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007334 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007335 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007336 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007337 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007338
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007339 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007340 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007341 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007342 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007343 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007344 }
7345}
7346
7347// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007348multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007349 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007350 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007351 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007352 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007353 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007354 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007355 }
7356 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007357 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007358 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007359 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007360 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007361 }
7362}
7363
7364// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007365multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007366 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007367 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007368 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007369 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007370 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007371 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007372 }
7373 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007374 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007375 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007376 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007377 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007378 }
7379}
7380
7381// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007382multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007383 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007384 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007385 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007386 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007387 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007388 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007389 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007390 }
7391 let Predicates = [HasVLX] in {
7392 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007393 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007394 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7395 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007396 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007397 OpNode128, sched, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007398 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007399 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007400
7401 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7402 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7403 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007404 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007405 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7406 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7407 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007408 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007409 }
7410}
7411
7412// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007413multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007414 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007415 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007416 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007417 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007418 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007419 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007420 }
7421 let Predicates = [HasVLX] in {
7422 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7423 // memory forms of these instructions in Asm Parcer. They have the same
7424 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7425 // due to the same reason.
7426 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007427 sched, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007428 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007429 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007430
7431 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7432 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7433 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007434 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007435 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7436 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7437 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007438 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007439 }
7440}
7441
7442// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007443multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007444 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007445 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007446 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007447 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007448 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007449 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007450 }
7451 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007452 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007453 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007454 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007455 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007456 }
7457}
7458
7459// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007460multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007461 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007462 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007463 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007464 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007465 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007466 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007467 }
7468 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007469 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007470 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007471 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007472 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007473 }
7474}
7475
7476// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007477multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007478 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007479 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007480 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007481 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007482 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007483 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007484 }
7485 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007486 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007487 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007488 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007489 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007490 }
7491}
7492
7493// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007494multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007495 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007496 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007497 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007498 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007499 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007500 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007501 }
7502 let Predicates = [HasDQI, HasVLX] in {
7503 // Explicitly specified broadcast string, since we take only 2 elements
7504 // from v4f32x_info source
7505 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007506 sched, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007507 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007508 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007509 }
7510}
7511
7512// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007513multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007514 SDNode OpNode128, SDNode OpNodeRnd,
7515 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007516 let Predicates = [HasDQI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007517 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007518 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007519 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007520 }
7521 let Predicates = [HasDQI, HasVLX] in {
7522 // Explicitly specified broadcast string, since we take only 2 elements
7523 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007524 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007525 sched, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007526 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007527 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007528 }
7529}
7530
7531// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007532multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007533 SDNode OpNode128, SDNode OpNodeRnd,
7534 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007535 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007536 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007537 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007538 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007539 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007540 }
7541 let Predicates = [HasDQI, HasVLX] in {
7542 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7543 // memory forms of these instructions in Asm Parcer. They have the same
7544 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7545 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007546 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007547 sched, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007548 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007549 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007550
7551 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7552 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7553 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007554 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007555 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7556 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7557 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007558 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007559 }
7560}
7561
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007562defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007563 WriteCvtI2F>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007564
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007565defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007566 X86VSintToFpRnd, WriteCvtI2F>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007567 PS, EVEX_CD8<32, CD8VF>;
7568
7569defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007570 X86cvttp2siRnd, WriteCvtF2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007571 XS, EVEX_CD8<32, CD8VF>;
7572
Simon Pilgrima3af7962016-11-24 12:13:46 +00007573defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007574 X86cvttp2siRnd, WriteCvtF2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007575 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7576
7577defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007578 X86cvttp2uiRnd, WriteCvtF2I>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007579 EVEX_CD8<32, CD8VF>;
7580
Craig Topperf334ac192016-11-09 07:48:51 +00007581defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007582 X86cvttp2ui, X86cvttp2uiRnd, WriteCvtF2I>,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007583 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007584
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007585defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007586 X86VUintToFP, WriteCvtI2F>, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007587 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007588
7589defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007590 X86VUintToFpRnd, WriteCvtI2F>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007591 EVEX_CD8<32, CD8VF>;
7592
Craig Topper19e04b62016-05-19 06:13:58 +00007593defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007594 X86cvtp2IntRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007595 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007596
Craig Topper19e04b62016-05-19 06:13:58 +00007597defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007598 X86cvtp2IntRnd, WriteCvtF2I>, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007599 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007600
Craig Topper19e04b62016-05-19 06:13:58 +00007601defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007602 X86cvtp2UIntRnd, WriteCvtF2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007603 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007604
Craig Topper19e04b62016-05-19 06:13:58 +00007605defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007606 X86cvtp2UIntRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007607 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007608
Craig Topper19e04b62016-05-19 06:13:58 +00007609defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007610 X86cvtp2IntRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007611 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007612
Craig Topper19e04b62016-05-19 06:13:58 +00007613defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007614 X86cvtp2IntRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007615 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007616
Craig Topper19e04b62016-05-19 06:13:58 +00007617defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007618 X86cvtp2UIntRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007619 PD, EVEX_CD8<64, CD8VF>;
7620
Craig Topper19e04b62016-05-19 06:13:58 +00007621defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007622 X86cvtp2UIntRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007623 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007624
7625defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007626 X86cvttp2siRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007627 PD, EVEX_CD8<64, CD8VF>;
7628
Craig Toppera39b6502016-12-10 06:02:48 +00007629defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007630 X86cvttp2siRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007631 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007632
7633defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007634 X86cvttp2uiRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007635 PD, EVEX_CD8<64, CD8VF>;
7636
Craig Toppera39b6502016-12-10 06:02:48 +00007637defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007638 X86cvttp2uiRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007639 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007640
7641defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007642 X86VSintToFpRnd, WriteCvtI2F>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007643 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007644
7645defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007646 X86VUintToFpRnd, WriteCvtI2F>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007647 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007648
Simon Pilgrima3af7962016-11-24 12:13:46 +00007649defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007650 X86VSintToFpRnd, WriteCvtI2F>, VEX_W, PS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007651 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007652
Simon Pilgrima3af7962016-11-24 12:13:46 +00007653defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007654 X86VUintToFpRnd, WriteCvtI2F>, VEX_W, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007655 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007656
Craig Toppere38c57a2015-11-27 05:44:02 +00007657let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007658def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007659 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007660 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7661 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007662
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007663def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7664 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007665 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7666 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007667
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007668def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7669 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007670 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7671 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007672
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007673def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7674 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007675 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7676 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007677
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007678def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7679 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007680 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7681 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007682
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007683def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7684 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007685 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7686 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007687
Simon Pilgrima3af7962016-11-24 12:13:46 +00007688def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007689 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7690 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7691 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007692}
7693
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007694let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007695 let AddedComplexity = 15 in {
7696 def : Pat<(X86vzmovl (v2i64 (bitconvert
7697 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007698 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007699 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007700 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
7701 (VCVTPD2DQZ128rm addr:$src)>;
7702 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007703 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007704 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007705 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007706 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007707 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007708 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007709 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
7710 (VCVTTPD2DQZ128rm addr:$src)>;
7711 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007712 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007713 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007714 }
Craig Topperd7467472017-10-14 04:18:09 +00007715
7716 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7717 (VCVTDQ2PDZ128rm addr:$src)>;
7718 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7719 (VCVTDQ2PDZ128rm addr:$src)>;
7720
7721 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7722 (VCVTUDQ2PDZ128rm addr:$src)>;
7723 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7724 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007725}
7726
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007727let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007728 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007729 (VCVTPD2PSZrm addr:$src)>;
7730 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7731 (VCVTPS2PDZrm addr:$src)>;
7732}
7733
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007734let Predicates = [HasDQI, HasVLX] in {
7735 let AddedComplexity = 15 in {
7736 def : Pat<(X86vzmovl (v2f64 (bitconvert
7737 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007738 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007739 def : Pat<(X86vzmovl (v2f64 (bitconvert
7740 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007741 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007742 }
7743}
7744
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007745let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007746def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7747 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7748 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7749 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7750
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007751def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7752 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7753 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7754 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7755
7756def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7757 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7758 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7759 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7760
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007761def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7762 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7763 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7764 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7765
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007766def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7767 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7768 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7769 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7770
7771def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7772 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7773 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7774 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7775
7776def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7777 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7778 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7779 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7780
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007781def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7782 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7783 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7784 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7785
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007786def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7787 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7788 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7789 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7790
7791def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7792 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7793 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7794 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7795
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007796def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7797 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7798 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7799 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7800
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007801def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7802 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7803 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7804 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7805}
7806
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007807//===----------------------------------------------------------------------===//
7808// Half precision conversion instructions
7809//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007810
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007811multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007812 X86MemOperand x86memop, PatFrag ld_frag,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007813 X86FoldableSchedWrite sched> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007814 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
7815 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007816 (X86cvtph2ps (_src.VT _src.RC:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007817 T8PD, Sched<[sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00007818 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
7819 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
7820 (X86cvtph2ps (_src.VT
7821 (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00007822 (ld_frag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007823 T8PD, Sched<[sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007824}
7825
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007826multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007827 X86FoldableSchedWrite sched> {
Craig Topperc89e2822017-12-10 09:14:38 +00007828 defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
7829 (ins _src.RC:$src), "vcvtph2ps",
7830 "{sae}, $src", "$src, {sae}",
7831 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007832 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007833 T8PD, EVEX_B, Sched<[sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007834}
7835
Craig Toppere7fb3002017-11-07 07:13:07 +00007836let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007837 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007838 WriteCvtF2F>,
7839 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, WriteCvtF2F>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007840 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007841
7842let Predicates = [HasVLX] in {
7843 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007844 loadv2i64, WriteCvtF2F>, EVEX, EVEX_V256,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007845 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007846 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007847 loadv2i64, WriteCvtF2F>, EVEX, EVEX_V128,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007848 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007849
7850 // Pattern match vcvtph2ps of a scalar i64 load.
7851 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
7852 (VCVTPH2PSZ128rm addr:$src)>;
7853 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
7854 (VCVTPH2PSZ128rm addr:$src)>;
7855 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
7856 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
7857 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007858}
7859
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007860multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007861 X86MemOperand x86memop> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007862 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007863 (ins _src.RC:$src1, i32u8imm:$src2),
7864 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007865 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim0e456342018-04-12 20:47:34 +00007866 (i32 imm:$src2)), 0, 0>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007867 AVX512AIi8Base, Sched<[WriteCvtF2F]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007868 let hasSideEffects = 0, mayStore = 1 in {
7869 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7870 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007871 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007872 Sched<[WriteCvtF2FSt]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007873 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7874 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007875 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", []>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007876 EVEX_K, Sched<[WriteCvtF2FSt]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007877 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007878}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007879
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007880multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007881 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00007882 defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
Craig Topperd8688702016-09-21 03:58:44 +00007883 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007884 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007885 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", []>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007886 EVEX_B, AVX512AIi8Base, Sched<[WriteCvtF2F]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007887}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007888
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007889let Predicates = [HasAVX512] in {
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007890 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7891 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7892 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007893 let Predicates = [HasVLX] in {
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007894 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7895 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7896 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
7897 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007898 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00007899
7900 def : Pat<(store (f64 (extractelt
7901 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7902 (iPTR 0))), addr:$dst),
7903 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7904 def : Pat<(store (i64 (extractelt
7905 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7906 (iPTR 0))), addr:$dst),
7907 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7908 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
7909 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
7910 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
7911 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007912}
Asaf Badouh2489f352015-12-02 08:17:51 +00007913
Craig Topper9820e342016-09-20 05:44:47 +00007914// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007915let Predicates = [HasVLX] in {
7916 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7917 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7918 // configurations we support (the default). However, falling back to MXCSR is
7919 // more consistent with other instructions, which are always controlled by it.
7920 // It's encoded as 0b100.
7921 def : Pat<(fp_to_f16 FR32X:$src),
7922 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7923 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7924
7925 def : Pat<(f16_to_fp GR16:$src),
7926 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7927 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7928
7929 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7930 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7931 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7932}
7933
Asaf Badouh2489f352015-12-02 08:17:51 +00007934// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007935multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007936 string OpcodeStr, X86FoldableSchedWrite sched> {
Craig Topper07a7d562017-07-23 03:59:39 +00007937 let hasSideEffects = 0 in
Craig Topperc89e2822017-12-10 09:14:38 +00007938 def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007939 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007940 EVEX, EVEX_B, VEX_LIG, EVEX_V128, Sched<[sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00007941}
7942
7943let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007944 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007945 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007946 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007947 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007948 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007949 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007950 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007951 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7952}
7953
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007954let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7955 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007956 "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007957 EVEX_CD8<32, CD8VT1>;
7958 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007959 "ucomisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007960 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7961 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007962 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007963 "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007964 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007965 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007966 "comisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007967 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7968 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007969 let isCodeGenOnly = 1 in {
Craig Topper00265772018-01-23 21:37:51 +00007970 defm VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007971 sse_load_f32, "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00007972 EVEX_CD8<32, CD8VT1>;
7973 defm VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007974 sse_load_f64, "ucomisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00007975 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007976
Craig Topper00265772018-01-23 21:37:51 +00007977 defm VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007978 sse_load_f32, "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00007979 EVEX_CD8<32, CD8VT1>;
7980 defm VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007981 sse_load_f64, "comisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00007982 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00007983 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007984}
Michael Liao5bf95782014-12-04 05:20:33 +00007985
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007986/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007987multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007988 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007989 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007990 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7991 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7992 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007993 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007994 EVEX_4V, Sched<[sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007995 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00007996 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007997 "$src2, $src1", "$src1, $src2",
7998 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007999 _.ScalarIntMemCPat:$src2)>, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008000 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008001}
8002}
8003
Simon Pilgrimc7088682018-05-01 18:06:07 +00008004defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SchedWriteFRcp.Scl,
8005 f32x_info>, EVEX_CD8<32, CD8VT1>,
8006 T8PD, NotMemoryFoldable;
8007defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SchedWriteFRcp.Scl,
8008 f64x_info>, VEX_W, EVEX_CD8<64, CD8VT1>,
8009 T8PD, NotMemoryFoldable;
8010defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s,
8011 SchedWriteFRsqrt.Scl, f32x_info>,
8012 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
8013defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s,
8014 SchedWriteFRsqrt.Scl, f64x_info>, VEX_W,
8015 EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008016
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008017/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
8018multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008019 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00008020 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00008021 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8022 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008023 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008024 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008025 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8026 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8027 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008028 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008029 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008030 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8031 (ins _.ScalarMemOp:$src), OpcodeStr,
8032 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
8033 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008034 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008035 EVEX, T8PD, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008036 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008037}
Robert Khasanov3e534c92014-10-28 16:37:13 +00008038
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008039multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimc7088682018-05-01 18:06:07 +00008040 X86SchedWriteWidths sched> {
8041 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008042 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimc7088682018-05-01 18:06:07 +00008043 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008044 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00008045
8046 // Define only if AVX512VL feature is present.
8047 let Predicates = [HasVLX] in {
8048 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008049 OpNode, sched.XMM, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008050 EVEX_V128, EVEX_CD8<32, CD8VF>;
8051 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008052 OpNode, sched.YMM, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008053 EVEX_V256, EVEX_CD8<32, CD8VF>;
8054 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008055 OpNode, sched.XMM, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008056 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
8057 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008058 OpNode, sched.YMM, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00008059 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
8060 }
8061}
8062
Simon Pilgrimc7088682018-05-01 18:06:07 +00008063defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SchedWriteFRsqrt>;
8064defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SchedWriteFRcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008065
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008066/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008067multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008068 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008069 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008070 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8071 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8072 "$src2, $src1", "$src1, $src2",
8073 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008074 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008075 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008076
8077 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8078 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00008079 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008080 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008081 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008082 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008083
8084 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00008085 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008086 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00008087 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008088 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008089 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008090 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008091}
8092
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008093multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008094 X86FoldableSchedWrite sched> {
8095 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, sched>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008096 EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008097 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, sched>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008098 EVEX_CD8<64, CD8VT1>, VEX_W;
8099}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008100
Craig Toppere1cac152016-06-07 07:27:54 +00008101let Predicates = [HasERI] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008102 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SchedWriteFRcp.Scl>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008103 T8PD, EVEX_4V;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008104 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s,
8105 SchedWriteFRsqrt.Scl>, T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008106}
Igor Breger8352a0d2015-07-28 06:53:28 +00008107
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008108defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008109 SchedWriteFRnd.Scl>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008110/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008111
8112multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008113 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008114 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008115 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8116 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008117 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008118 Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008119
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008120 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8121 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8122 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008123 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008124 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008125 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008126
8127 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008128 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008129 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008130 (OpNode (_.FloatVT
8131 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008132 (i32 FROUND_CURRENT))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008133 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008134 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008135}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008136multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008137 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008138 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008139 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8140 (ins _.RC:$src), OpcodeStr,
8141 "{sae}, $src", "$src, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008142 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008143 EVEX_B, Sched<[sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008144}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008145
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008146multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008147 X86SchedWriteWidths sched> {
8148 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8149 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008150 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008151 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8152 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008153 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008154}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008155
Asaf Badouh402ebb32015-06-03 13:41:48 +00008156multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008157 SDNode OpNode, X86SchedWriteWidths sched> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00008158 // Define only if AVX512VL feature is present.
8159 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008160 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008161 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008162 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008163 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008164 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008165 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008166 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008167 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8168 }
8169}
Michael Liao5bf95782014-12-04 05:20:33 +00008170
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008171let Predicates = [HasERI] in {
8172 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SchedWriteFRsqrt>, EVEX;
8173 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SchedWriteFRcp>, EVEX;
8174 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SchedWriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008175}
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008176defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SchedWriteFRnd>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008177 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008178 SchedWriteFRnd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008179
Simon Pilgrim21e89792018-04-13 14:36:59 +00008180multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8181 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008182 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008183 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8184 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008185 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008186 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008187}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008188
Simon Pilgrim21e89792018-04-13 14:36:59 +00008189multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8190 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008191 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008192 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008193 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008194 (_.FloatVT (fsqrt _.RC:$src))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008195 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008196 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8197 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00008198 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008199 (bitconvert (_.LdFrag addr:$src))))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008200 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008201 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8202 (ins _.ScalarMemOp:$src), OpcodeStr,
8203 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Topper80405072017-11-11 08:24:12 +00008204 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008205 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008206 EVEX, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008207 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008208}
8209
Simon Pilgrimc7088682018-05-01 18:06:07 +00008210multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008211 X86SchedWriteSizes sched> {
8212 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
8213 sched.PS.ZMM, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008214 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008215 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
8216 sched.PD.ZMM, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008217 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8218 // Define only if AVX512VL feature is present.
8219 let Predicates = [HasVLX] in {
8220 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008221 sched.PS.XMM, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008222 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8223 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008224 sched.PS.YMM, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008225 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8226 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008227 sched.PD.XMM, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008228 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8229 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008230 sched.PD.YMM, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008231 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8232 }
8233}
8234
Simon Pilgrimc7088682018-05-01 18:06:07 +00008235multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008236 X86SchedWriteSizes sched> {
8237 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"),
8238 sched.PS.ZMM, v16f32_info>,
8239 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
8240 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"),
8241 sched.PD.ZMM, v8f64_info>,
8242 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008243}
8244
Simon Pilgrim21e89792018-04-13 14:36:59 +00008245multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00008246 X86VectorVTInfo _, string SUFF, Intrinsic Intr> {
Craig Topper176f3312017-02-25 19:18:11 +00008247 let ExeDomain = _.ExeDomain in {
Clement Courbet41a13742018-01-15 12:05:33 +00008248 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008249 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8250 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00008251 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008252 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008253 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008254 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008255 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8256 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
8257 "$src2, $src1", "$src1, $src2",
8258 (X86fsqrtRnds (_.VT _.RC:$src1),
8259 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008260 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008261 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008262 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008263 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8264 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00008265 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008266 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008267 (i32 imm:$rc))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008268 EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008269
Clement Courbet41a13742018-01-15 12:05:33 +00008270 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates=[HasAVX512] in {
8271 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008272 (ins _.FRC:$src1, _.FRC:$src2),
8273 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008274 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008275 let mayLoad = 1 in
8276 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008277 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8278 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008279 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008280 }
Craig Topper176f3312017-02-25 19:18:11 +00008281 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008282
Clement Courbet41a13742018-01-15 12:05:33 +00008283 let Predicates = [HasAVX512] in {
8284 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
8285 (!cast<Instruction>(NAME#SUFF#Zr)
8286 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008287
Clement Courbet41a13742018-01-15 12:05:33 +00008288 def : Pat<(Intr VR128X:$src),
8289 (!cast<Instruction>(NAME#SUFF#Zr_Int) VR128X:$src,
Craig Toppereff606c2017-11-06 04:04:01 +00008290 VR128X:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008291 }
Craig Toppereff606c2017-11-06 04:04:01 +00008292
Clement Courbet41a13742018-01-15 12:05:33 +00008293 let Predicates = [HasAVX512, OptForSize] in {
8294 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
8295 (!cast<Instruction>(NAME#SUFF#Zm)
8296 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
Craig Toppereff606c2017-11-06 04:04:01 +00008297
Clement Courbet41a13742018-01-15 12:05:33 +00008298 def : Pat<(Intr _.ScalarIntMemCPat:$src2),
8299 (!cast<Instruction>(NAME#SUFF#Zm_Int)
8300 (_.VT (IMPLICIT_DEF)), addr:$src2)>;
8301 }
Craig Topperd6471cb2017-11-05 21:14:06 +00008302}
Igor Breger4c4cd782015-09-20 09:13:41 +00008303
Simon Pilgrimc7088682018-05-01 18:06:07 +00008304multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr,
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008305 X86SchedWriteSizes sched> {
8306 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", sched.PS.Scl, f32x_info, "SS",
Craig Topper80405072017-11-11 08:24:12 +00008307 int_x86_sse_sqrt_ss>,
Craig Toppereff606c2017-11-06 04:04:01 +00008308 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS, NotMemoryFoldable;
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008309 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", sched.PD.Scl, f64x_info, "SD",
Craig Topper80405072017-11-11 08:24:12 +00008310 int_x86_sse2_sqrt_sd>,
Craig Toppereff606c2017-11-06 04:04:01 +00008311 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00008312 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00008313}
8314
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008315defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", SchedWriteFSqrtSizes>,
8316 avx512_sqrt_packed_all_round<0x51, "vsqrt", SchedWriteFSqrtSizes>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008317
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00008318defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt", SchedWriteFSqrtSizes>, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008319
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008320multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008321 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008322 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00008323 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008324 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8325 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008326 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008327 (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008328 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008329
Craig Topper0ccec702017-11-11 08:24:15 +00008330 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008331 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008332 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00008333 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008334 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008335 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008336
Craig Topper0ccec702017-11-11 08:24:15 +00008337 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00008338 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008339 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008340 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00008341 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008342 _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008343 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008344
Clement Courbetda1fad32018-01-15 14:24:07 +00008345 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates = [HasAVX512] in {
Craig Topper0ccec702017-11-11 08:24:15 +00008346 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
8347 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
8348 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008349 []>, Sched<[sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008350
8351 let mayLoad = 1 in
8352 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
8353 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8354 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008355 []>, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008356 }
8357 }
8358
8359 let Predicates = [HasAVX512] in {
8360 def : Pat<(ffloor _.FRC:$src),
8361 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8362 _.FRC:$src, (i32 0x9)))>;
8363 def : Pat<(fceil _.FRC:$src),
8364 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8365 _.FRC:$src, (i32 0xa)))>;
8366 def : Pat<(ftrunc _.FRC:$src),
8367 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8368 _.FRC:$src, (i32 0xb)))>;
8369 def : Pat<(frint _.FRC:$src),
8370 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8371 _.FRC:$src, (i32 0x4)))>;
8372 def : Pat<(fnearbyint _.FRC:$src),
8373 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8374 _.FRC:$src, (i32 0xc)))>;
8375 }
8376
8377 let Predicates = [HasAVX512, OptForSize] in {
8378 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
8379 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8380 addr:$src, (i32 0x9)))>;
8381 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
8382 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8383 addr:$src, (i32 0xa)))>;
8384 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
8385 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8386 addr:$src, (i32 0xb)))>;
8387 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
8388 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8389 addr:$src, (i32 0x4)))>;
8390 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
8391 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8392 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008393 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008394}
8395
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008396defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless",
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008397 SchedWriteFRnd.Scl, f32x_info>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008398 AVX512AIi8Base, EVEX_4V,
8399 EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008400
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008401defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd",
Simon Pilgrimbe51b202018-05-04 12:59:24 +00008402 SchedWriteFRnd.Scl, f64x_info>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008403 VEX_W, AVX512AIi8Base, EVEX_4V,
8404 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008405
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008406//-------------------------------------------------
8407// Integer truncate and extend operations
8408//-------------------------------------------------
8409
Igor Breger074a64e2015-07-24 17:24:15 +00008410multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008411 X86FoldableSchedWrite sched, X86VectorVTInfo SrcInfo,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008412 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008413 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008414 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8415 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008416 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008417 EVEX, T8XS, Sched<[sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00008418
Craig Topper52e2e832016-07-22 05:46:44 +00008419 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8420 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008421 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8422 (ins x86memop:$dst, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008423 OpcodeStr # "\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008424 EVEX, Sched<[sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008425
Igor Breger074a64e2015-07-24 17:24:15 +00008426 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8427 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008428 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008429 EVEX, EVEX_K, Sched<[sched.Folded]>;
Craig Topper99f6b622016-05-01 01:03:56 +00008430 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008431}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008432
Igor Breger074a64e2015-07-24 17:24:15 +00008433multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8434 X86VectorVTInfo DestInfo,
8435 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008436
Igor Breger074a64e2015-07-24 17:24:15 +00008437 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8438 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8439 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008440
Igor Breger074a64e2015-07-24 17:24:15 +00008441 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8442 (SrcInfo.VT SrcInfo.RC:$src)),
8443 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8444 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8445}
8446
Craig Topperb2868232018-01-14 08:11:36 +00008447multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008448 SDNode OpNode256, SDNode OpNode512, X86FoldableSchedWrite sched,
Craig Topperb2868232018-01-14 08:11:36 +00008449 AVX512VLVectorVTInfo VTSrcInfo,
8450 X86VectorVTInfo DestInfoZ128,
8451 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8452 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8453 X86MemOperand x86memopZ, PatFrag truncFrag,
8454 PatFrag mtruncFrag, Predicate prd = HasAVX512>{
Igor Breger074a64e2015-07-24 17:24:15 +00008455
8456 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008457 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode128, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008458 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00008459 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8460 truncFrag, mtruncFrag>, EVEX_V128;
8461
Simon Pilgrim21e89792018-04-13 14:36:59 +00008462 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode256, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008463 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00008464 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8465 truncFrag, mtruncFrag>, EVEX_V256;
8466 }
8467 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00008468 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode512, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008469 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00008470 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8471 truncFrag, mtruncFrag>, EVEX_V512;
8472}
8473
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008474multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008475 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008476 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008477 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, InVecNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008478 avx512vl_i64_info, v16i8x_info, v16i8x_info,
8479 v16i8x_info, i16mem, i32mem, i64mem, StoreNode,
8480 MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008481}
8482
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008483multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008484 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008485 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008486 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008487 avx512vl_i64_info, v8i16x_info, v8i16x_info,
8488 v8i16x_info, i32mem, i64mem, i128mem, StoreNode,
8489 MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008490}
8491
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008492multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008493 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008494 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008495 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008496 avx512vl_i64_info, v4i32x_info, v4i32x_info,
8497 v8i32x_info, i64mem, i128mem, i256mem, StoreNode,
8498 MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008499}
8500
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008501multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008502 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008503 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008504 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008505 avx512vl_i32_info, v16i8x_info, v16i8x_info,
8506 v16i8x_info, i32mem, i64mem, i128mem, StoreNode,
8507 MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008508}
8509
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008510multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008511 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008512 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008513 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008514 avx512vl_i32_info, v8i16x_info, v8i16x_info,
8515 v16i16x_info, i64mem, i128mem, i256mem, StoreNode,
8516 MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008517}
8518
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008519multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008520 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008521 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
8522 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008523 sched, avx512vl_i16_info, v16i8x_info, v16i8x_info,
Craig Topperb2868232018-01-14 08:11:36 +00008524 v32i8x_info, i64mem, i128mem, i256mem, StoreNode,
8525 MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008526}
8527
Simon Pilgrim21e89792018-04-13 14:36:59 +00008528defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008529 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008530defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008531 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008532defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008533 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008534
Simon Pilgrim21e89792018-04-13 14:36:59 +00008535defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008536 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008537defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008538 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008539defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008540 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008541
Simon Pilgrim21e89792018-04-13 14:36:59 +00008542defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008543 truncstorevi32, masked_truncstorevi32, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008544defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008545 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008546defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008547 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008548
Simon Pilgrim21e89792018-04-13 14:36:59 +00008549defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008550 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008551defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008552 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008553defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008554 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008555
Simon Pilgrim21e89792018-04-13 14:36:59 +00008556defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008557 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008558defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008559 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008560defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008561 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008562
Simon Pilgrim21e89792018-04-13 14:36:59 +00008563defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008564 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008565defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008566 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008567defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008568 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008569
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008570let Predicates = [HasAVX512, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00008571def: Pat<(v8i16 (trunc (v8i32 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008572 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008573 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008574 VR256X:$src, sub_ymm)))), sub_xmm))>;
Craig Topperb2868232018-01-14 08:11:36 +00008575def: Pat<(v4i32 (trunc (v4i64 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008576 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008577 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008578 VR256X:$src, sub_ymm)))), sub_xmm))>;
8579}
8580
8581let Predicates = [HasBWI, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00008582def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008583 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008584 VR256X:$src, sub_ymm))), sub_xmm))>;
8585}
8586
Simon Pilgrim21e89792018-04-13 14:36:59 +00008587multiclass WriteShuffle256_common<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008588 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6694df12018-02-25 06:21:04 +00008589 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008590 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008591 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8592 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008593 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008594 EVEX, Sched<[sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008595
Craig Toppere1cac152016-06-07 07:27:54 +00008596 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8597 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008598 (DestInfo.VT (LdFrag addr:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008599 EVEX, Sched<[sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00008600 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008601}
8602
Simon Pilgrim21e89792018-04-13 14:36:59 +00008603multiclass WriteShuffle256_BW<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008604 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008605 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008606 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008607 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008608 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008609 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008610
Simon Pilgrim21e89792018-04-13 14:36:59 +00008611 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008612 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008613 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008614 }
8615 let Predicates = [HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008616 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008617 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008618 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008619 }
8620}
8621
Simon Pilgrim21e89792018-04-13 14:36:59 +00008622multiclass WriteShuffle256_BD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008623 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008624 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008625 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008626 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008627 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008628 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008629
Simon Pilgrim21e89792018-04-13 14:36:59 +00008630 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008631 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008632 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008633 }
8634 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008635 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008636 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008637 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008638 }
8639}
8640
Simon Pilgrim21e89792018-04-13 14:36:59 +00008641multiclass WriteShuffle256_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008642 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008643 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008644 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008645 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008646 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008647 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008648
Simon Pilgrim21e89792018-04-13 14:36:59 +00008649 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008650 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008651 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008652 }
8653 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008654 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008655 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008656 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008657 }
8658}
8659
Simon Pilgrim21e89792018-04-13 14:36:59 +00008660multiclass WriteShuffle256_WD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008661 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008662 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008663 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008664 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008665 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008666 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008667
Simon Pilgrim21e89792018-04-13 14:36:59 +00008668 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008669 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008670 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008671 }
8672 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008673 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008674 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008675 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008676 }
8677}
8678
Simon Pilgrim21e89792018-04-13 14:36:59 +00008679multiclass WriteShuffle256_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008680 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008681 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008682 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008683 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008684 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008685 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008686
Simon Pilgrim21e89792018-04-13 14:36:59 +00008687 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008688 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008689 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008690 }
8691 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008692 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008693 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008694 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008695 }
8696}
8697
Simon Pilgrim21e89792018-04-13 14:36:59 +00008698multiclass WriteShuffle256_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008699 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008700 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008701
8702 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008703 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008704 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008705 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8706
Simon Pilgrim21e89792018-04-13 14:36:59 +00008707 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008708 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008709 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8710 }
8711 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008712 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008713 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008714 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8715 }
8716}
8717
Simon Pilgrim21e89792018-04-13 14:36:59 +00008718defm VPMOVZXBW : WriteShuffle256_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", WriteShuffle256>;
8719defm VPMOVZXBD : WriteShuffle256_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", WriteShuffle256>;
8720defm VPMOVZXBQ : WriteShuffle256_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", WriteShuffle256>;
8721defm VPMOVZXWD : WriteShuffle256_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", WriteShuffle256>;
8722defm VPMOVZXWQ : WriteShuffle256_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", WriteShuffle256>;
8723defm VPMOVZXDQ : WriteShuffle256_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008724
Simon Pilgrim21e89792018-04-13 14:36:59 +00008725defm VPMOVSXBW: WriteShuffle256_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", WriteShuffle256>;
8726defm VPMOVSXBD: WriteShuffle256_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", WriteShuffle256>;
8727defm VPMOVSXBQ: WriteShuffle256_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", WriteShuffle256>;
8728defm VPMOVSXWD: WriteShuffle256_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", WriteShuffle256>;
8729defm VPMOVSXWQ: WriteShuffle256_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", WriteShuffle256>;
8730defm VPMOVSXDQ: WriteShuffle256_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008731
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008732
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008733multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
Craig Toppera30db992018-04-04 07:00:24 +00008734 SDNode InVecOp> {
Craig Topper64378f42016-10-09 23:08:39 +00008735 // 128-bit patterns
8736 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008737 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008738 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008739 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008740 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008741 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008742 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008743 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008744 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008745 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008746 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8747 }
8748 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008749 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008750 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008751 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008752 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008753 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008754 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008755 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008756 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8757
Craig Toppera30db992018-04-04 07:00:24 +00008758 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (extloadi32i16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008759 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008760 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008761 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008762 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008763 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008764 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008765 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8766
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008767 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008768 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008769 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008770 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008771 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008772 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008773 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008774 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008775 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008776 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8777
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008778 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008779 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008780 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008781 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008782 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008783 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008784 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008785 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8786
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008787 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008788 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008789 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008790 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008791 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008792 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008793 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008794 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008795 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008796 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8797 }
8798 // 256-bit patterns
8799 let Predicates = [HasVLX, HasBWI] in {
8800 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8801 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8802 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8803 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8804 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8805 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8806 }
8807 let Predicates = [HasVLX] in {
8808 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8809 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8810 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8811 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8812 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8813 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8814 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8815 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8816
8817 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8818 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8819 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8820 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8821 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8822 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8823 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8824 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8825
8826 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8827 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8828 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8829 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8830 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8831 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8832
8833 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8834 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8835 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8836 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8837 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8838 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8839 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8840 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8841
8842 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8843 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8844 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8845 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8846 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8847 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8848 }
8849 // 512-bit patterns
8850 let Predicates = [HasBWI] in {
8851 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8852 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8853 }
8854 let Predicates = [HasAVX512] in {
8855 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8856 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8857
8858 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8859 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008860 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8861 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008862
8863 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8864 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8865
8866 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8867 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8868
8869 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8870 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8871 }
8872}
8873
Craig Toppera30db992018-04-04 07:00:24 +00008874defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec>;
8875defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec>;
Craig Topper64378f42016-10-09 23:08:39 +00008876
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008877//===----------------------------------------------------------------------===//
8878// GATHER - SCATTER Operations
8879
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008880// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008881multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00008882 X86MemOperand memop, PatFrag GatherNode,
8883 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008884 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8885 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00008886 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
8887 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008888 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008889 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00008890 [(set _.RC:$dst, MaskRC:$mask_wb,
8891 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008892 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008893 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008894}
Cameron McInally45325962014-03-26 13:50:50 +00008895
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008896multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8897 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8898 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008899 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008900 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008901 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008902let Predicates = [HasVLX] in {
8903 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008904 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008905 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008906 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008907 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008908 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008909 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008910 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008911}
Cameron McInally45325962014-03-26 13:50:50 +00008912}
8913
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008914multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8915 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008916 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008917 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008918 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008919 mgatherv8i64>, EVEX_V512;
8920let Predicates = [HasVLX] in {
8921 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008922 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008923 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008924 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008925 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008926 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008927 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00008928 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00008929 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008930}
Cameron McInally45325962014-03-26 13:50:50 +00008931}
Michael Liao5bf95782014-12-04 05:20:33 +00008932
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008933
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008934defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8935 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8936
8937defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8938 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008939
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008940multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper0b590342018-01-11 06:31:28 +00008941 X86MemOperand memop, PatFrag ScatterNode,
8942 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008943
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008944let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008945
Craig Topper0b590342018-01-11 06:31:28 +00008946 def mr : AVX5128I<opc, MRMDestMem, (outs MaskRC:$mask_wb),
8947 (ins memop:$dst, MaskRC:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008948 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008949 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Craig Topper0b590342018-01-11 06:31:28 +00008950 [(set MaskRC:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8951 MaskRC:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008952 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
8953 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008954}
8955
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008956multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8957 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8958 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008959 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008960 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008961 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008962let Predicates = [HasVLX] in {
8963 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008964 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008965 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008966 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008967 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008968 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008969 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008970 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008971}
Cameron McInally45325962014-03-26 13:50:50 +00008972}
8973
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008974multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8975 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008976 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008977 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008978 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008979 mscatterv8i64>, EVEX_V512;
8980let Predicates = [HasVLX] in {
8981 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008982 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008983 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008984 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008985 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008986 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008987 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Craig Topper0b590342018-01-11 06:31:28 +00008988 vx64xmem, mscatterv2i64, VK2WM>,
8989 EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008990}
Cameron McInally45325962014-03-26 13:50:50 +00008991}
8992
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008993defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8994 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008995
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008996defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8997 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008998
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008999// prefetch
9000multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
9001 RegisterClass KRC, X86MemOperand memop> {
9002 let Predicates = [HasPFI], hasSideEffects = 1 in
9003 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Simon Pilgrim294556d2018-04-12 12:43:49 +00009004 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), []>,
9005 EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009006}
9007
9008defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009009 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009010
9011defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009012 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009013
9014defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009015 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009016
9017defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009018 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00009019
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009020defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009021 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009022
9023defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009024 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009025
9026defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009027 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009028
9029defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009030 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009031
9032defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009033 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009034
9035defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009036 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009037
9038defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009039 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009040
9041defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009042 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009043
9044defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00009045 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009046
9047defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00009048 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009049
9050defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009051 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00009052
9053defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00009054 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00009055
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009056multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009057def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00009058 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009059 [(set Vec.RC:$dst, (Vec.VT (sext Vec.KRC:$src)))]>,
9060 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009061}
Michael Liao5bf95782014-12-04 05:20:33 +00009062
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00009063multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
9064 string OpcodeStr, Predicate prd> {
9065let Predicates = [prd] in
9066 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
9067
9068 let Predicates = [prd, HasVLX] in {
9069 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
9070 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
9071 }
9072}
9073
Michael Zuckerman85436ec2017-03-23 09:57:01 +00009074defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
9075defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
9076defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
9077defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009078
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009079multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00009080 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
9081 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009082 [(set _.KRC:$dst, (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src)))]>,
9083 EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +00009084}
9085
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009086// Use 512bit version to implement 128/256 bit in case NoVLX.
9087multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00009088 X86VectorVTInfo _> {
9089
Craig Topperf090e8a2018-01-08 06:53:54 +00009090 def : Pat<(_.KVT (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src))),
Igor Bregerfca0a342016-01-28 13:19:25 +00009091 (_.KVT (COPY_TO_REGCLASS
9092 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009093 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00009094 _.RC:$src, _.SubRegIdx)),
9095 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009096}
9097
9098multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00009099 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
9100 let Predicates = [prd] in
9101 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
9102 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009103
9104 let Predicates = [prd, HasVLX] in {
9105 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009106 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009107 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00009108 EVEX_V128;
9109 }
9110 let Predicates = [prd, NoVLX] in {
9111 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
9112 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00009113 }
9114}
9115
9116defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
9117 avx512vl_i8_info, HasBWI>;
9118defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
9119 avx512vl_i16_info, HasBWI>, VEX_W;
9120defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9121 avx512vl_i32_info, HasDQI>;
9122defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9123 avx512vl_i64_info, HasDQI>, VEX_W;
9124
Craig Topper0321ebc2018-01-24 04:51:17 +00009125// Patterns for handling sext from a mask register to v16i8/v16i16 when DQI
9126// is available, but BWI is not. We can't handle this in lowering because
9127// a target independent DAG combine likes to combine sext and trunc.
9128let Predicates = [HasDQI, NoBWI] in {
9129 def : Pat<(v16i8 (sext (v16i1 VK16:$src))),
9130 (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9131 def : Pat<(v16i16 (sext (v16i1 VK16:$src))),
9132 (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9133}
9134
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009135//===----------------------------------------------------------------------===//
9136// AVX-512 - COMPRESS and EXPAND
9137//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009138
Ayman Musad7a5ed42016-09-26 06:22:08 +00009139multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009140 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009141 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009142 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009143 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009144 Sched<[sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009145
Craig Toppere1cac152016-06-07 07:27:54 +00009146 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009147 def mr : AVX5128I<opc, MRMDestMem, (outs),
9148 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009149 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009150 []>, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009151 Sched<[sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009152
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009153 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9154 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009155 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009156 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009157 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009158 Sched<[sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009159}
9160
Ayman Musad7a5ed42016-09-26 06:22:08 +00009161multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009162 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9163 (_.VT _.RC:$src)),
9164 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
9165 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9166}
9167
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009168multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009169 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009170 AVX512VLVectorVTInfo VTInfo,
9171 Predicate Pred = HasAVX512> {
9172 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009173 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00009174 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009175
Coby Tayree71e37cc2017-11-21 09:48:44 +00009176 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009177 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00009178 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009179 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00009180 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009181 }
9182}
9183
Simon Pilgrim21e89792018-04-13 14:36:59 +00009184// FIXME: Is there a better scheduler class for VPCOMPRESS?
9185defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009186 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009187defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009188 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009189defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009190 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009191defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009192 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009193
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009194// expand
9195multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009196 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009197 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009198 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009199 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009200 Sched<[sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009201
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009202 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9203 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9204 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00009205 (_.LdFrag addr:$src1)))))>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009206 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009207 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009208}
9209
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009210multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
9211
9212 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
9213 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
9214 _.KRCWM:$mask, addr:$src)>;
9215
9216 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9217 (_.VT _.RC:$src0))),
9218 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
9219 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9220}
9221
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009222multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009223 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009224 AVX512VLVectorVTInfo VTInfo,
9225 Predicate Pred = HasAVX512> {
9226 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009227 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009228 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009229
Coby Tayree71e37cc2017-11-21 09:48:44 +00009230 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009231 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009232 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009233 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009234 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009235 }
9236}
9237
Simon Pilgrim21e89792018-04-13 14:36:59 +00009238// FIXME: Is there a better scheduler class for VPEXPAND?
9239defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009240 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009241defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009242 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009243defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009244 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009245defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009246 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009247
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009248//handle instruction reg_vec1 = op(reg_vec,imm)
9249// op(mem_vec,imm)
9250// op(broadcast(eltVt),imm)
9251//all instruction created with FROUND_CURRENT
9252multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009253 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009254 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009255 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9256 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009257 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009258 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim21e89792018-04-13 14:36:59 +00009259 (i32 imm:$src2))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009260 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9261 (ins _.MemOp:$src1, i32u8imm:$src2),
9262 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9263 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009264 (i32 imm:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009265 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009266 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9267 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9268 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9269 "${src1}"##_.BroadcastStr##", $src2",
9270 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009271 (i32 imm:$src2))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009272 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009273 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009274}
9275
9276//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9277multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009278 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009279 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009280 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009281 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9282 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009283 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009284 "$src1, {sae}, $src2",
9285 (OpNode (_.VT _.RC:$src1),
9286 (i32 imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009287 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009288 EVEX_B, Sched<[sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009289}
9290
9291multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009292 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009293 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009294 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009295 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009296 _.info512>,
9297 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009298 sched.ZMM, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009299 }
9300 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009301 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009302 _.info128>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009303 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009304 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009305 }
9306}
9307
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009308//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9309// op(reg_vec2,mem_vec,imm)
9310// op(reg_vec2,broadcast(eltVt),imm)
9311//all instruction created with FROUND_CURRENT
9312multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009313 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009314 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009315 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009316 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009317 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9318 (OpNode (_.VT _.RC:$src1),
9319 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009320 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009321 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009322 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9323 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9324 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9325 (OpNode (_.VT _.RC:$src1),
9326 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009327 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009328 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009329 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9330 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9331 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9332 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9333 (OpNode (_.VT _.RC:$src1),
9334 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009335 (i32 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009336 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009337 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009338}
9339
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009340//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9341// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009342multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009343 X86FoldableSchedWrite sched, X86VectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009344 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009345 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009346 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9347 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9348 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9349 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9350 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009351 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009352 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009353 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9354 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9355 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9356 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9357 (SrcInfo.VT (bitconvert
9358 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009359 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009360 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009361 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009362}
9363
9364//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9365// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009366// op(reg_vec2,broadcast(eltVt),imm)
9367multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009368 X86FoldableSchedWrite sched, X86VectorVTInfo _>:
9369 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, sched, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009370
Craig Topper05948fb2016-08-02 05:11:15 +00009371 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009372 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9373 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9374 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9375 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9376 (OpNode (_.VT _.RC:$src1),
9377 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009378 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009379 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009380}
9381
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009382//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9383// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009384multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009385 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009386 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009387 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009388 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009389 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9390 (OpNode (_.VT _.RC:$src1),
9391 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009392 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009393 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009394 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009395 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009396 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9397 (OpNode (_.VT _.RC:$src1),
9398 (_.VT (scalar_to_vector
9399 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009400 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009401 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009402 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009403}
9404
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009405//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9406multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009407 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009408 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009409 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009410 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009411 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009412 OpcodeStr, "$src3, {sae}, $src2, $src1",
9413 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009414 (OpNode (_.VT _.RC:$src1),
9415 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009416 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009417 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009418 EVEX_B, Sched<[sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009419}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009420
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009421//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009422multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009423 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009424 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009425 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9426 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009427 OpcodeStr, "$src3, {sae}, $src2, $src1",
9428 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009429 (OpNode (_.VT _.RC:$src1),
9430 (_.VT _.RC:$src2),
9431 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009432 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009433 EVEX_B, Sched<[sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009434}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009435
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009436multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009437 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009438 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009439 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009440 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
9441 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, sched.ZMM, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009442 EVEX_V512;
9443
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009444 }
9445 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009446 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009447 EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009448 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009449 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009450 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009451}
9452
Igor Breger2ae0fe32015-08-31 11:14:02 +00009453multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009454 X86SchedWriteWidths sched, AVX512VLVectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009455 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +00009456 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009457 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.ZMM, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009458 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9459 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009460 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009461 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.XMM, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009462 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009463 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.YMM, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009464 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9465 }
9466}
9467
Igor Breger00d9f842015-06-08 14:03:17 +00009468multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009469 bits<8> opc, SDNode OpNode, X86SchedWriteWidths sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009470 Predicate Pred = HasAVX512> {
9471 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009472 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
9473 EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +00009474 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009475 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009476 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
9477 EVEX_V128;
9478 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
9479 EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +00009480 }
9481}
9482
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009483multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009484 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009485 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd> {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009486 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009487 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, sched.XMM, _>,
9488 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, sched.XMM, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009489 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009490}
9491
Igor Breger1e58e8a2015-09-02 11:18:55 +00009492multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009493 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009494 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +00009495 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009496 opcPs, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009497 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009498 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009499 opcPd, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009500 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009501}
9502
Igor Breger1e58e8a2015-09-02 11:18:55 +00009503defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009504 X86VReduce, X86VReduceRnd, SchedWriteFRnd, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +00009505 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009506defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009507 X86VRndScale, X86VRndScaleRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009508 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009509defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009510 X86VGetMant, X86VGetMantRnd, SchedWriteFRnd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009511 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009512
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009513defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009514 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009515 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009516 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9517defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009518 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009519 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009520 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9521
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009522defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009523 f64x_info, 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009524 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9525defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009526 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009527 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9528
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009529defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009530 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009531 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9532defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009533 0x57, X86Reduces, X86ReducesRnd, SchedWriteFRnd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009534 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009535
Igor Breger1e58e8a2015-09-02 11:18:55 +00009536defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009537 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009538 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9539defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimbe51b202018-05-04 12:59:24 +00009540 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFRnd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009541 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9542
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009543let Predicates = [HasAVX512] in {
9544def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009545 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009546def : Pat<(v16f32 (fnearbyint VR512:$src)),
9547 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9548def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009549 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009550def : Pat<(v16f32 (frint VR512:$src)),
9551 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9552def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009553 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009554
9555def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009556 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009557def : Pat<(v8f64 (fnearbyint VR512:$src)),
9558 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9559def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009560 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009561def : Pat<(v8f64 (frint VR512:$src)),
9562 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9563def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009564 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009565}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009566
Craig Topperac2508252017-11-11 21:44:51 +00009567let Predicates = [HasVLX] in {
9568def : Pat<(v4f32 (ffloor VR128X:$src)),
9569 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
9570def : Pat<(v4f32 (fnearbyint VR128X:$src)),
9571 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
9572def : Pat<(v4f32 (fceil VR128X:$src)),
9573 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
9574def : Pat<(v4f32 (frint VR128X:$src)),
9575 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
9576def : Pat<(v4f32 (ftrunc VR128X:$src)),
9577 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
9578
9579def : Pat<(v2f64 (ffloor VR128X:$src)),
9580 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
9581def : Pat<(v2f64 (fnearbyint VR128X:$src)),
9582 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
9583def : Pat<(v2f64 (fceil VR128X:$src)),
9584 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
9585def : Pat<(v2f64 (frint VR128X:$src)),
9586 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
9587def : Pat<(v2f64 (ftrunc VR128X:$src)),
9588 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
9589
9590def : Pat<(v8f32 (ffloor VR256X:$src)),
9591 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
9592def : Pat<(v8f32 (fnearbyint VR256X:$src)),
9593 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
9594def : Pat<(v8f32 (fceil VR256X:$src)),
9595 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
9596def : Pat<(v8f32 (frint VR256X:$src)),
9597 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
9598def : Pat<(v8f32 (ftrunc VR256X:$src)),
9599 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
9600
9601def : Pat<(v4f64 (ffloor VR256X:$src)),
9602 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
9603def : Pat<(v4f64 (fnearbyint VR256X:$src)),
9604 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
9605def : Pat<(v4f64 (fceil VR256X:$src)),
9606 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
9607def : Pat<(v4f64 (frint VR256X:$src)),
9608 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
9609def : Pat<(v4f64 (ftrunc VR256X:$src)),
9610 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
9611}
9612
Craig Topper25ceba72018-02-05 06:00:23 +00009613multiclass avx512_shuff_packed_128_common<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009614 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topper25ceba72018-02-05 06:00:23 +00009615 X86VectorVTInfo CastInfo> {
9616 let ExeDomain = _.ExeDomain in {
9617 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9618 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
9619 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9620 (_.VT (bitconvert
9621 (CastInfo.VT (X86Shuf128 _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00009622 (i8 imm:$src3)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009623 Sched<[sched]>;
Craig Topper25ceba72018-02-05 06:00:23 +00009624 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9625 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
9626 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9627 (_.VT
9628 (bitconvert
9629 (CastInfo.VT (X86Shuf128 _.RC:$src1,
9630 (bitconvert (_.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009631 (i8 imm:$src3)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009632 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper25ceba72018-02-05 06:00:23 +00009633 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9634 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9635 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9636 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9637 (_.VT
9638 (bitconvert
9639 (CastInfo.VT
9640 (X86Shuf128 _.RC:$src1,
9641 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009642 (i8 imm:$src3)))))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009643 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper42a53532017-08-16 23:38:25 +00009644 }
9645}
9646
Simon Pilgrim21e89792018-04-13 14:36:59 +00009647multiclass avx512_shuff_packed_128<string OpcodeStr, X86FoldableSchedWrite sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009648 AVX512VLVectorVTInfo _,
9649 AVX512VLVectorVTInfo CastInfo, bits<8> opc>{
9650 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009651 defm Z : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009652 _.info512, CastInfo.info512>, EVEX_V512;
9653
9654 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009655 defm Z256 : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009656 _.info256, CastInfo.info256>, EVEX_V256;
9657}
9658
Simon Pilgrim21e89792018-04-13 14:36:59 +00009659defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009660 avx512vl_f32_info, avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009661defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009662 avx512vl_f64_info, avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009663defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009664 avx512vl_i32_info, avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009665defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009666 avx512vl_i64_info, avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009667
Craig Topperb561e662017-01-19 02:34:29 +00009668let Predicates = [HasAVX512] in {
9669// Provide fallback in case the load node that is used in the broadcast
9670// patterns above is used by additional users, which prevents the pattern
9671// selection.
9672def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9673 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9674 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9675 0)>;
9676def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9677 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9678 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9679 0)>;
9680
9681def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9682 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9683 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9684 0)>;
9685def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9686 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9687 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9688 0)>;
9689
9690def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9691 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9692 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9693 0)>;
9694
9695def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9696 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9697 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9698 0)>;
9699}
9700
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009701multiclass avx512_valign<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009702 AVX512VLVectorVTInfo VTInfo_I> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009703 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign, sched>,
Igor Breger00d9f842015-06-08 14:03:17 +00009704 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009705}
9706
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009707defm VALIGND: avx512_valign<"valignd", SchedWriteShuffle, avx512vl_i32_info>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009708 EVEX_CD8<32, CD8VF>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009709defm VALIGNQ: avx512_valign<"valignq", SchedWriteShuffle, avx512vl_i64_info>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009710 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009711
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009712defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr",
9713 SchedWriteShuffle, avx512vl_i8_info,
9714 avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00009715
Craig Topper333897e2017-11-03 06:48:02 +00009716// Fragments to help convert valignq into masked valignd. Or valignq/valignd
9717// into vpalignr.
9718def ValignqImm32XForm : SDNodeXForm<imm, [{
9719 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
9720}]>;
9721def ValignqImm8XForm : SDNodeXForm<imm, [{
9722 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
9723}]>;
9724def ValigndImm8XForm : SDNodeXForm<imm, [{
9725 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
9726}]>;
9727
9728multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
9729 X86VectorVTInfo From, X86VectorVTInfo To,
9730 SDNodeXForm ImmXForm> {
9731 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9732 (bitconvert
9733 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9734 imm:$src3))),
9735 To.RC:$src0)),
9736 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
9737 To.RC:$src1, To.RC:$src2,
9738 (ImmXForm imm:$src3))>;
9739
9740 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9741 (bitconvert
9742 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9743 imm:$src3))),
9744 To.ImmAllZerosV)),
9745 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
9746 To.RC:$src1, To.RC:$src2,
9747 (ImmXForm imm:$src3))>;
9748
9749 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9750 (bitconvert
9751 (From.VT (OpNode From.RC:$src1,
9752 (bitconvert (To.LdFrag addr:$src2)),
9753 imm:$src3))),
9754 To.RC:$src0)),
9755 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
9756 To.RC:$src1, addr:$src2,
9757 (ImmXForm imm:$src3))>;
9758
9759 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9760 (bitconvert
9761 (From.VT (OpNode From.RC:$src1,
9762 (bitconvert (To.LdFrag addr:$src2)),
9763 imm:$src3))),
9764 To.ImmAllZerosV)),
9765 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
9766 To.RC:$src1, addr:$src2,
9767 (ImmXForm imm:$src3))>;
9768}
9769
9770multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
9771 X86VectorVTInfo From,
9772 X86VectorVTInfo To,
9773 SDNodeXForm ImmXForm> :
9774 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
9775 def : Pat<(From.VT (OpNode From.RC:$src1,
9776 (bitconvert (To.VT (X86VBroadcast
9777 (To.ScalarLdFrag addr:$src2)))),
9778 imm:$src3)),
9779 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
9780 (ImmXForm imm:$src3))>;
9781
9782 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9783 (bitconvert
9784 (From.VT (OpNode From.RC:$src1,
9785 (bitconvert
9786 (To.VT (X86VBroadcast
9787 (To.ScalarLdFrag addr:$src2)))),
9788 imm:$src3))),
9789 To.RC:$src0)),
9790 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
9791 To.RC:$src1, addr:$src2,
9792 (ImmXForm imm:$src3))>;
9793
9794 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9795 (bitconvert
9796 (From.VT (OpNode From.RC:$src1,
9797 (bitconvert
9798 (To.VT (X86VBroadcast
9799 (To.ScalarLdFrag addr:$src2)))),
9800 imm:$src3))),
9801 To.ImmAllZerosV)),
9802 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
9803 To.RC:$src1, addr:$src2,
9804 (ImmXForm imm:$src3))>;
9805}
9806
9807let Predicates = [HasAVX512] in {
9808 // For 512-bit we lower to the widest element type we can. So we only need
9809 // to handle converting valignq to valignd.
9810 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
9811 v16i32_info, ValignqImm32XForm>;
9812}
9813
9814let Predicates = [HasVLX] in {
9815 // For 128-bit we lower to the widest element type we can. So we only need
9816 // to handle converting valignq to valignd.
9817 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
9818 v4i32x_info, ValignqImm32XForm>;
9819 // For 256-bit we lower to the widest element type we can. So we only need
9820 // to handle converting valignq to valignd.
9821 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
9822 v8i32x_info, ValignqImm32XForm>;
9823}
9824
9825let Predicates = [HasVLX, HasBWI] in {
9826 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
9827 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
9828 v16i8x_info, ValignqImm8XForm>;
9829 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
9830 v16i8x_info, ValigndImm8XForm>;
9831}
9832
Simon Pilgrim36be8522017-11-29 18:52:20 +00009833defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00009834 SchedWritePSADBW, avx512vl_i16_info, avx512vl_i8_info>,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009835 EVEX_CD8<8, CD8VF>;
Igor Bregerf3ded812015-08-31 13:09:30 +00009836
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009837multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009838 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009839 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009840 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009841 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009842 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009843 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009844 Sched<[sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009845
Craig Toppere1cac152016-06-07 07:27:54 +00009846 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9847 (ins _.MemOp:$src1), OpcodeStr,
9848 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009849 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009850 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009851 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009852 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009853}
9854
9855multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009856 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
9857 avx512_unary_rm<opc, OpcodeStr, OpNode, sched, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009858 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9859 (ins _.ScalarMemOp:$src1), OpcodeStr,
9860 "${src1}"##_.BroadcastStr,
9861 "${src1}"##_.BroadcastStr,
9862 (_.VT (OpNode (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00009863 (_.ScalarLdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009864 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009865 Sched<[sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009866}
9867
9868multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009869 X86SchedWriteWidths sched,
9870 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009871 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009872 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009873 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009874
9875 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009876 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009877 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009878 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009879 EVEX_V128;
9880 }
9881}
9882
9883multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009884 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009885 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009886 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009887 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009888 EVEX_V512;
9889
9890 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009891 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009892 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009893 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009894 EVEX_V128;
9895 }
9896}
9897
9898multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009899 SDNode OpNode, X86SchedWriteWidths sched,
9900 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009901 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009902 avx512vl_i64_info, prd>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009903 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009904 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009905}
9906
9907multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009908 SDNode OpNode, X86SchedWriteWidths sched,
9909 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009910 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009911 avx512vl_i16_info, prd>, VEX_WIG;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009912 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009913 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009914}
9915
9916multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9917 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009918 string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009919 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009920 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009921 HasAVX512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009922 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009923 HasBWI>;
9924}
9925
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009926defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs,
9927 SchedWriteVecALU>;
Igor Bregerf2460112015-07-26 14:41:44 +00009928
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009929// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9930let Predicates = [HasAVX512, NoVLX] in {
9931 def : Pat<(v4i64 (abs VR256X:$src)),
9932 (EXTRACT_SUBREG
9933 (VPABSQZrr
9934 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9935 sub_ymm)>;
9936 def : Pat<(v2i64 (abs VR128X:$src)),
9937 (EXTRACT_SUBREG
9938 (VPABSQZrr
9939 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9940 sub_xmm)>;
9941}
9942
Craig Topperc0896052017-12-16 02:40:28 +00009943// Use 512bit version to implement 128/256 bit.
9944multiclass avx512_unary_lowering<string InstrStr, SDNode OpNode,
9945 AVX512VLVectorVTInfo _, Predicate prd> {
9946 let Predicates = [prd, NoVLX] in {
9947 def : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9948 (EXTRACT_SUBREG
9949 (!cast<Instruction>(InstrStr # "Zrr")
9950 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9951 _.info256.RC:$src1,
9952 _.info256.SubRegIdx)),
9953 _.info256.SubRegIdx)>;
9954
9955 def : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9956 (EXTRACT_SUBREG
9957 (!cast<Instruction>(InstrStr # "Zrr")
9958 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9959 _.info128.RC:$src1,
9960 _.info128.SubRegIdx)),
9961 _.info128.SubRegIdx)>;
9962 }
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009963}
9964
Craig Topperc0896052017-12-16 02:40:28 +00009965defm VPLZCNT : avx512_unary_rm_vl_dq<0x44, 0x44, "vplzcnt", ctlz,
Simon Pilgrim0720c8d2018-05-03 18:22:49 +00009966 SchedWriteVecIMul, HasCDI>;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009967
Simon Pilgrim21e89792018-04-13 14:36:59 +00009968// FIXME: Is there a better scheduler class for VPCONFLICT?
Simon Pilgrim756348c2017-11-29 13:49:51 +00009969defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009970 SchedWriteVecALU, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009971
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009972// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topperc0896052017-12-16 02:40:28 +00009973defm : avx512_unary_lowering<"VPLZCNTQ", ctlz, avx512vl_i64_info, HasCDI>;
9974defm : avx512_unary_lowering<"VPLZCNTD", ctlz, avx512vl_i32_info, HasCDI>;
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009975
Igor Breger24cab0f2015-11-16 07:22:00 +00009976//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009977// Counts number of ones - VPOPCNTD and VPOPCNTQ
9978//===---------------------------------------------------------------------===//
9979
Simon Pilgrim21e89792018-04-13 14:36:59 +00009980// FIXME: Is there a better scheduler class for VPOPCNTD/VPOPCNTQ?
Craig Topperc0896052017-12-16 02:40:28 +00009981defm VPOPCNT : avx512_unary_rm_vl_dq<0x55, 0x55, "vpopcnt", ctpop,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009982 SchedWriteVecALU, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009983
Craig Topperc0896052017-12-16 02:40:28 +00009984defm : avx512_unary_lowering<"VPOPCNTQ", ctpop, avx512vl_i64_info, HasVPOPCNTDQ>;
9985defm : avx512_unary_lowering<"VPOPCNTD", ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009986
9987//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009988// Replicate Single FP - MOVSHDUP and MOVSLDUP
9989//===---------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009990
Simon Pilgrim756348c2017-11-29 13:49:51 +00009991multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009992 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009993 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009994 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009995}
9996
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009997defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup,
9998 SchedWriteFShuffle>;
9999defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup,
10000 SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010001
10002//===----------------------------------------------------------------------===//
10003// AVX-512 - MOVDDUP
10004//===----------------------------------------------------------------------===//
10005
10006multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010007 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +000010008 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +000010009 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
10010 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010011 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010012 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010013 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
10014 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
10015 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrime9376b92018-04-12 19:59:35 +000010016 (_.ScalarLdFrag addr:$src)))))>,
10017 EVEX, EVEX_CD8<_.EltSize, CD8VH>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010018 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +000010019 }
Igor Breger1f782962015-11-19 08:26:56 +000010020}
10021
10022multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010023 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo> {
10024 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.ZMM,
10025 VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +000010026
10027 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010028 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.YMM,
10029 VTInfo.info256>, EVEX_V256;
10030 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, sched.XMM,
10031 VTInfo.info128>, EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +000010032 }
10033}
10034
Simon Pilgrim756348c2017-11-29 13:49:51 +000010035multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010036 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010037 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, sched,
Igor Breger1f782962015-11-19 08:26:56 +000010038 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +000010039}
10040
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010041defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +000010042
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010043let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +000010044def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010045 (VMOVDDUPZ128rm addr:$src)>;
10046def : Pat<(v2f64 (X86VBroadcast f64:$src)),
10047 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +000010048def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10049 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +000010050
10051def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10052 (v2f64 VR128X:$src0)),
10053 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
10054 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10055def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
10056 (bitconvert (v4i32 immAllZerosV))),
10057 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
10058
10059def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10060 (v2f64 VR128X:$src0)),
10061 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10062def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
10063 (bitconvert (v4i32 immAllZerosV))),
10064 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +000010065
10066def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10067 (v2f64 VR128X:$src0)),
10068 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
10069def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
10070 (bitconvert (v4i32 immAllZerosV))),
10071 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +000010072}
Igor Breger1f782962015-11-19 08:26:56 +000010073
Igor Bregerf2460112015-07-26 14:41:44 +000010074//===----------------------------------------------------------------------===//
10075// AVX-512 - Unpack Instructions
10076//===----------------------------------------------------------------------===//
Simon Pilgrim21e89792018-04-13 14:36:59 +000010077
Craig Topper9433f972016-08-02 06:16:53 +000010078defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010079 SchedWriteFShuffleSizes>;
Craig Topper9433f972016-08-02 06:16:53 +000010080defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
Simon Pilgrimac5d0a32018-05-07 16:15:46 +000010081 SchedWriteFShuffleSizes>;
Igor Bregerf2460112015-07-26 14:41:44 +000010082
10083defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010084 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010085defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010086 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010087defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010088 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010089defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010090 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +000010091
10092defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010093 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010094defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010095 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010096defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010097 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +000010098defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010099 SchedWriteShuffle, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010100
10101//===----------------------------------------------------------------------===//
10102// AVX-512 - Extract & Insert Integer Instructions
10103//===----------------------------------------------------------------------===//
10104
10105multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10106 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +000010107 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
10108 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10109 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +000010110 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
10111 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010112 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010113}
10114
10115multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
10116 let Predicates = [HasBWI] in {
10117 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
10118 (ins _.RC:$src1, u8imm:$src2),
10119 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10120 [(set GR32orGR64:$dst,
10121 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010122 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010123
10124 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
10125 }
10126}
10127
10128multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
10129 let Predicates = [HasBWI] in {
10130 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
10131 (ins _.RC:$src1, u8imm:$src2),
10132 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10133 [(set GR32orGR64:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010134 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010135 EVEX, PD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010136
Craig Topper99f6b622016-05-01 01:03:56 +000010137 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +000010138 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
10139 (ins _.RC:$src1, u8imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +000010140 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
10141 EVEX, TAPD, FoldGenData<NAME#rr>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010142 Sched<[WriteVecExtract]>;
Igor Breger55747302015-11-18 08:46:16 +000010143
Igor Bregerdefab3c2015-10-08 12:55:01 +000010144 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
10145 }
10146}
10147
10148multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
10149 RegisterClass GRC> {
10150 let Predicates = [HasDQI] in {
10151 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
10152 (ins _.RC:$src1, u8imm:$src2),
10153 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10154 [(set GRC:$dst,
10155 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010156 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010157
Craig Toppere1cac152016-06-07 07:27:54 +000010158 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
10159 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10160 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10161 [(store (extractelt (_.VT _.RC:$src1),
10162 imm:$src2),addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010163 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010164 Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010165 }
10166}
10167
Craig Toppera33846a2017-10-22 06:18:23 +000010168defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
10169defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010170defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
10171defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
10172
10173multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10174 X86VectorVTInfo _, PatFrag LdFrag> {
10175 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
10176 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10177 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10178 [(set _.RC:$dst,
10179 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010180 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecInsertLd, ReadAfterLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010181}
10182
10183multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
10184 X86VectorVTInfo _, PatFrag LdFrag> {
10185 let Predicates = [HasBWI] in {
10186 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10187 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
10188 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10189 [(set _.RC:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010190 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010191 Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010192
10193 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
10194 }
10195}
10196
10197multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
10198 X86VectorVTInfo _, RegisterClass GRC> {
10199 let Predicates = [HasDQI] in {
10200 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10201 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
10202 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10203 [(set _.RC:$dst,
10204 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010205 EVEX_4V, TAPD, Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010206
10207 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
10208 _.ScalarLdFrag>, TAPD;
10209 }
10210}
10211
10212defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010213 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010214defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010215 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010216defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
10217defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010218
Igor Bregera6297c72015-09-02 10:50:58 +000010219//===----------------------------------------------------------------------===//
10220// VSHUFPS - VSHUFPD Operations
10221//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +000010222
Igor Bregera6297c72015-09-02 10:50:58 +000010223multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010224 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +000010225 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010226 SchedWriteFShuffle>,
10227 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
10228 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000010229}
10230
10231defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
10232defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010233
Asaf Badouhd2c35992015-09-02 14:21:54 +000010234//===----------------------------------------------------------------------===//
10235// AVX-512 - Byte shift Left/Right
10236//===----------------------------------------------------------------------===//
10237
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010238// FIXME: The SSE/AVX names are PSLLDQri etc. - should we add the i here as well?
Asaf Badouhd2c35992015-09-02 14:21:54 +000010239multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010240 Format MRMm, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010241 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010242 def rr : AVX512<opc, MRMr,
10243 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
10244 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010245 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010246 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010247 def rm : AVX512<opc, MRMm,
10248 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
10249 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10250 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010251 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010252 (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010253 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010254}
10255
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010256multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010257 Format MRMm, string OpcodeStr,
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010258 X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010259 let Predicates = [prd] in
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010260 defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10261 sched.ZMM, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010262 let Predicates = [prd, HasVLX] in {
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010263 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10264 sched.YMM, v32i8x_info>, EVEX_V256;
10265 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10266 sched.XMM, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010267 }
10268}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010269defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010270 SchedWriteShuffle, HasBWI>,
10271 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010272defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010273 SchedWriteShuffle, HasBWI>,
10274 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010275
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010276multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010277 string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010278 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010279 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000010280 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000010281 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000010282 [(set _dst.RC:$dst,(_dst.VT
10283 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010284 (_src.VT _src.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010285 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010286 def rm : AVX512BI<opc, MRMSrcMem,
10287 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
10288 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10289 [(set _dst.RC:$dst,(_dst.VT
10290 (OpNode (_src.VT _src.RC:$src1),
10291 (_src.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000010292 (_src.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010293 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010294}
10295
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010296multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010297 string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010298 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010299 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010300 defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.ZMM,
10301 v8i64_info, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010302 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010303 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.YMM,
10304 v4i64x_info, v32i8x_info>, EVEX_V256;
10305 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.XMM,
10306 v2i64x_info, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010307 }
10308}
10309
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010310defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010311 SchedWritePSADBW, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010312
Craig Topper4e794c72017-02-19 19:36:58 +000010313// Transforms to swizzle an immediate to enable better matching when
10314// memory operand isn't in the right place.
10315def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
10316 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
10317 uint8_t Imm = N->getZExtValue();
10318 // Swap bits 1/4 and 3/6.
10319 uint8_t NewImm = Imm & 0xa5;
10320 if (Imm & 0x02) NewImm |= 0x10;
10321 if (Imm & 0x10) NewImm |= 0x02;
10322 if (Imm & 0x08) NewImm |= 0x40;
10323 if (Imm & 0x40) NewImm |= 0x08;
10324 return getI8Imm(NewImm, SDLoc(N));
10325}]>;
10326def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
10327 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10328 uint8_t Imm = N->getZExtValue();
10329 // Swap bits 2/4 and 3/5.
10330 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000010331 if (Imm & 0x04) NewImm |= 0x10;
10332 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000010333 if (Imm & 0x08) NewImm |= 0x20;
10334 if (Imm & 0x20) NewImm |= 0x08;
10335 return getI8Imm(NewImm, SDLoc(N));
10336}]>;
Craig Topper48905772017-02-19 21:32:15 +000010337def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
10338 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10339 uint8_t Imm = N->getZExtValue();
10340 // Swap bits 1/2 and 5/6.
10341 uint8_t NewImm = Imm & 0x99;
10342 if (Imm & 0x02) NewImm |= 0x04;
10343 if (Imm & 0x04) NewImm |= 0x02;
10344 if (Imm & 0x20) NewImm |= 0x40;
10345 if (Imm & 0x40) NewImm |= 0x20;
10346 return getI8Imm(NewImm, SDLoc(N));
10347}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010348def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
10349 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
10350 uint8_t Imm = N->getZExtValue();
10351 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
10352 uint8_t NewImm = Imm & 0x81;
10353 if (Imm & 0x02) NewImm |= 0x04;
10354 if (Imm & 0x04) NewImm |= 0x10;
10355 if (Imm & 0x08) NewImm |= 0x40;
10356 if (Imm & 0x10) NewImm |= 0x02;
10357 if (Imm & 0x20) NewImm |= 0x08;
10358 if (Imm & 0x40) NewImm |= 0x20;
10359 return getI8Imm(NewImm, SDLoc(N));
10360}]>;
10361def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
10362 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
10363 uint8_t Imm = N->getZExtValue();
10364 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
10365 uint8_t NewImm = Imm & 0x81;
10366 if (Imm & 0x02) NewImm |= 0x10;
10367 if (Imm & 0x04) NewImm |= 0x02;
10368 if (Imm & 0x08) NewImm |= 0x20;
10369 if (Imm & 0x10) NewImm |= 0x04;
10370 if (Imm & 0x20) NewImm |= 0x40;
10371 if (Imm & 0x40) NewImm |= 0x08;
10372 return getI8Imm(NewImm, SDLoc(N));
10373}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000010374
Igor Bregerb4bb1902015-10-15 12:33:24 +000010375multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010376 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010377 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010378 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10379 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000010380 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000010381 (OpNode (_.VT _.RC:$src1),
10382 (_.VT _.RC:$src2),
10383 (_.VT _.RC:$src3),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010384 (i8 imm:$src4)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010385 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010386 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10387 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
10388 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
10389 (OpNode (_.VT _.RC:$src1),
10390 (_.VT _.RC:$src2),
10391 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010392 (i8 imm:$src4)), 1, 0>,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010393 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010394 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010395 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10396 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
10397 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10398 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10399 (OpNode (_.VT _.RC:$src1),
10400 (_.VT _.RC:$src2),
10401 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010402 (i8 imm:$src4)), 1, 0>, EVEX_B,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010403 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010404 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010405 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000010406
10407 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000010408 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10409 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10410 _.RC:$src1)),
10411 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10412 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10413 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10414 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
10415 _.RC:$src1)),
10416 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10417 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010418
10419 // Additional patterns for matching loads in other positions.
10420 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
10421 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10422 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10423 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10424 def : Pat<(_.VT (OpNode _.RC:$src1,
10425 (bitconvert (_.LdFrag addr:$src3)),
10426 _.RC:$src2, (i8 imm:$src4))),
10427 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10428 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10429
10430 // Additional patterns for matching zero masking with loads in other
10431 // positions.
Craig Topper48905772017-02-19 21:32:15 +000010432 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10433 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10434 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10435 _.ImmAllZerosV)),
10436 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10437 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10438 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10439 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10440 _.RC:$src2, (i8 imm:$src4)),
10441 _.ImmAllZerosV)),
10442 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10443 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010444
10445 // Additional patterns for matching masked loads with different
10446 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010447 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10448 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10449 _.RC:$src2, (i8 imm:$src4)),
10450 _.RC:$src1)),
10451 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10452 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010453 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10454 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10455 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10456 _.RC:$src1)),
10457 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10458 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10459 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10460 (OpNode _.RC:$src2, _.RC:$src1,
10461 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10462 _.RC:$src1)),
10463 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10464 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10465 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10466 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10467 _.RC:$src1, (i8 imm:$src4)),
10468 _.RC:$src1)),
10469 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10470 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10471 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10472 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10473 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10474 _.RC:$src1)),
10475 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10476 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010477
10478 // Additional patterns for matching broadcasts in other positions.
10479 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10480 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10481 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10482 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10483 def : Pat<(_.VT (OpNode _.RC:$src1,
10484 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10485 _.RC:$src2, (i8 imm:$src4))),
10486 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10487 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10488
10489 // Additional patterns for matching zero masking with broadcasts in other
10490 // positions.
10491 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10492 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10493 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10494 _.ImmAllZerosV)),
10495 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10496 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10497 (VPTERNLOG321_imm8 imm:$src4))>;
10498 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10499 (OpNode _.RC:$src1,
10500 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10501 _.RC:$src2, (i8 imm:$src4)),
10502 _.ImmAllZerosV)),
10503 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10504 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10505 (VPTERNLOG132_imm8 imm:$src4))>;
10506
10507 // Additional patterns for matching masked broadcasts with different
10508 // operand orders.
10509 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10510 (OpNode _.RC:$src1,
10511 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10512 _.RC:$src2, (i8 imm:$src4)),
10513 _.RC:$src1)),
10514 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10515 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010516 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10517 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10518 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10519 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010520 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010521 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10522 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10523 (OpNode _.RC:$src2, _.RC:$src1,
10524 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10525 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010526 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010527 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10528 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10529 (OpNode _.RC:$src2,
10530 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10531 _.RC:$src1, (i8 imm:$src4)),
10532 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010533 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010534 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10535 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10536 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10537 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10538 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010539 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010540 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010541}
10542
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010543multiclass avx512_common_ternlog<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010544 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010545 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010546 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.ZMM,
10547 _.info512>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010548 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010549 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.XMM,
10550 _.info128>, EVEX_V128;
10551 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.YMM,
10552 _.info256>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010553 }
10554}
10555
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010556defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010557 avx512vl_i32_info>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010558defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010559 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010560
Craig Topper8a444ee2018-01-26 22:17:40 +000010561// Patterns to implement vnot using vpternlog instead of creating all ones
10562// using pcmpeq or vpternlog and then xoring with that. The value 15 is chosen
10563// so that the result is only dependent on src0. But we use the same source
10564// for all operands to prevent a false dependency.
10565// TODO: We should maybe have a more generalized algorithm for folding to
10566// vpternlog.
10567let Predicates = [HasAVX512] in {
10568 def : Pat<(v8i64 (xor VR512:$src, (bc_v8i64 (v16i32 immAllOnesV)))),
10569 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
10570}
10571
10572let Predicates = [HasAVX512, NoVLX] in {
10573 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
10574 (EXTRACT_SUBREG
10575 (VPTERNLOGQZrri
10576 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10577 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10578 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10579 (i8 15)), sub_xmm)>;
10580 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
10581 (EXTRACT_SUBREG
10582 (VPTERNLOGQZrri
10583 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10584 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10585 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10586 (i8 15)), sub_ymm)>;
10587}
10588
10589let Predicates = [HasVLX] in {
10590 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
10591 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
10592 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
10593 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
10594}
10595
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010596//===----------------------------------------------------------------------===//
10597// AVX-512 - FixupImm
10598//===----------------------------------------------------------------------===//
10599
10600multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010601 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010602 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010603 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10604 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10605 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10606 (OpNode (_.VT _.RC:$src1),
10607 (_.VT _.RC:$src2),
10608 (_.IntVT _.RC:$src3),
10609 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000010610 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010611 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10612 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10613 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10614 (OpNode (_.VT _.RC:$src1),
10615 (_.VT _.RC:$src2),
10616 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10617 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010618 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010619 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010620 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10621 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10622 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10623 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10624 (OpNode (_.VT _.RC:$src1),
10625 (_.VT _.RC:$src2),
10626 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10627 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010628 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010629 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010630 } // Constraints = "$src1 = $dst"
10631}
10632
10633multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010634 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010635 X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010636let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010637 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10638 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010639 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010640 "$src2, $src3, {sae}, $src4",
10641 (OpNode (_.VT _.RC:$src1),
10642 (_.VT _.RC:$src2),
10643 (_.IntVT _.RC:$src3),
10644 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010645 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010646 EVEX_B, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010647 }
10648}
10649
10650multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010651 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010652 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010653 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10654 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010655 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10656 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10657 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10658 (OpNode (_.VT _.RC:$src1),
10659 (_.VT _.RC:$src2),
10660 (_src3VT.VT _src3VT.RC:$src3),
10661 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000010662 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010663 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10664 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10665 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10666 "$src2, $src3, {sae}, $src4",
10667 (OpNode (_.VT _.RC:$src1),
10668 (_.VT _.RC:$src2),
10669 (_src3VT.VT _src3VT.RC:$src3),
10670 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010671 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010672 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010673 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10674 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10675 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10676 (OpNode (_.VT _.RC:$src1),
10677 (_.VT _.RC:$src2),
10678 (_src3VT.VT (scalar_to_vector
10679 (_src3VT.ScalarLdFrag addr:$src3))),
10680 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010681 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010682 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010683 }
10684}
10685
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010686multiclass avx512_fixupimm_packed_all<X86SchedWriteWidths sched,
10687 AVX512VLVectorVTInfo _Vec> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010688 let Predicates = [HasAVX512] in
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010689 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010690 _Vec.info512>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010691 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010692 _Vec.info512>, AVX512AIi8Base, EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010693 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010694 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.XMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010695 _Vec.info128>, AVX512AIi8Base, EVEX_4V, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010696 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.YMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010697 _Vec.info256>, AVX512AIi8Base, EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010698 }
10699}
10700
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010701defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010702 SchedWriteFAdd.Scl, f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010703 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010704defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010705 SchedWriteFAdd.Scl, f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010706 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010707defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010708 EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010709defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010710 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010711
Craig Topper5625d242016-07-29 06:06:00 +000010712// Patterns used to select SSE scalar fp arithmetic instructions from
10713// either:
10714//
10715// (1) a scalar fp operation followed by a blend
10716//
10717// The effect is that the backend no longer emits unnecessary vector
10718// insert instructions immediately after SSE scalar fp instructions
10719// like addss or mulss.
10720//
10721// For example, given the following code:
10722// __m128 foo(__m128 A, __m128 B) {
10723// A[0] += B[0];
10724// return A;
10725// }
10726//
10727// Previously we generated:
10728// addss %xmm0, %xmm1
10729// movss %xmm1, %xmm0
10730//
10731// We now generate:
10732// addss %xmm1, %xmm0
10733//
10734// (2) a vector packed single/double fp operation followed by a vector insert
10735//
10736// The effect is that the backend converts the packed fp instruction
10737// followed by a vector insert into a single SSE scalar fp instruction.
10738//
10739// For example, given the following code:
10740// __m128 foo(__m128 A, __m128 B) {
10741// __m128 C = A + B;
10742// return (__m128) {c[0], a[1], a[2], a[3]};
10743// }
10744//
10745// Previously we generated:
10746// addps %xmm0, %xmm1
10747// movss %xmm1, %xmm0
10748//
10749// We now generate:
10750// addss %xmm1, %xmm0
10751
10752// TODO: Some canonicalization in lowering would simplify the number of
10753// patterns we have to try to match.
10754multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10755 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010756 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010757 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10758 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10759 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010760 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010761 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010762
Craig Topper5625d242016-07-29 06:06:00 +000010763 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010764 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10765 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010766 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10767
Craig Topper83f21452016-12-27 01:56:24 +000010768 // extracted masked scalar math op with insert via movss
10769 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10770 (scalar_to_vector
10771 (X86selects VK1WM:$mask,
10772 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10773 FR32X:$src2),
10774 FR32X:$src0))),
10775 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10776 VK1WM:$mask, v4f32:$src1,
10777 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010778 }
10779}
10780
10781defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10782defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10783defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10784defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10785
10786multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10787 let Predicates = [HasAVX512] in {
10788 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010789 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10790 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10791 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010792 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010793 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010794
Craig Topper5625d242016-07-29 06:06:00 +000010795 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010796 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10797 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010798 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10799
Craig Topper83f21452016-12-27 01:56:24 +000010800 // extracted masked scalar math op with insert via movss
10801 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10802 (scalar_to_vector
10803 (X86selects VK1WM:$mask,
10804 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10805 FR64X:$src2),
10806 FR64X:$src0))),
10807 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10808 VK1WM:$mask, v2f64:$src1,
10809 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010810 }
10811}
10812
10813defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10814defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10815defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10816defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010817
10818//===----------------------------------------------------------------------===//
10819// AES instructions
10820//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010821
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010822multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
10823 let Predicates = [HasVLX, HasVAES] in {
10824 defm Z128 : AESI_binop_rm_int<Op, OpStr,
10825 !cast<Intrinsic>(IntPrefix),
10826 loadv2i64, 0, VR128X, i128mem>,
10827 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
10828 defm Z256 : AESI_binop_rm_int<Op, OpStr,
10829 !cast<Intrinsic>(IntPrefix##"_256"),
10830 loadv4i64, 0, VR256X, i256mem>,
10831 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
10832 }
10833 let Predicates = [HasAVX512, HasVAES] in
10834 defm Z : AESI_binop_rm_int<Op, OpStr,
10835 !cast<Intrinsic>(IntPrefix##"_512"),
10836 loadv8i64, 0, VR512, i512mem>,
10837 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
10838}
10839
10840defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
10841defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
10842defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
10843defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
10844
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010845//===----------------------------------------------------------------------===//
10846// PCLMUL instructions - Carry less multiplication
10847//===----------------------------------------------------------------------===//
10848
10849let Predicates = [HasAVX512, HasVPCLMULQDQ] in
10850defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
10851 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
10852
10853let Predicates = [HasVLX, HasVPCLMULQDQ] in {
10854defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
10855 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
10856
10857defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
10858 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
10859 EVEX_CD8<64, CD8VF>, VEX_WIG;
10860}
10861
10862// Aliases
10863defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
10864defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
10865defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
10866
Coby Tayree71e37cc2017-11-21 09:48:44 +000010867//===----------------------------------------------------------------------===//
10868// VBMI2
10869//===----------------------------------------------------------------------===//
10870
10871multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010872 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010873 let Constraints = "$src1 = $dst",
10874 ExeDomain = VTI.ExeDomain in {
10875 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10876 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10877 "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010878 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010879 AVX512FMA3Base, Sched<[sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010880 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10881 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10882 "$src3, $src2", "$src2, $src3",
10883 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010884 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3)))))>,
10885 AVX512FMA3Base,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010886 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010887 }
10888}
10889
10890multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010891 X86FoldableSchedWrite sched, X86VectorVTInfo VTI>
10892 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010893 let Constraints = "$src1 = $dst",
10894 ExeDomain = VTI.ExeDomain in
10895 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10896 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
10897 "${src3}"##VTI.BroadcastStr##", $src2",
10898 "$src2, ${src3}"##VTI.BroadcastStr,
10899 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010900 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3))))>,
10901 AVX512FMA3Base, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010902 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010903}
10904
10905multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010906 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010907 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010908 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
10909 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010910 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010911 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
10912 EVEX_V256;
10913 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
10914 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010915 }
10916}
10917
10918multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010919 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010920 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010921 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
10922 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010923 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010924 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
10925 EVEX_V256;
10926 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
10927 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010928 }
10929}
10930multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010931 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010932 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010933 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010934 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010935 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010936 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010937 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
10938}
10939
10940multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010941 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010942 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010943 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
10944 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010945 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010946 OpNode, sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010947 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010948 sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010949}
10950
10951// Concat & Shift
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010952defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SchedWriteVecIMul>;
10953defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SchedWriteVecIMul>;
10954defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SchedWriteVecIMul>;
10955defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SchedWriteVecIMul>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010956
Coby Tayree71e37cc2017-11-21 09:48:44 +000010957// Compress
Simon Pilgrim21e89792018-04-13 14:36:59 +000010958defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010959 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010960defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010961 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010962// Expand
Simon Pilgrim21e89792018-04-13 14:36:59 +000010963defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010964 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010965defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010966 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010967
Coby Tayree3880f2a2017-11-21 10:04:28 +000010968//===----------------------------------------------------------------------===//
10969// VNNI
10970//===----------------------------------------------------------------------===//
10971
10972let Constraints = "$src1 = $dst" in
10973multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010974 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000010975 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10976 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10977 "$src3, $src2", "$src2, $src3",
10978 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010979 VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010980 EVEX_4V, T8PD, Sched<[sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010981 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10982 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10983 "$src3, $src2", "$src2, $src3",
10984 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
10985 (VTI.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000010986 (VTI.LdFrag addr:$src3)))))>,
10987 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010988 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010989 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10990 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
10991 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
10992 "$src2, ${src3}"##VTI.BroadcastStr,
10993 (OpNode VTI.RC:$src1, VTI.RC:$src2,
10994 (VTI.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000010995 (VTI.ScalarLdFrag addr:$src3))))>,
10996 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010997 T8PD, Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010998}
10999
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011000multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode,
11001 X86SchedWriteWidths sched> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000011002 let Predicates = [HasVNNI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011003 defm Z : VNNI_rmb<Op, OpStr, OpNode, sched.ZMM, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011004 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011005 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, sched.YMM, v8i32x_info>, EVEX_V256;
11006 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, sched.XMM, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011007 }
11008}
11009
Simon Pilgrim21e89792018-04-13 14:36:59 +000011010// FIXME: Is there a better scheduler class for VPDP?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011011defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SchedWriteVecIMul>;
11012defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SchedWriteVecIMul>;
11013defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SchedWriteVecIMul>;
11014defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SchedWriteVecIMul>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000011015
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011016//===----------------------------------------------------------------------===//
11017// Bit Algorithms
11018//===----------------------------------------------------------------------===//
11019
Simon Pilgrim21e89792018-04-13 14:36:59 +000011020// FIXME: Is there a better scheduler class for VPOPCNTB/VPOPCNTW?
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011021defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011022 avx512vl_i8_info, HasBITALG>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000011023defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000011024 avx512vl_i16_info, HasBITALG>, VEX_W;
11025
11026defm : avx512_unary_lowering<"VPOPCNTB", ctpop, avx512vl_i8_info, HasBITALG>;
11027defm : avx512_unary_lowering<"VPOPCNTW", ctpop, avx512vl_i16_info, HasBITALG>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000011028
Simon Pilgrim21e89792018-04-13 14:36:59 +000011029multiclass VPSHUFBITQMB_rm<X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011030 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
11031 (ins VTI.RC:$src1, VTI.RC:$src2),
11032 "vpshufbitqmb",
11033 "$src2, $src1", "$src1, $src2",
11034 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011035 (VTI.VT VTI.RC:$src2))>, EVEX_4V, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011036 Sched<[sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011037 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
11038 (ins VTI.RC:$src1, VTI.MemOp:$src2),
11039 "vpshufbitqmb",
11040 "$src2, $src1", "$src1, $src2",
11041 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011042 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2))))>,
11043 EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011044 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011045}
11046
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011047multiclass VPSHUFBITQMB_common<X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000011048 let Predicates = [HasBITALG] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011049 defm Z : VPSHUFBITQMB_rm<sched.ZMM, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011050 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011051 defm Z256 : VPSHUFBITQMB_rm<sched.YMM, VTI.info256>, EVEX_V256;
11052 defm Z128 : VPSHUFBITQMB_rm<sched.XMM, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011053 }
11054}
11055
Simon Pilgrim21e89792018-04-13 14:36:59 +000011056// FIXME: Is there a better scheduler class for VPSHUFBITQMB?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011057defm VPSHUFBITQMB : VPSHUFBITQMB_common<SchedWriteVecIMul, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000011058
Coby Tayreed8b17be2017-11-26 09:36:41 +000011059//===----------------------------------------------------------------------===//
11060// GFNI
11061//===----------------------------------------------------------------------===//
11062
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011063multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
11064 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011065 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011066 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info, sched.ZMM, 1>,
11067 EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011068 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011069 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info, sched.YMM, 1>,
11070 EVEX_V256;
11071 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info, sched.XMM, 1>,
11072 EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011073 }
11074}
11075
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011076defm VGF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb,
11077 SchedWriteVecALU>,
11078 EVEX_CD8<8, CD8VF>, T8PD;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011079
11080multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011081 X86FoldableSchedWrite sched, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000011082 X86VectorVTInfo BcstVTI>
Simon Pilgrim21e89792018-04-13 14:36:59 +000011083 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, sched, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011084 let ExeDomain = VTI.ExeDomain in
11085 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
11086 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
11087 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
11088 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
11089 (OpNode (VTI.VT VTI.RC:$src1),
11090 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000011091 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000011092 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011093}
11094
Simon Pilgrim36be8522017-11-29 18:52:20 +000011095multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011096 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000011097 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011098 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.ZMM,
11099 v64i8_info, v8i64_info>, EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011100 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011101 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.YMM,
11102 v32i8x_info, v4i64x_info>, EVEX_V256;
11103 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.XMM,
11104 v16i8x_info, v2i64x_info>, EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000011105 }
11106}
11107
Craig Topperb18d6222018-01-06 07:18:08 +000011108defm VGF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011109 X86GF2P8affineinvqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011110 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
11111defm VGF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000011112 X86GF2P8affineqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000011113 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;