blob: 3c5ae583c2ab20f2dfe0bed55ac95a7aabc3e3e2 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
Michael Zuckerman9e588312017-10-31 10:00:19 +0000195def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000196def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
197def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
198def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
199def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
200def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
201def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
202
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203// This multiclass generates the masking variants from the non-masking
204// variant. It only provides the assembly pieces for the masking variants.
205// It assumes custom ISel patterns for masking which can be provided as
206// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_custom<bits<8> O, Format F,
208 dag Outs,
209 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
210 string OpcodeStr,
211 string AttSrcAsm, string IntelSrcAsm,
212 list<dag> Pattern,
213 list<dag> MaskingPattern,
214 list<dag> ZeroMaskingPattern,
215 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000222 Pattern>;
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000229 MaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000241 ZeroMaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000242 EVEX_KZ;
243}
244
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000245
Adam Nemet34801422014-10-08 23:25:39 +0000246// Common base class of AVX512_maskable and AVX512_maskable_3src.
247multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
248 dag Outs,
249 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
250 string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
252 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000253 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000254 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000255 bit IsCommutable = 0,
256 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000257 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
258 AttSrcAsm, IntelSrcAsm,
259 [(set _.RC:$dst, RHS)],
260 [(set _.RC:$dst, MaskingRHS)],
261 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000262 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000263 MaskingConstraint, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000265
Adam Nemet2e91ee52014-08-14 17:13:19 +0000266// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000267// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000269// This version uses a separate dag for non-masking and masking.
270multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
271 dag Outs, dag Ins, string OpcodeStr,
272 string AttSrcAsm, string IntelSrcAsm,
273 dag RHS, dag MaskRHS,
Craig Topper3a622a12017-08-17 15:40:25 +0000274 bit IsCommutable = 0, bit IsKCommutable = 0,
275 SDNode Select = vselect> :
276 AVX512_maskable_custom<O, F, Outs, Ins,
277 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
278 !con((ins _.KRCWM:$mask), Ins),
279 OpcodeStr, AttSrcAsm, IntelSrcAsm,
280 [(set _.RC:$dst, RHS)],
281 [(set _.RC:$dst,
282 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
283 [(set _.RC:$dst,
284 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000285 "$src0 = $dst", IsCommutable, IsKCommutable>;
Craig Topper3a622a12017-08-17 15:40:25 +0000286
287// This multiclass generates the unconditional/non-masking, the masking and
288// the zero-masking variant of the vector instruction. In the masking case, the
289// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000290multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
291 dag Outs, dag Ins, string OpcodeStr,
292 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000293 dag RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000294 bit IsCommutable = 0, bit IsKCommutable = 0,
295 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000296 AVX512_maskable_common<O, F, _, Outs, Ins,
297 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
298 !con((ins _.KRCWM:$mask), Ins),
299 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000300 (Select _.KRCWM:$mask, RHS, _.RC:$src0),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000301 Select, "$src0 = $dst", IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000302
303// This multiclass generates the unconditional/non-masking, the masking and
304// the zero-masking variant of the scalar instruction.
305multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag Ins, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000308 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000309 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000310 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000311 RHS, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000312
Adam Nemet34801422014-10-08 23:25:39 +0000313// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000314// ($src1) is already tied to $dst so we just use that for the preserved
315// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
316// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag NonTiedIns, string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000320 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000321 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000322 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000323 SDNode Select = vselect,
324 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000325 AVX512_maskable_common<O, F, _, Outs,
326 !con((ins _.RC:$src1), NonTiedIns),
327 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000329 OpcodeStr, AttSrcAsm, IntelSrcAsm,
330 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000331 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000332 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000333
Igor Breger15820b02015-07-01 13:24:28 +0000334multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
335 dag Outs, dag NonTiedIns, string OpcodeStr,
336 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000337 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000338 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000339 bit IsKCommutable = 0,
340 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000341 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000342 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000343 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000344
Adam Nemet34801422014-10-08 23:25:39 +0000345multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
346 dag Outs, dag Ins,
347 string OpcodeStr,
348 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000349 list<dag> Pattern> :
Adam Nemet34801422014-10-08 23:25:39 +0000350 AVX512_maskable_custom<O, F, Outs, Ins,
351 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
352 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000353 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000354 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000355
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000356
357// Instruction with mask that puts result in mask register,
358// like "compare" and "vptest"
359multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
360 dag Outs,
361 dag Ins, dag MaskingIns,
362 string OpcodeStr,
363 string AttSrcAsm, string IntelSrcAsm,
364 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 list<dag> MaskingPattern,
366 bit IsCommutable = 0> {
367 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000369 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
370 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000371 Pattern>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000372
373 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000374 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
375 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000376 MaskingPattern>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000377}
378
379multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
380 dag Outs,
381 dag Ins, dag MaskingIns,
382 string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000384 dag RHS, dag MaskingRHS,
385 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000386 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
387 AttSrcAsm, IntelSrcAsm,
388 [(set _.KRC:$dst, RHS)],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000389 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000390
391multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
392 dag Outs, dag Ins, string OpcodeStr,
393 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000394 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000395 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
396 !con((ins _.KRCWM:$mask), Ins),
397 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000398 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000399
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000400multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
401 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000402 string AttSrcAsm, string IntelSrcAsm> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403 AVX512_maskable_custom_cmp<O, F, Outs,
404 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000405 AttSrcAsm, IntelSrcAsm, [], []>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000406
Craig Topperabe80cc2016-08-28 06:06:28 +0000407// This multiclass generates the unconditional/non-masking, the masking and
408// the zero-masking variant of the vector instruction. In the masking case, the
409// perserved vector elements come from a new dummy input operand tied to $dst.
410multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
411 dag Outs, dag Ins, string OpcodeStr,
412 string AttSrcAsm, string IntelSrcAsm,
413 dag RHS, dag MaskedRHS,
Craig Topperabe80cc2016-08-28 06:06:28 +0000414 bit IsCommutable = 0, SDNode Select = vselect> :
415 AVX512_maskable_custom<O, F, Outs, Ins,
416 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
417 !con((ins _.KRCWM:$mask), Ins),
418 OpcodeStr, AttSrcAsm, IntelSrcAsm,
419 [(set _.RC:$dst, RHS)],
420 [(set _.RC:$dst,
421 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
422 [(set _.RC:$dst,
423 (Select _.KRCWM:$mask, MaskedRHS,
424 _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000425 "$src0 = $dst", IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +0000426
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000427
Craig Topper9d9251b2016-05-08 20:10:20 +0000428// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
429// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
Marina Yatsina6fc2aaa2018-01-22 10:05:23 +0000430// swizzled by ExecutionDomainFix to pxor.
Craig Topper9d9251b2016-05-08 20:10:20 +0000431// We set canFoldAsLoad because this can be converted to a constant-pool
432// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000433let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000434 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000435def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000436 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000437def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
438 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000439}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440
Craig Topper6393afc2017-01-09 02:44:34 +0000441// Alias instructions that allow VPTERNLOG to be used with a mask to create
442// a mix of all ones and all zeros elements. This is done this way to force
443// the same register to be used as input for all three sources.
Simon Pilgrim26f106f2017-12-08 15:17:32 +0000444let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in {
Craig Topper6393afc2017-01-09 02:44:34 +0000445def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
446 (ins VK16WM:$mask), "",
447 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
448 (v16i32 immAllOnesV),
449 (v16i32 immAllZerosV)))]>;
450def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
451 (ins VK8WM:$mask), "",
452 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
453 (bc_v8i64 (v16i32 immAllOnesV)),
454 (bc_v8i64 (v16i32 immAllZerosV))))]>;
455}
456
Craig Toppere5ce84a2016-05-08 21:33:53 +0000457let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000458 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000459def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
460 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
461def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
462 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
463}
464
Craig Topperadd9cc62016-12-18 06:23:14 +0000465// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
466// This is expanded by ExpandPostRAPseudos.
467let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000468 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000469 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
470 [(set FR32X:$dst, fp32imm0)]>;
471 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
472 [(set FR64X:$dst, fpimm0)]>;
473}
474
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000475//===----------------------------------------------------------------------===//
476// AVX-512 - VECTOR INSERT
477//
Craig Topper3a622a12017-08-17 15:40:25 +0000478
479// Supports two different pattern operators for mask and unmasked ops. Allows
480// null_frag to be passed for one.
481multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
482 X86VectorVTInfo To,
483 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000484 SDPatternOperator vinsert_for_mask,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000485 X86FoldableSchedWrite sched> {
Craig Topperc228d792017-09-05 05:49:44 +0000486 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000487 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000488 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489 "vinsert" # From.EltTypeName # "x" # From.NumElts,
490 "$src3, $src2, $src1", "$src1, $src2, $src3",
491 (vinsert_insert:$src3 (To.VT To.RC:$src1),
492 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000493 (iPTR imm)),
494 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
495 (From.VT From.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000496 (iPTR imm))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000497 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000498 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000499 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000500 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 "vinsert" # From.EltTypeName # "x" # From.NumElts,
502 "$src3, $src2, $src1", "$src1, $src2, $src3",
503 (vinsert_insert:$src3 (To.VT To.RC:$src1),
504 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000505 (iPTR imm)),
506 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000508 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000509 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000510 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000511 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000512}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000513
Craig Topper3a622a12017-08-17 15:40:25 +0000514// Passes the same pattern operator for masked and unmasked ops.
515multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
516 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000517 SDPatternOperator vinsert_insert,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000518 X86FoldableSchedWrite sched> :
519 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, sched>;
Craig Topper3a622a12017-08-17 15:40:25 +0000520
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
522 X86VectorVTInfo To, PatFrag vinsert_insert,
523 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
524 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000525 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
527 (To.VT (!cast<Instruction>(InstrStr#"rr")
528 To.RC:$src1, From.RC:$src2,
529 (INSERT_get_vinsert_imm To.RC:$ins)))>;
530
531 def : Pat<(vinsert_insert:$ins
532 (To.VT To.RC:$src1),
533 (From.VT (bitconvert (From.LdFrag addr:$src2))),
534 (iPTR imm)),
535 (To.VT (!cast<Instruction>(InstrStr#"rm")
536 To.RC:$src1, addr:$src2,
537 (INSERT_get_vinsert_imm To.RC:$ins)))>;
538 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539}
540
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000541multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000542 ValueType EltVT64, int Opcode256,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000543 X86FoldableSchedWrite sched> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544
545 let Predicates = [HasVLX] in
546 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000549 vinsert128_insert, sched>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000550
551 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000554 vinsert128_insert, sched>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000555
556 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000557 X86VectorVTInfo< 4, EltVT64, VR256X>,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000559 vinsert256_insert, sched>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000560
Craig Topper3a622a12017-08-17 15:40:25 +0000561 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000563 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000566 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000567 VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000568
Craig Topper3a622a12017-08-17 15:40:25 +0000569 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000570 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000571 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000572 X86VectorVTInfo< 2, EltVT64, VR128X>,
573 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000574 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000575 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576
Craig Topper3a622a12017-08-17 15:40:25 +0000577 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000578 X86VectorVTInfo< 8, EltVT32, VR256X>,
579 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000580 null_frag, vinsert256_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000581 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000582 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583}
584
Simon Pilgrim21e89792018-04-13 14:36:59 +0000585// FIXME: Is there a better scheduler class for VINSERTF/VINSERTI?
586defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, WriteFShuffle256>;
587defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, WriteShuffle256>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000588
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000590// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000593defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000594 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000595
596defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000598defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000599 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000600
601defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000602 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000603defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000604 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000605
606// Codegen pattern with the alternative types insert VEC128 into VEC256
607defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
608 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
609defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
610 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
611// Codegen pattern with the alternative types insert VEC128 into VEC512
612defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
613 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
614defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
615 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
616// Codegen pattern with the alternative types insert VEC256 into VEC512
617defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
618 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
619defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
620 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
621
Craig Topperf7a19db2017-10-08 01:33:40 +0000622
623multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
624 X86VectorVTInfo To, X86VectorVTInfo Cast,
625 PatFrag vinsert_insert,
626 SDNodeXForm INSERT_get_vinsert_imm,
627 list<Predicate> p> {
628let Predicates = p in {
629 def : Pat<(Cast.VT
630 (vselect Cast.KRCWM:$mask,
631 (bitconvert
632 (vinsert_insert:$ins (To.VT To.RC:$src1),
633 (From.VT From.RC:$src2),
634 (iPTR imm))),
635 Cast.RC:$src0)),
636 (!cast<Instruction>(InstrStr#"rrk")
637 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
638 (INSERT_get_vinsert_imm To.RC:$ins))>;
639 def : Pat<(Cast.VT
640 (vselect Cast.KRCWM:$mask,
641 (bitconvert
642 (vinsert_insert:$ins (To.VT To.RC:$src1),
643 (From.VT
644 (bitconvert
645 (From.LdFrag addr:$src2))),
646 (iPTR imm))),
647 Cast.RC:$src0)),
648 (!cast<Instruction>(InstrStr#"rmk")
649 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
650 (INSERT_get_vinsert_imm To.RC:$ins))>;
651
652 def : Pat<(Cast.VT
653 (vselect Cast.KRCWM:$mask,
654 (bitconvert
655 (vinsert_insert:$ins (To.VT To.RC:$src1),
656 (From.VT From.RC:$src2),
657 (iPTR imm))),
658 Cast.ImmAllZerosV)),
659 (!cast<Instruction>(InstrStr#"rrkz")
660 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
661 (INSERT_get_vinsert_imm To.RC:$ins))>;
662 def : Pat<(Cast.VT
663 (vselect Cast.KRCWM:$mask,
664 (bitconvert
665 (vinsert_insert:$ins (To.VT To.RC:$src1),
666 (From.VT
667 (bitconvert
668 (From.LdFrag addr:$src2))),
669 (iPTR imm))),
670 Cast.ImmAllZerosV)),
671 (!cast<Instruction>(InstrStr#"rmkz")
672 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
673 (INSERT_get_vinsert_imm To.RC:$ins))>;
674}
675}
676
677defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
678 v8f32x_info, vinsert128_insert,
679 INSERT_get_vinsert128_imm, [HasVLX]>;
680defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
681 v4f64x_info, vinsert128_insert,
682 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
683
684defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
685 v8i32x_info, vinsert128_insert,
686 INSERT_get_vinsert128_imm, [HasVLX]>;
687defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
688 v8i32x_info, vinsert128_insert,
689 INSERT_get_vinsert128_imm, [HasVLX]>;
690defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
691 v8i32x_info, vinsert128_insert,
692 INSERT_get_vinsert128_imm, [HasVLX]>;
693defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
694 v4i64x_info, vinsert128_insert,
695 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
696defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
697 v4i64x_info, vinsert128_insert,
698 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
699defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
700 v4i64x_info, vinsert128_insert,
701 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
702
703defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
704 v16f32_info, vinsert128_insert,
705 INSERT_get_vinsert128_imm, [HasAVX512]>;
706defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
707 v8f64_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasDQI]>;
709
710defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
711 v16i32_info, vinsert128_insert,
712 INSERT_get_vinsert128_imm, [HasAVX512]>;
713defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
714 v16i32_info, vinsert128_insert,
715 INSERT_get_vinsert128_imm, [HasAVX512]>;
716defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
717 v16i32_info, vinsert128_insert,
718 INSERT_get_vinsert128_imm, [HasAVX512]>;
719defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
720 v8i64_info, vinsert128_insert,
721 INSERT_get_vinsert128_imm, [HasDQI]>;
722defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
723 v8i64_info, vinsert128_insert,
724 INSERT_get_vinsert128_imm, [HasDQI]>;
725defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
726 v8i64_info, vinsert128_insert,
727 INSERT_get_vinsert128_imm, [HasDQI]>;
728
729defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
730 v16f32_info, vinsert256_insert,
731 INSERT_get_vinsert256_imm, [HasDQI]>;
732defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
733 v8f64_info, vinsert256_insert,
734 INSERT_get_vinsert256_imm, [HasAVX512]>;
735
736defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
737 v16i32_info, vinsert256_insert,
738 INSERT_get_vinsert256_imm, [HasDQI]>;
739defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
740 v16i32_info, vinsert256_insert,
741 INSERT_get_vinsert256_imm, [HasDQI]>;
742defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
743 v16i32_info, vinsert256_insert,
744 INSERT_get_vinsert256_imm, [HasDQI]>;
745defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
746 v8i64_info, vinsert256_insert,
747 INSERT_get_vinsert256_imm, [HasAVX512]>;
748defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
749 v8i64_info, vinsert256_insert,
750 INSERT_get_vinsert256_imm, [HasAVX512]>;
751defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
752 v8i64_info, vinsert256_insert,
753 INSERT_get_vinsert256_imm, [HasAVX512]>;
754
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000755// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000756let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000757def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000758 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000759 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim577ae242018-04-12 19:25:07 +0000760 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
761 EVEX_4V, Sched<[WriteFShuffle]>;
Craig Topper6189d3e2016-07-19 01:26:19 +0000762def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000763 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000764 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000765 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000766 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Simon Pilgrim577ae242018-04-12 19:25:07 +0000767 imm:$src3))]>,
768 EVEX_4V, EVEX_CD8<32, CD8VT1>, Sched<[WriteFShuffleLd, ReadAfterLd]>;
Craig Topper43973152016-10-09 06:41:47 +0000769}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000770
771//===----------------------------------------------------------------------===//
772// AVX-512 VECTOR EXTRACT
773//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000774
Craig Topper3a622a12017-08-17 15:40:25 +0000775// Supports two different pattern operators for mask and unmasked ops. Allows
776// null_frag to be passed for one.
777multiclass vextract_for_size_split<int Opcode,
778 X86VectorVTInfo From, X86VectorVTInfo To,
779 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000780 SDPatternOperator vextract_for_mask,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000781 SchedWrite SchedRR, SchedWrite SchedMR> {
Igor Breger7f69a992015-09-10 12:54:54 +0000782
783 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000784 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000785 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000786 "vextract" # To.EltTypeName # "x" # To.NumElts,
787 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000788 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000789 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
790 AVX512AIi8Base, EVEX, Sched<[SchedRR]>;
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000791
Craig Toppere1cac152016-06-07 07:27:54 +0000792 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000793 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000794 "vextract" # To.EltTypeName # "x" # To.NumElts #
795 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
796 [(store (To.VT (vextract_extract:$idx
797 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000798 addr:$dst)]>, EVEX,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000799 Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000800
Craig Toppere1cac152016-06-07 07:27:54 +0000801 let mayStore = 1, hasSideEffects = 0 in
802 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
803 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000804 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000805 "vextract" # To.EltTypeName # "x" # To.NumElts #
806 "\t{$idx, $src1, $dst {${mask}}|"
Simon Pilgrim0e456342018-04-12 20:47:34 +0000807 "$dst {${mask}}, $src1, $idx}", []>,
808 EVEX_K, EVEX, Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000809 }
Igor Bregerac29a822015-09-09 14:35:09 +0000810}
811
Craig Topper3a622a12017-08-17 15:40:25 +0000812// Passes the same pattern operator for masked and unmasked ops.
813multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
814 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000815 SDPatternOperator vextract_extract,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000816 SchedWrite SchedRR, SchedWrite SchedMR> :
817 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, SchedRR, SchedMR>;
Craig Topper3a622a12017-08-17 15:40:25 +0000818
Igor Bregerdefab3c2015-10-08 12:55:01 +0000819// Codegen pattern for the alternative types
820multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
821 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000822 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000823 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000824 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
825 (To.VT (!cast<Instruction>(InstrStr#"rr")
826 From.RC:$src1,
827 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000828 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
829 (iPTR imm))), addr:$dst),
830 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
831 (EXTRACT_get_vextract_imm To.RC:$ext))>;
832 }
Igor Breger7f69a992015-09-10 12:54:54 +0000833}
834
835multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000836 ValueType EltVT64, int Opcode256,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000837 SchedWrite SchedRR, SchedWrite SchedMR> {
Craig Topperaadec702017-08-14 01:53:10 +0000838 let Predicates = [HasAVX512] in {
839 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
840 X86VectorVTInfo<16, EltVT32, VR512>,
841 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000842 vextract128_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000843 EVEX_V512, EVEX_CD8<32, CD8VT4>;
844 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
845 X86VectorVTInfo< 8, EltVT64, VR512>,
846 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000847 vextract256_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000848 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
849 }
Igor Breger7f69a992015-09-10 12:54:54 +0000850 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000851 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000852 X86VectorVTInfo< 8, EltVT32, VR256X>,
853 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000854 vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000855 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000856
857 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000858 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000859 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000860 X86VectorVTInfo< 4, EltVT64, VR256X>,
861 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000862 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000863 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000864
865 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000866 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000867 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000868 X86VectorVTInfo< 8, EltVT64, VR512>,
869 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000870 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000871 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000872 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000873 X86VectorVTInfo<16, EltVT32, VR512>,
874 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000875 null_frag, vextract256_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000876 EVEX_V512, EVEX_CD8<32, CD8VT8>;
877 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000878}
879
Craig Topper5fb1dc22018-04-02 02:44:55 +0000880defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, WriteFShuffle256, WriteFStore>;
881defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, WriteShuffle256, WriteVecStore>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000882
Igor Bregerdefab3c2015-10-08 12:55:01 +0000883// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000884// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000885defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000886 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000887defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000888 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000889
890defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000891 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000892defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000893 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000894
895defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000896 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000897defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000898 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000899
Craig Topper08a68572016-05-21 22:50:04 +0000900// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000901defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
902 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
903defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
904 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
905
906// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000907defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
908 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
909defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
910 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
911// Codegen pattern with the alternative types extract VEC256 from VEC512
912defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
913 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
914defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
915 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
916
Craig Topper5f3fef82016-05-22 07:40:58 +0000917
Craig Topper48a79172017-08-30 07:26:12 +0000918// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
919// smaller extract to enable EVEX->VEX.
920let Predicates = [NoVLX] in {
921def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
922 (v2i64 (VEXTRACTI128rr
923 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
924 (iPTR 1)))>;
925def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
926 (v2f64 (VEXTRACTF128rr
927 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
928 (iPTR 1)))>;
929def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
930 (v4i32 (VEXTRACTI128rr
931 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
932 (iPTR 1)))>;
933def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
934 (v4f32 (VEXTRACTF128rr
935 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
936 (iPTR 1)))>;
937def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
938 (v8i16 (VEXTRACTI128rr
939 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
940 (iPTR 1)))>;
941def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
942 (v16i8 (VEXTRACTI128rr
943 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
944 (iPTR 1)))>;
945}
946
947// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
948// smaller extract to enable EVEX->VEX.
949let Predicates = [HasVLX] in {
950def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
951 (v2i64 (VEXTRACTI32x4Z256rr
952 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
953 (iPTR 1)))>;
954def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
955 (v2f64 (VEXTRACTF32x4Z256rr
956 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
957 (iPTR 1)))>;
958def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
959 (v4i32 (VEXTRACTI32x4Z256rr
960 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
961 (iPTR 1)))>;
962def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
963 (v4f32 (VEXTRACTF32x4Z256rr
964 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
965 (iPTR 1)))>;
966def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
967 (v8i16 (VEXTRACTI32x4Z256rr
968 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
969 (iPTR 1)))>;
970def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
971 (v16i8 (VEXTRACTI32x4Z256rr
972 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
973 (iPTR 1)))>;
974}
975
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000976
Craig Toppera0883622017-08-26 22:24:57 +0000977// Additional patterns for handling a bitcast between the vselect and the
978// extract_subvector.
979multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
980 X86VectorVTInfo To, X86VectorVTInfo Cast,
981 PatFrag vextract_extract,
982 SDNodeXForm EXTRACT_get_vextract_imm,
983 list<Predicate> p> {
984let Predicates = p in {
985 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
986 (bitconvert
987 (To.VT (vextract_extract:$ext
988 (From.VT From.RC:$src), (iPTR imm)))),
989 To.RC:$src0)),
990 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
991 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
992 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
993
994 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
995 (bitconvert
996 (To.VT (vextract_extract:$ext
997 (From.VT From.RC:$src), (iPTR imm)))),
998 Cast.ImmAllZerosV)),
999 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1000 Cast.KRCWM:$mask, From.RC:$src,
1001 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1002}
1003}
1004
1005defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1006 v4f32x_info, vextract128_extract,
1007 EXTRACT_get_vextract128_imm, [HasVLX]>;
1008defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1009 v2f64x_info, vextract128_extract,
1010 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1011
1012defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1013 v4i32x_info, vextract128_extract,
1014 EXTRACT_get_vextract128_imm, [HasVLX]>;
1015defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1016 v4i32x_info, vextract128_extract,
1017 EXTRACT_get_vextract128_imm, [HasVLX]>;
1018defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1019 v4i32x_info, vextract128_extract,
1020 EXTRACT_get_vextract128_imm, [HasVLX]>;
1021defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1022 v2i64x_info, vextract128_extract,
1023 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1024defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1025 v2i64x_info, vextract128_extract,
1026 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1027defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1028 v2i64x_info, vextract128_extract,
1029 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1030
1031defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1032 v4f32x_info, vextract128_extract,
1033 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1034defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1035 v2f64x_info, vextract128_extract,
1036 EXTRACT_get_vextract128_imm, [HasDQI]>;
1037
1038defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1039 v4i32x_info, vextract128_extract,
1040 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1041defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1042 v4i32x_info, vextract128_extract,
1043 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1044defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1045 v4i32x_info, vextract128_extract,
1046 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1047defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1048 v2i64x_info, vextract128_extract,
1049 EXTRACT_get_vextract128_imm, [HasDQI]>;
1050defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1051 v2i64x_info, vextract128_extract,
1052 EXTRACT_get_vextract128_imm, [HasDQI]>;
1053defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1054 v2i64x_info, vextract128_extract,
1055 EXTRACT_get_vextract128_imm, [HasDQI]>;
1056
1057defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1058 v8f32x_info, vextract256_extract,
1059 EXTRACT_get_vextract256_imm, [HasDQI]>;
1060defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1061 v4f64x_info, vextract256_extract,
1062 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1063
1064defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1065 v8i32x_info, vextract256_extract,
1066 EXTRACT_get_vextract256_imm, [HasDQI]>;
1067defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1068 v8i32x_info, vextract256_extract,
1069 EXTRACT_get_vextract256_imm, [HasDQI]>;
1070defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1071 v8i32x_info, vextract256_extract,
1072 EXTRACT_get_vextract256_imm, [HasDQI]>;
1073defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1074 v4i64x_info, vextract256_extract,
1075 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1076defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1077 v4i64x_info, vextract256_extract,
1078 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1079defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1080 v4i64x_info, vextract256_extract,
1081 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1082
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001083// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001084def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001085 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001086 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00001087 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001088 EVEX, VEX_WIG, Sched<[WriteVecExtract]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001089
Craig Topper03b849e2016-05-21 22:50:11 +00001090def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001091 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001092 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001093 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001094 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001095 EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecExtractSt]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001096
1097//===---------------------------------------------------------------------===//
1098// AVX-512 BROADCAST
1099//---
Igor Breger131008f2016-05-01 08:40:00 +00001100// broadcast with a scalar argument.
1101multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1102 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001103 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1104 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1105 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1106 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1107 (X86VBroadcast SrcInfo.FRC:$src),
1108 DestInfo.RC:$src0)),
1109 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1110 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1111 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1112 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1113 (X86VBroadcast SrcInfo.FRC:$src),
1114 DestInfo.ImmAllZerosV)),
1115 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1116 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001117}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001118
Craig Topper17854ec2017-08-30 07:48:39 +00001119// Split version to allow mask and broadcast node to be different types. This
1120// helps support the 32x2 broadcasts.
1121multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001122 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001123 X86VectorVTInfo MaskInfo,
1124 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001125 X86VectorVTInfo SrcInfo,
1126 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1127 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1128 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1129 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001130 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001131 (MaskInfo.VT
1132 (bitconvert
1133 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001134 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1135 (MaskInfo.VT
1136 (bitconvert
1137 (DestInfo.VT
Simon Pilgrim0e456342018-04-12 20:47:34 +00001138 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
1139 T8PD, EVEX, Sched<[SchedRR]>;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001140 let mayLoad = 1 in
1141 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1142 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001143 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001144 (MaskInfo.VT
1145 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001146 (DestInfo.VT (UnmaskedOp
1147 (SrcInfo.ScalarLdFrag addr:$src))))),
1148 (MaskInfo.VT
1149 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001150 (DestInfo.VT (X86VBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001151 (SrcInfo.ScalarLdFrag addr:$src)))))>,
1152 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001153 Sched<[SchedRM]>;
Craig Topper80934372016-07-16 03:42:59 +00001154 }
Craig Toppere1cac152016-06-07 07:27:54 +00001155
Craig Topper17854ec2017-08-30 07:48:39 +00001156 def : Pat<(MaskInfo.VT
1157 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001158 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001159 (SrcInfo.VT (scalar_to_vector
1160 (SrcInfo.ScalarLdFrag addr:$src))))))),
1161 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1162 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1163 (bitconvert
1164 (DestInfo.VT
1165 (X86VBroadcast
1166 (SrcInfo.VT (scalar_to_vector
1167 (SrcInfo.ScalarLdFrag addr:$src)))))),
1168 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001169 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001170 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1171 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1172 (bitconvert
1173 (DestInfo.VT
1174 (X86VBroadcast
1175 (SrcInfo.VT (scalar_to_vector
1176 (SrcInfo.ScalarLdFrag addr:$src)))))),
1177 MaskInfo.ImmAllZerosV)),
1178 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1179 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001180}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001181
Craig Topper17854ec2017-08-30 07:48:39 +00001182// Helper class to force mask and broadcast result to same type.
1183multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001184 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001185 X86VectorVTInfo DestInfo,
1186 X86VectorVTInfo SrcInfo> :
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001187 avx512_broadcast_rm_split<opc, OpcodeStr, SchedRR, SchedRM,
1188 DestInfo, DestInfo, SrcInfo>;
Craig Topper17854ec2017-08-30 07:48:39 +00001189
Craig Topper80934372016-07-16 03:42:59 +00001190multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001191 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001192 let Predicates = [HasAVX512] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001193 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1194 WriteFShuffle256Ld, _.info512, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001195 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001196 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001197 }
Robert Khasanovaf318f72014-10-30 14:21:47 +00001198
1199 let Predicates = [HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001200 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1201 WriteFShuffle256Ld, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001202 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001203 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001204 }
1205}
1206
Craig Topper80934372016-07-16 03:42:59 +00001207multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1208 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001209 let Predicates = [HasAVX512] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001210 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1211 WriteFShuffle256Ld, _.info512, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001212 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1213 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001214 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001215
Craig Topper80934372016-07-16 03:42:59 +00001216 let Predicates = [HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001217 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1218 WriteFShuffle256Ld, _.info256, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001219 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1220 EVEX_V256;
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001221 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1222 WriteFShuffle256Ld, _.info128, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001223 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1224 EVEX_V128;
1225 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001226}
Craig Topper80934372016-07-16 03:42:59 +00001227defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1228 avx512vl_f32_info>;
1229defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1230 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001231
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001232def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001233 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001234def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001235 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001236
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001237multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR,
1238 X86VectorVTInfo _, SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001239 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001240 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001241 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001242 (ins SrcRC:$src),
1243 "vpbroadcast"##_.Suffix, "$src", "$src",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001244 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001245 Sched<[SchedRR]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001246}
1247
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001248multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR,
Guy Blank7f60c992017-08-09 17:21:01 +00001249 X86VectorVTInfo _, SDPatternOperator OpNode,
1250 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001251 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001252 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1253 (outs _.RC:$dst), (ins GR32:$src),
1254 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1255 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1256 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +00001257 "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>;
Guy Blank7f60c992017-08-09 17:21:01 +00001258
1259 def : Pat <(_.VT (OpNode SrcRC:$src)),
1260 (!cast<Instruction>(Name#r)
1261 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1262
1263 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1264 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1265 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1266
1267 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1268 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1269 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1270}
1271
1272multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1273 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1274 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1275 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001276 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512,
1277 OpNode, SrcRC, Subreg>, EVEX_V512;
Guy Blank7f60c992017-08-09 17:21:01 +00001278 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001279 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256,
1280 _.info256, OpNode, SrcRC, Subreg>, EVEX_V256;
1281 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle,
1282 _.info128, OpNode, SrcRC, Subreg>, EVEX_V128;
Guy Blank7f60c992017-08-09 17:21:01 +00001283 }
1284}
1285
Robert Khasanovcbc57032014-12-09 16:38:41 +00001286multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001287 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001288 RegisterClass SrcRC, Predicate prd> {
1289 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001290 defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode,
1291 SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001292 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001293 defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode,
1294 SrcRC>, EVEX_V256;
1295 defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode,
1296 SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001297 }
1298}
1299
Guy Blank7f60c992017-08-09 17:21:01 +00001300defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1301 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1302defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1303 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1304 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001305defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1306 X86VBroadcast, GR32, HasAVX512>;
1307defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1308 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001309
Igor Breger21296d22015-10-20 11:56:42 +00001310// Provide aliases for broadcast from the same register class that
1311// automatically does the extract.
1312multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1313 X86VectorVTInfo SrcInfo> {
1314 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1315 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1316 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1317}
1318
1319multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1320 AVX512VLVectorVTInfo _, Predicate prd> {
1321 let Predicates = [prd] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001322 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle256,
1323 WriteShuffle256Ld, _.info512, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001324 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1325 EVEX_V512;
1326 // Defined separately to avoid redefinition.
1327 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1328 }
1329 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001330 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle256,
1331 WriteShuffle256Ld, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001332 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1333 EVEX_V256;
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001334 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle,
1335 WriteShuffleLd, _.info128, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001336 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001337 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001338}
1339
Igor Breger21296d22015-10-20 11:56:42 +00001340defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1341 avx512vl_i8_info, HasBWI>;
1342defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1343 avx512vl_i16_info, HasBWI>;
1344defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1345 avx512vl_i32_info, HasAVX512>;
1346defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1347 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001348
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001349multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1350 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001351 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001352 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1353 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001354 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1355 AVX5128IBase, EVEX, Sched<[WriteShuffleLd]>;
Adam Nemet73f72e12014-06-27 00:43:38 +00001356}
1357
Craig Topperd6f4be92017-08-21 05:29:02 +00001358// This should be used for the AVX512DQ broadcast instructions. It disables
1359// the unmasked patterns so that we only use the DQ instructions when masking
1360// is requested.
1361multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1362 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001363 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001364 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1365 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1366 (null_frag),
1367 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001368 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1369 AVX5128IBase, EVEX, Sched<[WriteShuffleLd]>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001370}
1371
Simon Pilgrim79195582017-02-21 16:41:44 +00001372let Predicates = [HasAVX512] in {
1373 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1374 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1375 (VPBROADCASTQZm addr:$src)>;
1376}
1377
Craig Topperad3d0312017-10-10 21:07:14 +00001378let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001379 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1380 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1381 (VPBROADCASTQZ128m addr:$src)>;
1382 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1383 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001384}
1385let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001386 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1387 // This means we'll encounter truncated i32 loads; match that here.
1388 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1389 (VPBROADCASTWZ128m addr:$src)>;
1390 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1391 (VPBROADCASTWZ256m addr:$src)>;
1392 def : Pat<(v8i16 (X86VBroadcast
1393 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1394 (VPBROADCASTWZ128m addr:$src)>;
1395 def : Pat<(v16i16 (X86VBroadcast
1396 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1397 (VPBROADCASTWZ256m addr:$src)>;
1398}
1399
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001400//===----------------------------------------------------------------------===//
1401// AVX-512 BROADCAST SUBVECTORS
1402//
1403
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001404defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1405 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001406 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001407defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1408 v16f32_info, v4f32x_info>,
1409 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1410defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1411 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001412 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001413defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1414 v8f64_info, v4f64x_info>, VEX_W,
1415 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1416
Craig Topper715ad7f2016-10-16 23:29:51 +00001417let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001418def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1419 (VBROADCASTF64X4rm addr:$src)>;
1420def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1421 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001422def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1423 (VBROADCASTI64X4rm addr:$src)>;
1424def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1425 (VBROADCASTI64X4rm addr:$src)>;
1426
1427// Provide fallback in case the load node that is used in the patterns above
1428// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001429def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1430 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001431 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001432def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1433 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1434 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001435def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1436 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001437 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001438def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1439 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1440 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001441def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1442 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1443 (v16i16 VR256X:$src), 1)>;
1444def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1445 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1446 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001447
Craig Topperd6f4be92017-08-21 05:29:02 +00001448def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1449 (VBROADCASTF32X4rm addr:$src)>;
1450def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1451 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001452def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1453 (VBROADCASTI32X4rm addr:$src)>;
1454def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1455 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001456
1457// Patterns for selects of bitcasted operations.
1458def : Pat<(vselect VK16WM:$mask,
1459 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1460 (bc_v16f32 (v16i32 immAllZerosV))),
1461 (VBROADCASTF32X4rmkz VK16WM:$mask, addr:$src)>;
1462def : Pat<(vselect VK16WM:$mask,
1463 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1464 VR512:$src0),
1465 (VBROADCASTF32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1466def : Pat<(vselect VK16WM:$mask,
1467 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1468 (v16i32 immAllZerosV)),
1469 (VBROADCASTI32X4rmkz VK16WM:$mask, addr:$src)>;
1470def : Pat<(vselect VK16WM:$mask,
1471 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1472 VR512:$src0),
1473 (VBROADCASTI32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1474
1475def : Pat<(vselect VK8WM:$mask,
1476 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1477 (bc_v8f64 (v16i32 immAllZerosV))),
1478 (VBROADCASTF64X4rmkz VK8WM:$mask, addr:$src)>;
1479def : Pat<(vselect VK8WM:$mask,
1480 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1481 VR512:$src0),
1482 (VBROADCASTF64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1483def : Pat<(vselect VK8WM:$mask,
1484 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1485 (bc_v8i64 (v16i32 immAllZerosV))),
1486 (VBROADCASTI64X4rmkz VK8WM:$mask, addr:$src)>;
1487def : Pat<(vselect VK8WM:$mask,
1488 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1489 VR512:$src0),
1490 (VBROADCASTI64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001491}
1492
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001493let Predicates = [HasVLX] in {
1494defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1495 v8i32x_info, v4i32x_info>,
1496 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1497defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1498 v8f32x_info, v4f32x_info>,
1499 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001500
Craig Topperd6f4be92017-08-21 05:29:02 +00001501def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1502 (VBROADCASTF32X4Z256rm addr:$src)>;
1503def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1504 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001505def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1506 (VBROADCASTI32X4Z256rm addr:$src)>;
1507def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1508 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001509
Craig Topper5a2bd992018-02-05 08:37:37 +00001510// Patterns for selects of bitcasted operations.
1511def : Pat<(vselect VK8WM:$mask,
1512 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1513 (bc_v8f32 (v8i32 immAllZerosV))),
1514 (VBROADCASTF32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1515def : Pat<(vselect VK8WM:$mask,
1516 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1517 VR256X:$src0),
1518 (VBROADCASTF32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1519def : Pat<(vselect VK8WM:$mask,
1520 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1521 (v8i32 immAllZerosV)),
1522 (VBROADCASTI32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1523def : Pat<(vselect VK8WM:$mask,
1524 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1525 VR256X:$src0),
1526 (VBROADCASTI32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1527
1528
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001529// Provide fallback in case the load node that is used in the patterns above
1530// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001531def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1532 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1533 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001534def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001535 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001536 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001537def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1538 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1539 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001540def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001541 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001542 (v4i32 VR128X:$src), 1)>;
1543def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001544 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001545 (v8i16 VR128X:$src), 1)>;
1546def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001547 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001548 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001549}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001550
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001551let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001552defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001553 v4i64x_info, v2i64x_info>, VEX_W,
1554 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001555defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001556 v4f64x_info, v2f64x_info>, VEX_W,
1557 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001558
1559// Patterns for selects of bitcasted operations.
1560def : Pat<(vselect VK4WM:$mask,
1561 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1562 (bc_v4f64 (v8i32 immAllZerosV))),
1563 (VBROADCASTF64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1564def : Pat<(vselect VK4WM:$mask,
1565 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1566 VR256X:$src0),
1567 (VBROADCASTF64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
1568def : Pat<(vselect VK4WM:$mask,
1569 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1570 (bc_v4i64 (v8i32 immAllZerosV))),
1571 (VBROADCASTI64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1572def : Pat<(vselect VK4WM:$mask,
1573 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1574 VR256X:$src0),
1575 (VBROADCASTI64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001576}
1577
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001578let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001579defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001580 v8i64_info, v2i64x_info>, VEX_W,
1581 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001582defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001583 v16i32_info, v8i32x_info>,
1584 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001585defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001586 v8f64_info, v2f64x_info>, VEX_W,
1587 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001588defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001589 v16f32_info, v8f32x_info>,
1590 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001591
1592// Patterns for selects of bitcasted operations.
1593def : Pat<(vselect VK16WM:$mask,
1594 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1595 (bc_v16f32 (v16i32 immAllZerosV))),
1596 (VBROADCASTF32X8rmkz VK16WM:$mask, addr:$src)>;
1597def : Pat<(vselect VK16WM:$mask,
1598 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1599 VR512:$src0),
1600 (VBROADCASTF32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1601def : Pat<(vselect VK16WM:$mask,
1602 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1603 (v16i32 immAllZerosV)),
1604 (VBROADCASTI32X8rmkz VK16WM:$mask, addr:$src)>;
1605def : Pat<(vselect VK16WM:$mask,
1606 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1607 VR512:$src0),
1608 (VBROADCASTI32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1609
1610def : Pat<(vselect VK8WM:$mask,
1611 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1612 (bc_v8f64 (v16i32 immAllZerosV))),
1613 (VBROADCASTF64X2rmkz VK8WM:$mask, addr:$src)>;
1614def : Pat<(vselect VK8WM:$mask,
1615 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1616 VR512:$src0),
1617 (VBROADCASTF64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1618def : Pat<(vselect VK8WM:$mask,
1619 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1620 (bc_v8i64 (v16i32 immAllZerosV))),
1621 (VBROADCASTI64X2rmkz VK8WM:$mask, addr:$src)>;
1622def : Pat<(vselect VK8WM:$mask,
1623 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1624 VR512:$src0),
1625 (VBROADCASTI64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001626}
Adam Nemet73f72e12014-06-27 00:43:38 +00001627
Igor Bregerfa798a92015-11-02 07:39:36 +00001628multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001629 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001630 let Predicates = [HasDQI] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001631 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle256,
1632 WriteShuffle256Ld, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001633 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001634 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001635 let Predicates = [HasDQI, HasVLX] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001636 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle256,
1637 WriteShuffle256Ld, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001638 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001639 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001640}
1641
1642multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001643 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1644 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001645
1646 let Predicates = [HasDQI, HasVLX] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001647 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle,
1648 WriteShuffleLd, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001649 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001650 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001651}
1652
Craig Topper51e052f2016-10-15 16:26:02 +00001653defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1654 avx512vl_i32_info, avx512vl_i64_info>;
1655defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1656 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001657
Craig Topper52317e82017-01-15 05:47:45 +00001658let Predicates = [HasVLX] in {
1659def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1660 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1661def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1662 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1663}
1664
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001665def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001666 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001667def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1668 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1669
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001670def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001671 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001672def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1673 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001674
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001675//===----------------------------------------------------------------------===//
1676// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1677//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001678multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1679 X86VectorVTInfo _, RegisterClass KRC> {
1680 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001681 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001682 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>,
1683 EVEX, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001684}
1685
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001686multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001687 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1688 let Predicates = [HasCDI] in
1689 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1690 let Predicates = [HasCDI, HasVLX] in {
1691 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1692 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1693 }
1694}
1695
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001696defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001697 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001698defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001699 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001700
1701//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001702// -- VPERMI2 - 3 source operands form --
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001703
Simon Pilgrim21e89792018-04-13 14:36:59 +00001704multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
1705 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001706let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001707 // The index operand in the pattern should really be an integer type. However,
1708 // if we do that and it happens to come from a bitcast, then it becomes
1709 // difficult to find the bitcast needed to convert the index to the
1710 // destination type for the passthru since it will be folded with the bitcast
1711 // of the index operand.
1712 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001713 (ins _.RC:$src2, _.RC:$src3),
1714 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001715 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001716 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001717
Craig Topper4fa3b502016-09-06 06:56:59 +00001718 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001719 (ins _.RC:$src2, _.MemOp:$src3),
1720 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001721 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001722 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001723 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001724 }
1725}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001726
Simon Pilgrim21e89792018-04-13 14:36:59 +00001727multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
1728 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001729 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001730 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001731 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1732 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1733 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001734 (_.VT (X86VPermi2X _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001735 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1736 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001737 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001738}
1739
Simon Pilgrim21e89792018-04-13 14:36:59 +00001740multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
1741 X86FoldableSchedWrite sched,
Craig Topper4fa3b502016-09-06 06:56:59 +00001742 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001743 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512>,
1744 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001745 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001746 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128>,
1747 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info128>, EVEX_V128;
1748 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256>,
1749 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001750 }
1751}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001752
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001753multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001754 X86FoldableSchedWrite sched,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001755 AVX512VLVectorVTInfo VTInfo,
1756 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001757 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001758 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001759 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001760 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128>, EVEX_V128;
1761 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001762 }
1763}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001764
Simon Pilgrim21e89792018-04-13 14:36:59 +00001765defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", WriteVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001766 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001767defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", WriteVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001768 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001769defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", WriteVarShuffle256,
1770 avx512vl_i16_info, HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1771defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", WriteVarShuffle256,
1772 avx512vl_i8_info, HasVBMI>, EVEX_CD8<8, CD8VF>;
1773defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", WriteFVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001774 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001775defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", WriteFVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001776 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001777
Craig Topperaad5f112015-11-30 00:13:24 +00001778// VPERMT2
Simon Pilgrim21e89792018-04-13 14:36:59 +00001779multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
1780 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001781 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001782let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001783 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1784 (ins IdxVT.RC:$src2, _.RC:$src3),
1785 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001786 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001787 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001788
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001789 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1790 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1791 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001792 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001793 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001794 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001795 }
1796}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001797multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
1798 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001799 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001800 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001801 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1802 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1803 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1804 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001805 (_.VT (X86VPermt2 _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001806 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1807 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001808 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001809}
1810
Simon Pilgrim21e89792018-04-13 14:36:59 +00001811multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
1812 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001813 AVX512VLVectorVTInfo VTInfo,
1814 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001815 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001816 ShuffleMask.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001817 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001818 ShuffleMask.info512>, EVEX_V512;
1819 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001820 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001821 ShuffleMask.info128>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001822 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001823 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001824 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001825 ShuffleMask.info256>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001826 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001827 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001828 }
1829}
1830
Simon Pilgrim21e89792018-04-13 14:36:59 +00001831multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
1832 X86FoldableSchedWrite sched,
1833 AVX512VLVectorVTInfo VTInfo,
1834 AVX512VLVectorVTInfo Idx, Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001835 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001836 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001837 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001838 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001839 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001840 Idx.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001841 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001842 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001843 }
1844}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001845
Simon Pilgrim21e89792018-04-13 14:36:59 +00001846defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001847 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001848defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001849 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001850defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001851 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1852 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001853defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001854 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1855 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001856defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001857 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001858defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001859 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001860
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001861//===----------------------------------------------------------------------===//
1862// AVX-512 - BLEND using mask
1863//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001864
Simon Pilgrim21e89792018-04-13 14:36:59 +00001865multiclass WriteFVarBlendask<bits<8> opc, string OpcodeStr,
1866 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001867 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001868 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1869 (ins _.RC:$src1, _.RC:$src2),
1870 !strconcat(OpcodeStr,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001871 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001872 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001873 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1874 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001875 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001876 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001877 []>, EVEX_4V, EVEX_K, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001878 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1879 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1880 !strconcat(OpcodeStr,
1881 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001882 []>, EVEX_4V, EVEX_KZ, Sched<[sched]>;
Craig Toppera74e3082017-01-07 22:20:34 +00001883 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001884 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1885 (ins _.RC:$src1, _.MemOp:$src2),
1886 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001887 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001888 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001889 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001890 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1891 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001892 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001893 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001894 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001895 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001896 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1897 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1898 !strconcat(OpcodeStr,
1899 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001900 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001901 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001902 }
Craig Toppera74e3082017-01-07 22:20:34 +00001903 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001904}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001905multiclass WriteFVarBlendask_rmb<bits<8> opc, string OpcodeStr,
1906 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001907 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001908 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1909 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1910 !strconcat(OpcodeStr,
1911 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001912 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1913 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001914 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001915
Craig Topper16b20242018-02-23 20:48:44 +00001916 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1917 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1918 !strconcat(OpcodeStr,
1919 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}} {z}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001920 "$dst {${mask}} {z}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1921 EVEX_4V, EVEX_KZ, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001922 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper16b20242018-02-23 20:48:44 +00001923
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001924 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1925 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1926 !strconcat(OpcodeStr,
1927 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001928 "$dst, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1929 EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001930 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001931 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001932}
1933
Simon Pilgrim21e89792018-04-13 14:36:59 +00001934multiclass blendmask_dq<bits<8> opc, string OpcodeStr,
1935 X86FoldableSchedWrite sched,
1936 AVX512VLVectorVTInfo VTInfo> {
1937 defm Z : WriteFVarBlendask <opc, OpcodeStr, sched, VTInfo.info512>,
1938 WriteFVarBlendask_rmb <opc, OpcodeStr, sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001939
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001940 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001941 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched, VTInfo.info256>,
1942 WriteFVarBlendask_rmb<opc, OpcodeStr, sched, VTInfo.info256>, EVEX_V256;
1943 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched, VTInfo.info128>,
1944 WriteFVarBlendask_rmb<opc, OpcodeStr, sched, VTInfo.info128>, EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001945 }
1946}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001947
Simon Pilgrim21e89792018-04-13 14:36:59 +00001948multiclass blendmask_bw<bits<8> opc, string OpcodeStr,
1949 X86FoldableSchedWrite sched,
1950 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001951 let Predicates = [HasBWI] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001952 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001953
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001954 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001955 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched, VTInfo.info256>, EVEX_V256;
1956 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched, VTInfo.info128>, EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001957 }
1958}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001959
Simon Pilgrim21e89792018-04-13 14:36:59 +00001960defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", WriteFVarBlend, avx512vl_f32_info>;
1961defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", WriteFVarBlend, avx512vl_f64_info>, VEX_W;
1962defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", WriteVarBlend, avx512vl_i32_info>;
1963defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", WriteVarBlend, avx512vl_i64_info>, VEX_W;
1964defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", WriteVarBlend, avx512vl_i8_info>;
1965defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", WriteVarBlend, avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001966
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001967//===----------------------------------------------------------------------===//
1968// Compare Instructions
1969//===----------------------------------------------------------------------===//
1970
1971// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001972
Simon Pilgrim71660c62017-12-05 14:34:42 +00001973multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001974 X86FoldableSchedWrite sched> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001975 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1976 (outs _.KRC:$dst),
1977 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1978 "vcmp${cc}"#_.Suffix,
1979 "$src2, $src1", "$src1, $src2",
1980 (OpNode (_.VT _.RC:$src1),
1981 (_.VT _.RC:$src2),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001982 imm:$cc)>, EVEX_4V, Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00001983 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001984 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1985 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001986 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001987 "vcmp${cc}"#_.Suffix,
1988 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001989 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001990 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001991 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001992
1993 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1994 (outs _.KRC:$dst),
1995 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1996 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001997 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001998 (OpNodeRnd (_.VT _.RC:$src1),
1999 (_.VT _.RC:$src2),
2000 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002001 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002002 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002003 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002004 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002005 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2006 (outs VK1:$dst),
2007 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2008 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002009 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002010 Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002011 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002012 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2013 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00002014 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002015 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002016 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim71660c62017-12-05 14:34:42 +00002017 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002018 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002019
2020 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2021 (outs _.KRC:$dst),
2022 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2023 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002024 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002025 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002026 }// let isAsmParserOnly = 1, hasSideEffects = 0
2027
2028 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00002029 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002030 def rr : AVX512Ii8<0xC2, MRMSrcReg,
2031 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
2032 !strconcat("vcmp${cc}", _.Suffix,
2033 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2034 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2035 _.FRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002036 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002037 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002038 def rm : AVX512Ii8<0xC2, MRMSrcMem,
2039 (outs _.KRC:$dst),
2040 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2041 !strconcat("vcmp${cc}", _.Suffix,
2042 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2043 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2044 (_.ScalarLdFrag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002045 imm:$cc))]>,
2046 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002047 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002048 }
2049}
2050
2051let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00002052 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002053 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00002054 WriteFCmp>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00002055 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002056 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00002057 WriteFCmp>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002058}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002059
Craig Topper513d3fa2018-01-27 20:19:02 +00002060multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002061 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2062 bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00002063 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002064 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002065 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
2066 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002067 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002068 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002069 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002070 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
2071 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2072 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002073 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002074 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00002075 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002076 def rrk : AVX512BI<opc, MRMSrcReg,
2077 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
2078 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2079 "$dst {${mask}}, $src1, $src2}"),
2080 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002081 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002082 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002083 def rmk : AVX512BI<opc, MRMSrcMem,
2084 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2085 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2086 "$dst {${mask}}, $src1, $src2}"),
2087 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2088 (OpNode (_.VT _.RC:$src1),
2089 (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00002090 (_.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002091 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002092}
2093
Craig Topper513d3fa2018-01-27 20:19:02 +00002094multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002095 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2096 bit IsCommutable> :
2097 avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002098 def rmb : AVX512BI<opc, MRMSrcMem,
2099 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2100 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2101 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2102 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002103 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002104 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002105 def rmbk : AVX512BI<opc, MRMSrcMem,
2106 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2107 _.ScalarMemOp:$src2),
2108 !strconcat(OpcodeStr,
2109 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2110 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2111 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2112 (OpNode (_.VT _.RC:$src1),
2113 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00002114 (_.ScalarLdFrag addr:$src2)))))]>,
2115 EVEX_4V, EVEX_K, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002116 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002117}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002118
Craig Topper513d3fa2018-01-27 20:19:02 +00002119multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002120 X86FoldableSchedWrite sched,
2121 AVX512VLVectorVTInfo VTInfo, Predicate prd,
2122 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002123 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00002124 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, VTInfo.info512,
Craig Topper392cd032016-09-03 16:28:03 +00002125 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002126
2127 let Predicates = [prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002128 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, VTInfo.info256,
Craig Topper392cd032016-09-03 16:28:03 +00002129 IsCommutable>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002130 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, VTInfo.info128,
Craig Topper392cd032016-09-03 16:28:03 +00002131 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002132 }
2133}
2134
2135multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002136 PatFrag OpNode, X86FoldableSchedWrite sched,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002137 AVX512VLVectorVTInfo VTInfo,
2138 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002139 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00002140 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched, VTInfo.info512,
Craig Topper392cd032016-09-03 16:28:03 +00002141 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002142
2143 let Predicates = [prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002144 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched, VTInfo.info256,
Craig Topper392cd032016-09-03 16:28:03 +00002145 IsCommutable>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002146 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched, VTInfo.info128,
Craig Topper392cd032016-09-03 16:28:03 +00002147 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002148 }
2149}
2150
Craig Topper9471a7c2018-02-19 19:23:31 +00002151// This fragment treats X86cmpm as commutable to help match loads in both
2152// operands for PCMPEQ.
2153def X86pcmpeqm_c : PatFrag<(ops node:$src1, node:$src2),
2154 (X86cmpm_c node:$src1, node:$src2, (i8 0))>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002155def X86pcmpgtm : PatFrag<(ops node:$src1, node:$src2),
2156 (X86cmpm node:$src1, node:$src2, (i8 6))>;
2157
Simon Pilgrim21e89792018-04-13 14:36:59 +00002158// FIXME: Is there a better scheduler class for VPCMP?
Craig Topper9471a7c2018-02-19 19:23:31 +00002159defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm_c,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002160 WriteVecALU, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002161 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002162
Craig Topper9471a7c2018-02-19 19:23:31 +00002163defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm_c,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002164 WriteVecALU, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002165 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002166
Craig Topper9471a7c2018-02-19 19:23:31 +00002167defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm_c,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002168 WriteVecALU, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002169 EVEX_CD8<32, CD8VF>;
2170
Craig Topper9471a7c2018-02-19 19:23:31 +00002171defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm_c,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002172 WriteVecALU, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002173 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2174
2175defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002176 WriteVecALU, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002177 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002178
2179defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002180 WriteVecALU, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002181 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002182
Robert Khasanovf70f7982014-09-18 14:06:55 +00002183defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002184 WriteVecALU, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002185 EVEX_CD8<32, CD8VF>;
2186
Robert Khasanovf70f7982014-09-18 14:06:55 +00002187defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002188 WriteVecALU, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002189 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002190
Craig Toppera88306e2017-10-10 06:36:46 +00002191// Transforms to swizzle an immediate to help matching memory operand in first
2192// operand.
2193def CommutePCMPCC : SDNodeXForm<imm, [{
2194 uint8_t Imm = N->getZExtValue() & 0x7;
Craig Topper9b64bf52018-02-20 03:58:11 +00002195 Imm = X86::getSwappedVPCMPImm(Imm);
Craig Toppera88306e2017-10-10 06:36:46 +00002196 return getI8Imm(Imm, SDLoc(N));
2197}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198
Robert Khasanov29e3b962014-08-27 09:34:37 +00002199multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002200 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002201 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002202 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002203 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002204 !strconcat("vpcmp${cc}", Suffix,
2205 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002206 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002207 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002208 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002210 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002211 !strconcat("vpcmp${cc}", Suffix,
2212 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002213 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2214 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002215 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002216 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002217 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002218 def rrik : AVX512AIi8<opc, MRMSrcReg,
2219 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002220 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002221 !strconcat("vpcmp${cc}", Suffix,
2222 "\t{$src2, $src1, $dst {${mask}}|",
2223 "$dst {${mask}}, $src1, $src2}"),
2224 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2225 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002226 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002227 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002228 def rmik : AVX512AIi8<opc, MRMSrcMem,
2229 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002230 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002231 !strconcat("vpcmp${cc}", Suffix,
2232 "\t{$src2, $src1, $dst {${mask}}|",
2233 "$dst {${mask}}, $src1, $src2}"),
2234 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2235 (OpNode (_.VT _.RC:$src1),
2236 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002237 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002238 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002239
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002240 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002241 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002242 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002243 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002244 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002245 "$dst, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002246 EVEX_4V, Sched<[sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002247 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002248 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002249 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002250 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002251 "$dst, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002252 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002253 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2254 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002255 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002256 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002257 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002258 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002259 EVEX_4V, EVEX_K, Sched<[sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002260 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002261 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2262 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002263 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002264 !strconcat("vpcmp", Suffix,
2265 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002266 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002267 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002268 }
Craig Toppera88306e2017-10-10 06:36:46 +00002269
2270 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2271 (_.VT _.RC:$src1), imm:$cc),
2272 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2273 (CommutePCMPCC imm:$cc))>;
2274
2275 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2276 (_.VT _.RC:$src1), imm:$cc)),
2277 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2278 _.RC:$src1, addr:$src2,
2279 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002280}
2281
Robert Khasanov29e3b962014-08-27 09:34:37 +00002282multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002283 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
2284 avx512_icmp_cc<opc, Suffix, OpNode, sched, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002285 def rmib : AVX512AIi8<opc, MRMSrcMem,
2286 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002287 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002288 !strconcat("vpcmp${cc}", Suffix,
2289 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2290 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2291 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2292 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002293 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002294 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002295 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2296 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002297 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002298 !strconcat("vpcmp${cc}", Suffix,
2299 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2300 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2301 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2302 (OpNode (_.VT _.RC:$src1),
2303 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002304 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002305 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002306
Robert Khasanov29e3b962014-08-27 09:34:37 +00002307 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002308 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002309 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2310 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002311 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002312 !strconcat("vpcmp", Suffix,
2313 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002314 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002315 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002316 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2317 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002318 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002319 !strconcat("vpcmp", Suffix,
2320 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002321 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002322 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002323 }
Craig Toppera88306e2017-10-10 06:36:46 +00002324
2325 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2326 (_.VT _.RC:$src1), imm:$cc),
2327 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2328 (CommutePCMPCC imm:$cc))>;
2329
2330 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2331 (_.ScalarLdFrag addr:$src2)),
2332 (_.VT _.RC:$src1), imm:$cc)),
2333 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2334 _.RC:$src1, addr:$src2,
2335 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002336}
2337
2338multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002339 X86FoldableSchedWrite sched,
2340 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002341 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00002342 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, sched, VTInfo.info512>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002343 EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002344
2345 let Predicates = [prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002346 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, sched, VTInfo.info256>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002347 EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002348 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, sched, VTInfo.info128>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002349 EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002350 }
2351}
2352
2353multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002354 X86FoldableSchedWrite sched,
2355 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002356 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00002357 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched, VTInfo.info512>,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002358 EVEX_V512;
2359
2360 let Predicates = [prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002361 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched, VTInfo.info256>,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002362 EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002363 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched, VTInfo.info128>,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002364 EVEX_V128;
2365 }
2366}
2367
Simon Pilgrim21e89792018-04-13 14:36:59 +00002368// FIXME: Is there a better scheduler class for VPCMP/VPCMPU?
2369defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, WriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002370 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002371defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, WriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002372 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002373
Simon Pilgrim21e89792018-04-13 14:36:59 +00002374defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, WriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002375 avx512vl_i16_info, HasBWI>,
2376 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002377defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, WriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002378 avx512vl_i16_info, HasBWI>,
2379 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002380
Simon Pilgrim21e89792018-04-13 14:36:59 +00002381defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, WriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002382 avx512vl_i32_info, HasAVX512>,
2383 EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002384defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, WriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002385 avx512vl_i32_info, HasAVX512>,
2386 EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002387
Simon Pilgrim21e89792018-04-13 14:36:59 +00002388defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, WriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002389 avx512vl_i64_info, HasAVX512>,
2390 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002391defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, WriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002392 avx512vl_i64_info, HasAVX512>,
2393 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002394
Ayman Musa721d97f2017-06-27 12:08:37 +00002395
Simon Pilgrim21e89792018-04-13 14:36:59 +00002396multiclass avx512_vcmp_common<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002397 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2398 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2399 "vcmp${cc}"#_.Suffix,
2400 "$src2, $src1", "$src1, $src2",
2401 (X86cmpm (_.VT _.RC:$src1),
2402 (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00002403 imm:$cc), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002404 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002405
Craig Toppere1cac152016-06-07 07:27:54 +00002406 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2407 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2408 "vcmp${cc}"#_.Suffix,
2409 "$src2, $src1", "$src1, $src2",
2410 (X86cmpm (_.VT _.RC:$src1),
2411 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002412 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002413 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002414
Craig Toppere1cac152016-06-07 07:27:54 +00002415 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2416 (outs _.KRC:$dst),
2417 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2418 "vcmp${cc}"#_.Suffix,
2419 "${src2}"##_.BroadcastStr##", $src1",
2420 "$src1, ${src2}"##_.BroadcastStr,
2421 (X86cmpm (_.VT _.RC:$src1),
2422 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002423 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002424 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002425 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002426 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002427 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2428 (outs _.KRC:$dst),
2429 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2430 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002431 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002432 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002433
2434 let mayLoad = 1 in {
2435 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2436 (outs _.KRC:$dst),
2437 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2438 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002439 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002440 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002441
2442 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2443 (outs _.KRC:$dst),
2444 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2445 "vcmp"#_.Suffix,
2446 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002447 "$src1, ${src2}"##_.BroadcastStr##", $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002448 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002449 }
Craig Topper61956982017-09-30 17:02:39 +00002450 }
2451
2452 // Patterns for selecting with loads in other operand.
2453 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2454 CommutableCMPCC:$cc),
2455 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2456 imm:$cc)>;
2457
2458 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2459 (_.VT _.RC:$src1),
2460 CommutableCMPCC:$cc)),
2461 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2462 _.RC:$src1, addr:$src2,
2463 imm:$cc)>;
2464
2465 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2466 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2467 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2468 imm:$cc)>;
2469
2470 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2471 (_.ScalarLdFrag addr:$src2)),
2472 (_.VT _.RC:$src1),
2473 CommutableCMPCC:$cc)),
2474 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2475 _.RC:$src1, addr:$src2,
2476 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002477}
2478
Simon Pilgrim21e89792018-04-13 14:36:59 +00002479multiclass avx512_vcmp_sae<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002480 // comparison code form (VCMP[EQ/LT/LE/...]
2481 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2482 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2483 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002484 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002485 (X86cmpmRnd (_.VT _.RC:$src1),
2486 (_.VT _.RC:$src2),
2487 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002488 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002489 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002490
2491 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2492 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2493 (outs _.KRC:$dst),
2494 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2495 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002496 "$cc, {sae}, $src2, $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002497 "$src1, $src2, {sae}, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002498 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002499 }
2500}
2501
Simon Pilgrim21e89792018-04-13 14:36:59 +00002502multiclass avx512_vcmp<X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002503 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002504 defm Z : avx512_vcmp_common<sched, _.info512>,
2505 avx512_vcmp_sae<sched, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002506
2507 }
2508 let Predicates = [HasAVX512,HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002509 defm Z128 : avx512_vcmp_common<sched, _.info128>, EVEX_V128;
2510 defm Z256 : avx512_vcmp_common<sched, _.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002511 }
2512}
2513
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00002514defm VCMPPD : avx512_vcmp<WriteFCmp, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002515 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00002516defm VCMPPS : avx512_vcmp<WriteFCmp, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002517 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002518
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002519
Craig Topper61956982017-09-30 17:02:39 +00002520// Patterns to select fp compares with load as first operand.
2521let Predicates = [HasAVX512] in {
2522 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2523 CommutableCMPCC:$cc)),
2524 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2525
2526 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2527 CommutableCMPCC:$cc)),
2528 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2529}
2530
Asaf Badouh572bbce2015-09-20 08:46:07 +00002531// ----------------------------------------------------------------
2532// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002533//handle fpclass instruction mask = op(reg_scalar,imm)
2534// op(mem_scalar,imm)
2535multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002536 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002537 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002538 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002539 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002540 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002541 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002542 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002543 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002544 Sched<[sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002545 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2546 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2547 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002548 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002549 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002550 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002551 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002552 EVEX_K, Sched<[sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002553 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002554 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002555 OpcodeStr##_.Suffix##
2556 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2557 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002558 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002559 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002560 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002561 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002562 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002563 OpcodeStr##_.Suffix##
2564 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002565 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002566 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002567 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002568 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002569 }
2570}
2571
Asaf Badouh572bbce2015-09-20 08:46:07 +00002572//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2573// fpclass(reg_vec, mem_vec, imm)
2574// fpclass(reg_vec, broadcast(eltVt), imm)
2575multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002576 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002577 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002578 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002579 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2580 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002581 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002582 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002583 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002584 Sched<[sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002585 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2586 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2587 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002588 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002589 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002590 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002591 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002592 EVEX_K, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002593 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2594 (ins _.MemOp:$src1, i32u8imm:$src2),
2595 OpcodeStr##_.Suffix##mem#
2596 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002597 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002598 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002599 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002600 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002601 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2602 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2603 OpcodeStr##_.Suffix##mem#
2604 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002605 [(set _.KRC:$dst, (and _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002606 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002607 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002608 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002609 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2610 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2611 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2612 _.BroadcastStr##", $dst|$dst, ${src1}"
2613 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002614 [(set _.KRC:$dst,(OpNode
2615 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002616 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002617 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002618 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002619 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2620 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2621 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2622 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2623 _.BroadcastStr##", $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002624 [(set _.KRC:$dst,(and _.KRCWM:$mask, (OpNode
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002625 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002626 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002627 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002628 EVEX_B, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002629 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002630}
2631
Simon Pilgrim54c60832017-12-01 16:51:48 +00002632multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2633 bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002634 X86FoldableSchedWrite sched, Predicate prd,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002635 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002636 let Predicates = [prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002637 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002638 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002639 }
2640 let Predicates = [prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00002641 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002642 _.info128, "{x}", broadcast>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002643 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002644 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002645 }
2646}
2647
Simon Pilgrim21e89792018-04-13 14:36:59 +00002648// FIXME: Is there a better scheduler class for VFPCLASS?
Asaf Badouh572bbce2015-09-20 08:46:07 +00002649multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002650 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002651 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002652 VecOpNode, WriteFAdd, prd, "{l}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002653 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002654 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002655 VecOpNode, WriteFAdd, prd, "{q}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002656 EVEX_CD8<64, CD8VF> , VEX_W;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002657 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002658 WriteFAdd, f32x_info, prd>,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002659 EVEX_CD8<32, CD8VT1>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002660 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002661 WriteFAdd, f64x_info, prd>,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002662 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002663}
2664
Asaf Badouh696e8e02015-10-18 11:04:38 +00002665defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2666 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002667
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002668//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002669// Mask register copy, including
2670// - copy between mask registers
2671// - load/store mask registers
2672// - copy from GPR to mask register and vice versa
2673//
2674multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2675 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002676 ValueType vvt, X86MemOperand x86memop> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002677 let hasSideEffects = 0, SchedRW = [WriteMove] in
Craig Toppere1cac152016-06-07 07:27:54 +00002678 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002679 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2680 Sched<[WriteMove]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002681 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2682 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002683 [(set KRC:$dst, (vvt (load addr:$src)))]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002684 Sched<[WriteLoad]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002685 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2686 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002687 [(store KRC:$src, addr:$dst)]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002688 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002689}
2690
2691multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2692 string OpcodeStr,
2693 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002694 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002695 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002696 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2697 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002698 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002699 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2700 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002701 }
2702}
2703
Robert Khasanov74acbb72014-07-23 14:49:42 +00002704let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002705 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002706 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2707 VEX, PD;
2708
2709let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002710 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002711 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002712 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002713
2714let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002715 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2716 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002717 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2718 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002719 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2720 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002721 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2722 VEX, XD, VEX_W;
2723}
2724
2725// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002726def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002727 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002728def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002729 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002730
2731def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002732 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002733def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002734 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002735
2736def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002737 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002738def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002739 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002740
2741def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002742 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002743def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002744 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002745
2746def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2747 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2748def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2749 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2750def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2751 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2752def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2753 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002754
Robert Khasanov74acbb72014-07-23 14:49:42 +00002755// Load/store kreg
2756let Predicates = [HasDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002757 def : Pat<(store VK1:$src, addr:$dst),
2758 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002759
Craig Topperbe315852018-03-04 01:48:00 +00002760 def : Pat<(v1i1 (load addr:$src)),
2761 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK1)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002762 def : Pat<(v2i1 (load addr:$src)),
2763 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2764 def : Pat<(v4i1 (load addr:$src)),
2765 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002766}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002767
Robert Khasanov74acbb72014-07-23 14:49:42 +00002768let Predicates = [HasAVX512] in {
Craig Topper876ec0b2017-12-31 07:38:41 +00002769 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2770 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002771}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002772
Robert Khasanov74acbb72014-07-23 14:49:42 +00002773let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002774 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2775 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2776 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002777
Guy Blank548e22a2017-05-19 12:35:15 +00002778 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2779 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002780 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002781
Guy Blank548e22a2017-05-19 12:35:15 +00002782 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2783 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2784 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2785 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2786 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2787 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2788 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002789
Craig Topper26a701f2018-01-23 05:36:53 +00002790 def : Pat<(insert_subvector (v16i1 immAllZerosV),
2791 (v1i1 (scalar_to_vector GR8:$src)), (iPTR 0)),
Guy Blank548e22a2017-05-19 12:35:15 +00002792 (COPY_TO_REGCLASS
Craig Topper26a701f2018-01-23 05:36:53 +00002793 (KMOVWkr (AND32ri8
2794 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit),
2795 (i32 1))), VK16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002796}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002797
2798// Mask unary operation
2799// - KNOT
2800multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002801 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002802 X86FoldableSchedWrite sched, Predicate prd> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002803 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002805 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002806 [(set KRC:$dst, (OpNode KRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002807 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808}
2809
Robert Khasanov74acbb72014-07-23 14:49:42 +00002810multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002811 SDPatternOperator OpNode,
2812 X86FoldableSchedWrite sched> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002813 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002814 sched, HasDQI>, VEX, PD;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002815 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002816 sched, HasAVX512>, VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002817 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002818 sched, HasBWI>, VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002819 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002820 sched, HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002821}
2822
Simon Pilgrim21e89792018-04-13 14:36:59 +00002823defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, WriteVecLogic>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824
Robert Khasanov74acbb72014-07-23 14:49:42 +00002825// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002826let Predicates = [HasAVX512, NoDQI] in
2827def : Pat<(vnot VK8:$src),
2828 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2829
2830def : Pat<(vnot VK4:$src),
2831 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2832def : Pat<(vnot VK2:$src),
2833 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002834
2835// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002836// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002837multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002838 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002839 X86FoldableSchedWrite sched, Predicate prd,
2840 bit IsCommutable> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002841 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002842 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2843 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002844 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002845 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002846 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002847}
2848
Robert Khasanov595683d2014-07-28 13:46:45 +00002849multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002850 SDPatternOperator OpNode,
2851 X86FoldableSchedWrite sched, bit IsCommutable,
2852 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002853 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002854 sched, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002855 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002856 sched, prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002857 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002858 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002859 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002860 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002861}
2862
2863def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2864def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002865// These nodes use 'vnot' instead of 'not' to support vectors.
2866def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2867def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002868
Simon Pilgrim21e89792018-04-13 14:36:59 +00002869defm KAND : avx512_mask_binop_all<0x41, "kand", and, WriteVecLogic, 1>;
2870defm KOR : avx512_mask_binop_all<0x45, "kor", or, WriteVecLogic, 1>;
2871defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, WriteVecLogic, 1>;
2872defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, WriteVecLogic, 1>;
2873defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, WriteVecLogic, 0>;
2874defm KADD : avx512_mask_binop_all<0x4A, "kadd", X86kadd, WriteVecLogic, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002875
Craig Topper7b9cc142016-11-03 06:04:28 +00002876multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2877 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002878 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2879 // for the DQI set, this type is legal and KxxxB instruction is used
2880 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002881 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002882 (COPY_TO_REGCLASS
2883 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2884 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2885
2886 // All types smaller than 8 bits require conversion anyway
2887 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2888 (COPY_TO_REGCLASS (Inst
2889 (COPY_TO_REGCLASS VK1:$src1, VK16),
2890 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002891 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002892 (COPY_TO_REGCLASS (Inst
2893 (COPY_TO_REGCLASS VK2:$src1, VK16),
2894 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002895 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002896 (COPY_TO_REGCLASS (Inst
2897 (COPY_TO_REGCLASS VK4:$src1, VK16),
2898 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002899}
2900
Craig Topper7b9cc142016-11-03 06:04:28 +00002901defm : avx512_binop_pat<and, and, KANDWrr>;
2902defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2903defm : avx512_binop_pat<or, or, KORWrr>;
2904defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2905defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002906
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002907// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002908multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002909 RegisterClass KRCSrc, X86FoldableSchedWrite sched,
2910 Predicate prd> {
Igor Bregera54a1a82015-09-08 13:10:00 +00002911 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002912 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002913 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2914 (ins KRC:$src1, KRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002915 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002916 VEX_4V, VEX_L, Sched<[sched]>;
Igor Bregera54a1a82015-09-08 13:10:00 +00002917
2918 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2919 (!cast<Instruction>(NAME##rr)
2920 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2921 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2922 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002923}
2924
Simon Pilgrim21e89792018-04-13 14:36:59 +00002925defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, WriteShuffle, HasAVX512>, PD;
2926defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, WriteShuffle, HasBWI>, PS;
2927defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, WriteShuffle, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002928
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002929// Mask bit testing
2930multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002931 SDNode OpNode, X86FoldableSchedWrite sched,
2932 Predicate prd> {
Igor Breger5ea0a6812015-08-31 13:30:19 +00002933 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002934 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002935 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002936 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002937 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002938}
2939
Igor Breger5ea0a6812015-08-31 13:30:19 +00002940multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002941 X86FoldableSchedWrite sched,
2942 Predicate prdW = HasAVX512> {
2943 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, sched, HasDQI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002944 VEX, PD;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002945 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, sched, prdW>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002946 VEX, PS;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002947 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002948 VEX, PS, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002949 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002950 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002951}
2952
Simon Pilgrim21e89792018-04-13 14:36:59 +00002953defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, WriteVecLogic>;
2954defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, WriteVecLogic, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002955
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002956// Mask shift
2957multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002958 SDNode OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002959 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002960 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002961 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002962 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002963 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002964 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965}
2966
2967multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002968 SDNode OpNode, X86FoldableSchedWrite sched> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002969 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002970 sched>, VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002971 let Predicates = [HasDQI] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002972 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002973 sched>, VEX, TAPD;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002974 let Predicates = [HasBWI] in {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002975 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002976 sched>, VEX, TAPD, VEX_W;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002977 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002978 sched>, VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002979 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002980}
2981
Simon Pilgrim21e89792018-04-13 14:36:59 +00002982defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, WriteShuffle>;
2983defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, WriteShuffle>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002984
Craig Topper513d3fa2018-01-27 20:19:02 +00002985multiclass axv512_icmp_packed_no_vlx_lowering<PatFrag Frag, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00002986 X86VectorVTInfo Narrow,
2987 X86VectorVTInfo Wide> {
Craig Topper5e4b4532018-01-27 23:49:14 +00002988 def : Pat<(Narrow.KVT (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00002989 (Narrow.VT Narrow.RC:$src2))),
2990 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00002991 (!cast<Instruction>(InstStr#"Zrr")
Craig Topperd58c1652018-01-07 18:20:37 +00002992 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
2993 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
2994 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002995
Craig Topper5e4b4532018-01-27 23:49:14 +00002996 def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
2997 (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00002998 (Narrow.VT Narrow.RC:$src2)))),
Craig Toppereb5c4112017-09-24 05:24:52 +00002999 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003000 (!cast<Instruction>(InstStr#"Zrrk")
Craig Topperd58c1652018-01-07 18:20:37 +00003001 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3002 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3003 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3004 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003005}
3006
3007multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003008 X86VectorVTInfo Narrow,
3009 X86VectorVTInfo Wide> {
3010def : Pat<(Narrow.KVT (OpNode (Narrow.VT Narrow.RC:$src1),
3011 (Narrow.VT Narrow.RC:$src2), imm:$cc)),
3012 (COPY_TO_REGCLASS
3013 (!cast<Instruction>(InstStr##Zrri)
3014 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3015 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3016 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003017
Craig Topperd58c1652018-01-07 18:20:37 +00003018def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3019 (OpNode (Narrow.VT Narrow.RC:$src1),
3020 (Narrow.VT Narrow.RC:$src2), imm:$cc))),
3021 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3022 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3023 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3024 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3025 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003026}
3027
3028let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003029 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v8i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003030 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v8i32x_info, v16i32_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003031
Craig Topperd58c1652018-01-07 18:20:37 +00003032 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v4i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003033 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003034
3035 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v4i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003036 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003037
3038 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v2i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003039 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v2i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003040
3041 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v8f32x_info, v16f32_info>;
3042 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", v8i32x_info, v16i32_info>;
3043 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", v8i32x_info, v16i32_info>;
3044
3045 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v4f32x_info, v16f32_info>;
3046 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", v4i32x_info, v16i32_info>;
3047 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", v4i32x_info, v16i32_info>;
3048
3049 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v4f64x_info, v8f64_info>;
3050 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPQ", v4i64x_info, v8i64_info>;
3051 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUQ", v4i64x_info, v8i64_info>;
3052
3053 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v2f64x_info, v8f64_info>;
3054 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPQ", v2i64x_info, v8i64_info>;
3055 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUQ", v2i64x_info, v8i64_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003056}
3057
Craig Toppera2018e792018-01-08 06:53:52 +00003058let Predicates = [HasBWI, NoVLX] in {
3059 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v32i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003060 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003061
3062 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v16i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003063 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003064
3065 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v16i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003066 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003067
3068 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v8i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003069 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v8i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003070
3071 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPB", v32i8x_info, v64i8_info>;
3072 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUB", v32i8x_info, v64i8_info>;
3073
3074 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPB", v16i8x_info, v64i8_info>;
3075 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUB", v16i8x_info, v64i8_info>;
3076
3077 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPW", v16i16x_info, v32i16_info>;
3078 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUW", v16i16x_info, v32i16_info>;
3079
3080 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPW", v8i16x_info, v32i16_info>;
3081 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUW", v8i16x_info, v32i16_info>;
3082}
3083
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003084// Mask setting all 0s or 1s
3085multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3086 let Predicates = [HasAVX512] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003087 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1,
3088 SchedRW = [WriteZero] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003089 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3090 [(set KRC:$dst, (VT Val))]>;
3091}
3092
3093multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003094 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003095 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3096 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097}
3098
3099defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3100defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3101
3102// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3103let Predicates = [HasAVX512] in {
3104 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003105 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3106 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003107 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003108 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003109 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3110 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003111 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003113
3114// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3115multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3116 RegisterClass RC, ValueType VT> {
3117 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3118 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003119
Igor Bregerf1bd7612016-03-06 07:46:03 +00003120 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003121 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003122}
Guy Blank548e22a2017-05-19 12:35:15 +00003123defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3124defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3125defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3126defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3127defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3128defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003129
3130defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3131defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3132defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3133defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3134defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3135
3136defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3137defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3138defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3139defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3140
3141defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3142defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3143defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3144
3145defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3146defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3147
3148defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003149
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003150//===----------------------------------------------------------------------===//
3151// AVX-512 - Aligned and unaligned load and store
3152//
3153
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003154
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003155multiclass avx512_load<bits<8> opc, string OpcodeStr,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003156 X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload,
Craig Topper9eec2022018-04-05 18:38:45 +00003157 SchedWrite SchedRR, SchedWrite SchedRM,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003158 bit NoRMPattern = 0,
3159 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003160 let hasSideEffects = 0 in {
3161 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003162 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Simon Pilgrime9376b92018-04-12 19:59:35 +00003163 _.ExeDomain>, EVEX, Sched<[SchedRR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003164 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3165 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003166 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003167 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003168 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003169 (_.VT _.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003170 _.ImmAllZerosV)))], _.ExeDomain>,
3171 EVEX, EVEX_KZ, Sched<[SchedRR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003172
Simon Pilgrimdf052512017-12-06 17:59:26 +00003173 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003174 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003175 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003176 !if(NoRMPattern, [],
3177 [(set _.RC:$dst,
3178 (_.VT (bitconvert (ld_frag addr:$src))))]),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003179 _.ExeDomain>, EVEX, Sched<[SchedRM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003180
Craig Topper63e2cd62017-01-14 07:50:52 +00003181 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003182 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3183 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3184 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3185 "${dst} {${mask}}, $src1}"),
3186 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
3187 (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003188 (_.VT _.RC:$src0))))], _.ExeDomain>,
3189 EVEX, EVEX_K, Sched<[SchedRR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003190 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3191 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003192 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3193 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003194 [(set _.RC:$dst, (_.VT
3195 (vselect _.KRCWM:$mask,
3196 (_.VT (bitconvert (ld_frag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003197 (_.VT _.RC:$src0))))], _.ExeDomain>,
Craig Topper9eec2022018-04-05 18:38:45 +00003198 EVEX, EVEX_K, Sched<[SchedRM]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003199 }
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003200 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3201 (ins _.KRCWM:$mask, _.MemOp:$src),
3202 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3203 "${dst} {${mask}} {z}, $src}",
3204 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3205 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
Simon Pilgrime9376b92018-04-12 19:59:35 +00003206 _.ExeDomain>, EVEX, EVEX_KZ, Sched<[SchedRM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003207 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003208 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3209 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3210
3211 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3212 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3213
3214 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3215 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3216 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003217}
3218
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003219multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3220 AVX512VLVectorVTInfo _,
Craig Topper9eec2022018-04-05 18:38:45 +00003221 Predicate prd, SchedWrite SchedRR,
3222 SchedWrite SchedRM, bit NoRMPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003223 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003224 defm Z : avx512_load<opc, OpcodeStr, _.info512,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003225 _.info512.AlignedLdFrag, masked_load_aligned512,
Craig Topper9eec2022018-04-05 18:38:45 +00003226 SchedRR, SchedRM, NoRMPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003227
3228 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003229 defm Z256 : avx512_load<opc, OpcodeStr, _.info256,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003230 _.info256.AlignedLdFrag, masked_load_aligned256,
Craig Topper9eec2022018-04-05 18:38:45 +00003231 SchedRR, SchedRM, NoRMPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003232 defm Z128 : avx512_load<opc, OpcodeStr, _.info128,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003233 _.info128.AlignedLdFrag, masked_load_aligned128,
Craig Topper9eec2022018-04-05 18:38:45 +00003234 SchedRR, SchedRM, NoRMPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003235 }
3236}
3237
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003238multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3239 AVX512VLVectorVTInfo _,
Craig Topper9eec2022018-04-05 18:38:45 +00003240 Predicate prd, SchedWrite SchedRR,
3241 SchedWrite SchedRM, bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003242 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003243 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003244 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper9eec2022018-04-05 18:38:45 +00003245 masked_load_unaligned, SchedRR, SchedRM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003246 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003247
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003248 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003249 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper9eec2022018-04-05 18:38:45 +00003250 masked_load_unaligned, SchedRR, SchedRM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003251 SelectOprr>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003252 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper9eec2022018-04-05 18:38:45 +00003253 masked_load_unaligned, SchedRR, SchedRM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003254 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003255 }
3256}
3257
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003258multiclass avx512_store<bits<8> opc, string OpcodeStr,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003259 X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore,
Craig Topper9eec2022018-04-05 18:38:45 +00003260 string Name, SchedWrite SchedRR, SchedWrite SchedMR,
3261 bit NoMRPattern = 0> {
Craig Topper99f6b622016-05-01 01:03:56 +00003262 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003263 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3264 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003265 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>,
Craig Topper9eec2022018-04-05 18:38:45 +00003266 Sched<[SchedRR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003267 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3268 (ins _.KRCWM:$mask, _.RC:$src),
3269 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3270 "${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003271 [], _.ExeDomain>, EVEX, EVEX_K,
Craig Topper9eec2022018-04-05 18:38:45 +00003272 FoldGenData<Name#rrk>, Sched<[SchedRR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003273 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003274 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003275 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003276 "${dst} {${mask}} {z}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003277 [], _.ExeDomain>, EVEX, EVEX_KZ,
Craig Topper9eec2022018-04-05 18:38:45 +00003278 FoldGenData<Name#rrkz>, Sched<[SchedRR]>;
Craig Topper99f6b622016-05-01 01:03:56 +00003279 }
Igor Breger81b79de2015-11-19 07:43:43 +00003280
Craig Topper2462a712017-08-01 15:31:24 +00003281 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003282 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003283 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003284 !if(NoMRPattern, [],
3285 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003286 _.ExeDomain>, EVEX, Sched<[SchedMR]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003287 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003288 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3289 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003290 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[SchedMR]>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003291
3292 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3293 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3294 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003295}
3296
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003297
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003298multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003299 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper9eec2022018-04-05 18:38:45 +00003300 string Name, SchedWrite SchedRR, SchedWrite SchedMR,
3301 bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003302 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003303 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper9eec2022018-04-05 18:38:45 +00003304 masked_store_unaligned, Name#Z, SchedRR, SchedMR,
3305 NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003306 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003307 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper9eec2022018-04-05 18:38:45 +00003308 masked_store_unaligned, Name#Z256, SchedRR,
3309 SchedMR, NoMRPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003310 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper9eec2022018-04-05 18:38:45 +00003311 masked_store_unaligned, Name#Z128, SchedRR,
3312 SchedMR, NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003313 }
3314}
3315
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003316multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003317 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper9eec2022018-04-05 18:38:45 +00003318 string Name, SchedWrite SchedRR,
3319 SchedWrite SchedMR, bit NoMRPattern = 0> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003320 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003321 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Craig Topper9eec2022018-04-05 18:38:45 +00003322 masked_store_aligned512, Name#Z, SchedRR, SchedMR,
Craig Topper571231a2018-01-29 23:27:23 +00003323 NoMRPattern>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003324
3325 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003326 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Craig Topper9eec2022018-04-05 18:38:45 +00003327 masked_store_aligned256, Name#Z256, SchedRR,
3328 SchedMR, NoMRPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003329 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Craig Topper9eec2022018-04-05 18:38:45 +00003330 masked_store_aligned128, Name#Z128, SchedRR,
3331 SchedMR, NoMRPattern>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003332 }
3333}
3334
3335defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003336 HasAVX512, WriteFMove, WriteFLoad>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003337 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003338 HasAVX512, "VMOVAPS", WriteFMove,
3339 WriteFStore>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003340 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003341
3342defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003343 HasAVX512, WriteFMove, WriteFLoad>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003344 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003345 HasAVX512, "VMOVAPD", WriteFMove,
3346 WriteFStore>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003347 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003348
Craig Topperc9293492016-02-26 06:50:29 +00003349defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper9eec2022018-04-05 18:38:45 +00003350 WriteFMove, WriteFLoad, 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003351 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper9eec2022018-04-05 18:38:45 +00003352 "VMOVUPS", WriteFMove, WriteFStore>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003353 PS, EVEX_CD8<32, CD8VF>;
3354
Craig Topper4e7b8882016-10-03 02:00:29 +00003355defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topper9eec2022018-04-05 18:38:45 +00003356 WriteFMove, WriteFLoad, 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003357 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topper9eec2022018-04-05 18:38:45 +00003358 "VMOVUPD", WriteFMove, WriteFStore>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003359 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003360
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003361defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003362 HasAVX512, WriteVecMove, WriteVecLoad,
3363 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003364 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003365 HasAVX512, "VMOVDQA32", WriteVecMove,
3366 WriteVecStore, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003367 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003368
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003369defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003370 HasAVX512, WriteVecMove, WriteVecLoad>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003371 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003372 HasAVX512, "VMOVDQA64", WriteVecMove,
3373 WriteVecStore>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003374 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003375
Craig Topper9eec2022018-04-05 18:38:45 +00003376defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI,
3377 WriteVecMove, WriteVecLoad, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003378 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003379 HasBWI, "VMOVDQU8", WriteVecMove,
3380 WriteVecStore, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003381 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003382
Craig Topper9eec2022018-04-05 18:38:45 +00003383defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI,
3384 WriteVecMove, WriteVecLoad, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003385 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003386 HasBWI, "VMOVDQU16", WriteVecMove,
3387 WriteVecStore, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003388 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003389
Craig Topperc9293492016-02-26 06:50:29 +00003390defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper9eec2022018-04-05 18:38:45 +00003391 WriteVecMove, WriteVecLoad, 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003392 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003393 HasAVX512, "VMOVDQU32", WriteVecMove,
3394 WriteVecStore, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003395 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003396
Craig Topperc9293492016-02-26 06:50:29 +00003397defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper9eec2022018-04-05 18:38:45 +00003398 WriteVecMove, WriteVecLoad, 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003399 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003400 HasAVX512, "VMOVDQU64", WriteVecMove,
3401 WriteVecStore>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003402 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003403
Craig Topperd875d6b2016-09-29 06:07:09 +00003404// Special instructions to help with spilling when we don't have VLX. We need
3405// to load or store from a ZMM register instead. These are converted in
3406// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003407let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003408 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3409def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003410 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003411def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003412 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003413def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003414 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003415def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003416 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003417}
3418
Simon Pilgrimdf052512017-12-06 17:59:26 +00003419let isPseudo = 1, SchedRW = [WriteStore], mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003420def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003421 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003422def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003423 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003424def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003425 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003426def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003427 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003428}
3429
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003430def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003431 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003432 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003433 VK8), VR512:$src)>;
3434
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003435def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003436 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003437 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003438
Craig Topper33c550c2016-05-22 00:39:30 +00003439// These patterns exist to prevent the above patterns from introducing a second
3440// mask inversion when one already exists.
3441def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3442 (bc_v8i64 (v16i32 immAllZerosV)),
3443 (v8i64 VR512:$src))),
3444 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3445def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3446 (v16i32 immAllZerosV),
3447 (v16i32 VR512:$src))),
3448 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3449
Craig Topperfc3ce492018-01-01 01:11:29 +00003450multiclass mask_move_lowering<string InstrStr, X86VectorVTInfo Narrow,
3451 X86VectorVTInfo Wide> {
3452 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3453 Narrow.RC:$src1, Narrow.RC:$src0)),
3454 (EXTRACT_SUBREG
3455 (Wide.VT
3456 (!cast<Instruction>(InstrStr#"rrk")
3457 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src0, Narrow.SubRegIdx)),
3458 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3459 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3460 Narrow.SubRegIdx)>;
3461
3462 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3463 Narrow.RC:$src1, Narrow.ImmAllZerosV)),
3464 (EXTRACT_SUBREG
3465 (Wide.VT
3466 (!cast<Instruction>(InstrStr#"rrkz")
3467 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3468 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3469 Narrow.SubRegIdx)>;
3470}
3471
Craig Topper96ab6fd2017-01-09 04:19:34 +00003472// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3473// available. Use a 512-bit operation and extract.
3474let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003475 defm : mask_move_lowering<"VMOVAPSZ", v4f32x_info, v16f32_info>;
3476 defm : mask_move_lowering<"VMOVDQA32Z", v4i32x_info, v16i32_info>;
Craig Topperfc3ce492018-01-01 01:11:29 +00003477 defm : mask_move_lowering<"VMOVAPSZ", v8f32x_info, v16f32_info>;
3478 defm : mask_move_lowering<"VMOVDQA32Z", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003479
3480 defm : mask_move_lowering<"VMOVAPDZ", v2f64x_info, v8f64_info>;
3481 defm : mask_move_lowering<"VMOVDQA64Z", v2i64x_info, v8i64_info>;
3482 defm : mask_move_lowering<"VMOVAPDZ", v4f64x_info, v8f64_info>;
3483 defm : mask_move_lowering<"VMOVDQA64Z", v4i64x_info, v8i64_info>;
Craig Topper96ab6fd2017-01-09 04:19:34 +00003484}
3485
Craig Toppere9fc0cd2018-01-14 02:05:51 +00003486let Predicates = [HasBWI, NoVLX] in {
3487 defm : mask_move_lowering<"VMOVDQU8Z", v16i8x_info, v64i8_info>;
3488 defm : mask_move_lowering<"VMOVDQU8Z", v32i8x_info, v64i8_info>;
3489
3490 defm : mask_move_lowering<"VMOVDQU16Z", v8i16x_info, v32i16_info>;
3491 defm : mask_move_lowering<"VMOVDQU16Z", v16i16x_info, v32i16_info>;
3492}
3493
Craig Topper2462a712017-08-01 15:31:24 +00003494let Predicates = [HasAVX512] in {
3495 // 512-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003496 def : Pat<(alignedstore (v16i32 VR512:$src), addr:$dst),
3497 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003498 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003499 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003500 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003501 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
3502 def : Pat<(store (v16i32 VR512:$src), addr:$dst),
3503 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003504 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003505 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003506 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003507 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003508}
3509
3510let Predicates = [HasVLX] in {
3511 // 128-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003512 def : Pat<(alignedstore (v4i32 VR128X:$src), addr:$dst),
3513 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003514 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003515 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003516 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003517 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
3518 def : Pat<(store (v4i32 VR128X:$src), addr:$dst),
3519 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003520 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003521 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003522 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003523 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003524
Craig Topper2462a712017-08-01 15:31:24 +00003525 // 256-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003526 def : Pat<(alignedstore (v8i32 VR256X:$src), addr:$dst),
3527 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003528 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003529 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003530 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003531 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
3532 def : Pat<(store (v8i32 VR256X:$src), addr:$dst),
3533 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003534 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003535 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003536 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003537 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003538}
3539
Craig Topper80075a52017-08-27 19:03:36 +00003540multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3541 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3542 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3543 (bitconvert
3544 (To.VT (extract_subvector
3545 (From.VT From.RC:$src), (iPTR 0)))),
3546 To.RC:$src0)),
3547 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3548 Cast.RC:$src0, Cast.KRCWM:$mask,
3549 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3550
3551 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3552 (bitconvert
3553 (To.VT (extract_subvector
3554 (From.VT From.RC:$src), (iPTR 0)))),
3555 Cast.ImmAllZerosV)),
3556 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3557 Cast.KRCWM:$mask,
3558 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3559}
3560
3561
Craig Topperd27386a2017-08-25 23:34:59 +00003562let Predicates = [HasVLX] in {
3563// A masked extract from the first 128-bits of a 256-bit vector can be
3564// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003565defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3566defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3567defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3568defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3569defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3570defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3571defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3572defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3573defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3574defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3575defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3576defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003577
3578// A masked extract from the first 128-bits of a 512-bit vector can be
3579// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003580defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3581defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3582defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3583defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3584defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3585defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3586defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3587defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3588defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3589defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3590defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3591defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003592
3593// A masked extract from the first 256-bits of a 512-bit vector can be
3594// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003595defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3596defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3597defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3598defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3599defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3600defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3601defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3602defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3603defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3604defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3605defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3606defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003607}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003608
3609// Move Int Doubleword to Packed Double Int
3610//
3611let ExeDomain = SSEPackedInt in {
3612def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3613 "vmovd\t{$src, $dst|$dst, $src}",
3614 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003615 (v4i32 (scalar_to_vector GR32:$src)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003616 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003617def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003618 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003619 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003620 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
3621 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003622def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003623 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003624 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003625 (v2i64 (scalar_to_vector GR64:$src)))]>,
3626 EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003627let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3628def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3629 (ins i64mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003630 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003631 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003632let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003633def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003634 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003635 [(set FR64X:$dst, (bitconvert GR64:$src))]>,
3636 EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003637def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3638 "vmovq\t{$src, $dst|$dst, $src}",
3639 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003640 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003641def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003642 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003643 [(set GR64:$dst, (bitconvert FR64X:$src))]>,
3644 EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003645def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003646 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003647 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)]>,
3648 EVEX, VEX_W, Sched<[WriteStore]>,
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003649 EVEX_CD8<64, CD8VT1>;
3650}
3651} // ExeDomain = SSEPackedInt
3652
3653// Move Int Doubleword to Single Scalar
3654//
3655let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3656def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3657 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003658 [(set FR32X:$dst, (bitconvert GR32:$src))]>,
3659 EVEX, Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003660
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003661def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003662 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003663 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))]>,
3664 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003665} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3666
3667// Move doubleword from xmm register to r/m32
3668//
3669let ExeDomain = SSEPackedInt in {
3670def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3671 "vmovd\t{$src, $dst|$dst, $src}",
3672 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003673 (iPTR 0)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003674 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003675def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003676 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003677 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003678 [(store (i32 (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003679 (iPTR 0))), addr:$dst)]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003680 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003681} // ExeDomain = SSEPackedInt
3682
3683// Move quadword from xmm1 register to r/m64
3684//
3685let ExeDomain = SSEPackedInt in {
3686def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3687 "vmovq\t{$src, $dst|$dst, $src}",
3688 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003689 (iPTR 0)))]>,
3690 PD, EVEX, VEX_W, Sched<[WriteMove]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003691 Requires<[HasAVX512, In64BitMode]>;
3692
Craig Topperc648c9b2015-12-28 06:11:42 +00003693let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3694def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003695 "vmovq\t{$src, $dst|$dst, $src}", []>, PD,
3696 EVEX, VEX_W, Sched<[WriteStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003697 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003698
Craig Topperc648c9b2015-12-28 06:11:42 +00003699def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3700 (ins i64mem:$dst, VR128X:$src),
3701 "vmovq\t{$src, $dst|$dst, $src}",
3702 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003703 addr:$dst)]>,
Craig Topper401675c2015-12-28 06:32:47 +00003704 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003705 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3706
3707let hasSideEffects = 0 in
3708def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003709 (ins VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003710 "vmovq.s\t{$src, $dst|$dst, $src}", []>,
Craig Topper9eec2022018-04-05 18:38:45 +00003711 EVEX, VEX_W, Sched<[WriteVecLogic]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003712} // ExeDomain = SSEPackedInt
3713
3714// Move Scalar Single to Double Int
3715//
3716let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3717def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3718 (ins FR32X:$src),
3719 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003720 [(set GR32:$dst, (bitconvert FR32X:$src))]>,
3721 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003722def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003723 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003724 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003725 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)]>,
3726 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003727} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3728
3729// Move Quadword Int to Packed Quadword Int
3730//
3731let ExeDomain = SSEPackedInt in {
3732def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3733 (ins i64mem:$src),
3734 "vmovq\t{$src, $dst|$dst, $src}",
3735 [(set VR128X:$dst,
3736 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003737 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003738} // ExeDomain = SSEPackedInt
3739
Craig Topper29476ab2018-01-05 21:57:23 +00003740// Allow "vmovd" but print "vmovq".
3741def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3742 (VMOV64toPQIZrr VR128X:$dst, GR64:$src), 0>;
3743def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3744 (VMOVPQIto64Zrr GR64:$dst, VR128X:$src), 0>;
3745
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003746//===----------------------------------------------------------------------===//
3747// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003748//===----------------------------------------------------------------------===//
3749
Craig Topperc7de3a12016-07-29 02:49:08 +00003750multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003751 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003752 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003753 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003754 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003755 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrim577ae242018-04-12 19:25:07 +00003756 _.ExeDomain>, EVEX_4V, Sched<[WriteFShuffle]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003757 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003758 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003759 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3760 "$dst {${mask}} {z}, $src1, $src2}"),
3761 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003762 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003763 _.ImmAllZerosV)))],
Simon Pilgrim577ae242018-04-12 19:25:07 +00003764 _.ExeDomain>, EVEX_4V, EVEX_KZ, Sched<[WriteFShuffle]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003765 let Constraints = "$src0 = $dst" in
3766 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003767 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003768 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3769 "$dst {${mask}}, $src1, $src2}"),
3770 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003771 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003772 (_.VT _.RC:$src0))))],
Simon Pilgrim577ae242018-04-12 19:25:07 +00003773 _.ExeDomain>, EVEX_4V, EVEX_K, Sched<[WriteFShuffle]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003774 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003775 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3776 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3777 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrim577ae242018-04-12 19:25:07 +00003778 _.ExeDomain>, EVEX, Sched<[WriteLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003779 let mayLoad = 1, hasSideEffects = 0 in {
3780 let Constraints = "$src0 = $dst" in
3781 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3782 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3783 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3784 "$dst {${mask}}, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003785 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003786 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3787 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3788 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3789 "$dst {${mask}} {z}, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003790 [], _.ExeDomain>, EVEX, EVEX_KZ, Sched<[WriteLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003791 }
Craig Toppere1cac152016-06-07 07:27:54 +00003792 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3793 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003794 [(store _.FRC:$src, addr:$dst)], _.ExeDomain>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003795 EVEX, Sched<[WriteStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003796 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003797 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3798 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3799 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003800 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003801}
3802
Asaf Badouh41ecf462015-12-06 13:26:56 +00003803defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3804 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003805
Asaf Badouh41ecf462015-12-06 13:26:56 +00003806defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3807 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003808
Ayman Musa46af8f92016-11-13 14:29:32 +00003809
3810multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3811 PatLeaf ZeroFP, X86VectorVTInfo _> {
3812
3813def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003814 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00003815 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00003816 (_.EltVT _.FRC:$src1),
3817 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003818 (!cast<Instruction>(InstrStr#rrk)
3819 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
Craig Topper7bcac492018-02-24 00:15:05 +00003820 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003821 (_.VT _.RC:$src0),
3822 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003823
3824def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003825 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00003826 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00003827 (_.EltVT _.FRC:$src1),
3828 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003829 (!cast<Instruction>(InstrStr#rrkz)
Craig Topper7bcac492018-02-24 00:15:05 +00003830 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003831 (_.VT _.RC:$src0),
3832 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003833}
3834
3835multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3836 dag Mask, RegisterClass MaskRC> {
3837
3838def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003839 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003840 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003841 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003842 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003843 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003844 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003845
3846}
3847
Craig Topper058f2f62017-03-28 16:35:29 +00003848multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3849 AVX512VLVectorVTInfo _,
3850 dag Mask, RegisterClass MaskRC,
3851 SubRegIndex subreg> {
3852
3853def : Pat<(masked_store addr:$dst, Mask,
3854 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003855 (_.info128.VT _.info128.RC:$src),
Craig Topper058f2f62017-03-28 16:35:29 +00003856 (iPTR 0)))),
3857 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003858 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003859 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3860
3861}
3862
Ayman Musa46af8f92016-11-13 14:29:32 +00003863multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3864 dag Mask, RegisterClass MaskRC> {
3865
3866def : Pat<(_.info128.VT (extract_subvector
3867 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003868 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003869 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003870 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003871 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003872 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003873 addr:$srcAddr)>;
3874
3875def : Pat<(_.info128.VT (extract_subvector
3876 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3877 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003878 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003879 (iPTR 0))))),
3880 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003881 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003882 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003883 addr:$srcAddr)>;
3884
3885}
3886
Craig Topper058f2f62017-03-28 16:35:29 +00003887multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3888 AVX512VLVectorVTInfo _,
3889 dag Mask, RegisterClass MaskRC,
3890 SubRegIndex subreg> {
3891
3892def : Pat<(_.info128.VT (extract_subvector
3893 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3894 (_.info512.VT (bitconvert
3895 (v16i32 immAllZerosV))))),
3896 (iPTR 0))),
3897 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003898 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003899 addr:$srcAddr)>;
3900
3901def : Pat<(_.info128.VT (extract_subvector
3902 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3903 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003904 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper058f2f62017-03-28 16:35:29 +00003905 (iPTR 0))))),
3906 (iPTR 0))),
3907 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003908 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003909 addr:$srcAddr)>;
3910
3911}
3912
Ayman Musa46af8f92016-11-13 14:29:32 +00003913defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3914defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3915
3916defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3917 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003918defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3919 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3920defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3921 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003922
3923defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3924 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003925defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3926 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3927defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3928 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003929
Craig Topper61d6ddb2018-02-23 20:13:42 +00003930def : Pat<(f32 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00003931 (f32 FR32X:$src1), (f32 FR32X:$src2))),
3932 (COPY_TO_REGCLASS
3933 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3934 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3935 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003936 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
3937 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003938
Craig Topper74ed0872016-05-18 06:55:59 +00003939def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003940 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003941 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
3942 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003943
Craig Topper61d6ddb2018-02-23 20:13:42 +00003944def : Pat<(f64 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00003945 (f64 FR64X:$src1), (f64 FR64X:$src2))),
3946 (COPY_TO_REGCLASS
3947 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3948 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3949 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003950 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
3951 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003952
Craig Topper74ed0872016-05-18 06:55:59 +00003953def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003954 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003955 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
3956 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003957
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003958def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003959 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003960 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3961
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003962let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003963 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003964 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003965 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003966 []>, XS, EVEX_4V, VEX_LIG,
Craig Topper9eec2022018-04-05 18:38:45 +00003967 FoldGenData<"VMOVSSZrr">, Sched<[WriteFShuffle]>;
Igor Breger4424aaa2015-11-19 07:58:33 +00003968
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003969let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003970 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3971 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003972 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003973 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3974 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003975 []>, EVEX_K, XS, EVEX_4V, VEX_LIG,
Craig Topper9eec2022018-04-05 18:38:45 +00003976 FoldGenData<"VMOVSSZrrk">, Sched<[WriteFShuffle]>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003977
3978 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003979 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003980 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3981 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003982 []>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
Craig Topper9eec2022018-04-05 18:38:45 +00003983 FoldGenData<"VMOVSSZrrkz">, Sched<[WriteFShuffle]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003984
Simon Pilgrim64fff142017-07-16 18:37:23 +00003985 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003986 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003987 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003988 []>, XD, EVEX_4V, VEX_LIG, VEX_W,
Craig Topper9eec2022018-04-05 18:38:45 +00003989 FoldGenData<"VMOVSDZrr">, Sched<[WriteFShuffle]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003990
3991let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003992 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3993 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003994 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003995 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3996 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003997 []>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Craig Topper9eec2022018-04-05 18:38:45 +00003998 VEX_W, FoldGenData<"VMOVSDZrrk">, Sched<[WriteFShuffle]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003999
Simon Pilgrim64fff142017-07-16 18:37:23 +00004000 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4001 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00004002 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004003 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4004 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004005 []>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Craig Topper9eec2022018-04-05 18:38:45 +00004006 VEX_W, FoldGenData<"VMOVSDZrrkz">, Sched<[WriteFShuffle]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004007}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004008
4009let Predicates = [HasAVX512] in {
4010 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004011 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004012 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004013 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004014 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004015 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00004016 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
4017 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004018 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004019
4020 // Move low f32 and clear high bits.
4021 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4022 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004023 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004024 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4025 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4026 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004027 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004028 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004029 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4030 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004031 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004032 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4033 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4034 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004035 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004036 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004037
4038 let AddedComplexity = 20 in {
4039 // MOVSSrm zeros the high parts of the register; represent this
4040 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4041 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4042 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4043 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4044 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4045 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4046 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004047 def : Pat<(v4f32 (X86vzload addr:$src)),
4048 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004049
4050 // MOVSDrm zeros the high parts of the register; represent this
4051 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4052 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4053 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4054 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4055 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4056 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4057 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4058 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4059 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4060 def : Pat<(v2f64 (X86vzload addr:$src)),
4061 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4062
4063 // Represent the same patterns above but in the form they appear for
4064 // 256-bit types
4065 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4066 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004067 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004068 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4069 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4070 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004071 def : Pat<(v8f32 (X86vzload addr:$src)),
4072 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004073 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4074 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4075 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004076 def : Pat<(v4f64 (X86vzload addr:$src)),
4077 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004078
4079 // Represent the same patterns above but in the form they appear for
4080 // 512-bit types
4081 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4082 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4083 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4084 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4085 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4086 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004087 def : Pat<(v16f32 (X86vzload addr:$src)),
4088 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004089 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4090 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4091 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004092 def : Pat<(v8f64 (X86vzload addr:$src)),
4093 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004094 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004095 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4096 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004097 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004098
4099 // Move low f64 and clear high bits.
4100 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4101 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004102 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004103 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004104 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4105 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004106 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004107 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004108
4109 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004110 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004111 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004112 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004113 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004114 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004115
4116 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004117 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004118 addr:$dst),
4119 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004120
4121 // Shuffle with VMOVSS
4122 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004123 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4124
4125 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
4126 (VMOVSSZrr VR128X:$src1,
4127 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004128
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004129 // Shuffle with VMOVSD
4130 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004131 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
4132
4133 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
4134 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004135
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004136 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004137 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004138 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004139 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004140}
4141
Simon Pilgrim369e59d2018-02-12 16:18:36 +00004142let ExeDomain = SSEPackedInt, SchedRW = [WriteVecLogic] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004143let AddedComplexity = 15 in
4144def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4145 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004146 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004147 [(set VR128X:$dst, (v2i64 (X86vzmovl
Simon Pilgrim577ae242018-04-12 19:25:07 +00004148 (v2i64 VR128X:$src))))]>,
4149 EVEX, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00004150}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004151
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004152let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004153 let AddedComplexity = 15 in {
4154 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4155 (VMOVDI2PDIZrr GR32:$src)>;
4156
4157 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4158 (VMOV64toPQIZrr GR64:$src)>;
4159
4160 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4161 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4162 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004163
4164 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4165 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4166 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004167 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004168 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4169 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004170 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4171 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004172 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4173 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004174 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4175 (VMOVDI2PDIZrm addr:$src)>;
4176 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4177 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004178 def : Pat<(v4i32 (X86vzload addr:$src)),
4179 (VMOVDI2PDIZrm addr:$src)>;
4180 def : Pat<(v8i32 (X86vzload addr:$src)),
4181 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004182 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004183 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004184 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004185 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004186 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004187 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004188 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004189 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004190 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004191
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004192 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4193 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4194 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4195 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004196 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4197 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4198 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4199
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004200 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004201 def : Pat<(v16i32 (X86vzload addr:$src)),
4202 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004203 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004204 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004205}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004206//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004207// AVX-512 - Non-temporals
4208//===----------------------------------------------------------------------===//
Craig Topper9eec2022018-04-05 18:38:45 +00004209let SchedRW = [WriteVecLoad] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004210 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4211 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004212 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004213 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004214
Craig Topper2f90c1f2016-06-07 07:27:57 +00004215 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004216 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004217 (ins i256mem:$src),
4218 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004219 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004220 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004221
Robert Khasanoved882972014-08-13 10:46:00 +00004222 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004223 (ins i128mem:$src),
4224 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004225 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004226 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004227 }
Adam Nemetefd07852014-06-18 16:51:10 +00004228}
4229
Igor Bregerd3341f52016-01-20 13:11:47 +00004230multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim8904a862018-04-12 14:31:42 +00004231 PatFrag st_frag = alignednontemporalstore> {
Craig Topper9eec2022018-04-05 18:38:45 +00004232 let SchedRW = [WriteVecStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004233 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004234 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004235 [(st_frag (_.VT _.RC:$src), addr:$dst)],
Simon Pilgrim8904a862018-04-12 14:31:42 +00004236 _.ExeDomain>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004237}
4238
Igor Bregerd3341f52016-01-20 13:11:47 +00004239multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4240 AVX512VLVectorVTInfo VTInfo> {
4241 let Predicates = [HasAVX512] in
4242 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004243
Igor Bregerd3341f52016-01-20 13:11:47 +00004244 let Predicates = [HasAVX512, HasVLX] in {
4245 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4246 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004247 }
4248}
4249
Igor Bregerd3341f52016-01-20 13:11:47 +00004250defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4251defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4252defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004253
Craig Topper707c89c2016-05-08 23:43:17 +00004254let Predicates = [HasAVX512], AddedComplexity = 400 in {
4255 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4256 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4257 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4258 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4259 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4260 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004261
4262 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4263 (VMOVNTDQAZrm addr:$src)>;
4264 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4265 (VMOVNTDQAZrm addr:$src)>;
4266 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4267 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004268}
4269
Craig Topperc41320d2016-05-08 23:08:45 +00004270let Predicates = [HasVLX], AddedComplexity = 400 in {
4271 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4272 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4273 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4274 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4275 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4276 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4277
Simon Pilgrim9a896232016-06-07 13:34:24 +00004278 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4279 (VMOVNTDQAZ256rm addr:$src)>;
4280 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4281 (VMOVNTDQAZ256rm addr:$src)>;
4282 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4283 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004284
Craig Topperc41320d2016-05-08 23:08:45 +00004285 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4286 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4287 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4288 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4289 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4290 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004291
4292 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4293 (VMOVNTDQAZ128rm addr:$src)>;
4294 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4295 (VMOVNTDQAZ128rm addr:$src)>;
4296 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4297 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004298}
4299
Adam Nemet7f62b232014-06-10 16:39:53 +00004300//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004301// AVX-512 - Integer arithmetic
4302//
4303multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004304 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov44241442014-10-08 14:37:45 +00004305 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004306 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004307 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004308 "$src2, $src1", "$src1, $src2",
4309 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004310 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004311 Sched<[sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004312
Craig Toppere1cac152016-06-07 07:27:54 +00004313 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4314 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4315 "$src2, $src1", "$src1, $src2",
4316 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004317 (bitconvert (_.LdFrag addr:$src2))))>,
4318 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004319 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004320}
4321
4322multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004323 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004324 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004325 avx512_binop_rm<opc, OpcodeStr, OpNode, _, sched, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004326 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4327 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4328 "${src2}"##_.BroadcastStr##", $src1",
4329 "$src1, ${src2}"##_.BroadcastStr,
4330 (_.VT (OpNode _.RC:$src1,
4331 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004332 (_.ScalarLdFrag addr:$src2))))>,
4333 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004334 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004335}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004336
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004337multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004338 AVX512VLVectorVTInfo VTInfo,
4339 X86FoldableSchedWrite sched, Predicate prd,
4340 bit IsCommutable = 0> {
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004341 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00004342 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, sched,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004343 IsCommutable>, EVEX_V512;
4344
4345 let Predicates = [prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00004346 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, sched,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004347 IsCommutable>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00004348 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, sched,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004349 IsCommutable>, EVEX_V128;
4350 }
4351}
4352
Robert Khasanov545d1b72014-10-14 14:36:19 +00004353multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004354 AVX512VLVectorVTInfo VTInfo,
4355 X86FoldableSchedWrite sched, Predicate prd,
4356 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004357 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00004358 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004359 IsCommutable>, EVEX_V512;
4360
4361 let Predicates = [prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00004362 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004363 IsCommutable>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00004364 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004365 IsCommutable>, EVEX_V128;
4366 }
4367}
4368
4369multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004370 X86FoldableSchedWrite sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004371 bit IsCommutable = 0> {
4372 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004373 sched, prd, IsCommutable>,
4374 VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004375}
4376
4377multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004378 X86FoldableSchedWrite sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004379 bit IsCommutable = 0> {
4380 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004381 sched, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004382}
4383
4384multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004385 X86FoldableSchedWrite sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004386 bit IsCommutable = 0> {
4387 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004388 sched, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4389 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004390}
4391
4392multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004393 X86FoldableSchedWrite sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004394 bit IsCommutable = 0> {
4395 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004396 sched, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4397 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004398}
4399
4400multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004401 SDNode OpNode, X86FoldableSchedWrite sched,
4402 Predicate prd, bit IsCommutable = 0> {
4403 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004404 IsCommutable>;
4405
Simon Pilgrim21e89792018-04-13 14:36:59 +00004406 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004407 IsCommutable>;
4408}
4409
4410multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004411 SDNode OpNode, X86FoldableSchedWrite sched,
4412 Predicate prd, bit IsCommutable = 0> {
4413 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004414 IsCommutable>;
4415
Simon Pilgrim21e89792018-04-13 14:36:59 +00004416 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004417 IsCommutable>;
4418}
4419
4420multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4421 bits<8> opc_d, bits<8> opc_q,
4422 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004423 X86FoldableSchedWrite sched,
4424 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004425 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004426 sched, HasAVX512, IsCommutable>,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004427 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004428 sched, HasBWI, IsCommutable>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004429}
4430
Simon Pilgrim21e89792018-04-13 14:36:59 +00004431multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
4432 X86FoldableSchedWrite sched,
Michael Liao66233b72015-08-06 09:06:20 +00004433 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004434 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4435 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004436 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004437 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004438 "$src2, $src1","$src1, $src2",
4439 (_Dst.VT (OpNode
4440 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004441 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004442 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004443 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004444 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4445 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4446 "$src2, $src1", "$src1, $src2",
4447 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004448 (bitconvert (_Src.LdFrag addr:$src2))))>,
4449 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004450 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004451
4452 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004453 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004454 OpcodeStr,
4455 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004456 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004457 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4458 (_Brdct.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004459 (_Brdct.ScalarLdFrag addr:$src2))))))>,
4460 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004461 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004462}
4463
Robert Khasanov545d1b72014-10-14 14:36:19 +00004464defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004465 WriteVecALU, 1>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004466defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004467 WriteVecALU, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004468defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004469 WriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004470defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004471 WriteVecALU, HasBWI, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004472defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004473 WriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004474defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004475 WriteVecALU, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004476defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004477 WritePMULLD, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004478defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004479 WriteVecIMul, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004480defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004481 WriteVecIMul, HasDQI, 1>, T8PD;
4482defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, WriteVecIMul,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004483 HasBWI, 1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00004484defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, WriteVecIMul,
Michael Liao66233b72015-08-06 09:06:20 +00004485 HasBWI, 1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00004486defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, WriteVecIMul,
Michael Liao66233b72015-08-06 09:06:20 +00004487 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004488defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004489 WriteVecIMul, HasBWI, 1>;
Craig Toppera4067962018-03-08 08:02:52 +00004490defm VPMULDQ : avx512_binop_rm_vl_q<0x28, "vpmuldq", X86pmuldq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004491 WriteVecIMul, HasAVX512, 1>, T8PD;
Craig Toppera4067962018-03-08 08:02:52 +00004492defm VPMULUDQ : avx512_binop_rm_vl_q<0xF4, "vpmuludq", X86pmuludq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004493 WriteVecIMul, HasAVX512, 1>;
Michael Liao66233b72015-08-06 09:06:20 +00004494
Simon Pilgrim21e89792018-04-13 14:36:59 +00004495multiclass avx512_binop_all<bits<8> opc, string OpcodeStr,
4496 X86FoldableSchedWrite sched,
4497 AVX512VLVectorVTInfo _SrcVTInfo,
4498 AVX512VLVectorVTInfo _DstVTInfo,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004499 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4500 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00004501 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, sched, OpNode,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004502 _SrcVTInfo.info512, _DstVTInfo.info512,
4503 v8i64_info, IsCommutable>,
4504 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4505 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00004506 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, sched, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004507 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004508 v4i64x_info, IsCommutable>,
4509 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00004510 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, sched, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004511 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004512 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004513 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4514 }
Michael Liao66233b72015-08-06 09:06:20 +00004515}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004516
Simon Pilgrim21e89792018-04-13 14:36:59 +00004517defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", WriteVecALU,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004518 avx512vl_i8_info, avx512vl_i8_info,
4519 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004520
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004521multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004522 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004523 X86FoldableSchedWrite sched> {
Craig Toppere1cac152016-06-07 07:27:54 +00004524 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4525 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4526 OpcodeStr,
4527 "${src2}"##_Src.BroadcastStr##", $src1",
4528 "$src1, ${src2}"##_Src.BroadcastStr,
4529 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4530 (_Src.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004531 (_Src.ScalarLdFrag addr:$src2))))))>,
4532 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004533 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004534}
4535
Michael Liao66233b72015-08-06 09:06:20 +00004536multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4537 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004538 X86VectorVTInfo _Dst, X86FoldableSchedWrite sched,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004539 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004540 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004541 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004542 "$src2, $src1","$src1, $src2",
4543 (_Dst.VT (OpNode
4544 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004545 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004546 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004547 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004548 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4549 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4550 "$src2, $src1", "$src1, $src2",
4551 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004552 (bitconvert (_Src.LdFrag addr:$src2))))>,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004553 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004554 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004555}
4556
4557multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4558 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004559 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004560 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004561 v32i16_info, WriteShuffle>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004562 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004563 v32i16_info, WriteShuffle>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004564 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004565 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004566 v16i16x_info, WriteShuffle>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004567 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004568 v16i16x_info, WriteShuffle>, EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004569 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004570 v8i16x_info, WriteShuffle>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004571 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004572 v8i16x_info, WriteShuffle>, EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004573 }
4574}
4575multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4576 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004577 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004578 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004579 v64i8_info, WriteShuffle>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004580 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004581 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004582 v32i8x_info, WriteShuffle>, EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004583 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004584 v16i8x_info, WriteShuffle>, EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004585 }
4586}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004587
4588multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4589 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004590 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004591 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004592 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004593 _Dst.info512, WriteVecIMul, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004594 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004595 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004596 _Dst.info256, WriteVecIMul, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004597 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004598 _Dst.info128, WriteVecIMul, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004599 }
4600}
4601
Craig Topperb6da6542016-05-01 17:38:32 +00004602defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4603defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4604defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4605defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004606
Craig Topper5acb5a12016-05-01 06:24:57 +00004607defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004608 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004609defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004610 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004611
Igor Bregerf2460112015-07-26 14:41:44 +00004612defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004613 WriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004614defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004615 WriteVecALU, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004616defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004617 WriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004618
Igor Bregerf2460112015-07-26 14:41:44 +00004619defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004620 WriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004621defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004622 WriteVecALU, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004623defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004624 WriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004625
Igor Bregerf2460112015-07-26 14:41:44 +00004626defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004627 WriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004628defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004629 WriteVecALU, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004630defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004631 WriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004632
Igor Bregerf2460112015-07-26 14:41:44 +00004633defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004634 WriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004635defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004636 WriteVecALU, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004637defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004638 WriteVecALU, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004639
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004640// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4641let Predicates = [HasDQI, NoVLX] in {
4642 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4643 (EXTRACT_SUBREG
4644 (VPMULLQZrr
4645 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4646 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4647 sub_ymm)>;
4648
4649 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4650 (EXTRACT_SUBREG
4651 (VPMULLQZrr
4652 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4653 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4654 sub_xmm)>;
4655}
4656
Craig Topper4520d4f2017-12-04 07:21:01 +00004657// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4658let Predicates = [HasDQI, NoVLX] in {
4659 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4660 (EXTRACT_SUBREG
4661 (VPMULLQZrr
4662 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4663 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4664 sub_ymm)>;
4665
4666 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4667 (EXTRACT_SUBREG
4668 (VPMULLQZrr
4669 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4670 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4671 sub_xmm)>;
4672}
4673
4674multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
4675 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
4676 (EXTRACT_SUBREG
4677 (Instr
4678 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4679 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4680 sub_ymm)>;
4681
4682 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
4683 (EXTRACT_SUBREG
4684 (Instr
4685 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4686 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4687 sub_xmm)>;
4688}
4689
Craig Topper694c73a2018-01-01 01:11:32 +00004690let Predicates = [HasAVX512, NoVLX] in {
Craig Topper4520d4f2017-12-04 07:21:01 +00004691 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
4692 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
4693 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
4694 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
4695}
4696
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004697//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004698// AVX-512 Logical Instructions
4699//===----------------------------------------------------------------------===//
4700
Craig Topperafce0ba2017-08-30 16:38:33 +00004701// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4702// be set to null_frag for 32-bit elements.
4703multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4704 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004705 SDNode OpNodeMsk, X86FoldableSchedWrite sched,
4706 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004707 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004708 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4709 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4710 "$src2, $src1", "$src1, $src2",
4711 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4712 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004713 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4714 _.RC:$src2)))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004715 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004716 Sched<[sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004717
Craig Topperafce0ba2017-08-30 16:38:33 +00004718 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004719 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4720 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4721 "$src2, $src1", "$src1, $src2",
4722 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4723 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004724 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004725 (bitconvert (_.LdFrag addr:$src2))))))>,
4726 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004727 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004728}
4729
Craig Topperafce0ba2017-08-30 16:38:33 +00004730// OpNodeMsk is the OpNode to use where element size is important. So use
4731// for all of the broadcast patterns.
4732multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4733 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004734 SDNode OpNodeMsk, X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00004735 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004736 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, sched, _,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004737 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004738 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4739 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4740 "${src2}"##_.BroadcastStr##", $src1",
4741 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004742 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004743 (bitconvert
4744 (_.VT (X86VBroadcast
4745 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004746 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004747 (bitconvert
4748 (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004749 (_.ScalarLdFrag addr:$src2))))))))>,
4750 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004751 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004752}
4753
Craig Topperafce0ba2017-08-30 16:38:33 +00004754multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4755 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004756 SDNode OpNodeMsk, X86FoldableSchedWrite sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004757 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004758 bit IsCommutable = 0> {
4759 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00004760 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004761 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00004762
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004763 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00004764 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00004765 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00004766 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00004767 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004768 }
4769}
4770
Craig Topperabe80cc2016-08-28 06:06:28 +00004771multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004772 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004773 bit IsCommutable = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00004774 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00004775 avx512vl_i64_info, IsCommutable>,
4776 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00004777 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00004778 avx512vl_i32_info, IsCommutable>,
4779 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004780}
4781
Simon Pilgrim21e89792018-04-13 14:36:59 +00004782defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, WriteVecLogic, 1>;
4783defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, WriteVecLogic, 1>;
4784defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, WriteVecLogic, 1>;
4785defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp, WriteVecLogic>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004786
4787//===----------------------------------------------------------------------===//
4788// AVX-512 FP arithmetic
4789//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004790multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004791 SDNode OpNode, SDNode VecNode,
4792 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004793 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004794 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4795 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4796 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004797 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004798 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004799 Sched<[sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004800
4801 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004802 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004803 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004804 (_.VT (VecNode _.RC:$src1,
4805 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004806 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004807 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00004808 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004809 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004810 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004811 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004812 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004813 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004814 let isCommutable = IsCommutable;
4815 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004816 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004817 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004818 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4819 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004820 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004821 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004822 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004823 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004824}
4825
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004826multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004827 SDNode VecNode, X86FoldableSchedWrite sched,
4828 bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004829 let ExeDomain = _.ExeDomain in
Craig Topperda7e78e2017-12-10 04:07:28 +00004830 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004831 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4832 "$rc, $src2, $src1", "$src1, $src2, $rc",
4833 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004834 (i32 imm:$rc)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004835 EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004836}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004837multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004838 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004839 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004840 let ExeDomain = _.ExeDomain in {
4841 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4842 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4843 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004844 (_.VT (VecNode _.RC:$src1, _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004845 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004846
4847 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4848 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4849 "$src2, $src1", "$src1, $src2",
4850 (_.VT (VecNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004851 _.ScalarIntMemCPat:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004852 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004853
4854 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4855 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4856 (ins _.FRC:$src1, _.FRC:$src2),
4857 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004858 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004859 Sched<[sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00004860 let isCommutable = IsCommutable;
4861 }
4862 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4863 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4864 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4865 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004866 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004867 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004868 }
4869
Craig Topperda7e78e2017-12-10 04:07:28 +00004870 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004871 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004872 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004873 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004874 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004875 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004876 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004877}
4878
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004879multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004880 SDNode VecNode, X86FoldableSchedWrite sched,
4881 bit IsCommutable> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004882 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004883 sched, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004884 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004885 sched, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004886 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4887 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004888 sched, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004889 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004890 sched, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004891 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4892}
4893
4894multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004895 SDNode VecNode, SDNode SaeNode,
4896 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004897 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004898 VecNode, SaeNode, sched, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004899 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004900 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004901 VecNode, SaeNode, sched, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004902 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4903}
Simon Pilgrim21e89792018-04-13 14:36:59 +00004904defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, WriteFAdd, 1>;
4905defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, WriteFMul, 1>;
4906defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, WriteFAdd, 0>;
4907defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, WriteFDiv, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004908defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00004909 WriteFCmp, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004910defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00004911 WriteFCmp, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004912
4913// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4914// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4915multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004916 X86VectorVTInfo _, SDNode OpNode,
4917 X86FoldableSchedWrite sched> {
Craig Topper03669332017-02-26 06:45:56 +00004918 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004919 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4920 (ins _.FRC:$src1, _.FRC:$src2),
4921 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004922 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004923 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004924 let isCommutable = 1;
4925 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004926 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4927 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4928 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4929 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004930 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004931 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004932 }
4933}
4934defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00004935 WriteFCmp>, XS, EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004936 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004937
4938defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00004939 WriteFCmp>, XD, VEX_W, EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004940 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004941
4942defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00004943 WriteFCmp>, XS, EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004944 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004945
4946defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00004947 WriteFCmp>, XD, VEX_W, EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004948 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004949
Craig Topper375aa902016-12-19 00:42:28 +00004950multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004951 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Craig Topper9433f972016-08-02 06:16:53 +00004952 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004953 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004954 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4955 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4956 "$src2, $src1", "$src1, $src2",
Simon Pilgrim0e456342018-04-12 20:47:34 +00004957 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004958 EVEX_4V, Sched<[sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00004959 let mayLoad = 1 in {
4960 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4961 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4962 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004963 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004964 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00004965 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4966 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4967 "${src2}"##_.BroadcastStr##", $src1",
4968 "$src1, ${src2}"##_.BroadcastStr,
4969 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004970 (_.ScalarLdFrag addr:$src2))))>,
4971 EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004972 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00004973 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004974 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004975}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004976
Simon Pilgrim21e89792018-04-13 14:36:59 +00004977multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr,
4978 SDPatternOperator OpNodeRnd,
4979 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004980 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00004981 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004982 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4983 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004984 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004985 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004986}
4987
Simon Pilgrim21e89792018-04-13 14:36:59 +00004988multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr,
4989 SDPatternOperator OpNodeRnd,
4990 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004991 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00004992 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004993 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4994 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004995 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004996 EVEX_4V, EVEX_B, Sched<[sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004997}
4998
Craig Topper375aa902016-12-19 00:42:28 +00004999multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005000 Predicate prd, X86FoldableSchedWrite sched,
Craig Topper9433f972016-08-02 06:16:53 +00005001 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005002 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005003 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005004 sched, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005005 EVEX_CD8<32, CD8VF>;
5006 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005007 sched, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005008 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005009 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005010
Robert Khasanov595e5982014-10-29 15:43:02 +00005011 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005012 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005013 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005014 sched, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005015 EVEX_CD8<32, CD8VF>;
5016 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005017 sched, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005018 EVEX_CD8<32, CD8VF>;
5019 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005020 sched, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005021 EVEX_CD8<64, CD8VF>;
5022 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005023 sched, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005024 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005025 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005026}
5027
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005028multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005029 X86FoldableSchedWrite sched> {
5030 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005031 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005032 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005033 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5034}
5035
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005036multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005037 X86FoldableSchedWrite sched> {
5038 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005039 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005040 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005041 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
5042}
5043
Craig Topper9433f972016-08-02 06:16:53 +00005044defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005045 WriteFAdd, 1>,
5046 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, WriteFAdd>;
5047defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, WriteFMul, 1>,
5048 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, WriteFMul>;
5049defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, WriteFAdd>,
5050 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, WriteFAdd>;
5051defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, WriteFDiv>,
5052 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, WriteFDiv>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00005053defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, WriteFCmp, 0>,
5054 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, WriteFCmp>;
5055defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, WriteFCmp, 0>,
5056 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, WriteFCmp>;
Igor Breger58c07802016-05-03 11:51:45 +00005057let isCodeGenOnly = 1 in {
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00005058 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, WriteFCmp, 1>;
5059 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, WriteFCmp, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005060}
Simon Pilgrimd14d2e72018-04-20 21:16:05 +00005061defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI, WriteFLogic, 1>;
5062defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI, WriteFLogic, 0>;
5063defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI, WriteFLogic, 1>;
5064defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI, WriteFLogic, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005065
Craig Topper8f6827c2016-08-31 05:37:52 +00005066// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005067multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5068 X86VectorVTInfo _, Predicate prd> {
5069let Predicates = [prd] in {
5070 // Masked register-register logical operations.
5071 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5072 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5073 _.RC:$src0)),
5074 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5075 _.RC:$src1, _.RC:$src2)>;
5076 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5077 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5078 _.ImmAllZerosV)),
5079 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5080 _.RC:$src2)>;
5081 // Masked register-memory logical operations.
5082 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5083 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5084 (load addr:$src2)))),
5085 _.RC:$src0)),
5086 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5087 _.RC:$src1, addr:$src2)>;
5088 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5089 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5090 _.ImmAllZerosV)),
5091 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5092 addr:$src2)>;
5093 // Register-broadcast logical operations.
5094 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5095 (bitconvert (_.VT (X86VBroadcast
5096 (_.ScalarLdFrag addr:$src2)))))),
5097 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5098 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5099 (bitconvert
5100 (_.i64VT (OpNode _.RC:$src1,
5101 (bitconvert (_.VT
5102 (X86VBroadcast
5103 (_.ScalarLdFrag addr:$src2))))))),
5104 _.RC:$src0)),
5105 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5106 _.RC:$src1, addr:$src2)>;
5107 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5108 (bitconvert
5109 (_.i64VT (OpNode _.RC:$src1,
5110 (bitconvert (_.VT
5111 (X86VBroadcast
5112 (_.ScalarLdFrag addr:$src2))))))),
5113 _.ImmAllZerosV)),
5114 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5115 _.RC:$src1, addr:$src2)>;
5116}
Craig Topper8f6827c2016-08-31 05:37:52 +00005117}
5118
Craig Topper45d65032016-09-02 05:29:13 +00005119multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5120 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5121 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5122 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5123 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5124 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5125 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005126}
5127
Craig Topper45d65032016-09-02 05:29:13 +00005128defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5129defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5130defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5131defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5132
Craig Topper2baef8f2016-12-18 04:17:00 +00005133let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005134 // Use packed logical operations for scalar ops.
5135 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5136 (COPY_TO_REGCLASS (VANDPDZ128rr
5137 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5138 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5139 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5140 (COPY_TO_REGCLASS (VORPDZ128rr
5141 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5142 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5143 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5144 (COPY_TO_REGCLASS (VXORPDZ128rr
5145 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5146 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5147 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5148 (COPY_TO_REGCLASS (VANDNPDZ128rr
5149 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5150 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5151
5152 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5153 (COPY_TO_REGCLASS (VANDPSZ128rr
5154 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5155 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5156 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5157 (COPY_TO_REGCLASS (VORPSZ128rr
5158 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5159 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5160 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5161 (COPY_TO_REGCLASS (VXORPSZ128rr
5162 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5163 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5164 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5165 (COPY_TO_REGCLASS (VANDNPSZ128rr
5166 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5167 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5168}
5169
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005170multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005171 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005172 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005173 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5174 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5175 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005176 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005177 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005178 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5179 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5180 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005181 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005182 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005183 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5184 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5185 "${src2}"##_.BroadcastStr##", $src1",
5186 "$src1, ${src2}"##_.BroadcastStr,
5187 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005188 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005189 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005190 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005191 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005192}
5193
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005194multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005195 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005196 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005197 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5198 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5199 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005200 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005201 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005202 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005203 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005204 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005205 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005206 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005207 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005208 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005209}
5210
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005211multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005212 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, WriteFAdd, v16f32_info>,
5213 avx512_fp_round_packed<opc, OpcodeStr, OpNode, WriteFAdd, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005214 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005215 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, WriteFAdd, v8f64_info>,
5216 avx512_fp_round_packed<opc, OpcodeStr, OpNode, WriteFAdd, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005217 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005218 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, WriteFAdd, f32x_info>,
5219 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, WriteFAdd>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005220 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005221 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, WriteFAdd, f64x_info>,
5222 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, WriteFAdd>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005223 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5224
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005225 // Define only if AVX512VL feature is present.
5226 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005227 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, WriteFAdd, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005228 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005229 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, WriteFAdd, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005230 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005231 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, WriteFAdd, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005232 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005233 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, WriteFAdd, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005234 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5235 }
5236}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005237defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005238
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005239//===----------------------------------------------------------------------===//
5240// AVX-512 VPTESTM instructions
5241//===----------------------------------------------------------------------===//
5242
Craig Topper15d69732018-01-28 00:56:30 +00005243multiclass avx512_vptest<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005244 X86FoldableSchedWrite sched, X86VectorVTInfo _,
5245 string Suffix> {
Craig Topper1a093932017-11-11 06:19:12 +00005246 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005247 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005248 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5249 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5250 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005251 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005252 _.ImmAllZerosV)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005253 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005254 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5255 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5256 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005257 (OpNode (bitconvert
5258 (_.i64VT (and _.RC:$src1,
5259 (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005260 _.ImmAllZerosV)>,
5261 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005262 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005263 }
Craig Topper15d69732018-01-28 00:56:30 +00005264
5265 // Patterns for compare with 0 that just use the same source twice.
5266 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5267 (_.KVT (!cast<Instruction>(NAME # Suffix # _.ZSuffix # "rr")
5268 _.RC:$src, _.RC:$src))>;
5269
5270 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5271 (_.KVT (!cast<Instruction>(NAME # Suffix # _.ZSuffix # "rrk")
5272 _.KRC:$mask, _.RC:$src, _.RC:$src))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005273}
5274
Craig Topper15d69732018-01-28 00:56:30 +00005275multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005276 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005277 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005278 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5279 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5280 "${src2}"##_.BroadcastStr##", $src1",
5281 "$src1, ${src2}"##_.BroadcastStr,
Craig Topper15d69732018-01-28 00:56:30 +00005282 (OpNode (and _.RC:$src1,
5283 (X86VBroadcast
5284 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005285 _.ImmAllZerosV)>,
5286 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005287 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005288}
Igor Bregerfca0a342016-01-28 13:19:25 +00005289
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005290// Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topper15d69732018-01-28 00:56:30 +00005291multiclass avx512_vptest_lowering<PatFrag OpNode, X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00005292 X86VectorVTInfo _, string Suffix> {
Craig Topper15d69732018-01-28 00:56:30 +00005293 def : Pat<(_.KVT (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5294 _.ImmAllZerosV)),
Craig Topper5e4b4532018-01-27 23:49:14 +00005295 (_.KVT (COPY_TO_REGCLASS
5296 (!cast<Instruction>(NAME # Suffix # "Zrr")
5297 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5298 _.RC:$src1, _.SubRegIdx),
5299 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5300 _.RC:$src2, _.SubRegIdx)),
5301 _.KRC))>;
5302
5303 def : Pat<(_.KVT (and _.KRC:$mask,
Craig Topper15d69732018-01-28 00:56:30 +00005304 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5305 _.ImmAllZerosV))),
Craig Topper5e4b4532018-01-27 23:49:14 +00005306 (COPY_TO_REGCLASS
5307 (!cast<Instruction>(NAME # Suffix # "Zrrk")
5308 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5309 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5310 _.RC:$src1, _.SubRegIdx),
5311 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5312 _.RC:$src2, _.SubRegIdx)),
5313 _.KRC)>;
Craig Topper15d69732018-01-28 00:56:30 +00005314
5315 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5316 (_.KVT (COPY_TO_REGCLASS
5317 (!cast<Instruction>(NAME # Suffix # "Zrr")
5318 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5319 _.RC:$src, _.SubRegIdx),
5320 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5321 _.RC:$src, _.SubRegIdx)),
5322 _.KRC))>;
5323
5324 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5325 (COPY_TO_REGCLASS
5326 (!cast<Instruction>(NAME # Suffix # "Zrrk")
5327 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5328 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5329 _.RC:$src, _.SubRegIdx),
5330 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5331 _.RC:$src, _.SubRegIdx)),
5332 _.KRC)>;
Igor Bregerfca0a342016-01-28 13:19:25 +00005333}
5334
Craig Topper15d69732018-01-28 00:56:30 +00005335multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005336 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005337 string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005338 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005339 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, sched, _.info512, Suffix>,
5340 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005341
5342 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005343 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, sched, _.info256, Suffix>,
5344 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
5345 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, sched, _.info128, Suffix>,
5346 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005347 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005348 let Predicates = [HasAVX512, NoVLX] in {
5349 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5350 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005351 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005352}
5353
Craig Topper15d69732018-01-28 00:56:30 +00005354multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005355 X86FoldableSchedWrite sched> {
5356 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, sched,
Igor Bregerfca0a342016-01-28 13:19:25 +00005357 avx512vl_i32_info, "D">;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005358 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, sched,
Igor Bregerfca0a342016-01-28 13:19:25 +00005359 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005360}
5361
5362multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005363 PatFrag OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005364 let Predicates = [HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005365 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched, v32i16_info, "W">,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005366 EVEX_V512, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005367 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched, v64i8_info, "B">,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005368 EVEX_V512;
5369 }
5370 let Predicates = [HasVLX, HasBWI] in {
5371
Simon Pilgrim21e89792018-04-13 14:36:59 +00005372 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched, v16i16x_info, "W">,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005373 EVEX_V256, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005374 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched, v8i16x_info, "W">,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005375 EVEX_V128, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005376 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched, v32i8x_info, "B">,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005377 EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005378 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched, v16i8x_info, "B">,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005379 EVEX_V128;
5380 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005381
Igor Bregerfca0a342016-01-28 13:19:25 +00005382 let Predicates = [HasAVX512, NoVLX] in {
Craig Topper15d69732018-01-28 00:56:30 +00005383 defm BZ256_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v32i8x_info, "B">;
5384 defm BZ128_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v16i8x_info, "B">;
5385 defm WZ256_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v16i16x_info, "W">;
5386 defm WZ128_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005387 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005388}
5389
Craig Topper9471a7c2018-02-19 19:23:31 +00005390// These patterns are used to match vptestm/vptestnm. We don't treat pcmpeqm
5391// as commutable here because we already canonicalized all zeros vectors to the
5392// RHS during lowering.
5393def X86pcmpeqm : PatFrag<(ops node:$src1, node:$src2),
5394 (X86cmpm node:$src1, node:$src2, (i8 0))>;
5395def X86pcmpnem : PatFrag<(ops node:$src1, node:$src2),
5396 (X86cmpm node:$src1, node:$src2, (i8 4))>;
5397
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005398multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005399 PatFrag OpNode, X86FoldableSchedWrite sched> :
5400 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode, sched>,
5401 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, sched>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005402
Craig Topper15d69732018-01-28 00:56:30 +00005403defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86pcmpnem,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005404 WriteVecLogic>, T8PD;
Craig Topper15d69732018-01-28 00:56:30 +00005405defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86pcmpeqm,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005406 WriteVecLogic>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005407
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005408
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005409//===----------------------------------------------------------------------===//
5410// AVX-512 Shift instructions
5411//===----------------------------------------------------------------------===//
5412multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005413 string OpcodeStr, SDNode OpNode,
5414 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005415 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005416 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005417 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005418 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005419 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005420 Sched<[sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005421 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005422 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005423 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005424 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005425 (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005426 Sched<[sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005427 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005428}
5429
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005430multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005431 string OpcodeStr, SDNode OpNode,
5432 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005433 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005434 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5435 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5436 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005437 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005438 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005439}
5440
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005441multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005442 X86FoldableSchedWrite sched, ValueType SrcVT,
5443 PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005444 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005445 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005446 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5447 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5448 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005449 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005450 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005451 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5452 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5453 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005454 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2))))>,
5455 AVX512BIBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005456 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005457 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005458}
5459
Cameron McInally5fb084e2014-12-11 17:13:05 +00005460multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005461 X86FoldableSchedWrite sched, ValueType SrcVT,
5462 PatFrag bc_frag, AVX512VLVectorVTInfo VTInfo,
5463 Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005464 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005465 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005466 VTInfo.info512>, EVEX_V512,
5467 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5468 let Predicates = [prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005469 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005470 VTInfo.info256>, EVEX_V256,
5471 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005472 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005473 VTInfo.info128>, EVEX_V128,
5474 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5475 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005476}
5477
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005478multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005479 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005480 X86FoldableSchedWrite sched> {
5481 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, sched, v4i32,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005482 bc_v4i32, avx512vl_i32_info, HasAVX512>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005483 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, sched, v2i64,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005484 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005485 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, sched, v8i16,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005486 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005487}
5488
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005489multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005490 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005491 X86FoldableSchedWrite sched,
5492 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005493 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005494 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005495 VTInfo.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005496 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched,
5497 VTInfo.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005498 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005499 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005500 VTInfo.info256>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005501 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched,
5502 VTInfo.info256>, EVEX_V256;
5503 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, sched,
5504 VTInfo.info128>,
5505 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched,
5506 VTInfo.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005507 }
5508}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005509
Simon Pilgrim21e89792018-04-13 14:36:59 +00005510multiclass avx512_shift_rmi_w<bits<8> opcw, Format ImmFormR, Format ImmFormM,
5511 string OpcodeStr, SDNode OpNode,
5512 X86FoldableSchedWrite sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005513 let Predicates = [HasBWI] in
5514 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005515 sched, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005516 let Predicates = [HasVLX, HasBWI] in {
5517 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005518 sched, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005519 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005520 sched, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005521 }
5522}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005523
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005524multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005525 Format ImmFormR, Format ImmFormM,
5526 string OpcodeStr, SDNode OpNode,
5527 X86FoldableSchedWrite sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005528 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005529 sched, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005530 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005531 sched, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005532}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005533
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005534defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005535 WriteVecShift>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005536 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005537 WriteVecShift>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005538
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005539defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005540 WriteVecShift>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005541 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005542 WriteVecShift>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005543
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005544defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005545 WriteVecShift>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005546 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005547 WriteVecShift>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005548
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005549defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005550 WriteVecShift>, AVX512BIi8Base, EVEX_4V;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005551defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005552 WriteVecShift>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005553
Simon Pilgrim21e89792018-04-13 14:36:59 +00005554defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl, WriteVecShift>;
5555defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra, WriteVecShift>;
5556defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl, WriteVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005557
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005558// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5559let Predicates = [HasAVX512, NoVLX] in {
5560 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5561 (EXTRACT_SUBREG (v8i64
5562 (VPSRAQZrr
5563 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5564 VR128X:$src2)), sub_ymm)>;
5565
5566 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5567 (EXTRACT_SUBREG (v8i64
5568 (VPSRAQZrr
5569 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5570 VR128X:$src2)), sub_xmm)>;
5571
5572 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5573 (EXTRACT_SUBREG (v8i64
5574 (VPSRAQZri
5575 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5576 imm:$src2)), sub_ymm)>;
5577
5578 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5579 (EXTRACT_SUBREG (v8i64
5580 (VPSRAQZri
5581 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5582 imm:$src2)), sub_xmm)>;
5583}
5584
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005585//===-------------------------------------------------------------------===//
5586// Variable Bit Shifts
5587//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005588
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005589multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005590 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005591 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005592 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5593 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5594 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005595 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005596 AVX5128IBase, EVEX_4V, Sched<[sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005597 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5598 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5599 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005600 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005601 (_.VT (bitconvert (_.LdFrag addr:$src2)))))>,
5602 AVX5128IBase, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005603 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005604 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005605}
5606
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005607multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005608 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005609 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005610 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5611 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5612 "${src2}"##_.BroadcastStr##", $src1",
5613 "$src1, ${src2}"##_.BroadcastStr,
5614 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005615 (_.ScalarLdFrag addr:$src2)))))>,
5616 AVX5128IBase, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005617 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005618}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005619
Cameron McInally5fb084e2014-12-11 17:13:05 +00005620multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005621 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005622 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005623 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
5624 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005625
5626 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005627 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
5628 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
5629 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>,
5630 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005631 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005632}
5633
5634multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005635 SDNode OpNode, X86FoldableSchedWrite sched> {
5636 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005637 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005638 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005639 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005640}
5641
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005642// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005643multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5644 SDNode OpNode, list<Predicate> p> {
5645 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005646 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005647 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005648 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005649 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005650 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5651 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5652 sub_ymm)>;
5653
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005654 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005655 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005656 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005657 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005658 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5659 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5660 sub_xmm)>;
5661 }
5662}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005663multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005664 SDNode OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005665 let Predicates = [HasBWI] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005666 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, sched, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005667 EVEX_V512, VEX_W;
5668 let Predicates = [HasVLX, HasBWI] in {
5669
Simon Pilgrim21e89792018-04-13 14:36:59 +00005670 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005671 EVEX_V256, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005672 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005673 EVEX_V128, VEX_W;
5674 }
5675}
5676
Simon Pilgrim21e89792018-04-13 14:36:59 +00005677defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, WriteVarVecShift>,
5678 avx512_var_shift_w<0x12, "vpsllvw", shl, WriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00005679
Simon Pilgrim21e89792018-04-13 14:36:59 +00005680defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, WriteVarVecShift>,
5681 avx512_var_shift_w<0x11, "vpsravw", sra, WriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00005682
Simon Pilgrim21e89792018-04-13 14:36:59 +00005683defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, WriteVarVecShift>,
5684 avx512_var_shift_w<0x10, "vpsrlvw", srl, WriteVarVecShift>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005685
Simon Pilgrim21e89792018-04-13 14:36:59 +00005686defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, WriteVarVecShift>;
5687defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, WriteVarVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005688
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005689defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5690defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5691defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5692defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5693
Craig Topper05629d02016-07-24 07:32:45 +00005694// Special handing for handling VPSRAV intrinsics.
5695multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5696 list<Predicate> p> {
5697 let Predicates = p in {
5698 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5699 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5700 _.RC:$src2)>;
5701 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5702 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5703 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005704 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5705 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5706 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5707 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5708 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5709 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5710 _.RC:$src0)),
5711 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5712 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005713 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5714 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5715 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5716 _.RC:$src1, _.RC:$src2)>;
5717 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5718 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5719 _.ImmAllZerosV)),
5720 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5721 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005722 }
5723}
5724
5725multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5726 list<Predicate> p> :
5727 avx512_var_shift_int_lowering<InstrStr, _, p> {
5728 let Predicates = p in {
5729 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5730 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5731 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5732 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005733 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5734 (X86vsrav _.RC:$src1,
5735 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5736 _.RC:$src0)),
5737 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5738 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005739 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5740 (X86vsrav _.RC:$src1,
5741 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5742 _.ImmAllZerosV)),
5743 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5744 _.RC:$src1, addr:$src2)>;
5745 }
5746}
5747
5748defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5749defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5750defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5751defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5752defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5753defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5754defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5755defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5756defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5757
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005758// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5759let Predicates = [HasAVX512, NoVLX] in {
5760 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5761 (EXTRACT_SUBREG (v8i64
5762 (VPROLVQZrr
5763 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005764 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005765 sub_xmm)>;
5766 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5767 (EXTRACT_SUBREG (v8i64
5768 (VPROLVQZrr
5769 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005770 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005771 sub_ymm)>;
5772
5773 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5774 (EXTRACT_SUBREG (v16i32
5775 (VPROLVDZrr
5776 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005777 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005778 sub_xmm)>;
5779 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5780 (EXTRACT_SUBREG (v16i32
5781 (VPROLVDZrr
5782 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005783 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005784 sub_ymm)>;
5785
5786 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5787 (EXTRACT_SUBREG (v8i64
5788 (VPROLQZri
5789 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5790 imm:$src2)), sub_xmm)>;
5791 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5792 (EXTRACT_SUBREG (v8i64
5793 (VPROLQZri
5794 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5795 imm:$src2)), sub_ymm)>;
5796
5797 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5798 (EXTRACT_SUBREG (v16i32
5799 (VPROLDZri
5800 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5801 imm:$src2)), sub_xmm)>;
5802 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5803 (EXTRACT_SUBREG (v16i32
5804 (VPROLDZri
5805 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5806 imm:$src2)), sub_ymm)>;
5807}
5808
5809// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5810let Predicates = [HasAVX512, NoVLX] in {
5811 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5812 (EXTRACT_SUBREG (v8i64
5813 (VPRORVQZrr
5814 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005815 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005816 sub_xmm)>;
5817 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5818 (EXTRACT_SUBREG (v8i64
5819 (VPRORVQZrr
5820 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005821 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005822 sub_ymm)>;
5823
5824 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5825 (EXTRACT_SUBREG (v16i32
5826 (VPRORVDZrr
5827 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005828 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005829 sub_xmm)>;
5830 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5831 (EXTRACT_SUBREG (v16i32
5832 (VPRORVDZrr
5833 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005834 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005835 sub_ymm)>;
5836
5837 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5838 (EXTRACT_SUBREG (v8i64
5839 (VPRORQZri
5840 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5841 imm:$src2)), sub_xmm)>;
5842 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5843 (EXTRACT_SUBREG (v8i64
5844 (VPRORQZri
5845 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5846 imm:$src2)), sub_ymm)>;
5847
5848 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5849 (EXTRACT_SUBREG (v16i32
5850 (VPRORDZri
5851 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5852 imm:$src2)), sub_xmm)>;
5853 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5854 (EXTRACT_SUBREG (v16i32
5855 (VPRORDZri
5856 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5857 imm:$src2)), sub_ymm)>;
5858}
5859
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005860//===-------------------------------------------------------------------===//
5861// 1-src variable permutation VPERMW/D/Q
5862//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005863
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005864multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005865 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005866 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005867 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
5868 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005869
5870 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005871 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
5872 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005873}
5874
5875multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5876 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005877 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005878 let Predicates = [HasAVX512] in
5879 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005880 sched, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005881 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005882 sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005883 let Predicates = [HasAVX512, HasVLX] in
5884 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005885 sched, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005886 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005887 sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005888}
5889
Michael Zuckermand9cac592016-01-19 17:07:43 +00005890multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5891 Predicate prd, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005892 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00005893 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005894 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005895 EVEX_V512 ;
5896 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005897 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005898 EVEX_V256 ;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005899 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005900 EVEX_V128 ;
5901 }
5902}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005903
Michael Zuckermand9cac592016-01-19 17:07:43 +00005904defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005905 WriteVarShuffle256, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00005906defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005907 WriteVarShuffle256, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005908
5909defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005910 WriteVarShuffle256, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005911defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005912 WriteVarShuffle256, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005913defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005914 WriteFVarShuffle256, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005915defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005916 WriteFVarShuffle256, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005917
5918defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005919 X86VPermi, WriteShuffle256, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005920 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5921defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005922 X86VPermi, WriteFShuffle256, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005923 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005924//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005925// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005926//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005927
Simon Pilgrim1401a752017-11-29 14:58:34 +00005928multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005929 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005930 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00005931 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5932 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5933 "$src2, $src1", "$src1, $src2",
5934 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005935 (Ctrl.VT Ctrl.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005936 T8PD, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005937 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5938 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5939 "$src2, $src1", "$src1, $src2",
5940 (_.VT (OpNode
5941 _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005942 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5943 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005944 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005945 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5946 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5947 "${src2}"##_.BroadcastStr##", $src1",
5948 "$src1, ${src2}"##_.BroadcastStr,
5949 (_.VT (OpNode
5950 _.RC:$src1,
5951 (Ctrl.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005952 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5953 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005954 Sched<[sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00005955}
5956
5957multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005958 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005959 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00005960 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005961 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005962 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00005963 }
5964 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005965 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005966 _.info128, Ctrl.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005967 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005968 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00005969 }
5970}
5971
5972multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5973 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim21e89792018-04-13 14:36:59 +00005974 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, WriteFVarShuffle, _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00005975 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005976 X86VPermilpi, WriteFShuffle, _>,
Igor Breger78741a12015-10-04 07:20:41 +00005977 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005978}
5979
Craig Topper05948fb2016-08-02 05:11:15 +00005980let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005981defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5982 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005983let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005984defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5985 avx512vl_i64_info>, VEX_W;
Simon Pilgrim1401a752017-11-29 14:58:34 +00005986
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005987//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005988// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5989//===----------------------------------------------------------------------===//
5990
5991defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim21e89792018-04-13 14:36:59 +00005992 X86PShufd, WriteShuffle, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005993 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5994defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim21e89792018-04-13 14:36:59 +00005995 X86PShufhw, WriteShuffle>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005996defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim21e89792018-04-13 14:36:59 +00005997 X86PShuflw, WriteShuffle>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005998
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005999multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006000 X86FoldableSchedWrite sched> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006001 let Predicates = [HasBWI] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00006002 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, v64i8_info>, EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006003
6004 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006005 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, v32i8x_info>, EVEX_V256;
6006 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, v16i8x_info>, EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006007 }
6008}
6009
Simon Pilgrim21e89792018-04-13 14:36:59 +00006010defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb, WriteVarShuffle>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006011
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006012//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006013// Move Low to High and High to Low packed FP Instructions
6014//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006015def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6016 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006017 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006018 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))]>,
6019 Sched<[WriteFShuffle]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006020def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6021 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006022 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006023 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))]>,
6024 Sched<[WriteFShuffle]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006025
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006026//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006027// VMOVHPS/PD VMOVLPS Instructions
6028// All patterns was taken from SSS implementation.
6029//===----------------------------------------------------------------------===//
6030multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6031 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006032 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006033 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6034 (ins _.RC:$src1, f64mem:$src2),
6035 !strconcat(OpcodeStr,
6036 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6037 [(set _.RC:$dst,
6038 (OpNode _.RC:$src1,
6039 (_.VT (bitconvert
Simon Pilgrim577ae242018-04-12 19:25:07 +00006040 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))]>,
6041 Sched<[WriteFShuffleLd, ReadAfterLd]>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006042}
6043
6044defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6045 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00006046defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006047 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6048defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6049 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6050defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6051 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6052
6053let Predicates = [HasAVX512] in {
6054 // VMOVHPS patterns
6055 def : Pat<(X86Movlhps VR128X:$src1,
6056 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6057 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6058 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00006059 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006060 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6061 // VMOVHPD patterns
6062 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006063 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6064 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6065 // VMOVLPS patterns
6066 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6067 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006068 // VMOVLPD patterns
6069 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6070 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006071 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6072 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6073 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6074}
6075
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006076let SchedRW = [WriteStore] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006077def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6078 (ins f64mem:$dst, VR128X:$src),
6079 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006080 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006081 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6082 (bc_v2f64 (v4f32 VR128X:$src))),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006083 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006084 EVEX, EVEX_CD8<32, CD8VT2>;
6085def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6086 (ins f64mem:$dst, VR128X:$src),
6087 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006088 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006089 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006090 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006091 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6092def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6093 (ins f64mem:$dst, VR128X:$src),
6094 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006095 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006096 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006097 EVEX, EVEX_CD8<32, CD8VT2>;
6098def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6099 (ins f64mem:$dst, VR128X:$src),
6100 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006101 [(store (f64 (extractelt (v2f64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006102 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006103 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006104} // SchedRW
Craig Toppere1cac152016-06-07 07:27:54 +00006105
Igor Bregerb6b27af2015-11-10 07:09:07 +00006106let Predicates = [HasAVX512] in {
6107 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006108 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006109 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6110 (iPTR 0))), addr:$dst),
6111 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6112 // VMOVLPS patterns
6113 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6114 addr:$src1),
6115 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006116 // VMOVLPD patterns
6117 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6118 addr:$src1),
6119 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006120}
6121//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006122// FMA - Fused Multiply Operations
6123//
Adam Nemet26371ce2014-10-24 00:02:55 +00006124
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006125multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006126 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006127 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006128 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006129 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006130 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006131 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006132 AVX512FMA3Base, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006133
Craig Toppere1cac152016-06-07 07:27:54 +00006134 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6135 (ins _.RC:$src2, _.MemOp:$src3),
6136 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006137 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
6138 AVX512FMA3Base, Sched<[WriteFMALd, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006139
Craig Toppere1cac152016-06-07 07:27:54 +00006140 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6141 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6142 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6143 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006144 (OpNode _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006145 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
6146 AVX512FMA3Base, EVEX_B, Sched<[WriteFMALd, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006147 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006148}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006149
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006150multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006151 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006152 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006153 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006154 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6155 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006156 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
6157 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006158}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006159
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006160multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006161 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6162 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006163 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006164 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6165 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6166 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006167 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006168 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006169 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006170 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006171 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006172 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006173 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006174}
6175
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006176multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006177 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006178 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006179 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006180 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006181 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006182}
6183
Craig Topperaf0b9922017-09-04 06:59:50 +00006184defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006185defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6186defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6187defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6188defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6189defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6190
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006191
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006192multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006193 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006194 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006195 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6196 (ins _.RC:$src2, _.RC:$src3),
6197 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006198 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006199 vselect, 1>, AVX512FMA3Base, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006200
Craig Toppere1cac152016-06-07 07:27:54 +00006201 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6202 (ins _.RC:$src2, _.MemOp:$src3),
6203 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006204 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
6205 AVX512FMA3Base, Sched<[WriteFMALd, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006206
Craig Toppere1cac152016-06-07 07:27:54 +00006207 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6208 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6209 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6210 "$src2, ${src3}"##_.BroadcastStr,
6211 (_.VT (OpNode _.RC:$src2,
6212 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006213 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B,
Craig Topper468a8132017-12-12 07:06:35 +00006214 Sched<[WriteFMALd, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006215 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006216}
6217
6218multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006219 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006220 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006221 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6222 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6223 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006224 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006225 1, 1, vselect, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006226 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006227}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006228
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006229multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006230 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6231 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006232 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006233 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6234 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6235 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006236 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006237 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006238 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006239 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006240 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006241 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006242 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006243}
6244
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006245multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006246 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006247 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006248 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006249 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006250 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006251}
6252
Craig Topperaf0b9922017-09-04 06:59:50 +00006253defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006254defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6255defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6256defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6257defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6258defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6259
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006260multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006261 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006262 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006263 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006264 (ins _.RC:$src2, _.RC:$src3),
6265 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006266 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
6267 AVX512FMA3Base, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006268
Craig Topper69e22782017-09-04 07:35:05 +00006269 // Pattern is 312 order so that the load is in a different place from the
6270 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006271 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006272 (ins _.RC:$src2, _.MemOp:$src3),
6273 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006274 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
6275 AVX512FMA3Base, Sched<[WriteFMALd, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006276
Craig Topper69e22782017-09-04 07:35:05 +00006277 // Pattern is 312 order so that the load is in a different place from the
6278 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006279 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006280 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6281 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6282 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006283 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006284 _.RC:$src1, _.RC:$src2)), 1, 0>,
Craig Topper468a8132017-12-12 07:06:35 +00006285 AVX512FMA3Base, EVEX_B, Sched<[WriteFMALd, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006286 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006287}
6288
6289multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006290 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006291 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006292 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006293 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6294 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006295 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006296 1, 1, vselect, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006297 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006298}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006299
6300multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006301 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6302 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006303 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006304 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6305 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6306 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006307 }
6308 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006309 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006310 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006311 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006312 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6313 }
6314}
6315
6316multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006317 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006318 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006319 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006320 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006321 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006322}
6323
Craig Topperaf0b9922017-09-04 06:59:50 +00006324defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006325defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6326defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6327defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6328defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6329defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006330
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006331// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006332multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6333 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006334 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006335let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006336 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6337 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006338 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006339 AVX512FMA3Base, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006340
Craig Toppere1cac152016-06-07 07:27:54 +00006341 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006342 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006343 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>,
Craig Topper468a8132017-12-12 07:06:35 +00006344 AVX512FMA3Base, Sched<[WriteFMALd, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006345
6346 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6347 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006348 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
6349 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Igor Breger15820b02015-07-01 13:24:28 +00006350
Craig Toppereafdbec2016-08-13 06:48:41 +00006351 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006352 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006353 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6354 !strconcat(OpcodeStr,
6355 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim97160be2017-11-27 10:41:32 +00006356 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[WriteFMA]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006357 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006358 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6359 !strconcat(OpcodeStr,
6360 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Craig Topper468a8132017-12-12 07:06:35 +00006361 [RHS_m]>, Sched<[WriteFMALd, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006362 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006363}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006364}
Igor Breger15820b02015-07-01 13:24:28 +00006365
6366multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006367 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6368 SDNode OpNodeRnds1, SDNode OpNodes3,
6369 SDNode OpNodeRnds3, X86VectorVTInfo _,
6370 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006371 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006372 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006373 // Operands for intrinsic are in 123 order to preserve passthu
6374 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006375 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6376 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6377 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006378 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006379 (i32 imm:$rc))),
6380 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6381 _.FRC:$src3))),
6382 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006383 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006384
Craig Topperb16598d2017-09-01 07:58:16 +00006385 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006386 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6387 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6388 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006389 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006390 (i32 imm:$rc))),
6391 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6392 _.FRC:$src1))),
6393 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006394 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006395
Craig Toppereec768b2017-09-06 03:35:58 +00006396 // One pattern is 312 order so that the load is in a different place from the
6397 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006398 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006399 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006400 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6401 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006402 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006403 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6404 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006405 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6406 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006407 }
Igor Breger15820b02015-07-01 13:24:28 +00006408}
6409
6410multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006411 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6412 SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006413 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006414 let Predicates = [HasAVX512] in {
6415 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006416 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6417 f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006418 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006419 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006420 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6421 f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006422 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006423 }
6424}
6425
Craig Topper07dac552017-11-06 05:48:25 +00006426defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1,
6427 X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>;
6428defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1,
6429 X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>;
6430defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1,
6431 X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>;
6432defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1,
6433 X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006434
6435//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006436// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6437//===----------------------------------------------------------------------===//
6438let Constraints = "$src1 = $dst" in {
6439multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006440 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006441 // NOTE: The SDNode have the multiply operands first with the add last.
6442 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006443 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006444 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6445 (ins _.RC:$src2, _.RC:$src3),
6446 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006447 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006448 AVX512FMA3Base, Sched<[sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006449
Craig Toppere1cac152016-06-07 07:27:54 +00006450 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6451 (ins _.RC:$src2, _.MemOp:$src3),
6452 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +00006453 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006454 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006455
Craig Toppere1cac152016-06-07 07:27:54 +00006456 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6457 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6458 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6459 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006460 (OpNode _.RC:$src2,
6461 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006462 _.RC:$src1)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006463 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00006464 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006465}
6466} // Constraints = "$src1 = $dst"
6467
6468multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006469 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00006470 let Predicates = [HasIFMA] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006471 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006472 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6473 }
6474 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006475 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006476 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006477 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006478 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6479 }
6480}
6481
6482defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006483 WriteVecIMul, avx512vl_i64_info>, VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006484defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006485 WriteVecIMul, avx512vl_i64_info>, VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006486
6487//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006488// AVX-512 Scalar convert from sign integer to float/double
6489//===----------------------------------------------------------------------===//
6490
Simon Pilgrim21e89792018-04-13 14:36:59 +00006491multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006492 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6493 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006494 let hasSideEffects = 0 in {
6495 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6496 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006497 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006498 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006499 let mayLoad = 1 in
6500 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6501 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006502 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006503 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006504 } // hasSideEffects = 0
6505 let isCodeGenOnly = 1 in {
6506 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6507 (ins DstVT.RC:$src1, SrcRC:$src2),
6508 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6509 [(set DstVT.RC:$dst,
6510 (OpNode (DstVT.VT DstVT.RC:$src1),
6511 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006512 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006513 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006514
6515 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6516 (ins DstVT.RC:$src1, x86memop:$src2),
6517 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6518 [(set DstVT.RC:$dst,
6519 (OpNode (DstVT.VT DstVT.RC:$src1),
6520 (ld_frag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006521 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006522 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006523 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006524}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006525
Simon Pilgrim21e89792018-04-13 14:36:59 +00006526multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode,
6527 X86FoldableSchedWrite sched, RegisterClass SrcRC,
6528 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006529 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6530 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006531 !strconcat(asm,
6532 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006533 [(set DstVT.RC:$dst,
6534 (OpNode (DstVT.VT DstVT.RC:$src1),
6535 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006536 (i32 imm:$rc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006537 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006538}
6539
Simon Pilgrim21e89792018-04-13 14:36:59 +00006540multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode,
6541 X86FoldableSchedWrite sched,
6542 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6543 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
6544 defm NAME : avx512_vcvtsi_round<opc, OpNode, sched, SrcRC, DstVT, asm>,
6545 avx512_vcvtsi<opc, OpNode, sched, SrcRC, DstVT, x86memop,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006546 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006547}
6548
Andrew Trick15a47742013-10-09 05:11:10 +00006549let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006550defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006551 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6552 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006553defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006554 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6555 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006556defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006557 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6558 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006559defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006560 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6561 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006562
Craig Topper8f85ad12016-11-14 02:46:58 +00006563def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6564 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6565def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6566 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6567
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006568def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6569 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6570def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006571 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006572def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6573 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6574def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006575 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006576
6577def : Pat<(f32 (sint_to_fp GR32:$src)),
6578 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6579def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006580 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006581def : Pat<(f64 (sint_to_fp GR32:$src)),
6582 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6583def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006584 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6585
Simon Pilgrim21e89792018-04-13 14:36:59 +00006586defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2F, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006587 v4f32x_info, i32mem, loadi32,
6588 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006589defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006590 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6591 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006592defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, WriteCvtI2F, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006593 i32mem, loadi32, "cvtusi2sd{l}">,
6594 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006595defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006596 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6597 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006598
Craig Topper8f85ad12016-11-14 02:46:58 +00006599def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6600 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6601def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6602 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6603
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006604def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6605 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6606def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6607 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6608def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6609 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6610def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6611 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6612
6613def : Pat<(f32 (uint_to_fp GR32:$src)),
6614 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6615def : Pat<(f32 (uint_to_fp GR64:$src)),
6616 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6617def : Pat<(f64 (uint_to_fp GR32:$src)),
6618 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6619def : Pat<(f64 (uint_to_fp GR64:$src)),
6620 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006621}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006622
6623//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006624// AVX-512 Scalar convert from float/double to integer
6625//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006626
6627multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
6628 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006629 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00006630 string aliasStr,
6631 bit CodeGenOnly = 1> {
Craig Toppere1cac152016-06-07 07:27:54 +00006632 let Predicates = [HasAVX512] in {
Craig Toppera0be5a02017-12-10 19:47:56 +00006633 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006634 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006635 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006636 EVEX, VEX_LIG, Sched<[sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00006637 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
Craig Topper1de942b2017-12-10 17:42:44 +00006638 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006639 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
6640 EVEX, VEX_LIG, EVEX_B, EVEX_RC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006641 Sched<[sched]>;
Craig Toppera49c3542018-01-06 19:20:33 +00006642 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Toppera0be5a02017-12-10 19:47:56 +00006643 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006644 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006645 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006646 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006647 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006648 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere2659d82018-01-05 23:13:54 +00006649
6650 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6651 (!cast<Instruction>(NAME # "rr_Int") DstVT.RC:$dst, SrcVT.RC:$src), 0>;
6652 def : InstAlias<"v" # asm # aliasStr # "\t{$rc, $src, $dst|$dst, $src, $rc}",
6653 (!cast<Instruction>(NAME # "rrb_Int") DstVT.RC:$dst, SrcVT.RC:$src, AVX512RC:$rc), 0>;
Craig Toppera49c3542018-01-06 19:20:33 +00006654 } // Predicates = [HasAVX512]
6655}
6656
6657multiclass avx512_cvt_s_int_round_aliases<bits<8> opc, X86VectorVTInfo SrcVT,
6658 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006659 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00006660 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00006661 avx512_cvt_s_int_round<opc, SrcVT, DstVT, OpNode, sched, asm, aliasStr, 0> {
Craig Toppera49c3542018-01-06 19:20:33 +00006662 let Predicates = [HasAVX512] in {
Craig Toppere2659d82018-01-05 23:13:54 +00006663 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6664 (!cast<Instruction>(NAME # "rm_Int") DstVT.RC:$dst,
6665 SrcVT.IntScalarMemOp:$src), 0>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006666 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006667}
Asaf Badouh2744d212015-09-20 14:31:19 +00006668
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006669// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006670defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006671 X86cvts2si, WriteCvtF2I, "cvtss2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006672 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006673defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006674 X86cvts2si, WriteCvtF2I, "cvtss2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006675 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006676defm VCVTSS2USIZ: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006677 X86cvts2usi, WriteCvtF2I, "cvtss2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006678 XS, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006679defm VCVTSS2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006680 X86cvts2usi, WriteCvtF2I, "cvtss2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006681 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006682defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006683 X86cvts2si, WriteCvtF2I, "cvtsd2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006684 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006685defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006686 X86cvts2si, WriteCvtF2I, "cvtsd2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006687 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006688defm VCVTSD2USIZ: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006689 X86cvts2usi, WriteCvtF2I, "cvtsd2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006690 XD, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006691defm VCVTSD2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006692 X86cvts2usi, WriteCvtF2I, "cvtsd2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006693 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006694
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006695// The SSE version of these instructions are disabled for AVX512.
6696// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6697let Predicates = [HasAVX512] in {
6698 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006699 (VCVTSS2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006700 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006701 (VCVTSS2SIZrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006702 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006703 (VCVTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006704 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006705 (VCVTSS2SI64Zrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006706 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006707 (VCVTSD2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006708 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006709 (VCVTSD2SIZrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006710 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006711 (VCVTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006712 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006713 (VCVTSD2SI64Zrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006714} // HasAVX512
6715
Craig Topperac941b92016-09-25 16:33:53 +00006716let Predicates = [HasAVX512] in {
6717 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6718 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6719 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6720 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6721 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6722 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6723 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6724 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6725 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6726 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6727 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6728 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6729 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6730 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6731 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6732 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6733 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6734 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6735 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6736 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6737} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006738
Elad Cohen0c260102017-01-11 09:11:48 +00006739// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6740// which produce unnecessary vmovs{s,d} instructions
6741let Predicates = [HasAVX512] in {
6742def : Pat<(v4f32 (X86Movss
6743 (v4f32 VR128X:$dst),
6744 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6745 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6746
6747def : Pat<(v4f32 (X86Movss
6748 (v4f32 VR128X:$dst),
6749 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6750 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6751
6752def : Pat<(v2f64 (X86Movsd
6753 (v2f64 VR128X:$dst),
6754 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6755 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6756
6757def : Pat<(v2f64 (X86Movsd
6758 (v2f64 VR128X:$dst),
6759 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6760 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6761} // Predicates = [HasAVX512]
6762
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006763// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006764multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6765 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006766 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
6767 string aliasStr, bit CodeGenOnly = 1>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006768let Predicates = [HasAVX512] in {
Craig Topper90353a92018-01-06 21:02:22 +00006769 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006770 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006771 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006772 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006773 EVEX, Sched<[sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006774 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006775 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006776 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006777 EVEX, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper90353a92018-01-06 21:02:22 +00006778 }
6779
6780 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6781 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6782 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006783 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006784 EVEX, VEX_LIG, Sched<[sched]>;
Craig Topper90353a92018-01-06 21:02:22 +00006785 def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6786 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6787 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006788 (i32 FROUND_NO_EXC)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006789 EVEX,VEX_LIG , EVEX_B, Sched<[sched]>;
Craig Topper61d8a602018-01-06 21:27:25 +00006790 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Topper0f4ccb72018-01-06 21:02:26 +00006791 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
6792 (ins _SrcRC.IntScalarMemOp:$src),
6793 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6794 [(set _DstRC.RC:$dst, (OpNodeRnd
6795 (_SrcRC.VT _SrcRC.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006796 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006797 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006798
Igor Bregerc59b3a22016-08-03 10:58:05 +00006799 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper90353a92018-01-06 21:02:22 +00006800 (!cast<Instruction>(NAME # "rr_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0>;
Craig Toppere2659d82018-01-05 23:13:54 +00006801 def : InstAlias<asm # aliasStr # "\t{{sae}, $src, $dst|$dst, $src, {sae}}",
Craig Topper90353a92018-01-06 21:02:22 +00006802 (!cast<Instruction>(NAME # "rrb_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006803} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006804}
6805
Craig Topper61d8a602018-01-06 21:27:25 +00006806multiclass avx512_cvt_s_all_unsigned<bits<8> opc, string asm,
6807 X86VectorVTInfo _SrcRC,
6808 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006809 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Craig Topper61d8a602018-01-06 21:27:25 +00006810 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00006811 avx512_cvt_s_all<opc, asm, _SrcRC, _DstRC, OpNode, OpNodeRnd, sched,
Craig Topper61d8a602018-01-06 21:27:25 +00006812 aliasStr, 0> {
6813let Predicates = [HasAVX512] in {
6814 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6815 (!cast<Instruction>(NAME # "rm_Int") _DstRC.RC:$dst,
6816 _SrcRC.IntScalarMemOp:$src), 0>;
6817}
6818}
Asaf Badouh2744d212015-09-20 14:31:19 +00006819
Igor Bregerc59b3a22016-08-03 10:58:05 +00006820defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006821 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006822 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006823defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006824 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006825 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006826defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006827 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006828 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006829defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006830 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006831 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6832
Craig Topper61d8a602018-01-06 21:27:25 +00006833defm VCVTTSS2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006834 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006835 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00006836defm VCVTTSS2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006837 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006838 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00006839defm VCVTTSD2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006840 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006841 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00006842defm VCVTTSD2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006843 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006844 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00006845
Asaf Badouh2744d212015-09-20 14:31:19 +00006846let Predicates = [HasAVX512] in {
6847 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006848 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006849 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6850 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006851 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006852 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006853 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6854 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006855 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006856 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006857 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6858 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006859 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006860 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006861 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6862 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006863} // HasAVX512
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006864
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006865//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006866// AVX-512 Convert form float to double and back
6867//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006868
Asaf Badouh2744d212015-09-20 14:31:19 +00006869multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006870 X86VectorVTInfo _Src, SDNode OpNode,
6871 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006872 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006873 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006874 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006875 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006876 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006877 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006878 EVEX_4V, VEX_LIG, Sched<[sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006879 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006880 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006881 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006882 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006883 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006884 (i32 FROUND_CURRENT)))>,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006885 EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006886 Sched<[sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006887
Craig Topperd2011e32017-02-25 18:43:42 +00006888 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6889 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6890 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006891 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006892 EVEX_4V, VEX_LIG, Sched<[sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00006893 let mayLoad = 1 in
6894 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6895 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006896 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006897 EVEX_4V, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00006898 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006899}
6900
Asaf Badouh2744d212015-09-20 14:31:19 +00006901// Scalar Coversion with SAE - suppress all exceptions
6902multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006903 X86VectorVTInfo _Src, SDNode OpNodeRnd,
6904 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006905 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006906 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006907 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006908 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006909 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006910 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006911 EVEX_4V, VEX_LIG, EVEX_B, Sched<[sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006912}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006913
Asaf Badouh2744d212015-09-20 14:31:19 +00006914// Scalar Conversion with rounding control (RC)
6915multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006916 X86VectorVTInfo _Src, SDNode OpNodeRnd,
6917 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006918 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006919 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006920 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006921 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006922 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006923 EVEX_4V, VEX_LIG, Sched<[sched]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006924 EVEX_B, EVEX_RC;
6925}
Craig Toppera02e3942016-09-23 06:24:43 +00006926multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006927 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006928 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00006929 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006930 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006931 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006932 OpNodeRnd, sched>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006933 }
6934}
6935
Simon Pilgrim21e89792018-04-13 14:36:59 +00006936multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
6937 X86FoldableSchedWrite sched,
6938 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00006939 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006940 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
6941 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006942 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006943 }
6944}
Craig Toppera02e3942016-09-23 06:24:43 +00006945defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrim21e89792018-04-13 14:36:59 +00006946 X86froundRnd, WriteCvtF2F, f64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006947 f32x_info>, NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00006948defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrim21e89792018-04-13 14:36:59 +00006949 X86fpextRnd, WriteCvtF2F, f32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006950 f64x_info>, NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00006951
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006952def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006953 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006954 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006955def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006956 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006957 Requires<[HasAVX512]>;
6958
6959def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006960 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006961 Requires<[HasAVX512, OptForSize]>;
6962
Asaf Badouh2744d212015-09-20 14:31:19 +00006963def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006964 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006965 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006966
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006967def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006968 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006969 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006970
6971def : Pat<(v4f32 (X86Movss
6972 (v4f32 VR128X:$dst),
6973 (v4f32 (scalar_to_vector
6974 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006975 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006976 Requires<[HasAVX512]>;
6977
6978def : Pat<(v2f64 (X86Movsd
6979 (v2f64 VR128X:$dst),
6980 (v2f64 (scalar_to_vector
6981 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006982 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006983 Requires<[HasAVX512]>;
6984
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006985//===----------------------------------------------------------------------===//
6986// AVX-512 Vector convert from signed/unsigned integer to float/double
6987// and from float/double to signed/unsigned integer
6988//===----------------------------------------------------------------------===//
6989
6990multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006991 X86VectorVTInfo _Src, SDNode OpNode,
6992 X86FoldableSchedWrite sched,
6993 string Broadcast = _.BroadcastStr,
6994 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006995
6996 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6997 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00006998 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006999 EVEX, Sched<[sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007000
7001 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007002 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007003 (_.VT (OpNode (_Src.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007004 (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007005 EVEX, Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007006
7007 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007008 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007009 "${src}"##Broadcast, "${src}"##Broadcast,
7010 (_.VT (OpNode (_Src.VT
7011 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrime9376b92018-04-12 19:59:35 +00007012 ))>, EVEX, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007013 Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007014}
7015// Coversion with SAE - suppress all exceptions
7016multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007017 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007018 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007019 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7020 (ins _Src.RC:$src), OpcodeStr,
7021 "{sae}, $src", "$src, {sae}",
7022 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007023 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007024 EVEX, EVEX_B, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007025}
7026
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007027// Conversion with rounding control (RC)
7028multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007029 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007030 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007031 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7032 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7033 "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007034 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007035 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007036}
7037
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007038// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007039multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007040 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007041 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007042 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007043 fpextend, sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007044 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007045 X86vfpextRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007046 }
7047 let Predicates = [HasVLX] in {
7048 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007049 X86vfpext, sched, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007050 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007051 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007052 }
7053}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007054
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007055// Truncate Double to Float
Simon Pilgrim21e89792018-04-13 14:36:59 +00007056multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007057 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007058 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007059 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007060 X86vfproundRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007061 }
7062 let Predicates = [HasVLX] in {
7063 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007064 X86vfpround, sched, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007065 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007066 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007067
7068 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7069 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7070 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7071 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7072 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7073 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7074 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7075 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007076 }
7077}
7078
Simon Pilgrim21e89792018-04-13 14:36:59 +00007079defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", WriteCvtF2F>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007080 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007081defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", WriteCvtF2F>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007082 PS, EVEX_CD8<32, CD8VH>;
7083
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007084def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7085 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007086
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007087let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00007088 let AddedComplexity = 15 in {
7089 def : Pat<(X86vzmovl (v2f64 (bitconvert
7090 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7091 (VCVTPD2PSZ128rr VR128X:$src)>;
7092 def : Pat<(X86vzmovl (v2f64 (bitconvert
7093 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
7094 (VCVTPD2PSZ128rm addr:$src)>;
7095 }
Craig Topper5471fc22016-11-06 04:12:52 +00007096 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7097 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007098 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7099 (VCVTPS2PDZ256rm addr:$src)>;
7100}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007101
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007102// Convert Signed/Unsigned Doubleword to Double
7103multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007104 SDNode OpNode128, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007105 // No rounding in this op
7106 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007107 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007108 sched>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007109
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007110 let Predicates = [HasVLX] in {
7111 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007112 OpNode128, sched, "{1to2}", "", i64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007113 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007114 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007115 }
7116}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007117
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007118// Convert Signed/Unsigned Doubleword to Float
7119multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007120 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007121 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007122 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007123 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007124 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007125 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007126
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007127 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007128 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007129 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007130 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007131 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007132 }
7133}
7134
7135// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007136multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007137 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007138 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007139 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007140 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007141 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007142 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007143 }
7144 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007145 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007146 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007147 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007148 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007149 }
7150}
7151
7152// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007153multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007154 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007155 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007156 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007157 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007158 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007159 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007160 }
7161 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007162 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007163 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007164 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007165 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007166 }
7167}
7168
7169// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007170multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007171 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007172 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007173 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007174 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007175 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007176 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007177 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007178 }
7179 let Predicates = [HasVLX] in {
7180 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007181 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007182 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7183 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007184 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007185 OpNode128, sched, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007186 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007187 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007188
7189 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7190 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7191 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7192 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7193 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7194 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7195 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7196 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007197 }
7198}
7199
7200// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007201multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007202 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007203 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007204 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007205 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007206 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007207 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007208 }
7209 let Predicates = [HasVLX] in {
7210 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7211 // memory forms of these instructions in Asm Parcer. They have the same
7212 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7213 // due to the same reason.
7214 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007215 sched, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007216 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007217 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007218
7219 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7220 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7221 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7222 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7223 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7224 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7225 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7226 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007227 }
7228}
7229
7230// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007231multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007232 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007233 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007234 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007235 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007236 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007237 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007238 }
7239 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007240 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007241 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007242 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007243 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007244 }
7245}
7246
7247// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007248multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007249 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007250 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007251 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007252 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007253 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007254 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007255 }
7256 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007257 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007258 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007259 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007260 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007261 }
7262}
7263
7264// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007265multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007266 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007267 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007268 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007269 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007270 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007271 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007272 }
7273 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007274 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007275 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007276 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007277 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007278 }
7279}
7280
7281// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007282multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007283 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007284 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007285 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007286 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007287 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007288 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007289 }
7290 let Predicates = [HasDQI, HasVLX] in {
7291 // Explicitly specified broadcast string, since we take only 2 elements
7292 // from v4f32x_info source
7293 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007294 sched, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007295 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007296 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007297 }
7298}
7299
7300// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007301multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007302 SDNode OpNode128, SDNode OpNodeRnd,
7303 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007304 let Predicates = [HasDQI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007305 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007306 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007307 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007308 }
7309 let Predicates = [HasDQI, HasVLX] in {
7310 // Explicitly specified broadcast string, since we take only 2 elements
7311 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007312 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007313 sched, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007314 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007315 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007316 }
7317}
7318
7319// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007320multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007321 SDNode OpNode128, SDNode OpNodeRnd,
7322 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007323 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007324 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007325 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007326 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007327 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007328 }
7329 let Predicates = [HasDQI, HasVLX] in {
7330 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7331 // memory forms of these instructions in Asm Parcer. They have the same
7332 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7333 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007334 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007335 sched, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007336 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007337 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007338
7339 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7340 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7341 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7342 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7343 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7344 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7345 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7346 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007347 }
7348}
7349
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007350defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007351 WriteCvtI2F>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007352
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007353defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007354 X86VSintToFpRnd, WriteCvtI2F>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007355 PS, EVEX_CD8<32, CD8VF>;
7356
7357defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007358 X86cvttp2siRnd, WriteCvtF2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007359 XS, EVEX_CD8<32, CD8VF>;
7360
Simon Pilgrima3af7962016-11-24 12:13:46 +00007361defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007362 X86cvttp2siRnd, WriteCvtF2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007363 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7364
7365defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007366 X86cvttp2uiRnd, WriteCvtF2I>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007367 EVEX_CD8<32, CD8VF>;
7368
Craig Topperf334ac192016-11-09 07:48:51 +00007369defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007370 X86cvttp2ui, X86cvttp2uiRnd, WriteCvtF2I>,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007371 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007372
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007373defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007374 X86VUintToFP, WriteCvtI2F>, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007375 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007376
7377defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007378 X86VUintToFpRnd, WriteCvtI2F>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007379 EVEX_CD8<32, CD8VF>;
7380
Craig Topper19e04b62016-05-19 06:13:58 +00007381defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007382 X86cvtp2IntRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007383 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007384
Craig Topper19e04b62016-05-19 06:13:58 +00007385defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007386 X86cvtp2IntRnd, WriteCvtF2I>, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007387 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007388
Craig Topper19e04b62016-05-19 06:13:58 +00007389defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007390 X86cvtp2UIntRnd, WriteCvtF2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007391 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007392
Craig Topper19e04b62016-05-19 06:13:58 +00007393defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007394 X86cvtp2UIntRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007395 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007396
Craig Topper19e04b62016-05-19 06:13:58 +00007397defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007398 X86cvtp2IntRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007399 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007400
Craig Topper19e04b62016-05-19 06:13:58 +00007401defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007402 X86cvtp2IntRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007403 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007404
Craig Topper19e04b62016-05-19 06:13:58 +00007405defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007406 X86cvtp2UIntRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007407 PD, EVEX_CD8<64, CD8VF>;
7408
Craig Topper19e04b62016-05-19 06:13:58 +00007409defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007410 X86cvtp2UIntRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007411 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007412
7413defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007414 X86cvttp2siRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007415 PD, EVEX_CD8<64, CD8VF>;
7416
Craig Toppera39b6502016-12-10 06:02:48 +00007417defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007418 X86cvttp2siRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007419 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007420
7421defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007422 X86cvttp2uiRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007423 PD, EVEX_CD8<64, CD8VF>;
7424
Craig Toppera39b6502016-12-10 06:02:48 +00007425defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007426 X86cvttp2uiRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007427 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007428
7429defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007430 X86VSintToFpRnd, WriteCvtI2F>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007431 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007432
7433defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007434 X86VUintToFpRnd, WriteCvtI2F>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007435 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007436
Simon Pilgrima3af7962016-11-24 12:13:46 +00007437defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007438 X86VSintToFpRnd, WriteCvtI2F>, VEX_W, PS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007439 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007440
Simon Pilgrima3af7962016-11-24 12:13:46 +00007441defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007442 X86VUintToFpRnd, WriteCvtI2F>, VEX_W, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007443 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007444
Craig Toppere38c57a2015-11-27 05:44:02 +00007445let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007446def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007447 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007448 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7449 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007450
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007451def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7452 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007453 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7454 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007455
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007456def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7457 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007458 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7459 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007460
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007461def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7462 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007463 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7464 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007465
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007466def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7467 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007468 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7469 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007470
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007471def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7472 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007473 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7474 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007475
Simon Pilgrima3af7962016-11-24 12:13:46 +00007476def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007477 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7478 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7479 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007480}
7481
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007482let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007483 let AddedComplexity = 15 in {
7484 def : Pat<(X86vzmovl (v2i64 (bitconvert
7485 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007486 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007487 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007488 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
7489 (VCVTPD2DQZ128rm addr:$src)>;
7490 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007491 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007492 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007493 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007494 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007495 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007496 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007497 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
7498 (VCVTTPD2DQZ128rm addr:$src)>;
7499 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007500 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007501 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007502 }
Craig Topperd7467472017-10-14 04:18:09 +00007503
7504 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7505 (VCVTDQ2PDZ128rm addr:$src)>;
7506 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7507 (VCVTDQ2PDZ128rm addr:$src)>;
7508
7509 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7510 (VCVTUDQ2PDZ128rm addr:$src)>;
7511 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7512 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007513}
7514
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007515let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007516 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007517 (VCVTPD2PSZrm addr:$src)>;
7518 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7519 (VCVTPS2PDZrm addr:$src)>;
7520}
7521
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007522let Predicates = [HasDQI, HasVLX] in {
7523 let AddedComplexity = 15 in {
7524 def : Pat<(X86vzmovl (v2f64 (bitconvert
7525 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007526 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007527 def : Pat<(X86vzmovl (v2f64 (bitconvert
7528 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007529 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007530 }
7531}
7532
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007533let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007534def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7535 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7536 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7537 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7538
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007539def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7540 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7541 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7542 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7543
7544def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7545 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7546 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7547 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7548
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007549def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7550 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7551 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7552 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7553
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007554def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7555 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7556 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7557 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7558
7559def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7560 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7561 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7562 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7563
7564def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7565 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7566 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7567 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7568
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007569def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7570 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7571 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7572 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7573
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007574def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7575 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7576 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7577 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7578
7579def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7580 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7581 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7582 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7583
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007584def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7585 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7586 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7587 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7588
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007589def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7590 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7591 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7592 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7593}
7594
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007595//===----------------------------------------------------------------------===//
7596// Half precision conversion instructions
7597//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007598
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007599multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007600 X86MemOperand x86memop, PatFrag ld_frag,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007601 X86FoldableSchedWrite sched> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007602 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
7603 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007604 (X86cvtph2ps (_src.VT _src.RC:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007605 T8PD, Sched<[sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00007606 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
7607 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
7608 (X86cvtph2ps (_src.VT
7609 (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00007610 (ld_frag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007611 T8PD, Sched<[sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007612}
7613
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007614multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007615 X86FoldableSchedWrite sched> {
Craig Topperc89e2822017-12-10 09:14:38 +00007616 defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
7617 (ins _src.RC:$src), "vcvtph2ps",
7618 "{sae}, $src", "$src, {sae}",
7619 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007620 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007621 T8PD, EVEX_B, Sched<[sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007622}
7623
Craig Toppere7fb3002017-11-07 07:13:07 +00007624let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007625 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007626 WriteCvtF2F>,
7627 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, WriteCvtF2F>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007628 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007629
7630let Predicates = [HasVLX] in {
7631 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007632 loadv2i64, WriteCvtF2F>, EVEX, EVEX_V256,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007633 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007634 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007635 loadv2i64, WriteCvtF2F>, EVEX, EVEX_V128,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007636 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007637
7638 // Pattern match vcvtph2ps of a scalar i64 load.
7639 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
7640 (VCVTPH2PSZ128rm addr:$src)>;
7641 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
7642 (VCVTPH2PSZ128rm addr:$src)>;
7643 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
7644 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
7645 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007646}
7647
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007648multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007649 X86MemOperand x86memop> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007650 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007651 (ins _src.RC:$src1, i32u8imm:$src2),
7652 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007653 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim0e456342018-04-12 20:47:34 +00007654 (i32 imm:$src2)), 0, 0>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007655 AVX512AIi8Base, Sched<[WriteCvtF2F]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007656 let hasSideEffects = 0, mayStore = 1 in {
7657 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7658 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007659 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007660 Sched<[WriteCvtF2FSt]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007661 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7662 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007663 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", []>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007664 EVEX_K, Sched<[WriteCvtF2FSt]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007665 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007666}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007667
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007668multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007669 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00007670 defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
Craig Topperd8688702016-09-21 03:58:44 +00007671 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007672 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007673 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", []>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007674 EVEX_B, AVX512AIi8Base, Sched<[WriteCvtF2F]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007675}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007676
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007677let Predicates = [HasAVX512] in {
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007678 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7679 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7680 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007681 let Predicates = [HasVLX] in {
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007682 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7683 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7684 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
7685 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007686 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00007687
7688 def : Pat<(store (f64 (extractelt
7689 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7690 (iPTR 0))), addr:$dst),
7691 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7692 def : Pat<(store (i64 (extractelt
7693 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7694 (iPTR 0))), addr:$dst),
7695 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7696 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
7697 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
7698 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
7699 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007700}
Asaf Badouh2489f352015-12-02 08:17:51 +00007701
Craig Topper9820e342016-09-20 05:44:47 +00007702// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007703let Predicates = [HasVLX] in {
7704 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7705 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7706 // configurations we support (the default). However, falling back to MXCSR is
7707 // more consistent with other instructions, which are always controlled by it.
7708 // It's encoded as 0b100.
7709 def : Pat<(fp_to_f16 FR32X:$src),
7710 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7711 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7712
7713 def : Pat<(f16_to_fp GR16:$src),
7714 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7715 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7716
7717 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7718 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7719 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7720}
7721
Asaf Badouh2489f352015-12-02 08:17:51 +00007722// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007723multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007724 string OpcodeStr, X86FoldableSchedWrite sched> {
Craig Topper07a7d562017-07-23 03:59:39 +00007725 let hasSideEffects = 0 in
Craig Topperc89e2822017-12-10 09:14:38 +00007726 def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007727 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007728 EVEX, EVEX_B, VEX_LIG, EVEX_V128, Sched<[sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00007729}
7730
7731let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007732 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007733 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007734 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007735 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007736 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007737 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007738 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007739 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7740}
7741
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007742let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7743 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007744 "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007745 EVEX_CD8<32, CD8VT1>;
7746 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007747 "ucomisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007748 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7749 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007750 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007751 "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007752 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007753 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007754 "comisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007755 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7756 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007757 let isCodeGenOnly = 1 in {
Craig Topper00265772018-01-23 21:37:51 +00007758 defm VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007759 sse_load_f32, "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00007760 EVEX_CD8<32, CD8VT1>;
7761 defm VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007762 sse_load_f64, "ucomisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00007763 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007764
Craig Topper00265772018-01-23 21:37:51 +00007765 defm VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007766 sse_load_f32, "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00007767 EVEX_CD8<32, CD8VT1>;
7768 defm VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007769 sse_load_f64, "comisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00007770 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00007771 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007772}
Michael Liao5bf95782014-12-04 05:20:33 +00007773
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007774/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007775multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007776 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007777 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007778 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7779 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7780 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007781 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007782 EVEX_4V, Sched<[sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007783 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00007784 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007785 "$src2, $src1", "$src1, $src2",
7786 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007787 _.ScalarIntMemCPat:$src2)>, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007788 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007789}
7790}
7791
Simon Pilgrim21e89792018-04-13 14:36:59 +00007792defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, WriteFRcp, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007793 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007794defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, WriteFRcp, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007795 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007796defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s, WriteFRsqrt, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007797 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007798defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s, WriteFRsqrt, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007799 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007800
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007801/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7802multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007803 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007804 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007805 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7806 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007807 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007808 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007809 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7810 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7811 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007812 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007813 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007814 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7815 (ins _.ScalarMemOp:$src), OpcodeStr,
7816 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7817 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007818 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007819 EVEX, T8PD, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007820 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007821}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007822
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007823multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007824 X86FoldableSchedWrite sched> {
7825 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, sched,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007826 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007827 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, sched,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007828 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00007829
7830 // Define only if AVX512VL feature is present.
7831 let Predicates = [HasVLX] in {
7832 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00007833 OpNode, sched, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007834 EVEX_V128, EVEX_CD8<32, CD8VF>;
7835 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00007836 OpNode, sched, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007837 EVEX_V256, EVEX_CD8<32, CD8VF>;
7838 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00007839 OpNode, sched, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007840 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7841 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00007842 OpNode, sched, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007843 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7844 }
7845}
7846
Simon Pilgrim21e89792018-04-13 14:36:59 +00007847defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, WriteFRsqrt>;
7848defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, WriteFRcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007849
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007850/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007851multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007852 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00007853 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007854 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7855 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7856 "$src2, $src1", "$src1, $src2",
7857 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007858 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007859 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007860
7861 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7862 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007863 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007864 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007865 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007866 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007867
7868 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00007869 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007870 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00007871 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007872 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007873 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007874 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007875}
7876
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007877multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007878 X86FoldableSchedWrite sched> {
7879 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, sched>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007880 EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007881 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, sched>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007882 EVEX_CD8<64, CD8VT1>, VEX_W;
7883}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007884
Craig Toppere1cac152016-06-07 07:27:54 +00007885let Predicates = [HasERI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007886 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, WriteFRcp>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007887 T8PD, EVEX_4V;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007888 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s, WriteFRsqrt>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007889 T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007890}
Igor Breger8352a0d2015-07-28 06:53:28 +00007891
Simon Pilgrim21e89792018-04-13 14:36:59 +00007892defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds, WriteFAdd>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007893 T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007894/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007895
7896multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007897 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00007898 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007899 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7900 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007901 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007902 Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007903
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007904 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7905 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7906 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007907 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007908 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007909 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007910
7911 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007912 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007913 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007914 (OpNode (_.FloatVT
7915 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007916 (i32 FROUND_CURRENT))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007917 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007918 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007919}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007920multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007921 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00007922 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007923 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7924 (ins _.RC:$src), OpcodeStr,
7925 "{sae}, $src", "$src, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007926 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007927 EVEX_B, Sched<[sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007928}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007929
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007930multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007931 X86FoldableSchedWrite sched> {
7932 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched>,
7933 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007934 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007935 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched>,
7936 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007937 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007938}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007939
Asaf Badouh402ebb32015-06-03 13:41:48 +00007940multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007941 SDNode OpNode, X86FoldableSchedWrite sched> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00007942 // Define only if AVX512VL feature is present.
7943 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007944 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, sched>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007945 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007946 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, sched>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007947 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007948 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, sched>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007949 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007950 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, sched>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007951 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7952 }
7953}
Craig Toppere1cac152016-06-07 07:27:54 +00007954let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007955
Simon Pilgrim21e89792018-04-13 14:36:59 +00007956 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, WriteFRsqrt>, EVEX;
7957 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, WriteFRcp>, EVEX;
7958 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, WriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007959}
Simon Pilgrim21e89792018-04-13 14:36:59 +00007960defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, WriteFAdd>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007961 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007962 WriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007963
Simon Pilgrim21e89792018-04-13 14:36:59 +00007964multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7965 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007966 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007967 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7968 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007969 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007970 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007971}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007972
Simon Pilgrim21e89792018-04-13 14:36:59 +00007973multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7974 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007975 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007976 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007977 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007978 (_.FloatVT (fsqrt _.RC:$src))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007979 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007980 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7981 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00007982 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007983 (bitconvert (_.LdFrag addr:$src))))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007984 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007985 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7986 (ins _.ScalarMemOp:$src), OpcodeStr,
7987 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Topper80405072017-11-11 08:24:12 +00007988 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007989 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007990 EVEX, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007991 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007992}
7993
Craig Topper80405072017-11-11 08:24:12 +00007994multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007995 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), WriteFSqrt, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007996 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007997 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), WriteFSqrt, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007998 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7999 // Define only if AVX512VL feature is present.
8000 let Predicates = [HasVLX] in {
8001 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00008002 WriteFSqrt, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008003 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8004 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00008005 WriteFSqrt, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008006 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8007 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00008008 WriteFSqrt, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008009 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8010 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00008011 WriteFSqrt, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008012 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8013 }
8014}
8015
Craig Topper80405072017-11-11 08:24:12 +00008016multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008017 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), WriteFSqrt,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008018 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008019 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), WriteFSqrt,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008020 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8021}
8022
Simon Pilgrim21e89792018-04-13 14:36:59 +00008023multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00008024 X86VectorVTInfo _, string SUFF, Intrinsic Intr> {
Craig Topper176f3312017-02-25 19:18:11 +00008025 let ExeDomain = _.ExeDomain in {
Clement Courbet41a13742018-01-15 12:05:33 +00008026 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008027 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8028 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00008029 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008030 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008031 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008032 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008033 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8034 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
8035 "$src2, $src1", "$src1, $src2",
8036 (X86fsqrtRnds (_.VT _.RC:$src1),
8037 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008038 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008039 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008040 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008041 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8042 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00008043 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008044 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008045 (i32 imm:$rc))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008046 EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008047
Clement Courbet41a13742018-01-15 12:05:33 +00008048 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates=[HasAVX512] in {
8049 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008050 (ins _.FRC:$src1, _.FRC:$src2),
8051 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008052 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008053 let mayLoad = 1 in
8054 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008055 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8056 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008057 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008058 }
Craig Topper176f3312017-02-25 19:18:11 +00008059 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008060
Clement Courbet41a13742018-01-15 12:05:33 +00008061 let Predicates = [HasAVX512] in {
8062 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
8063 (!cast<Instruction>(NAME#SUFF#Zr)
8064 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008065
Clement Courbet41a13742018-01-15 12:05:33 +00008066 def : Pat<(Intr VR128X:$src),
8067 (!cast<Instruction>(NAME#SUFF#Zr_Int) VR128X:$src,
Craig Toppereff606c2017-11-06 04:04:01 +00008068 VR128X:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008069 }
Craig Toppereff606c2017-11-06 04:04:01 +00008070
Clement Courbet41a13742018-01-15 12:05:33 +00008071 let Predicates = [HasAVX512, OptForSize] in {
8072 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
8073 (!cast<Instruction>(NAME#SUFF#Zm)
8074 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
Craig Toppereff606c2017-11-06 04:04:01 +00008075
Clement Courbet41a13742018-01-15 12:05:33 +00008076 def : Pat<(Intr _.ScalarIntMemCPat:$src2),
8077 (!cast<Instruction>(NAME#SUFF#Zm_Int)
8078 (_.VT (IMPLICIT_DEF)), addr:$src2)>;
8079 }
Craig Topperd6471cb2017-11-05 21:14:06 +00008080}
Igor Breger4c4cd782015-09-20 09:13:41 +00008081
8082multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008083 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", WriteFSqrt, f32x_info, "SS",
Craig Topper80405072017-11-11 08:24:12 +00008084 int_x86_sse_sqrt_ss>,
Craig Toppereff606c2017-11-06 04:04:01 +00008085 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS, NotMemoryFoldable;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008086 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", WriteFSqrt, f64x_info, "SD",
Craig Topper80405072017-11-11 08:24:12 +00008087 int_x86_sse2_sqrt_sd>,
Craig Toppereff606c2017-11-06 04:04:01 +00008088 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00008089 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00008090}
8091
Craig Topper80405072017-11-11 08:24:12 +00008092defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt">,
8093 avx512_sqrt_packed_all_round<0x51, "vsqrt">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008094
Igor Breger4c4cd782015-09-20 09:13:41 +00008095defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008096
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008097multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008098 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008099 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00008100 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008101 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8102 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008103 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008104 (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008105 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008106
Craig Topper0ccec702017-11-11 08:24:15 +00008107 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008108 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008109 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00008110 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008111 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008112 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008113
Craig Topper0ccec702017-11-11 08:24:15 +00008114 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00008115 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008116 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008117 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00008118 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008119 _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008120 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008121
Clement Courbetda1fad32018-01-15 14:24:07 +00008122 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates = [HasAVX512] in {
Craig Topper0ccec702017-11-11 08:24:15 +00008123 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
8124 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
8125 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008126 []>, Sched<[sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008127
8128 let mayLoad = 1 in
8129 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
8130 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8131 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008132 []>, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008133 }
8134 }
8135
8136 let Predicates = [HasAVX512] in {
8137 def : Pat<(ffloor _.FRC:$src),
8138 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8139 _.FRC:$src, (i32 0x9)))>;
8140 def : Pat<(fceil _.FRC:$src),
8141 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8142 _.FRC:$src, (i32 0xa)))>;
8143 def : Pat<(ftrunc _.FRC:$src),
8144 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8145 _.FRC:$src, (i32 0xb)))>;
8146 def : Pat<(frint _.FRC:$src),
8147 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8148 _.FRC:$src, (i32 0x4)))>;
8149 def : Pat<(fnearbyint _.FRC:$src),
8150 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8151 _.FRC:$src, (i32 0xc)))>;
8152 }
8153
8154 let Predicates = [HasAVX512, OptForSize] in {
8155 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
8156 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8157 addr:$src, (i32 0x9)))>;
8158 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
8159 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8160 addr:$src, (i32 0xa)))>;
8161 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
8162 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8163 addr:$src, (i32 0xb)))>;
8164 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
8165 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8166 addr:$src, (i32 0x4)))>;
8167 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
8168 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8169 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008170 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008171}
8172
Simon Pilgrim21e89792018-04-13 14:36:59 +00008173defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", WriteFAdd,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008174 f32x_info>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008175
Simon Pilgrim21e89792018-04-13 14:36:59 +00008176defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", WriteFAdd,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008177 f64x_info>, VEX_W, AVX512AIi8Base, EVEX_4V,
8178 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008179
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008180//-------------------------------------------------
8181// Integer truncate and extend operations
8182//-------------------------------------------------
8183
Igor Breger074a64e2015-07-24 17:24:15 +00008184multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008185 X86FoldableSchedWrite sched, X86VectorVTInfo SrcInfo,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008186 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008187 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008188 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8189 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008190 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008191 EVEX, T8XS, Sched<[sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00008192
Craig Topper52e2e832016-07-22 05:46:44 +00008193 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8194 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008195 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8196 (ins x86memop:$dst, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008197 OpcodeStr # "\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008198 EVEX, Sched<[sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008199
Igor Breger074a64e2015-07-24 17:24:15 +00008200 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8201 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008202 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008203 EVEX, EVEX_K, Sched<[sched.Folded]>;
Craig Topper99f6b622016-05-01 01:03:56 +00008204 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008205}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008206
Igor Breger074a64e2015-07-24 17:24:15 +00008207multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8208 X86VectorVTInfo DestInfo,
8209 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008210
Igor Breger074a64e2015-07-24 17:24:15 +00008211 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8212 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8213 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008214
Igor Breger074a64e2015-07-24 17:24:15 +00008215 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8216 (SrcInfo.VT SrcInfo.RC:$src)),
8217 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8218 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8219}
8220
Craig Topperb2868232018-01-14 08:11:36 +00008221multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008222 SDNode OpNode256, SDNode OpNode512, X86FoldableSchedWrite sched,
Craig Topperb2868232018-01-14 08:11:36 +00008223 AVX512VLVectorVTInfo VTSrcInfo,
8224 X86VectorVTInfo DestInfoZ128,
8225 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8226 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8227 X86MemOperand x86memopZ, PatFrag truncFrag,
8228 PatFrag mtruncFrag, Predicate prd = HasAVX512>{
Igor Breger074a64e2015-07-24 17:24:15 +00008229
8230 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008231 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode128, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008232 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00008233 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8234 truncFrag, mtruncFrag>, EVEX_V128;
8235
Simon Pilgrim21e89792018-04-13 14:36:59 +00008236 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode256, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008237 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00008238 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8239 truncFrag, mtruncFrag>, EVEX_V256;
8240 }
8241 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00008242 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode512, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008243 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00008244 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8245 truncFrag, mtruncFrag>, EVEX_V512;
8246}
8247
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008248multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008249 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008250 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008251 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, InVecNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008252 avx512vl_i64_info, v16i8x_info, v16i8x_info,
8253 v16i8x_info, i16mem, i32mem, i64mem, StoreNode,
8254 MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008255}
8256
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008257multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008258 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008259 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008260 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008261 avx512vl_i64_info, v8i16x_info, v8i16x_info,
8262 v8i16x_info, i32mem, i64mem, i128mem, StoreNode,
8263 MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008264}
8265
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008266multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008267 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008268 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008269 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008270 avx512vl_i64_info, v4i32x_info, v4i32x_info,
8271 v8i32x_info, i64mem, i128mem, i256mem, StoreNode,
8272 MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008273}
8274
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008275multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008276 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008277 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008278 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008279 avx512vl_i32_info, v16i8x_info, v16i8x_info,
8280 v16i8x_info, i32mem, i64mem, i128mem, StoreNode,
8281 MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008282}
8283
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008284multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008285 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008286 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008287 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008288 avx512vl_i32_info, v8i16x_info, v8i16x_info,
8289 v16i16x_info, i64mem, i128mem, i256mem, StoreNode,
8290 MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008291}
8292
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008293multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008294 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008295 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
8296 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008297 sched, avx512vl_i16_info, v16i8x_info, v16i8x_info,
Craig Topperb2868232018-01-14 08:11:36 +00008298 v32i8x_info, i64mem, i128mem, i256mem, StoreNode,
8299 MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008300}
8301
Simon Pilgrim21e89792018-04-13 14:36:59 +00008302defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008303 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008304defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008305 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008306defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008307 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008308
Simon Pilgrim21e89792018-04-13 14:36:59 +00008309defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008310 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008311defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008312 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008313defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008314 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008315
Simon Pilgrim21e89792018-04-13 14:36:59 +00008316defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008317 truncstorevi32, masked_truncstorevi32, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008318defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008319 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008320defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008321 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008322
Simon Pilgrim21e89792018-04-13 14:36:59 +00008323defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008324 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008325defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008326 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008327defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008328 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008329
Simon Pilgrim21e89792018-04-13 14:36:59 +00008330defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008331 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008332defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008333 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008334defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008335 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008336
Simon Pilgrim21e89792018-04-13 14:36:59 +00008337defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008338 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008339defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008340 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008341defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008342 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008343
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008344let Predicates = [HasAVX512, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00008345def: Pat<(v8i16 (trunc (v8i32 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008346 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008347 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008348 VR256X:$src, sub_ymm)))), sub_xmm))>;
Craig Topperb2868232018-01-14 08:11:36 +00008349def: Pat<(v4i32 (trunc (v4i64 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008350 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008351 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008352 VR256X:$src, sub_ymm)))), sub_xmm))>;
8353}
8354
8355let Predicates = [HasBWI, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00008356def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008357 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008358 VR256X:$src, sub_ymm))), sub_xmm))>;
8359}
8360
Simon Pilgrim21e89792018-04-13 14:36:59 +00008361multiclass WriteShuffle256_common<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008362 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6694df12018-02-25 06:21:04 +00008363 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008364 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008365 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8366 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008367 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008368 EVEX, Sched<[sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008369
Craig Toppere1cac152016-06-07 07:27:54 +00008370 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8371 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008372 (DestInfo.VT (LdFrag addr:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008373 EVEX, Sched<[sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00008374 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008375}
8376
Simon Pilgrim21e89792018-04-13 14:36:59 +00008377multiclass WriteShuffle256_BW<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008378 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008379 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008380 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008381 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008382 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008383 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008384
Simon Pilgrim21e89792018-04-13 14:36:59 +00008385 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008386 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008387 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008388 }
8389 let Predicates = [HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008390 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008391 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008392 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008393 }
8394}
8395
Simon Pilgrim21e89792018-04-13 14:36:59 +00008396multiclass WriteShuffle256_BD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008397 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008398 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008399 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008400 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008401 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008402 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008403
Simon Pilgrim21e89792018-04-13 14:36:59 +00008404 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008405 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008406 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008407 }
8408 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008409 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008410 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008411 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008412 }
8413}
8414
Simon Pilgrim21e89792018-04-13 14:36:59 +00008415multiclass WriteShuffle256_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008416 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008417 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008418 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008419 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008420 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008421 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008422
Simon Pilgrim21e89792018-04-13 14:36:59 +00008423 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008424 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008425 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008426 }
8427 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008428 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008429 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008430 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008431 }
8432}
8433
Simon Pilgrim21e89792018-04-13 14:36:59 +00008434multiclass WriteShuffle256_WD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008435 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008436 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008437 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008438 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008439 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008440 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008441
Simon Pilgrim21e89792018-04-13 14:36:59 +00008442 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008443 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008444 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008445 }
8446 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008447 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008448 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008449 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008450 }
8451}
8452
Simon Pilgrim21e89792018-04-13 14:36:59 +00008453multiclass WriteShuffle256_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008454 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008455 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008456 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008457 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008458 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008459 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008460
Simon Pilgrim21e89792018-04-13 14:36:59 +00008461 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008462 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008463 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008464 }
8465 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008466 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008467 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008468 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008469 }
8470}
8471
Simon Pilgrim21e89792018-04-13 14:36:59 +00008472multiclass WriteShuffle256_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008473 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008474 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008475
8476 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008477 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008478 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008479 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8480
Simon Pilgrim21e89792018-04-13 14:36:59 +00008481 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008482 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008483 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8484 }
8485 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008486 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008487 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008488 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8489 }
8490}
8491
Simon Pilgrim21e89792018-04-13 14:36:59 +00008492defm VPMOVZXBW : WriteShuffle256_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", WriteShuffle256>;
8493defm VPMOVZXBD : WriteShuffle256_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", WriteShuffle256>;
8494defm VPMOVZXBQ : WriteShuffle256_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", WriteShuffle256>;
8495defm VPMOVZXWD : WriteShuffle256_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", WriteShuffle256>;
8496defm VPMOVZXWQ : WriteShuffle256_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", WriteShuffle256>;
8497defm VPMOVZXDQ : WriteShuffle256_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008498
Simon Pilgrim21e89792018-04-13 14:36:59 +00008499defm VPMOVSXBW: WriteShuffle256_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", WriteShuffle256>;
8500defm VPMOVSXBD: WriteShuffle256_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", WriteShuffle256>;
8501defm VPMOVSXBQ: WriteShuffle256_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", WriteShuffle256>;
8502defm VPMOVSXWD: WriteShuffle256_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", WriteShuffle256>;
8503defm VPMOVSXWQ: WriteShuffle256_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", WriteShuffle256>;
8504defm VPMOVSXDQ: WriteShuffle256_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008505
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008506
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008507multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
Craig Toppera30db992018-04-04 07:00:24 +00008508 SDNode InVecOp> {
Craig Topper64378f42016-10-09 23:08:39 +00008509 // 128-bit patterns
8510 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008511 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008512 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008513 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008514 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008515 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008516 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008517 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008518 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008519 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008520 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8521 }
8522 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008523 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008524 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008525 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008526 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008527 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008528 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008529 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008530 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8531
Craig Toppera30db992018-04-04 07:00:24 +00008532 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (extloadi32i16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008533 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008534 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008535 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008536 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008537 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008538 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008539 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8540
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008541 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008542 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008543 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008544 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008545 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008546 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008547 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008548 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008549 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008550 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8551
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008552 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008553 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008554 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008555 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008556 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008557 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008558 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008559 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8560
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008561 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008562 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008563 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008564 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008565 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008566 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008567 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008568 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008569 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008570 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8571 }
8572 // 256-bit patterns
8573 let Predicates = [HasVLX, HasBWI] in {
8574 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8575 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8576 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8577 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8578 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8579 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8580 }
8581 let Predicates = [HasVLX] in {
8582 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8583 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8584 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8585 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8586 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8587 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8588 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8589 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8590
8591 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8592 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8593 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8594 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8595 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8596 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8597 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8598 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8599
8600 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8601 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8602 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8603 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8604 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8605 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8606
8607 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8608 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8609 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8610 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8611 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8612 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8613 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8614 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8615
8616 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8617 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8618 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8619 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8620 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8621 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8622 }
8623 // 512-bit patterns
8624 let Predicates = [HasBWI] in {
8625 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8626 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8627 }
8628 let Predicates = [HasAVX512] in {
8629 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8630 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8631
8632 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8633 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008634 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8635 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008636
8637 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8638 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8639
8640 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8641 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8642
8643 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8644 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8645 }
8646}
8647
Craig Toppera30db992018-04-04 07:00:24 +00008648defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec>;
8649defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec>;
Craig Topper64378f42016-10-09 23:08:39 +00008650
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008651//===----------------------------------------------------------------------===//
8652// GATHER - SCATTER Operations
8653
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008654// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008655multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00008656 X86MemOperand memop, PatFrag GatherNode,
8657 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008658 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8659 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00008660 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
8661 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008662 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008663 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00008664 [(set _.RC:$dst, MaskRC:$mask_wb,
8665 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008666 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008667 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008668}
Cameron McInally45325962014-03-26 13:50:50 +00008669
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008670multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8671 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8672 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008673 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008674 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008675 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008676let Predicates = [HasVLX] in {
8677 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008678 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008679 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008680 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008681 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008682 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008683 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008684 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008685}
Cameron McInally45325962014-03-26 13:50:50 +00008686}
8687
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008688multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8689 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008690 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008691 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008692 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008693 mgatherv8i64>, EVEX_V512;
8694let Predicates = [HasVLX] in {
8695 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008696 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008697 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008698 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008699 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008700 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008701 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00008702 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00008703 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008704}
Cameron McInally45325962014-03-26 13:50:50 +00008705}
Michael Liao5bf95782014-12-04 05:20:33 +00008706
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008707
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008708defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8709 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8710
8711defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8712 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008713
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008714multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper0b590342018-01-11 06:31:28 +00008715 X86MemOperand memop, PatFrag ScatterNode,
8716 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008717
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008718let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008719
Craig Topper0b590342018-01-11 06:31:28 +00008720 def mr : AVX5128I<opc, MRMDestMem, (outs MaskRC:$mask_wb),
8721 (ins memop:$dst, MaskRC:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008722 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008723 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Craig Topper0b590342018-01-11 06:31:28 +00008724 [(set MaskRC:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8725 MaskRC:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008726 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
8727 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008728}
8729
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008730multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8731 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8732 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008733 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008734 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008735 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008736let Predicates = [HasVLX] in {
8737 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008738 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008739 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008740 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008741 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008742 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008743 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008744 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008745}
Cameron McInally45325962014-03-26 13:50:50 +00008746}
8747
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008748multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8749 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008750 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008751 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008752 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008753 mscatterv8i64>, EVEX_V512;
8754let Predicates = [HasVLX] in {
8755 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008756 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008757 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008758 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008759 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008760 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008761 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Craig Topper0b590342018-01-11 06:31:28 +00008762 vx64xmem, mscatterv2i64, VK2WM>,
8763 EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008764}
Cameron McInally45325962014-03-26 13:50:50 +00008765}
8766
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008767defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8768 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008769
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008770defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8771 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008772
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008773// prefetch
8774multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8775 RegisterClass KRC, X86MemOperand memop> {
8776 let Predicates = [HasPFI], hasSideEffects = 1 in
8777 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Simon Pilgrim294556d2018-04-12 12:43:49 +00008778 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), []>,
8779 EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008780}
8781
8782defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008783 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008784
8785defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008786 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008787
8788defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008789 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008790
8791defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008792 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008793
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008794defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008795 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008796
8797defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008798 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008799
8800defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008801 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008802
8803defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008804 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008805
8806defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008807 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008808
8809defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008810 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008811
8812defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008813 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008814
8815defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008816 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008817
8818defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008819 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008820
8821defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008822 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008823
8824defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008825 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008826
8827defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008828 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008829
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008830multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008831def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008832 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00008833 [(set Vec.RC:$dst, (Vec.VT (sext Vec.KRC:$src)))]>,
8834 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008835}
Michael Liao5bf95782014-12-04 05:20:33 +00008836
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008837multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8838 string OpcodeStr, Predicate prd> {
8839let Predicates = [prd] in
8840 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8841
8842 let Predicates = [prd, HasVLX] in {
8843 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8844 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8845 }
8846}
8847
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008848defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8849defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8850defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8851defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008852
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008853multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008854 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8855 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00008856 [(set _.KRC:$dst, (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src)))]>,
8857 EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +00008858}
8859
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008860// Use 512bit version to implement 128/256 bit in case NoVLX.
8861multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008862 X86VectorVTInfo _> {
8863
Craig Topperf090e8a2018-01-08 06:53:54 +00008864 def : Pat<(_.KVT (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src))),
Igor Bregerfca0a342016-01-28 13:19:25 +00008865 (_.KVT (COPY_TO_REGCLASS
8866 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008867 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008868 _.RC:$src, _.SubRegIdx)),
8869 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008870}
8871
8872multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008873 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8874 let Predicates = [prd] in
8875 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8876 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008877
8878 let Predicates = [prd, HasVLX] in {
8879 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008880 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008881 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008882 EVEX_V128;
8883 }
8884 let Predicates = [prd, NoVLX] in {
8885 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8886 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008887 }
8888}
8889
8890defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8891 avx512vl_i8_info, HasBWI>;
8892defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8893 avx512vl_i16_info, HasBWI>, VEX_W;
8894defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8895 avx512vl_i32_info, HasDQI>;
8896defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8897 avx512vl_i64_info, HasDQI>, VEX_W;
8898
Craig Topper0321ebc2018-01-24 04:51:17 +00008899// Patterns for handling sext from a mask register to v16i8/v16i16 when DQI
8900// is available, but BWI is not. We can't handle this in lowering because
8901// a target independent DAG combine likes to combine sext and trunc.
8902let Predicates = [HasDQI, NoBWI] in {
8903 def : Pat<(v16i8 (sext (v16i1 VK16:$src))),
8904 (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
8905 def : Pat<(v16i16 (sext (v16i1 VK16:$src))),
8906 (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
8907}
8908
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008909//===----------------------------------------------------------------------===//
8910// AVX-512 - COMPRESS and EXPAND
8911//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008912
Ayman Musad7a5ed42016-09-26 06:22:08 +00008913multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008914 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008915 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008916 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008917 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008918 Sched<[sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008919
Craig Toppere1cac152016-06-07 07:27:54 +00008920 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008921 def mr : AVX5128I<opc, MRMDestMem, (outs),
8922 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008923 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008924 []>, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008925 Sched<[sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008926
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008927 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8928 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008929 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008930 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008931 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008932 Sched<[sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008933}
8934
Ayman Musad7a5ed42016-09-26 06:22:08 +00008935multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008936 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8937 (_.VT _.RC:$src)),
8938 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8939 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8940}
8941
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008942multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008943 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008944 AVX512VLVectorVTInfo VTInfo,
8945 Predicate Pred = HasAVX512> {
8946 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00008947 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008948 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008949
Coby Tayree71e37cc2017-11-21 09:48:44 +00008950 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008951 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008952 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008953 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008954 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008955 }
8956}
8957
Simon Pilgrim21e89792018-04-13 14:36:59 +00008958// FIXME: Is there a better scheduler class for VPCOMPRESS?
8959defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008960 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008961defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008962 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008963defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008964 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008965defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008966 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008967
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008968// expand
8969multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008970 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008971 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008972 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008973 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008974 Sched<[sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008975
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008976 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8977 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8978 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00008979 (_.LdFrag addr:$src1)))))>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008980 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008981 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008982}
8983
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008984multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8985
8986 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8987 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8988 _.KRCWM:$mask, addr:$src)>;
8989
8990 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8991 (_.VT _.RC:$src0))),
8992 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8993 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8994}
8995
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008996multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008997 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008998 AVX512VLVectorVTInfo VTInfo,
8999 Predicate Pred = HasAVX512> {
9000 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009001 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009002 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009003
Coby Tayree71e37cc2017-11-21 09:48:44 +00009004 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009005 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009006 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009007 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009008 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009009 }
9010}
9011
Simon Pilgrim21e89792018-04-13 14:36:59 +00009012// FIXME: Is there a better scheduler class for VPEXPAND?
9013defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009014 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009015defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009016 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009017defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009018 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009019defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009020 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009021
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009022//handle instruction reg_vec1 = op(reg_vec,imm)
9023// op(mem_vec,imm)
9024// op(broadcast(eltVt),imm)
9025//all instruction created with FROUND_CURRENT
9026multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009027 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009028 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009029 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9030 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009031 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009032 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim21e89792018-04-13 14:36:59 +00009033 (i32 imm:$src2))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009034 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9035 (ins _.MemOp:$src1, i32u8imm:$src2),
9036 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9037 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009038 (i32 imm:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009039 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009040 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9041 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9042 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9043 "${src1}"##_.BroadcastStr##", $src2",
9044 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009045 (i32 imm:$src2))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009046 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009047 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009048}
9049
9050//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9051multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009052 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009053 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009054 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009055 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9056 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009057 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009058 "$src1, {sae}, $src2",
9059 (OpNode (_.VT _.RC:$src1),
9060 (i32 imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009061 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009062 EVEX_B, Sched<[sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009063}
9064
9065multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009066 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009067 SDNode OpNodeRnd, X86FoldableSchedWrite sched, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009068 let Predicates = [prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009069 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009070 _.info512>,
9071 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009072 sched, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009073 }
9074 let Predicates = [prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009075 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009076 _.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009077 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009078 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009079 }
9080}
9081
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009082//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9083// op(reg_vec2,mem_vec,imm)
9084// op(reg_vec2,broadcast(eltVt),imm)
9085//all instruction created with FROUND_CURRENT
9086multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009087 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009088 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009089 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009090 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009091 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9092 (OpNode (_.VT _.RC:$src1),
9093 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009094 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009095 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009096 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9097 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9098 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9099 (OpNode (_.VT _.RC:$src1),
9100 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009101 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009102 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009103 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9104 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9105 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9106 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9107 (OpNode (_.VT _.RC:$src1),
9108 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009109 (i32 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009110 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009111 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009112}
9113
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009114//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9115// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009116multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009117 X86FoldableSchedWrite sched, X86VectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009118 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009119 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009120 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9121 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9122 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9123 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9124 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009125 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009126 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009127 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9128 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9129 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9130 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9131 (SrcInfo.VT (bitconvert
9132 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009133 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009134 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009135 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009136}
9137
9138//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9139// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009140// op(reg_vec2,broadcast(eltVt),imm)
9141multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009142 X86FoldableSchedWrite sched, X86VectorVTInfo _>:
9143 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, sched, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009144
Craig Topper05948fb2016-08-02 05:11:15 +00009145 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009146 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9147 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9148 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9149 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9150 (OpNode (_.VT _.RC:$src1),
9151 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009152 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009153 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009154}
9155
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009156//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9157// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009158multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009159 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009160 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009161 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009162 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009163 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9164 (OpNode (_.VT _.RC:$src1),
9165 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009166 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009167 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009168 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009169 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009170 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9171 (OpNode (_.VT _.RC:$src1),
9172 (_.VT (scalar_to_vector
9173 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009174 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009175 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009176 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009177}
9178
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009179//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9180multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009181 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009182 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009183 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009184 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009185 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009186 OpcodeStr, "$src3, {sae}, $src2, $src1",
9187 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009188 (OpNode (_.VT _.RC:$src1),
9189 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009190 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009191 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009192 EVEX_B, Sched<[sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009193}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009194
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009195//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009196multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009197 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009198 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009199 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9200 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009201 OpcodeStr, "$src3, {sae}, $src2, $src1",
9202 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009203 (OpNode (_.VT _.RC:$src1),
9204 (_.VT _.RC:$src2),
9205 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009206 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009207 EVEX_B, Sched<[sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009208}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009209
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009210multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009211 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009212 SDNode OpNodeRnd, X86FoldableSchedWrite sched, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009213 let Predicates = [prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009214 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched, _.info512>,
9215 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, sched, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009216 EVEX_V512;
9217
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009218 }
9219 let Predicates = [prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009220 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009221 EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009222 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009223 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009224 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009225}
9226
Igor Breger2ae0fe32015-08-31 11:14:02 +00009227multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009228 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009229 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +00009230 let Predicates = [Pred] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009231 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009232 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9233 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009234 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009235 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009236 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009237 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009238 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9239 }
9240}
9241
Igor Breger00d9f842015-06-08 14:03:17 +00009242multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009243 bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009244 Predicate Pred = HasAVX512> {
9245 let Predicates = [Pred] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009246 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +00009247 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009248 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009249 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched, _.info128>, EVEX_V128;
9250 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +00009251 }
9252}
9253
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009254multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009255 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009256 SDNode OpNodeRnd, X86FoldableSchedWrite sched, Predicate prd>{
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009257 let Predicates = [prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009258 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, sched, _>,
9259 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, sched, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009260 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009261}
9262
Igor Breger1e58e8a2015-09-02 11:18:55 +00009263multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009264 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009265 SDNode OpNodeRnd, X86FoldableSchedWrite sched, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +00009266 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009267 opcPs, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009268 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009269 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009270 opcPd, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009271 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009272}
9273
Igor Breger1e58e8a2015-09-02 11:18:55 +00009274defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009275 X86VReduce, X86VReduceRnd, WriteFAdd, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +00009276 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009277defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009278 X86VRndScale, X86VRndScaleRnd, WriteFAdd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009279 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009280defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009281 X86VGetMant, X86VGetMantRnd, WriteFAdd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009282 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009283
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009284defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009285 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009286 WriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009287 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9288defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009289 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009290 WriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009291 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9292
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009293defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
Simon Pilgrim21e89792018-04-13 14:36:59 +00009294 f64x_info, 0x51, X86Ranges, X86RangesRnd, WriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009295 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9296defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009297 0x51, X86Ranges, X86RangesRnd, WriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009298 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9299
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009300defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009301 0x57, X86Reduces, X86ReducesRnd, WriteFAdd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009302 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9303defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009304 0x57, X86Reduces, X86ReducesRnd, WriteFAdd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009305 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009306
Igor Breger1e58e8a2015-09-02 11:18:55 +00009307defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009308 0x27, X86GetMants, X86GetMantsRnd, WriteFAdd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009309 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9310defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009311 0x27, X86GetMants, X86GetMantsRnd, WriteFAdd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009312 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9313
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009314let Predicates = [HasAVX512] in {
9315def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009316 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009317def : Pat<(v16f32 (fnearbyint VR512:$src)),
9318 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9319def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009320 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009321def : Pat<(v16f32 (frint VR512:$src)),
9322 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9323def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009324 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009325
9326def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009327 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009328def : Pat<(v8f64 (fnearbyint VR512:$src)),
9329 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9330def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009331 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009332def : Pat<(v8f64 (frint VR512:$src)),
9333 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9334def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009335 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009336}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009337
Craig Topperac2508252017-11-11 21:44:51 +00009338let Predicates = [HasVLX] in {
9339def : Pat<(v4f32 (ffloor VR128X:$src)),
9340 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
9341def : Pat<(v4f32 (fnearbyint VR128X:$src)),
9342 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
9343def : Pat<(v4f32 (fceil VR128X:$src)),
9344 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
9345def : Pat<(v4f32 (frint VR128X:$src)),
9346 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
9347def : Pat<(v4f32 (ftrunc VR128X:$src)),
9348 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
9349
9350def : Pat<(v2f64 (ffloor VR128X:$src)),
9351 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
9352def : Pat<(v2f64 (fnearbyint VR128X:$src)),
9353 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
9354def : Pat<(v2f64 (fceil VR128X:$src)),
9355 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
9356def : Pat<(v2f64 (frint VR128X:$src)),
9357 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
9358def : Pat<(v2f64 (ftrunc VR128X:$src)),
9359 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
9360
9361def : Pat<(v8f32 (ffloor VR256X:$src)),
9362 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
9363def : Pat<(v8f32 (fnearbyint VR256X:$src)),
9364 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
9365def : Pat<(v8f32 (fceil VR256X:$src)),
9366 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
9367def : Pat<(v8f32 (frint VR256X:$src)),
9368 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
9369def : Pat<(v8f32 (ftrunc VR256X:$src)),
9370 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
9371
9372def : Pat<(v4f64 (ffloor VR256X:$src)),
9373 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
9374def : Pat<(v4f64 (fnearbyint VR256X:$src)),
9375 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
9376def : Pat<(v4f64 (fceil VR256X:$src)),
9377 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
9378def : Pat<(v4f64 (frint VR256X:$src)),
9379 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
9380def : Pat<(v4f64 (ftrunc VR256X:$src)),
9381 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
9382}
9383
Craig Topper25ceba72018-02-05 06:00:23 +00009384multiclass avx512_shuff_packed_128_common<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009385 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topper25ceba72018-02-05 06:00:23 +00009386 X86VectorVTInfo CastInfo> {
9387 let ExeDomain = _.ExeDomain in {
9388 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9389 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
9390 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9391 (_.VT (bitconvert
9392 (CastInfo.VT (X86Shuf128 _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00009393 (i8 imm:$src3)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009394 Sched<[sched]>;
Craig Topper25ceba72018-02-05 06:00:23 +00009395 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9396 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
9397 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9398 (_.VT
9399 (bitconvert
9400 (CastInfo.VT (X86Shuf128 _.RC:$src1,
9401 (bitconvert (_.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009402 (i8 imm:$src3)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009403 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper25ceba72018-02-05 06:00:23 +00009404 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9405 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9406 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9407 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9408 (_.VT
9409 (bitconvert
9410 (CastInfo.VT
9411 (X86Shuf128 _.RC:$src1,
9412 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009413 (i8 imm:$src3)))))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009414 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper42a53532017-08-16 23:38:25 +00009415 }
9416}
9417
Simon Pilgrim21e89792018-04-13 14:36:59 +00009418multiclass avx512_shuff_packed_128<string OpcodeStr, X86FoldableSchedWrite sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009419 AVX512VLVectorVTInfo _,
9420 AVX512VLVectorVTInfo CastInfo, bits<8> opc>{
9421 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009422 defm Z : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009423 _.info512, CastInfo.info512>, EVEX_V512;
9424
9425 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009426 defm Z256 : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009427 _.info256, CastInfo.info256>, EVEX_V256;
9428}
9429
Simon Pilgrim21e89792018-04-13 14:36:59 +00009430defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009431 avx512vl_f32_info, avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009432defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009433 avx512vl_f64_info, avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009434defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009435 avx512vl_i32_info, avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009436defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009437 avx512vl_i64_info, avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009438
Craig Topperb561e662017-01-19 02:34:29 +00009439let Predicates = [HasAVX512] in {
9440// Provide fallback in case the load node that is used in the broadcast
9441// patterns above is used by additional users, which prevents the pattern
9442// selection.
9443def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9444 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9445 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9446 0)>;
9447def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9448 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9449 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9450 0)>;
9451
9452def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9453 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9454 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9455 0)>;
9456def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9457 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9458 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9459 0)>;
9460
9461def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9462 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9463 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9464 0)>;
9465
9466def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9467 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9468 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9469 0)>;
9470}
9471
Simon Pilgrim21e89792018-04-13 14:36:59 +00009472multiclass avx512_valign<string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009473 AVX512VLVectorVTInfo VTInfo_I> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009474 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign, sched>,
Igor Breger00d9f842015-06-08 14:03:17 +00009475 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009476}
9477
Simon Pilgrim21e89792018-04-13 14:36:59 +00009478defm VALIGND: avx512_valign<"valignd", WriteShuffle, avx512vl_i32_info>,
9479 EVEX_CD8<32, CD8VF>;
9480defm VALIGNQ: avx512_valign<"valignq", WriteShuffle, avx512vl_i64_info>,
9481 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009482
Simon Pilgrim21e89792018-04-13 14:36:59 +00009483defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr",
9484 WriteShuffle, avx512vl_i8_info,
9485 avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00009486
Craig Topper333897e2017-11-03 06:48:02 +00009487// Fragments to help convert valignq into masked valignd. Or valignq/valignd
9488// into vpalignr.
9489def ValignqImm32XForm : SDNodeXForm<imm, [{
9490 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
9491}]>;
9492def ValignqImm8XForm : SDNodeXForm<imm, [{
9493 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
9494}]>;
9495def ValigndImm8XForm : SDNodeXForm<imm, [{
9496 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
9497}]>;
9498
9499multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
9500 X86VectorVTInfo From, X86VectorVTInfo To,
9501 SDNodeXForm ImmXForm> {
9502 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9503 (bitconvert
9504 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9505 imm:$src3))),
9506 To.RC:$src0)),
9507 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
9508 To.RC:$src1, To.RC:$src2,
9509 (ImmXForm imm:$src3))>;
9510
9511 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9512 (bitconvert
9513 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9514 imm:$src3))),
9515 To.ImmAllZerosV)),
9516 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
9517 To.RC:$src1, To.RC:$src2,
9518 (ImmXForm imm:$src3))>;
9519
9520 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9521 (bitconvert
9522 (From.VT (OpNode From.RC:$src1,
9523 (bitconvert (To.LdFrag addr:$src2)),
9524 imm:$src3))),
9525 To.RC:$src0)),
9526 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
9527 To.RC:$src1, addr:$src2,
9528 (ImmXForm imm:$src3))>;
9529
9530 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9531 (bitconvert
9532 (From.VT (OpNode From.RC:$src1,
9533 (bitconvert (To.LdFrag addr:$src2)),
9534 imm:$src3))),
9535 To.ImmAllZerosV)),
9536 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
9537 To.RC:$src1, addr:$src2,
9538 (ImmXForm imm:$src3))>;
9539}
9540
9541multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
9542 X86VectorVTInfo From,
9543 X86VectorVTInfo To,
9544 SDNodeXForm ImmXForm> :
9545 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
9546 def : Pat<(From.VT (OpNode From.RC:$src1,
9547 (bitconvert (To.VT (X86VBroadcast
9548 (To.ScalarLdFrag addr:$src2)))),
9549 imm:$src3)),
9550 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
9551 (ImmXForm imm:$src3))>;
9552
9553 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9554 (bitconvert
9555 (From.VT (OpNode From.RC:$src1,
9556 (bitconvert
9557 (To.VT (X86VBroadcast
9558 (To.ScalarLdFrag addr:$src2)))),
9559 imm:$src3))),
9560 To.RC:$src0)),
9561 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
9562 To.RC:$src1, addr:$src2,
9563 (ImmXForm imm:$src3))>;
9564
9565 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9566 (bitconvert
9567 (From.VT (OpNode From.RC:$src1,
9568 (bitconvert
9569 (To.VT (X86VBroadcast
9570 (To.ScalarLdFrag addr:$src2)))),
9571 imm:$src3))),
9572 To.ImmAllZerosV)),
9573 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
9574 To.RC:$src1, addr:$src2,
9575 (ImmXForm imm:$src3))>;
9576}
9577
9578let Predicates = [HasAVX512] in {
9579 // For 512-bit we lower to the widest element type we can. So we only need
9580 // to handle converting valignq to valignd.
9581 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
9582 v16i32_info, ValignqImm32XForm>;
9583}
9584
9585let Predicates = [HasVLX] in {
9586 // For 128-bit we lower to the widest element type we can. So we only need
9587 // to handle converting valignq to valignd.
9588 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
9589 v4i32x_info, ValignqImm32XForm>;
9590 // For 256-bit we lower to the widest element type we can. So we only need
9591 // to handle converting valignq to valignd.
9592 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
9593 v8i32x_info, ValignqImm32XForm>;
9594}
9595
9596let Predicates = [HasVLX, HasBWI] in {
9597 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
9598 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
9599 v16i8x_info, ValignqImm8XForm>;
9600 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
9601 v16i8x_info, ValigndImm8XForm>;
9602}
9603
Simon Pilgrim36be8522017-11-29 18:52:20 +00009604defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
Simon Pilgrim21e89792018-04-13 14:36:59 +00009605 WriteVecIMul, avx512vl_i16_info, avx512vl_i8_info>,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009606 EVEX_CD8<8, CD8VF>;
Igor Bregerf3ded812015-08-31 13:09:30 +00009607
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009608multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009609 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009610 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009611 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009612 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009613 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009614 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009615 Sched<[sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009616
Craig Toppere1cac152016-06-07 07:27:54 +00009617 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9618 (ins _.MemOp:$src1), OpcodeStr,
9619 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009620 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009621 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009622 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009623 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009624}
9625
9626multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009627 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
9628 avx512_unary_rm<opc, OpcodeStr, OpNode, sched, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009629 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9630 (ins _.ScalarMemOp:$src1), OpcodeStr,
9631 "${src1}"##_.BroadcastStr,
9632 "${src1}"##_.BroadcastStr,
9633 (_.VT (OpNode (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00009634 (_.ScalarLdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009635 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009636 Sched<[sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009637}
9638
9639multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009640 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009641 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009642 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009643 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, sched, VTInfo.info512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009644 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009645
9646 let Predicates = [prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009647 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009648 EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009649 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009650 EVEX_V128;
9651 }
9652}
9653
9654multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009655 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009656 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009657 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009658 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009659 EVEX_V512;
9660
9661 let Predicates = [prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009662 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009663 EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009664 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009665 EVEX_V128;
9666 }
9667}
9668
9669multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009670 SDNode OpNode, X86FoldableSchedWrite sched, Predicate prd> {
9671 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009672 avx512vl_i64_info, prd>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009673 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009674 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009675}
9676
9677multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009678 SDNode OpNode, X86FoldableSchedWrite sched, Predicate prd> {
9679 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009680 avx512vl_i16_info, prd>, VEX_WIG;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009681 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009682 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009683}
9684
9685multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9686 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009687 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009688 X86FoldableSchedWrite sched> {
9689 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009690 HasAVX512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009691 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009692 HasBWI>;
9693}
9694
Simon Pilgrim21e89792018-04-13 14:36:59 +00009695defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs, WriteVecALU>;
Igor Bregerf2460112015-07-26 14:41:44 +00009696
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009697// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9698let Predicates = [HasAVX512, NoVLX] in {
9699 def : Pat<(v4i64 (abs VR256X:$src)),
9700 (EXTRACT_SUBREG
9701 (VPABSQZrr
9702 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9703 sub_ymm)>;
9704 def : Pat<(v2i64 (abs VR128X:$src)),
9705 (EXTRACT_SUBREG
9706 (VPABSQZrr
9707 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9708 sub_xmm)>;
9709}
9710
Craig Topperc0896052017-12-16 02:40:28 +00009711// Use 512bit version to implement 128/256 bit.
9712multiclass avx512_unary_lowering<string InstrStr, SDNode OpNode,
9713 AVX512VLVectorVTInfo _, Predicate prd> {
9714 let Predicates = [prd, NoVLX] in {
9715 def : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9716 (EXTRACT_SUBREG
9717 (!cast<Instruction>(InstrStr # "Zrr")
9718 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9719 _.info256.RC:$src1,
9720 _.info256.SubRegIdx)),
9721 _.info256.SubRegIdx)>;
9722
9723 def : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9724 (EXTRACT_SUBREG
9725 (!cast<Instruction>(InstrStr # "Zrr")
9726 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9727 _.info128.RC:$src1,
9728 _.info128.SubRegIdx)),
9729 _.info128.SubRegIdx)>;
9730 }
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009731}
9732
Simon Pilgrim21e89792018-04-13 14:36:59 +00009733// FIXME: Is there a better scheduler class for VPLZCNT?
Craig Topperc0896052017-12-16 02:40:28 +00009734defm VPLZCNT : avx512_unary_rm_vl_dq<0x44, 0x44, "vplzcnt", ctlz,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009735 WriteVecALU, HasCDI>;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009736
Simon Pilgrim21e89792018-04-13 14:36:59 +00009737// FIXME: Is there a better scheduler class for VPCONFLICT?
Simon Pilgrim756348c2017-11-29 13:49:51 +00009738defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009739 WriteVecALU, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009740
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009741// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topperc0896052017-12-16 02:40:28 +00009742defm : avx512_unary_lowering<"VPLZCNTQ", ctlz, avx512vl_i64_info, HasCDI>;
9743defm : avx512_unary_lowering<"VPLZCNTD", ctlz, avx512vl_i32_info, HasCDI>;
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009744
Igor Breger24cab0f2015-11-16 07:22:00 +00009745//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009746// Counts number of ones - VPOPCNTD and VPOPCNTQ
9747//===---------------------------------------------------------------------===//
9748
Simon Pilgrim21e89792018-04-13 14:36:59 +00009749// FIXME: Is there a better scheduler class for VPOPCNTD/VPOPCNTQ?
Craig Topperc0896052017-12-16 02:40:28 +00009750defm VPOPCNT : avx512_unary_rm_vl_dq<0x55, 0x55, "vpopcnt", ctpop,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009751 WriteVecALU, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009752
Craig Topperc0896052017-12-16 02:40:28 +00009753defm : avx512_unary_lowering<"VPOPCNTQ", ctpop, avx512vl_i64_info, HasVPOPCNTDQ>;
9754defm : avx512_unary_lowering<"VPOPCNTD", ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009755
9756//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009757// Replicate Single FP - MOVSHDUP and MOVSLDUP
9758//===---------------------------------------------------------------------===//
Simon Pilgrim756348c2017-11-29 13:49:51 +00009759multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009760 X86FoldableSchedWrite sched> {
9761 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009762 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009763}
9764
Simon Pilgrim21e89792018-04-13 14:36:59 +00009765defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup, WriteFShuffle>;
9766defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup, WriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +00009767
9768//===----------------------------------------------------------------------===//
9769// AVX-512 - MOVDDUP
9770//===----------------------------------------------------------------------===//
9771
9772multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009773 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009774 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009775 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9776 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009777 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009778 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009779 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9780 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9781 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrime9376b92018-04-12 19:59:35 +00009782 (_.ScalarLdFrag addr:$src)))))>,
9783 EVEX, EVEX_CD8<_.EltSize, CD8VH>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009784 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009785 }
Igor Breger1f782962015-11-19 08:26:56 +00009786}
9787
9788multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009789 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> {
Igor Breger1f782962015-11-19 08:26:56 +00009790
Simon Pilgrim21e89792018-04-13 14:36:59 +00009791 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched, VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +00009792
9793 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009794 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched, VTInfo.info256>,
Igor Breger1f782962015-11-19 08:26:56 +00009795 EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009796 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, sched, VTInfo.info128>,
Craig Topperf6c69562017-10-13 21:56:48 +00009797 EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +00009798 }
9799}
9800
Simon Pilgrim756348c2017-11-29 13:49:51 +00009801multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009802 X86FoldableSchedWrite sched> {
9803 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, sched,
Igor Breger1f782962015-11-19 08:26:56 +00009804 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009805}
9806
Simon Pilgrim21e89792018-04-13 14:36:59 +00009807defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, WriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +00009808
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009809let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009810def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009811 (VMOVDDUPZ128rm addr:$src)>;
9812def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9813 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +00009814def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9815 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +00009816
9817def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9818 (v2f64 VR128X:$src0)),
9819 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9820 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9821def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9822 (bitconvert (v4i32 immAllZerosV))),
9823 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9824
9825def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9826 (v2f64 VR128X:$src0)),
9827 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9828def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9829 (bitconvert (v4i32 immAllZerosV))),
9830 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +00009831
9832def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9833 (v2f64 VR128X:$src0)),
9834 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9835def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9836 (bitconvert (v4i32 immAllZerosV))),
9837 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009838}
Igor Breger1f782962015-11-19 08:26:56 +00009839
Igor Bregerf2460112015-07-26 14:41:44 +00009840//===----------------------------------------------------------------------===//
9841// AVX-512 - Unpack Instructions
9842//===----------------------------------------------------------------------===//
Simon Pilgrim21e89792018-04-13 14:36:59 +00009843
Craig Topper9433f972016-08-02 06:16:53 +00009844defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
Simon Pilgrimfe3d59e2018-04-13 14:41:05 +00009845 WriteFShuffle>;
Craig Topper9433f972016-08-02 06:16:53 +00009846defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
Simon Pilgrimfe3d59e2018-04-13 14:41:05 +00009847 WriteFShuffle>;
Igor Bregerf2460112015-07-26 14:41:44 +00009848
9849defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009850 WriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +00009851defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009852 WriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +00009853defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009854 WriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +00009855defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009856 WriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +00009857
9858defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009859 WriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00009860defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009861 WriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00009862defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009863 WriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00009864defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009865 WriteShuffle, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009866
9867//===----------------------------------------------------------------------===//
9868// AVX-512 - Extract & Insert Integer Instructions
9869//===----------------------------------------------------------------------===//
9870
9871multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9872 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009873 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9874 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9875 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +00009876 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
9877 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00009878 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009879}
9880
9881multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9882 let Predicates = [HasBWI] in {
9883 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9884 (ins _.RC:$src1, u8imm:$src2),
9885 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9886 [(set GR32orGR64:$dst,
9887 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00009888 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009889
9890 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9891 }
9892}
9893
9894multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9895 let Predicates = [HasBWI] in {
9896 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9897 (ins _.RC:$src1, u8imm:$src2),
9898 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9899 [(set GR32orGR64:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00009900 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00009901 EVEX, PD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009902
Craig Topper99f6b622016-05-01 01:03:56 +00009903 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009904 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9905 (ins _.RC:$src1, u8imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +00009906 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
9907 EVEX, TAPD, FoldGenData<NAME#rr>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00009908 Sched<[WriteVecExtract]>;
Igor Breger55747302015-11-18 08:46:16 +00009909
Igor Bregerdefab3c2015-10-08 12:55:01 +00009910 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9911 }
9912}
9913
9914multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9915 RegisterClass GRC> {
9916 let Predicates = [HasDQI] in {
9917 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9918 (ins _.RC:$src1, u8imm:$src2),
9919 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9920 [(set GRC:$dst,
9921 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00009922 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009923
Craig Toppere1cac152016-06-07 07:27:54 +00009924 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9925 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9926 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9927 [(store (extractelt (_.VT _.RC:$src1),
9928 imm:$src2),addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +00009929 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00009930 Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009931 }
9932}
9933
Craig Toppera33846a2017-10-22 06:18:23 +00009934defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
9935defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009936defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9937defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9938
9939multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9940 X86VectorVTInfo _, PatFrag LdFrag> {
9941 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9942 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9943 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9944 [(set _.RC:$dst,
9945 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00009946 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecInsertLd, ReadAfterLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009947}
9948
9949multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9950 X86VectorVTInfo _, PatFrag LdFrag> {
9951 let Predicates = [HasBWI] in {
9952 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9953 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9954 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9955 [(set _.RC:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +00009956 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00009957 Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009958
9959 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9960 }
9961}
9962
9963multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9964 X86VectorVTInfo _, RegisterClass GRC> {
9965 let Predicates = [HasDQI] in {
9966 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9967 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9968 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9969 [(set _.RC:$dst,
9970 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00009971 EVEX_4V, TAPD, Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009972
9973 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9974 _.ScalarLdFrag>, TAPD;
9975 }
9976}
9977
9978defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009979 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009980defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009981 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009982defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9983defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009984
Igor Bregera6297c72015-09-02 10:50:58 +00009985//===----------------------------------------------------------------------===//
9986// VSHUFPS - VSHUFPD Operations
9987//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +00009988
Igor Bregera6297c72015-09-02 10:50:58 +00009989multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9990 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +00009991 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009992 WriteFShuffle>, EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009993 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009994}
9995
9996defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9997defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009998
Asaf Badouhd2c35992015-09-02 14:21:54 +00009999//===----------------------------------------------------------------------===//
10000// AVX-512 - Byte shift Left/Right
10001//===----------------------------------------------------------------------===//
10002
10003multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010004 Format MRMm, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010005 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010006 def rr : AVX512<opc, MRMr,
10007 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
10008 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010009 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010010 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010011 def rm : AVX512<opc, MRMm,
10012 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
10013 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10014 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010015 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010016 (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010017 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010018}
10019
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010020multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010021 Format MRMm, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010022 X86FoldableSchedWrite sched, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010023 let Predicates = [prd] in
Craig Topperaa904d52017-12-10 17:42:39 +000010024 defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010025 OpcodeStr, sched, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010026 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010027 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010028 OpcodeStr, sched, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010029 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010030 OpcodeStr, sched, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010031 }
10032}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010033defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrim21e89792018-04-13 14:36:59 +000010034 WriteVecShift, HasBWI>, AVX512PDIi8Base,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010035 EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010036defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrim21e89792018-04-13 14:36:59 +000010037 WriteVecShift, HasBWI>, AVX512PDIi8Base,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010038 EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010039
10040
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010041multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010042 string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010043 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010044 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000010045 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000010046 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000010047 [(set _dst.RC:$dst,(_dst.VT
10048 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010049 (_src.VT _src.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010050 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010051 def rm : AVX512BI<opc, MRMSrcMem,
10052 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
10053 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10054 [(set _dst.RC:$dst,(_dst.VT
10055 (OpNode (_src.VT _src.RC:$src1),
10056 (_src.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000010057 (_src.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010058 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010059}
10060
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010061multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010062 string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010063 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010064 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010065 defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched, v8i64_info,
Craig Topperaa904d52017-12-10 17:42:39 +000010066 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010067 let Predicates = [prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010068 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched, v4i64x_info,
Cong Houdb6220f2015-11-24 19:51:26 +000010069 v32i8x_info>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010070 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched, v2i64x_info,
Cong Houdb6220f2015-11-24 19:51:26 +000010071 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010072 }
10073}
10074
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010075defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Craig Toppere56a2fc2018-04-17 19:35:19 +000010076 WritePSADBW, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010077
Craig Topper4e794c72017-02-19 19:36:58 +000010078// Transforms to swizzle an immediate to enable better matching when
10079// memory operand isn't in the right place.
10080def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
10081 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
10082 uint8_t Imm = N->getZExtValue();
10083 // Swap bits 1/4 and 3/6.
10084 uint8_t NewImm = Imm & 0xa5;
10085 if (Imm & 0x02) NewImm |= 0x10;
10086 if (Imm & 0x10) NewImm |= 0x02;
10087 if (Imm & 0x08) NewImm |= 0x40;
10088 if (Imm & 0x40) NewImm |= 0x08;
10089 return getI8Imm(NewImm, SDLoc(N));
10090}]>;
10091def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
10092 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10093 uint8_t Imm = N->getZExtValue();
10094 // Swap bits 2/4 and 3/5.
10095 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000010096 if (Imm & 0x04) NewImm |= 0x10;
10097 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000010098 if (Imm & 0x08) NewImm |= 0x20;
10099 if (Imm & 0x20) NewImm |= 0x08;
10100 return getI8Imm(NewImm, SDLoc(N));
10101}]>;
Craig Topper48905772017-02-19 21:32:15 +000010102def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
10103 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10104 uint8_t Imm = N->getZExtValue();
10105 // Swap bits 1/2 and 5/6.
10106 uint8_t NewImm = Imm & 0x99;
10107 if (Imm & 0x02) NewImm |= 0x04;
10108 if (Imm & 0x04) NewImm |= 0x02;
10109 if (Imm & 0x20) NewImm |= 0x40;
10110 if (Imm & 0x40) NewImm |= 0x20;
10111 return getI8Imm(NewImm, SDLoc(N));
10112}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010113def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
10114 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
10115 uint8_t Imm = N->getZExtValue();
10116 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
10117 uint8_t NewImm = Imm & 0x81;
10118 if (Imm & 0x02) NewImm |= 0x04;
10119 if (Imm & 0x04) NewImm |= 0x10;
10120 if (Imm & 0x08) NewImm |= 0x40;
10121 if (Imm & 0x10) NewImm |= 0x02;
10122 if (Imm & 0x20) NewImm |= 0x08;
10123 if (Imm & 0x40) NewImm |= 0x20;
10124 return getI8Imm(NewImm, SDLoc(N));
10125}]>;
10126def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
10127 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
10128 uint8_t Imm = N->getZExtValue();
10129 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
10130 uint8_t NewImm = Imm & 0x81;
10131 if (Imm & 0x02) NewImm |= 0x10;
10132 if (Imm & 0x04) NewImm |= 0x02;
10133 if (Imm & 0x08) NewImm |= 0x20;
10134 if (Imm & 0x10) NewImm |= 0x04;
10135 if (Imm & 0x20) NewImm |= 0x40;
10136 if (Imm & 0x40) NewImm |= 0x08;
10137 return getI8Imm(NewImm, SDLoc(N));
10138}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000010139
Igor Bregerb4bb1902015-10-15 12:33:24 +000010140multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010141 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010142 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010143 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10144 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000010145 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000010146 (OpNode (_.VT _.RC:$src1),
10147 (_.VT _.RC:$src2),
10148 (_.VT _.RC:$src3),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010149 (i8 imm:$src4)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010150 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010151 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10152 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
10153 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
10154 (OpNode (_.VT _.RC:$src1),
10155 (_.VT _.RC:$src2),
10156 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010157 (i8 imm:$src4)), 1, 0>,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010158 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010159 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010160 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10161 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
10162 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10163 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10164 (OpNode (_.VT _.RC:$src1),
10165 (_.VT _.RC:$src2),
10166 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010167 (i8 imm:$src4)), 1, 0>, EVEX_B,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010168 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010169 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010170 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000010171
10172 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000010173 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10174 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10175 _.RC:$src1)),
10176 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10177 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10178 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10179 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
10180 _.RC:$src1)),
10181 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10182 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010183
10184 // Additional patterns for matching loads in other positions.
10185 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
10186 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10187 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10188 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10189 def : Pat<(_.VT (OpNode _.RC:$src1,
10190 (bitconvert (_.LdFrag addr:$src3)),
10191 _.RC:$src2, (i8 imm:$src4))),
10192 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10193 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10194
10195 // Additional patterns for matching zero masking with loads in other
10196 // positions.
Craig Topper48905772017-02-19 21:32:15 +000010197 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10198 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10199 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10200 _.ImmAllZerosV)),
10201 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10202 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10203 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10204 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10205 _.RC:$src2, (i8 imm:$src4)),
10206 _.ImmAllZerosV)),
10207 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10208 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010209
10210 // Additional patterns for matching masked loads with different
10211 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010212 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10213 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10214 _.RC:$src2, (i8 imm:$src4)),
10215 _.RC:$src1)),
10216 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10217 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010218 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10219 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10220 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10221 _.RC:$src1)),
10222 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10223 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10224 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10225 (OpNode _.RC:$src2, _.RC:$src1,
10226 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10227 _.RC:$src1)),
10228 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10229 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10230 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10231 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10232 _.RC:$src1, (i8 imm:$src4)),
10233 _.RC:$src1)),
10234 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10235 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10236 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10237 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10238 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10239 _.RC:$src1)),
10240 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10241 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010242
10243 // Additional patterns for matching broadcasts in other positions.
10244 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10245 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10246 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10247 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10248 def : Pat<(_.VT (OpNode _.RC:$src1,
10249 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10250 _.RC:$src2, (i8 imm:$src4))),
10251 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10252 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10253
10254 // Additional patterns for matching zero masking with broadcasts in other
10255 // positions.
10256 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10257 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10258 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10259 _.ImmAllZerosV)),
10260 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10261 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10262 (VPTERNLOG321_imm8 imm:$src4))>;
10263 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10264 (OpNode _.RC:$src1,
10265 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10266 _.RC:$src2, (i8 imm:$src4)),
10267 _.ImmAllZerosV)),
10268 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10269 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10270 (VPTERNLOG132_imm8 imm:$src4))>;
10271
10272 // Additional patterns for matching masked broadcasts with different
10273 // operand orders.
10274 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10275 (OpNode _.RC:$src1,
10276 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10277 _.RC:$src2, (i8 imm:$src4)),
10278 _.RC:$src1)),
10279 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10280 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010281 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10282 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10283 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10284 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010285 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010286 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10287 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10288 (OpNode _.RC:$src2, _.RC:$src1,
10289 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10290 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010291 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010292 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10293 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10294 (OpNode _.RC:$src2,
10295 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10296 _.RC:$src1, (i8 imm:$src4)),
10297 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010298 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010299 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10300 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10301 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10302 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10303 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010304 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010305 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010306}
10307
Simon Pilgrim21e89792018-04-13 14:36:59 +000010308multiclass avx512_common_ternlog<string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010309 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010310 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010311 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched, _.info512>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010312 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010313 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched, _.info128>, EVEX_V128;
10314 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched, _.info256>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010315 }
10316}
10317
Simon Pilgrim21e89792018-04-13 14:36:59 +000010318defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", WriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010319 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010320defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", WriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010321 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010322
Craig Topper8a444ee2018-01-26 22:17:40 +000010323
10324// Patterns to implement vnot using vpternlog instead of creating all ones
10325// using pcmpeq or vpternlog and then xoring with that. The value 15 is chosen
10326// so that the result is only dependent on src0. But we use the same source
10327// for all operands to prevent a false dependency.
10328// TODO: We should maybe have a more generalized algorithm for folding to
10329// vpternlog.
10330let Predicates = [HasAVX512] in {
10331 def : Pat<(v8i64 (xor VR512:$src, (bc_v8i64 (v16i32 immAllOnesV)))),
10332 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
10333}
10334
10335let Predicates = [HasAVX512, NoVLX] in {
10336 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
10337 (EXTRACT_SUBREG
10338 (VPTERNLOGQZrri
10339 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10340 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10341 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10342 (i8 15)), sub_xmm)>;
10343 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
10344 (EXTRACT_SUBREG
10345 (VPTERNLOGQZrri
10346 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10347 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10348 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10349 (i8 15)), sub_ymm)>;
10350}
10351
10352let Predicates = [HasVLX] in {
10353 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
10354 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
10355 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
10356 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
10357}
10358
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010359//===----------------------------------------------------------------------===//
10360// AVX-512 - FixupImm
10361//===----------------------------------------------------------------------===//
10362
10363multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010364 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010365 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010366 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10367 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10368 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10369 (OpNode (_.VT _.RC:$src1),
10370 (_.VT _.RC:$src2),
10371 (_.IntVT _.RC:$src3),
10372 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000010373 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010374 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10375 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10376 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10377 (OpNode (_.VT _.RC:$src1),
10378 (_.VT _.RC:$src2),
10379 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10380 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010381 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010382 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010383 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10384 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10385 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10386 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10387 (OpNode (_.VT _.RC:$src1),
10388 (_.VT _.RC:$src2),
10389 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10390 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010391 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010392 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010393 } // Constraints = "$src1 = $dst"
10394}
10395
10396multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010397 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010398 X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010399let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010400 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10401 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010402 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010403 "$src2, $src3, {sae}, $src4",
10404 (OpNode (_.VT _.RC:$src1),
10405 (_.VT _.RC:$src2),
10406 (_.IntVT _.RC:$src3),
10407 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010408 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010409 EVEX_B, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010410 }
10411}
10412
10413multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010414 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010415 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010416 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10417 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010418 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10419 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10420 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10421 (OpNode (_.VT _.RC:$src1),
10422 (_.VT _.RC:$src2),
10423 (_src3VT.VT _src3VT.RC:$src3),
10424 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000010425 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010426 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10427 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10428 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10429 "$src2, $src3, {sae}, $src4",
10430 (OpNode (_.VT _.RC:$src1),
10431 (_.VT _.RC:$src2),
10432 (_src3VT.VT _src3VT.RC:$src3),
10433 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010434 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010435 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010436 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10437 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10438 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10439 (OpNode (_.VT _.RC:$src1),
10440 (_.VT _.RC:$src2),
10441 (_src3VT.VT (scalar_to_vector
10442 (_src3VT.ScalarLdFrag addr:$src3))),
10443 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010444 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010445 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010446 }
10447}
10448
Simon Pilgrim21e89792018-04-13 14:36:59 +000010449multiclass avx512_fixupimm_packed_all<X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _Vec> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010450 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010451 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010452 _Vec.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010453 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, sched,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010454 _Vec.info512>, AVX512AIi8Base, EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010455 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010456 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010457 _Vec.info128>, AVX512AIi8Base, EVEX_4V, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010458 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010459 _Vec.info256>, AVX512AIi8Base, EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010460 }
10461}
10462
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010463defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010464 WriteFAdd, f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010465 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010466defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010467 WriteFAdd, f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010468 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010469defm VFIXUPIMMPS : avx512_fixupimm_packed_all<WriteFAdd, avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010470 EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010471defm VFIXUPIMMPD : avx512_fixupimm_packed_all<WriteFAdd, avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010472 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010473
10474
10475
10476// Patterns used to select SSE scalar fp arithmetic instructions from
10477// either:
10478//
10479// (1) a scalar fp operation followed by a blend
10480//
10481// The effect is that the backend no longer emits unnecessary vector
10482// insert instructions immediately after SSE scalar fp instructions
10483// like addss or mulss.
10484//
10485// For example, given the following code:
10486// __m128 foo(__m128 A, __m128 B) {
10487// A[0] += B[0];
10488// return A;
10489// }
10490//
10491// Previously we generated:
10492// addss %xmm0, %xmm1
10493// movss %xmm1, %xmm0
10494//
10495// We now generate:
10496// addss %xmm1, %xmm0
10497//
10498// (2) a vector packed single/double fp operation followed by a vector insert
10499//
10500// The effect is that the backend converts the packed fp instruction
10501// followed by a vector insert into a single SSE scalar fp instruction.
10502//
10503// For example, given the following code:
10504// __m128 foo(__m128 A, __m128 B) {
10505// __m128 C = A + B;
10506// return (__m128) {c[0], a[1], a[2], a[3]};
10507// }
10508//
10509// Previously we generated:
10510// addps %xmm0, %xmm1
10511// movss %xmm1, %xmm0
10512//
10513// We now generate:
10514// addss %xmm1, %xmm0
10515
10516// TODO: Some canonicalization in lowering would simplify the number of
10517// patterns we have to try to match.
10518multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10519 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010520 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010521 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10522 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10523 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010524 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010525 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010526
Craig Topper5625d242016-07-29 06:06:00 +000010527 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010528 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10529 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010530 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10531
Craig Topper83f21452016-12-27 01:56:24 +000010532 // extracted masked scalar math op with insert via movss
10533 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10534 (scalar_to_vector
10535 (X86selects VK1WM:$mask,
10536 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10537 FR32X:$src2),
10538 FR32X:$src0))),
10539 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10540 VK1WM:$mask, v4f32:$src1,
10541 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010542 }
10543}
10544
10545defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10546defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10547defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10548defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10549
10550multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10551 let Predicates = [HasAVX512] in {
10552 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010553 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10554 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10555 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010556 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010557 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010558
Craig Topper5625d242016-07-29 06:06:00 +000010559 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010560 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10561 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010562 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10563
Craig Topper83f21452016-12-27 01:56:24 +000010564 // extracted masked scalar math op with insert via movss
10565 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10566 (scalar_to_vector
10567 (X86selects VK1WM:$mask,
10568 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10569 FR64X:$src2),
10570 FR64X:$src0))),
10571 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10572 VK1WM:$mask, v2f64:$src1,
10573 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010574 }
10575}
10576
10577defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10578defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10579defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10580defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010581
10582//===----------------------------------------------------------------------===//
10583// AES instructions
10584//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010585
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010586multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
10587 let Predicates = [HasVLX, HasVAES] in {
10588 defm Z128 : AESI_binop_rm_int<Op, OpStr,
10589 !cast<Intrinsic>(IntPrefix),
10590 loadv2i64, 0, VR128X, i128mem>,
10591 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
10592 defm Z256 : AESI_binop_rm_int<Op, OpStr,
10593 !cast<Intrinsic>(IntPrefix##"_256"),
10594 loadv4i64, 0, VR256X, i256mem>,
10595 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
10596 }
10597 let Predicates = [HasAVX512, HasVAES] in
10598 defm Z : AESI_binop_rm_int<Op, OpStr,
10599 !cast<Intrinsic>(IntPrefix##"_512"),
10600 loadv8i64, 0, VR512, i512mem>,
10601 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
10602}
10603
10604defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
10605defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
10606defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
10607defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
10608
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010609//===----------------------------------------------------------------------===//
10610// PCLMUL instructions - Carry less multiplication
10611//===----------------------------------------------------------------------===//
10612
10613let Predicates = [HasAVX512, HasVPCLMULQDQ] in
10614defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
10615 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
10616
10617let Predicates = [HasVLX, HasVPCLMULQDQ] in {
10618defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
10619 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
10620
10621defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
10622 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
10623 EVEX_CD8<64, CD8VF>, VEX_WIG;
10624}
10625
10626// Aliases
10627defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
10628defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
10629defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
10630
Coby Tayree71e37cc2017-11-21 09:48:44 +000010631//===----------------------------------------------------------------------===//
10632// VBMI2
10633//===----------------------------------------------------------------------===//
10634
10635multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010636 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010637 let Constraints = "$src1 = $dst",
10638 ExeDomain = VTI.ExeDomain in {
10639 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10640 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10641 "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010642 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010643 AVX512FMA3Base, Sched<[sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010644 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10645 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10646 "$src3, $src2", "$src2, $src3",
10647 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010648 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3)))))>,
10649 AVX512FMA3Base,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010650 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010651 }
10652}
10653
10654multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010655 X86FoldableSchedWrite sched, X86VectorVTInfo VTI>
10656 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010657 let Constraints = "$src1 = $dst",
10658 ExeDomain = VTI.ExeDomain in
10659 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10660 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
10661 "${src3}"##VTI.BroadcastStr##", $src2",
10662 "$src2, ${src3}"##VTI.BroadcastStr,
10663 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010664 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3))))>,
10665 AVX512FMA3Base, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010666 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010667}
10668
10669multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010670 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010671 let Predicates = [HasVBMI2] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010672 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI.info512>, EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010673 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010674 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI.info256>, EVEX_V256;
10675 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI.info128>, EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010676 }
10677}
10678
10679multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010680 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010681 let Predicates = [HasVBMI2] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010682 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched, VTI.info512>, EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010683 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010684 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched, VTI.info256>, EVEX_V256;
10685 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched, VTI.info128>, EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010686 }
10687}
10688multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010689 SDNode OpNode, X86FoldableSchedWrite sched> {
10690 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010691 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010692 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010693 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010694 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010695 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
10696}
10697
10698multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010699 SDNode OpNode, X86FoldableSchedWrite sched> {
10700 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010701 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
10702 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010703 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010704 OpNode, sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010705 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010706 sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010707}
10708
10709// Concat & Shift
Simon Pilgrim21e89792018-04-13 14:36:59 +000010710defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, WriteVecIMul>;
10711defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, WriteVecIMul>;
10712defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, WriteVecIMul>;
10713defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, WriteVecIMul>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010714
Coby Tayree71e37cc2017-11-21 09:48:44 +000010715// Compress
Simon Pilgrim21e89792018-04-13 14:36:59 +000010716defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010717 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010718defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010719 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010720// Expand
Simon Pilgrim21e89792018-04-13 14:36:59 +000010721defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010722 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010723defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010724 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010725
Coby Tayree3880f2a2017-11-21 10:04:28 +000010726//===----------------------------------------------------------------------===//
10727// VNNI
10728//===----------------------------------------------------------------------===//
10729
10730let Constraints = "$src1 = $dst" in
10731multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010732 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000010733 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10734 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10735 "$src3, $src2", "$src2, $src3",
10736 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010737 VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010738 EVEX_4V, T8PD, Sched<[sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010739 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10740 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10741 "$src3, $src2", "$src2, $src3",
10742 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
10743 (VTI.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000010744 (VTI.LdFrag addr:$src3)))))>,
10745 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010746 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010747 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10748 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
10749 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
10750 "$src2, ${src3}"##VTI.BroadcastStr,
10751 (OpNode VTI.RC:$src1, VTI.RC:$src2,
10752 (VTI.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000010753 (VTI.ScalarLdFrag addr:$src3))))>,
10754 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010755 T8PD, Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010756}
10757
Simon Pilgrim21e89792018-04-13 14:36:59 +000010758multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode, X86FoldableSchedWrite sched> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000010759 let Predicates = [HasVNNI] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010760 defm Z : VNNI_rmb<Op, OpStr, OpNode, sched, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010761 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010762 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, sched, v8i32x_info>, EVEX_V256;
10763 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, sched, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010764 }
10765}
10766
Simon Pilgrim21e89792018-04-13 14:36:59 +000010767// FIXME: Is there a better scheduler class for VPDP?
10768defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, WriteVecIMul>;
10769defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, WriteVecIMul>;
10770defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, WriteVecIMul>;
10771defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, WriteVecIMul>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010772
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010773//===----------------------------------------------------------------------===//
10774// Bit Algorithms
10775//===----------------------------------------------------------------------===//
10776
Simon Pilgrim21e89792018-04-13 14:36:59 +000010777// FIXME: Is there a better scheduler class for VPOPCNTB/VPOPCNTW?
10778defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, WriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000010779 avx512vl_i8_info, HasBITALG>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010780defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, WriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000010781 avx512vl_i16_info, HasBITALG>, VEX_W;
10782
10783defm : avx512_unary_lowering<"VPOPCNTB", ctpop, avx512vl_i8_info, HasBITALG>;
10784defm : avx512_unary_lowering<"VPOPCNTW", ctpop, avx512vl_i16_info, HasBITALG>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010785
Simon Pilgrim21e89792018-04-13 14:36:59 +000010786multiclass VPSHUFBITQMB_rm<X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010787 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
10788 (ins VTI.RC:$src1, VTI.RC:$src2),
10789 "vpshufbitqmb",
10790 "$src2, $src1", "$src1, $src2",
10791 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010792 (VTI.VT VTI.RC:$src2))>, EVEX_4V, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010793 Sched<[sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010794 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
10795 (ins VTI.RC:$src1, VTI.MemOp:$src2),
10796 "vpshufbitqmb",
10797 "$src2, $src1", "$src1, $src2",
10798 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010799 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2))))>,
10800 EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010801 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010802}
10803
Simon Pilgrim21e89792018-04-13 14:36:59 +000010804multiclass VPSHUFBITQMB_common<X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010805 let Predicates = [HasBITALG] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010806 defm Z : VPSHUFBITQMB_rm<sched, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010807 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010808 defm Z256 : VPSHUFBITQMB_rm<sched, VTI.info256>, EVEX_V256;
10809 defm Z128 : VPSHUFBITQMB_rm<sched, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010810 }
10811}
10812
Simon Pilgrim21e89792018-04-13 14:36:59 +000010813// FIXME: Is there a better scheduler class for VPSHUFBITQMB?
10814defm VPSHUFBITQMB : VPSHUFBITQMB_common<WriteVecIMul, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010815
Coby Tayreed8b17be2017-11-26 09:36:41 +000010816//===----------------------------------------------------------------------===//
10817// GFNI
10818//===----------------------------------------------------------------------===//
10819
10820multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode> {
10821 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
10822 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010823 WriteVecALU, 1>, EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010824 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
10825 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010826 WriteVecALU, 1>, EVEX_V256;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010827 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010828 WriteVecALU, 1>, EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010829 }
10830}
10831
Craig Topperb18d6222018-01-06 07:18:08 +000010832defm VGF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb>,
10833 EVEX_CD8<8, CD8VF>, T8PD;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010834
10835multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010836 X86FoldableSchedWrite sched, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010837 X86VectorVTInfo BcstVTI>
Simon Pilgrim21e89792018-04-13 14:36:59 +000010838 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, sched, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010839 let ExeDomain = VTI.ExeDomain in
10840 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10841 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
10842 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
10843 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
10844 (OpNode (VTI.VT VTI.RC:$src1),
10845 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010846 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010847 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010848}
10849
Simon Pilgrim36be8522017-11-29 18:52:20 +000010850multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010851 X86FoldableSchedWrite sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010852 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrim21e89792018-04-13 14:36:59 +000010853 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched, v64i8_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010854 v8i64_info>, EVEX_V512;
10855 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010856 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched, v32i8x_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010857 v4i64x_info>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010858 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched, v16i8x_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010859 v2i64x_info>, EVEX_V128;
10860 }
10861}
10862
Craig Topperb18d6222018-01-06 07:18:08 +000010863defm VGF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrim21e89792018-04-13 14:36:59 +000010864 X86GF2P8affineinvqb, WriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000010865 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
10866defm VGF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrim21e89792018-04-13 14:36:59 +000010867 X86GF2P8affineqb, WriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000010868 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010869