blob: b0f1d179d2219840b96a454c59e8050b84cad383 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
Michael Zuckerman9e588312017-10-31 10:00:19 +0000195def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000196def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
197def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
198def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
199def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
200def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
201def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
202
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203// This multiclass generates the masking variants from the non-masking
204// variant. It only provides the assembly pieces for the masking variants.
205// It assumes custom ISel patterns for masking which can be provided as
206// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_custom<bits<8> O, Format F,
208 dag Outs,
209 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
210 string OpcodeStr,
211 string AttSrcAsm, string IntelSrcAsm,
212 list<dag> Pattern,
213 list<dag> MaskingPattern,
214 list<dag> ZeroMaskingPattern,
215 string MaskingConstraint = "",
216 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000217 bit IsCommutable = 0,
218 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000219 let isCommutable = IsCommutable in
220 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000221 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000222 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 Pattern, itin>;
224
225 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000226 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000227 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000228 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
229 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000230 MaskingPattern, itin>,
231 EVEX_K {
232 // In case of the 3src subclass this is overridden with a let.
233 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000234 }
235
236 // Zero mask does not add any restrictions to commute operands transformation.
237 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000238 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000239 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000240 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
241 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000242 ZeroMaskingPattern,
243 itin>,
244 EVEX_KZ;
245}
246
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000247
Adam Nemet34801422014-10-08 23:25:39 +0000248// Common base class of AVX512_maskable and AVX512_maskable_3src.
249multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
250 dag Outs,
251 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
252 string OpcodeStr,
253 string AttSrcAsm, string IntelSrcAsm,
254 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000255 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000256 string MaskingConstraint = "",
257 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000258 bit IsCommutable = 0,
259 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000260 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
261 AttSrcAsm, IntelSrcAsm,
262 [(set _.RC:$dst, RHS)],
263 [(set _.RC:$dst, MaskingRHS)],
264 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000266 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000267 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000268
Adam Nemet2e91ee52014-08-14 17:13:19 +0000269// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000270// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000271// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000272// This version uses a separate dag for non-masking and masking.
273multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
274 dag Outs, dag Ins, string OpcodeStr,
275 string AttSrcAsm, string IntelSrcAsm,
276 dag RHS, dag MaskRHS,
277 InstrItinClass itin = NoItinerary,
278 bit IsCommutable = 0, bit IsKCommutable = 0,
279 SDNode Select = vselect> :
280 AVX512_maskable_custom<O, F, Outs, Ins,
281 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
282 !con((ins _.KRCWM:$mask), Ins),
283 OpcodeStr, AttSrcAsm, IntelSrcAsm,
284 [(set _.RC:$dst, RHS)],
285 [(set _.RC:$dst,
286 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
287 [(set _.RC:$dst,
288 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
289 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
290
291// This multiclass generates the unconditional/non-masking, the masking and
292// the zero-masking variant of the vector instruction. In the masking case, the
293// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000294multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
295 dag Outs, dag Ins, string OpcodeStr,
296 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000297 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000298 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 bit IsCommutable = 0, bit IsKCommutable = 0,
300 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000301 AVX512_maskable_common<O, F, _, Outs, Ins,
302 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
303 !con((ins _.KRCWM:$mask), Ins),
304 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000305 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000306 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000307
308// This multiclass generates the unconditional/non-masking, the masking and
309// the zero-masking variant of the scalar instruction.
310multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
311 dag Outs, dag Ins, string OpcodeStr,
312 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000313 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000314 InstrItinClass itin = NoItinerary,
315 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000316 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
317 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000318
Adam Nemet34801422014-10-08 23:25:39 +0000319// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000320// ($src1) is already tied to $dst so we just use that for the preserved
321// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
322// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000323multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
324 dag Outs, dag NonTiedIns, string OpcodeStr,
325 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000326 dag RHS, InstrItinClass itin = NoItinerary,
327 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000328 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000329 SDNode Select = vselect,
330 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000331 AVX512_maskable_common<O, F, _, Outs,
332 !con((ins _.RC:$src1), NonTiedIns),
333 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
334 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000335 OpcodeStr, AttSrcAsm, IntelSrcAsm,
336 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000337 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim6a009702017-11-29 17:21:15 +0000338 Select, "", itin, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000339
Igor Breger15820b02015-07-01 13:24:28 +0000340multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
341 dag Outs, dag NonTiedIns, string OpcodeStr,
342 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000343 dag RHS, InstrItinClass itin = NoItinerary,
344 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000345 bit IsKCommutable = 0,
346 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000347 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000348 IntelSrcAsm, RHS, itin, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000349 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000350
Adam Nemet34801422014-10-08 23:25:39 +0000351multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
352 dag Outs, dag Ins,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim569e53b2017-12-03 21:43:54 +0000355 list<dag> Pattern,
356 InstrItinClass itin = NoItinerary> :
Adam Nemet34801422014-10-08 23:25:39 +0000357 AVX512_maskable_custom<O, F, Outs, Ins,
358 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
359 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000360 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim569e53b2017-12-03 21:43:54 +0000361 "$src0 = $dst", itin>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000362
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363
364// Instruction with mask that puts result in mask register,
365// like "compare" and "vptest"
366multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
367 dag Outs,
368 dag Ins, dag MaskingIns,
369 string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm,
371 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000372 list<dag> MaskingPattern,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000373 InstrItinClass itin = NoItinerary,
Craig Topper225da2c2016-08-27 05:22:15 +0000374 bit IsCommutable = 0> {
375 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000376 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
378 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000379 Pattern, itin>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380
381 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000382 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
383 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000384 MaskingPattern, itin>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000385}
386
387multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
388 dag Outs,
389 dag Ins, dag MaskingIns,
390 string OpcodeStr,
391 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000392 dag RHS, dag MaskingRHS,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000393 InstrItinClass itin = NoItinerary,
Craig Topper225da2c2016-08-27 05:22:15 +0000394 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000395 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
396 AttSrcAsm, IntelSrcAsm,
397 [(set _.KRC:$dst, RHS)],
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000398 [(set _.KRC:$dst, MaskingRHS)], itin, IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000399
400multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
401 dag Outs, dag Ins, string OpcodeStr,
402 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000403 dag RHS, InstrItinClass itin = NoItinerary,
404 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000405 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
406 !con((ins _.KRCWM:$mask), Ins),
407 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000408 (and _.KRCWM:$mask, RHS), itin, IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000409
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000410multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
411 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000412 string AttSrcAsm, string IntelSrcAsm,
413 InstrItinClass itin = NoItinerary> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000414 AVX512_maskable_custom_cmp<O, F, Outs,
415 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000416 AttSrcAsm, IntelSrcAsm, [],[], itin>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000417
Craig Topperabe80cc2016-08-28 06:06:28 +0000418// This multiclass generates the unconditional/non-masking, the masking and
419// the zero-masking variant of the vector instruction. In the masking case, the
420// perserved vector elements come from a new dummy input operand tied to $dst.
421multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
422 dag Outs, dag Ins, string OpcodeStr,
423 string AttSrcAsm, string IntelSrcAsm,
424 dag RHS, dag MaskedRHS,
425 InstrItinClass itin = NoItinerary,
426 bit IsCommutable = 0, SDNode Select = vselect> :
427 AVX512_maskable_custom<O, F, Outs, Ins,
428 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
429 !con((ins _.KRCWM:$mask), Ins),
430 OpcodeStr, AttSrcAsm, IntelSrcAsm,
431 [(set _.RC:$dst, RHS)],
432 [(set _.RC:$dst,
433 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
434 [(set _.RC:$dst,
435 (Select _.KRCWM:$mask, MaskedRHS,
436 _.ImmAllZerosV))],
437 "$src0 = $dst", itin, IsCommutable>;
438
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000439
Craig Topper9d9251b2016-05-08 20:10:20 +0000440// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
441// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
442// swizzled by ExecutionDepsFix to pxor.
443// We set canFoldAsLoad because this can be converted to a constant-pool
444// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000446 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000447def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000448 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000449def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
450 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000451}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000452
Craig Topper6393afc2017-01-09 02:44:34 +0000453// Alias instructions that allow VPTERNLOG to be used with a mask to create
454// a mix of all ones and all zeros elements. This is done this way to force
455// the same register to be used as input for all three sources.
456let isPseudo = 1, Predicates = [HasAVX512] in {
457def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
458 (ins VK16WM:$mask), "",
459 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
460 (v16i32 immAllOnesV),
461 (v16i32 immAllZerosV)))]>;
462def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
463 (ins VK8WM:$mask), "",
464 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
465 (bc_v8i64 (v16i32 immAllOnesV)),
466 (bc_v8i64 (v16i32 immAllZerosV))))]>;
467}
468
Craig Toppere5ce84a2016-05-08 21:33:53 +0000469let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000470 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000471def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
472 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
473def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
474 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
475}
476
Craig Topperadd9cc62016-12-18 06:23:14 +0000477// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
478// This is expanded by ExpandPostRAPseudos.
479let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000480 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000481 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
482 [(set FR32X:$dst, fp32imm0)]>;
483 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
484 [(set FR64X:$dst, fpimm0)]>;
485}
486
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000487//===----------------------------------------------------------------------===//
488// AVX-512 - VECTOR INSERT
489//
Craig Topper3a622a12017-08-17 15:40:25 +0000490
491// Supports two different pattern operators for mask and unmasked ops. Allows
492// null_frag to be passed for one.
493multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
494 X86VectorVTInfo To,
495 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000496 SDPatternOperator vinsert_for_mask,
497 OpndItins itins> {
Craig Topperc228d792017-09-05 05:49:44 +0000498 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000499 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000500 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 "vinsert" # From.EltTypeName # "x" # From.NumElts,
502 "$src3, $src2, $src1", "$src1, $src2, $src3",
503 (vinsert_insert:$src3 (To.VT To.RC:$src1),
504 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000505 (iPTR imm)),
506 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
507 (From.VT From.RC:$src2),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000508 (iPTR imm)), itins.rr>,
509 AVX512AIi8Base, EVEX_4V, Sched<[itins.Sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000510 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000511 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000512 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513 "vinsert" # From.EltTypeName # "x" # From.NumElts,
514 "$src3, $src2, $src1", "$src1, $src2, $src3",
515 (vinsert_insert:$src3 (To.VT To.RC:$src1),
516 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000517 (iPTR imm)),
518 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
519 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000520 (iPTR imm)), itins.rm>, AVX512AIi8Base, EVEX_4V,
521 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
522 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000523 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000524}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525
Craig Topper3a622a12017-08-17 15:40:25 +0000526// Passes the same pattern operator for masked and unmasked ops.
527multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
528 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000529 SDPatternOperator vinsert_insert,
530 OpndItins itins> :
531 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, itins>;
Craig Topper3a622a12017-08-17 15:40:25 +0000532
Igor Breger0ede3cb2015-09-20 06:52:42 +0000533multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
534 X86VectorVTInfo To, PatFrag vinsert_insert,
535 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
536 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000537 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000538 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
539 (To.VT (!cast<Instruction>(InstrStr#"rr")
540 To.RC:$src1, From.RC:$src2,
541 (INSERT_get_vinsert_imm To.RC:$ins)))>;
542
543 def : Pat<(vinsert_insert:$ins
544 (To.VT To.RC:$src1),
545 (From.VT (bitconvert (From.LdFrag addr:$src2))),
546 (iPTR imm)),
547 (To.VT (!cast<Instruction>(InstrStr#"rm")
548 To.RC:$src1, addr:$src2,
549 (INSERT_get_vinsert_imm To.RC:$ins)))>;
550 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551}
552
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000553multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000554 ValueType EltVT64, int Opcode256,
555 OpndItins itins> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000556
557 let Predicates = [HasVLX] in
558 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
559 X86VectorVTInfo< 4, EltVT32, VR128X>,
560 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000561 vinsert128_insert, itins>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562
563 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000564 X86VectorVTInfo< 4, EltVT32, VR128X>,
565 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000566 vinsert128_insert, itins>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000567
568 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000569 X86VectorVTInfo< 4, EltVT64, VR256X>,
570 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000571 vinsert256_insert, itins>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000572
Craig Topper3a622a12017-08-17 15:40:25 +0000573 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000575 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576 X86VectorVTInfo< 2, EltVT64, VR128X>,
577 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000578 null_frag, vinsert128_insert, itins>,
579 VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000580
Craig Topper3a622a12017-08-17 15:40:25 +0000581 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000582 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000583 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000584 X86VectorVTInfo< 2, EltVT64, VR128X>,
585 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000586 null_frag, vinsert128_insert, itins>,
587 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000588
Craig Topper3a622a12017-08-17 15:40:25 +0000589 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000590 X86VectorVTInfo< 8, EltVT32, VR256X>,
591 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000592 null_frag, vinsert256_insert, itins>,
593 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000595}
596
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000597// FIXME: Is there a better scheduler itinerary for VINSERTF/VINSERTI?
598let Sched = WriteFShuffle256 in
599def AVX512_VINSERTF : OpndItins<
600 IIC_SSE_SHUFP, IIC_SSE_SHUFP
601>;
602let Sched = WriteShuffle256 in
603def AVX512_VINSERTI : OpndItins<
604 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
605>;
606
607defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, AVX512_VINSERTF>;
608defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, AVX512_VINSERTI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609
Igor Breger0ede3cb2015-09-20 06:52:42 +0000610// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000611// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000612defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000613 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000614defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000615 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000616
617defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000618 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000619defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000620 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000621
622defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000623 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000624defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000625 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000626
627// Codegen pattern with the alternative types insert VEC128 into VEC256
628defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
629 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
630defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
631 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
632// Codegen pattern with the alternative types insert VEC128 into VEC512
633defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
634 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
635defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
636 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
637// Codegen pattern with the alternative types insert VEC256 into VEC512
638defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
639 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
640defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
641 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
642
Craig Topperf7a19db2017-10-08 01:33:40 +0000643
644multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
645 X86VectorVTInfo To, X86VectorVTInfo Cast,
646 PatFrag vinsert_insert,
647 SDNodeXForm INSERT_get_vinsert_imm,
648 list<Predicate> p> {
649let Predicates = p in {
650 def : Pat<(Cast.VT
651 (vselect Cast.KRCWM:$mask,
652 (bitconvert
653 (vinsert_insert:$ins (To.VT To.RC:$src1),
654 (From.VT From.RC:$src2),
655 (iPTR imm))),
656 Cast.RC:$src0)),
657 (!cast<Instruction>(InstrStr#"rrk")
658 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
659 (INSERT_get_vinsert_imm To.RC:$ins))>;
660 def : Pat<(Cast.VT
661 (vselect Cast.KRCWM:$mask,
662 (bitconvert
663 (vinsert_insert:$ins (To.VT To.RC:$src1),
664 (From.VT
665 (bitconvert
666 (From.LdFrag addr:$src2))),
667 (iPTR imm))),
668 Cast.RC:$src0)),
669 (!cast<Instruction>(InstrStr#"rmk")
670 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
671 (INSERT_get_vinsert_imm To.RC:$ins))>;
672
673 def : Pat<(Cast.VT
674 (vselect Cast.KRCWM:$mask,
675 (bitconvert
676 (vinsert_insert:$ins (To.VT To.RC:$src1),
677 (From.VT From.RC:$src2),
678 (iPTR imm))),
679 Cast.ImmAllZerosV)),
680 (!cast<Instruction>(InstrStr#"rrkz")
681 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
682 (INSERT_get_vinsert_imm To.RC:$ins))>;
683 def : Pat<(Cast.VT
684 (vselect Cast.KRCWM:$mask,
685 (bitconvert
686 (vinsert_insert:$ins (To.VT To.RC:$src1),
687 (From.VT
688 (bitconvert
689 (From.LdFrag addr:$src2))),
690 (iPTR imm))),
691 Cast.ImmAllZerosV)),
692 (!cast<Instruction>(InstrStr#"rmkz")
693 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
694 (INSERT_get_vinsert_imm To.RC:$ins))>;
695}
696}
697
698defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
699 v8f32x_info, vinsert128_insert,
700 INSERT_get_vinsert128_imm, [HasVLX]>;
701defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
702 v4f64x_info, vinsert128_insert,
703 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
704
705defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
706 v8i32x_info, vinsert128_insert,
707 INSERT_get_vinsert128_imm, [HasVLX]>;
708defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
709 v8i32x_info, vinsert128_insert,
710 INSERT_get_vinsert128_imm, [HasVLX]>;
711defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
712 v8i32x_info, vinsert128_insert,
713 INSERT_get_vinsert128_imm, [HasVLX]>;
714defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
715 v4i64x_info, vinsert128_insert,
716 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
717defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
718 v4i64x_info, vinsert128_insert,
719 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
720defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
721 v4i64x_info, vinsert128_insert,
722 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
723
724defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
725 v16f32_info, vinsert128_insert,
726 INSERT_get_vinsert128_imm, [HasAVX512]>;
727defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
728 v8f64_info, vinsert128_insert,
729 INSERT_get_vinsert128_imm, [HasDQI]>;
730
731defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
732 v16i32_info, vinsert128_insert,
733 INSERT_get_vinsert128_imm, [HasAVX512]>;
734defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
735 v16i32_info, vinsert128_insert,
736 INSERT_get_vinsert128_imm, [HasAVX512]>;
737defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
738 v16i32_info, vinsert128_insert,
739 INSERT_get_vinsert128_imm, [HasAVX512]>;
740defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
741 v8i64_info, vinsert128_insert,
742 INSERT_get_vinsert128_imm, [HasDQI]>;
743defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
744 v8i64_info, vinsert128_insert,
745 INSERT_get_vinsert128_imm, [HasDQI]>;
746defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
747 v8i64_info, vinsert128_insert,
748 INSERT_get_vinsert128_imm, [HasDQI]>;
749
750defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
751 v16f32_info, vinsert256_insert,
752 INSERT_get_vinsert256_imm, [HasDQI]>;
753defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
754 v8f64_info, vinsert256_insert,
755 INSERT_get_vinsert256_imm, [HasAVX512]>;
756
757defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
758 v16i32_info, vinsert256_insert,
759 INSERT_get_vinsert256_imm, [HasDQI]>;
760defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
761 v16i32_info, vinsert256_insert,
762 INSERT_get_vinsert256_imm, [HasDQI]>;
763defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
764 v16i32_info, vinsert256_insert,
765 INSERT_get_vinsert256_imm, [HasDQI]>;
766defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
767 v8i64_info, vinsert256_insert,
768 INSERT_get_vinsert256_imm, [HasAVX512]>;
769defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
770 v8i64_info, vinsert256_insert,
771 INSERT_get_vinsert256_imm, [HasAVX512]>;
772defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
773 v8i64_info, vinsert256_insert,
774 INSERT_get_vinsert256_imm, [HasAVX512]>;
775
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000777let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000778def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000779 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000780 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000781 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000782 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000783def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000784 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000785 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000786 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000787 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
788 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000789}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000790
791//===----------------------------------------------------------------------===//
792// AVX-512 VECTOR EXTRACT
793//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000794
Craig Topper3a622a12017-08-17 15:40:25 +0000795// Supports two different pattern operators for mask and unmasked ops. Allows
796// null_frag to be passed for one.
797multiclass vextract_for_size_split<int Opcode,
798 X86VectorVTInfo From, X86VectorVTInfo To,
799 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000800 SDPatternOperator vextract_for_mask,
801 OpndItins itins> {
Igor Breger7f69a992015-09-10 12:54:54 +0000802
803 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000804 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000805 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000806 "vextract" # To.EltTypeName # "x" # To.NumElts,
807 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000808 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000809 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm)),
810 itins.rr>, AVX512AIi8Base, EVEX, Sched<[itins.Sched]>;
811
Craig Toppere1cac152016-06-07 07:27:54 +0000812 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000813 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000814 "vextract" # To.EltTypeName # "x" # To.NumElts #
815 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
816 [(store (To.VT (vextract_extract:$idx
817 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000818 addr:$dst)], itins.rm>, EVEX,
819 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000820
Craig Toppere1cac152016-06-07 07:27:54 +0000821 let mayStore = 1, hasSideEffects = 0 in
822 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
823 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000824 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000825 "vextract" # To.EltTypeName # "x" # To.NumElts #
826 "\t{$idx, $src1, $dst {${mask}}|"
827 "$dst {${mask}}, $src1, $idx}",
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000828 [], itins.rm>, EVEX_K, EVEX,
829 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000830 }
Igor Bregerac29a822015-09-09 14:35:09 +0000831}
832
Craig Topper3a622a12017-08-17 15:40:25 +0000833// Passes the same pattern operator for masked and unmasked ops.
834multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
835 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000836 SDPatternOperator vextract_extract,
837 OpndItins itins> :
838 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, itins>;
Craig Topper3a622a12017-08-17 15:40:25 +0000839
Igor Bregerdefab3c2015-10-08 12:55:01 +0000840// Codegen pattern for the alternative types
841multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
842 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000843 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000844 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000845 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
846 (To.VT (!cast<Instruction>(InstrStr#"rr")
847 From.RC:$src1,
848 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000849 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
850 (iPTR imm))), addr:$dst),
851 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
852 (EXTRACT_get_vextract_imm To.RC:$ext))>;
853 }
Igor Breger7f69a992015-09-10 12:54:54 +0000854}
855
856multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000857 ValueType EltVT64, int Opcode256,
858 OpndItins itins> {
Craig Topperaadec702017-08-14 01:53:10 +0000859 let Predicates = [HasAVX512] in {
860 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
861 X86VectorVTInfo<16, EltVT32, VR512>,
862 X86VectorVTInfo< 4, EltVT32, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000863 vextract128_extract, itins>,
Craig Topperaadec702017-08-14 01:53:10 +0000864 EVEX_V512, EVEX_CD8<32, CD8VT4>;
865 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
866 X86VectorVTInfo< 8, EltVT64, VR512>,
867 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000868 vextract256_extract, itins>,
Craig Topperaadec702017-08-14 01:53:10 +0000869 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
870 }
Igor Breger7f69a992015-09-10 12:54:54 +0000871 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000872 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000873 X86VectorVTInfo< 8, EltVT32, VR256X>,
874 X86VectorVTInfo< 4, EltVT32, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000875 vextract128_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000876 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000877
878 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000879 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000880 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000881 X86VectorVTInfo< 4, EltVT64, VR256X>,
882 X86VectorVTInfo< 2, EltVT64, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000883 null_frag, vextract128_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000884 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000885
886 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000887 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000888 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000889 X86VectorVTInfo< 8, EltVT64, VR512>,
890 X86VectorVTInfo< 2, EltVT64, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000891 null_frag, vextract128_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000892 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000893 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000894 X86VectorVTInfo<16, EltVT32, VR512>,
895 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000896 null_frag, vextract256_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000897 EVEX_V512, EVEX_CD8<32, CD8VT8>;
898 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000899}
900
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000901// FIXME: Is there a better scheduler itinerary for VEXTRACTF/VEXTRACTI?
902let Sched = WriteFShuffle256 in
903def AVX512_VEXTRACTF : OpndItins<
904 IIC_SSE_SHUFP, IIC_SSE_SHUFP
905>;
906let Sched = WriteShuffle256 in
907def AVX512_VEXTRACTI : OpndItins<
908 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
909>;
910
911defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, AVX512_VEXTRACTF>;
912defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, AVX512_VEXTRACTI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913
Igor Bregerdefab3c2015-10-08 12:55:01 +0000914// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000915// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000916defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000917 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000918defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000919 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000920
921defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000922 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000923defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000924 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000925
926defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000927 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000928defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000929 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000930
Craig Topper08a68572016-05-21 22:50:04 +0000931// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000932defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
933 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
934defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
935 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
936
937// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000938defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
939 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
940defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
941 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
942// Codegen pattern with the alternative types extract VEC256 from VEC512
943defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
944 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
945defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
946 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
947
Craig Topper5f3fef82016-05-22 07:40:58 +0000948
Craig Topper48a79172017-08-30 07:26:12 +0000949// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
950// smaller extract to enable EVEX->VEX.
951let Predicates = [NoVLX] in {
952def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
953 (v2i64 (VEXTRACTI128rr
954 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
957 (v2f64 (VEXTRACTF128rr
958 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
961 (v4i32 (VEXTRACTI128rr
962 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
963 (iPTR 1)))>;
964def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
965 (v4f32 (VEXTRACTF128rr
966 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
967 (iPTR 1)))>;
968def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
969 (v8i16 (VEXTRACTI128rr
970 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
971 (iPTR 1)))>;
972def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
973 (v16i8 (VEXTRACTI128rr
974 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
975 (iPTR 1)))>;
976}
977
978// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
979// smaller extract to enable EVEX->VEX.
980let Predicates = [HasVLX] in {
981def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
982 (v2i64 (VEXTRACTI32x4Z256rr
983 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
984 (iPTR 1)))>;
985def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
986 (v2f64 (VEXTRACTF32x4Z256rr
987 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
988 (iPTR 1)))>;
989def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
990 (v4i32 (VEXTRACTI32x4Z256rr
991 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
992 (iPTR 1)))>;
993def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
994 (v4f32 (VEXTRACTF32x4Z256rr
995 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
996 (iPTR 1)))>;
997def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
998 (v8i16 (VEXTRACTI32x4Z256rr
999 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
1000 (iPTR 1)))>;
1001def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
1002 (v16i8 (VEXTRACTI32x4Z256rr
1003 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
1004 (iPTR 1)))>;
1005}
1006
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001007
Craig Toppera0883622017-08-26 22:24:57 +00001008// Additional patterns for handling a bitcast between the vselect and the
1009// extract_subvector.
1010multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
1011 X86VectorVTInfo To, X86VectorVTInfo Cast,
1012 PatFrag vextract_extract,
1013 SDNodeXForm EXTRACT_get_vextract_imm,
1014 list<Predicate> p> {
1015let Predicates = p in {
1016 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1017 (bitconvert
1018 (To.VT (vextract_extract:$ext
1019 (From.VT From.RC:$src), (iPTR imm)))),
1020 To.RC:$src0)),
1021 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
1022 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
1023 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1024
1025 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1026 (bitconvert
1027 (To.VT (vextract_extract:$ext
1028 (From.VT From.RC:$src), (iPTR imm)))),
1029 Cast.ImmAllZerosV)),
1030 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1031 Cast.KRCWM:$mask, From.RC:$src,
1032 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1033}
1034}
1035
1036defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1037 v4f32x_info, vextract128_extract,
1038 EXTRACT_get_vextract128_imm, [HasVLX]>;
1039defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1040 v2f64x_info, vextract128_extract,
1041 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1042
1043defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1044 v4i32x_info, vextract128_extract,
1045 EXTRACT_get_vextract128_imm, [HasVLX]>;
1046defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1047 v4i32x_info, vextract128_extract,
1048 EXTRACT_get_vextract128_imm, [HasVLX]>;
1049defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1050 v4i32x_info, vextract128_extract,
1051 EXTRACT_get_vextract128_imm, [HasVLX]>;
1052defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1053 v2i64x_info, vextract128_extract,
1054 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1055defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1056 v2i64x_info, vextract128_extract,
1057 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1058defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1059 v2i64x_info, vextract128_extract,
1060 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1061
1062defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1063 v4f32x_info, vextract128_extract,
1064 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1065defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1066 v2f64x_info, vextract128_extract,
1067 EXTRACT_get_vextract128_imm, [HasDQI]>;
1068
1069defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1070 v4i32x_info, vextract128_extract,
1071 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1072defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1073 v4i32x_info, vextract128_extract,
1074 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1075defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1076 v4i32x_info, vextract128_extract,
1077 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1078defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1079 v2i64x_info, vextract128_extract,
1080 EXTRACT_get_vextract128_imm, [HasDQI]>;
1081defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1082 v2i64x_info, vextract128_extract,
1083 EXTRACT_get_vextract128_imm, [HasDQI]>;
1084defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1085 v2i64x_info, vextract128_extract,
1086 EXTRACT_get_vextract128_imm, [HasDQI]>;
1087
1088defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1089 v8f32x_info, vextract256_extract,
1090 EXTRACT_get_vextract256_imm, [HasDQI]>;
1091defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1092 v4f64x_info, vextract256_extract,
1093 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1094
1095defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1096 v8i32x_info, vextract256_extract,
1097 EXTRACT_get_vextract256_imm, [HasDQI]>;
1098defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1099 v8i32x_info, vextract256_extract,
1100 EXTRACT_get_vextract256_imm, [HasDQI]>;
1101defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1102 v8i32x_info, vextract256_extract,
1103 EXTRACT_get_vextract256_imm, [HasDQI]>;
1104defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1105 v4i64x_info, vextract256_extract,
1106 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1107defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1108 v4i64x_info, vextract256_extract,
1109 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1110defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1111 v4i64x_info, vextract256_extract,
1112 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1113
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001115def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001116 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001117 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001118 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Craig Toppera33846a2017-10-22 06:18:23 +00001119 EVEX, VEX_WIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001120
Craig Topper03b849e2016-05-21 22:50:11 +00001121def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001122 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001123 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001124 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Craig Toppera33846a2017-10-22 06:18:23 +00001125 addr:$dst)]>, EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001126
1127//===---------------------------------------------------------------------===//
1128// AVX-512 BROADCAST
1129//---
Igor Breger131008f2016-05-01 08:40:00 +00001130// broadcast with a scalar argument.
1131multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1132 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001133 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1134 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1135 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1136 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1137 (X86VBroadcast SrcInfo.FRC:$src),
1138 DestInfo.RC:$src0)),
1139 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1140 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1141 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1142 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1143 (X86VBroadcast SrcInfo.FRC:$src),
1144 DestInfo.ImmAllZerosV)),
1145 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1146 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001147}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001148
Craig Topper17854ec2017-08-30 07:48:39 +00001149// Split version to allow mask and broadcast node to be different types. This
1150// helps support the 32x2 broadcasts.
1151multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
1152 X86VectorVTInfo MaskInfo,
1153 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001154 X86VectorVTInfo SrcInfo,
1155 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1156 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1157 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1158 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001159 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001160 (MaskInfo.VT
1161 (bitconvert
1162 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001163 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1164 (MaskInfo.VT
1165 (bitconvert
1166 (DestInfo.VT
Craig Topper17854ec2017-08-30 07:48:39 +00001167 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +00001168 T8PD, EVEX;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001169 let mayLoad = 1 in
1170 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1171 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001172 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001173 (MaskInfo.VT
1174 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001175 (DestInfo.VT (UnmaskedOp
1176 (SrcInfo.ScalarLdFrag addr:$src))))),
1177 (MaskInfo.VT
1178 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001179 (DestInfo.VT (X86VBroadcast
1180 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001181 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +00001182 }
Craig Toppere1cac152016-06-07 07:27:54 +00001183
Craig Topper17854ec2017-08-30 07:48:39 +00001184 def : Pat<(MaskInfo.VT
1185 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001186 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001187 (SrcInfo.VT (scalar_to_vector
1188 (SrcInfo.ScalarLdFrag addr:$src))))))),
1189 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1190 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1191 (bitconvert
1192 (DestInfo.VT
1193 (X86VBroadcast
1194 (SrcInfo.VT (scalar_to_vector
1195 (SrcInfo.ScalarLdFrag addr:$src)))))),
1196 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001197 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001198 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1199 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1200 (bitconvert
1201 (DestInfo.VT
1202 (X86VBroadcast
1203 (SrcInfo.VT (scalar_to_vector
1204 (SrcInfo.ScalarLdFrag addr:$src)))))),
1205 MaskInfo.ImmAllZerosV)),
1206 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1207 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001208}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001209
Craig Topper17854ec2017-08-30 07:48:39 +00001210// Helper class to force mask and broadcast result to same type.
1211multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1212 X86VectorVTInfo DestInfo,
1213 X86VectorVTInfo SrcInfo> :
1214 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1215
Craig Topper80934372016-07-16 03:42:59 +00001216multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001217 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001218 let Predicates = [HasAVX512] in
1219 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1220 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1221 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001222
1223 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001224 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001225 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001226 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001227 }
1228}
1229
Craig Topper80934372016-07-16 03:42:59 +00001230multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1231 AVX512VLVectorVTInfo _> {
1232 let Predicates = [HasAVX512] in
1233 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1234 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1235 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001236
Craig Topper80934372016-07-16 03:42:59 +00001237 let Predicates = [HasVLX] in {
1238 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1239 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1240 EVEX_V256;
1241 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1242 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1243 EVEX_V128;
1244 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001245}
Craig Topper80934372016-07-16 03:42:59 +00001246defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1247 avx512vl_f32_info>;
1248defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1249 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001250
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001251def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001252 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001253def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001254 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001255
Robert Khasanovcbc57032014-12-09 16:38:41 +00001256multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001257 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001258 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001259 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001260 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001261 (ins SrcRC:$src),
1262 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001263 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001264}
1265
Simon Pilgrimce55eab2017-10-22 18:38:57 +00001266multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
Guy Blank7f60c992017-08-09 17:21:01 +00001267 X86VectorVTInfo _, SDPatternOperator OpNode,
1268 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001269 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001270 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1271 (outs _.RC:$dst), (ins GR32:$src),
1272 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1273 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1274 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1275 "$src0 = $dst">, T8PD, EVEX;
1276
1277 def : Pat <(_.VT (OpNode SrcRC:$src)),
1278 (!cast<Instruction>(Name#r)
1279 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1280
1281 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1282 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1283 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1284
1285 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1286 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1287 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1288}
1289
1290multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1291 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1292 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1293 let Predicates = [prd] in
Simon Pilgrimce55eab2017-10-22 18:38:57 +00001294 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
Guy Blank7f60c992017-08-09 17:21:01 +00001295 Subreg>, EVEX_V512;
1296 let Predicates = [prd, HasVLX] in {
1297 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1298 SrcRC, Subreg>, EVEX_V256;
1299 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1300 SrcRC, Subreg>, EVEX_V128;
1301 }
1302}
1303
Robert Khasanovcbc57032014-12-09 16:38:41 +00001304multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001305 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001306 RegisterClass SrcRC, Predicate prd> {
1307 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001308 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001309 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001310 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1311 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001312 }
1313}
1314
Guy Blank7f60c992017-08-09 17:21:01 +00001315defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1316 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1317defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1318 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1319 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001320defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1321 X86VBroadcast, GR32, HasAVX512>;
1322defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1323 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001324
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001325def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001326 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001327def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001328 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001329
Igor Breger21296d22015-10-20 11:56:42 +00001330// Provide aliases for broadcast from the same register class that
1331// automatically does the extract.
1332multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1333 X86VectorVTInfo SrcInfo> {
1334 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1335 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1336 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1337}
1338
1339multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1340 AVX512VLVectorVTInfo _, Predicate prd> {
1341 let Predicates = [prd] in {
1342 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1343 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1344 EVEX_V512;
1345 // Defined separately to avoid redefinition.
1346 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1347 }
1348 let Predicates = [prd, HasVLX] in {
1349 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1350 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1351 EVEX_V256;
1352 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1353 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001354 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001355}
1356
Igor Breger21296d22015-10-20 11:56:42 +00001357defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1358 avx512vl_i8_info, HasBWI>;
1359defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1360 avx512vl_i16_info, HasBWI>;
1361defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1362 avx512vl_i32_info, HasAVX512>;
1363defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1364 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001365
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001366multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1367 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001368 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001369 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1370 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001371 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001372 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001373}
1374
Craig Topperd6f4be92017-08-21 05:29:02 +00001375// This should be used for the AVX512DQ broadcast instructions. It disables
1376// the unmasked patterns so that we only use the DQ instructions when masking
1377// is requested.
1378multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1379 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001380 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001381 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1382 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1383 (null_frag),
1384 (_Dst.VT (X86SubVBroadcast
1385 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1386 AVX5128IBase, EVEX;
1387}
1388
Simon Pilgrim79195582017-02-21 16:41:44 +00001389let Predicates = [HasAVX512] in {
1390 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1391 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1392 (VPBROADCASTQZm addr:$src)>;
1393}
1394
Craig Topperad3d0312017-10-10 21:07:14 +00001395let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001396 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1397 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1398 (VPBROADCASTQZ128m addr:$src)>;
1399 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1400 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001401}
1402let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001403 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1404 // This means we'll encounter truncated i32 loads; match that here.
1405 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1406 (VPBROADCASTWZ128m addr:$src)>;
1407 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1408 (VPBROADCASTWZ256m addr:$src)>;
1409 def : Pat<(v8i16 (X86VBroadcast
1410 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1411 (VPBROADCASTWZ128m addr:$src)>;
1412 def : Pat<(v16i16 (X86VBroadcast
1413 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1414 (VPBROADCASTWZ256m addr:$src)>;
1415}
1416
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001417//===----------------------------------------------------------------------===//
1418// AVX-512 BROADCAST SUBVECTORS
1419//
1420
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001421defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1422 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001423 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001424defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1425 v16f32_info, v4f32x_info>,
1426 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1427defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1428 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001429 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001430defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1431 v8f64_info, v4f64x_info>, VEX_W,
1432 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1433
Craig Topper715ad7f2016-10-16 23:29:51 +00001434let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001435def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1436 (VBROADCASTF64X4rm addr:$src)>;
1437def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1438 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001439def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1440 (VBROADCASTI64X4rm addr:$src)>;
1441def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1442 (VBROADCASTI64X4rm addr:$src)>;
1443
1444// Provide fallback in case the load node that is used in the patterns above
1445// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001446def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1447 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001448 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001449def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1450 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1451 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001452def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1453 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001454 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001455def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1456 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1457 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001458def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1459 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1460 (v16i16 VR256X:$src), 1)>;
1461def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1462 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1463 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001464
Craig Topperd6f4be92017-08-21 05:29:02 +00001465def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1466 (VBROADCASTF32X4rm addr:$src)>;
1467def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1468 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001469def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1470 (VBROADCASTI32X4rm addr:$src)>;
1471def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1472 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001473}
1474
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001475let Predicates = [HasVLX] in {
1476defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1477 v8i32x_info, v4i32x_info>,
1478 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1479defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1480 v8f32x_info, v4f32x_info>,
1481 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001482
Craig Topperd6f4be92017-08-21 05:29:02 +00001483def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1484 (VBROADCASTF32X4Z256rm addr:$src)>;
1485def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1486 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001487def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1488 (VBROADCASTI32X4Z256rm addr:$src)>;
1489def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1490 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001491
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001492// Provide fallback in case the load node that is used in the patterns above
1493// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001494def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1495 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1496 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001497def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001498 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001499 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001500def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1501 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1502 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001503def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001504 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001505 (v4i32 VR128X:$src), 1)>;
1506def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001507 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001508 (v8i16 VR128X:$src), 1)>;
1509def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001510 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001511 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001512}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001513
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001514let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001515defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001516 v4i64x_info, v2i64x_info>, VEX_W,
1517 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001518defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001519 v4f64x_info, v2f64x_info>, VEX_W,
1520 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001521}
1522
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001523let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001524defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001525 v8i64_info, v2i64x_info>, VEX_W,
1526 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001527defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001528 v16i32_info, v8i32x_info>,
1529 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001530defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001531 v8f64_info, v2f64x_info>, VEX_W,
1532 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001533defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001534 v16f32_info, v8f32x_info>,
1535 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1536}
Adam Nemet73f72e12014-06-27 00:43:38 +00001537
Igor Bregerfa798a92015-11-02 07:39:36 +00001538multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001539 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001540 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001541 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001542 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001543 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001544 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001545 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001546 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001547 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001548}
1549
1550multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001551 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1552 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001553
1554 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001555 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001556 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001557 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001558}
1559
Craig Topper51e052f2016-10-15 16:26:02 +00001560defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1561 avx512vl_i32_info, avx512vl_i64_info>;
1562defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1563 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001564
Craig Topper52317e82017-01-15 05:47:45 +00001565let Predicates = [HasVLX] in {
1566def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1567 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1568def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1569 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1570}
1571
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001572def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001573 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001574def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1575 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1576
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001577def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001578 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001579def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1580 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001581
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001582//===----------------------------------------------------------------------===//
1583// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1584//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001585multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1586 X86VectorVTInfo _, RegisterClass KRC> {
1587 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001588 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001589 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001590}
1591
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001592multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001593 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1594 let Predicates = [HasCDI] in
1595 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1596 let Predicates = [HasCDI, HasVLX] in {
1597 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1598 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1599 }
1600}
1601
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001602defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001603 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001604defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001605 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001606
1607//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001608// -- VPERMI2 - 3 source operands form --
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001609
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001610let Sched = WriteFShuffle256 in
1611def AVX512_PERM2_F : OpndItins<
1612 IIC_SSE_SHUFP, IIC_SSE_SHUFP
1613>;
1614
1615let Sched = WriteShuffle256 in
1616def AVX512_PERM2_I : OpndItins<
1617 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
1618>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001619
1620multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, OpndItins itins,
1621 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001622let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001623 // The index operand in the pattern should really be an integer type. However,
1624 // if we do that and it happens to come from a bitcast, then it becomes
1625 // difficult to find the bitcast needed to convert the index to the
1626 // destination type for the passthru since it will be folded with the bitcast
1627 // of the index operand.
1628 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001629 (ins _.RC:$src2, _.RC:$src3),
1630 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00001631 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001632 itins.rr, 1>, EVEX_4V, AVX5128IBase, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633
Craig Topper4fa3b502016-09-06 06:56:59 +00001634 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001635 (ins _.RC:$src2, _.MemOp:$src3),
1636 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001637 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001638 (_.VT (bitconvert (_.LdFrag addr:$src3))))), itins.rm, 1>,
1639 EVEX_4V, AVX5128IBase, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001640 }
1641}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001642
1643multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper4fa3b502016-09-06 06:56:59 +00001644 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001645 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001646 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001647 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1648 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1649 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001650 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001651 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001652 itins.rm, 1>, AVX5128IBase, EVEX_4V, EVEX_B,
1653 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001654}
1655
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001656multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper4fa3b502016-09-06 06:56:59 +00001657 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001658 defm NAME: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info512>,
1659 avx512_perm_i_mb<opc, OpcodeStr, itins, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001660 let Predicates = [HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001661 defm NAME#128: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info128>,
1662 avx512_perm_i_mb<opc, OpcodeStr, itins, VTInfo.info128>, EVEX_V128;
1663 defm NAME#256: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info256>,
1664 avx512_perm_i_mb<opc, OpcodeStr, itins, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001665 }
1666}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001667
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001668multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001669 OpndItins itins,
1670 AVX512VLVectorVTInfo VTInfo,
1671 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001672 let Predicates = [Prd] in
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001673 defm NAME: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001674 let Predicates = [Prd, HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001675 defm NAME#128: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info128>, EVEX_V128;
1676 defm NAME#256: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001677 }
1678}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001679
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001680defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001681 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001682defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001683 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001684defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001685 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001686 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001687defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001688 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001689 EVEX_CD8<8, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001690defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", AVX512_PERM2_F,
Craig Topper4fa3b502016-09-06 06:56:59 +00001691 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001692defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", AVX512_PERM2_F,
Craig Topper4fa3b502016-09-06 06:56:59 +00001693 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001694
Craig Topperaad5f112015-11-30 00:13:24 +00001695// VPERMT2
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001696multiclass avx512_perm_t<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001697 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001698let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001699 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1700 (ins IdxVT.RC:$src2, _.RC:$src3),
1701 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00001702 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001703 itins.rr, 1>, EVEX_4V, AVX5128IBase, Sched<[itins.Sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001704
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001705 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1706 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1707 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001708 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001709 (bitconvert (_.LdFrag addr:$src3)))), itins.rm, 1>,
1710 EVEX_4V, AVX5128IBase, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001711 }
1712}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001713multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001714 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001715 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001716 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1717 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1718 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1719 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001720 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001721 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001722 itins.rm, 1>, AVX5128IBase, EVEX_4V, EVEX_B,
1723 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001724}
1725
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001726multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001727 AVX512VLVectorVTInfo VTInfo,
1728 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001729 defm NAME: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001730 ShuffleMask.info512>,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001731 avx512_perm_t_mb<opc, OpcodeStr, itins, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001732 ShuffleMask.info512>, EVEX_V512;
1733 let Predicates = [HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001734 defm NAME#128: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001735 ShuffleMask.info128>,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001736 avx512_perm_t_mb<opc, OpcodeStr, itins, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001737 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001738 defm NAME#256: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001739 ShuffleMask.info256>,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001740 avx512_perm_t_mb<opc, OpcodeStr, itins, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001741 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001742 }
1743}
1744
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001745multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001746 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001747 AVX512VLVectorVTInfo Idx,
1748 Predicate Prd> {
1749 let Predicates = [Prd] in
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001750 defm NAME: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001751 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001752 let Predicates = [Prd, HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001753 defm NAME#128: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001754 Idx.info128>, EVEX_V128;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001755 defm NAME#256: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001756 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001757 }
1758}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001759
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001760defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", AVX512_PERM2_I,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001761 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001762defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", AVX512_PERM2_I,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001763 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001764defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", AVX512_PERM2_I,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001765 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1766 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001767defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", AVX512_PERM2_I,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001768 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1769 EVEX_CD8<8, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001770defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", AVX512_PERM2_F,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001771 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001772defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", AVX512_PERM2_F,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001773 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001774
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001775//===----------------------------------------------------------------------===//
1776// AVX-512 - BLEND using mask
1777//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001778multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001779 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001780 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1781 (ins _.RC:$src1, _.RC:$src2),
1782 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001783 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001784 []>, EVEX_4V;
1785 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1786 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001787 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001788 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001789 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001790 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1791 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1792 !strconcat(OpcodeStr,
1793 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1794 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001795 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001796 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1797 (ins _.RC:$src1, _.MemOp:$src2),
1798 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001799 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001800 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1801 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1802 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001803 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001804 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001805 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001806 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1807 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1808 !strconcat(OpcodeStr,
1809 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1810 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1811 }
Craig Toppera74e3082017-01-07 22:20:34 +00001812 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001813}
1814multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1815
Craig Topper81f20aa2017-01-07 22:20:26 +00001816 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001817 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1818 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1819 !strconcat(OpcodeStr,
1820 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1821 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001822 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001823
1824 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1825 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1826 !strconcat(OpcodeStr,
1827 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1828 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001829 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001830 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001831}
1832
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001833multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1834 AVX512VLVectorVTInfo VTInfo> {
1835 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1836 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001837
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001838 let Predicates = [HasVLX] in {
1839 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1840 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1841 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1842 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1843 }
1844}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001845
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001846multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1847 AVX512VLVectorVTInfo VTInfo> {
1848 let Predicates = [HasBWI] in
1849 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001850
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001851 let Predicates = [HasBWI, HasVLX] in {
1852 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1853 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1854 }
1855}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001856
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001857
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001858defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1859defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1860defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1861defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1862defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1863defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001864
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001865
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001866//===----------------------------------------------------------------------===//
1867// Compare Instructions
1868//===----------------------------------------------------------------------===//
1869
1870// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001871
1872multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1873
1874 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1875 (outs _.KRC:$dst),
1876 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1877 "vcmp${cc}"#_.Suffix,
1878 "$src2, $src1", "$src1, $src2",
1879 (OpNode (_.VT _.RC:$src1),
1880 (_.VT _.RC:$src2),
1881 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001882 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001883 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1884 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001885 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001886 "vcmp${cc}"#_.Suffix,
1887 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001888 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001889 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001890
1891 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1892 (outs _.KRC:$dst),
1893 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1894 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001895 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001896 (OpNodeRnd (_.VT _.RC:$src1),
1897 (_.VT _.RC:$src2),
1898 imm:$cc,
1899 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1900 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001901 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001902 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1903 (outs VK1:$dst),
1904 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1905 "vcmp"#_.Suffix,
1906 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001907 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001908 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1909 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001910 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001911 "vcmp"#_.Suffix,
1912 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1913 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1914
1915 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1916 (outs _.KRC:$dst),
1917 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1918 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001919 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001920 EVEX_4V, EVEX_B;
1921 }// let isAsmParserOnly = 1, hasSideEffects = 0
1922
1923 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001924 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001925 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1926 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1927 !strconcat("vcmp${cc}", _.Suffix,
1928 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1929 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1930 _.FRC:$src2,
1931 imm:$cc))],
1932 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001933 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1934 (outs _.KRC:$dst),
1935 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1936 !strconcat("vcmp${cc}", _.Suffix,
1937 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1938 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1939 (_.ScalarLdFrag addr:$src2),
1940 imm:$cc))],
1941 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001942 }
1943}
1944
1945let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001946 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001947 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1948 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001949 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001950 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1951 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001952}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001953
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001954multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001955 X86VectorVTInfo _, bit IsCommutable> {
1956 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001957 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001958 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1959 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1960 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001961 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1962 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001963 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1964 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1965 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1966 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001967 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001968 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001969 def rrk : AVX512BI<opc, MRMSrcReg,
1970 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1971 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1972 "$dst {${mask}}, $src1, $src2}"),
1973 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1974 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1975 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001976 def rmk : AVX512BI<opc, MRMSrcMem,
1977 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1978 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1979 "$dst {${mask}}, $src1, $src2}"),
1980 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1981 (OpNode (_.VT _.RC:$src1),
1982 (_.VT (bitconvert
1983 (_.LdFrag addr:$src2))))))],
1984 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001985}
1986
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001987multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001988 X86VectorVTInfo _, bit IsCommutable> :
1989 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001990 def rmb : AVX512BI<opc, MRMSrcMem,
1991 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1992 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1993 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1994 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1995 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1996 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1997 def rmbk : AVX512BI<opc, MRMSrcMem,
1998 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1999 _.ScalarMemOp:$src2),
2000 !strconcat(OpcodeStr,
2001 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2002 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2003 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2004 (OpNode (_.VT _.RC:$src1),
2005 (X86VBroadcast
2006 (_.ScalarLdFrag addr:$src2)))))],
2007 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002008}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002009
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002010multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00002011 AVX512VLVectorVTInfo VTInfo, Predicate prd,
2012 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002013 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00002014 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
2015 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002016
2017 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00002018 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
2019 IsCommutable>, EVEX_V256;
2020 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
2021 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002022 }
2023}
2024
2025multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
2026 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00002027 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002028 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00002029 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
2030 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002031
2032 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00002033 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
2034 IsCommutable>, EVEX_V256;
2035 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
2036 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002037 }
2038}
2039
2040defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00002041 avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002042 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002043
2044defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00002045 avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002046 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002047
Robert Khasanovf70f7982014-09-18 14:06:55 +00002048defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00002049 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002050 EVEX_CD8<32, CD8VF>;
2051
Robert Khasanovf70f7982014-09-18 14:06:55 +00002052defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00002053 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002054 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2055
2056defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
2057 avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002058 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002059
2060defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
2061 avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002062 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002063
Robert Khasanovf70f7982014-09-18 14:06:55 +00002064defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002065 avx512vl_i32_info, HasAVX512>,
2066 EVEX_CD8<32, CD8VF>;
2067
Robert Khasanovf70f7982014-09-18 14:06:55 +00002068defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002069 avx512vl_i64_info, HasAVX512>,
2070 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002071
Craig Toppera88306e2017-10-10 06:36:46 +00002072// Transforms to swizzle an immediate to help matching memory operand in first
2073// operand.
2074def CommutePCMPCC : SDNodeXForm<imm, [{
2075 uint8_t Imm = N->getZExtValue() & 0x7;
2076 switch (Imm) {
2077 default: llvm_unreachable("Unreachable!");
2078 case 0x01: Imm = 0x06; break; // LT -> NLE
2079 case 0x02: Imm = 0x05; break; // LE -> NLT
2080 case 0x05: Imm = 0x02; break; // NLT -> LE
2081 case 0x06: Imm = 0x01; break; // NLE -> LT
2082 case 0x00: // EQ
2083 case 0x03: // FALSE
2084 case 0x04: // NE
2085 case 0x07: // TRUE
2086 break;
2087 }
2088 return getI8Imm(Imm, SDLoc(N));
2089}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002090
Robert Khasanov29e3b962014-08-27 09:34:37 +00002091multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2092 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002093 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002094 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002095 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002096 !strconcat("vpcmp${cc}", Suffix,
2097 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002098 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2099 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002100 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2101 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002102 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002103 !strconcat("vpcmp${cc}", Suffix,
2104 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002105 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2106 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002107 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002108 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002109 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002110 def rrik : AVX512AIi8<opc, MRMSrcReg,
2111 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002112 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002113 !strconcat("vpcmp${cc}", Suffix,
2114 "\t{$src2, $src1, $dst {${mask}}|",
2115 "$dst {${mask}}, $src1, $src2}"),
2116 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2117 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002118 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002119 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002120 def rmik : AVX512AIi8<opc, MRMSrcMem,
2121 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002122 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002123 !strconcat("vpcmp${cc}", Suffix,
2124 "\t{$src2, $src1, $dst {${mask}}|",
2125 "$dst {${mask}}, $src1, $src2}"),
2126 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2127 (OpNode (_.VT _.RC:$src1),
2128 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002129 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002130 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2131
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002132 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002133 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002134 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002135 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002136 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2137 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002138 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002139 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002140 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002141 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002142 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2143 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002144 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002145 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2146 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002147 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002148 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002149 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2150 "$dst {${mask}}, $src1, $src2, $cc}"),
2151 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002152 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002153 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2154 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002155 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002156 !strconcat("vpcmp", Suffix,
2157 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2158 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002159 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002160 }
Craig Toppera88306e2017-10-10 06:36:46 +00002161
2162 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2163 (_.VT _.RC:$src1), imm:$cc),
2164 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2165 (CommutePCMPCC imm:$cc))>;
2166
2167 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2168 (_.VT _.RC:$src1), imm:$cc)),
2169 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2170 _.RC:$src1, addr:$src2,
2171 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002172}
2173
Robert Khasanov29e3b962014-08-27 09:34:37 +00002174multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002175 X86VectorVTInfo _> :
2176 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002177 def rmib : AVX512AIi8<opc, MRMSrcMem,
2178 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002179 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002180 !strconcat("vpcmp${cc}", Suffix,
2181 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2182 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2183 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2184 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002185 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002186 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2187 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2188 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002189 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002190 !strconcat("vpcmp${cc}", Suffix,
2191 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2192 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2193 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2194 (OpNode (_.VT _.RC:$src1),
2195 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002196 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002197 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002198
Robert Khasanov29e3b962014-08-27 09:34:37 +00002199 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002200 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002201 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2202 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002203 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002204 !strconcat("vpcmp", Suffix,
2205 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2206 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2207 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2208 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2209 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002210 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002211 !strconcat("vpcmp", Suffix,
2212 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2213 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2214 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2215 }
Craig Toppera88306e2017-10-10 06:36:46 +00002216
2217 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2218 (_.VT _.RC:$src1), imm:$cc),
2219 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2220 (CommutePCMPCC imm:$cc))>;
2221
2222 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2223 (_.ScalarLdFrag addr:$src2)),
2224 (_.VT _.RC:$src1), imm:$cc)),
2225 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2226 _.RC:$src1, addr:$src2,
2227 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002228}
2229
2230multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2231 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2232 let Predicates = [prd] in
2233 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2234
2235 let Predicates = [prd, HasVLX] in {
2236 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2237 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2238 }
2239}
2240
2241multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2242 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2243 let Predicates = [prd] in
2244 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2245 EVEX_V512;
2246
2247 let Predicates = [prd, HasVLX] in {
2248 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2249 EVEX_V256;
2250 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2251 EVEX_V128;
2252 }
2253}
2254
2255defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2256 HasBWI>, EVEX_CD8<8, CD8VF>;
2257defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2258 HasBWI>, EVEX_CD8<8, CD8VF>;
2259
2260defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2261 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2262defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2263 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2264
Robert Khasanovf70f7982014-09-18 14:06:55 +00002265defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002266 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002267defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002268 HasAVX512>, EVEX_CD8<32, CD8VF>;
2269
Robert Khasanovf70f7982014-09-18 14:06:55 +00002270defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002271 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002272defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002273 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002274
Ayman Musa721d97f2017-06-27 12:08:37 +00002275
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002276multiclass avx512_vcmp_common<OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002277 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2278 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2279 "vcmp${cc}"#_.Suffix,
2280 "$src2, $src1", "$src1, $src2",
2281 (X86cmpm (_.VT _.RC:$src1),
2282 (_.VT _.RC:$src2),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002283 imm:$cc), itins.rr, 1>,
2284 Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002285
Craig Toppere1cac152016-06-07 07:27:54 +00002286 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2287 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2288 "vcmp${cc}"#_.Suffix,
2289 "$src2, $src1", "$src1, $src2",
2290 (X86cmpm (_.VT _.RC:$src1),
2291 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002292 imm:$cc), itins.rm>,
2293 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002294
Craig Toppere1cac152016-06-07 07:27:54 +00002295 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2296 (outs _.KRC:$dst),
2297 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2298 "vcmp${cc}"#_.Suffix,
2299 "${src2}"##_.BroadcastStr##", $src1",
2300 "$src1, ${src2}"##_.BroadcastStr,
2301 (X86cmpm (_.VT _.RC:$src1),
2302 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002303 imm:$cc), itins.rm>,
2304 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002305 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002306 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002307 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2308 (outs _.KRC:$dst),
2309 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2310 "vcmp"#_.Suffix,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002311 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rr>,
2312 Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002313
2314 let mayLoad = 1 in {
2315 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2316 (outs _.KRC:$dst),
2317 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2318 "vcmp"#_.Suffix,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002319 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rm>,
2320 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002321
2322 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2323 (outs _.KRC:$dst),
2324 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2325 "vcmp"#_.Suffix,
2326 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002327 "$src1, ${src2}"##_.BroadcastStr##", $cc", itins.rm>,
2328 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002329 }
Craig Topper61956982017-09-30 17:02:39 +00002330 }
2331
2332 // Patterns for selecting with loads in other operand.
2333 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2334 CommutableCMPCC:$cc),
2335 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2336 imm:$cc)>;
2337
2338 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2339 (_.VT _.RC:$src1),
2340 CommutableCMPCC:$cc)),
2341 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2342 _.RC:$src1, addr:$src2,
2343 imm:$cc)>;
2344
2345 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2346 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2347 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2348 imm:$cc)>;
2349
2350 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2351 (_.ScalarLdFrag addr:$src2)),
2352 (_.VT _.RC:$src1),
2353 CommutableCMPCC:$cc)),
2354 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2355 _.RC:$src1, addr:$src2,
2356 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002357}
2358
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002359multiclass avx512_vcmp_sae<OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002360 // comparison code form (VCMP[EQ/LT/LE/...]
2361 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2362 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2363 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002364 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002365 (X86cmpmRnd (_.VT _.RC:$src1),
2366 (_.VT _.RC:$src2),
2367 imm:$cc,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002368 (i32 FROUND_NO_EXC)), itins.rr>,
2369 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002370
2371 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2372 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2373 (outs _.KRC:$dst),
2374 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2375 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002376 "$cc, {sae}, $src2, $src1",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002377 "$src1, $src2, {sae}, $cc", itins.rr>,
2378 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002379 }
2380}
2381
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002382multiclass avx512_vcmp<OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002383 let Predicates = [HasAVX512] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002384 defm Z : avx512_vcmp_common<itins, _.info512>,
2385 avx512_vcmp_sae<itins, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002386
2387 }
2388 let Predicates = [HasAVX512,HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002389 defm Z128 : avx512_vcmp_common<itins, _.info128>, EVEX_V128;
2390 defm Z256 : avx512_vcmp_common<itins, _.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002391 }
2392}
2393
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002394defm VCMPPD : avx512_vcmp<SSE_ALU_F64P, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002395 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002396defm VCMPPS : avx512_vcmp<SSE_ALU_F32P, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002397 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002398
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002399
Craig Topper61956982017-09-30 17:02:39 +00002400// Patterns to select fp compares with load as first operand.
2401let Predicates = [HasAVX512] in {
2402 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2403 CommutableCMPCC:$cc)),
2404 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2405
2406 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2407 CommutableCMPCC:$cc)),
2408 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2409}
2410
Asaf Badouh572bbce2015-09-20 08:46:07 +00002411// ----------------------------------------------------------------
2412// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002413//handle fpclass instruction mask = op(reg_scalar,imm)
2414// op(mem_scalar,imm)
2415multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002416 OpndItins itins, X86VectorVTInfo _,
2417 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002418 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002419 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002420 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002421 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002422 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002423 (i32 imm:$src2)))], itins.rr>,
2424 Sched<[itins.Sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002425 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2426 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2427 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002428 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002429 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002430 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002431 (i32 imm:$src2))))], itins.rr>,
2432 EVEX_K, Sched<[itins.Sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002433 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002434 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002435 OpcodeStr##_.Suffix##
2436 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2437 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002438 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002439 (i32 imm:$src2)))], itins.rm>,
2440 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002441 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002442 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002443 OpcodeStr##_.Suffix##
2444 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2445 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002446 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002447 (i32 imm:$src2))))], itins.rm>,
2448 EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002449 }
2450}
2451
Asaf Badouh572bbce2015-09-20 08:46:07 +00002452//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2453// fpclass(reg_vec, mem_vec, imm)
2454// fpclass(reg_vec, broadcast(eltVt), imm)
2455multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002456 OpndItins itins, X86VectorVTInfo _,
2457 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002458 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002459 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2460 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002461 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002462 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002463 (i32 imm:$src2)))], itins.rr>,
2464 Sched<[itins.Sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002465 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2466 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2467 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002468 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002469 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002470 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002471 (i32 imm:$src2))))], itins.rr>,
2472 EVEX_K, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002473 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2474 (ins _.MemOp:$src1, i32u8imm:$src2),
2475 OpcodeStr##_.Suffix##mem#
2476 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002477 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002478 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002479 (i32 imm:$src2)))], itins.rm>,
2480 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002481 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2482 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2483 OpcodeStr##_.Suffix##mem#
2484 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002485 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002486 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002487 (i32 imm:$src2))))], itins.rm>,
2488 EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002489 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2490 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2491 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2492 _.BroadcastStr##", $dst|$dst, ${src1}"
2493 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002494 [(set _.KRC:$dst,(OpNode
2495 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002496 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002497 (i32 imm:$src2)))], itins.rm>,
2498 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002499 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2500 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2501 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2502 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2503 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002504 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2505 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002506 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002507 (i32 imm:$src2))))], itins.rm>,
2508 EVEX_B, EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002509 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002510}
2511
Simon Pilgrim54c60832017-12-01 16:51:48 +00002512multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2513 bits<8> opc, SDNode OpNode,
2514 OpndItins itins, Predicate prd,
2515 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002516 let Predicates = [prd] in {
Simon Pilgrim54c60832017-12-01 16:51:48 +00002517 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, itins,
2518 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002519 }
2520 let Predicates = [prd, HasVLX] in {
Simon Pilgrim54c60832017-12-01 16:51:48 +00002521 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, itins,
2522 _.info128, "{x}", broadcast>, EVEX_V128;
2523 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, itins,
2524 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002525 }
2526}
2527
Simon Pilgrim54c60832017-12-01 16:51:48 +00002528// FIXME: Is there a better scheduler itinerary for VFPCLASS?
Asaf Badouh572bbce2015-09-20 08:46:07 +00002529multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002530 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002531 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002532 VecOpNode, SSE_ALU_F32P, prd, "{l}">,
2533 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002534 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002535 VecOpNode, SSE_ALU_F64P, prd, "{q}">,
2536 EVEX_CD8<64, CD8VF> , VEX_W;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002537 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002538 SSE_ALU_F32S, f32x_info, prd>,
2539 EVEX_CD8<32, CD8VT1>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002540 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002541 SSE_ALU_F64S, f64x_info, prd>,
2542 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002543}
2544
Asaf Badouh696e8e02015-10-18 11:04:38 +00002545defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2546 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002547
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002548//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002549// Mask register copy, including
2550// - copy between mask registers
2551// - load/store mask registers
2552// - copy from GPR to mask register and vice versa
2553//
2554multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2555 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002556 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002557 let hasSideEffects = 0 in
2558 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2559 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2560 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2561 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2562 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2563 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2564 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2565 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566}
2567
2568multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2569 string OpcodeStr,
2570 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002571 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002572 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002573 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002574 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002575 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002576 }
2577}
2578
Robert Khasanov74acbb72014-07-23 14:49:42 +00002579let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002580 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002581 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2582 VEX, PD;
2583
2584let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002585 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002586 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002587 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002588
2589let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002590 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2591 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002592 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2593 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002594 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2595 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002596 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2597 VEX, XD, VEX_W;
2598}
2599
2600// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002601def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002602 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002603def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002604 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002605
2606def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002607 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002608def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002609 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002610
2611def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002612 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002613def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002614 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002615
2616def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002617 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002618def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2619 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002620def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002621 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002622
2623def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2624 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2625def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2626 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2627def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2628 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2629def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2630 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002631
Robert Khasanov74acbb72014-07-23 14:49:42 +00002632// Load/store kreg
2633let Predicates = [HasDQI] in {
2634 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2635 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002636 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2637 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002638
2639 def : Pat<(store VK4:$src, addr:$dst),
2640 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2641 def : Pat<(store VK2:$src, addr:$dst),
2642 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002643 def : Pat<(store VK1:$src, addr:$dst),
2644 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002645
2646 def : Pat<(v2i1 (load addr:$src)),
2647 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2648 def : Pat<(v4i1 (load addr:$src)),
2649 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002650}
2651let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002652 def : Pat<(store VK1:$src, addr:$dst),
2653 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002654 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2655 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002656 def : Pat<(store VK2:$src, addr:$dst),
2657 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002658 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2659 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002660 def : Pat<(store VK4:$src, addr:$dst),
2661 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002662 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2663 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002664 def : Pat<(store VK8:$src, addr:$dst),
2665 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002666 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2667 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002668
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002669 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002670 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002671 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002672 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002673 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002674 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002675}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002676
Robert Khasanov74acbb72014-07-23 14:49:42 +00002677let Predicates = [HasAVX512] in {
2678 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002679 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002680 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002681 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002682 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2683 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002684}
2685let Predicates = [HasBWI] in {
2686 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2687 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002688 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2689 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002690 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2691 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002692 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2693 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002694}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002695
Robert Khasanov74acbb72014-07-23 14:49:42 +00002696let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002697 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2698 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2699 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002700
Simon Pilgrim64fff142017-07-16 18:37:23 +00002701 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002702 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002703
Guy Blank548e22a2017-05-19 12:35:15 +00002704 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2705 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002706
Simon Pilgrim64fff142017-07-16 18:37:23 +00002707 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002708 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002709
Simon Pilgrim64fff142017-07-16 18:37:23 +00002710 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002711 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2712 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002713
Guy Blank548e22a2017-05-19 12:35:15 +00002714 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2715 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2716 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2717 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2718 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2719 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2720 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002721
Guy Blank548e22a2017-05-19 12:35:15 +00002722 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2723 (COPY_TO_REGCLASS
2724 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2725 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2726 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2727 (COPY_TO_REGCLASS
2728 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2729 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2730 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2731 (COPY_TO_REGCLASS
2732 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2733 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002734
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002735}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002736
2737// Mask unary operation
2738// - KNOT
2739multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002740 RegisterClass KRC, SDPatternOperator OpNode,
2741 Predicate prd> {
2742 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002743 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002744 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002745 [(set KRC:$dst, (OpNode KRC:$src))]>;
2746}
2747
Robert Khasanov74acbb72014-07-23 14:49:42 +00002748multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2749 SDPatternOperator OpNode> {
2750 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2751 HasDQI>, VEX, PD;
2752 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2753 HasAVX512>, VEX, PS;
2754 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2755 HasBWI>, VEX, PD, VEX_W;
2756 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2757 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002758}
2759
Craig Topper7b9cc142016-11-03 06:04:28 +00002760defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002761
Robert Khasanov74acbb72014-07-23 14:49:42 +00002762// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002763let Predicates = [HasAVX512, NoDQI] in
2764def : Pat<(vnot VK8:$src),
2765 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2766
2767def : Pat<(vnot VK4:$src),
2768 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2769def : Pat<(vnot VK2:$src),
2770 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002771
2772// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002773// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002774multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002775 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002776 Predicate prd, bit IsCommutable> {
2777 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002778 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2779 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002780 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002781 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2782}
2783
Robert Khasanov595683d2014-07-28 13:46:45 +00002784multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002785 SDPatternOperator OpNode, bit IsCommutable,
2786 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002787 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002788 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002789 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002790 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002791 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002792 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002793 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002794 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002795}
2796
2797def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2798def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002799// These nodes use 'vnot' instead of 'not' to support vectors.
2800def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2801def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002802
Craig Topper7b9cc142016-11-03 06:04:28 +00002803defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2804defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2805defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2806defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2807defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2808defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002809
Craig Topper7b9cc142016-11-03 06:04:28 +00002810multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2811 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002812 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2813 // for the DQI set, this type is legal and KxxxB instruction is used
2814 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002815 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002816 (COPY_TO_REGCLASS
2817 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2818 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2819
2820 // All types smaller than 8 bits require conversion anyway
2821 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2822 (COPY_TO_REGCLASS (Inst
2823 (COPY_TO_REGCLASS VK1:$src1, VK16),
2824 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002825 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002826 (COPY_TO_REGCLASS (Inst
2827 (COPY_TO_REGCLASS VK2:$src1, VK16),
2828 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002829 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002830 (COPY_TO_REGCLASS (Inst
2831 (COPY_TO_REGCLASS VK4:$src1, VK16),
2832 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002833}
2834
Craig Topper7b9cc142016-11-03 06:04:28 +00002835defm : avx512_binop_pat<and, and, KANDWrr>;
2836defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2837defm : avx512_binop_pat<or, or, KORWrr>;
2838defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2839defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002840
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002841// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002842multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2843 RegisterClass KRCSrc, Predicate prd> {
2844 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002845 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002846 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2847 (ins KRC:$src1, KRC:$src2),
2848 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2849 VEX_4V, VEX_L;
2850
2851 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2852 (!cast<Instruction>(NAME##rr)
2853 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2854 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2855 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002856}
2857
Igor Bregera54a1a82015-09-08 13:10:00 +00002858defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2859defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2860defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002861
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002862// Mask bit testing
2863multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002864 SDNode OpNode, Predicate prd> {
2865 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002866 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002867 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002868 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2869}
2870
Igor Breger5ea0a6812015-08-31 13:30:19 +00002871multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2872 Predicate prdW = HasAVX512> {
2873 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2874 VEX, PD;
2875 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2876 VEX, PS;
2877 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2878 VEX, PS, VEX_W;
2879 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2880 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002881}
2882
2883defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002884defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002885
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002886// Mask shift
2887multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2888 SDNode OpNode> {
2889 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002890 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002891 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002892 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002893 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2894}
2895
2896multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2897 SDNode OpNode> {
2898 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002899 VEX, TAPD, VEX_W;
2900 let Predicates = [HasDQI] in
2901 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2902 VEX, TAPD;
2903 let Predicates = [HasBWI] in {
2904 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2905 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002906 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2907 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002908 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002909}
2910
Craig Topper3b7e8232017-01-30 00:06:01 +00002911defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2912defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002913
Ayman Musa721d97f2017-06-27 12:08:37 +00002914multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
2915def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
2916 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
2917 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2918 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
2919
Craig Toppereb5c4112017-09-24 05:24:52 +00002920def : Pat<(v8i1 (and VK8:$mask,
2921 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
2922 (COPY_TO_REGCLASS
2923 (!cast<Instruction>(InstStr##Zrrk)
2924 (COPY_TO_REGCLASS VK8:$mask, VK16),
2925 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2926 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
2927 VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002928}
2929
2930multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
2931 AVX512VLVectorVTInfo _> {
2932def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
2933 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
2934 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2935 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2936 imm:$cc), VK8)>;
2937
Craig Toppereb5c4112017-09-24 05:24:52 +00002938def : Pat<(v8i1 (and VK8:$mask, (OpNode (_.info256.VT VR256X:$src1),
2939 (_.info256.VT VR256X:$src2), imm:$cc))),
2940 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
2941 (COPY_TO_REGCLASS VK8:$mask, VK16),
2942 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2943 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2944 imm:$cc), VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002945}
2946
2947let Predicates = [HasAVX512, NoVLX] in {
2948 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
2949 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
2950
2951 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
2952 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
2953 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
2954}
2955
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002956// Mask setting all 0s or 1s
2957multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2958 let Predicates = [HasAVX512] in
2959 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2960 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2961 [(set KRC:$dst, (VT Val))]>;
2962}
2963
2964multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002966 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2967 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002968}
2969
2970defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2971defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2972
2973// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2974let Predicates = [HasAVX512] in {
2975 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002976 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2977 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002978 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002979 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002980 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2981 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002982 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002983}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002984
2985// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2986multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2987 RegisterClass RC, ValueType VT> {
2988 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2989 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002990
Igor Bregerf1bd7612016-03-06 07:46:03 +00002991 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002992 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002993}
Guy Blank548e22a2017-05-19 12:35:15 +00002994defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
2995defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
2996defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
2997defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
2998defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
2999defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003000
3001defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3002defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3003defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3004defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3005defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3006
3007defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3008defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3009defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3010defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3011
3012defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3013defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3014defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3015
3016defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3017defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3018
3019defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003020
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00003021
Michael Zuckerman9e588312017-10-31 10:00:19 +00003022multiclass vextract_for_mask_to_mask<string InstrStr, X86KVectorVTInfo From,
3023 X86KVectorVTInfo To, Predicate prd> {
3024let Predicates = [prd] in
3025 def :
3026 Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))),
3027 (To.KVT(COPY_TO_REGCLASS
3028 (!cast<Instruction>(InstrStr#"ri") From.KVT:$src,
3029 (i8 imm:$imm8)), To.KRC))>;
3030}
3031
3032multiclass vextract_for_mask_to_mask_legal_w<X86KVectorVTInfo From,
3033 X86KVectorVTInfo To> {
3034def :
3035 Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))),
3036 (To.KVT(COPY_TO_REGCLASS
3037 (KSHIFTRWri(COPY_TO_REGCLASS From.KRC:$src, VK16),
3038 (i8 imm:$imm8)), To.KRC))>;
3039}
3040
3041defm : vextract_for_mask_to_mask_legal_w<v2i1_info, v1i1_info>;
3042defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v1i1_info>;
3043defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v1i1_info>;
3044defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v2i1_info>;
3045defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v2i1_info>;
3046defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v4i1_info>;
3047
3048defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v1i1_info, HasAVX512>;
3049defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v1i1_info, HasBWI>;
3050defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v1i1_info, HasBWI>;
3051defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v2i1_info, HasAVX512>;
3052defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v2i1_info, HasBWI>;
3053defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v2i1_info, HasBWI>;
3054defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v4i1_info, HasAVX512>;
3055defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v4i1_info, HasBWI>;
3056defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v4i1_info, HasBWI>;
3057defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v8i1_info, HasAVX512>;
3058defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v8i1_info, HasBWI>;
3059defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v8i1_info, HasBWI>;
3060defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v16i1_info, HasBWI>;
3061defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v16i1_info, HasBWI>;
3062defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v32i1_info, HasBWI>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00003063
Igor Breger86724082016-08-14 05:25:07 +00003064// Patterns for kmask shift
3065multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00003066 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003067 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003068 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003069 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003070 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003071 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003072 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003073 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003074 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003075 RC))>;
3076}
3077
3078defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3079defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3080defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003081//===----------------------------------------------------------------------===//
3082// AVX-512 - Aligned and unaligned load and store
3083//
3084
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003085
3086multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003087 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00003088 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003089 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003090 let hasSideEffects = 0 in {
3091 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003092 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003093 _.ExeDomain>, EVEX;
3094 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3095 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003096 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003097 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003098 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003099 (_.VT _.RC:$src),
3100 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003101 EVEX, EVEX_KZ;
3102
Craig Toppercb0e7492017-07-31 17:35:44 +00003103 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003104 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003105 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003106 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003107 !if(NoRMPattern, [],
3108 [(set _.RC:$dst,
3109 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003110 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003111
Craig Topper63e2cd62017-01-14 07:50:52 +00003112 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003113 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3114 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3115 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3116 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003117 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003118 (_.VT _.RC:$src1),
3119 (_.VT _.RC:$src0))))], _.ExeDomain>,
3120 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003121 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003122 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3123 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003124 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3125 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003126 [(set _.RC:$dst, (_.VT
3127 (vselect _.KRCWM:$mask,
3128 (_.VT (bitconvert (ld_frag addr:$src1))),
3129 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003130 }
Craig Toppere1cac152016-06-07 07:27:54 +00003131 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003132 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3133 (ins _.KRCWM:$mask, _.MemOp:$src),
3134 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3135 "${dst} {${mask}} {z}, $src}",
3136 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3137 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3138 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003139 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003140 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3141 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3142
3143 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3144 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3145
3146 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3147 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3148 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003149}
3150
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003151multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3152 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003153 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003154 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003155 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003156 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003157
3158 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003159 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003160 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003161 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003162 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003163 }
3164}
3165
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003166multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3167 AVX512VLVectorVTInfo _,
3168 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003169 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003170 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003171 let Predicates = [prd] in
3172 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003173 masked_load_unaligned, NoRMPattern,
3174 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003175
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003176 let Predicates = [prd, HasVLX] in {
3177 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003178 masked_load_unaligned, NoRMPattern,
3179 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003180 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003181 masked_load_unaligned, NoRMPattern,
3182 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003183 }
3184}
3185
3186multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003187 PatFrag st_frag, PatFrag mstore, string Name,
3188 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003189
Craig Topper99f6b622016-05-01 01:03:56 +00003190 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003191 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3192 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003193 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003194 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3195 (ins _.KRCWM:$mask, _.RC:$src),
3196 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3197 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003198 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003199 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003200 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003201 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003202 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003203 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003204 }
Igor Breger81b79de2015-11-19 07:43:43 +00003205
Craig Topper2462a712017-08-01 15:31:24 +00003206 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003207 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003208 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003209 !if(NoMRPattern, [],
3210 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3211 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003212 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003213 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3214 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3215 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003216
3217 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3218 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3219 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003220}
3221
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003222
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003223multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003224 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003225 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003226 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003227 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003228 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003229
3230 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003231 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003232 masked_store_unaligned, Name#Z256,
3233 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003234 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003235 masked_store_unaligned, Name#Z128,
3236 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003237 }
3238}
3239
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003240multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003241 AVX512VLVectorVTInfo _, Predicate prd,
3242 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003243 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003244 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003245 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003246
3247 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003248 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003249 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003250 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003251 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003252 }
3253}
3254
3255defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3256 HasAVX512>,
3257 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003258 HasAVX512, "VMOVAPS">,
3259 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003260
3261defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3262 HasAVX512>,
3263 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003264 HasAVX512, "VMOVAPD">,
3265 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003266
Craig Topperc9293492016-02-26 06:50:29 +00003267defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003268 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003269 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3270 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003271 PS, EVEX_CD8<32, CD8VF>;
3272
Craig Topper4e7b8882016-10-03 02:00:29 +00003273defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003274 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003275 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3276 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003277 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003278
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003279defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3280 HasAVX512>,
3281 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003282 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003283 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003284
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003285defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3286 HasAVX512>,
3287 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003288 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003289 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003290
Craig Toppercb0e7492017-07-31 17:35:44 +00003291defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003292 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003293 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003294 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003295
Craig Toppercb0e7492017-07-31 17:35:44 +00003296defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003297 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003298 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003299 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003300
Craig Topperc9293492016-02-26 06:50:29 +00003301defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003302 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003303 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003304 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003305 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003306
Craig Topperc9293492016-02-26 06:50:29 +00003307defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003308 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003309 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003310 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003311 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003312
Craig Topperd875d6b2016-09-29 06:07:09 +00003313// Special instructions to help with spilling when we don't have VLX. We need
3314// to load or store from a ZMM register instead. These are converted in
3315// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003316let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003317 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3318def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3319 "", []>;
3320def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3321 "", []>;
3322def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3323 "", []>;
3324def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3325 "", []>;
3326}
3327
3328let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003329def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003330 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003331def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003332 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003333def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003334 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003335def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003336 "", []>;
3337}
3338
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003339def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003340 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003341 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003342 VK8), VR512:$src)>;
3343
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003344def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003345 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003346 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003347
Craig Topper33c550c2016-05-22 00:39:30 +00003348// These patterns exist to prevent the above patterns from introducing a second
3349// mask inversion when one already exists.
3350def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3351 (bc_v8i64 (v16i32 immAllZerosV)),
3352 (v8i64 VR512:$src))),
3353 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3354def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3355 (v16i32 immAllZerosV),
3356 (v16i32 VR512:$src))),
3357 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3358
Craig Topper96ab6fd2017-01-09 04:19:34 +00003359// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3360// available. Use a 512-bit operation and extract.
3361let Predicates = [HasAVX512, NoVLX] in {
3362def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3363 (v8f32 VR256X:$src0))),
3364 (EXTRACT_SUBREG
3365 (v16f32
3366 (VMOVAPSZrrk
3367 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3368 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3369 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3370 sub_ymm)>;
3371
3372def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3373 (v8i32 VR256X:$src0))),
3374 (EXTRACT_SUBREG
3375 (v16i32
3376 (VMOVDQA32Zrrk
3377 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3378 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3379 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3380 sub_ymm)>;
3381}
3382
Craig Topper2462a712017-08-01 15:31:24 +00003383let Predicates = [HasAVX512] in {
3384 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003385 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003386 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003387 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003388 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3389 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3390 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3391 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3392 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3393}
3394
3395let Predicates = [HasVLX] in {
3396 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003397 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3398 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3399 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3400 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3401 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3402 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3403 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3404 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003405
Craig Topper2462a712017-08-01 15:31:24 +00003406 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003407 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003408 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003409 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003410 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3411 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3412 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3413 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3414 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003415}
3416
Craig Topper80075a52017-08-27 19:03:36 +00003417multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3418 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3419 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3420 (bitconvert
3421 (To.VT (extract_subvector
3422 (From.VT From.RC:$src), (iPTR 0)))),
3423 To.RC:$src0)),
3424 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3425 Cast.RC:$src0, Cast.KRCWM:$mask,
3426 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3427
3428 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3429 (bitconvert
3430 (To.VT (extract_subvector
3431 (From.VT From.RC:$src), (iPTR 0)))),
3432 Cast.ImmAllZerosV)),
3433 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3434 Cast.KRCWM:$mask,
3435 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3436}
3437
3438
Craig Topperd27386a2017-08-25 23:34:59 +00003439let Predicates = [HasVLX] in {
3440// A masked extract from the first 128-bits of a 256-bit vector can be
3441// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003442defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3443defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3444defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3445defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3446defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3447defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3448defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3449defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3450defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3451defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3452defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3453defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003454
3455// A masked extract from the first 128-bits of a 512-bit vector can be
3456// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003457defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3458defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3459defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3460defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3461defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3462defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3463defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3464defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3465defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3466defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3467defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3468defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003469
3470// A masked extract from the first 256-bits of a 512-bit vector can be
3471// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003472defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3473defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3474defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3475defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3476defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3477defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3478defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3479defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3480defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3481defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3482defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3483defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003484}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003485
3486// Move Int Doubleword to Packed Double Int
3487//
3488let ExeDomain = SSEPackedInt in {
3489def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3490 "vmovd\t{$src, $dst|$dst, $src}",
3491 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003492 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003493 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003494def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003495 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003496 [(set VR128X:$dst,
3497 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003498 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003499def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003500 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003501 [(set VR128X:$dst,
3502 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003503 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003504let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3505def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3506 (ins i64mem:$src),
3507 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003508 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003509let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003510def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003511 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003512 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003513 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003514def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3515 "vmovq\t{$src, $dst|$dst, $src}",
3516 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3517 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003518def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003519 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003520 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003521 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003522def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003523 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003524 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003525 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3526 EVEX_CD8<64, CD8VT1>;
3527}
3528} // ExeDomain = SSEPackedInt
3529
3530// Move Int Doubleword to Single Scalar
3531//
3532let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3533def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3534 "vmovd\t{$src, $dst|$dst, $src}",
3535 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003536 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003537
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003538def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003539 "vmovd\t{$src, $dst|$dst, $src}",
3540 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3541 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3542} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3543
3544// Move doubleword from xmm register to r/m32
3545//
3546let ExeDomain = SSEPackedInt in {
3547def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3548 "vmovd\t{$src, $dst|$dst, $src}",
3549 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003550 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003551 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003552def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003553 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003554 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003555 [(store (i32 (extractelt (v4i32 VR128X:$src),
3556 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3557 EVEX, EVEX_CD8<32, CD8VT1>;
3558} // ExeDomain = SSEPackedInt
3559
3560// Move quadword from xmm1 register to r/m64
3561//
3562let ExeDomain = SSEPackedInt in {
3563def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3564 "vmovq\t{$src, $dst|$dst, $src}",
3565 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003566 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003567 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003568 Requires<[HasAVX512, In64BitMode]>;
3569
Craig Topperc648c9b2015-12-28 06:11:42 +00003570let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3571def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3572 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003573 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003574 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003575
Craig Topperc648c9b2015-12-28 06:11:42 +00003576def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3577 (ins i64mem:$dst, VR128X:$src),
3578 "vmovq\t{$src, $dst|$dst, $src}",
3579 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3580 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003581 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003582 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3583
3584let hasSideEffects = 0 in
3585def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003586 (ins VR128X:$src),
3587 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3588 EVEX, VEX_W;
3589} // ExeDomain = SSEPackedInt
3590
3591// Move Scalar Single to Double Int
3592//
3593let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3594def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3595 (ins FR32X:$src),
3596 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003597 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003598 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003599def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003600 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003601 "vmovd\t{$src, $dst|$dst, $src}",
3602 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3603 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3604} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3605
3606// Move Quadword Int to Packed Quadword Int
3607//
3608let ExeDomain = SSEPackedInt in {
3609def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3610 (ins i64mem:$src),
3611 "vmovq\t{$src, $dst|$dst, $src}",
3612 [(set VR128X:$dst,
3613 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3614 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3615} // ExeDomain = SSEPackedInt
3616
3617//===----------------------------------------------------------------------===//
3618// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003619//===----------------------------------------------------------------------===//
3620
Craig Topperc7de3a12016-07-29 02:49:08 +00003621multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003622 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003623 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003624 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003625 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003626 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Craig Topperc7de3a12016-07-29 02:49:08 +00003627 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3628 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003629 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003630 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3631 "$dst {${mask}} {z}, $src1, $src2}"),
3632 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003633 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003634 _.ImmAllZerosV)))],
3635 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3636 let Constraints = "$src0 = $dst" in
3637 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003638 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003639 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3640 "$dst {${mask}}, $src1, $src2}"),
3641 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003642 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003643 (_.VT _.RC:$src0))))],
3644 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003645 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003646 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3647 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3648 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3649 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3650 let mayLoad = 1, hasSideEffects = 0 in {
3651 let Constraints = "$src0 = $dst" in
3652 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3653 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3654 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3655 "$dst {${mask}}, $src}"),
3656 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3657 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3658 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3659 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3660 "$dst {${mask}} {z}, $src}"),
3661 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003662 }
Craig Toppere1cac152016-06-07 07:27:54 +00003663 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3664 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3665 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3666 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003667 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003668 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3669 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3670 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3671 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003672}
3673
Asaf Badouh41ecf462015-12-06 13:26:56 +00003674defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3675 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003676
Asaf Badouh41ecf462015-12-06 13:26:56 +00003677defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3678 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003679
Ayman Musa46af8f92016-11-13 14:29:32 +00003680
3681multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3682 PatLeaf ZeroFP, X86VectorVTInfo _> {
3683
3684def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003685 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003686 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003687 (_.EltVT _.FRC:$src1),
3688 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003689 (!cast<Instruction>(InstrStr#rrk)
3690 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3691 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003692 (_.VT _.RC:$src0),
3693 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003694
3695def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003696 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003697 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003698 (_.EltVT _.FRC:$src1),
3699 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003700 (!cast<Instruction>(InstrStr#rrkz)
3701 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003702 (_.VT _.RC:$src0),
3703 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003704}
3705
3706multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3707 dag Mask, RegisterClass MaskRC> {
3708
3709def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003710 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003711 (_.info256.VT (insert_subvector undef,
3712 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003713 (iPTR 0))),
3714 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003715 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003716 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003717 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003718
3719}
3720
Craig Topper058f2f62017-03-28 16:35:29 +00003721multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3722 AVX512VLVectorVTInfo _,
3723 dag Mask, RegisterClass MaskRC,
3724 SubRegIndex subreg> {
3725
3726def : Pat<(masked_store addr:$dst, Mask,
3727 (_.info512.VT (insert_subvector undef,
3728 (_.info256.VT (insert_subvector undef,
3729 (_.info128.VT _.info128.RC:$src),
3730 (iPTR 0))),
3731 (iPTR 0)))),
3732 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003733 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003734 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3735
3736}
3737
Ayman Musa46af8f92016-11-13 14:29:32 +00003738multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3739 dag Mask, RegisterClass MaskRC> {
3740
3741def : Pat<(_.info128.VT (extract_subvector
3742 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003743 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003744 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003745 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003746 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003747 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003748 addr:$srcAddr)>;
3749
3750def : Pat<(_.info128.VT (extract_subvector
3751 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3752 (_.info512.VT (insert_subvector undef,
3753 (_.info256.VT (insert_subvector undef,
3754 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003755 (iPTR 0))),
3756 (iPTR 0))))),
3757 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003758 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003759 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003760 addr:$srcAddr)>;
3761
3762}
3763
Craig Topper058f2f62017-03-28 16:35:29 +00003764multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3765 AVX512VLVectorVTInfo _,
3766 dag Mask, RegisterClass MaskRC,
3767 SubRegIndex subreg> {
3768
3769def : Pat<(_.info128.VT (extract_subvector
3770 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3771 (_.info512.VT (bitconvert
3772 (v16i32 immAllZerosV))))),
3773 (iPTR 0))),
3774 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003775 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003776 addr:$srcAddr)>;
3777
3778def : Pat<(_.info128.VT (extract_subvector
3779 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3780 (_.info512.VT (insert_subvector undef,
3781 (_.info256.VT (insert_subvector undef,
3782 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3783 (iPTR 0))),
3784 (iPTR 0))))),
3785 (iPTR 0))),
3786 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003787 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003788 addr:$srcAddr)>;
3789
3790}
3791
Ayman Musa46af8f92016-11-13 14:29:32 +00003792defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3793defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3794
3795defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3796 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003797defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3798 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3799defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3800 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003801
3802defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3803 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003804defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3805 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3806defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3807 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003808
Guy Blankb169d56d2017-07-31 08:26:14 +00003809def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3810 (f32 FR32X:$src1), (f32 FR32X:$src2))),
3811 (COPY_TO_REGCLASS
3812 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3813 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3814 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003815 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
3816 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003817
Craig Topper74ed0872016-05-18 06:55:59 +00003818def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003819 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003820 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
3821 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003822
Guy Blankb169d56d2017-07-31 08:26:14 +00003823def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3824 (f64 FR64X:$src1), (f64 FR64X:$src2))),
3825 (COPY_TO_REGCLASS
3826 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3827 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3828 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003829 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
3830 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003831
Craig Topper74ed0872016-05-18 06:55:59 +00003832def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003833 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003834 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
3835 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003836
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003837def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003838 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003839 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3840
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003841let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003842 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003843 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003844 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3845 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
3846 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00003847
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003848let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003849 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3850 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003851 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003852 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3853 "$dst {${mask}}, $src1, $src2}",
3854 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3855 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003856
3857 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003858 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003859 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3860 "$dst {${mask}} {z}, $src1, $src2}",
3861 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3862 FoldGenData<"VMOVSSZrrkz">;
3863
Simon Pilgrim64fff142017-07-16 18:37:23 +00003864 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003865 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003866 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3867 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
3868 FoldGenData<"VMOVSDZrr">;
3869
3870let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003871 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3872 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003873 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003874 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3875 "$dst {${mask}}, $src1, $src2}",
3876 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003877 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003878
Simon Pilgrim64fff142017-07-16 18:37:23 +00003879 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3880 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00003881 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003882 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3883 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00003884 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003885 VEX_W, FoldGenData<"VMOVSDZrrkz">;
3886}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003887
3888let Predicates = [HasAVX512] in {
3889 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003890 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003891 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003892 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003893 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003894 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00003895 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
3896 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003897 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003898
3899 // Move low f32 and clear high bits.
3900 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3901 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003902 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003903 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3904 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3905 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003906 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003907 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003908 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3909 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003910 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003911 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3912 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3913 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003914 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003915 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003916
3917 let AddedComplexity = 20 in {
3918 // MOVSSrm zeros the high parts of the register; represent this
3919 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3920 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3921 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3922 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3923 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3924 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3925 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003926 def : Pat<(v4f32 (X86vzload addr:$src)),
3927 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003928
3929 // MOVSDrm zeros the high parts of the register; represent this
3930 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3931 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3932 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3933 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3934 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3935 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3936 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3937 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3938 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3939 def : Pat<(v2f64 (X86vzload addr:$src)),
3940 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3941
3942 // Represent the same patterns above but in the form they appear for
3943 // 256-bit types
3944 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3945 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003946 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003947 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3948 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3949 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003950 def : Pat<(v8f32 (X86vzload addr:$src)),
3951 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003952 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3953 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3954 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003955 def : Pat<(v4f64 (X86vzload addr:$src)),
3956 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003957
3958 // Represent the same patterns above but in the form they appear for
3959 // 512-bit types
3960 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3961 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3962 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3963 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3964 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3965 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003966 def : Pat<(v16f32 (X86vzload addr:$src)),
3967 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003968 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3969 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3970 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003971 def : Pat<(v8f64 (X86vzload addr:$src)),
3972 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003973 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003974 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3975 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003976 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003977
3978 // Move low f64 and clear high bits.
3979 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3980 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003981 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003982 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003983 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3984 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003985 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003986 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003987
3988 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003989 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003990 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003991 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003992 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003993 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003994
3995 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003996 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003997 addr:$dst),
3998 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003999
4000 // Shuffle with VMOVSS
4001 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004002 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4003
4004 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
4005 (VMOVSSZrr VR128X:$src1,
4006 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004007
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004008 // Shuffle with VMOVSD
4009 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004010 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
4011
4012 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
4013 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004014
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004015 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004016 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004017 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004018 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004019}
4020
4021let AddedComplexity = 15 in
4022def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4023 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004024 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004025 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004026 (v2i64 VR128X:$src))))],
4027 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
4028
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004029let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004030 let AddedComplexity = 15 in {
4031 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4032 (VMOVDI2PDIZrr GR32:$src)>;
4033
4034 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4035 (VMOV64toPQIZrr GR64:$src)>;
4036
4037 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4038 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4039 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004040
4041 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4042 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4043 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004044 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004045 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4046 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004047 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4048 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004049 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4050 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004051 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4052 (VMOVDI2PDIZrm addr:$src)>;
4053 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4054 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004055 def : Pat<(v4i32 (X86vzload addr:$src)),
4056 (VMOVDI2PDIZrm addr:$src)>;
4057 def : Pat<(v8i32 (X86vzload addr:$src)),
4058 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004059 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004060 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004061 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004062 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004063 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004064 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004065 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004066 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004067 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004068
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004069 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4070 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4071 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4072 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004073 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4074 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4075 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4076
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004077 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004078 def : Pat<(v16i32 (X86vzload addr:$src)),
4079 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004080 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004081 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004082}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004083//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004084// AVX-512 - Non-temporals
4085//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004086let SchedRW = [WriteLoad] in {
4087 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4088 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004089 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004090 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004091
Craig Topper2f90c1f2016-06-07 07:27:57 +00004092 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004093 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004094 (ins i256mem:$src),
4095 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004096 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004097 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004098
Robert Khasanoved882972014-08-13 10:46:00 +00004099 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004100 (ins i128mem:$src),
4101 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004102 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004103 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004104 }
Adam Nemetefd07852014-06-18 16:51:10 +00004105}
4106
Igor Bregerd3341f52016-01-20 13:11:47 +00004107multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4108 PatFrag st_frag = alignednontemporalstore,
4109 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004110 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004111 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004112 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004113 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4114 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004115}
4116
Igor Bregerd3341f52016-01-20 13:11:47 +00004117multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4118 AVX512VLVectorVTInfo VTInfo> {
4119 let Predicates = [HasAVX512] in
4120 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004121
Igor Bregerd3341f52016-01-20 13:11:47 +00004122 let Predicates = [HasAVX512, HasVLX] in {
4123 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4124 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004125 }
4126}
4127
Igor Bregerd3341f52016-01-20 13:11:47 +00004128defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4129defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4130defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004131
Craig Topper707c89c2016-05-08 23:43:17 +00004132let Predicates = [HasAVX512], AddedComplexity = 400 in {
4133 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4134 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4135 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4136 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4137 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4138 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004139
4140 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4141 (VMOVNTDQAZrm addr:$src)>;
4142 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4143 (VMOVNTDQAZrm addr:$src)>;
4144 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4145 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004146}
4147
Craig Topperc41320d2016-05-08 23:08:45 +00004148let Predicates = [HasVLX], AddedComplexity = 400 in {
4149 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4150 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4151 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4152 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4153 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4154 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4155
Simon Pilgrim9a896232016-06-07 13:34:24 +00004156 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4157 (VMOVNTDQAZ256rm addr:$src)>;
4158 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4159 (VMOVNTDQAZ256rm addr:$src)>;
4160 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4161 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004162
Craig Topperc41320d2016-05-08 23:08:45 +00004163 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4164 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4165 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4166 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4167 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4168 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004169
4170 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4171 (VMOVNTDQAZ128rm addr:$src)>;
4172 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4173 (VMOVNTDQAZ128rm addr:$src)>;
4174 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4175 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004176}
4177
Adam Nemet7f62b232014-06-10 16:39:53 +00004178//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004179// AVX-512 - Integer arithmetic
4180//
4181multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004182 X86VectorVTInfo _, OpndItins itins,
4183 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004184 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004185 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004186 "$src2, $src1", "$src1, $src2",
4187 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004188 itins.rr, IsCommutable>, AVX512BIBase, EVEX_4V,
4189 Sched<[itins.Sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004190
Craig Toppere1cac152016-06-07 07:27:54 +00004191 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4192 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4193 "$src2, $src1", "$src1, $src2",
4194 (_.VT (OpNode _.RC:$src1,
4195 (bitconvert (_.LdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004196 itins.rm>, AVX512BIBase, EVEX_4V,
4197 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004198}
4199
4200multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4201 X86VectorVTInfo _, OpndItins itins,
4202 bit IsCommutable = 0> :
4203 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004204 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4205 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4206 "${src2}"##_.BroadcastStr##", $src1",
4207 "$src1, ${src2}"##_.BroadcastStr,
4208 (_.VT (OpNode _.RC:$src1,
4209 (X86VBroadcast
4210 (_.ScalarLdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004211 itins.rm>, AVX512BIBase, EVEX_4V, EVEX_B,
4212 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004213}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004214
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004215multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4216 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4217 Predicate prd, bit IsCommutable = 0> {
4218 let Predicates = [prd] in
4219 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4220 IsCommutable>, EVEX_V512;
4221
4222 let Predicates = [prd, HasVLX] in {
4223 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4224 IsCommutable>, EVEX_V256;
4225 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4226 IsCommutable>, EVEX_V128;
4227 }
4228}
4229
Robert Khasanov545d1b72014-10-14 14:36:19 +00004230multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4231 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4232 Predicate prd, bit IsCommutable = 0> {
4233 let Predicates = [prd] in
4234 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4235 IsCommutable>, EVEX_V512;
4236
4237 let Predicates = [prd, HasVLX] in {
4238 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4239 IsCommutable>, EVEX_V256;
4240 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4241 IsCommutable>, EVEX_V128;
4242 }
4243}
4244
4245multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4246 OpndItins itins, Predicate prd,
4247 bit IsCommutable = 0> {
4248 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4249 itins, prd, IsCommutable>,
4250 VEX_W, EVEX_CD8<64, CD8VF>;
4251}
4252
4253multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4254 OpndItins itins, Predicate prd,
4255 bit IsCommutable = 0> {
4256 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4257 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4258}
4259
4260multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4261 OpndItins itins, Predicate prd,
4262 bit IsCommutable = 0> {
4263 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004264 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4265 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004266}
4267
4268multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4269 OpndItins itins, Predicate prd,
4270 bit IsCommutable = 0> {
4271 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004272 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4273 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004274}
4275
4276multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4277 SDNode OpNode, OpndItins itins, Predicate prd,
4278 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004279 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004280 IsCommutable>;
4281
Igor Bregerf2460112015-07-26 14:41:44 +00004282 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004283 IsCommutable>;
4284}
4285
4286multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4287 SDNode OpNode, OpndItins itins, Predicate prd,
4288 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004289 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004290 IsCommutable>;
4291
Igor Bregerf2460112015-07-26 14:41:44 +00004292 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004293 IsCommutable>;
4294}
4295
4296multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4297 bits<8> opc_d, bits<8> opc_q,
4298 string OpcodeStr, SDNode OpNode,
4299 OpndItins itins, bit IsCommutable = 0> {
4300 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4301 itins, HasAVX512, IsCommutable>,
4302 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4303 itins, HasBWI, IsCommutable>;
4304}
4305
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004306multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004307 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004308 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4309 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004310 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004311 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004312 "$src2, $src1","$src1, $src2",
4313 (_Dst.VT (OpNode
4314 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004315 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004316 itins.rr, IsCommutable>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004317 AVX512BIBase, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004318 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4319 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4320 "$src2, $src1", "$src1, $src2",
4321 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4322 (bitconvert (_Src.LdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004323 itins.rm>, AVX512BIBase, EVEX_4V,
4324 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004325
4326 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004327 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004328 OpcodeStr,
4329 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004330 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004331 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4332 (_Brdct.VT (X86VBroadcast
4333 (_Brdct.ScalarLdFrag addr:$src2)))))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004334 itins.rm>, AVX512BIBase, EVEX_4V, EVEX_B,
4335 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004336}
4337
Robert Khasanov545d1b72014-10-14 14:36:19 +00004338defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4339 SSE_INTALU_ITINS_P, 1>;
4340defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4341 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004342defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4343 SSE_INTALU_ITINS_P, HasBWI, 1>;
4344defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4345 SSE_INTALU_ITINS_P, HasBWI, 0>;
4346defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004347 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004348defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004349 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004350defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004351 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004352defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004353 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004354defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004355 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004356defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004357 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004358defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004359 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004360defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004361 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004362defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004363 SSE_INTALU_ITINS_P, HasBWI, 1>;
4364
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004365multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004366 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4367 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4368 let Predicates = [prd] in
4369 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4370 _SrcVTInfo.info512, _DstVTInfo.info512,
4371 v8i64_info, IsCommutable>,
4372 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4373 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004374 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004375 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004376 v4i64x_info, IsCommutable>,
4377 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004378 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004379 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004380 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004381 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4382 }
Michael Liao66233b72015-08-06 09:06:20 +00004383}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004384
4385defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004386 avx512vl_i32_info, avx512vl_i64_info,
4387 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004388defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004389 avx512vl_i32_info, avx512vl_i64_info,
4390 X86pmuludq, HasAVX512, 1>;
4391defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4392 avx512vl_i8_info, avx512vl_i8_info,
4393 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004394
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004395multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004396 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
4397 OpndItins itins> {
Craig Toppere1cac152016-06-07 07:27:54 +00004398 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4399 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4400 OpcodeStr,
4401 "${src2}"##_Src.BroadcastStr##", $src1",
4402 "$src1, ${src2}"##_Src.BroadcastStr,
4403 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4404 (_Src.VT (X86VBroadcast
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004405 (_Src.ScalarLdFrag addr:$src2)))))),
4406 itins.rm>, EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
4407 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004408}
4409
Michael Liao66233b72015-08-06 09:06:20 +00004410multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4411 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004412 X86VectorVTInfo _Dst, OpndItins itins,
4413 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004414 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004415 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004416 "$src2, $src1","$src1, $src2",
4417 (_Dst.VT (OpNode
4418 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004419 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004420 itins.rr, IsCommutable>,
4421 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004422 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4423 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4424 "$src2, $src1", "$src1, $src2",
4425 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004426 (bitconvert (_Src.LdFrag addr:$src2)))), itins.rm>,
4427 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
4428 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004429}
4430
4431multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4432 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004433 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004434 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004435 v32i16_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004436 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004437 v32i16_info, SSE_PACK>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004438 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004439 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004440 v16i16x_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004441 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004442 v16i16x_info, SSE_PACK>, EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004443 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004444 v8i16x_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004445 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004446 v8i16x_info, SSE_PACK>, EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004447 }
4448}
4449multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4450 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004451 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004452 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004453 v64i8_info, SSE_PACK>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004454 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004455 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004456 v32i8x_info, SSE_PACK>, EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004457 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004458 v16i8x_info, SSE_PACK>, EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004459 }
4460}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004461
4462multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4463 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004464 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004465 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004466 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004467 _Dst.info512, SSE_PMADD, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004468 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004469 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004470 _Dst.info256, SSE_PMADD, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004471 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004472 _Dst.info128, SSE_PMADD, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004473 }
4474}
4475
Craig Topperb6da6542016-05-01 17:38:32 +00004476defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4477defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4478defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4479defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004480
Craig Topper5acb5a12016-05-01 06:24:57 +00004481defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004482 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004483defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004484 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004485
Igor Bregerf2460112015-07-26 14:41:44 +00004486defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004487 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004488defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004489 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004490defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004491 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004492
Igor Bregerf2460112015-07-26 14:41:44 +00004493defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004494 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004495defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004496 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004497defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004498 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004499
Igor Bregerf2460112015-07-26 14:41:44 +00004500defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004501 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004502defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004503 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004504defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004505 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004506
Igor Bregerf2460112015-07-26 14:41:44 +00004507defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004508 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004509defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004510 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004511defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004512 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004513
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004514// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4515let Predicates = [HasDQI, NoVLX] in {
4516 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4517 (EXTRACT_SUBREG
4518 (VPMULLQZrr
4519 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4520 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4521 sub_ymm)>;
4522
4523 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4524 (EXTRACT_SUBREG
4525 (VPMULLQZrr
4526 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4527 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4528 sub_xmm)>;
4529}
4530
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004531//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004532// AVX-512 Logical Instructions
4533//===----------------------------------------------------------------------===//
4534
Craig Topperafce0ba2017-08-30 16:38:33 +00004535// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4536// be set to null_frag for 32-bit elements.
4537multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4538 SDPatternOperator OpNode,
4539 SDNode OpNodeMsk, X86VectorVTInfo _,
4540 bit IsCommutable = 0> {
4541 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004542 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4543 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4544 "$src2, $src1", "$src1, $src2",
4545 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4546 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004547 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4548 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004549 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004550 AVX512BIBase, EVEX_4V;
4551
Craig Topperafce0ba2017-08-30 16:38:33 +00004552 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004553 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4554 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4555 "$src2, $src1", "$src1, $src2",
4556 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4557 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004558 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004559 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004560 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004561 AVX512BIBase, EVEX_4V;
4562}
4563
Craig Topperafce0ba2017-08-30 16:38:33 +00004564// OpNodeMsk is the OpNode to use where element size is important. So use
4565// for all of the broadcast patterns.
4566multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4567 SDPatternOperator OpNode,
4568 SDNode OpNodeMsk, X86VectorVTInfo _,
4569 bit IsCommutable = 0> :
4570 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004571 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4572 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4573 "${src2}"##_.BroadcastStr##", $src1",
4574 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004575 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004576 (bitconvert
4577 (_.VT (X86VBroadcast
4578 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004579 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004580 (bitconvert
4581 (_.VT (X86VBroadcast
4582 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004583 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004584 AVX512BIBase, EVEX_4V, EVEX_B;
4585}
4586
Craig Topperafce0ba2017-08-30 16:38:33 +00004587multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4588 SDPatternOperator OpNode,
4589 SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004590 bit IsCommutable = 0> {
4591 let Predicates = [HasAVX512] in
Craig Topperafce0ba2017-08-30 16:38:33 +00004592 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004593 IsCommutable>, EVEX_V512;
4594
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004595 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperafce0ba2017-08-30 16:38:33 +00004596 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4597 VTInfo.info256, IsCommutable>, EVEX_V256;
4598 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4599 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004600 }
4601}
4602
Craig Topperabe80cc2016-08-28 06:06:28 +00004603multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004604 SDNode OpNode, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004605 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode,
4606 avx512vl_i64_info, IsCommutable>,
4607 VEX_W, EVEX_CD8<64, CD8VF>;
4608 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode,
4609 avx512vl_i32_info, IsCommutable>,
4610 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004611}
4612
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004613defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4614defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4615defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4616defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004617
4618//===----------------------------------------------------------------------===//
4619// AVX-512 FP arithmetic
4620//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004621multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4622 SDNode OpNode, SDNode VecNode, OpndItins itins,
4623 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004624 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004625 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4626 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4627 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004628 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4629 (i32 FROUND_CURRENT))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004630 itins.rr>, Sched<[itins.Sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004631
4632 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004633 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004634 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004635 (_.VT (VecNode _.RC:$src1,
4636 _.ScalarIntMemCPat:$src2,
4637 (i32 FROUND_CURRENT))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004638 itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00004639 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004640 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004641 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004642 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4643 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004644 itins.rr>, Sched<[itins.Sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004645 let isCommutable = IsCommutable;
4646 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004647 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004648 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004649 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4650 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004651 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4652 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004653 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004654 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004655}
4656
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004657multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004658 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004659 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004660 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4661 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4662 "$rc, $src2, $src1", "$src1, $src2, $rc",
4663 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004664 (i32 imm:$rc)), itins.rr, IsCommutable>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004665 EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004666}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004667multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004668 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4669 OpndItins itins, bit IsCommutable> {
4670 let ExeDomain = _.ExeDomain in {
4671 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4672 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4673 "$src2, $src1", "$src1, $src2",
4674 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004675 itins.rr>, Sched<[itins.Sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004676
4677 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4678 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4679 "$src2, $src1", "$src1, $src2",
4680 (_.VT (VecNode _.RC:$src1,
4681 _.ScalarIntMemCPat:$src2)),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004682 itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004683
4684 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4685 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4686 (ins _.FRC:$src1, _.FRC:$src2),
4687 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4688 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004689 itins.rr>, Sched<[itins.Sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00004690 let isCommutable = IsCommutable;
4691 }
4692 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4693 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4694 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4695 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004696 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4697 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004698 }
4699
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004700 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4701 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004702 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004703 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004704 (i32 FROUND_NO_EXC))>, EVEX_B, Sched<[itins.Sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004705 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004706}
4707
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004708multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4709 SDNode VecNode,
4710 SizeItins itins, bit IsCommutable> {
4711 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4712 itins.s, IsCommutable>,
4713 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4714 itins.s, IsCommutable>,
4715 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4716 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4717 itins.d, IsCommutable>,
4718 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4719 itins.d, IsCommutable>,
4720 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4721}
4722
4723multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004724 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004725 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004726 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4727 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004728 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004729 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4730 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004731 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4732}
Craig Topper8783bbb2017-02-24 07:21:10 +00004733defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4734defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4735defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4736defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4737defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004738 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004739defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004740 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004741
4742// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4743// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4744multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4745 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004746 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004747 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4748 (ins _.FRC:$src1, _.FRC:$src2),
4749 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4750 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004751 itins.rr>, Sched<[itins.Sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004752 let isCommutable = 1;
4753 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004754 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4755 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4756 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4757 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004758 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4759 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004760 }
4761}
4762defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4763 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4764 EVEX_CD8<32, CD8VT1>;
4765
4766defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4767 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4768 EVEX_CD8<64, CD8VT1>;
4769
4770defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4771 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4772 EVEX_CD8<32, CD8VT1>;
4773
4774defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4775 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4776 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004777
Craig Topper375aa902016-12-19 00:42:28 +00004778multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004779 X86VectorVTInfo _, OpndItins itins,
4780 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004781 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004782 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4783 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4784 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004785 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004786 IsCommutable>, EVEX_4V, Sched<[itins.Sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00004787 let mayLoad = 1 in {
4788 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4789 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4790 "$src2, $src1", "$src1, $src2",
4791 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004792 EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00004793 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4794 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4795 "${src2}"##_.BroadcastStr##", $src1",
4796 "$src1, ${src2}"##_.BroadcastStr,
4797 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4798 (_.ScalarLdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004799 itins.rm>, EVEX_4V, EVEX_B,
4800 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00004801 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004802 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004803}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004804
Craig Topper375aa902016-12-19 00:42:28 +00004805multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004806 OpndItins itins, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004807 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004808 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4809 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4810 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004811 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc))), itins.rr>,
4812 EVEX_4V, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004813}
4814
Craig Topper375aa902016-12-19 00:42:28 +00004815multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004816 OpndItins itins, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004817 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004818 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4819 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4820 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004821 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC))), itins.rr>,
4822 EVEX_4V, EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004823}
4824
Craig Topper375aa902016-12-19 00:42:28 +00004825multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004826 Predicate prd, SizeItins itins,
4827 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004828 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004829 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004830 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004831 EVEX_CD8<32, CD8VF>;
4832 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004833 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004834 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004835 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004836
Robert Khasanov595e5982014-10-29 15:43:02 +00004837 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004838 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004839 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004840 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004841 EVEX_CD8<32, CD8VF>;
4842 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004843 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004844 EVEX_CD8<32, CD8VF>;
4845 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004846 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004847 EVEX_CD8<64, CD8VF>;
4848 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004849 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004850 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004851 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004852}
4853
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004854multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
4855 SizeItins itins> {
4856 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, itins.s, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004857 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004858 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, itins.d, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004859 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4860}
4861
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004862multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
4863 SizeItins itins> {
4864 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, itins.s, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004865 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004866 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, itins.d, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004867 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4868}
4869
Craig Topper9433f972016-08-02 06:16:53 +00004870defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4871 SSE_ALU_ITINS_P, 1>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004872 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004873defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4874 SSE_MUL_ITINS_P, 1>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004875 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SSE_MUL_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004876defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004877 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004878defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004879 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SSE_DIV_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004880defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4881 SSE_ALU_ITINS_P, 0>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004882 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004883defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4884 SSE_ALU_ITINS_P, 0>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004885 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SSE_ALU_ITINS_P>;
Igor Breger58c07802016-05-03 11:51:45 +00004886let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004887 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4888 SSE_ALU_ITINS_P, 1>;
4889 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4890 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004891}
Craig Topper375aa902016-12-19 00:42:28 +00004892defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004893 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004894defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004895 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004896defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004897 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004898defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004899 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004900
Craig Topper8f6827c2016-08-31 05:37:52 +00004901// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004902multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4903 X86VectorVTInfo _, Predicate prd> {
4904let Predicates = [prd] in {
4905 // Masked register-register logical operations.
4906 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4907 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4908 _.RC:$src0)),
4909 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4910 _.RC:$src1, _.RC:$src2)>;
4911 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4912 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4913 _.ImmAllZerosV)),
4914 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4915 _.RC:$src2)>;
4916 // Masked register-memory logical operations.
4917 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4918 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4919 (load addr:$src2)))),
4920 _.RC:$src0)),
4921 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4922 _.RC:$src1, addr:$src2)>;
4923 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4924 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4925 _.ImmAllZerosV)),
4926 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4927 addr:$src2)>;
4928 // Register-broadcast logical operations.
4929 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4930 (bitconvert (_.VT (X86VBroadcast
4931 (_.ScalarLdFrag addr:$src2)))))),
4932 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4933 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4934 (bitconvert
4935 (_.i64VT (OpNode _.RC:$src1,
4936 (bitconvert (_.VT
4937 (X86VBroadcast
4938 (_.ScalarLdFrag addr:$src2))))))),
4939 _.RC:$src0)),
4940 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4941 _.RC:$src1, addr:$src2)>;
4942 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4943 (bitconvert
4944 (_.i64VT (OpNode _.RC:$src1,
4945 (bitconvert (_.VT
4946 (X86VBroadcast
4947 (_.ScalarLdFrag addr:$src2))))))),
4948 _.ImmAllZerosV)),
4949 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4950 _.RC:$src1, addr:$src2)>;
4951}
Craig Topper8f6827c2016-08-31 05:37:52 +00004952}
4953
Craig Topper45d65032016-09-02 05:29:13 +00004954multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4955 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4956 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4957 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4958 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4959 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4960 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004961}
4962
Craig Topper45d65032016-09-02 05:29:13 +00004963defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4964defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4965defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4966defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4967
Craig Topper2baef8f2016-12-18 04:17:00 +00004968let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004969 // Use packed logical operations for scalar ops.
4970 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4971 (COPY_TO_REGCLASS (VANDPDZ128rr
4972 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4973 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4974 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4975 (COPY_TO_REGCLASS (VORPDZ128rr
4976 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4977 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4978 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4979 (COPY_TO_REGCLASS (VXORPDZ128rr
4980 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4981 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4982 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4983 (COPY_TO_REGCLASS (VANDNPDZ128rr
4984 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4985 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4986
4987 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4988 (COPY_TO_REGCLASS (VANDPSZ128rr
4989 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4990 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4991 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4992 (COPY_TO_REGCLASS (VORPSZ128rr
4993 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4994 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4995 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4996 (COPY_TO_REGCLASS (VXORPSZ128rr
4997 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4998 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4999 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5000 (COPY_TO_REGCLASS (VANDNPSZ128rr
5001 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5002 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5003}
5004
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005005multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005006 OpndItins itins, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005007 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005008 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5009 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5010 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005011 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT))),
5012 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005013 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5014 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5015 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005016 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT)),
5017 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005018 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5019 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5020 "${src2}"##_.BroadcastStr##", $src1",
5021 "$src1, ${src2}"##_.BroadcastStr,
5022 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005023 (_.ScalarLdFrag addr:$src2))),
5024 (i32 FROUND_CURRENT)), itins.rm>,
5025 EVEX_4V, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005026 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005027}
5028
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005029multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005030 OpndItins itins, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005031 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005032 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5033 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5034 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005035 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT))), itins.rr>,
5036 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005037 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005038 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005039 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005040 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005041 (i32 FROUND_CURRENT)), itins.rm>,
5042 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005043 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005044}
5045
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005046multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005047 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v16f32_info>,
5048 avx512_fp_round_packed<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005049 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005050 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v8f64_info>,
5051 avx512_fp_round_packed<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005052 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005053 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, SSE_ALU_F32S, f32x_info>,
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005054 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005055 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005056 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, SSE_ALU_F64S, f64x_info>,
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005057 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005058 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5059
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005060 // Define only if AVX512VL feature is present.
5061 let Predicates = [HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005062 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005063 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005064 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005065 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005066 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005067 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005068 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005069 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5070 }
5071}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005072defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005073
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005074//===----------------------------------------------------------------------===//
5075// AVX-512 VPTESTM instructions
5076//===----------------------------------------------------------------------===//
5077
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005078multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005079 OpndItins itins, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005080 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005081 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005082 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5083 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5084 "$src2, $src1", "$src1, $src2",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005085 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)), itins.rr>,
5086 EVEX_4V, Sched<[itins.Sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005087 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5088 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5089 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005090 (OpNode (_.VT _.RC:$src1),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005091 (_.VT (bitconvert (_.LdFrag addr:$src2)))), itins.rm>,
5092 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5093 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005094 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005095}
5096
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005097multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005098 OpndItins itins, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005099 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005100 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5101 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5102 "${src2}"##_.BroadcastStr##", $src1",
5103 "$src1, ${src2}"##_.BroadcastStr,
5104 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005105 (_.ScalarLdFrag addr:$src2)))),
5106 itins.rm>, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5107 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005108}
Igor Bregerfca0a342016-01-28 13:19:25 +00005109
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005110// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005111multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5112 X86VectorVTInfo _, string Suffix> {
5113 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5114 (_.KVT (COPY_TO_REGCLASS
5115 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005116 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005117 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005118 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005119 _.RC:$src2, _.SubRegIdx)),
5120 _.KRC))>;
5121}
5122
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005123multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005124 OpndItins itins, AVX512VLVectorVTInfo _,
5125 string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005126 let Predicates = [HasAVX512] in
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005127 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info512>,
5128 avx512_vptest_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005129
5130 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005131 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info256>,
5132 avx512_vptest_mb<opc, OpcodeStr, OpNode,itins, _.info256>, EVEX_V256;
5133 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info128>,
5134 avx512_vptest_mb<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005135 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005136 let Predicates = [HasAVX512, NoVLX] in {
5137 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5138 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005139 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005140}
5141
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005142multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
5143 OpndItins itins> {
5144 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, itins,
Igor Bregerfca0a342016-01-28 13:19:25 +00005145 avx512vl_i32_info, "D">;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005146 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, itins,
Igor Bregerfca0a342016-01-28 13:19:25 +00005147 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005148}
5149
5150multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005151 SDNode OpNode, OpndItins itins> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005152 let Predicates = [HasBWI] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005153 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v32i16_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005154 EVEX_V512, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005155 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v64i8_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005156 EVEX_V512;
5157 }
5158 let Predicates = [HasVLX, HasBWI] in {
5159
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005160 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v16i16x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005161 EVEX_V256, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005162 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v8i16x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005163 EVEX_V128, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005164 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v32i8x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005165 EVEX_V256;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005166 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v16i8x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005167 EVEX_V128;
5168 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005169
Igor Bregerfca0a342016-01-28 13:19:25 +00005170 let Predicates = [HasAVX512, NoVLX] in {
5171 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5172 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5173 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5174 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005175 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005176}
5177
5178multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005179 SDNode OpNode, OpndItins itins> :
5180 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode, itins>,
5181 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, itins>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005182
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005183defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm,
5184 SSE_BIT_ITINS_P>, T8PD;
5185defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm,
5186 SSE_BIT_ITINS_P>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005187
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005188
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005189//===----------------------------------------------------------------------===//
5190// AVX-512 Shift instructions
5191//===----------------------------------------------------------------------===//
5192multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005193 string OpcodeStr, SDNode OpNode, OpndItins itins,
5194 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005195 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005196 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005197 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005198 "$src2, $src1", "$src1, $src2",
5199 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005200 itins.rr>, Sched<[itins.Sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005201 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005202 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005203 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005204 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5205 (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005206 itins.rm>, Sched<[itins.Sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005207 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005208}
5209
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005210multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005211 string OpcodeStr, SDNode OpNode, OpndItins itins,
5212 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005213 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005214 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5215 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5216 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5217 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005218 itins.rm>, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005219}
5220
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005221multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005222 OpndItins itins, ValueType SrcVT, PatFrag bc_frag,
5223 X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005224 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005225 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005226 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5227 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5228 "$src2, $src1", "$src1, $src2",
5229 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005230 itins.rr>, AVX512BIBase, EVEX_4V, Sched<[itins.Sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005231 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5232 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5233 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005234 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005235 itins.rm>, AVX512BIBase,
5236 EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005237 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005238}
5239
Cameron McInally5fb084e2014-12-11 17:13:05 +00005240multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005241 OpndItins itins, ValueType SrcVT, PatFrag bc_frag,
5242 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005243 let Predicates = [prd] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005244 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005245 VTInfo.info512>, EVEX_V512,
5246 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5247 let Predicates = [prd, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005248 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005249 VTInfo.info256>, EVEX_V256,
5250 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005251 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005252 VTInfo.info128>, EVEX_V128,
5253 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5254 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005255}
5256
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005257multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005258 string OpcodeStr, SDNode OpNode,
5259 OpndItins itins> {
5260 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, itins, v4i32,
5261 bc_v4i32, avx512vl_i32_info, HasAVX512>;
5262 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, itins, v2i64,
5263 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
5264 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, itins, v8i16,
5265 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005266}
5267
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005268multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005269 string OpcodeStr, SDNode OpNode,
5270 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005271 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005272 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005273 VTInfo.info512>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005274 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005275 VTInfo.info512>, EVEX_V512;
5276 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005277 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005278 VTInfo.info256>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005279 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005280 VTInfo.info256>, EVEX_V256;
5281 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005282 itins, VTInfo.info128>,
5283 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005284 VTInfo.info128>, EVEX_V128;
5285 }
5286}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005287
Michael Liao66233b72015-08-06 09:06:20 +00005288multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005289 Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005290 string OpcodeStr, SDNode OpNode,
5291 OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005292 let Predicates = [HasBWI] in
5293 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005294 itins, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005295 let Predicates = [HasVLX, HasBWI] in {
5296 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005297 itins, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005298 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005299 itins, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005300 }
5301}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005302
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005303multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5304 Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005305 string OpcodeStr, SDNode OpNode, OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005306 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005307 itins, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005308 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005309 itins, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005310}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005311
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005312defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
5313 SSE_INTSHIFT_P>,
5314 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
5315 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005316
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005317defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
5318 SSE_INTSHIFT_P>,
5319 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
5320 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005321
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005322defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
5323 SSE_INTSHIFT_P>,
5324 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
5325 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005326
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005327defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
5328 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
5329defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
5330 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005331
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005332defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl, SSE_INTSHIFT_P>;
5333defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra, SSE_INTSHIFT_P>;
5334defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl, SSE_INTSHIFT_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005335
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005336// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5337let Predicates = [HasAVX512, NoVLX] in {
5338 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5339 (EXTRACT_SUBREG (v8i64
5340 (VPSRAQZrr
5341 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5342 VR128X:$src2)), sub_ymm)>;
5343
5344 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5345 (EXTRACT_SUBREG (v8i64
5346 (VPSRAQZrr
5347 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5348 VR128X:$src2)), sub_xmm)>;
5349
5350 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5351 (EXTRACT_SUBREG (v8i64
5352 (VPSRAQZri
5353 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5354 imm:$src2)), sub_ymm)>;
5355
5356 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5357 (EXTRACT_SUBREG (v8i64
5358 (VPSRAQZri
5359 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5360 imm:$src2)), sub_xmm)>;
5361}
5362
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005363//===-------------------------------------------------------------------===//
5364// Variable Bit Shifts
5365//===-------------------------------------------------------------------===//
5366multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005367 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005368 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005369 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5370 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5371 "$src2, $src1", "$src1, $src2",
5372 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005373 itins.rr>, AVX5128IBase, EVEX_4V,
5374 Sched<[itins.Sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005375 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5376 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5377 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005378 (_.VT (OpNode _.RC:$src1,
5379 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005380 itins.rm>, AVX5128IBase, EVEX_4V,
5381 EVEX_CD8<_.EltSize, CD8VF>,
5382 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005383 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005384}
5385
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005386multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005387 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005388 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005389 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5390 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5391 "${src2}"##_.BroadcastStr##", $src1",
5392 "$src1, ${src2}"##_.BroadcastStr,
5393 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5394 (_.ScalarLdFrag addr:$src2))))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005395 itins.rm>, AVX5128IBase, EVEX_B,
5396 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5397 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005398}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005399
Cameron McInally5fb084e2014-12-11 17:13:05 +00005400multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005401 OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005402 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005403 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
5404 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005405
5406 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005407 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
5408 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
5409 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info128>,
5410 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005411 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005412}
5413
5414multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005415 SDNode OpNode, OpndItins itins> {
5416 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005417 avx512vl_i32_info>;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005418 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005419 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005420}
5421
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005422// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005423multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5424 SDNode OpNode, list<Predicate> p> {
5425 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005426 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005427 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005428 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005429 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005430 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5431 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5432 sub_ymm)>;
5433
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005434 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005435 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005436 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005437 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005438 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5439 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5440 sub_xmm)>;
5441 }
5442}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005443multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005444 SDNode OpNode, OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005445 let Predicates = [HasBWI] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005446 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005447 EVEX_V512, VEX_W;
5448 let Predicates = [HasVLX, HasBWI] in {
5449
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005450 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005451 EVEX_V256, VEX_W;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005452 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005453 EVEX_V128, VEX_W;
5454 }
5455}
5456
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005457defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SSE_INTSHIFT_P>,
5458 avx512_var_shift_w<0x12, "vpsllvw", shl, SSE_INTSHIFT_P>;
Igor Bregere59165c2016-06-20 07:05:43 +00005459
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005460defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SSE_INTSHIFT_P>,
5461 avx512_var_shift_w<0x11, "vpsravw", sra, SSE_INTSHIFT_P>;
Igor Bregere59165c2016-06-20 07:05:43 +00005462
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005463defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SSE_INTSHIFT_P>,
5464 avx512_var_shift_w<0x10, "vpsrlvw", srl, SSE_INTSHIFT_P>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005465
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005466defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SSE_INTSHIFT_P>;
5467defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SSE_INTSHIFT_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005468
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005469defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5470defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5471defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5472defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5473
Craig Topper05629d02016-07-24 07:32:45 +00005474// Special handing for handling VPSRAV intrinsics.
5475multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5476 list<Predicate> p> {
5477 let Predicates = p in {
5478 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5479 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5480 _.RC:$src2)>;
5481 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5482 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5483 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005484 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5485 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5486 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5487 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5488 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5489 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5490 _.RC:$src0)),
5491 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5492 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005493 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5494 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5495 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5496 _.RC:$src1, _.RC:$src2)>;
5497 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5498 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5499 _.ImmAllZerosV)),
5500 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5501 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005502 }
5503}
5504
5505multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5506 list<Predicate> p> :
5507 avx512_var_shift_int_lowering<InstrStr, _, p> {
5508 let Predicates = p in {
5509 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5510 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5511 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5512 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005513 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5514 (X86vsrav _.RC:$src1,
5515 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5516 _.RC:$src0)),
5517 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5518 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005519 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5520 (X86vsrav _.RC:$src1,
5521 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5522 _.ImmAllZerosV)),
5523 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5524 _.RC:$src1, addr:$src2)>;
5525 }
5526}
5527
5528defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5529defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5530defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5531defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5532defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5533defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5534defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5535defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5536defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5537
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005538
5539// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5540let Predicates = [HasAVX512, NoVLX] in {
5541 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5542 (EXTRACT_SUBREG (v8i64
5543 (VPROLVQZrr
5544 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005545 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005546 sub_xmm)>;
5547 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5548 (EXTRACT_SUBREG (v8i64
5549 (VPROLVQZrr
5550 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005551 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005552 sub_ymm)>;
5553
5554 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5555 (EXTRACT_SUBREG (v16i32
5556 (VPROLVDZrr
5557 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005558 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005559 sub_xmm)>;
5560 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5561 (EXTRACT_SUBREG (v16i32
5562 (VPROLVDZrr
5563 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005564 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005565 sub_ymm)>;
5566
5567 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5568 (EXTRACT_SUBREG (v8i64
5569 (VPROLQZri
5570 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5571 imm:$src2)), sub_xmm)>;
5572 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5573 (EXTRACT_SUBREG (v8i64
5574 (VPROLQZri
5575 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5576 imm:$src2)), sub_ymm)>;
5577
5578 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5579 (EXTRACT_SUBREG (v16i32
5580 (VPROLDZri
5581 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5582 imm:$src2)), sub_xmm)>;
5583 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5584 (EXTRACT_SUBREG (v16i32
5585 (VPROLDZri
5586 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5587 imm:$src2)), sub_ymm)>;
5588}
5589
5590// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5591let Predicates = [HasAVX512, NoVLX] in {
5592 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5593 (EXTRACT_SUBREG (v8i64
5594 (VPRORVQZrr
5595 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005596 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005597 sub_xmm)>;
5598 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5599 (EXTRACT_SUBREG (v8i64
5600 (VPRORVQZrr
5601 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005602 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005603 sub_ymm)>;
5604
5605 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5606 (EXTRACT_SUBREG (v16i32
5607 (VPRORVDZrr
5608 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005609 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005610 sub_xmm)>;
5611 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5612 (EXTRACT_SUBREG (v16i32
5613 (VPRORVDZrr
5614 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005615 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005616 sub_ymm)>;
5617
5618 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5619 (EXTRACT_SUBREG (v8i64
5620 (VPRORQZri
5621 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5622 imm:$src2)), sub_xmm)>;
5623 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5624 (EXTRACT_SUBREG (v8i64
5625 (VPRORQZri
5626 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5627 imm:$src2)), sub_ymm)>;
5628
5629 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5630 (EXTRACT_SUBREG (v16i32
5631 (VPRORDZri
5632 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5633 imm:$src2)), sub_xmm)>;
5634 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5635 (EXTRACT_SUBREG (v16i32
5636 (VPRORDZri
5637 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5638 imm:$src2)), sub_ymm)>;
5639}
5640
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005641//===-------------------------------------------------------------------===//
5642// 1-src variable permutation VPERMW/D/Q
5643//===-------------------------------------------------------------------===//
5644multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005645 OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005646 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005647 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
5648 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005649
5650 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005651 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
5652 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005653}
5654
5655multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5656 string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005657 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005658 let Predicates = [HasAVX512] in
5659 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005660 itins, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005661 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005662 itins, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005663 let Predicates = [HasAVX512, HasVLX] in
5664 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005665 itins, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005666 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005667 itins, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005668}
5669
Michael Zuckermand9cac592016-01-19 17:07:43 +00005670multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5671 Predicate prd, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005672 OpndItins itins, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00005673 let Predicates = [prd] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005674 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005675 EVEX_V512 ;
5676 let Predicates = [HasVLX, prd] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005677 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005678 EVEX_V256 ;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005679 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005680 EVEX_V128 ;
5681 }
5682}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005683
Michael Zuckermand9cac592016-01-19 17:07:43 +00005684defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005685 AVX2_PERMV_I, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00005686defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005687 AVX2_PERMV_I, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005688
5689defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005690 AVX2_PERMV_I, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005691defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005692 AVX2_PERMV_I, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005693defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005694 AVX2_PERMV_F, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005695defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005696 AVX2_PERMV_F, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005697
5698defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005699 X86VPermi, AVX2_PERMV_I, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005700 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5701defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005702 X86VPermi, AVX2_PERMV_F, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005703 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005704//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005705// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005706//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005707
Simon Pilgrim1401a752017-11-29 14:58:34 +00005708multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5709 OpndItins itins, X86VectorVTInfo _,
5710 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00005711 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5712 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5713 "$src2, $src1", "$src1, $src2",
5714 (_.VT (OpNode _.RC:$src1,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005715 (Ctrl.VT Ctrl.RC:$src2))), itins.rr>,
5716 T8PD, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005717 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5718 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5719 "$src2, $src1", "$src1, $src2",
5720 (_.VT (OpNode
5721 _.RC:$src1,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005722 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2))))),
5723 itins.rm>, T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5724 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005725 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5726 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5727 "${src2}"##_.BroadcastStr##", $src1",
5728 "$src1, ${src2}"##_.BroadcastStr,
5729 (_.VT (OpNode
5730 _.RC:$src1,
5731 (Ctrl.VT (X86VBroadcast
Simon Pilgrim1401a752017-11-29 14:58:34 +00005732 (Ctrl.ScalarLdFrag addr:$src2))))),
5733 itins.rm>, T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
5734 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00005735}
5736
5737multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005738 OpndItins itins, AVX512VLVectorVTInfo _,
5739 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00005740 let Predicates = [HasAVX512] in {
Simon Pilgrim1401a752017-11-29 14:58:34 +00005741 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5742 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00005743 }
5744 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1401a752017-11-29 14:58:34 +00005745 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5746 _.info128, Ctrl.info128>, EVEX_V128;
5747 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5748 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00005749 }
5750}
5751
5752multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5753 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim1401a752017-11-29 14:58:34 +00005754 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, AVX_VPERMILV, _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00005755 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005756 X86VPermilpi, AVX_VPERMILV, _>,
Igor Breger78741a12015-10-04 07:20:41 +00005757 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005758}
5759
Craig Topper05948fb2016-08-02 05:11:15 +00005760let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005761defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5762 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005763let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005764defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5765 avx512vl_i64_info>, VEX_W;
Simon Pilgrim1401a752017-11-29 14:58:34 +00005766
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005767//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005768// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5769//===----------------------------------------------------------------------===//
5770
5771defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005772 X86PShufd, SSE_PSHUF, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005773 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5774defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005775 X86PShufhw, SSE_PSHUF>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005776defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005777 X86PShuflw, SSE_PSHUF>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005778
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005779multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5780 OpndItins itins> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005781 let Predicates = [HasBWI] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005782 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v64i8_info>, EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005783
5784 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005785 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v32i8x_info>, EVEX_V256;
5786 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v16i8x_info>, EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005787 }
5788}
5789
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005790defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb, SSE_PSHUFB>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005791
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005792//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005793// Move Low to High and High to Low packed FP Instructions
5794//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005795def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5796 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005797 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005798 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5799 IIC_SSE_MOV_LH>, EVEX_4V;
5800def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5801 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005802 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005803 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5804 IIC_SSE_MOV_LH>, EVEX_4V;
5805
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005806//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005807// VMOVHPS/PD VMOVLPS Instructions
5808// All patterns was taken from SSS implementation.
5809//===----------------------------------------------------------------------===//
5810multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5811 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005812 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005813 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5814 (ins _.RC:$src1, f64mem:$src2),
5815 !strconcat(OpcodeStr,
5816 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5817 [(set _.RC:$dst,
5818 (OpNode _.RC:$src1,
5819 (_.VT (bitconvert
5820 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5821 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005822}
5823
5824defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5825 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00005826defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005827 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5828defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5829 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5830defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5831 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5832
5833let Predicates = [HasAVX512] in {
5834 // VMOVHPS patterns
5835 def : Pat<(X86Movlhps VR128X:$src1,
5836 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5837 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5838 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00005839 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005840 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5841 // VMOVHPD patterns
5842 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005843 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5844 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5845 // VMOVLPS patterns
5846 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5847 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005848 // VMOVLPD patterns
5849 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5850 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005851 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5852 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5853 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5854}
5855
Igor Bregerb6b27af2015-11-10 07:09:07 +00005856def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5857 (ins f64mem:$dst, VR128X:$src),
5858 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005859 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005860 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5861 (bc_v2f64 (v4f32 VR128X:$src))),
5862 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5863 EVEX, EVEX_CD8<32, CD8VT2>;
5864def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5865 (ins f64mem:$dst, VR128X:$src),
5866 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005867 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005868 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5869 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5870 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5871def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5872 (ins f64mem:$dst, VR128X:$src),
5873 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005874 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005875 (iPTR 0))), addr:$dst)],
5876 IIC_SSE_MOV_LH>,
5877 EVEX, EVEX_CD8<32, CD8VT2>;
5878def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5879 (ins f64mem:$dst, VR128X:$src),
5880 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005881 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005882 (iPTR 0))), addr:$dst)],
5883 IIC_SSE_MOV_LH>,
5884 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005885
Igor Bregerb6b27af2015-11-10 07:09:07 +00005886let Predicates = [HasAVX512] in {
5887 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005888 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005889 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5890 (iPTR 0))), addr:$dst),
5891 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5892 // VMOVLPS patterns
5893 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5894 addr:$src1),
5895 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005896 // VMOVLPD patterns
5897 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5898 addr:$src1),
5899 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005900}
5901//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005902// FMA - Fused Multiply Operations
5903//
Adam Nemet26371ce2014-10-24 00:02:55 +00005904
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005905multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005906 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005907 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00005908 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005909 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005910 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005911 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), NoItinerary, 1, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00005912 AVX512FMA3Base, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005913
Craig Toppere1cac152016-06-07 07:27:54 +00005914 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5915 (ins _.RC:$src2, _.MemOp:$src3),
5916 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005917 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))),
5918 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005919
Craig Toppere1cac152016-06-07 07:27:54 +00005920 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5921 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5922 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5923 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005924 (OpNode _.RC:$src2,
Simon Pilgrim6a009702017-11-29 17:21:15 +00005925 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))),
5926 NoItinerary, 1, 0>, AVX512FMA3Base, EVEX_B,
5927 Sched<[WriteFMA, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00005928 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005929}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005930
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005931multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005932 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005933 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005934 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005935 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5936 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005937 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))),
5938 NoItinerary, 1, 1>, AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005939}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005940
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005941multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005942 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5943 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005944 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005945 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5946 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5947 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005948 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005949 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005950 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005951 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005952 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005953 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005954 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005955}
5956
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005957multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005958 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005959 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005960 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005961 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005962 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005963}
5964
Craig Topperaf0b9922017-09-04 06:59:50 +00005965defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005966defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5967defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5968defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5969defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5970defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5971
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005972
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005973multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005974 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005975 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005976 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5977 (ins _.RC:$src2, _.RC:$src3),
5978 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005979 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), NoItinerary, 1, 1,
5980 vselect, 1>, AVX512FMA3Base, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005981
Craig Toppere1cac152016-06-07 07:27:54 +00005982 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5983 (ins _.RC:$src2, _.MemOp:$src3),
5984 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005985 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)),
5986 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005987
Craig Toppere1cac152016-06-07 07:27:54 +00005988 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5989 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5990 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5991 "$src2, ${src3}"##_.BroadcastStr,
5992 (_.VT (OpNode _.RC:$src2,
5993 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim6a009702017-11-29 17:21:15 +00005994 _.RC:$src1)), NoItinerary, 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrim97160be2017-11-27 10:41:32 +00005995 Sched<[WriteFMA, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00005996 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005997}
5998
5999multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006000 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006001 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006002 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6003 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6004 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006005 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
6006 NoItinerary, 1, 1, vselect, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006007 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006008}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006009
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006010multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006011 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6012 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006013 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006014 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6015 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6016 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006017 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006018 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006019 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006020 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006021 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006022 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006023 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006024}
6025
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006026multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006027 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006028 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006029 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006030 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006031 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006032}
6033
Craig Topperaf0b9922017-09-04 06:59:50 +00006034defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006035defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6036defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6037defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6038defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6039defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6040
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006041multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006042 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006043 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006044 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006045 (ins _.RC:$src2, _.RC:$src3),
6046 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006047 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), NoItinerary,
6048 1, 1, vselect, 1>, AVX512FMA3Base, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006049
Craig Topper69e22782017-09-04 07:35:05 +00006050 // Pattern is 312 order so that the load is in a different place from the
6051 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006052 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006053 (ins _.RC:$src2, _.MemOp:$src3),
6054 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006055 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)),
6056 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006057
Craig Topper69e22782017-09-04 07:35:05 +00006058 // Pattern is 312 order so that the load is in a different place from the
6059 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006060 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006061 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6062 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6063 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006064 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim6a009702017-11-29 17:21:15 +00006065 _.RC:$src1, _.RC:$src2)), NoItinerary, 1, 0>,
6066 AVX512FMA3Base, EVEX_B, Sched<[WriteFMA, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006067 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006068}
6069
6070multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006071 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006072 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006073 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006074 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6075 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006076 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
6077 NoItinerary, 1, 1, vselect, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006078 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006079}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006080
6081multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006082 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6083 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006084 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006085 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6086 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6087 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006088 }
6089 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006090 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006091 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006092 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006093 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6094 }
6095}
6096
6097multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006098 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006099 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006100 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006101 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006102 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006103}
6104
Craig Topperaf0b9922017-09-04 06:59:50 +00006105defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006106defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6107defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6108defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6109defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6110defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006111
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006112// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006113multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6114 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006115 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006116let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006117 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6118 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006119 "$src3, $src2", "$src2, $src3", RHS_VEC_r, NoItinerary, 1, 1>,
6120 AVX512FMA3Base, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006121
Craig Toppere1cac152016-06-07 07:27:54 +00006122 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006123 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006124 "$src3, $src2", "$src2, $src3", RHS_VEC_m, NoItinerary, 1, 1>,
6125 AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006126
6127 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6128 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim6a009702017-11-29 17:21:15 +00006129 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb,
6130 NoItinerary, 1, 1>, AVX512FMA3Base, EVEX_B, EVEX_RC,
6131 Sched<[WriteFMA, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006132
Craig Toppereafdbec2016-08-13 06:48:41 +00006133 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006134 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006135 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6136 !strconcat(OpcodeStr,
6137 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim97160be2017-11-27 10:41:32 +00006138 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[WriteFMA]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006139 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006140 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6141 !strconcat(OpcodeStr,
6142 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim97160be2017-11-27 10:41:32 +00006143 [RHS_m]>, Sched<[WriteFMA, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006144 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006145}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006146}
Igor Breger15820b02015-07-01 13:24:28 +00006147
6148multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006149 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6150 SDNode OpNodeRnds1, SDNode OpNodes3,
6151 SDNode OpNodeRnds3, X86VectorVTInfo _,
6152 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006153 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006154 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006155 // Operands for intrinsic are in 123 order to preserve passthu
6156 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006157 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6158 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6159 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006160 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006161 (i32 imm:$rc))),
6162 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6163 _.FRC:$src3))),
6164 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006165 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006166
Craig Topperb16598d2017-09-01 07:58:16 +00006167 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006168 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6169 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6170 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006171 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006172 (i32 imm:$rc))),
6173 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6174 _.FRC:$src1))),
6175 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006176 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006177
Craig Toppereec768b2017-09-06 03:35:58 +00006178 // One pattern is 312 order so that the load is in a different place from the
6179 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006180 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006181 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006182 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6183 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006184 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006185 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6186 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006187 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6188 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006189 }
Igor Breger15820b02015-07-01 13:24:28 +00006190}
6191
6192multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006193 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6194 SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006195 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006196 let Predicates = [HasAVX512] in {
6197 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006198 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6199 f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006200 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006201 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006202 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6203 f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006204 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006205 }
6206}
6207
Craig Topper07dac552017-11-06 05:48:25 +00006208defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1,
6209 X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>;
6210defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1,
6211 X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>;
6212defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1,
6213 X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>;
6214defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1,
6215 X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006216
6217//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006218// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6219//===----------------------------------------------------------------------===//
6220let Constraints = "$src1 = $dst" in {
6221multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6222 X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006223 // NOTE: The SDNode have the multiply operands first with the add last.
6224 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006225 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006226 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6227 (ins _.RC:$src2, _.RC:$src3),
6228 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006229 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), NoItinerary, 1, 1>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006230 AVX512FMA3Base;
6231
Craig Toppere1cac152016-06-07 07:27:54 +00006232 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6233 (ins _.RC:$src2, _.MemOp:$src3),
6234 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006235 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Craig Toppere1cac152016-06-07 07:27:54 +00006236 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006237
Craig Toppere1cac152016-06-07 07:27:54 +00006238 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6239 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6240 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6241 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006242 (OpNode _.RC:$src2,
6243 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
6244 _.RC:$src1)>,
Craig Toppere1cac152016-06-07 07:27:54 +00006245 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006246 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006247}
6248} // Constraints = "$src1 = $dst"
6249
6250multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6251 AVX512VLVectorVTInfo _> {
6252 let Predicates = [HasIFMA] in {
6253 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6254 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6255 }
6256 let Predicates = [HasVLX, HasIFMA] in {
6257 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6258 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6259 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6260 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6261 }
6262}
6263
6264defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6265 avx512vl_i64_info>, VEX_W;
6266defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
6267 avx512vl_i64_info>, VEX_W;
6268
6269//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006270// AVX-512 Scalar convert from sign integer to float/double
6271//===----------------------------------------------------------------------===//
6272
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006273multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
6274 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6275 PatFrag ld_frag, string asm> {
6276 let hasSideEffects = 0 in {
6277 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6278 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006279 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006280 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006281 let mayLoad = 1 in
6282 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6283 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006284 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006285 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006286 } // hasSideEffects = 0
6287 let isCodeGenOnly = 1 in {
6288 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6289 (ins DstVT.RC:$src1, SrcRC:$src2),
6290 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6291 [(set DstVT.RC:$dst,
6292 (OpNode (DstVT.VT DstVT.RC:$src1),
6293 SrcRC:$src2,
6294 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6295
6296 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6297 (ins DstVT.RC:$src1, x86memop:$src2),
6298 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6299 [(set DstVT.RC:$dst,
6300 (OpNode (DstVT.VT DstVT.RC:$src1),
6301 (ld_frag addr:$src2),
6302 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6303 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006304}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006305
Igor Bregerabe4a792015-06-14 12:44:55 +00006306multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006307 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006308 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6309 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006310 !strconcat(asm,
6311 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006312 [(set DstVT.RC:$dst,
6313 (OpNode (DstVT.VT DstVT.RC:$src1),
6314 SrcRC:$src2,
6315 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
6316}
6317
6318multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006319 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6320 PatFrag ld_frag, string asm> {
6321 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
6322 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
6323 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006324}
6325
Andrew Trick15a47742013-10-09 05:11:10 +00006326let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00006327defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006328 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6329 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006330defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006331 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6332 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006333defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006334 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6335 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006336defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006337 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6338 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006339
Craig Topper8f85ad12016-11-14 02:46:58 +00006340def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6341 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6342def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6343 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6344
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006345def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6346 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6347def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006348 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006349def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6350 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6351def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006352 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006353
6354def : Pat<(f32 (sint_to_fp GR32:$src)),
6355 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6356def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006357 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006358def : Pat<(f64 (sint_to_fp GR32:$src)),
6359 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6360def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006361 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6362
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006363defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006364 v4f32x_info, i32mem, loadi32,
6365 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006366defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006367 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6368 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006369defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006370 i32mem, loadi32, "cvtusi2sd{l}">,
6371 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006372defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006373 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6374 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006375
Craig Topper8f85ad12016-11-14 02:46:58 +00006376def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6377 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6378def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6379 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6380
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006381def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6382 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6383def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6384 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6385def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6386 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6387def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6388 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6389
6390def : Pat<(f32 (uint_to_fp GR32:$src)),
6391 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6392def : Pat<(f32 (uint_to_fp GR64:$src)),
6393 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6394def : Pat<(f64 (uint_to_fp GR32:$src)),
6395 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6396def : Pat<(f64 (uint_to_fp GR64:$src)),
6397 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006398}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006399
6400//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006401// AVX-512 Scalar convert from float/double to integer
6402//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006403multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6404 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006405 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006406 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006407 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006408 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6409 EVEX, VEX_LIG;
6410 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6411 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006412 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006413 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006414 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006415 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006416 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006417 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006418 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006419 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006420 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006421}
Asaf Badouh2744d212015-09-20 14:31:19 +00006422
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006423// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006424defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006425 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006426 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006427defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006428 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006429 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006430defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006431 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006432 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006433defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006434 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006435 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006436defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006437 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006438 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006439defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006440 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006441 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006442defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006443 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006444 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006445defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006446 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006447 EVEX_CD8<64, CD8VT1>;
6448
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006449// The SSE version of these instructions are disabled for AVX512.
6450// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6451let Predicates = [HasAVX512] in {
6452 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006453 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006454 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6455 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006456 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006457 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006458 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6459 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006460 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006461 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006462 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6463 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006464 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006465 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006466 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6467 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006468} // HasAVX512
6469
Craig Topperac941b92016-09-25 16:33:53 +00006470let Predicates = [HasAVX512] in {
6471 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6472 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6473 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6474 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6475 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6476 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6477 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6478 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6479 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6480 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6481 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6482 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6483 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6484 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6485 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6486 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6487 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6488 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6489 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6490 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6491} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006492
Elad Cohen0c260102017-01-11 09:11:48 +00006493// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6494// which produce unnecessary vmovs{s,d} instructions
6495let Predicates = [HasAVX512] in {
6496def : Pat<(v4f32 (X86Movss
6497 (v4f32 VR128X:$dst),
6498 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6499 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6500
6501def : Pat<(v4f32 (X86Movss
6502 (v4f32 VR128X:$dst),
6503 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6504 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6505
6506def : Pat<(v2f64 (X86Movsd
6507 (v2f64 VR128X:$dst),
6508 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6509 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6510
6511def : Pat<(v2f64 (X86Movsd
6512 (v2f64 VR128X:$dst),
6513 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6514 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6515} // Predicates = [HasAVX512]
6516
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006517// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006518multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6519 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00006520 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006521let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006522 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006523 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6524 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006525 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006526 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006527 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6528 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006529 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006530 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006531 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006532 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006533
Igor Bregerc59b3a22016-08-03 10:58:05 +00006534 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6535 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6536 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6537 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6538 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006539 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6540 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006541
Craig Toppere1cac152016-06-07 07:27:54 +00006542 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006543 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6544 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6545 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6546 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6547 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6548 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6549 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6550 (i32 FROUND_NO_EXC)))]>,
6551 EVEX,VEX_LIG , EVEX_B;
6552 let mayLoad = 1, hasSideEffects = 0 in
6553 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006554 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006555 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6556 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006557
Craig Toppere1cac152016-06-07 07:27:54 +00006558 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006559} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006560}
6561
Asaf Badouh2744d212015-09-20 14:31:19 +00006562
Igor Bregerc59b3a22016-08-03 10:58:05 +00006563defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6564 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006565 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006566defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6567 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006568 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006569defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6570 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006571 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006572defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6573 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006574 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6575
Igor Bregerc59b3a22016-08-03 10:58:05 +00006576defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6577 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006578 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006579defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6580 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006581 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006582defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6583 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006584 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006585defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6586 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006587 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6588let Predicates = [HasAVX512] in {
6589 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006590 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006591 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6592 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006593 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006594 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006595 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6596 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006597 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006598 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006599 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6600 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006601 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006602 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006603 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6604 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006605} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006606//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006607// AVX-512 Convert form float to double and back
6608//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006609multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6610 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006611 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006612 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006613 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006614 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006615 (_Src.VT _Src.RC:$src2),
6616 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006617 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006618 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006619 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006620 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006621 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006622 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006623 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006624 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006625
Craig Topperd2011e32017-02-25 18:43:42 +00006626 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6627 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6628 (ins _.FRC:$src1, _Src.FRC:$src2),
6629 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6630 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6631 let mayLoad = 1 in
6632 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6633 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6634 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6635 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6636 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006637}
6638
Asaf Badouh2744d212015-09-20 14:31:19 +00006639// Scalar Coversion with SAE - suppress all exceptions
6640multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6641 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006642 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006643 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006644 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006645 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006646 (_Src.VT _Src.RC:$src2),
6647 (i32 FROUND_NO_EXC)))>,
6648 EVEX_4V, VEX_LIG, EVEX_B;
6649}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006650
Asaf Badouh2744d212015-09-20 14:31:19 +00006651// Scalar Conversion with rounding control (RC)
6652multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6653 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006654 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006655 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006656 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006657 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006658 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6659 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6660 EVEX_B, EVEX_RC;
6661}
Craig Toppera02e3942016-09-23 06:24:43 +00006662multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006663 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006664 X86VectorVTInfo _dst> {
6665 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006666 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006667 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006668 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006669 }
6670}
6671
Craig Toppera02e3942016-09-23 06:24:43 +00006672multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006673 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006674 X86VectorVTInfo _dst> {
6675 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006676 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006677 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006678 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006679 }
6680}
Craig Toppera02e3942016-09-23 06:24:43 +00006681defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006682 X86froundRnd, f64x_info, f32x_info>,
6683 NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00006684defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006685 X86fpextRnd,f32x_info, f64x_info >,
6686 NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00006687
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006688def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006689 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006690 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006691def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006692 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006693 Requires<[HasAVX512]>;
6694
6695def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006696 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006697 Requires<[HasAVX512, OptForSize]>;
6698
Asaf Badouh2744d212015-09-20 14:31:19 +00006699def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006700 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006701 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006702
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006703def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006704 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006705 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006706
6707def : Pat<(v4f32 (X86Movss
6708 (v4f32 VR128X:$dst),
6709 (v4f32 (scalar_to_vector
6710 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006711 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006712 Requires<[HasAVX512]>;
6713
6714def : Pat<(v2f64 (X86Movsd
6715 (v2f64 VR128X:$dst),
6716 (v2f64 (scalar_to_vector
6717 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006718 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006719 Requires<[HasAVX512]>;
6720
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006721//===----------------------------------------------------------------------===//
6722// AVX-512 Vector convert from signed/unsigned integer to float/double
6723// and from float/double to signed/unsigned integer
6724//===----------------------------------------------------------------------===//
6725
6726multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006727 X86VectorVTInfo _Src, SDNode OpNode, OpndItins itins,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006728 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006729 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006730
6731 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6732 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006733 (_.VT (OpNode (_Src.VT _Src.RC:$src))), itins.rr>,
6734 EVEX, Sched<[itins.Sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006735
6736 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006737 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006738 (_.VT (OpNode (_Src.VT
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006739 (bitconvert (_Src.LdFrag addr:$src))))), itins.rm>,
6740 EVEX, Sched<[itins.Sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006741
6742 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006743 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006744 "${src}"##Broadcast, "${src}"##Broadcast,
6745 (_.VT (OpNode (_Src.VT
6746 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006747 )), itins.rm>, EVEX, EVEX_B,
6748 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006749}
6750// Coversion with SAE - suppress all exceptions
6751multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006752 X86VectorVTInfo _Src, SDNode OpNodeRnd,
6753 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006754 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6755 (ins _Src.RC:$src), OpcodeStr,
6756 "{sae}, $src", "$src, {sae}",
6757 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006758 (i32 FROUND_NO_EXC))), itins.rr>,
6759 EVEX, EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006760}
6761
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006762// Conversion with rounding control (RC)
6763multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006764 X86VectorVTInfo _Src, SDNode OpNodeRnd,
6765 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006766 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6767 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6768 "$rc, $src", "$src, $rc",
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006769 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc))),
6770 itins.rr>, EVEX, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006771}
6772
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006773// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006774multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
6775 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006776 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006777 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
6778 fpextend, itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006779 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006780 X86vfpextRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006781 }
6782 let Predicates = [HasVLX] in {
6783 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006784 X86vfpext, itins, "{1to2}", "", f64mem>, EVEX_V128;
6785 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
6786 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006787 }
6788}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006789
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006790// Truncate Double to Float
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006791multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006792 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006793 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006794 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006795 X86vfproundRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006796 }
6797 let Predicates = [HasVLX] in {
6798 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006799 X86vfpround, itins, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006800 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006801 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006802
6803 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6804 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6805 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6806 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6807 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6808 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6809 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6810 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006811 }
6812}
6813
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006814defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SSE_CVT_PD2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006815 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006816defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SSE_CVT_PS2PD>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006817 PS, EVEX_CD8<32, CD8VH>;
6818
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006819def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6820 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006821
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006822let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00006823 let AddedComplexity = 15 in {
6824 def : Pat<(X86vzmovl (v2f64 (bitconvert
6825 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6826 (VCVTPD2PSZ128rr VR128X:$src)>;
6827 def : Pat<(X86vzmovl (v2f64 (bitconvert
6828 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
6829 (VCVTPD2PSZ128rm addr:$src)>;
6830 }
Craig Topper5471fc22016-11-06 04:12:52 +00006831 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6832 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006833 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6834 (VCVTPS2PDZ256rm addr:$src)>;
6835}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006836
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006837// Convert Signed/Unsigned Doubleword to Double
6838multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006839 SDNode OpNode128, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006840 // No rounding in this op
6841 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006842 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
6843 itins>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006844
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006845 let Predicates = [HasVLX] in {
6846 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006847 OpNode128, itins, "{1to2}", "", i64mem>, EVEX_V128;
6848 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
6849 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006850 }
6851}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006852
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006853// Convert Signed/Unsigned Doubleword to Float
6854multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006855 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006856 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006857 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
6858 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006859 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006860 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006861
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006862 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006863 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
6864 itins>, EVEX_V128;
6865 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
6866 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006867 }
6868}
6869
6870// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006871multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6872 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006873 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006874 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
6875 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006876 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006877 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006878 }
6879 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006880 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
6881 itins>, EVEX_V128;
6882 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
6883 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006884 }
6885}
6886
6887// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006888multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6889 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006890 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006891 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
6892 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006893 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006894 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006895 }
6896 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006897 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
6898 itins>, EVEX_V128;
6899 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
6900 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006901 }
6902}
6903
6904// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006905multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006906 SDNode OpNode128, SDNode OpNodeRnd,
6907 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006908 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006909 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
6910 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006911 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006912 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006913 }
6914 let Predicates = [HasVLX] in {
6915 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006916 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006917 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6918 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006919 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006920 OpNode128, itins, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006921 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006922 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006923
6924 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6925 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6926 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6927 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6928 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6929 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6930 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6931 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006932 }
6933}
6934
6935// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006936multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6937 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006938 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006939 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
6940 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006941 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006942 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006943 }
6944 let Predicates = [HasVLX] in {
6945 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6946 // memory forms of these instructions in Asm Parcer. They have the same
6947 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6948 // due to the same reason.
6949 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006950 itins, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006951 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006952 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006953
6954 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6955 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6956 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6957 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6958 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6959 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6960 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6961 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006962 }
6963}
6964
6965// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006966multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6967 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006968 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006969 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
6970 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006971 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006972 OpNodeRnd,itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006973 }
6974 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006975 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
6976 itins>, EVEX_V128;
6977 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
6978 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006979 }
6980}
6981
6982// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006983multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6984 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006985 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006986 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
6987 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006988 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006989 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006990 }
6991 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006992 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
6993 itins>, EVEX_V128;
6994 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
6995 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006996 }
6997}
6998
6999// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007000multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7001 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007002 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007003 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
7004 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007005 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007006 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007007 }
7008 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007009 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
7010 itins>, EVEX_V128;
7011 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
7012 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007013 }
7014}
7015
7016// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007017multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7018 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007019 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007020 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
7021 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007022 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007023 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007024 }
7025 let Predicates = [HasDQI, HasVLX] in {
7026 // Explicitly specified broadcast string, since we take only 2 elements
7027 // from v4f32x_info source
7028 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007029 itins, "{1to2}", "", f64mem>, EVEX_V128;
7030 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
7031 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007032 }
7033}
7034
7035// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007036multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007037 SDNode OpNode128, SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007038 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007039 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
7040 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007041 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007042 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007043 }
7044 let Predicates = [HasDQI, HasVLX] in {
7045 // Explicitly specified broadcast string, since we take only 2 elements
7046 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007047 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007048 itins, "{1to2}", "", f64mem>, EVEX_V128;
7049 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
7050 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007051 }
7052}
7053
7054// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007055multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007056 SDNode OpNode128, SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007057 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007058 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
7059 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007060 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007061 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007062 }
7063 let Predicates = [HasDQI, HasVLX] in {
7064 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7065 // memory forms of these instructions in Asm Parcer. They have the same
7066 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7067 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007068 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007069 itins, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007070 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007071 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007072
7073 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7074 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7075 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7076 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7077 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7078 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7079 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7080 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007081 }
7082}
7083
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007084defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
7085 SSE_CVT_I2PD>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007086
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007087defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007088 X86VSintToFpRnd, SSE_CVT_I2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007089 PS, EVEX_CD8<32, CD8VF>;
7090
7091defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007092 X86cvttp2siRnd, SSE_CVT_PS2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007093 XS, EVEX_CD8<32, CD8VF>;
7094
Simon Pilgrima3af7962016-11-24 12:13:46 +00007095defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007096 X86cvttp2siRnd, SSE_CVT_PD2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007097 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7098
7099defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007100 X86cvttp2uiRnd, SSE_CVT_PS2I>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007101 EVEX_CD8<32, CD8VF>;
7102
Craig Topperf334ac192016-11-09 07:48:51 +00007103defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007104 X86cvttp2ui, X86cvttp2uiRnd, SSE_CVT_PD2I>,
7105 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007106
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007107defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
7108 X86VUintToFP, SSE_CVT_I2PD>, XS,
7109 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007110
7111defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007112 X86VUintToFpRnd, SSE_CVT_I2PS>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007113 EVEX_CD8<32, CD8VF>;
7114
Craig Topper19e04b62016-05-19 06:13:58 +00007115defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007116 X86cvtp2IntRnd, SSE_CVT_PS2I>, PD,
7117 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007118
Craig Topper19e04b62016-05-19 06:13:58 +00007119defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007120 X86cvtp2IntRnd, SSE_CVT_PD2I>, XD,
7121 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007122
Craig Topper19e04b62016-05-19 06:13:58 +00007123defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007124 X86cvtp2UIntRnd, SSE_CVT_PS2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007125 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007126
Craig Topper19e04b62016-05-19 06:13:58 +00007127defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007128 X86cvtp2UIntRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007129 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007130
Craig Topper19e04b62016-05-19 06:13:58 +00007131defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007132 X86cvtp2IntRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007133 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007134
Craig Topper19e04b62016-05-19 06:13:58 +00007135defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007136 X86cvtp2IntRnd, SSE_CVT_PS2I>, PD,
7137 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007138
Craig Topper19e04b62016-05-19 06:13:58 +00007139defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007140 X86cvtp2UIntRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007141 PD, EVEX_CD8<64, CD8VF>;
7142
Craig Topper19e04b62016-05-19 06:13:58 +00007143defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007144 X86cvtp2UIntRnd, SSE_CVT_PS2I>, PD,
7145 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007146
7147defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007148 X86cvttp2siRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007149 PD, EVEX_CD8<64, CD8VF>;
7150
Craig Toppera39b6502016-12-10 06:02:48 +00007151defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007152 X86cvttp2siRnd, SSE_CVT_PS2I>, PD,
7153 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007154
7155defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007156 X86cvttp2uiRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007157 PD, EVEX_CD8<64, CD8VF>;
7158
Craig Toppera39b6502016-12-10 06:02:48 +00007159defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007160 X86cvttp2uiRnd, SSE_CVT_PS2I>, PD,
7161 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007162
7163defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007164 X86VSintToFpRnd, SSE_CVT_I2PD>, VEX_W, XS,
7165 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007166
7167defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007168 X86VUintToFpRnd, SSE_CVT_I2PD>, VEX_W, XS,
7169 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007170
Simon Pilgrima3af7962016-11-24 12:13:46 +00007171defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007172 X86VSintToFpRnd, SSE_CVT_I2PS>, VEX_W, PS,
7173 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007174
Simon Pilgrima3af7962016-11-24 12:13:46 +00007175defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007176 X86VUintToFpRnd, SSE_CVT_I2PS>, VEX_W, XD,
7177 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007178
Craig Toppere38c57a2015-11-27 05:44:02 +00007179let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007180def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007181 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007182 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7183 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007184
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007185def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7186 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007187 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7188 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007189
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007190def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7191 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007192 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7193 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007194
Simon Pilgrima3af7962016-11-24 12:13:46 +00007195def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007196 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7197 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7198 VR128X:$src, sub_xmm)))), sub_xmm)>;
7199
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007200def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7201 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007202 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7203 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007204
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007205def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7206 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007207 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7208 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007209
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007210def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7211 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007212 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7213 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007214
Simon Pilgrima3af7962016-11-24 12:13:46 +00007215def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007216 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7217 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7218 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007219}
7220
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007221let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007222 let AddedComplexity = 15 in {
7223 def : Pat<(X86vzmovl (v2i64 (bitconvert
7224 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007225 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007226 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007227 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
7228 (VCVTPD2DQZ128rm addr:$src)>;
7229 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007230 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007231 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007232 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007233 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007234 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007235 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007236 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
7237 (VCVTTPD2DQZ128rm addr:$src)>;
7238 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007239 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007240 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007241 }
Craig Topperd7467472017-10-14 04:18:09 +00007242
7243 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7244 (VCVTDQ2PDZ128rm addr:$src)>;
7245 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7246 (VCVTDQ2PDZ128rm addr:$src)>;
7247
7248 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7249 (VCVTUDQ2PDZ128rm addr:$src)>;
7250 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7251 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007252}
7253
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007254let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007255 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007256 (VCVTPD2PSZrm addr:$src)>;
7257 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7258 (VCVTPS2PDZrm addr:$src)>;
7259}
7260
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007261let Predicates = [HasDQI, HasVLX] in {
7262 let AddedComplexity = 15 in {
7263 def : Pat<(X86vzmovl (v2f64 (bitconvert
7264 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007265 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007266 def : Pat<(X86vzmovl (v2f64 (bitconvert
7267 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007268 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007269 }
7270}
7271
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007272let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007273def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7274 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7275 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7276 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7277
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007278def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7279 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7280 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7281 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7282
7283def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7284 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7285 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7286 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7287
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007288def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7289 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7290 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7291 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7292
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007293def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7294 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7295 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7296 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7297
7298def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7299 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7300 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7301 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7302
7303def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7304 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7305 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7306 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7307
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007308def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7309 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7310 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7311 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7312
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007313def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7314 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7315 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7316 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7317
7318def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7319 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7320 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7321 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7322
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007323def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7324 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7325 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7326 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7327
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007328def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7329 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7330 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7331 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7332}
7333
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007334//===----------------------------------------------------------------------===//
7335// Half precision conversion instructions
7336//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007337
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007338multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007339 X86MemOperand x86memop, PatFrag ld_frag,
7340 OpndItins itins> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007341 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
7342 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007343 (X86cvtph2ps (_src.VT _src.RC:$src)),itins.rr>,
7344 T8PD, Sched<[itins.Sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00007345 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
7346 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
7347 (X86cvtph2ps (_src.VT
7348 (bitconvert
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007349 (ld_frag addr:$src)))), itins.rm>,
7350 T8PD, Sched<[itins.Sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007351}
7352
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007353multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
7354 OpndItins itins> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007355 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
7356 (ins _src.RC:$src), "vcvtph2ps",
7357 "{sae}, $src", "$src, {sae}",
7358 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007359 (i32 FROUND_NO_EXC)), itins.rr>,
7360 T8PD, EVEX_B, Sched<[itins.Sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007361}
7362
Craig Toppere7fb3002017-11-07 07:13:07 +00007363let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007364 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
7365 SSE_CVT_PH2PS>,
7366 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, SSE_CVT_PH2PS>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007367 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007368
7369let Predicates = [HasVLX] in {
7370 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007371 loadv2i64, SSE_CVT_PH2PS>, EVEX, EVEX_V256,
7372 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007373 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007374 loadv2i64, SSE_CVT_PH2PS>, EVEX, EVEX_V128,
7375 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007376
7377 // Pattern match vcvtph2ps of a scalar i64 load.
7378 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
7379 (VCVTPH2PSZ128rm addr:$src)>;
7380 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
7381 (VCVTPH2PSZ128rm addr:$src)>;
7382 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
7383 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
7384 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007385}
7386
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007387multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007388 X86MemOperand x86memop, OpndItins itins> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007389 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007390 (ins _src.RC:$src1, i32u8imm:$src2),
7391 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007392 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007393 (i32 imm:$src2)),
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007394 itins.rr, 0, 0>, AVX512AIi8Base, Sched<[itins.Sched]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007395 let hasSideEffects = 0, mayStore = 1 in {
7396 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7397 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7398 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007399 [], itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007400 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7401 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7402 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007403 [], itins.rm>, EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007404 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007405}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007406
7407multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
7408 OpndItins itins> {
Craig Topperd8688702016-09-21 03:58:44 +00007409 let hasSideEffects = 0 in
7410 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7411 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007412 (ins _src.RC:$src1, i32u8imm:$src2),
7413 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007414 [], itins.rr>, EVEX_B, AVX512AIi8Base, Sched<[itins.Sched]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007415}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007416
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007417let Predicates = [HasAVX512] in {
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007418 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem,
7419 SSE_CVT_PS2PH>,
7420 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info,
7421 SSE_CVT_PS2PH>, EVEX, EVEX_V512,
7422 EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007423 let Predicates = [HasVLX] in {
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007424 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem,
7425 SSE_CVT_PS2PH>, EVEX, EVEX_V256,
7426 EVEX_CD8<32, CD8VH>;
7427 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem,
7428 SSE_CVT_PS2PH>, EVEX, EVEX_V128,
7429 EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007430 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00007431
7432 def : Pat<(store (f64 (extractelt
7433 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7434 (iPTR 0))), addr:$dst),
7435 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7436 def : Pat<(store (i64 (extractelt
7437 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7438 (iPTR 0))), addr:$dst),
7439 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7440 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
7441 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
7442 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
7443 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007444}
Asaf Badouh2489f352015-12-02 08:17:51 +00007445
Craig Topper9820e342016-09-20 05:44:47 +00007446// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007447let Predicates = [HasVLX] in {
7448 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7449 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7450 // configurations we support (the default). However, falling back to MXCSR is
7451 // more consistent with other instructions, which are always controlled by it.
7452 // It's encoded as 0b100.
7453 def : Pat<(fp_to_f16 FR32X:$src),
7454 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7455 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7456
7457 def : Pat<(f16_to_fp GR16:$src),
7458 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7459 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7460
7461 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7462 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7463 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7464}
7465
Asaf Badouh2489f352015-12-02 08:17:51 +00007466// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007467multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007468 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00007469 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007470 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7471 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007472 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007473 Sched<[WriteFAdd]>;
7474}
7475
7476let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007477 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007478 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007479 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007480 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007481 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007482 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007483 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007484 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7485}
7486
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007487let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7488 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007489 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007490 EVEX_CD8<32, CD8VT1>;
7491 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007492 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007493 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7494 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007495 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007496 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007497 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007498 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007499 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007500 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7501 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007502 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007503 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7504 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007505 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007506 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7507 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007508 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007509
Ayman Musa02f95332017-01-04 08:21:54 +00007510 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7511 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007512 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007513 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7514 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007515 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7516 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007517}
Michael Liao5bf95782014-12-04 05:20:33 +00007518
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007519/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007520multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007521 OpndItins itins, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007522 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007523 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7524 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7525 "$src2, $src1", "$src1, $src2",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007526 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)), itins.rr>,
7527 EVEX_4V, Sched<[itins.Sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007528 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00007529 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007530 "$src2, $src1", "$src1, $src2",
7531 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007532 _.ScalarIntMemCPat:$src2), itins.rm>, EVEX_4V,
7533 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007534}
7535}
7536
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007537defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SSE_RCPS, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007538 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007539defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SSE_RCPS, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007540 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007541defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s, SSE_RSQRTSS, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007542 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007543defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s, SSE_RSQRTSS, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007544 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007545
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007546/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7547multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007548 OpndItins itins, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007549 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007550 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7551 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007552 (_.FloatVT (OpNode _.RC:$src)), itins.rr>, EVEX, T8PD,
7553 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007554 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7555 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7556 (OpNode (_.FloatVT
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007557 (bitconvert (_.LdFrag addr:$src)))), itins.rm>, EVEX, T8PD,
7558 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007559 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7560 (ins _.ScalarMemOp:$src), OpcodeStr,
7561 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7562 (OpNode (_.FloatVT
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007563 (X86VBroadcast (_.ScalarLdFrag addr:$src)))), itins.rm>,
7564 EVEX, T8PD, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007565 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007566}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007567
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007568multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
7569 SizeItins itins> {
7570 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, itins.s,
7571 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
7572 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, itins.d,
7573 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00007574
7575 // Define only if AVX512VL feature is present.
7576 let Predicates = [HasVLX] in {
7577 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007578 OpNode, itins.s, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007579 EVEX_V128, EVEX_CD8<32, CD8VF>;
7580 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007581 OpNode, itins.s, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007582 EVEX_V256, EVEX_CD8<32, CD8VF>;
7583 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007584 OpNode, itins.d, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007585 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7586 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007587 OpNode, itins.d, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007588 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7589 }
7590}
7591
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007592defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SSE_RSQRT_P>;
7593defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SSE_RCP_P>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007594
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007595/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007596multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007597 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007598 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007599 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7600 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7601 "$src2, $src1", "$src1, $src2",
7602 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007603 (i32 FROUND_CURRENT)), itins.rr>,
7604 Sched<[itins.Sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007605
7606 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7607 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007608 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007609 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007610 (i32 FROUND_NO_EXC)), itins.rm>, EVEX_B,
7611 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007612
7613 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00007614 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007615 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00007616 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007617 (i32 FROUND_CURRENT)), itins.rm>,
7618 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007619 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007620}
7621
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007622multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7623 SizeItins itins> {
7624 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, itins.s>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007625 EVEX_CD8<32, CD8VT1>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007626 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, itins.d>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007627 EVEX_CD8<64, CD8VT1>, VEX_W;
7628}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007629
Craig Toppere1cac152016-06-07 07:27:54 +00007630let Predicates = [HasERI] in {
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007631 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SSE_RCP_S>,
7632 T8PD, EVEX_4V;
7633 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s, SSE_RSQRT_S>,
7634 T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007635}
Igor Breger8352a0d2015-07-28 06:53:28 +00007636
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007637defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds, SSE_ALU_ITINS_S>,
7638 T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007639/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007640
7641multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007642 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007643 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007644 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7645 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007646 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT)),
7647 itins.rr>, Sched<[itins.Sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007648
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007649 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7650 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7651 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007652 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007653 (i32 FROUND_CURRENT)), itins.rm>,
7654 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007655
7656 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007657 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007658 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007659 (OpNode (_.FloatVT
7660 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007661 (i32 FROUND_CURRENT)), itins.rm>, EVEX_B,
7662 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007663 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007664}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007665multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007666 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007667 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007668 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7669 (ins _.RC:$src), OpcodeStr,
7670 "{sae}, $src", "$src, {sae}",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007671 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
7672 itins.rr>, EVEX_B, Sched<[itins.Sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007673}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007674
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007675multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
7676 SizeItins itins> {
7677 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, itins.s>,
7678 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007679 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007680 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, itins.d>,
7681 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007682 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007683}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007684
Asaf Badouh402ebb32015-06-03 13:41:48 +00007685multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007686 SDNode OpNode, SizeItins itins> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00007687 // Define only if AVX512VL feature is present.
7688 let Predicates = [HasVLX] in {
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007689 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007690 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007691 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007692 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007693 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007694 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007695 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007696 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7697 }
7698}
Craig Toppere1cac152016-06-07 07:27:54 +00007699let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007700
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007701 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SSE_RSQRT_P>, EVEX;
7702 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SSE_RCP_P>, EVEX;
7703 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SSE_ALU_ITINS_P>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007704}
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007705defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SSE_ALU_ITINS_P>,
7706 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
7707 SSE_ALU_ITINS_P>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007708
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007709multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper80405072017-11-11 08:24:12 +00007710 X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007711 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007712 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7713 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007714 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc))), itins.rr>,
7715 EVEX, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007716}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007717
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007718multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper80405072017-11-11 08:24:12 +00007719 X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007720 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007721 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007722 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007723 (_.FloatVT (fsqrt _.RC:$src)), itins.rr>, EVEX,
7724 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007725 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7726 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00007727 (fsqrt (_.FloatVT
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007728 (bitconvert (_.LdFrag addr:$src)))), itins.rm>, EVEX,
7729 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007730 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7731 (ins _.ScalarMemOp:$src), OpcodeStr,
7732 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Topper80405072017-11-11 08:24:12 +00007733 (fsqrt (_.FloatVT
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007734 (X86VBroadcast (_.ScalarLdFrag addr:$src)))), itins.rm>,
7735 EVEX, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007736 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007737}
7738
Craig Topper80405072017-11-11 08:24:12 +00007739multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007740 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), SSE_SQRTPS, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007741 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007742 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), SSE_SQRTPD, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007743 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7744 // Define only if AVX512VL feature is present.
7745 let Predicates = [HasVLX] in {
7746 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007747 SSE_SQRTPS, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007748 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7749 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007750 SSE_SQRTPS, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007751 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7752 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007753 SSE_SQRTPD, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007754 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7755 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007756 SSE_SQRTPD, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007757 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7758 }
7759}
7760
Craig Topper80405072017-11-11 08:24:12 +00007761multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007762 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), SSE_SQRTPS,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007763 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007764 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), SSE_SQRTPD,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007765 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7766}
7767
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007768multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, OpndItins itins,
7769 X86VectorVTInfo _, string SUFF, Intrinsic Intr> {
Craig Topper176f3312017-02-25 19:18:11 +00007770 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007771 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7772 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7773 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00007774 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00007775 (_.VT _.RC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007776 (i32 FROUND_CURRENT)), itins.rr>,
7777 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007778 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd4f60942017-11-13 05:25:24 +00007779 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Craig Toppere1cac152016-06-07 07:27:54 +00007780 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00007781 (X86fsqrtRnds (_.VT _.RC:$src1),
Craig Topperd4f60942017-11-13 05:25:24 +00007782 _.ScalarIntMemCPat:$src2,
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007783 (i32 FROUND_CURRENT)), itins.rm>,
7784 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007785 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7786 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7787 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00007788 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00007789 (_.VT _.RC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007790 (i32 imm:$rc)), itins.rr>,
7791 EVEX_B, EVEX_RC, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007792
Craig Toppere1cac152016-06-07 07:27:54 +00007793 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007794 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007795 (ins _.FRC:$src1, _.FRC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007796 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], itins.rr>,
7797 Sched<[itins.Sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007798 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007799 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007800 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007801 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], itins.rm>,
7802 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007803 }
Craig Topper176f3312017-02-25 19:18:11 +00007804 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007805
Craig Topperd6471cb2017-11-05 21:14:06 +00007806let Predicates = [HasAVX512] in {
Craig Topper80405072017-11-11 08:24:12 +00007807 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
Igor Breger4c4cd782015-09-20 09:13:41 +00007808 (!cast<Instruction>(NAME#SUFF#Zr)
7809 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7810
Craig Toppereff606c2017-11-06 04:04:01 +00007811 def : Pat<(Intr VR128X:$src),
7812 (!cast<Instruction>(NAME#SUFF#Zr_Int) VR128X:$src,
7813 VR128X:$src)>;
7814}
7815
7816let Predicates = [HasAVX512, OptForSize] in {
Craig Topper80405072017-11-11 08:24:12 +00007817 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
Igor Breger4c4cd782015-09-20 09:13:41 +00007818 (!cast<Instruction>(NAME#SUFF#Zm)
Craig Toppereff606c2017-11-06 04:04:01 +00007819 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
7820
Craig Topperd4f60942017-11-13 05:25:24 +00007821 def : Pat<(Intr _.ScalarIntMemCPat:$src2),
Craig Toppereff606c2017-11-06 04:04:01 +00007822 (!cast<Instruction>(NAME#SUFF#Zm_Int)
7823 (_.VT (IMPLICIT_DEF)), addr:$src2)>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007824}
Craig Toppereff606c2017-11-06 04:04:01 +00007825
Craig Topperd6471cb2017-11-05 21:14:06 +00007826}
Igor Breger4c4cd782015-09-20 09:13:41 +00007827
7828multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007829 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", SSE_SQRTPS, f32x_info, "SS",
Craig Topper80405072017-11-11 08:24:12 +00007830 int_x86_sse_sqrt_ss>,
Craig Toppereff606c2017-11-06 04:04:01 +00007831 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS, NotMemoryFoldable;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007832 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", SSE_SQRTPD, f64x_info, "SD",
Craig Topper80405072017-11-11 08:24:12 +00007833 int_x86_sse2_sqrt_sd>,
Craig Toppereff606c2017-11-06 04:04:01 +00007834 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007835 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007836}
7837
Craig Topper80405072017-11-11 08:24:12 +00007838defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt">,
7839 avx512_sqrt_packed_all_round<0x51, "vsqrt">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007840
Igor Breger4c4cd782015-09-20 09:13:41 +00007841defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007842
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007843multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
7844 OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007845 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00007846 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007847 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7848 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007849 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007850 (i32 imm:$src3))), itins.rr>,
7851 Sched<[itins.Sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007852
Craig Topper0ccec702017-11-11 08:24:15 +00007853 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007854 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007855 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00007856 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007857 (i32 imm:$src3), (i32 FROUND_NO_EXC))), itins.rr>, EVEX_B,
7858 Sched<[itins.Sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007859
Craig Topper0ccec702017-11-11 08:24:15 +00007860 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00007861 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007862 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007863 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00007864 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007865 _.ScalarIntMemCPat:$src2, (i32 imm:$src3))), itins.rm>,
7866 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007867
Craig Topper0ccec702017-11-11 08:24:15 +00007868 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7869 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7870 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
7871 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007872 [], itins.rr>, Sched<[itins.Sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00007873
7874 let mayLoad = 1 in
7875 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7876 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7877 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007878 [], itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00007879 }
7880 }
7881
7882 let Predicates = [HasAVX512] in {
7883 def : Pat<(ffloor _.FRC:$src),
7884 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7885 _.FRC:$src, (i32 0x9)))>;
7886 def : Pat<(fceil _.FRC:$src),
7887 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7888 _.FRC:$src, (i32 0xa)))>;
7889 def : Pat<(ftrunc _.FRC:$src),
7890 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7891 _.FRC:$src, (i32 0xb)))>;
7892 def : Pat<(frint _.FRC:$src),
7893 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7894 _.FRC:$src, (i32 0x4)))>;
7895 def : Pat<(fnearbyint _.FRC:$src),
7896 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7897 _.FRC:$src, (i32 0xc)))>;
7898 }
7899
7900 let Predicates = [HasAVX512, OptForSize] in {
7901 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
7902 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7903 addr:$src, (i32 0x9)))>;
7904 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
7905 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7906 addr:$src, (i32 0xa)))>;
7907 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
7908 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7909 addr:$src, (i32 0xb)))>;
7910 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
7911 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7912 addr:$src, (i32 0x4)))>;
7913 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
7914 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7915 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007916 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007917}
7918
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007919defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", SSE_ALU_F32S,
7920 f32x_info>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007921
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007922defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", SSE_ALU_F64S,
7923 f64x_info>, VEX_W, AVX512AIi8Base, EVEX_4V,
7924 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007925
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007926//-------------------------------------------------
7927// Integer truncate and extend operations
7928//-------------------------------------------------
7929
Igor Breger074a64e2015-07-24 17:24:15 +00007930multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7931 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7932 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007933 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007934 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7935 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7936 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7937 EVEX, T8XS;
7938
Craig Topper52e2e832016-07-22 05:46:44 +00007939 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7940 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007941 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7942 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007943 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007944 []>, EVEX;
7945
Igor Breger074a64e2015-07-24 17:24:15 +00007946 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7947 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007948 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007949 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007950 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007951}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007952
Igor Breger074a64e2015-07-24 17:24:15 +00007953multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7954 X86VectorVTInfo DestInfo,
7955 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007956
Igor Breger074a64e2015-07-24 17:24:15 +00007957 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7958 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7959 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007960
Igor Breger074a64e2015-07-24 17:24:15 +00007961 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7962 (SrcInfo.VT SrcInfo.RC:$src)),
7963 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7964 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7965}
7966
Igor Breger074a64e2015-07-24 17:24:15 +00007967multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7968 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7969 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7970 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7971 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7972 Predicate prd = HasAVX512>{
7973
7974 let Predicates = [HasVLX, prd] in {
7975 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7976 DestInfoZ128, x86memopZ128>,
7977 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7978 truncFrag, mtruncFrag>, EVEX_V128;
7979
7980 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7981 DestInfoZ256, x86memopZ256>,
7982 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7983 truncFrag, mtruncFrag>, EVEX_V256;
7984 }
7985 let Predicates = [prd] in
7986 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7987 DestInfoZ, x86memopZ>,
7988 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7989 truncFrag, mtruncFrag>, EVEX_V512;
7990}
7991
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007992multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7993 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007994 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7995 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007996 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007997}
7998
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007999multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8000 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008001 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8002 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008003 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008004}
8005
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008006multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
8007 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008008 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
8009 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008010 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008011}
8012
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008013multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
8014 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008015 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8016 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008017 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008018}
8019
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008020multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
8021 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008022 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
8023 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008024 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008025}
8026
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008027multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8028 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00008029 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
8030 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008031 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008032}
8033
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008034defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
8035 truncstorevi8, masked_truncstorevi8>;
8036defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
8037 truncstore_s_vi8, masked_truncstore_s_vi8>;
8038defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
8039 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008040
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008041defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
8042 truncstorevi16, masked_truncstorevi16>;
8043defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
8044 truncstore_s_vi16, masked_truncstore_s_vi16>;
8045defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
8046 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008047
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008048defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
8049 truncstorevi32, masked_truncstorevi32>;
8050defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
8051 truncstore_s_vi32, masked_truncstore_s_vi32>;
8052defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
8053 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008054
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008055defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
8056 truncstorevi8, masked_truncstorevi8>;
8057defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
8058 truncstore_s_vi8, masked_truncstore_s_vi8>;
8059defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
8060 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008061
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008062defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
8063 truncstorevi16, masked_truncstorevi16>;
8064defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
8065 truncstore_s_vi16, masked_truncstore_s_vi16>;
8066defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
8067 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008068
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008069defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
8070 truncstorevi8, masked_truncstorevi8>;
8071defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
8072 truncstore_s_vi8, masked_truncstore_s_vi8>;
8073defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
8074 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008075
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008076let Predicates = [HasAVX512, NoVLX] in {
8077def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
8078 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008079 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008080 VR256X:$src, sub_ymm)))), sub_xmm))>;
8081def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
8082 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008083 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008084 VR256X:$src, sub_ymm)))), sub_xmm))>;
8085}
8086
8087let Predicates = [HasBWI, NoVLX] in {
8088def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008089 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008090 VR256X:$src, sub_ymm))), sub_xmm))>;
8091}
8092
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008093multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008094 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00008095 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008096 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008097 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8098 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
8099 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
8100 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008101
Craig Toppere1cac152016-06-07 07:27:54 +00008102 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8103 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
8104 (DestInfo.VT (LdFrag addr:$src))>,
8105 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00008106 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008107}
8108
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008109multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008110 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008111 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8112 let Predicates = [HasVLX, HasBWI] in {
8113 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008114 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008115 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008116
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008117 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008118 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008119 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008120 }
8121 let Predicates = [HasBWI] in {
8122 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008123 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008124 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008125 }
8126}
8127
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008128multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008129 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008130 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8131 let Predicates = [HasVLX, HasAVX512] in {
8132 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008133 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008134 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008135
8136 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008137 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008138 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008139 }
8140 let Predicates = [HasAVX512] in {
8141 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008142 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008143 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008144 }
8145}
8146
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008147multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008148 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008149 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
8150 let Predicates = [HasVLX, HasAVX512] in {
8151 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008152 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008153 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008154
8155 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008156 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008157 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008158 }
8159 let Predicates = [HasAVX512] in {
8160 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008161 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008162 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008163 }
8164}
8165
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008166multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008167 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008168 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8169 let Predicates = [HasVLX, HasAVX512] in {
8170 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008171 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008172 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008173
8174 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008175 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008176 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008177 }
8178 let Predicates = [HasAVX512] in {
8179 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008180 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008181 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008182 }
8183}
8184
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008185multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008186 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008187 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
8188 let Predicates = [HasVLX, HasAVX512] in {
8189 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008190 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008191 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008192
8193 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008194 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008195 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008196 }
8197 let Predicates = [HasAVX512] in {
8198 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008199 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008200 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008201 }
8202}
8203
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008204multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008205 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008206 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
8207
8208 let Predicates = [HasVLX, HasAVX512] in {
8209 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008210 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008211 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8212
8213 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008214 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008215 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8216 }
8217 let Predicates = [HasAVX512] in {
8218 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008219 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008220 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8221 }
8222}
8223
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008224defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
8225defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
8226defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
8227defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
8228defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
8229defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008230
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008231defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
8232defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
8233defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
8234defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
8235defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
8236defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008237
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008238
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008239multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8240 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008241 // 128-bit patterns
8242 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008243 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008244 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008245 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008246 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008247 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008248 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008249 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008250 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008251 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008252 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8253 }
8254 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008255 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008256 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008257 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008258 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008259 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008260 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008261 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008262 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8263
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008264 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008265 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008266 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008267 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008268 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008269 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008270 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008271 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8272
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008273 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008274 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008275 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008276 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008277 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008278 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008279 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008280 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008281 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008282 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8283
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008284 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008285 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008286 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008287 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008288 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008289 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008290 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008291 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8292
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008293 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008294 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008295 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008296 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008297 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008298 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008299 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008300 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008301 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008302 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8303 }
8304 // 256-bit patterns
8305 let Predicates = [HasVLX, HasBWI] in {
8306 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8307 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8308 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8309 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8310 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8311 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8312 }
8313 let Predicates = [HasVLX] in {
8314 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8315 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8316 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8317 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8318 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8319 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8320 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8321 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8322
8323 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8324 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8325 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8326 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8327 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8328 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8329 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8330 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8331
8332 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8333 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8334 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8335 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8336 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8337 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8338
8339 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8340 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8341 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8342 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8343 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8344 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8345 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8346 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8347
8348 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8349 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8350 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8351 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8352 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8353 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8354 }
8355 // 512-bit patterns
8356 let Predicates = [HasBWI] in {
8357 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8358 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8359 }
8360 let Predicates = [HasAVX512] in {
8361 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8362 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8363
8364 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8365 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008366 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8367 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008368
8369 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8370 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8371
8372 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8373 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8374
8375 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8376 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8377 }
8378}
8379
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008380defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8381defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008382
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008383//===----------------------------------------------------------------------===//
8384// GATHER - SCATTER Operations
8385
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008386multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00008387 X86MemOperand memop, PatFrag GatherNode,
8388 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008389 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8390 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00008391 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
8392 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008393 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008394 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00008395 [(set _.RC:$dst, MaskRC:$mask_wb,
8396 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008397 vectoraddr:$src2))]>, EVEX, EVEX_K,
8398 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008399}
Cameron McInally45325962014-03-26 13:50:50 +00008400
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008401multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8402 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8403 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008404 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008405 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008406 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008407let Predicates = [HasVLX] in {
8408 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008409 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008410 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008411 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008412 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008413 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008414 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008415 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008416}
Cameron McInally45325962014-03-26 13:50:50 +00008417}
8418
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008419multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8420 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008421 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008422 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008423 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008424 mgatherv8i64>, EVEX_V512;
8425let Predicates = [HasVLX] in {
8426 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008427 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008428 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008429 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008430 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008431 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008432 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00008433 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00008434 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008435}
Cameron McInally45325962014-03-26 13:50:50 +00008436}
Michael Liao5bf95782014-12-04 05:20:33 +00008437
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008438
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008439defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8440 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8441
8442defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8443 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008444
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008445multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8446 X86MemOperand memop, PatFrag ScatterNode> {
8447
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008448let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008449
8450 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8451 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008452 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008453 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8454 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8455 _.KRCWM:$mask, vectoraddr:$dst))]>,
8456 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008457}
8458
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008459multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8460 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8461 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008462 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008463 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008464 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008465let Predicates = [HasVLX] in {
8466 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008467 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008468 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008469 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008470 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008471 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008472 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008473 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008474}
Cameron McInally45325962014-03-26 13:50:50 +00008475}
8476
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008477multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8478 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008479 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008480 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008481 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008482 mscatterv8i64>, EVEX_V512;
8483let Predicates = [HasVLX] in {
8484 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008485 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008486 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008487 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008488 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008489 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008490 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8491 vx64xmem, mscatterv2i64>, EVEX_V128;
8492}
Cameron McInally45325962014-03-26 13:50:50 +00008493}
8494
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008495defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8496 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008497
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008498defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8499 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008500
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008501// prefetch
8502multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8503 RegisterClass KRC, X86MemOperand memop> {
8504 let Predicates = [HasPFI], hasSideEffects = 1 in
8505 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008506 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008507 []>, EVEX, EVEX_K;
8508}
8509
8510defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008511 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008512
8513defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008514 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008515
8516defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008517 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008518
8519defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008520 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008521
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008522defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008523 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008524
8525defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008526 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008527
8528defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008529 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008530
8531defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008532 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008533
8534defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008535 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008536
8537defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008538 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008539
8540defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008541 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008542
8543defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008544 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008545
8546defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008547 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008548
8549defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008550 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008551
8552defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008553 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008554
8555defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008556 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008557
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008558multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008559def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008560 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008561 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8562}
Michael Liao5bf95782014-12-04 05:20:33 +00008563
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008564// Use 512bit version to implement 128/256 bit in case NoVLX.
8565multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8566 X86VectorVTInfo _> {
8567
8568 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8569 (X86Info.VT (EXTRACT_SUBREG
8570 (_.VT (!cast<Instruction>(NAME#"Zrr")
8571 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8572 X86Info.SubRegIdx))>;
8573}
8574
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008575multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8576 string OpcodeStr, Predicate prd> {
8577let Predicates = [prd] in
8578 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8579
8580 let Predicates = [prd, HasVLX] in {
8581 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8582 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8583 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008584let Predicates = [prd, NoVLX] in {
8585 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8586 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8587 }
8588
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008589}
8590
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008591defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8592defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8593defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8594defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008595
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008596multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008597 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8598 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8599 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8600}
8601
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008602// Use 512bit version to implement 128/256 bit in case NoVLX.
8603multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008604 X86VectorVTInfo _> {
8605
8606 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8607 (_.KVT (COPY_TO_REGCLASS
8608 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008609 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008610 _.RC:$src, _.SubRegIdx)),
8611 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008612}
8613
8614multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008615 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8616 let Predicates = [prd] in
8617 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8618 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008619
8620 let Predicates = [prd, HasVLX] in {
8621 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008622 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008623 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008624 EVEX_V128;
8625 }
8626 let Predicates = [prd, NoVLX] in {
8627 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8628 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008629 }
8630}
8631
8632defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8633 avx512vl_i8_info, HasBWI>;
8634defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8635 avx512vl_i16_info, HasBWI>, VEX_W;
8636defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8637 avx512vl_i32_info, HasDQI>;
8638defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8639 avx512vl_i64_info, HasDQI>, VEX_W;
8640
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008641//===----------------------------------------------------------------------===//
8642// AVX-512 - COMPRESS and EXPAND
8643//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008644
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008645// FIXME: Is there a better scheduler itinerary for VPCOMPRESS/VPEXPAND?
8646let Sched = WriteShuffle256 in {
8647def AVX512_COMPRESS : OpndItins<
8648 IIC_SSE_INTALU_P_RR, IIC_SSE_INTALU_P_RM
8649>;
8650def AVX512_EXPAND : OpndItins<
8651 IIC_SSE_INTALU_P_RR, IIC_SSE_INTALU_P_RM
8652>;
8653}
8654
Ayman Musad7a5ed42016-09-26 06:22:08 +00008655multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008656 string OpcodeStr, OpndItins itins> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008657 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008658 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008659 (_.VT (X86compress _.RC:$src1)), itins.rr>, AVX5128IBase,
8660 Sched<[itins.Sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008661
Craig Toppere1cac152016-06-07 07:27:54 +00008662 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008663 def mr : AVX5128I<opc, MRMDestMem, (outs),
8664 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008665 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008666 []>, EVEX_CD8<_.EltSize, CD8VT1>,
8667 Sched<[itins.Sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008668
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008669 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8670 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008671 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008672 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008673 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
8674 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008675}
8676
Ayman Musad7a5ed42016-09-26 06:22:08 +00008677multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008678 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8679 (_.VT _.RC:$src)),
8680 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8681 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8682}
8683
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008684multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008685 OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008686 AVX512VLVectorVTInfo VTInfo,
8687 Predicate Pred = HasAVX512> {
8688 let Predicates = [Pred] in
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008689 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008690 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008691
Coby Tayree71e37cc2017-11-21 09:48:44 +00008692 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008693 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008694 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008695 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008696 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008697 }
8698}
8699
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008700defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", AVX512_COMPRESS,
8701 avx512vl_i32_info>, EVEX;
8702defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", AVX512_COMPRESS,
8703 avx512vl_i64_info>, EVEX, VEX_W;
8704defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", AVX512_COMPRESS,
8705 avx512vl_f32_info>, EVEX;
8706defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", AVX512_COMPRESS,
8707 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008708
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008709// expand
8710multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008711 string OpcodeStr, OpndItins itins> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008712 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008713 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008714 (_.VT (X86expand _.RC:$src1)), itins.rr>, AVX5128IBase,
8715 Sched<[itins.Sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008716
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008717 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8718 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8719 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008720 (_.LdFrag addr:$src1))))), itins.rm>,
8721 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
8722 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008723}
8724
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008725multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8726
8727 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8728 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8729 _.KRCWM:$mask, addr:$src)>;
8730
8731 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8732 (_.VT _.RC:$src0))),
8733 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8734 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8735}
8736
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008737multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008738 OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008739 AVX512VLVectorVTInfo VTInfo,
8740 Predicate Pred = HasAVX512> {
8741 let Predicates = [Pred] in
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008742 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008743 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008744
Coby Tayree71e37cc2017-11-21 09:48:44 +00008745 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008746 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008747 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008748 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008749 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008750 }
8751}
8752
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008753defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", AVX512_EXPAND,
8754 avx512vl_i32_info>, EVEX;
8755defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", AVX512_EXPAND,
8756 avx512vl_i64_info>, EVEX, VEX_W;
8757defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", AVX512_EXPAND,
8758 avx512vl_f32_info>, EVEX;
8759defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", AVX512_EXPAND,
8760 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008761
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008762//handle instruction reg_vec1 = op(reg_vec,imm)
8763// op(mem_vec,imm)
8764// op(broadcast(eltVt),imm)
8765//all instruction created with FROUND_CURRENT
8766multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008767 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008768 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008769 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8770 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008771 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008772 (OpNode (_.VT _.RC:$src1),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008773 (i32 imm:$src2)), itins.rr>, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008774 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8775 (ins _.MemOp:$src1, i32u8imm:$src2),
8776 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8777 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008778 (i32 imm:$src2)), itins.rm>,
8779 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008780 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8781 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8782 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8783 "${src1}"##_.BroadcastStr##", $src2",
8784 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008785 (i32 imm:$src2)), itins.rm>, EVEX_B,
8786 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008787 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008788}
8789
8790//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8791multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008792 SDNode OpNode, OpndItins itins,
8793 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008794 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008795 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8796 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008797 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008798 "$src1, {sae}, $src2",
8799 (OpNode (_.VT _.RC:$src1),
8800 (i32 imm:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008801 (i32 FROUND_NO_EXC)), itins.rr>,
8802 EVEX_B, Sched<[itins.Sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008803}
8804
8805multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008806 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008807 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008808 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008809 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8810 _.info512>,
8811 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
8812 itins, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008813 }
8814 let Predicates = [prd, HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008815 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8816 _.info128>, EVEX_V128;
8817 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8818 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008819 }
8820}
8821
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008822//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8823// op(reg_vec2,mem_vec,imm)
8824// op(reg_vec2,broadcast(eltVt),imm)
8825//all instruction created with FROUND_CURRENT
8826multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008827 OpndItins itins, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008828 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008829 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008830 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008831 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8832 (OpNode (_.VT _.RC:$src1),
8833 (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008834 (i32 imm:$src3)), itins.rr>,
8835 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008836 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8837 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8838 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8839 (OpNode (_.VT _.RC:$src1),
8840 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008841 (i32 imm:$src3)), itins.rm>,
8842 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008843 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8844 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8845 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8846 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8847 (OpNode (_.VT _.RC:$src1),
8848 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008849 (i32 imm:$src3)), itins.rm>, EVEX_B,
8850 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008851 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008852}
8853
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008854//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8855// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008856multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +00008857 OpndItins itins, X86VectorVTInfo DestInfo,
8858 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008859 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008860 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8861 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8862 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8863 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8864 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrim36be8522017-11-29 18:52:20 +00008865 (i8 imm:$src3))), itins.rr>,
8866 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008867 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8868 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8869 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8870 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8871 (SrcInfo.VT (bitconvert
8872 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrim36be8522017-11-29 18:52:20 +00008873 (i8 imm:$src3))), itins.rm>,
8874 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008875 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008876}
8877
8878//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8879// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008880// op(reg_vec2,broadcast(eltVt),imm)
8881multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +00008882 OpndItins itins, X86VectorVTInfo _>:
8883 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, itins, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008884
Craig Topper05948fb2016-08-02 05:11:15 +00008885 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008886 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8887 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8888 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8889 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8890 (OpNode (_.VT _.RC:$src1),
8891 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrim36be8522017-11-29 18:52:20 +00008892 (i8 imm:$src3)), itins.rm>, EVEX_B,
8893 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008894}
8895
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008896//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8897// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008898multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008899 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008900 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008901 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008902 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008903 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8904 (OpNode (_.VT _.RC:$src1),
8905 (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008906 (i32 imm:$src3)), itins.rr>,
8907 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008908 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008909 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008910 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8911 (OpNode (_.VT _.RC:$src1),
8912 (_.VT (scalar_to_vector
8913 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008914 (i32 imm:$src3)), itins.rm>,
8915 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008916 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008917}
8918
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008919//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8920multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008921 SDNode OpNode, OpndItins itins,
8922 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008923 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008924 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008925 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008926 OpcodeStr, "$src3, {sae}, $src2, $src1",
8927 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008928 (OpNode (_.VT _.RC:$src1),
8929 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008930 (i32 imm:$src3),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008931 (i32 FROUND_NO_EXC)), itins.rr>,
8932 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008933}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008934
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008935//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008936multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8937 OpndItins itins, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008938 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008939 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8940 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008941 OpcodeStr, "$src3, {sae}, $src2, $src1",
8942 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008943 (OpNode (_.VT _.RC:$src1),
8944 (_.VT _.RC:$src2),
8945 (i32 imm:$src3),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008946 (i32 FROUND_NO_EXC)), itins.rr>,
8947 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008948}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008949
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008950multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008951 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008952 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008953 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008954 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info512>,
8955 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, itins, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008956 EVEX_V512;
8957
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008958 }
8959 let Predicates = [prd, HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008960 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008961 EVEX_V128;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008962 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008963 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008964 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008965}
8966
Igor Breger2ae0fe32015-08-31 11:14:02 +00008967multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrim36be8522017-11-29 18:52:20 +00008968 OpndItins itins, AVX512VLVectorVTInfo DestInfo,
8969 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +00008970 let Predicates = [Pred] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00008971 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008972 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8973 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00008974 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00008975 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008976 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrim36be8522017-11-29 18:52:20 +00008977 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008978 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8979 }
8980}
8981
Igor Breger00d9f842015-06-08 14:03:17 +00008982multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrim36be8522017-11-29 18:52:20 +00008983 bits<8> opc, SDNode OpNode, OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008984 Predicate Pred = HasAVX512> {
8985 let Predicates = [Pred] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00008986 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +00008987 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00008988 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00008989 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
8990 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +00008991 }
8992}
8993
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008994multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008995 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008996 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008997 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008998 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, itins, _>,
8999 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, itins, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009000 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009001}
9002
Igor Breger1e58e8a2015-09-02 11:18:55 +00009003multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009004 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009005 SDNode OpNodeRnd, SizeItins itins, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +00009006 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009007 opcPs, OpNode, OpNodeRnd, itins.s, prd>,
9008 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009009 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009010 opcPd, OpNode, OpNodeRnd, itins.d, prd>,
9011 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009012}
9013
Igor Breger1e58e8a2015-09-02 11:18:55 +00009014defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009015 X86VReduce, X86VReduceRnd, SSE_ALU_ITINS_P, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +00009016 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009017defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009018 X86VRndScale, X86VRndScaleRnd, SSE_ALU_ITINS_P, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009019 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009020defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009021 X86VGetMant, X86VGetMantRnd, SSE_ALU_ITINS_P, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009022 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009023
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009024defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009025 0x50, X86VRange, X86VRangeRnd,
9026 SSE_ALU_F64P, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009027 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9028defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009029 0x50, X86VRange, X86VRangeRnd,
9030 SSE_ALU_F32P, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009031 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9032
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009033defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
9034 f64x_info, 0x51, X86Ranges, X86RangesRnd, SSE_ALU_F64S, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009035 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9036defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009037 0x51, X86Ranges, X86RangesRnd, SSE_ALU_F32S, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009038 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9039
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009040defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009041 0x57, X86Reduces, X86ReducesRnd, SSE_ALU_F64S, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009042 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9043defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009044 0x57, X86Reduces, X86ReducesRnd, SSE_ALU_F32S, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009045 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009046
Igor Breger1e58e8a2015-09-02 11:18:55 +00009047defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009048 0x27, X86GetMants, X86GetMantsRnd, SSE_ALU_F64S, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009049 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9050defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009051 0x27, X86GetMants, X86GetMantsRnd, SSE_ALU_F32S, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009052 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9053
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009054let Predicates = [HasAVX512] in {
9055def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009056 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009057def : Pat<(v16f32 (fnearbyint VR512:$src)),
9058 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9059def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009060 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009061def : Pat<(v16f32 (frint VR512:$src)),
9062 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9063def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009064 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009065
9066def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009067 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009068def : Pat<(v8f64 (fnearbyint VR512:$src)),
9069 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9070def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009071 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009072def : Pat<(v8f64 (frint VR512:$src)),
9073 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9074def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009075 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009076}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009077
Craig Topperac2508252017-11-11 21:44:51 +00009078let Predicates = [HasVLX] in {
9079def : Pat<(v4f32 (ffloor VR128X:$src)),
9080 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
9081def : Pat<(v4f32 (fnearbyint VR128X:$src)),
9082 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
9083def : Pat<(v4f32 (fceil VR128X:$src)),
9084 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
9085def : Pat<(v4f32 (frint VR128X:$src)),
9086 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
9087def : Pat<(v4f32 (ftrunc VR128X:$src)),
9088 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
9089
9090def : Pat<(v2f64 (ffloor VR128X:$src)),
9091 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
9092def : Pat<(v2f64 (fnearbyint VR128X:$src)),
9093 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
9094def : Pat<(v2f64 (fceil VR128X:$src)),
9095 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
9096def : Pat<(v2f64 (frint VR128X:$src)),
9097 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
9098def : Pat<(v2f64 (ftrunc VR128X:$src)),
9099 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
9100
9101def : Pat<(v8f32 (ffloor VR256X:$src)),
9102 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
9103def : Pat<(v8f32 (fnearbyint VR256X:$src)),
9104 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
9105def : Pat<(v8f32 (fceil VR256X:$src)),
9106 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
9107def : Pat<(v8f32 (frint VR256X:$src)),
9108 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
9109def : Pat<(v8f32 (ftrunc VR256X:$src)),
9110 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
9111
9112def : Pat<(v4f64 (ffloor VR256X:$src)),
9113 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
9114def : Pat<(v4f64 (fnearbyint VR256X:$src)),
9115 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
9116def : Pat<(v4f64 (fceil VR256X:$src)),
9117 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
9118def : Pat<(v4f64 (frint VR256X:$src)),
9119 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
9120def : Pat<(v4f64 (ftrunc VR256X:$src)),
9121 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
9122}
9123
Simon Pilgrim36be8522017-11-29 18:52:20 +00009124multiclass avx512_shuff_packed_128<string OpcodeStr, OpndItins itins,
9125 AVX512VLVectorVTInfo _, bits<8> opc>{
Craig Topper42a53532017-08-16 23:38:25 +00009126 let Predicates = [HasAVX512] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009127 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, itins, _.info512>, EVEX_V512;
Craig Topper42a53532017-08-16 23:38:25 +00009128
9129 }
9130 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009131 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, itins, _.info256>, EVEX_V256;
Craig Topper42a53532017-08-16 23:38:25 +00009132 }
9133}
9134
Simon Pilgrim36be8522017-11-29 18:52:20 +00009135defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", SSE_SHUFP,
9136 avx512vl_f32_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9137defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", SSE_SHUFP,
9138 avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9139defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", SSE_SHUFP,
9140 avx512vl_i32_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9141defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", SSE_SHUFP,
9142 avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009143
Craig Topperb561e662017-01-19 02:34:29 +00009144let Predicates = [HasAVX512] in {
9145// Provide fallback in case the load node that is used in the broadcast
9146// patterns above is used by additional users, which prevents the pattern
9147// selection.
9148def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9149 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9150 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9151 0)>;
9152def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9153 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9154 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9155 0)>;
9156
9157def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9158 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9159 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9160 0)>;
9161def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9162 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9163 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9164 0)>;
9165
9166def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9167 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9168 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9169 0)>;
9170
9171def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9172 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9173 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9174 0)>;
9175}
9176
Simon Pilgrim36be8522017-11-29 18:52:20 +00009177multiclass avx512_valign<string OpcodeStr, OpndItins itins,
9178 AVX512VLVectorVTInfo VTInfo_I> {
9179 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign, itins>,
Igor Breger00d9f842015-06-08 14:03:17 +00009180 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009181}
9182
Simon Pilgrim36be8522017-11-29 18:52:20 +00009183defm VALIGND: avx512_valign<"valignd", SSE_PALIGN, avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009184 EVEX_CD8<32, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009185defm VALIGNQ: avx512_valign<"valignq", SSE_PALIGN, avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009186 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009187
Simon Pilgrim36be8522017-11-29 18:52:20 +00009188defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr", SSE_PALIGN,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009189 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009190 EVEX_CD8<8, CD8VF>;
9191
Craig Topper333897e2017-11-03 06:48:02 +00009192// Fragments to help convert valignq into masked valignd. Or valignq/valignd
9193// into vpalignr.
9194def ValignqImm32XForm : SDNodeXForm<imm, [{
9195 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
9196}]>;
9197def ValignqImm8XForm : SDNodeXForm<imm, [{
9198 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
9199}]>;
9200def ValigndImm8XForm : SDNodeXForm<imm, [{
9201 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
9202}]>;
9203
9204multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
9205 X86VectorVTInfo From, X86VectorVTInfo To,
9206 SDNodeXForm ImmXForm> {
9207 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9208 (bitconvert
9209 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9210 imm:$src3))),
9211 To.RC:$src0)),
9212 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
9213 To.RC:$src1, To.RC:$src2,
9214 (ImmXForm imm:$src3))>;
9215
9216 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9217 (bitconvert
9218 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9219 imm:$src3))),
9220 To.ImmAllZerosV)),
9221 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
9222 To.RC:$src1, To.RC:$src2,
9223 (ImmXForm imm:$src3))>;
9224
9225 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9226 (bitconvert
9227 (From.VT (OpNode From.RC:$src1,
9228 (bitconvert (To.LdFrag addr:$src2)),
9229 imm:$src3))),
9230 To.RC:$src0)),
9231 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
9232 To.RC:$src1, addr:$src2,
9233 (ImmXForm imm:$src3))>;
9234
9235 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9236 (bitconvert
9237 (From.VT (OpNode From.RC:$src1,
9238 (bitconvert (To.LdFrag addr:$src2)),
9239 imm:$src3))),
9240 To.ImmAllZerosV)),
9241 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
9242 To.RC:$src1, addr:$src2,
9243 (ImmXForm imm:$src3))>;
9244}
9245
9246multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
9247 X86VectorVTInfo From,
9248 X86VectorVTInfo To,
9249 SDNodeXForm ImmXForm> :
9250 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
9251 def : Pat<(From.VT (OpNode From.RC:$src1,
9252 (bitconvert (To.VT (X86VBroadcast
9253 (To.ScalarLdFrag addr:$src2)))),
9254 imm:$src3)),
9255 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
9256 (ImmXForm imm:$src3))>;
9257
9258 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9259 (bitconvert
9260 (From.VT (OpNode From.RC:$src1,
9261 (bitconvert
9262 (To.VT (X86VBroadcast
9263 (To.ScalarLdFrag addr:$src2)))),
9264 imm:$src3))),
9265 To.RC:$src0)),
9266 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
9267 To.RC:$src1, addr:$src2,
9268 (ImmXForm imm:$src3))>;
9269
9270 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9271 (bitconvert
9272 (From.VT (OpNode From.RC:$src1,
9273 (bitconvert
9274 (To.VT (X86VBroadcast
9275 (To.ScalarLdFrag addr:$src2)))),
9276 imm:$src3))),
9277 To.ImmAllZerosV)),
9278 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
9279 To.RC:$src1, addr:$src2,
9280 (ImmXForm imm:$src3))>;
9281}
9282
9283let Predicates = [HasAVX512] in {
9284 // For 512-bit we lower to the widest element type we can. So we only need
9285 // to handle converting valignq to valignd.
9286 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
9287 v16i32_info, ValignqImm32XForm>;
9288}
9289
9290let Predicates = [HasVLX] in {
9291 // For 128-bit we lower to the widest element type we can. So we only need
9292 // to handle converting valignq to valignd.
9293 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
9294 v4i32x_info, ValignqImm32XForm>;
9295 // For 256-bit we lower to the widest element type we can. So we only need
9296 // to handle converting valignq to valignd.
9297 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
9298 v8i32x_info, ValignqImm32XForm>;
9299}
9300
9301let Predicates = [HasVLX, HasBWI] in {
9302 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
9303 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
9304 v16i8x_info, ValignqImm8XForm>;
9305 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
9306 v16i8x_info, ValigndImm8XForm>;
9307}
9308
Simon Pilgrim36be8522017-11-29 18:52:20 +00009309defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
9310 SSE_INTMUL_ITINS_P, avx512vl_i16_info, avx512vl_i8_info>,
9311 EVEX_CD8<8, CD8VF>;
Igor Bregerf3ded812015-08-31 13:09:30 +00009312
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009313multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009314 OpndItins itins, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009315 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009316 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009317 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009318 "$src1", "$src1",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009319 (_.VT (OpNode _.RC:$src1)), itins.rr>, EVEX, AVX5128IBase,
9320 Sched<[itins.Sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009321
Craig Toppere1cac152016-06-07 07:27:54 +00009322 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9323 (ins _.MemOp:$src1), OpcodeStr,
9324 "$src1", "$src1",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009325 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1)))), itins.rm>,
9326 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
9327 Sched<[itins.Sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009328 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009329}
9330
9331multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009332 OpndItins itins, X86VectorVTInfo _> :
9333 avx512_unary_rm<opc, OpcodeStr, OpNode, itins, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009334 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9335 (ins _.ScalarMemOp:$src1), OpcodeStr,
9336 "${src1}"##_.BroadcastStr,
9337 "${src1}"##_.BroadcastStr,
9338 (_.VT (OpNode (X86VBroadcast
Simon Pilgrim756348c2017-11-29 13:49:51 +00009339 (_.ScalarLdFrag addr:$src1)))), itins.rm>,
9340 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
9341 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009342}
9343
9344multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009345 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
9346 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009347 let Predicates = [prd] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009348 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info512>,
9349 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009350
9351 let Predicates = [prd, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009352 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009353 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009354 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009355 EVEX_V128;
9356 }
9357}
9358
9359multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009360 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
9361 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009362 let Predicates = [prd] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009363 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009364 EVEX_V512;
9365
9366 let Predicates = [prd, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009367 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009368 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009369 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009370 EVEX_V128;
9371 }
9372}
9373
9374multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009375 SDNode OpNode, OpndItins itins, Predicate prd> {
9376 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, itins,
9377 avx512vl_i64_info, prd>, VEX_W;
9378 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, itins,
9379 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009380}
9381
9382multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009383 SDNode OpNode, OpndItins itins, Predicate prd> {
9384 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, itins,
9385 avx512vl_i16_info, prd>, VEX_WIG;
9386 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, itins,
9387 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009388}
9389
9390multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9391 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009392 string OpcodeStr, SDNode OpNode,
9393 OpndItins itins> {
9394 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, itins,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009395 HasAVX512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009396 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, itins,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009397 HasBWI>;
9398}
9399
Simon Pilgrim756348c2017-11-29 13:49:51 +00009400defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs, SSE_PABS>;
Igor Bregerf2460112015-07-26 14:41:44 +00009401
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009402// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9403let Predicates = [HasAVX512, NoVLX] in {
9404 def : Pat<(v4i64 (abs VR256X:$src)),
9405 (EXTRACT_SUBREG
9406 (VPABSQZrr
9407 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9408 sub_ymm)>;
9409 def : Pat<(v2i64 (abs VR128X:$src)),
9410 (EXTRACT_SUBREG
9411 (VPABSQZrr
9412 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9413 sub_xmm)>;
9414}
9415
Simon Pilgrim756348c2017-11-29 13:49:51 +00009416multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, OpndItins itins,
9417 Predicate prd> {
9418 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, itins, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009419}
9420
Simon Pilgrim756348c2017-11-29 13:49:51 +00009421// FIXME: Is there a better scheduler itinerary for VPLZCNT?
9422defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", SSE_INTALU_ITINS_P, HasCDI>;
9423
9424// FIXME: Is there a better scheduler itinerary for VPCONFLICT?
9425defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
9426 SSE_INTALU_ITINS_P, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009427
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009428// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9429let Predicates = [HasCDI, NoVLX] in {
9430 def : Pat<(v4i64 (ctlz VR256X:$src)),
9431 (EXTRACT_SUBREG
9432 (VPLZCNTQZrr
9433 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9434 sub_ymm)>;
9435 def : Pat<(v2i64 (ctlz VR128X:$src)),
9436 (EXTRACT_SUBREG
9437 (VPLZCNTQZrr
9438 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9439 sub_xmm)>;
9440
9441 def : Pat<(v8i32 (ctlz VR256X:$src)),
9442 (EXTRACT_SUBREG
9443 (VPLZCNTDZrr
9444 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9445 sub_ymm)>;
9446 def : Pat<(v4i32 (ctlz VR128X:$src)),
9447 (EXTRACT_SUBREG
9448 (VPLZCNTDZrr
9449 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9450 sub_xmm)>;
9451}
9452
Igor Breger24cab0f2015-11-16 07:22:00 +00009453//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009454// Counts number of ones - VPOPCNTD and VPOPCNTQ
9455//===---------------------------------------------------------------------===//
9456
Simon Pilgrim756348c2017-11-29 13:49:51 +00009457multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr,
9458 OpndItins itins, X86VectorVTInfo VTInfo> {
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009459 let Predicates = [HasVPOPCNTDQ] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009460 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, itins, VTInfo>, EVEX_V512;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009461}
9462
9463// Use 512bit version to implement 128/256 bit.
9464multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9465 let Predicates = [prd] in {
9466 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9467 (EXTRACT_SUBREG
9468 (!cast<Instruction>(NAME # "Zrr")
9469 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9470 _.info256.RC:$src1,
9471 _.info256.SubRegIdx)),
9472 _.info256.SubRegIdx)>;
9473
9474 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9475 (EXTRACT_SUBREG
9476 (!cast<Instruction>(NAME # "Zrr")
9477 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9478 _.info128.RC:$src1,
9479 _.info128.SubRegIdx)),
9480 _.info128.SubRegIdx)>;
9481 }
9482}
9483
Simon Pilgrim756348c2017-11-29 13:49:51 +00009484// FIXME: Is there a better scheduler itinerary for VPOPCNTD/VPOPCNTQ?
9485defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", SSE_INTALU_ITINS_P,
9486 v16i32_info>,
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009487 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009488
9489defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", SSE_INTALU_ITINS_P,
9490 v8i64_info>,
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009491 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9492
9493//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009494// Replicate Single FP - MOVSHDUP and MOVSLDUP
9495//===---------------------------------------------------------------------===//
Simon Pilgrim756348c2017-11-29 13:49:51 +00009496multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
9497 OpndItins itins> {
9498 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, itins,
9499 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009500}
9501
Simon Pilgrim756348c2017-11-29 13:49:51 +00009502defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup, SSE_MOVDDUP>;
9503defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup, SSE_MOVDDUP>;
Igor Breger1f782962015-11-19 08:26:56 +00009504
9505//===----------------------------------------------------------------------===//
9506// AVX-512 - MOVDDUP
9507//===----------------------------------------------------------------------===//
9508
9509multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009510 OpndItins itins, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009511 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009512 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9513 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009514 (_.VT (OpNode (_.VT _.RC:$src))), itins.rr>, EVEX,
9515 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009516 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9517 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9518 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrim756348c2017-11-29 13:49:51 +00009519 (_.ScalarLdFrag addr:$src))))),
9520 itins.rm>, EVEX, EVEX_CD8<_.EltSize, CD8VH>,
9521 Sched<[itins.Sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009522 }
Igor Breger1f782962015-11-19 08:26:56 +00009523}
9524
9525multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009526 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Igor Breger1f782962015-11-19 08:26:56 +00009527
Simon Pilgrim756348c2017-11-29 13:49:51 +00009528 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, itins, VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +00009529
9530 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009531 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, itins, VTInfo.info256>,
Igor Breger1f782962015-11-19 08:26:56 +00009532 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009533 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, itins, VTInfo.info128>,
Craig Topperf6c69562017-10-13 21:56:48 +00009534 EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +00009535 }
9536}
9537
Simon Pilgrim756348c2017-11-29 13:49:51 +00009538multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
9539 OpndItins itins> {
9540 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, itins,
Igor Breger1f782962015-11-19 08:26:56 +00009541 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009542}
9543
Simon Pilgrim756348c2017-11-29 13:49:51 +00009544defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SSE_MOVDDUP>;
Igor Breger1f782962015-11-19 08:26:56 +00009545
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009546let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009547def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009548 (VMOVDDUPZ128rm addr:$src)>;
9549def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9550 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +00009551def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9552 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +00009553
9554def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9555 (v2f64 VR128X:$src0)),
9556 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9557 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9558def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9559 (bitconvert (v4i32 immAllZerosV))),
9560 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9561
9562def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9563 (v2f64 VR128X:$src0)),
9564 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9565def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9566 (bitconvert (v4i32 immAllZerosV))),
9567 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +00009568
9569def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9570 (v2f64 VR128X:$src0)),
9571 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9572def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9573 (bitconvert (v4i32 immAllZerosV))),
9574 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009575}
Igor Breger1f782962015-11-19 08:26:56 +00009576
Igor Bregerf2460112015-07-26 14:41:44 +00009577//===----------------------------------------------------------------------===//
9578// AVX-512 - Unpack Instructions
9579//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009580defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9581 SSE_ALU_ITINS_S>;
9582defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9583 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009584
9585defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9586 SSE_INTALU_ITINS_P, HasBWI>;
9587defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9588 SSE_INTALU_ITINS_P, HasBWI>;
9589defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9590 SSE_INTALU_ITINS_P, HasBWI>;
9591defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9592 SSE_INTALU_ITINS_P, HasBWI>;
9593
9594defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9595 SSE_INTALU_ITINS_P, HasAVX512>;
9596defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9597 SSE_INTALU_ITINS_P, HasAVX512>;
9598defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9599 SSE_INTALU_ITINS_P, HasAVX512>;
9600defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9601 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009602
9603//===----------------------------------------------------------------------===//
9604// AVX-512 - Extract & Insert Integer Instructions
9605//===----------------------------------------------------------------------===//
9606
9607multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9608 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009609 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9610 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9611 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +00009612 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
9613 addr:$dst)]>,
Craig Toppere1cac152016-06-07 07:27:54 +00009614 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009615}
9616
9617multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9618 let Predicates = [HasBWI] in {
9619 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9620 (ins _.RC:$src1, u8imm:$src2),
9621 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9622 [(set GR32orGR64:$dst,
9623 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9624 EVEX, TAPD;
9625
9626 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9627 }
9628}
9629
9630multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9631 let Predicates = [HasBWI] in {
9632 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9633 (ins _.RC:$src1, u8imm:$src2),
9634 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9635 [(set GR32orGR64:$dst,
9636 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9637 EVEX, PD;
9638
Craig Topper99f6b622016-05-01 01:03:56 +00009639 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009640 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9641 (ins _.RC:$src1, u8imm:$src2),
9642 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009643 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009644
Igor Bregerdefab3c2015-10-08 12:55:01 +00009645 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9646 }
9647}
9648
9649multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9650 RegisterClass GRC> {
9651 let Predicates = [HasDQI] in {
9652 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9653 (ins _.RC:$src1, u8imm:$src2),
9654 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9655 [(set GRC:$dst,
9656 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9657 EVEX, TAPD;
9658
Craig Toppere1cac152016-06-07 07:27:54 +00009659 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9660 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9661 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9662 [(store (extractelt (_.VT _.RC:$src1),
9663 imm:$src2),addr:$dst)]>,
9664 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009665 }
9666}
9667
Craig Toppera33846a2017-10-22 06:18:23 +00009668defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
9669defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009670defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9671defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9672
9673multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9674 X86VectorVTInfo _, PatFrag LdFrag> {
9675 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9676 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9677 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9678 [(set _.RC:$dst,
9679 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9680 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9681}
9682
9683multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9684 X86VectorVTInfo _, PatFrag LdFrag> {
9685 let Predicates = [HasBWI] in {
9686 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9687 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9688 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9689 [(set _.RC:$dst,
9690 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9691
9692 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9693 }
9694}
9695
9696multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9697 X86VectorVTInfo _, RegisterClass GRC> {
9698 let Predicates = [HasDQI] in {
9699 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9700 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9701 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9702 [(set _.RC:$dst,
9703 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9704 EVEX_4V, TAPD;
9705
9706 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9707 _.ScalarLdFrag>, TAPD;
9708 }
9709}
9710
9711defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009712 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009713defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009714 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009715defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9716defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009717
Igor Bregera6297c72015-09-02 10:50:58 +00009718//===----------------------------------------------------------------------===//
9719// VSHUFPS - VSHUFPD Operations
9720//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +00009721
Igor Bregera6297c72015-09-02 10:50:58 +00009722multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9723 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +00009724 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
9725 SSE_SHUFP>, EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9726 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009727}
9728
9729defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9730defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009731
Asaf Badouhd2c35992015-09-02 14:21:54 +00009732//===----------------------------------------------------------------------===//
9733// AVX-512 - Byte shift Left/Right
9734//===----------------------------------------------------------------------===//
9735
9736multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9737 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9738 def rr : AVX512<opc, MRMr,
9739 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9740 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9741 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009742 def rm : AVX512<opc, MRMm,
9743 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9744 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9745 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009746 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9747 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009748}
9749
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009750multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009751 Format MRMm, string OpcodeStr, Predicate prd>{
9752 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009753 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009754 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009755 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009756 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009757 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009758 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009759 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009760 }
9761}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009762defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Craig Toppera33846a2017-10-22 06:18:23 +00009763 HasBWI>, AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009764defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Craig Toppera33846a2017-10-22 06:18:23 +00009765 HasBWI>, AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009766
9767
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009768multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009769 string OpcodeStr, X86VectorVTInfo _dst,
9770 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009771 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009772 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009773 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009774 [(set _dst.RC:$dst,(_dst.VT
9775 (OpNode (_src.VT _src.RC:$src1),
9776 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009777 def rm : AVX512BI<opc, MRMSrcMem,
9778 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9779 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9780 [(set _dst.RC:$dst,(_dst.VT
9781 (OpNode (_src.VT _src.RC:$src1),
9782 (_src.VT (bitconvert
9783 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009784}
9785
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009786multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009787 string OpcodeStr, Predicate prd> {
9788 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009789 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9790 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009791 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009792 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9793 v32i8x_info>, EVEX_V256;
9794 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9795 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009796 }
9797}
9798
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009799defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Craig Toppera33846a2017-10-22 06:18:23 +00009800 HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009801
Craig Topper4e794c72017-02-19 19:36:58 +00009802// Transforms to swizzle an immediate to enable better matching when
9803// memory operand isn't in the right place.
9804def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9805 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9806 uint8_t Imm = N->getZExtValue();
9807 // Swap bits 1/4 and 3/6.
9808 uint8_t NewImm = Imm & 0xa5;
9809 if (Imm & 0x02) NewImm |= 0x10;
9810 if (Imm & 0x10) NewImm |= 0x02;
9811 if (Imm & 0x08) NewImm |= 0x40;
9812 if (Imm & 0x40) NewImm |= 0x08;
9813 return getI8Imm(NewImm, SDLoc(N));
9814}]>;
9815def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9816 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9817 uint8_t Imm = N->getZExtValue();
9818 // Swap bits 2/4 and 3/5.
9819 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009820 if (Imm & 0x04) NewImm |= 0x10;
9821 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009822 if (Imm & 0x08) NewImm |= 0x20;
9823 if (Imm & 0x20) NewImm |= 0x08;
9824 return getI8Imm(NewImm, SDLoc(N));
9825}]>;
Craig Topper48905772017-02-19 21:32:15 +00009826def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9827 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9828 uint8_t Imm = N->getZExtValue();
9829 // Swap bits 1/2 and 5/6.
9830 uint8_t NewImm = Imm & 0x99;
9831 if (Imm & 0x02) NewImm |= 0x04;
9832 if (Imm & 0x04) NewImm |= 0x02;
9833 if (Imm & 0x20) NewImm |= 0x40;
9834 if (Imm & 0x40) NewImm |= 0x20;
9835 return getI8Imm(NewImm, SDLoc(N));
9836}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009837def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9838 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9839 uint8_t Imm = N->getZExtValue();
9840 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9841 uint8_t NewImm = Imm & 0x81;
9842 if (Imm & 0x02) NewImm |= 0x04;
9843 if (Imm & 0x04) NewImm |= 0x10;
9844 if (Imm & 0x08) NewImm |= 0x40;
9845 if (Imm & 0x10) NewImm |= 0x02;
9846 if (Imm & 0x20) NewImm |= 0x08;
9847 if (Imm & 0x40) NewImm |= 0x20;
9848 return getI8Imm(NewImm, SDLoc(N));
9849}]>;
9850def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9851 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9852 uint8_t Imm = N->getZExtValue();
9853 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9854 uint8_t NewImm = Imm & 0x81;
9855 if (Imm & 0x02) NewImm |= 0x10;
9856 if (Imm & 0x04) NewImm |= 0x02;
9857 if (Imm & 0x08) NewImm |= 0x20;
9858 if (Imm & 0x10) NewImm |= 0x04;
9859 if (Imm & 0x20) NewImm |= 0x40;
9860 if (Imm & 0x40) NewImm |= 0x08;
9861 return getI8Imm(NewImm, SDLoc(N));
9862}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009863
Igor Bregerb4bb1902015-10-15 12:33:24 +00009864multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009865 OpndItins itins, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009866 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009867 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9868 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009869 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009870 (OpNode (_.VT _.RC:$src1),
9871 (_.VT _.RC:$src2),
9872 (_.VT _.RC:$src3),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009873 (i8 imm:$src4)), itins.rr, 1, 1>,
9874 AVX512AIi8Base, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009875 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9876 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9877 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9878 (OpNode (_.VT _.RC:$src1),
9879 (_.VT _.RC:$src2),
9880 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009881 (i8 imm:$src4)), itins.rm, 1, 0>,
9882 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
9883 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009884 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9885 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9886 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9887 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9888 (OpNode (_.VT _.RC:$src1),
9889 (_.VT _.RC:$src2),
9890 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009891 (i8 imm:$src4)), itins.rm, 1, 0>, EVEX_B,
9892 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
9893 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009894 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009895
9896 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009897 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9898 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9899 _.RC:$src1)),
9900 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9901 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9902 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9903 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9904 _.RC:$src1)),
9905 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9906 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009907
9908 // Additional patterns for matching loads in other positions.
9909 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9910 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9911 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9912 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9913 def : Pat<(_.VT (OpNode _.RC:$src1,
9914 (bitconvert (_.LdFrag addr:$src3)),
9915 _.RC:$src2, (i8 imm:$src4))),
9916 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9917 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9918
9919 // Additional patterns for matching zero masking with loads in other
9920 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009921 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9922 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9923 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9924 _.ImmAllZerosV)),
9925 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9926 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9927 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9928 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9929 _.RC:$src2, (i8 imm:$src4)),
9930 _.ImmAllZerosV)),
9931 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9932 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009933
9934 // Additional patterns for matching masked loads with different
9935 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009936 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9937 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9938 _.RC:$src2, (i8 imm:$src4)),
9939 _.RC:$src1)),
9940 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9941 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009942 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9943 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9944 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9945 _.RC:$src1)),
9946 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9947 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9948 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9949 (OpNode _.RC:$src2, _.RC:$src1,
9950 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9951 _.RC:$src1)),
9952 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9953 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9954 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9955 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9956 _.RC:$src1, (i8 imm:$src4)),
9957 _.RC:$src1)),
9958 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9959 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9960 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9961 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9962 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9963 _.RC:$src1)),
9964 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9965 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009966
9967 // Additional patterns for matching broadcasts in other positions.
9968 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9969 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9970 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9971 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9972 def : Pat<(_.VT (OpNode _.RC:$src1,
9973 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9974 _.RC:$src2, (i8 imm:$src4))),
9975 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9976 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9977
9978 // Additional patterns for matching zero masking with broadcasts in other
9979 // positions.
9980 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9981 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9982 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9983 _.ImmAllZerosV)),
9984 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9985 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9986 (VPTERNLOG321_imm8 imm:$src4))>;
9987 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9988 (OpNode _.RC:$src1,
9989 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9990 _.RC:$src2, (i8 imm:$src4)),
9991 _.ImmAllZerosV)),
9992 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9993 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9994 (VPTERNLOG132_imm8 imm:$src4))>;
9995
9996 // Additional patterns for matching masked broadcasts with different
9997 // operand orders.
9998 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9999 (OpNode _.RC:$src1,
10000 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10001 _.RC:$src2, (i8 imm:$src4)),
10002 _.RC:$src1)),
10003 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10004 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010005 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10006 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10007 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10008 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010009 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010010 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10011 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10012 (OpNode _.RC:$src2, _.RC:$src1,
10013 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10014 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010015 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010016 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10017 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10018 (OpNode _.RC:$src2,
10019 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10020 _.RC:$src1, (i8 imm:$src4)),
10021 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010022 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010023 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10024 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10025 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10026 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10027 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010028 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010029 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010030}
10031
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010032multiclass avx512_common_ternlog<string OpcodeStr, OpndItins itins,
10033 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010034 let Predicates = [HasAVX512] in
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010035 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info512>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010036 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010037 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info128>, EVEX_V128;
10038 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info256>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010039 }
10040}
10041
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010042defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SSE_INTALU_ITINS_P,
10043 avx512vl_i32_info>;
10044defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SSE_INTALU_ITINS_P,
10045 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010046
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010047//===----------------------------------------------------------------------===//
10048// AVX-512 - FixupImm
10049//===----------------------------------------------------------------------===//
10050
10051multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +000010052 X86VectorVTInfo _>{
10053 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010054 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10055 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10056 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10057 (OpNode (_.VT _.RC:$src1),
10058 (_.VT _.RC:$src2),
10059 (_.IntVT _.RC:$src3),
10060 (i32 imm:$src4),
10061 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +000010062 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10063 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10064 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10065 (OpNode (_.VT _.RC:$src1),
10066 (_.VT _.RC:$src2),
10067 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10068 (i32 imm:$src4),
10069 (i32 FROUND_CURRENT))>;
10070 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10071 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10072 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10073 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10074 (OpNode (_.VT _.RC:$src1),
10075 (_.VT _.RC:$src2),
10076 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10077 (i32 imm:$src4),
10078 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010079 } // Constraints = "$src1 = $dst"
10080}
10081
10082multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +000010083 SDNode OpNode, X86VectorVTInfo _>{
10084let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010085 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10086 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010087 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010088 "$src2, $src3, {sae}, $src4",
10089 (OpNode (_.VT _.RC:$src1),
10090 (_.VT _.RC:$src2),
10091 (_.IntVT _.RC:$src3),
10092 (i32 imm:$src4),
10093 (i32 FROUND_NO_EXC))>, EVEX_B;
10094 }
10095}
10096
10097multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
10098 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010099 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10100 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010101 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10102 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10103 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10104 (OpNode (_.VT _.RC:$src1),
10105 (_.VT _.RC:$src2),
10106 (_src3VT.VT _src3VT.RC:$src3),
10107 (i32 imm:$src4),
10108 (i32 FROUND_CURRENT))>;
10109
10110 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10111 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10112 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10113 "$src2, $src3, {sae}, $src4",
10114 (OpNode (_.VT _.RC:$src1),
10115 (_.VT _.RC:$src2),
10116 (_src3VT.VT _src3VT.RC:$src3),
10117 (i32 imm:$src4),
10118 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +000010119 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10120 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10121 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10122 (OpNode (_.VT _.RC:$src1),
10123 (_.VT _.RC:$src2),
10124 (_src3VT.VT (scalar_to_vector
10125 (_src3VT.ScalarLdFrag addr:$src3))),
10126 (i32 imm:$src4),
10127 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010128 }
10129}
10130
10131multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
10132 let Predicates = [HasAVX512] in
10133 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10134 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
10135 AVX512AIi8Base, EVEX_4V, EVEX_V512;
10136 let Predicates = [HasAVX512, HasVLX] in {
10137 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
10138 AVX512AIi8Base, EVEX_4V, EVEX_V128;
10139 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
10140 AVX512AIi8Base, EVEX_4V, EVEX_V256;
10141 }
10142}
10143
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010144defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10145 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010146 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010147defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
10148 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010149 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010150defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010151 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010152defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010153 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010154
10155
10156
10157// Patterns used to select SSE scalar fp arithmetic instructions from
10158// either:
10159//
10160// (1) a scalar fp operation followed by a blend
10161//
10162// The effect is that the backend no longer emits unnecessary vector
10163// insert instructions immediately after SSE scalar fp instructions
10164// like addss or mulss.
10165//
10166// For example, given the following code:
10167// __m128 foo(__m128 A, __m128 B) {
10168// A[0] += B[0];
10169// return A;
10170// }
10171//
10172// Previously we generated:
10173// addss %xmm0, %xmm1
10174// movss %xmm1, %xmm0
10175//
10176// We now generate:
10177// addss %xmm1, %xmm0
10178//
10179// (2) a vector packed single/double fp operation followed by a vector insert
10180//
10181// The effect is that the backend converts the packed fp instruction
10182// followed by a vector insert into a single SSE scalar fp instruction.
10183//
10184// For example, given the following code:
10185// __m128 foo(__m128 A, __m128 B) {
10186// __m128 C = A + B;
10187// return (__m128) {c[0], a[1], a[2], a[3]};
10188// }
10189//
10190// Previously we generated:
10191// addps %xmm0, %xmm1
10192// movss %xmm1, %xmm0
10193//
10194// We now generate:
10195// addss %xmm1, %xmm0
10196
10197// TODO: Some canonicalization in lowering would simplify the number of
10198// patterns we have to try to match.
10199multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10200 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010201 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010202 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10203 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10204 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010205 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010206 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010207
Craig Topper5625d242016-07-29 06:06:00 +000010208 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010209 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10210 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010211 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10212
Craig Topper83f21452016-12-27 01:56:24 +000010213 // extracted masked scalar math op with insert via movss
10214 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10215 (scalar_to_vector
10216 (X86selects VK1WM:$mask,
10217 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10218 FR32X:$src2),
10219 FR32X:$src0))),
10220 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10221 VK1WM:$mask, v4f32:$src1,
10222 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010223 }
10224}
10225
10226defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10227defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10228defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10229defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10230
10231multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10232 let Predicates = [HasAVX512] in {
10233 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010234 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10235 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10236 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010237 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010238 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010239
Craig Topper5625d242016-07-29 06:06:00 +000010240 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010241 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10242 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010243 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10244
Craig Topper83f21452016-12-27 01:56:24 +000010245 // extracted masked scalar math op with insert via movss
10246 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10247 (scalar_to_vector
10248 (X86selects VK1WM:$mask,
10249 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10250 FR64X:$src2),
10251 FR64X:$src0))),
10252 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10253 VK1WM:$mask, v2f64:$src1,
10254 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010255 }
10256}
10257
10258defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10259defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10260defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10261defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010262
10263//===----------------------------------------------------------------------===//
10264// AES instructions
10265//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010266
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010267multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
10268 let Predicates = [HasVLX, HasVAES] in {
10269 defm Z128 : AESI_binop_rm_int<Op, OpStr,
10270 !cast<Intrinsic>(IntPrefix),
10271 loadv2i64, 0, VR128X, i128mem>,
10272 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
10273 defm Z256 : AESI_binop_rm_int<Op, OpStr,
10274 !cast<Intrinsic>(IntPrefix##"_256"),
10275 loadv4i64, 0, VR256X, i256mem>,
10276 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
10277 }
10278 let Predicates = [HasAVX512, HasVAES] in
10279 defm Z : AESI_binop_rm_int<Op, OpStr,
10280 !cast<Intrinsic>(IntPrefix##"_512"),
10281 loadv8i64, 0, VR512, i512mem>,
10282 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
10283}
10284
10285defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
10286defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
10287defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
10288defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
10289
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010290//===----------------------------------------------------------------------===//
10291// PCLMUL instructions - Carry less multiplication
10292//===----------------------------------------------------------------------===//
10293
10294let Predicates = [HasAVX512, HasVPCLMULQDQ] in
10295defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
10296 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
10297
10298let Predicates = [HasVLX, HasVPCLMULQDQ] in {
10299defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
10300 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
10301
10302defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
10303 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
10304 EVEX_CD8<64, CD8VF>, VEX_WIG;
10305}
10306
10307// Aliases
10308defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
10309defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
10310defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
10311
Coby Tayree71e37cc2017-11-21 09:48:44 +000010312//===----------------------------------------------------------------------===//
10313// VBMI2
10314//===----------------------------------------------------------------------===//
10315
10316multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010317 OpndItins itins, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010318 let Constraints = "$src1 = $dst",
10319 ExeDomain = VTI.ExeDomain in {
10320 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10321 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10322 "$src3, $src2", "$src2, $src3",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010323 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3)),
10324 itins.rr>, AVX512FMA3Base, Sched<[itins.Sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010325 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10326 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10327 "$src3, $src2", "$src2, $src3",
10328 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010329 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3))))),
10330 itins.rm>, AVX512FMA3Base,
10331 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010332 }
10333}
10334
10335multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010336 OpndItins itins, X86VectorVTInfo VTI>
10337 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010338 let Constraints = "$src1 = $dst",
10339 ExeDomain = VTI.ExeDomain in
10340 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10341 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
10342 "${src3}"##VTI.BroadcastStr##", $src2",
10343 "$src2, ${src3}"##VTI.BroadcastStr,
10344 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010345 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3)))),
10346 itins.rm>, AVX512FMA3Base, EVEX_B,
10347 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010348}
10349
10350multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010351 OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010352 let Predicates = [HasVBMI2] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010353 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info512>, EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010354 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010355 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info256>, EVEX_V256;
10356 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info128>, EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010357 }
10358}
10359
10360multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010361 OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010362 let Predicates = [HasVBMI2] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010363 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info512>, EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010364 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010365 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info256>, EVEX_V256;
10366 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info128>, EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010367 }
10368}
10369multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010370 SDNode OpNode, OpndItins itins> {
10371 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010372 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010373 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010374 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010375 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010376 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
10377}
10378
10379multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010380 SDNode OpNode, OpndItins itins> {
10381 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", itins,
10382 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
10383 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010384 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010385 OpNode, itins, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010386 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010387 itins, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010388}
10389
10390// Concat & Shift
Simon Pilgrim36be8522017-11-29 18:52:20 +000010391defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SSE_INTMUL_ITINS_P>;
10392defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SSE_INTMUL_ITINS_P>;
10393defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SSE_INTMUL_ITINS_P>;
10394defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SSE_INTMUL_ITINS_P>;
10395
Coby Tayree71e37cc2017-11-21 09:48:44 +000010396// Compress
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010397defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", AVX512_COMPRESS,
10398 avx512vl_i8_info, HasVBMI2>, EVEX;
10399defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", AVX512_COMPRESS,
10400 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010401// Expand
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010402defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", AVX512_EXPAND,
10403 avx512vl_i8_info, HasVBMI2>, EVEX;
10404defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", AVX512_EXPAND,
10405 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010406
Coby Tayree3880f2a2017-11-21 10:04:28 +000010407//===----------------------------------------------------------------------===//
10408// VNNI
10409//===----------------------------------------------------------------------===//
10410
10411let Constraints = "$src1 = $dst" in
10412multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
10413 X86VectorVTInfo VTI> {
10414 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10415 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10416 "$src3, $src2", "$src2, $src3",
10417 (VTI.VT (OpNode VTI.RC:$src1,
10418 VTI.RC:$src2, VTI.RC:$src3))>,
10419 EVEX_4V, T8PD;
10420 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10421 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10422 "$src3, $src2", "$src2, $src3",
10423 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
10424 (VTI.VT (bitconvert
10425 (VTI.LdFrag addr:$src3)))))>,
10426 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD;
10427 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10428 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
10429 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
10430 "$src2, ${src3}"##VTI.BroadcastStr,
10431 (OpNode VTI.RC:$src1, VTI.RC:$src2,
10432 (VTI.VT (X86VBroadcast
10433 (VTI.ScalarLdFrag addr:$src3))))>,
10434 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B, T8PD;
10435}
10436
10437multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode> {
10438 let Predicates = [HasVNNI] in
10439 defm Z : VNNI_rmb<Op, OpStr, OpNode, v16i32_info>, EVEX_V512;
10440 let Predicates = [HasVNNI, HasVLX] in {
10441 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, v8i32x_info>, EVEX_V256;
10442 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, v4i32x_info>, EVEX_V128;
10443 }
10444}
10445
10446defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd>;
10447defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds>;
10448defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd>;
10449defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds>;
10450
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010451//===----------------------------------------------------------------------===//
10452// Bit Algorithms
10453//===----------------------------------------------------------------------===//
10454
Simon Pilgrim756348c2017-11-29 13:49:51 +000010455// FIXME: Is there a better scheduler itinerary for VPOPCNTB/VPOPCNTW?
10456defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SSE_INTALU_ITINS_P,
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010457 avx512vl_i8_info, HasBITALG>,
10458 avx512_unary_lowering<ctpop, avx512vl_i8_info, HasBITALG>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010459defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SSE_INTALU_ITINS_P,
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010460 avx512vl_i16_info, HasBITALG>,
10461 avx512_unary_lowering<ctpop, avx512vl_i16_info, HasBITALG>, VEX_W;
10462
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010463multiclass VPSHUFBITQMB_rm<OpndItins itins, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010464 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
10465 (ins VTI.RC:$src1, VTI.RC:$src2),
10466 "vpshufbitqmb",
10467 "$src2, $src1", "$src1, $src2",
10468 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010469 (VTI.VT VTI.RC:$src2)), itins.rr>, EVEX_4V, T8PD,
10470 Sched<[itins.Sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010471 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
10472 (ins VTI.RC:$src1, VTI.MemOp:$src2),
10473 "vpshufbitqmb",
10474 "$src2, $src1", "$src1, $src2",
10475 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010476 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2)))),
10477 itins.rm>, EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
10478 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010479}
10480
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010481multiclass VPSHUFBITQMB_common<OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010482 let Predicates = [HasBITALG] in
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010483 defm Z : VPSHUFBITQMB_rm<itins, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010484 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010485 defm Z256 : VPSHUFBITQMB_rm<itins, VTI.info256>, EVEX_V256;
10486 defm Z128 : VPSHUFBITQMB_rm<itins, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010487 }
10488}
10489
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010490// FIXME: Is there a better scheduler itinerary for VPSHUFBITQMB?
10491defm VPSHUFBITQMB : VPSHUFBITQMB_common<SSE_INTMUL_ITINS_P, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010492
Coby Tayreed8b17be2017-11-26 09:36:41 +000010493//===----------------------------------------------------------------------===//
10494// GFNI
10495//===----------------------------------------------------------------------===//
10496
10497multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode> {
10498 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
10499 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info,
10500 SSE_INTALU_ITINS_P, 1>, EVEX_V512;
10501 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
10502 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info,
10503 SSE_INTALU_ITINS_P, 1>, EVEX_V256;
10504 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info,
10505 SSE_INTALU_ITINS_P, 1>, EVEX_V128;
10506 }
10507}
10508
10509defm GF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb>,
10510 EVEX_CD8<8, CD8VF>, T8PD;
10511
10512multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010513 OpndItins itins, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010514 X86VectorVTInfo BcstVTI>
Simon Pilgrim36be8522017-11-29 18:52:20 +000010515 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, itins, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010516 let ExeDomain = VTI.ExeDomain in
10517 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10518 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
10519 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
10520 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
10521 (OpNode (VTI.VT VTI.RC:$src1),
10522 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrim36be8522017-11-29 18:52:20 +000010523 (i8 imm:$src3)), itins.rm>, EVEX_B,
10524 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010525}
10526
Simon Pilgrim36be8522017-11-29 18:52:20 +000010527multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
10528 OpndItins itins> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010529 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010530 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v64i8_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010531 v8i64_info>, EVEX_V512;
10532 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010533 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v32i8x_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010534 v4i64x_info>, EVEX_V256;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010535 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v16i8x_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010536 v2i64x_info>, EVEX_V128;
10537 }
10538}
10539
10540defm GF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010541 X86GF2P8affineinvqb, SSE_INTMUL_ITINS_P>,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010542 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
10543defm GF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010544 X86GF2P8affineqb, SSE_INTMUL_ITINS_P>,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010545 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
10546