blob: 447ef54c4c933a0a98f7f68dce1d881a1d8eeea5 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
Michael Zuckerman9e588312017-10-31 10:00:19 +0000195def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000196def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
197def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
198def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
199def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
200def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
201def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
202
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203// This multiclass generates the masking variants from the non-masking
204// variant. It only provides the assembly pieces for the masking variants.
205// It assumes custom ISel patterns for masking which can be provided as
206// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_custom<bits<8> O, Format F,
208 dag Outs,
209 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
210 string OpcodeStr,
211 string AttSrcAsm, string IntelSrcAsm,
212 list<dag> Pattern,
213 list<dag> MaskingPattern,
214 list<dag> ZeroMaskingPattern,
215 string MaskingConstraint = "",
216 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000217 bit IsCommutable = 0,
218 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000219 let isCommutable = IsCommutable in
220 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000221 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000222 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223 Pattern, itin>;
224
225 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000226 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000227 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000228 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
229 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000230 MaskingPattern, itin>,
231 EVEX_K {
232 // In case of the 3src subclass this is overridden with a let.
233 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000234 }
235
236 // Zero mask does not add any restrictions to commute operands transformation.
237 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000238 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000239 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000240 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
241 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000242 ZeroMaskingPattern,
243 itin>,
244 EVEX_KZ;
245}
246
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000247
Adam Nemet34801422014-10-08 23:25:39 +0000248// Common base class of AVX512_maskable and AVX512_maskable_3src.
249multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
250 dag Outs,
251 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
252 string OpcodeStr,
253 string AttSrcAsm, string IntelSrcAsm,
254 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000255 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000256 string MaskingConstraint = "",
257 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000258 bit IsCommutable = 0,
259 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000260 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
261 AttSrcAsm, IntelSrcAsm,
262 [(set _.RC:$dst, RHS)],
263 [(set _.RC:$dst, MaskingRHS)],
264 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000265 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000266 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000267 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000268
Adam Nemet2e91ee52014-08-14 17:13:19 +0000269// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000270// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000271// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000272// This version uses a separate dag for non-masking and masking.
273multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
274 dag Outs, dag Ins, string OpcodeStr,
275 string AttSrcAsm, string IntelSrcAsm,
276 dag RHS, dag MaskRHS,
277 InstrItinClass itin = NoItinerary,
278 bit IsCommutable = 0, bit IsKCommutable = 0,
279 SDNode Select = vselect> :
280 AVX512_maskable_custom<O, F, Outs, Ins,
281 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
282 !con((ins _.KRCWM:$mask), Ins),
283 OpcodeStr, AttSrcAsm, IntelSrcAsm,
284 [(set _.RC:$dst, RHS)],
285 [(set _.RC:$dst,
286 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
287 [(set _.RC:$dst,
288 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
289 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
290
291// This multiclass generates the unconditional/non-masking, the masking and
292// the zero-masking variant of the vector instruction. In the masking case, the
293// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000294multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
295 dag Outs, dag Ins, string OpcodeStr,
296 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000297 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000298 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000299 bit IsCommutable = 0, bit IsKCommutable = 0,
300 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000301 AVX512_maskable_common<O, F, _, Outs, Ins,
302 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
303 !con((ins _.KRCWM:$mask), Ins),
304 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000305 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000306 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000307
308// This multiclass generates the unconditional/non-masking, the masking and
309// the zero-masking variant of the scalar instruction.
310multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
311 dag Outs, dag Ins, string OpcodeStr,
312 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000313 dag RHS,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000314 InstrItinClass itin,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000315 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000316 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
317 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000318
Adam Nemet34801422014-10-08 23:25:39 +0000319// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000320// ($src1) is already tied to $dst so we just use that for the preserved
321// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
322// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000323multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
324 dag Outs, dag NonTiedIns, string OpcodeStr,
325 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000326 dag RHS, InstrItinClass itin = NoItinerary,
327 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000328 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000329 SDNode Select = vselect,
330 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000331 AVX512_maskable_common<O, F, _, Outs,
332 !con((ins _.RC:$src1), NonTiedIns),
333 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
334 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000335 OpcodeStr, AttSrcAsm, IntelSrcAsm,
336 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000337 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim6a009702017-11-29 17:21:15 +0000338 Select, "", itin, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000339
Igor Breger15820b02015-07-01 13:24:28 +0000340multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
341 dag Outs, dag NonTiedIns, string OpcodeStr,
342 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000343 dag RHS, InstrItinClass itin,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000344 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000345 bit IsKCommutable = 0,
346 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000347 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000348 IntelSrcAsm, RHS, itin, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000349 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000350
Adam Nemet34801422014-10-08 23:25:39 +0000351multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
352 dag Outs, dag Ins,
353 string OpcodeStr,
354 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim569e53b2017-12-03 21:43:54 +0000355 list<dag> Pattern,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000356 InstrItinClass itin> :
Adam Nemet34801422014-10-08 23:25:39 +0000357 AVX512_maskable_custom<O, F, Outs, Ins,
358 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
359 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000360 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim569e53b2017-12-03 21:43:54 +0000361 "$src0 = $dst", itin>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000362
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000363
364// Instruction with mask that puts result in mask register,
365// like "compare" and "vptest"
366multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
367 dag Outs,
368 dag Ins, dag MaskingIns,
369 string OpcodeStr,
370 string AttSrcAsm, string IntelSrcAsm,
371 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000372 list<dag> MaskingPattern,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000373 InstrItinClass itin,
Craig Topper225da2c2016-08-27 05:22:15 +0000374 bit IsCommutable = 0> {
375 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000376 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
378 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000379 Pattern, itin>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380
381 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000382 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
383 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000384 MaskingPattern, itin>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000385}
386
387multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
388 dag Outs,
389 dag Ins, dag MaskingIns,
390 string OpcodeStr,
391 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000392 dag RHS, dag MaskingRHS,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000393 InstrItinClass itin,
Craig Topper225da2c2016-08-27 05:22:15 +0000394 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000395 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
396 AttSrcAsm, IntelSrcAsm,
397 [(set _.KRC:$dst, RHS)],
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000398 [(set _.KRC:$dst, MaskingRHS)], itin, IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000399
400multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
401 dag Outs, dag Ins, string OpcodeStr,
402 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000403 dag RHS, InstrItinClass itin,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000404 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000405 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
406 !con((ins _.KRCWM:$mask), Ins),
407 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000408 (and _.KRCWM:$mask, RHS), itin, IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000409
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000410multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
411 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000412 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000413 InstrItinClass itin> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000414 AVX512_maskable_custom_cmp<O, F, Outs,
415 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +0000416 AttSrcAsm, IntelSrcAsm, [],[], itin>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000417
Craig Topperabe80cc2016-08-28 06:06:28 +0000418// This multiclass generates the unconditional/non-masking, the masking and
419// the zero-masking variant of the vector instruction. In the masking case, the
420// perserved vector elements come from a new dummy input operand tied to $dst.
421multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
422 dag Outs, dag Ins, string OpcodeStr,
423 string AttSrcAsm, string IntelSrcAsm,
424 dag RHS, dag MaskedRHS,
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +0000425 InstrItinClass itin,
Craig Topperabe80cc2016-08-28 06:06:28 +0000426 bit IsCommutable = 0, SDNode Select = vselect> :
427 AVX512_maskable_custom<O, F, Outs, Ins,
428 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
429 !con((ins _.KRCWM:$mask), Ins),
430 OpcodeStr, AttSrcAsm, IntelSrcAsm,
431 [(set _.RC:$dst, RHS)],
432 [(set _.RC:$dst,
433 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
434 [(set _.RC:$dst,
435 (Select _.KRCWM:$mask, MaskedRHS,
436 _.ImmAllZerosV))],
437 "$src0 = $dst", itin, IsCommutable>;
438
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000439
Craig Topper9d9251b2016-05-08 20:10:20 +0000440// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
441// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
442// swizzled by ExecutionDepsFix to pxor.
443// We set canFoldAsLoad because this can be converted to a constant-pool
444// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000445let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000446 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000447def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000448 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000449def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
450 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000451}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000452
Craig Topper6393afc2017-01-09 02:44:34 +0000453// Alias instructions that allow VPTERNLOG to be used with a mask to create
454// a mix of all ones and all zeros elements. This is done this way to force
455// the same register to be used as input for all three sources.
456let isPseudo = 1, Predicates = [HasAVX512] in {
457def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
458 (ins VK16WM:$mask), "",
459 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
460 (v16i32 immAllOnesV),
461 (v16i32 immAllZerosV)))]>;
462def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
463 (ins VK8WM:$mask), "",
464 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
465 (bc_v8i64 (v16i32 immAllOnesV)),
466 (bc_v8i64 (v16i32 immAllZerosV))))]>;
467}
468
Craig Toppere5ce84a2016-05-08 21:33:53 +0000469let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000470 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000471def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
472 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
473def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
474 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
475}
476
Craig Topperadd9cc62016-12-18 06:23:14 +0000477// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
478// This is expanded by ExpandPostRAPseudos.
479let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000480 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000481 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
482 [(set FR32X:$dst, fp32imm0)]>;
483 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
484 [(set FR64X:$dst, fpimm0)]>;
485}
486
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000487//===----------------------------------------------------------------------===//
488// AVX-512 - VECTOR INSERT
489//
Craig Topper3a622a12017-08-17 15:40:25 +0000490
491// Supports two different pattern operators for mask and unmasked ops. Allows
492// null_frag to be passed for one.
493multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
494 X86VectorVTInfo To,
495 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000496 SDPatternOperator vinsert_for_mask,
497 OpndItins itins> {
Craig Topperc228d792017-09-05 05:49:44 +0000498 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000499 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000500 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 "vinsert" # From.EltTypeName # "x" # From.NumElts,
502 "$src3, $src2, $src1", "$src1, $src2, $src3",
503 (vinsert_insert:$src3 (To.VT To.RC:$src1),
504 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000505 (iPTR imm)),
506 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
507 (From.VT From.RC:$src2),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000508 (iPTR imm)), itins.rr>,
509 AVX512AIi8Base, EVEX_4V, Sched<[itins.Sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000510 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000511 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000512 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000513 "vinsert" # From.EltTypeName # "x" # From.NumElts,
514 "$src3, $src2, $src1", "$src1, $src2, $src3",
515 (vinsert_insert:$src3 (To.VT To.RC:$src1),
516 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000517 (iPTR imm)),
518 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
519 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000520 (iPTR imm)), itins.rm>, AVX512AIi8Base, EVEX_4V,
521 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
522 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000523 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000524}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000525
Craig Topper3a622a12017-08-17 15:40:25 +0000526// Passes the same pattern operator for masked and unmasked ops.
527multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
528 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000529 SDPatternOperator vinsert_insert,
530 OpndItins itins> :
531 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, itins>;
Craig Topper3a622a12017-08-17 15:40:25 +0000532
Igor Breger0ede3cb2015-09-20 06:52:42 +0000533multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
534 X86VectorVTInfo To, PatFrag vinsert_insert,
535 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
536 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000537 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000538 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
539 (To.VT (!cast<Instruction>(InstrStr#"rr")
540 To.RC:$src1, From.RC:$src2,
541 (INSERT_get_vinsert_imm To.RC:$ins)))>;
542
543 def : Pat<(vinsert_insert:$ins
544 (To.VT To.RC:$src1),
545 (From.VT (bitconvert (From.LdFrag addr:$src2))),
546 (iPTR imm)),
547 (To.VT (!cast<Instruction>(InstrStr#"rm")
548 To.RC:$src1, addr:$src2,
549 (INSERT_get_vinsert_imm To.RC:$ins)))>;
550 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551}
552
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000553multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000554 ValueType EltVT64, int Opcode256,
555 OpndItins itins> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000556
557 let Predicates = [HasVLX] in
558 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
559 X86VectorVTInfo< 4, EltVT32, VR128X>,
560 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000561 vinsert128_insert, itins>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562
563 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000564 X86VectorVTInfo< 4, EltVT32, VR128X>,
565 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000566 vinsert128_insert, itins>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000567
568 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000569 X86VectorVTInfo< 4, EltVT64, VR256X>,
570 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000571 vinsert256_insert, itins>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000572
Craig Topper3a622a12017-08-17 15:40:25 +0000573 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000575 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576 X86VectorVTInfo< 2, EltVT64, VR128X>,
577 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000578 null_frag, vinsert128_insert, itins>,
579 VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000580
Craig Topper3a622a12017-08-17 15:40:25 +0000581 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000582 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000583 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000584 X86VectorVTInfo< 2, EltVT64, VR128X>,
585 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000586 null_frag, vinsert128_insert, itins>,
587 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000588
Craig Topper3a622a12017-08-17 15:40:25 +0000589 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000590 X86VectorVTInfo< 8, EltVT32, VR256X>,
591 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000592 null_frag, vinsert256_insert, itins>,
593 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000595}
596
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000597// FIXME: Is there a better scheduler itinerary for VINSERTF/VINSERTI?
598let Sched = WriteFShuffle256 in
599def AVX512_VINSERTF : OpndItins<
600 IIC_SSE_SHUFP, IIC_SSE_SHUFP
601>;
602let Sched = WriteShuffle256 in
603def AVX512_VINSERTI : OpndItins<
604 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
605>;
606
607defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, AVX512_VINSERTF>;
608defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, AVX512_VINSERTI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609
Igor Breger0ede3cb2015-09-20 06:52:42 +0000610// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000611// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000612defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000613 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000614defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000615 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000616
617defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000618 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000619defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000620 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000621
622defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000623 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000624defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000625 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000626
627// Codegen pattern with the alternative types insert VEC128 into VEC256
628defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
629 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
630defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
631 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
632// Codegen pattern with the alternative types insert VEC128 into VEC512
633defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
634 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
635defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
636 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
637// Codegen pattern with the alternative types insert VEC256 into VEC512
638defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
639 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
640defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
641 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
642
Craig Topperf7a19db2017-10-08 01:33:40 +0000643
644multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
645 X86VectorVTInfo To, X86VectorVTInfo Cast,
646 PatFrag vinsert_insert,
647 SDNodeXForm INSERT_get_vinsert_imm,
648 list<Predicate> p> {
649let Predicates = p in {
650 def : Pat<(Cast.VT
651 (vselect Cast.KRCWM:$mask,
652 (bitconvert
653 (vinsert_insert:$ins (To.VT To.RC:$src1),
654 (From.VT From.RC:$src2),
655 (iPTR imm))),
656 Cast.RC:$src0)),
657 (!cast<Instruction>(InstrStr#"rrk")
658 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
659 (INSERT_get_vinsert_imm To.RC:$ins))>;
660 def : Pat<(Cast.VT
661 (vselect Cast.KRCWM:$mask,
662 (bitconvert
663 (vinsert_insert:$ins (To.VT To.RC:$src1),
664 (From.VT
665 (bitconvert
666 (From.LdFrag addr:$src2))),
667 (iPTR imm))),
668 Cast.RC:$src0)),
669 (!cast<Instruction>(InstrStr#"rmk")
670 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
671 (INSERT_get_vinsert_imm To.RC:$ins))>;
672
673 def : Pat<(Cast.VT
674 (vselect Cast.KRCWM:$mask,
675 (bitconvert
676 (vinsert_insert:$ins (To.VT To.RC:$src1),
677 (From.VT From.RC:$src2),
678 (iPTR imm))),
679 Cast.ImmAllZerosV)),
680 (!cast<Instruction>(InstrStr#"rrkz")
681 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
682 (INSERT_get_vinsert_imm To.RC:$ins))>;
683 def : Pat<(Cast.VT
684 (vselect Cast.KRCWM:$mask,
685 (bitconvert
686 (vinsert_insert:$ins (To.VT To.RC:$src1),
687 (From.VT
688 (bitconvert
689 (From.LdFrag addr:$src2))),
690 (iPTR imm))),
691 Cast.ImmAllZerosV)),
692 (!cast<Instruction>(InstrStr#"rmkz")
693 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
694 (INSERT_get_vinsert_imm To.RC:$ins))>;
695}
696}
697
698defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
699 v8f32x_info, vinsert128_insert,
700 INSERT_get_vinsert128_imm, [HasVLX]>;
701defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
702 v4f64x_info, vinsert128_insert,
703 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
704
705defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
706 v8i32x_info, vinsert128_insert,
707 INSERT_get_vinsert128_imm, [HasVLX]>;
708defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
709 v8i32x_info, vinsert128_insert,
710 INSERT_get_vinsert128_imm, [HasVLX]>;
711defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
712 v8i32x_info, vinsert128_insert,
713 INSERT_get_vinsert128_imm, [HasVLX]>;
714defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
715 v4i64x_info, vinsert128_insert,
716 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
717defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
718 v4i64x_info, vinsert128_insert,
719 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
720defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
721 v4i64x_info, vinsert128_insert,
722 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
723
724defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
725 v16f32_info, vinsert128_insert,
726 INSERT_get_vinsert128_imm, [HasAVX512]>;
727defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
728 v8f64_info, vinsert128_insert,
729 INSERT_get_vinsert128_imm, [HasDQI]>;
730
731defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
732 v16i32_info, vinsert128_insert,
733 INSERT_get_vinsert128_imm, [HasAVX512]>;
734defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
735 v16i32_info, vinsert128_insert,
736 INSERT_get_vinsert128_imm, [HasAVX512]>;
737defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
738 v16i32_info, vinsert128_insert,
739 INSERT_get_vinsert128_imm, [HasAVX512]>;
740defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
741 v8i64_info, vinsert128_insert,
742 INSERT_get_vinsert128_imm, [HasDQI]>;
743defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
744 v8i64_info, vinsert128_insert,
745 INSERT_get_vinsert128_imm, [HasDQI]>;
746defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
747 v8i64_info, vinsert128_insert,
748 INSERT_get_vinsert128_imm, [HasDQI]>;
749
750defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
751 v16f32_info, vinsert256_insert,
752 INSERT_get_vinsert256_imm, [HasDQI]>;
753defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
754 v8f64_info, vinsert256_insert,
755 INSERT_get_vinsert256_imm, [HasAVX512]>;
756
757defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
758 v16i32_info, vinsert256_insert,
759 INSERT_get_vinsert256_imm, [HasDQI]>;
760defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
761 v16i32_info, vinsert256_insert,
762 INSERT_get_vinsert256_imm, [HasDQI]>;
763defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
764 v16i32_info, vinsert256_insert,
765 INSERT_get_vinsert256_imm, [HasDQI]>;
766defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
767 v8i64_info, vinsert256_insert,
768 INSERT_get_vinsert256_imm, [HasAVX512]>;
769defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
770 v8i64_info, vinsert256_insert,
771 INSERT_get_vinsert256_imm, [HasAVX512]>;
772defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
773 v8i64_info, vinsert256_insert,
774 INSERT_get_vinsert256_imm, [HasAVX512]>;
775
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000777let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000778def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000779 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000780 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000781 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000782 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000783def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000784 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000785 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000786 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000787 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
788 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000789}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000790
791//===----------------------------------------------------------------------===//
792// AVX-512 VECTOR EXTRACT
793//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000794
Craig Topper3a622a12017-08-17 15:40:25 +0000795// Supports two different pattern operators for mask and unmasked ops. Allows
796// null_frag to be passed for one.
797multiclass vextract_for_size_split<int Opcode,
798 X86VectorVTInfo From, X86VectorVTInfo To,
799 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000800 SDPatternOperator vextract_for_mask,
801 OpndItins itins> {
Igor Breger7f69a992015-09-10 12:54:54 +0000802
803 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000804 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000805 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000806 "vextract" # To.EltTypeName # "x" # To.NumElts,
807 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000808 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000809 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm)),
810 itins.rr>, AVX512AIi8Base, EVEX, Sched<[itins.Sched]>;
811
Craig Toppere1cac152016-06-07 07:27:54 +0000812 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000813 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000814 "vextract" # To.EltTypeName # "x" # To.NumElts #
815 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
816 [(store (To.VT (vextract_extract:$idx
817 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000818 addr:$dst)], itins.rm>, EVEX,
819 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000820
Craig Toppere1cac152016-06-07 07:27:54 +0000821 let mayStore = 1, hasSideEffects = 0 in
822 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
823 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000824 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000825 "vextract" # To.EltTypeName # "x" # To.NumElts #
826 "\t{$idx, $src1, $dst {${mask}}|"
827 "$dst {${mask}}, $src1, $idx}",
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000828 [], itins.rm>, EVEX_K, EVEX,
829 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000830 }
Igor Bregerac29a822015-09-09 14:35:09 +0000831}
832
Craig Topper3a622a12017-08-17 15:40:25 +0000833// Passes the same pattern operator for masked and unmasked ops.
834multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
835 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000836 SDPatternOperator vextract_extract,
837 OpndItins itins> :
838 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, itins>;
Craig Topper3a622a12017-08-17 15:40:25 +0000839
Igor Bregerdefab3c2015-10-08 12:55:01 +0000840// Codegen pattern for the alternative types
841multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
842 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000843 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000844 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000845 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
846 (To.VT (!cast<Instruction>(InstrStr#"rr")
847 From.RC:$src1,
848 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000849 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
850 (iPTR imm))), addr:$dst),
851 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
852 (EXTRACT_get_vextract_imm To.RC:$ext))>;
853 }
Igor Breger7f69a992015-09-10 12:54:54 +0000854}
855
856multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000857 ValueType EltVT64, int Opcode256,
858 OpndItins itins> {
Craig Topperaadec702017-08-14 01:53:10 +0000859 let Predicates = [HasAVX512] in {
860 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
861 X86VectorVTInfo<16, EltVT32, VR512>,
862 X86VectorVTInfo< 4, EltVT32, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000863 vextract128_extract, itins>,
Craig Topperaadec702017-08-14 01:53:10 +0000864 EVEX_V512, EVEX_CD8<32, CD8VT4>;
865 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
866 X86VectorVTInfo< 8, EltVT64, VR512>,
867 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000868 vextract256_extract, itins>,
Craig Topperaadec702017-08-14 01:53:10 +0000869 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
870 }
Igor Breger7f69a992015-09-10 12:54:54 +0000871 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000872 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000873 X86VectorVTInfo< 8, EltVT32, VR256X>,
874 X86VectorVTInfo< 4, EltVT32, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000875 vextract128_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000876 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000877
878 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000879 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000880 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000881 X86VectorVTInfo< 4, EltVT64, VR256X>,
882 X86VectorVTInfo< 2, EltVT64, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000883 null_frag, vextract128_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000884 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000885
886 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000887 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000888 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000889 X86VectorVTInfo< 8, EltVT64, VR512>,
890 X86VectorVTInfo< 2, EltVT64, VR128X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000891 null_frag, vextract128_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000892 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000893 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000894 X86VectorVTInfo<16, EltVT32, VR512>,
895 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000896 null_frag, vextract256_extract, itins>,
Igor Breger7f69a992015-09-10 12:54:54 +0000897 EVEX_V512, EVEX_CD8<32, CD8VT8>;
898 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000899}
900
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000901// FIXME: Is there a better scheduler itinerary for VEXTRACTF/VEXTRACTI?
902let Sched = WriteFShuffle256 in
903def AVX512_VEXTRACTF : OpndItins<
904 IIC_SSE_SHUFP, IIC_SSE_SHUFP
905>;
906let Sched = WriteShuffle256 in
907def AVX512_VEXTRACTI : OpndItins<
908 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
909>;
910
911defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, AVX512_VEXTRACTF>;
912defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, AVX512_VEXTRACTI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913
Igor Bregerdefab3c2015-10-08 12:55:01 +0000914// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000915// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000916defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000917 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000918defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000919 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000920
921defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000922 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000923defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000924 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000925
926defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000927 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000928defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000929 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000930
Craig Topper08a68572016-05-21 22:50:04 +0000931// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000932defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
933 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
934defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
935 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
936
937// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000938defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
939 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
940defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
941 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
942// Codegen pattern with the alternative types extract VEC256 from VEC512
943defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
944 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
945defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
946 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
947
Craig Topper5f3fef82016-05-22 07:40:58 +0000948
Craig Topper48a79172017-08-30 07:26:12 +0000949// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
950// smaller extract to enable EVEX->VEX.
951let Predicates = [NoVLX] in {
952def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
953 (v2i64 (VEXTRACTI128rr
954 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
957 (v2f64 (VEXTRACTF128rr
958 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
961 (v4i32 (VEXTRACTI128rr
962 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
963 (iPTR 1)))>;
964def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
965 (v4f32 (VEXTRACTF128rr
966 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
967 (iPTR 1)))>;
968def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
969 (v8i16 (VEXTRACTI128rr
970 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
971 (iPTR 1)))>;
972def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
973 (v16i8 (VEXTRACTI128rr
974 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
975 (iPTR 1)))>;
976}
977
978// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
979// smaller extract to enable EVEX->VEX.
980let Predicates = [HasVLX] in {
981def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
982 (v2i64 (VEXTRACTI32x4Z256rr
983 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
984 (iPTR 1)))>;
985def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
986 (v2f64 (VEXTRACTF32x4Z256rr
987 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
988 (iPTR 1)))>;
989def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
990 (v4i32 (VEXTRACTI32x4Z256rr
991 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
992 (iPTR 1)))>;
993def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
994 (v4f32 (VEXTRACTF32x4Z256rr
995 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
996 (iPTR 1)))>;
997def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
998 (v8i16 (VEXTRACTI32x4Z256rr
999 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
1000 (iPTR 1)))>;
1001def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
1002 (v16i8 (VEXTRACTI32x4Z256rr
1003 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
1004 (iPTR 1)))>;
1005}
1006
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001007
Craig Toppera0883622017-08-26 22:24:57 +00001008// Additional patterns for handling a bitcast between the vselect and the
1009// extract_subvector.
1010multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
1011 X86VectorVTInfo To, X86VectorVTInfo Cast,
1012 PatFrag vextract_extract,
1013 SDNodeXForm EXTRACT_get_vextract_imm,
1014 list<Predicate> p> {
1015let Predicates = p in {
1016 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1017 (bitconvert
1018 (To.VT (vextract_extract:$ext
1019 (From.VT From.RC:$src), (iPTR imm)))),
1020 To.RC:$src0)),
1021 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
1022 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
1023 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1024
1025 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
1026 (bitconvert
1027 (To.VT (vextract_extract:$ext
1028 (From.VT From.RC:$src), (iPTR imm)))),
1029 Cast.ImmAllZerosV)),
1030 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1031 Cast.KRCWM:$mask, From.RC:$src,
1032 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1033}
1034}
1035
1036defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1037 v4f32x_info, vextract128_extract,
1038 EXTRACT_get_vextract128_imm, [HasVLX]>;
1039defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1040 v2f64x_info, vextract128_extract,
1041 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1042
1043defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1044 v4i32x_info, vextract128_extract,
1045 EXTRACT_get_vextract128_imm, [HasVLX]>;
1046defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1047 v4i32x_info, vextract128_extract,
1048 EXTRACT_get_vextract128_imm, [HasVLX]>;
1049defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1050 v4i32x_info, vextract128_extract,
1051 EXTRACT_get_vextract128_imm, [HasVLX]>;
1052defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1053 v2i64x_info, vextract128_extract,
1054 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1055defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1056 v2i64x_info, vextract128_extract,
1057 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1058defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1059 v2i64x_info, vextract128_extract,
1060 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1061
1062defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1063 v4f32x_info, vextract128_extract,
1064 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1065defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1066 v2f64x_info, vextract128_extract,
1067 EXTRACT_get_vextract128_imm, [HasDQI]>;
1068
1069defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1070 v4i32x_info, vextract128_extract,
1071 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1072defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1073 v4i32x_info, vextract128_extract,
1074 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1075defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1076 v4i32x_info, vextract128_extract,
1077 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1078defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1079 v2i64x_info, vextract128_extract,
1080 EXTRACT_get_vextract128_imm, [HasDQI]>;
1081defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1082 v2i64x_info, vextract128_extract,
1083 EXTRACT_get_vextract128_imm, [HasDQI]>;
1084defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1085 v2i64x_info, vextract128_extract,
1086 EXTRACT_get_vextract128_imm, [HasDQI]>;
1087
1088defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1089 v8f32x_info, vextract256_extract,
1090 EXTRACT_get_vextract256_imm, [HasDQI]>;
1091defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1092 v4f64x_info, vextract256_extract,
1093 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1094
1095defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1096 v8i32x_info, vextract256_extract,
1097 EXTRACT_get_vextract256_imm, [HasDQI]>;
1098defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1099 v8i32x_info, vextract256_extract,
1100 EXTRACT_get_vextract256_imm, [HasDQI]>;
1101defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1102 v8i32x_info, vextract256_extract,
1103 EXTRACT_get_vextract256_imm, [HasDQI]>;
1104defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1105 v4i64x_info, vextract256_extract,
1106 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1107defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1108 v4i64x_info, vextract256_extract,
1109 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1110defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1111 v4i64x_info, vextract256_extract,
1112 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1113
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001114// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001115def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001116 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001117 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001118 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Craig Toppera33846a2017-10-22 06:18:23 +00001119 EVEX, VEX_WIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001120
Craig Topper03b849e2016-05-21 22:50:11 +00001121def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001122 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001123 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001124 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Craig Toppera33846a2017-10-22 06:18:23 +00001125 addr:$dst)]>, EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001126
1127//===---------------------------------------------------------------------===//
1128// AVX-512 BROADCAST
1129//---
Igor Breger131008f2016-05-01 08:40:00 +00001130// broadcast with a scalar argument.
1131multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1132 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001133 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1134 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1135 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1136 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1137 (X86VBroadcast SrcInfo.FRC:$src),
1138 DestInfo.RC:$src0)),
1139 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1140 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1141 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1142 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1143 (X86VBroadcast SrcInfo.FRC:$src),
1144 DestInfo.ImmAllZerosV)),
1145 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1146 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001147}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001148
Craig Topper17854ec2017-08-30 07:48:39 +00001149// Split version to allow mask and broadcast node to be different types. This
1150// helps support the 32x2 broadcasts.
1151multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
1152 X86VectorVTInfo MaskInfo,
1153 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001154 X86VectorVTInfo SrcInfo,
1155 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1156 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1157 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1158 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001159 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001160 (MaskInfo.VT
1161 (bitconvert
1162 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001163 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1164 (MaskInfo.VT
1165 (bitconvert
1166 (DestInfo.VT
Craig Topper17854ec2017-08-30 07:48:39 +00001167 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +00001168 T8PD, EVEX;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001169 let mayLoad = 1 in
1170 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1171 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001172 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001173 (MaskInfo.VT
1174 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001175 (DestInfo.VT (UnmaskedOp
1176 (SrcInfo.ScalarLdFrag addr:$src))))),
1177 (MaskInfo.VT
1178 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001179 (DestInfo.VT (X86VBroadcast
1180 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001181 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +00001182 }
Craig Toppere1cac152016-06-07 07:27:54 +00001183
Craig Topper17854ec2017-08-30 07:48:39 +00001184 def : Pat<(MaskInfo.VT
1185 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001186 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001187 (SrcInfo.VT (scalar_to_vector
1188 (SrcInfo.ScalarLdFrag addr:$src))))))),
1189 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1190 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1191 (bitconvert
1192 (DestInfo.VT
1193 (X86VBroadcast
1194 (SrcInfo.VT (scalar_to_vector
1195 (SrcInfo.ScalarLdFrag addr:$src)))))),
1196 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001197 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001198 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1199 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1200 (bitconvert
1201 (DestInfo.VT
1202 (X86VBroadcast
1203 (SrcInfo.VT (scalar_to_vector
1204 (SrcInfo.ScalarLdFrag addr:$src)))))),
1205 MaskInfo.ImmAllZerosV)),
1206 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1207 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001208}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001209
Craig Topper17854ec2017-08-30 07:48:39 +00001210// Helper class to force mask and broadcast result to same type.
1211multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1212 X86VectorVTInfo DestInfo,
1213 X86VectorVTInfo SrcInfo> :
1214 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1215
Craig Topper80934372016-07-16 03:42:59 +00001216multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001217 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001218 let Predicates = [HasAVX512] in
1219 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1220 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1221 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001222
1223 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001224 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001225 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001226 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001227 }
1228}
1229
Craig Topper80934372016-07-16 03:42:59 +00001230multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1231 AVX512VLVectorVTInfo _> {
1232 let Predicates = [HasAVX512] in
1233 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1234 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1235 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001236
Craig Topper80934372016-07-16 03:42:59 +00001237 let Predicates = [HasVLX] in {
1238 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1239 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1240 EVEX_V256;
1241 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1242 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1243 EVEX_V128;
1244 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001245}
Craig Topper80934372016-07-16 03:42:59 +00001246defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1247 avx512vl_f32_info>;
1248defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1249 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001250
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001251def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001252 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001253def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001254 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001255
Robert Khasanovcbc57032014-12-09 16:38:41 +00001256multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001257 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001258 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001259 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001260 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001261 (ins SrcRC:$src),
1262 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001263 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001264}
1265
Simon Pilgrimce55eab2017-10-22 18:38:57 +00001266multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
Guy Blank7f60c992017-08-09 17:21:01 +00001267 X86VectorVTInfo _, SDPatternOperator OpNode,
1268 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001269 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001270 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1271 (outs _.RC:$dst), (ins GR32:$src),
1272 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1273 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1274 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1275 "$src0 = $dst">, T8PD, EVEX;
1276
1277 def : Pat <(_.VT (OpNode SrcRC:$src)),
1278 (!cast<Instruction>(Name#r)
1279 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1280
1281 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1282 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1283 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1284
1285 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1286 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1287 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1288}
1289
1290multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1291 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1292 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1293 let Predicates = [prd] in
Simon Pilgrimce55eab2017-10-22 18:38:57 +00001294 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
Guy Blank7f60c992017-08-09 17:21:01 +00001295 Subreg>, EVEX_V512;
1296 let Predicates = [prd, HasVLX] in {
1297 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1298 SrcRC, Subreg>, EVEX_V256;
1299 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1300 SrcRC, Subreg>, EVEX_V128;
1301 }
1302}
1303
Robert Khasanovcbc57032014-12-09 16:38:41 +00001304multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001305 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001306 RegisterClass SrcRC, Predicate prd> {
1307 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001308 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001309 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001310 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1311 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001312 }
1313}
1314
Guy Blank7f60c992017-08-09 17:21:01 +00001315defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1316 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1317defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1318 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1319 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001320defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1321 X86VBroadcast, GR32, HasAVX512>;
1322defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1323 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001324
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001325def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001326 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001327def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001328 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001329
Igor Breger21296d22015-10-20 11:56:42 +00001330// Provide aliases for broadcast from the same register class that
1331// automatically does the extract.
1332multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1333 X86VectorVTInfo SrcInfo> {
1334 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1335 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1336 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1337}
1338
1339multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1340 AVX512VLVectorVTInfo _, Predicate prd> {
1341 let Predicates = [prd] in {
1342 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1343 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1344 EVEX_V512;
1345 // Defined separately to avoid redefinition.
1346 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1347 }
1348 let Predicates = [prd, HasVLX] in {
1349 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1350 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1351 EVEX_V256;
1352 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1353 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001354 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001355}
1356
Igor Breger21296d22015-10-20 11:56:42 +00001357defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1358 avx512vl_i8_info, HasBWI>;
1359defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1360 avx512vl_i16_info, HasBWI>;
1361defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1362 avx512vl_i32_info, HasAVX512>;
1363defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1364 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001365
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001366multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1367 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001368 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001369 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1370 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001371 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001372 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001373}
1374
Craig Topperd6f4be92017-08-21 05:29:02 +00001375// This should be used for the AVX512DQ broadcast instructions. It disables
1376// the unmasked patterns so that we only use the DQ instructions when masking
1377// is requested.
1378multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1379 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001380 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001381 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1382 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1383 (null_frag),
1384 (_Dst.VT (X86SubVBroadcast
1385 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1386 AVX5128IBase, EVEX;
1387}
1388
Simon Pilgrim79195582017-02-21 16:41:44 +00001389let Predicates = [HasAVX512] in {
1390 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1391 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1392 (VPBROADCASTQZm addr:$src)>;
1393}
1394
Craig Topperad3d0312017-10-10 21:07:14 +00001395let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001396 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1397 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1398 (VPBROADCASTQZ128m addr:$src)>;
1399 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1400 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001401}
1402let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001403 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1404 // This means we'll encounter truncated i32 loads; match that here.
1405 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1406 (VPBROADCASTWZ128m addr:$src)>;
1407 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1408 (VPBROADCASTWZ256m addr:$src)>;
1409 def : Pat<(v8i16 (X86VBroadcast
1410 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1411 (VPBROADCASTWZ128m addr:$src)>;
1412 def : Pat<(v16i16 (X86VBroadcast
1413 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1414 (VPBROADCASTWZ256m addr:$src)>;
1415}
1416
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001417//===----------------------------------------------------------------------===//
1418// AVX-512 BROADCAST SUBVECTORS
1419//
1420
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001421defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1422 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001423 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001424defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1425 v16f32_info, v4f32x_info>,
1426 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1427defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1428 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001429 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001430defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1431 v8f64_info, v4f64x_info>, VEX_W,
1432 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1433
Craig Topper715ad7f2016-10-16 23:29:51 +00001434let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001435def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1436 (VBROADCASTF64X4rm addr:$src)>;
1437def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1438 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001439def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1440 (VBROADCASTI64X4rm addr:$src)>;
1441def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1442 (VBROADCASTI64X4rm addr:$src)>;
1443
1444// Provide fallback in case the load node that is used in the patterns above
1445// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001446def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1447 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001448 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001449def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1450 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1451 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001452def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1453 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001454 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001455def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1456 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1457 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001458def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1459 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1460 (v16i16 VR256X:$src), 1)>;
1461def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1462 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1463 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001464
Craig Topperd6f4be92017-08-21 05:29:02 +00001465def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1466 (VBROADCASTF32X4rm addr:$src)>;
1467def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1468 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001469def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1470 (VBROADCASTI32X4rm addr:$src)>;
1471def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1472 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001473}
1474
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001475let Predicates = [HasVLX] in {
1476defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1477 v8i32x_info, v4i32x_info>,
1478 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1479defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1480 v8f32x_info, v4f32x_info>,
1481 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001482
Craig Topperd6f4be92017-08-21 05:29:02 +00001483def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1484 (VBROADCASTF32X4Z256rm addr:$src)>;
1485def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1486 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001487def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1488 (VBROADCASTI32X4Z256rm addr:$src)>;
1489def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1490 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001491
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001492// Provide fallback in case the load node that is used in the patterns above
1493// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001494def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1495 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1496 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001497def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001498 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001499 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001500def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1501 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1502 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001503def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001504 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001505 (v4i32 VR128X:$src), 1)>;
1506def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001507 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001508 (v8i16 VR128X:$src), 1)>;
1509def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001510 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001511 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001512}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001513
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001514let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001515defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001516 v4i64x_info, v2i64x_info>, VEX_W,
1517 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001518defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001519 v4f64x_info, v2f64x_info>, VEX_W,
1520 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001521}
1522
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001523let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001524defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001525 v8i64_info, v2i64x_info>, VEX_W,
1526 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001527defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001528 v16i32_info, v8i32x_info>,
1529 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001530defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001531 v8f64_info, v2f64x_info>, VEX_W,
1532 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001533defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001534 v16f32_info, v8f32x_info>,
1535 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1536}
Adam Nemet73f72e12014-06-27 00:43:38 +00001537
Igor Bregerfa798a92015-11-02 07:39:36 +00001538multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001539 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001540 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001541 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001542 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001543 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001544 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001545 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001546 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001547 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001548}
1549
1550multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001551 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1552 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001553
1554 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001555 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001556 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001557 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001558}
1559
Craig Topper51e052f2016-10-15 16:26:02 +00001560defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1561 avx512vl_i32_info, avx512vl_i64_info>;
1562defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1563 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001564
Craig Topper52317e82017-01-15 05:47:45 +00001565let Predicates = [HasVLX] in {
1566def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1567 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1568def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1569 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1570}
1571
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001572def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001573 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001574def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1575 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1576
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001577def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001578 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001579def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1580 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001581
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001582//===----------------------------------------------------------------------===//
1583// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1584//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001585multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1586 X86VectorVTInfo _, RegisterClass KRC> {
1587 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001588 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001589 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001590}
1591
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001592multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001593 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1594 let Predicates = [HasCDI] in
1595 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1596 let Predicates = [HasCDI, HasVLX] in {
1597 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1598 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1599 }
1600}
1601
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001602defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001603 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001604defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001605 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001606
1607//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001608// -- VPERMI2 - 3 source operands form --
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001609
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001610let Sched = WriteFShuffle256 in
1611def AVX512_PERM2_F : OpndItins<
1612 IIC_SSE_SHUFP, IIC_SSE_SHUFP
1613>;
1614
1615let Sched = WriteShuffle256 in
1616def AVX512_PERM2_I : OpndItins<
1617 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
1618>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001619
1620multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, OpndItins itins,
1621 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001622let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001623 // The index operand in the pattern should really be an integer type. However,
1624 // if we do that and it happens to come from a bitcast, then it becomes
1625 // difficult to find the bitcast needed to convert the index to the
1626 // destination type for the passthru since it will be folded with the bitcast
1627 // of the index operand.
1628 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001629 (ins _.RC:$src2, _.RC:$src3),
1630 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00001631 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001632 itins.rr, 1>, EVEX_4V, AVX5128IBase, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001633
Craig Topper4fa3b502016-09-06 06:56:59 +00001634 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001635 (ins _.RC:$src2, _.MemOp:$src3),
1636 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001637 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001638 (_.VT (bitconvert (_.LdFrag addr:$src3))))), itins.rm, 1>,
1639 EVEX_4V, AVX5128IBase, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001640 }
1641}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001642
1643multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper4fa3b502016-09-06 06:56:59 +00001644 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001645 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001646 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001647 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1648 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1649 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001650 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001651 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001652 itins.rm, 1>, AVX5128IBase, EVEX_4V, EVEX_B,
1653 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001654}
1655
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001656multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper4fa3b502016-09-06 06:56:59 +00001657 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001658 defm NAME: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info512>,
1659 avx512_perm_i_mb<opc, OpcodeStr, itins, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001660 let Predicates = [HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001661 defm NAME#128: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info128>,
1662 avx512_perm_i_mb<opc, OpcodeStr, itins, VTInfo.info128>, EVEX_V128;
1663 defm NAME#256: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info256>,
1664 avx512_perm_i_mb<opc, OpcodeStr, itins, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001665 }
1666}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001667
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001668multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001669 OpndItins itins,
1670 AVX512VLVectorVTInfo VTInfo,
1671 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001672 let Predicates = [Prd] in
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001673 defm NAME: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001674 let Predicates = [Prd, HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001675 defm NAME#128: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info128>, EVEX_V128;
1676 defm NAME#256: avx512_perm_i<opc, OpcodeStr, itins, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001677 }
1678}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001679
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001680defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001681 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001682defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001683 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001684defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001685 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001686 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001687defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", AVX512_PERM2_I,
Craig Topper4fa3b502016-09-06 06:56:59 +00001688 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001689 EVEX_CD8<8, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001690defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", AVX512_PERM2_F,
Craig Topper4fa3b502016-09-06 06:56:59 +00001691 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001692defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", AVX512_PERM2_F,
Craig Topper4fa3b502016-09-06 06:56:59 +00001693 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001694
Craig Topperaad5f112015-11-30 00:13:24 +00001695// VPERMT2
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001696multiclass avx512_perm_t<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001697 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001698let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001699 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1700 (ins IdxVT.RC:$src2, _.RC:$src3),
1701 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00001702 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001703 itins.rr, 1>, EVEX_4V, AVX5128IBase, Sched<[itins.Sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001704
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001705 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1706 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1707 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001708 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001709 (bitconvert (_.LdFrag addr:$src3)))), itins.rm, 1>,
1710 EVEX_4V, AVX5128IBase, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001711 }
1712}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001713multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001714 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001715 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001716 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1717 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1718 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1719 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001720 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001721 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001722 itins.rm, 1>, AVX5128IBase, EVEX_4V, EVEX_B,
1723 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001724}
1725
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001726multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001727 AVX512VLVectorVTInfo VTInfo,
1728 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001729 defm NAME: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001730 ShuffleMask.info512>,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001731 avx512_perm_t_mb<opc, OpcodeStr, itins, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001732 ShuffleMask.info512>, EVEX_V512;
1733 let Predicates = [HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001734 defm NAME#128: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001735 ShuffleMask.info128>,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001736 avx512_perm_t_mb<opc, OpcodeStr, itins, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001737 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001738 defm NAME#256: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001739 ShuffleMask.info256>,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001740 avx512_perm_t_mb<opc, OpcodeStr, itins, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001741 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001742 }
1743}
1744
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001745multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Toppera47576f2015-11-26 20:21:29 +00001746 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001747 AVX512VLVectorVTInfo Idx,
1748 Predicate Prd> {
1749 let Predicates = [Prd] in
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001750 defm NAME: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001751 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001752 let Predicates = [Prd, HasVLX] in {
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001753 defm NAME#128: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001754 Idx.info128>, EVEX_V128;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001755 defm NAME#256: avx512_perm_t<opc, OpcodeStr, itins, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001756 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001757 }
1758}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001759
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001760defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", AVX512_PERM2_I,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001761 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001762defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", AVX512_PERM2_I,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001763 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001764defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", AVX512_PERM2_I,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001765 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1766 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001767defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", AVX512_PERM2_I,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001768 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1769 EVEX_CD8<8, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001770defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", AVX512_PERM2_F,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001771 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001772defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", AVX512_PERM2_F,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001773 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001774
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001775//===----------------------------------------------------------------------===//
1776// AVX-512 - BLEND using mask
1777//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001778multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001779 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001780 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1781 (ins _.RC:$src1, _.RC:$src2),
1782 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001783 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001784 []>, EVEX_4V;
1785 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1786 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001787 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001788 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001789 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001790 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1791 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1792 !strconcat(OpcodeStr,
1793 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1794 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001795 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001796 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1797 (ins _.RC:$src1, _.MemOp:$src2),
1798 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001799 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001800 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1801 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1802 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001803 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001804 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001805 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001806 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1807 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1808 !strconcat(OpcodeStr,
1809 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1810 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1811 }
Craig Toppera74e3082017-01-07 22:20:34 +00001812 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001813}
1814multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1815
Craig Topper81f20aa2017-01-07 22:20:26 +00001816 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001817 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1818 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1819 !strconcat(OpcodeStr,
1820 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1821 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001822 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001823
1824 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1825 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1826 !strconcat(OpcodeStr,
1827 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1828 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001829 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001830 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001831}
1832
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001833multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1834 AVX512VLVectorVTInfo VTInfo> {
1835 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1836 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001837
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001838 let Predicates = [HasVLX] in {
1839 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1840 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1841 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1842 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1843 }
1844}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001845
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001846multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1847 AVX512VLVectorVTInfo VTInfo> {
1848 let Predicates = [HasBWI] in
1849 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001850
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001851 let Predicates = [HasBWI, HasVLX] in {
1852 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1853 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1854 }
1855}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001856
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001857
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001858defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1859defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1860defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1861defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1862defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1863defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001864
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001865
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001866//===----------------------------------------------------------------------===//
1867// Compare Instructions
1868//===----------------------------------------------------------------------===//
1869
1870// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001871
Simon Pilgrim71660c62017-12-05 14:34:42 +00001872multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
1873 OpndItins itins> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001874 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1875 (outs _.KRC:$dst),
1876 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1877 "vcmp${cc}"#_.Suffix,
1878 "$src2, $src1", "$src1, $src2",
1879 (OpNode (_.VT _.RC:$src1),
1880 (_.VT _.RC:$src2),
Simon Pilgrim71660c62017-12-05 14:34:42 +00001881 imm:$cc), itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00001882 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001883 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1884 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001885 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001886 "vcmp${cc}"#_.Suffix,
1887 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001888 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001889 imm:$cc), itins.rm>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
1890 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001891
1892 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1893 (outs _.KRC:$dst),
1894 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1895 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001896 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001897 (OpNodeRnd (_.VT _.RC:$src1),
1898 (_.VT _.RC:$src2),
1899 imm:$cc,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001900 (i32 FROUND_NO_EXC)), itins.rr>,
1901 EVEX_4V, EVEX_B, Sched<[itins.Sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001902 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001903 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001904 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1905 (outs VK1:$dst),
1906 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1907 "vcmp"#_.Suffix,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001908 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rr>, EVEX_4V,
1909 Sched<[itins.Sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00001910 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001911 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1912 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001913 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001914 "vcmp"#_.Suffix,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001915 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rm>,
1916 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
1917 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001918
1919 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1920 (outs _.KRC:$dst),
1921 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1922 "vcmp"#_.Suffix,
Simon Pilgrim71660c62017-12-05 14:34:42 +00001923 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc", itins.rr>,
1924 EVEX_4V, EVEX_B, Sched<[itins.Sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001925 }// let isAsmParserOnly = 1, hasSideEffects = 0
1926
1927 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001928 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001929 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1930 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1931 !strconcat("vcmp${cc}", _.Suffix,
1932 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1933 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1934 _.FRC:$src2,
1935 imm:$cc))],
Simon Pilgrim71660c62017-12-05 14:34:42 +00001936 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00001937 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1938 (outs _.KRC:$dst),
1939 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1940 !strconcat("vcmp${cc}", _.Suffix,
1941 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1942 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1943 (_.ScalarLdFrag addr:$src2),
1944 imm:$cc))],
Simon Pilgrim71660c62017-12-05 14:34:42 +00001945 itins.rm>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
1946 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001947 }
1948}
1949
1950let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001951 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00001952 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
1953 SSE_ALU_F32S>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001954 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00001955 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
1956 SSE_ALU_F64S>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001957}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001958
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001959multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima2b58622017-12-05 12:02:22 +00001960 OpndItins itins, X86VectorVTInfo _, bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00001961 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001962 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001963 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1964 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1965 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00001966 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001967 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001968 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1969 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1970 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1971 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00001972 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00001973 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001974 def rrk : AVX512BI<opc, MRMSrcReg,
1975 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1976 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1977 "$dst {${mask}}, $src1, $src2}"),
1978 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1979 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00001980 itins.rr>, EVEX_4V, EVEX_K, Sched<[itins.Sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001981 def rmk : AVX512BI<opc, MRMSrcMem,
1982 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1983 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1984 "$dst {${mask}}, $src1, $src2}"),
1985 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1986 (OpNode (_.VT _.RC:$src1),
1987 (_.VT (bitconvert
1988 (_.LdFrag addr:$src2))))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00001989 itins.rm>, EVEX_4V, EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001990}
1991
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001992multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima2b58622017-12-05 12:02:22 +00001993 OpndItins itins, X86VectorVTInfo _, bit IsCommutable> :
1994 avx512_icmp_packed<opc, OpcodeStr, OpNode, itins, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001995 def rmb : AVX512BI<opc, MRMSrcMem,
1996 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1997 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1998 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1999 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2000 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00002001 itins.rm>, EVEX_4V, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002002 def rmbk : AVX512BI<opc, MRMSrcMem,
2003 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2004 _.ScalarMemOp:$src2),
2005 !strconcat(OpcodeStr,
2006 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2007 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2008 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2009 (OpNode (_.VT _.RC:$src1),
2010 (X86VBroadcast
2011 (_.ScalarLdFrag addr:$src2)))))],
Simon Pilgrima2b58622017-12-05 12:02:22 +00002012 itins.rm>, EVEX_4V, EVEX_K, EVEX_B,
2013 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002014}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002015
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002016multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002017 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
2018 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002019 let Predicates = [prd] in
Simon Pilgrima2b58622017-12-05 12:02:22 +00002020 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, itins, VTInfo.info512,
Craig Topper392cd032016-09-03 16:28:03 +00002021 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002022
2023 let Predicates = [prd, HasVLX] in {
Simon Pilgrima2b58622017-12-05 12:02:22 +00002024 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, itins, VTInfo.info256,
Craig Topper392cd032016-09-03 16:28:03 +00002025 IsCommutable>, EVEX_V256;
Simon Pilgrima2b58622017-12-05 12:02:22 +00002026 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, itins, VTInfo.info128,
Craig Topper392cd032016-09-03 16:28:03 +00002027 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002028 }
2029}
2030
2031multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002032 SDNode OpNode, OpndItins itins,
2033 AVX512VLVectorVTInfo VTInfo,
2034 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002035 let Predicates = [prd] in
Simon Pilgrima2b58622017-12-05 12:02:22 +00002036 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info512,
Craig Topper392cd032016-09-03 16:28:03 +00002037 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002038
2039 let Predicates = [prd, HasVLX] in {
Simon Pilgrima2b58622017-12-05 12:02:22 +00002040 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info256,
Craig Topper392cd032016-09-03 16:28:03 +00002041 IsCommutable>, EVEX_V256;
Simon Pilgrima2b58622017-12-05 12:02:22 +00002042 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info128,
Craig Topper392cd032016-09-03 16:28:03 +00002043 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002044 }
2045}
2046
Simon Pilgrima2b58622017-12-05 12:02:22 +00002047// FIXME: Is there a better scheduler itinerary for VPCMP?
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002048defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002049 SSE_ALU_F32P, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002050 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002051
2052defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002053 SSE_ALU_F32P, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002054 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002055
Robert Khasanovf70f7982014-09-18 14:06:55 +00002056defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002057 SSE_ALU_F32P, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002058 EVEX_CD8<32, CD8VF>;
2059
Robert Khasanovf70f7982014-09-18 14:06:55 +00002060defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002061 SSE_ALU_F32P, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002062 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2063
2064defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002065 SSE_ALU_F32P, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002066 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002067
2068defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002069 SSE_ALU_F32P, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002070 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002071
Robert Khasanovf70f7982014-09-18 14:06:55 +00002072defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002073 SSE_ALU_F32P, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002074 EVEX_CD8<32, CD8VF>;
2075
Robert Khasanovf70f7982014-09-18 14:06:55 +00002076defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002077 SSE_ALU_F32P, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002078 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002079
Craig Toppera88306e2017-10-10 06:36:46 +00002080// Transforms to swizzle an immediate to help matching memory operand in first
2081// operand.
2082def CommutePCMPCC : SDNodeXForm<imm, [{
2083 uint8_t Imm = N->getZExtValue() & 0x7;
2084 switch (Imm) {
2085 default: llvm_unreachable("Unreachable!");
2086 case 0x01: Imm = 0x06; break; // LT -> NLE
2087 case 0x02: Imm = 0x05; break; // LE -> NLT
2088 case 0x05: Imm = 0x02; break; // NLT -> LE
2089 case 0x06: Imm = 0x01; break; // NLE -> LT
2090 case 0x00: // EQ
2091 case 0x03: // FALSE
2092 case 0x04: // NE
2093 case 0x07: // TRUE
2094 break;
2095 }
2096 return getI8Imm(Imm, SDLoc(N));
2097}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002098
Robert Khasanov29e3b962014-08-27 09:34:37 +00002099multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002100 OpndItins itins, X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002101 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002102 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002103 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002104 !strconcat("vpcmp${cc}", Suffix,
2105 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002106 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2107 imm:$cc))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002108 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002109 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002110 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002111 !strconcat("vpcmp${cc}", Suffix,
2112 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002113 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2114 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002115 imm:$cc))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002116 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002117 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002118 def rrik : AVX512AIi8<opc, MRMSrcReg,
2119 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002120 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002121 !strconcat("vpcmp${cc}", Suffix,
2122 "\t{$src2, $src1, $dst {${mask}}|",
2123 "$dst {${mask}}, $src1, $src2}"),
2124 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2125 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002126 imm:$cc)))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002127 itins.rr>, EVEX_4V, EVEX_K, Sched<[itins.Sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002128 def rmik : AVX512AIi8<opc, MRMSrcMem,
2129 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002130 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002131 !strconcat("vpcmp${cc}", Suffix,
2132 "\t{$src2, $src1, $dst {${mask}}|",
2133 "$dst {${mask}}, $src1, $src2}"),
2134 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2135 (OpNode (_.VT _.RC:$src1),
2136 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002137 imm:$cc)))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002138 itins.rm>, EVEX_4V, EVEX_K,
2139 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002140
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002141 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002142 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002143 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002144 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002145 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2146 "$dst, $src1, $src2, $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002147 [], itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002148 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002149 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002150 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002151 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2152 "$dst, $src1, $src2, $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002153 [], itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002154 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2155 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002156 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002157 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002158 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2159 "$dst {${mask}}, $src1, $src2, $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002160 [], itins.rr>, EVEX_4V, EVEX_K, Sched<[itins.Sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002161 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002162 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2163 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002164 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002165 !strconcat("vpcmp", Suffix,
2166 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2167 "$dst {${mask}}, $src1, $src2, $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002168 [], itins.rm>, EVEX_4V, EVEX_K,
2169 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002170 }
Craig Toppera88306e2017-10-10 06:36:46 +00002171
2172 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2173 (_.VT _.RC:$src1), imm:$cc),
2174 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2175 (CommutePCMPCC imm:$cc))>;
2176
2177 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2178 (_.VT _.RC:$src1), imm:$cc)),
2179 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2180 _.RC:$src1, addr:$src2,
2181 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002182}
2183
Robert Khasanov29e3b962014-08-27 09:34:37 +00002184multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002185 OpndItins itins, X86VectorVTInfo _> :
2186 avx512_icmp_cc<opc, Suffix, OpNode, itins, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002187 def rmib : AVX512AIi8<opc, MRMSrcMem,
2188 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002189 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002190 !strconcat("vpcmp${cc}", Suffix,
2191 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2192 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2193 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2194 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002195 imm:$cc))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002196 itins.rm>, EVEX_4V, EVEX_B,
2197 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002198 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2199 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002200 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002201 !strconcat("vpcmp${cc}", Suffix,
2202 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2203 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2204 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2205 (OpNode (_.VT _.RC:$src1),
2206 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002207 imm:$cc)))],
Simon Pilgrimaa911552017-12-05 12:14:36 +00002208 itins.rm>, EVEX_4V, EVEX_K, EVEX_B,
2209 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002210
Robert Khasanov29e3b962014-08-27 09:34:37 +00002211 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002212 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002213 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2214 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002215 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002216 !strconcat("vpcmp", Suffix,
2217 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2218 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002219 [], itins.rm>, EVEX_4V, EVEX_B,
2220 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002221 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2222 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002223 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002224 !strconcat("vpcmp", Suffix,
2225 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2226 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
Simon Pilgrimaa911552017-12-05 12:14:36 +00002227 [], itins.rm>, EVEX_4V, EVEX_K, EVEX_B,
2228 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002229 }
Craig Toppera88306e2017-10-10 06:36:46 +00002230
2231 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2232 (_.VT _.RC:$src1), imm:$cc),
2233 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2234 (CommutePCMPCC imm:$cc))>;
2235
2236 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2237 (_.ScalarLdFrag addr:$src2)),
2238 (_.VT _.RC:$src1), imm:$cc)),
2239 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2240 _.RC:$src1, addr:$src2,
2241 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002242}
2243
2244multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002245 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
2246 Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002247 let Predicates = [prd] in
Simon Pilgrimaa911552017-12-05 12:14:36 +00002248 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, itins, VTInfo.info512>,
2249 EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002250
2251 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa911552017-12-05 12:14:36 +00002252 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, itins, VTInfo.info256>,
2253 EVEX_V256;
2254 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, itins, VTInfo.info128>,
2255 EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002256 }
2257}
2258
2259multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002260 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
2261 Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002262 let Predicates = [prd] in
Simon Pilgrimaa911552017-12-05 12:14:36 +00002263 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, itins, VTInfo.info512>,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002264 EVEX_V512;
2265
2266 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa911552017-12-05 12:14:36 +00002267 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, itins, VTInfo.info256>,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002268 EVEX_V256;
Simon Pilgrimaa911552017-12-05 12:14:36 +00002269 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, itins, VTInfo.info128>,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002270 EVEX_V128;
2271 }
2272}
2273
Simon Pilgrimaa911552017-12-05 12:14:36 +00002274// FIXME: Is there a better scheduler itinerary for VPCMP/VPCMPU?
2275defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, SSE_ALU_F32P,
2276 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
2277defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, SSE_ALU_F32P,
2278 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002279
Simon Pilgrimaa911552017-12-05 12:14:36 +00002280defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, SSE_ALU_F32P,
2281 avx512vl_i16_info, HasBWI>,
2282 VEX_W, EVEX_CD8<16, CD8VF>;
2283defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, SSE_ALU_F32P,
2284 avx512vl_i16_info, HasBWI>,
2285 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002286
Simon Pilgrimaa911552017-12-05 12:14:36 +00002287defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, SSE_ALU_F32P,
2288 avx512vl_i32_info, HasAVX512>,
2289 EVEX_CD8<32, CD8VF>;
2290defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, SSE_ALU_F32P,
2291 avx512vl_i32_info, HasAVX512>,
2292 EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002293
Simon Pilgrimaa911552017-12-05 12:14:36 +00002294defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, SSE_ALU_F32P,
2295 avx512vl_i64_info, HasAVX512>,
2296 VEX_W, EVEX_CD8<64, CD8VF>;
2297defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, SSE_ALU_F32P,
2298 avx512vl_i64_info, HasAVX512>,
2299 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002300
Ayman Musa721d97f2017-06-27 12:08:37 +00002301
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002302multiclass avx512_vcmp_common<OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002303 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2304 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2305 "vcmp${cc}"#_.Suffix,
2306 "$src2, $src1", "$src1, $src2",
2307 (X86cmpm (_.VT _.RC:$src1),
2308 (_.VT _.RC:$src2),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002309 imm:$cc), itins.rr, 1>,
2310 Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002311
Craig Toppere1cac152016-06-07 07:27:54 +00002312 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2313 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2314 "vcmp${cc}"#_.Suffix,
2315 "$src2, $src1", "$src1, $src2",
2316 (X86cmpm (_.VT _.RC:$src1),
2317 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002318 imm:$cc), itins.rm>,
2319 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002320
Craig Toppere1cac152016-06-07 07:27:54 +00002321 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2322 (outs _.KRC:$dst),
2323 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2324 "vcmp${cc}"#_.Suffix,
2325 "${src2}"##_.BroadcastStr##", $src1",
2326 "$src1, ${src2}"##_.BroadcastStr,
2327 (X86cmpm (_.VT _.RC:$src1),
2328 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002329 imm:$cc), itins.rm>,
2330 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002332 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002333 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2334 (outs _.KRC:$dst),
2335 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2336 "vcmp"#_.Suffix,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002337 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rr>,
2338 Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002339
2340 let mayLoad = 1 in {
2341 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2342 (outs _.KRC:$dst),
2343 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2344 "vcmp"#_.Suffix,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002345 "$cc, $src2, $src1", "$src1, $src2, $cc", itins.rm>,
2346 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002347
2348 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2349 (outs _.KRC:$dst),
2350 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2351 "vcmp"#_.Suffix,
2352 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002353 "$src1, ${src2}"##_.BroadcastStr##", $cc", itins.rm>,
2354 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002355 }
Craig Topper61956982017-09-30 17:02:39 +00002356 }
2357
2358 // Patterns for selecting with loads in other operand.
2359 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2360 CommutableCMPCC:$cc),
2361 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2362 imm:$cc)>;
2363
2364 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2365 (_.VT _.RC:$src1),
2366 CommutableCMPCC:$cc)),
2367 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2368 _.RC:$src1, addr:$src2,
2369 imm:$cc)>;
2370
2371 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2372 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2373 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2374 imm:$cc)>;
2375
2376 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2377 (_.ScalarLdFrag addr:$src2)),
2378 (_.VT _.RC:$src1),
2379 CommutableCMPCC:$cc)),
2380 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2381 _.RC:$src1, addr:$src2,
2382 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002383}
2384
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002385multiclass avx512_vcmp_sae<OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002386 // comparison code form (VCMP[EQ/LT/LE/...]
2387 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2388 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2389 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002390 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002391 (X86cmpmRnd (_.VT _.RC:$src1),
2392 (_.VT _.RC:$src2),
2393 imm:$cc,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002394 (i32 FROUND_NO_EXC)), itins.rr>,
2395 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002396
2397 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2398 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2399 (outs _.KRC:$dst),
2400 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2401 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002402 "$cc, {sae}, $src2, $src1",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002403 "$src1, $src2, {sae}, $cc", itins.rr>,
2404 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002405 }
2406}
2407
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002408multiclass avx512_vcmp<OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002409 let Predicates = [HasAVX512] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002410 defm Z : avx512_vcmp_common<itins, _.info512>,
2411 avx512_vcmp_sae<itins, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002412
2413 }
2414 let Predicates = [HasAVX512,HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002415 defm Z128 : avx512_vcmp_common<itins, _.info128>, EVEX_V128;
2416 defm Z256 : avx512_vcmp_common<itins, _.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417 }
2418}
2419
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002420defm VCMPPD : avx512_vcmp<SSE_ALU_F64P, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002421 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00002422defm VCMPPS : avx512_vcmp<SSE_ALU_F32P, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002423 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002424
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002425
Craig Topper61956982017-09-30 17:02:39 +00002426// Patterns to select fp compares with load as first operand.
2427let Predicates = [HasAVX512] in {
2428 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2429 CommutableCMPCC:$cc)),
2430 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2431
2432 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2433 CommutableCMPCC:$cc)),
2434 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2435}
2436
Asaf Badouh572bbce2015-09-20 08:46:07 +00002437// ----------------------------------------------------------------
2438// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002439//handle fpclass instruction mask = op(reg_scalar,imm)
2440// op(mem_scalar,imm)
2441multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002442 OpndItins itins, X86VectorVTInfo _,
2443 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002444 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002445 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002446 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002447 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002448 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002449 (i32 imm:$src2)))], itins.rr>,
2450 Sched<[itins.Sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002451 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2452 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2453 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002454 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002455 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002456 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002457 (i32 imm:$src2))))], itins.rr>,
2458 EVEX_K, Sched<[itins.Sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002459 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002460 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002461 OpcodeStr##_.Suffix##
2462 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2463 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002464 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002465 (i32 imm:$src2)))], itins.rm>,
2466 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002467 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002468 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002469 OpcodeStr##_.Suffix##
2470 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2471 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002472 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002473 (i32 imm:$src2))))], itins.rm>,
2474 EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002475 }
2476}
2477
Asaf Badouh572bbce2015-09-20 08:46:07 +00002478//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2479// fpclass(reg_vec, mem_vec, imm)
2480// fpclass(reg_vec, broadcast(eltVt), imm)
2481multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002482 OpndItins itins, X86VectorVTInfo _,
2483 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002484 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002485 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2486 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002487 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002488 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002489 (i32 imm:$src2)))], itins.rr>,
2490 Sched<[itins.Sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002491 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2492 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2493 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002494 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002495 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002496 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002497 (i32 imm:$src2))))], itins.rr>,
2498 EVEX_K, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002499 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2500 (ins _.MemOp:$src1, i32u8imm:$src2),
2501 OpcodeStr##_.Suffix##mem#
2502 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002503 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002504 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002505 (i32 imm:$src2)))], itins.rm>,
2506 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002507 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2508 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2509 OpcodeStr##_.Suffix##mem#
2510 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002511 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002512 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002513 (i32 imm:$src2))))], itins.rm>,
2514 EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002515 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2516 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2517 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2518 _.BroadcastStr##", $dst|$dst, ${src1}"
2519 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002520 [(set _.KRC:$dst,(OpNode
2521 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002522 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002523 (i32 imm:$src2)))], itins.rm>,
2524 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002525 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2526 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2527 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2528 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2529 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002530 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2531 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002532 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrim54c60832017-12-01 16:51:48 +00002533 (i32 imm:$src2))))], itins.rm>,
2534 EVEX_B, EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002535 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002536}
2537
Simon Pilgrim54c60832017-12-01 16:51:48 +00002538multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2539 bits<8> opc, SDNode OpNode,
2540 OpndItins itins, Predicate prd,
2541 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002542 let Predicates = [prd] in {
Simon Pilgrim54c60832017-12-01 16:51:48 +00002543 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, itins,
2544 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002545 }
2546 let Predicates = [prd, HasVLX] in {
Simon Pilgrim54c60832017-12-01 16:51:48 +00002547 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, itins,
2548 _.info128, "{x}", broadcast>, EVEX_V128;
2549 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, itins,
2550 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002551 }
2552}
2553
Simon Pilgrim54c60832017-12-01 16:51:48 +00002554// FIXME: Is there a better scheduler itinerary for VFPCLASS?
Asaf Badouh572bbce2015-09-20 08:46:07 +00002555multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002556 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002557 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002558 VecOpNode, SSE_ALU_F32P, prd, "{l}">,
2559 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002560 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002561 VecOpNode, SSE_ALU_F64P, prd, "{q}">,
2562 EVEX_CD8<64, CD8VF> , VEX_W;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002563 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002564 SSE_ALU_F32S, f32x_info, prd>,
2565 EVEX_CD8<32, CD8VT1>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002566 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002567 SSE_ALU_F64S, f64x_info, prd>,
2568 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002569}
2570
Asaf Badouh696e8e02015-10-18 11:04:38 +00002571defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2572 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002573
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002574//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002575// Mask register copy, including
2576// - copy between mask registers
2577// - load/store mask registers
2578// - copy from GPR to mask register and vice versa
2579//
2580multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2581 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002582 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002583 let hasSideEffects = 0 in
2584 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2585 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2586 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2587 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2588 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2589 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2590 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2591 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002592}
2593
2594multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2595 string OpcodeStr,
2596 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002597 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002598 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002599 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002600 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002601 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002602 }
2603}
2604
Robert Khasanov74acbb72014-07-23 14:49:42 +00002605let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002606 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002607 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2608 VEX, PD;
2609
2610let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002611 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002612 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002613 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002614
2615let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002616 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2617 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002618 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2619 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002620 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2621 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002622 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2623 VEX, XD, VEX_W;
2624}
2625
2626// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002627def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002628 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002629def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002630 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002631
2632def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002633 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002634def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002635 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002636
2637def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002638 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002639def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002640 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002641
2642def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002643 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002644def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2645 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002646def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002647 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002648
2649def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2650 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2651def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2652 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2653def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2654 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2655def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2656 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002657
Robert Khasanov74acbb72014-07-23 14:49:42 +00002658// Load/store kreg
2659let Predicates = [HasDQI] in {
2660 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2661 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002662 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2663 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002664
2665 def : Pat<(store VK4:$src, addr:$dst),
2666 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2667 def : Pat<(store VK2:$src, addr:$dst),
2668 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002669 def : Pat<(store VK1:$src, addr:$dst),
2670 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002671
2672 def : Pat<(v2i1 (load addr:$src)),
2673 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2674 def : Pat<(v4i1 (load addr:$src)),
2675 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002676}
2677let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002678 def : Pat<(store VK1:$src, addr:$dst),
2679 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002680 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2681 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002682 def : Pat<(store VK2:$src, addr:$dst),
2683 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002684 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2685 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002686 def : Pat<(store VK4:$src, addr:$dst),
2687 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002688 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2689 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002690 def : Pat<(store VK8:$src, addr:$dst),
2691 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002692 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2693 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002694
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002695 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002696 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002697 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002698 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002699 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002700 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002701}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002702
Robert Khasanov74acbb72014-07-23 14:49:42 +00002703let Predicates = [HasAVX512] in {
2704 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002705 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002706 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002707 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002708 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2709 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002710}
2711let Predicates = [HasBWI] in {
2712 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2713 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002714 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2715 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002716 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2717 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002718 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2719 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002720}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002721
Robert Khasanov74acbb72014-07-23 14:49:42 +00002722let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002723 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2724 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2725 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002726
Simon Pilgrim64fff142017-07-16 18:37:23 +00002727 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002728 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002729
Guy Blank548e22a2017-05-19 12:35:15 +00002730 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2731 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002732
Simon Pilgrim64fff142017-07-16 18:37:23 +00002733 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002734 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002735
Simon Pilgrim64fff142017-07-16 18:37:23 +00002736 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002737 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2738 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002739
Guy Blank548e22a2017-05-19 12:35:15 +00002740 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2741 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2742 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2743 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2744 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2745 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2746 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002747
Guy Blank548e22a2017-05-19 12:35:15 +00002748 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2749 (COPY_TO_REGCLASS
2750 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2751 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2752 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2753 (COPY_TO_REGCLASS
2754 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2755 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2756 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2757 (COPY_TO_REGCLASS
2758 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2759 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002760
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002761}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002762
2763// Mask unary operation
2764// - KNOT
2765multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002766 RegisterClass KRC, SDPatternOperator OpNode,
2767 Predicate prd> {
2768 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002769 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002770 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002771 [(set KRC:$dst, (OpNode KRC:$src))]>;
2772}
2773
Robert Khasanov74acbb72014-07-23 14:49:42 +00002774multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2775 SDPatternOperator OpNode> {
2776 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2777 HasDQI>, VEX, PD;
2778 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2779 HasAVX512>, VEX, PS;
2780 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2781 HasBWI>, VEX, PD, VEX_W;
2782 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2783 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002784}
2785
Craig Topper7b9cc142016-11-03 06:04:28 +00002786defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002787
Robert Khasanov74acbb72014-07-23 14:49:42 +00002788// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002789let Predicates = [HasAVX512, NoDQI] in
2790def : Pat<(vnot VK8:$src),
2791 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2792
2793def : Pat<(vnot VK4:$src),
2794 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2795def : Pat<(vnot VK2:$src),
2796 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002797
2798// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002799// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002800multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002801 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002802 Predicate prd, bit IsCommutable> {
2803 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002804 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2805 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002806 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002807 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2808}
2809
Robert Khasanov595683d2014-07-28 13:46:45 +00002810multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002811 SDPatternOperator OpNode, bit IsCommutable,
2812 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002813 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002814 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002815 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002816 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002817 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002818 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002819 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002820 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002821}
2822
2823def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2824def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002825// These nodes use 'vnot' instead of 'not' to support vectors.
2826def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2827def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002828
Craig Topper7b9cc142016-11-03 06:04:28 +00002829defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2830defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2831defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2832defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2833defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2834defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002835
Craig Topper7b9cc142016-11-03 06:04:28 +00002836multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2837 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002838 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2839 // for the DQI set, this type is legal and KxxxB instruction is used
2840 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002841 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002842 (COPY_TO_REGCLASS
2843 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2844 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2845
2846 // All types smaller than 8 bits require conversion anyway
2847 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2848 (COPY_TO_REGCLASS (Inst
2849 (COPY_TO_REGCLASS VK1:$src1, VK16),
2850 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002851 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002852 (COPY_TO_REGCLASS (Inst
2853 (COPY_TO_REGCLASS VK2:$src1, VK16),
2854 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002855 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002856 (COPY_TO_REGCLASS (Inst
2857 (COPY_TO_REGCLASS VK4:$src1, VK16),
2858 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002859}
2860
Craig Topper7b9cc142016-11-03 06:04:28 +00002861defm : avx512_binop_pat<and, and, KANDWrr>;
2862defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2863defm : avx512_binop_pat<or, or, KORWrr>;
2864defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2865defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002866
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002867// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002868multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2869 RegisterClass KRCSrc, Predicate prd> {
2870 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002871 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002872 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2873 (ins KRC:$src1, KRC:$src2),
2874 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2875 VEX_4V, VEX_L;
2876
2877 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2878 (!cast<Instruction>(NAME##rr)
2879 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2880 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2881 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002882}
2883
Igor Bregera54a1a82015-09-08 13:10:00 +00002884defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2885defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2886defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002887
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888// Mask bit testing
2889multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002890 SDNode OpNode, Predicate prd> {
2891 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002892 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002893 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002894 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2895}
2896
Igor Breger5ea0a6812015-08-31 13:30:19 +00002897multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2898 Predicate prdW = HasAVX512> {
2899 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2900 VEX, PD;
2901 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2902 VEX, PS;
2903 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2904 VEX, PS, VEX_W;
2905 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2906 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002907}
2908
2909defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002910defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002911
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002912// Mask shift
2913multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2914 SDNode OpNode> {
2915 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002916 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002917 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002918 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002919 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2920}
2921
2922multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2923 SDNode OpNode> {
2924 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002925 VEX, TAPD, VEX_W;
2926 let Predicates = [HasDQI] in
2927 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2928 VEX, TAPD;
2929 let Predicates = [HasBWI] in {
2930 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2931 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002932 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2933 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002934 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002935}
2936
Craig Topper3b7e8232017-01-30 00:06:01 +00002937defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2938defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002939
Ayman Musa721d97f2017-06-27 12:08:37 +00002940multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
2941def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
2942 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
2943 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2944 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
2945
Craig Toppereb5c4112017-09-24 05:24:52 +00002946def : Pat<(v8i1 (and VK8:$mask,
2947 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
2948 (COPY_TO_REGCLASS
2949 (!cast<Instruction>(InstStr##Zrrk)
2950 (COPY_TO_REGCLASS VK8:$mask, VK16),
2951 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2952 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
2953 VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002954}
2955
2956multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
2957 AVX512VLVectorVTInfo _> {
2958def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
2959 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
2960 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2961 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2962 imm:$cc), VK8)>;
2963
Craig Toppereb5c4112017-09-24 05:24:52 +00002964def : Pat<(v8i1 (and VK8:$mask, (OpNode (_.info256.VT VR256X:$src1),
2965 (_.info256.VT VR256X:$src2), imm:$cc))),
2966 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
2967 (COPY_TO_REGCLASS VK8:$mask, VK16),
2968 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2969 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2970 imm:$cc), VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002971}
2972
2973let Predicates = [HasAVX512, NoVLX] in {
2974 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
2975 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
2976
2977 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
2978 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
2979 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
2980}
2981
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002982// Mask setting all 0s or 1s
2983multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2984 let Predicates = [HasAVX512] in
2985 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2986 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2987 [(set KRC:$dst, (VT Val))]>;
2988}
2989
2990multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002991 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002992 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2993 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002994}
2995
2996defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2997defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2998
2999// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3000let Predicates = [HasAVX512] in {
3001 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003002 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3003 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003004 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003005 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003006 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3007 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003008 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003009}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003010
3011// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3012multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3013 RegisterClass RC, ValueType VT> {
3014 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3015 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003016
Igor Bregerf1bd7612016-03-06 07:46:03 +00003017 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003018 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003019}
Guy Blank548e22a2017-05-19 12:35:15 +00003020defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3021defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3022defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3023defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3024defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3025defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003026
3027defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3028defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3029defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3030defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3031defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3032
3033defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3034defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3035defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3036defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3037
3038defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3039defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3040defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3041
3042defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3043defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3044
3045defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003046
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00003047
Michael Zuckerman9e588312017-10-31 10:00:19 +00003048multiclass vextract_for_mask_to_mask<string InstrStr, X86KVectorVTInfo From,
3049 X86KVectorVTInfo To, Predicate prd> {
3050let Predicates = [prd] in
3051 def :
3052 Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))),
3053 (To.KVT(COPY_TO_REGCLASS
3054 (!cast<Instruction>(InstrStr#"ri") From.KVT:$src,
3055 (i8 imm:$imm8)), To.KRC))>;
3056}
3057
3058multiclass vextract_for_mask_to_mask_legal_w<X86KVectorVTInfo From,
3059 X86KVectorVTInfo To> {
3060def :
3061 Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))),
3062 (To.KVT(COPY_TO_REGCLASS
3063 (KSHIFTRWri(COPY_TO_REGCLASS From.KRC:$src, VK16),
3064 (i8 imm:$imm8)), To.KRC))>;
3065}
3066
3067defm : vextract_for_mask_to_mask_legal_w<v2i1_info, v1i1_info>;
3068defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v1i1_info>;
3069defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v1i1_info>;
3070defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v2i1_info>;
3071defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v2i1_info>;
3072defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v4i1_info>;
3073
3074defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v1i1_info, HasAVX512>;
3075defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v1i1_info, HasBWI>;
3076defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v1i1_info, HasBWI>;
3077defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v2i1_info, HasAVX512>;
3078defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v2i1_info, HasBWI>;
3079defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v2i1_info, HasBWI>;
3080defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v4i1_info, HasAVX512>;
3081defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v4i1_info, HasBWI>;
3082defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v4i1_info, HasBWI>;
3083defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v8i1_info, HasAVX512>;
3084defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v8i1_info, HasBWI>;
3085defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v8i1_info, HasBWI>;
3086defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v16i1_info, HasBWI>;
3087defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v16i1_info, HasBWI>;
3088defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v32i1_info, HasBWI>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00003089
Igor Breger86724082016-08-14 05:25:07 +00003090// Patterns for kmask shift
3091multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00003092 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003093 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003094 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003095 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003096 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00003097 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003098 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00003099 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00003100 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00003101 RC))>;
3102}
3103
3104defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
3105defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
3106defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003107//===----------------------------------------------------------------------===//
3108// AVX-512 - Aligned and unaligned load and store
3109//
3110
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003111
3112multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003113 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00003114 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003115 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003116 let hasSideEffects = 0 in {
3117 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003118 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003119 _.ExeDomain>, EVEX;
3120 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3121 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003122 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003123 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003124 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003125 (_.VT _.RC:$src),
3126 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003127 EVEX, EVEX_KZ;
3128
Craig Toppercb0e7492017-07-31 17:35:44 +00003129 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003130 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003131 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003132 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003133 !if(NoRMPattern, [],
3134 [(set _.RC:$dst,
3135 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003136 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003137
Craig Topper63e2cd62017-01-14 07:50:52 +00003138 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003139 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3140 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3141 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3142 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003143 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003144 (_.VT _.RC:$src1),
3145 (_.VT _.RC:$src0))))], _.ExeDomain>,
3146 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003147 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003148 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3149 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003150 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3151 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003152 [(set _.RC:$dst, (_.VT
3153 (vselect _.KRCWM:$mask,
3154 (_.VT (bitconvert (ld_frag addr:$src1))),
3155 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003156 }
Craig Toppere1cac152016-06-07 07:27:54 +00003157 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003158 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3159 (ins _.KRCWM:$mask, _.MemOp:$src),
3160 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3161 "${dst} {${mask}} {z}, $src}",
3162 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3163 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3164 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003165 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003166 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3167 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3168
3169 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3170 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3171
3172 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3173 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3174 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003175}
3176
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003177multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3178 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003179 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003180 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003181 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003182 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003183
3184 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003185 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003186 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003187 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003188 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003189 }
3190}
3191
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003192multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3193 AVX512VLVectorVTInfo _,
3194 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003195 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003196 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003197 let Predicates = [prd] in
3198 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003199 masked_load_unaligned, NoRMPattern,
3200 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003201
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003202 let Predicates = [prd, HasVLX] in {
3203 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003204 masked_load_unaligned, NoRMPattern,
3205 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003206 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003207 masked_load_unaligned, NoRMPattern,
3208 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003209 }
3210}
3211
3212multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003213 PatFrag st_frag, PatFrag mstore, string Name,
3214 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003215
Craig Topper99f6b622016-05-01 01:03:56 +00003216 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003217 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3218 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003219 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003220 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3221 (ins _.KRCWM:$mask, _.RC:$src),
3222 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3223 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003224 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003225 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003226 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003227 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003228 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003229 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003230 }
Igor Breger81b79de2015-11-19 07:43:43 +00003231
Craig Topper2462a712017-08-01 15:31:24 +00003232 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003233 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003234 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003235 !if(NoMRPattern, [],
3236 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3237 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003238 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003239 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3240 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3241 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003242
3243 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3244 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3245 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003246}
3247
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003248
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003249multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003250 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003251 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003252 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003253 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003254 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003255
3256 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003257 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003258 masked_store_unaligned, Name#Z256,
3259 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003260 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003261 masked_store_unaligned, Name#Z128,
3262 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003263 }
3264}
3265
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003266multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003267 AVX512VLVectorVTInfo _, Predicate prd,
3268 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003269 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003270 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003271 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003272
3273 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003274 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003275 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003276 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003277 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003278 }
3279}
3280
3281defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3282 HasAVX512>,
3283 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003284 HasAVX512, "VMOVAPS">,
3285 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003286
3287defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3288 HasAVX512>,
3289 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003290 HasAVX512, "VMOVAPD">,
3291 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003292
Craig Topperc9293492016-02-26 06:50:29 +00003293defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003294 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003295 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3296 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003297 PS, EVEX_CD8<32, CD8VF>;
3298
Craig Topper4e7b8882016-10-03 02:00:29 +00003299defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003300 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003301 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3302 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003303 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003304
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003305defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3306 HasAVX512>,
3307 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003308 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003309 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003310
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003311defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3312 HasAVX512>,
3313 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003314 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003315 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003316
Craig Toppercb0e7492017-07-31 17:35:44 +00003317defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003318 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003319 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003320 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003321
Craig Toppercb0e7492017-07-31 17:35:44 +00003322defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003323 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003324 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003325 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003326
Craig Topperc9293492016-02-26 06:50:29 +00003327defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003328 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003329 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003330 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003331 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003332
Craig Topperc9293492016-02-26 06:50:29 +00003333defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003334 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003335 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003336 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003337 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003338
Craig Topperd875d6b2016-09-29 06:07:09 +00003339// Special instructions to help with spilling when we don't have VLX. We need
3340// to load or store from a ZMM register instead. These are converted in
3341// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003342let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003343 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3344def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3345 "", []>;
3346def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3347 "", []>;
3348def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3349 "", []>;
3350def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3351 "", []>;
3352}
3353
3354let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003355def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003356 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003357def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003358 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003359def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003360 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003361def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003362 "", []>;
3363}
3364
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003365def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003366 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003367 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003368 VK8), VR512:$src)>;
3369
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003370def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003371 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003372 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003373
Craig Topper33c550c2016-05-22 00:39:30 +00003374// These patterns exist to prevent the above patterns from introducing a second
3375// mask inversion when one already exists.
3376def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3377 (bc_v8i64 (v16i32 immAllZerosV)),
3378 (v8i64 VR512:$src))),
3379 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3380def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3381 (v16i32 immAllZerosV),
3382 (v16i32 VR512:$src))),
3383 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3384
Craig Topper96ab6fd2017-01-09 04:19:34 +00003385// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3386// available. Use a 512-bit operation and extract.
3387let Predicates = [HasAVX512, NoVLX] in {
3388def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3389 (v8f32 VR256X:$src0))),
3390 (EXTRACT_SUBREG
3391 (v16f32
3392 (VMOVAPSZrrk
3393 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3394 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3395 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3396 sub_ymm)>;
3397
3398def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3399 (v8i32 VR256X:$src0))),
3400 (EXTRACT_SUBREG
3401 (v16i32
3402 (VMOVDQA32Zrrk
3403 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3404 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3405 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3406 sub_ymm)>;
3407}
3408
Craig Topper2462a712017-08-01 15:31:24 +00003409let Predicates = [HasAVX512] in {
3410 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003411 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003412 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003413 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003414 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3415 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3416 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3417 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3418 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3419}
3420
3421let Predicates = [HasVLX] in {
3422 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003423 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3424 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3425 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3426 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3427 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3428 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3429 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3430 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003431
Craig Topper2462a712017-08-01 15:31:24 +00003432 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003433 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003434 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003435 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003436 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3437 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3438 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3439 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3440 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003441}
3442
Craig Topper80075a52017-08-27 19:03:36 +00003443multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3444 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3445 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3446 (bitconvert
3447 (To.VT (extract_subvector
3448 (From.VT From.RC:$src), (iPTR 0)))),
3449 To.RC:$src0)),
3450 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3451 Cast.RC:$src0, Cast.KRCWM:$mask,
3452 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3453
3454 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3455 (bitconvert
3456 (To.VT (extract_subvector
3457 (From.VT From.RC:$src), (iPTR 0)))),
3458 Cast.ImmAllZerosV)),
3459 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3460 Cast.KRCWM:$mask,
3461 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3462}
3463
3464
Craig Topperd27386a2017-08-25 23:34:59 +00003465let Predicates = [HasVLX] in {
3466// A masked extract from the first 128-bits of a 256-bit vector can be
3467// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003468defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3469defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3470defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3471defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3472defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3473defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3474defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3475defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3476defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3477defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3478defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3479defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003480
3481// A masked extract from the first 128-bits of a 512-bit vector can be
3482// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003483defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3484defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3485defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3486defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3487defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3488defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3489defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3490defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3491defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3492defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3493defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3494defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003495
3496// A masked extract from the first 256-bits of a 512-bit vector can be
3497// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003498defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3499defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3500defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3501defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3502defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3503defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3504defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3505defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3506defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3507defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3508defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3509defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003510}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003511
3512// Move Int Doubleword to Packed Double Int
3513//
3514let ExeDomain = SSEPackedInt in {
3515def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3516 "vmovd\t{$src, $dst|$dst, $src}",
3517 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003518 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003519 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003520def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003521 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003522 [(set VR128X:$dst,
3523 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003524 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003525def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003526 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003527 [(set VR128X:$dst,
3528 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003529 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003530let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3531def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3532 (ins i64mem:$src),
3533 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003534 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003535let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003536def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003537 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003538 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003539 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003540def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3541 "vmovq\t{$src, $dst|$dst, $src}",
3542 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3543 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003544def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003545 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003546 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003547 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003548def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003549 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003550 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003551 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3552 EVEX_CD8<64, CD8VT1>;
3553}
3554} // ExeDomain = SSEPackedInt
3555
3556// Move Int Doubleword to Single Scalar
3557//
3558let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3559def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3560 "vmovd\t{$src, $dst|$dst, $src}",
3561 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003562 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003563
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003564def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003565 "vmovd\t{$src, $dst|$dst, $src}",
3566 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3567 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3568} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3569
3570// Move doubleword from xmm register to r/m32
3571//
3572let ExeDomain = SSEPackedInt in {
3573def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3574 "vmovd\t{$src, $dst|$dst, $src}",
3575 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003576 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003577 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003578def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003579 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003580 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003581 [(store (i32 (extractelt (v4i32 VR128X:$src),
3582 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3583 EVEX, EVEX_CD8<32, CD8VT1>;
3584} // ExeDomain = SSEPackedInt
3585
3586// Move quadword from xmm1 register to r/m64
3587//
3588let ExeDomain = SSEPackedInt in {
3589def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3590 "vmovq\t{$src, $dst|$dst, $src}",
3591 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003592 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003593 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003594 Requires<[HasAVX512, In64BitMode]>;
3595
Craig Topperc648c9b2015-12-28 06:11:42 +00003596let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3597def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3598 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003599 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003600 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003601
Craig Topperc648c9b2015-12-28 06:11:42 +00003602def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3603 (ins i64mem:$dst, VR128X:$src),
3604 "vmovq\t{$src, $dst|$dst, $src}",
3605 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3606 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003607 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003608 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3609
3610let hasSideEffects = 0 in
3611def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003612 (ins VR128X:$src),
3613 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3614 EVEX, VEX_W;
3615} // ExeDomain = SSEPackedInt
3616
3617// Move Scalar Single to Double Int
3618//
3619let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3620def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3621 (ins FR32X:$src),
3622 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003623 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003624 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003625def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003626 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003627 "vmovd\t{$src, $dst|$dst, $src}",
3628 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3629 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3630} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3631
3632// Move Quadword Int to Packed Quadword Int
3633//
3634let ExeDomain = SSEPackedInt in {
3635def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3636 (ins i64mem:$src),
3637 "vmovq\t{$src, $dst|$dst, $src}",
3638 [(set VR128X:$dst,
3639 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3640 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3641} // ExeDomain = SSEPackedInt
3642
3643//===----------------------------------------------------------------------===//
3644// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003645//===----------------------------------------------------------------------===//
3646
Craig Topperc7de3a12016-07-29 02:49:08 +00003647multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003648 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003649 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003650 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003651 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003652 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Craig Topperc7de3a12016-07-29 02:49:08 +00003653 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3654 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003655 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003656 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3657 "$dst {${mask}} {z}, $src1, $src2}"),
3658 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003659 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003660 _.ImmAllZerosV)))],
3661 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3662 let Constraints = "$src0 = $dst" in
3663 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003664 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003665 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3666 "$dst {${mask}}, $src1, $src2}"),
3667 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003668 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003669 (_.VT _.RC:$src0))))],
3670 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003671 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003672 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3673 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3674 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3675 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3676 let mayLoad = 1, hasSideEffects = 0 in {
3677 let Constraints = "$src0 = $dst" in
3678 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3679 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3680 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3681 "$dst {${mask}}, $src}"),
3682 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3683 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3684 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3685 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3686 "$dst {${mask}} {z}, $src}"),
3687 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003688 }
Craig Toppere1cac152016-06-07 07:27:54 +00003689 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3690 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3691 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3692 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003693 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003694 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3695 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3696 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3697 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003698}
3699
Asaf Badouh41ecf462015-12-06 13:26:56 +00003700defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3701 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003702
Asaf Badouh41ecf462015-12-06 13:26:56 +00003703defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3704 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003705
Ayman Musa46af8f92016-11-13 14:29:32 +00003706
3707multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3708 PatLeaf ZeroFP, X86VectorVTInfo _> {
3709
3710def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003711 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003712 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003713 (_.EltVT _.FRC:$src1),
3714 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003715 (!cast<Instruction>(InstrStr#rrk)
3716 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3717 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003718 (_.VT _.RC:$src0),
3719 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003720
3721def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003722 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003723 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003724 (_.EltVT _.FRC:$src1),
3725 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003726 (!cast<Instruction>(InstrStr#rrkz)
3727 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003728 (_.VT _.RC:$src0),
3729 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003730}
3731
3732multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3733 dag Mask, RegisterClass MaskRC> {
3734
3735def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003736 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003737 (_.info256.VT (insert_subvector undef,
3738 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003739 (iPTR 0))),
3740 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003741 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003742 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003743 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003744
3745}
3746
Craig Topper058f2f62017-03-28 16:35:29 +00003747multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3748 AVX512VLVectorVTInfo _,
3749 dag Mask, RegisterClass MaskRC,
3750 SubRegIndex subreg> {
3751
3752def : Pat<(masked_store addr:$dst, Mask,
3753 (_.info512.VT (insert_subvector undef,
3754 (_.info256.VT (insert_subvector undef,
3755 (_.info128.VT _.info128.RC:$src),
3756 (iPTR 0))),
3757 (iPTR 0)))),
3758 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003759 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003760 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3761
3762}
3763
Ayman Musa46af8f92016-11-13 14:29:32 +00003764multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3765 dag Mask, RegisterClass MaskRC> {
3766
3767def : Pat<(_.info128.VT (extract_subvector
3768 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003769 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003770 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003771 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003772 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003773 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003774 addr:$srcAddr)>;
3775
3776def : Pat<(_.info128.VT (extract_subvector
3777 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3778 (_.info512.VT (insert_subvector undef,
3779 (_.info256.VT (insert_subvector undef,
3780 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003781 (iPTR 0))),
3782 (iPTR 0))))),
3783 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003784 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003785 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003786 addr:$srcAddr)>;
3787
3788}
3789
Craig Topper058f2f62017-03-28 16:35:29 +00003790multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3791 AVX512VLVectorVTInfo _,
3792 dag Mask, RegisterClass MaskRC,
3793 SubRegIndex subreg> {
3794
3795def : Pat<(_.info128.VT (extract_subvector
3796 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3797 (_.info512.VT (bitconvert
3798 (v16i32 immAllZerosV))))),
3799 (iPTR 0))),
3800 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003801 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003802 addr:$srcAddr)>;
3803
3804def : Pat<(_.info128.VT (extract_subvector
3805 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3806 (_.info512.VT (insert_subvector undef,
3807 (_.info256.VT (insert_subvector undef,
3808 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3809 (iPTR 0))),
3810 (iPTR 0))))),
3811 (iPTR 0))),
3812 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003813 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003814 addr:$srcAddr)>;
3815
3816}
3817
Ayman Musa46af8f92016-11-13 14:29:32 +00003818defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3819defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3820
3821defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3822 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003823defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3824 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3825defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3826 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003827
3828defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3829 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003830defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3831 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3832defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3833 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003834
Guy Blankb169d56d2017-07-31 08:26:14 +00003835def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3836 (f32 FR32X:$src1), (f32 FR32X:$src2))),
3837 (COPY_TO_REGCLASS
3838 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3839 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3840 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003841 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
3842 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003843
Craig Topper74ed0872016-05-18 06:55:59 +00003844def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003845 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003846 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
3847 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003848
Guy Blankb169d56d2017-07-31 08:26:14 +00003849def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3850 (f64 FR64X:$src1), (f64 FR64X:$src2))),
3851 (COPY_TO_REGCLASS
3852 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3853 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3854 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003855 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
3856 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003857
Craig Topper74ed0872016-05-18 06:55:59 +00003858def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003859 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003860 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
3861 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003862
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003863def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003864 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003865 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3866
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003867let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003868 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003869 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003870 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3871 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
3872 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00003873
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003874let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003875 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3876 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003877 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003878 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3879 "$dst {${mask}}, $src1, $src2}",
3880 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3881 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003882
3883 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003884 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003885 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3886 "$dst {${mask}} {z}, $src1, $src2}",
3887 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3888 FoldGenData<"VMOVSSZrrkz">;
3889
Simon Pilgrim64fff142017-07-16 18:37:23 +00003890 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003891 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003892 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3893 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
3894 FoldGenData<"VMOVSDZrr">;
3895
3896let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003897 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3898 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003899 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003900 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3901 "$dst {${mask}}, $src1, $src2}",
3902 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003903 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003904
Simon Pilgrim64fff142017-07-16 18:37:23 +00003905 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3906 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00003907 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003908 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3909 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00003910 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003911 VEX_W, FoldGenData<"VMOVSDZrrkz">;
3912}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003913
3914let Predicates = [HasAVX512] in {
3915 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003916 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003917 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003918 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003919 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003920 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00003921 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
3922 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003923 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003924
3925 // Move low f32 and clear high bits.
3926 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3927 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003928 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003929 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3930 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3931 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003932 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003933 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003934 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3935 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003936 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003937 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3938 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3939 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003940 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003941 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003942
3943 let AddedComplexity = 20 in {
3944 // MOVSSrm zeros the high parts of the register; represent this
3945 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3946 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3947 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3948 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3949 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3950 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3951 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003952 def : Pat<(v4f32 (X86vzload addr:$src)),
3953 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003954
3955 // MOVSDrm zeros the high parts of the register; represent this
3956 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3957 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3958 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3959 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3960 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3961 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3962 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3963 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3964 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3965 def : Pat<(v2f64 (X86vzload addr:$src)),
3966 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3967
3968 // Represent the same patterns above but in the form they appear for
3969 // 256-bit types
3970 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3971 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003972 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003973 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3974 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3975 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003976 def : Pat<(v8f32 (X86vzload addr:$src)),
3977 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003978 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3979 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3980 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003981 def : Pat<(v4f64 (X86vzload addr:$src)),
3982 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003983
3984 // Represent the same patterns above but in the form they appear for
3985 // 512-bit types
3986 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3987 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3988 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3989 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3990 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3991 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003992 def : Pat<(v16f32 (X86vzload addr:$src)),
3993 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003994 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3995 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3996 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003997 def : Pat<(v8f64 (X86vzload addr:$src)),
3998 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003999 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004000 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4001 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004002 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004003
4004 // Move low f64 and clear high bits.
4005 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4006 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004007 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004008 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004009 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4010 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004011 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004012 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004013
4014 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004015 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004016 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004017 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004018 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004019 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004020
4021 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004022 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004023 addr:$dst),
4024 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004025
4026 // Shuffle with VMOVSS
4027 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004028 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4029
4030 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
4031 (VMOVSSZrr VR128X:$src1,
4032 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004033
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004034 // Shuffle with VMOVSD
4035 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004036 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
4037
4038 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
4039 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004040
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004041 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004042 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004043 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004044 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004045}
4046
4047let AddedComplexity = 15 in
4048def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4049 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004050 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004051 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004052 (v2i64 VR128X:$src))))],
4053 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
4054
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004055let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004056 let AddedComplexity = 15 in {
4057 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4058 (VMOVDI2PDIZrr GR32:$src)>;
4059
4060 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4061 (VMOV64toPQIZrr GR64:$src)>;
4062
4063 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4064 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4065 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004066
4067 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4068 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4069 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004070 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004071 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4072 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004073 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4074 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004075 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4076 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004077 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4078 (VMOVDI2PDIZrm addr:$src)>;
4079 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4080 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004081 def : Pat<(v4i32 (X86vzload addr:$src)),
4082 (VMOVDI2PDIZrm addr:$src)>;
4083 def : Pat<(v8i32 (X86vzload addr:$src)),
4084 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004085 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004086 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004087 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004088 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004089 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004090 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004091 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004092 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004093 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004094
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004095 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4096 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4097 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4098 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004099 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4100 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4101 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4102
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004103 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004104 def : Pat<(v16i32 (X86vzload addr:$src)),
4105 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004106 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004107 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004108}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004109//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004110// AVX-512 - Non-temporals
4111//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00004112let SchedRW = [WriteLoad] in {
4113 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4114 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004115 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004116 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004117
Craig Topper2f90c1f2016-06-07 07:27:57 +00004118 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004119 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004120 (ins i256mem:$src),
4121 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004122 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004123 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004124
Robert Khasanoved882972014-08-13 10:46:00 +00004125 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004126 (ins i128mem:$src),
4127 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004128 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004129 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004130 }
Adam Nemetefd07852014-06-18 16:51:10 +00004131}
4132
Igor Bregerd3341f52016-01-20 13:11:47 +00004133multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4134 PatFrag st_frag = alignednontemporalstore,
4135 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004136 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004137 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004138 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004139 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4140 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004141}
4142
Igor Bregerd3341f52016-01-20 13:11:47 +00004143multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4144 AVX512VLVectorVTInfo VTInfo> {
4145 let Predicates = [HasAVX512] in
4146 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004147
Igor Bregerd3341f52016-01-20 13:11:47 +00004148 let Predicates = [HasAVX512, HasVLX] in {
4149 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4150 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004151 }
4152}
4153
Igor Bregerd3341f52016-01-20 13:11:47 +00004154defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4155defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4156defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004157
Craig Topper707c89c2016-05-08 23:43:17 +00004158let Predicates = [HasAVX512], AddedComplexity = 400 in {
4159 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4160 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4161 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4162 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4163 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4164 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004165
4166 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4167 (VMOVNTDQAZrm addr:$src)>;
4168 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4169 (VMOVNTDQAZrm addr:$src)>;
4170 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4171 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004172}
4173
Craig Topperc41320d2016-05-08 23:08:45 +00004174let Predicates = [HasVLX], AddedComplexity = 400 in {
4175 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4176 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4177 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4178 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4179 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4180 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4181
Simon Pilgrim9a896232016-06-07 13:34:24 +00004182 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4183 (VMOVNTDQAZ256rm addr:$src)>;
4184 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4185 (VMOVNTDQAZ256rm addr:$src)>;
4186 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4187 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004188
Craig Topperc41320d2016-05-08 23:08:45 +00004189 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4190 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4191 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4192 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4193 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4194 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004195
4196 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4197 (VMOVNTDQAZ128rm addr:$src)>;
4198 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4199 (VMOVNTDQAZ128rm addr:$src)>;
4200 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4201 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004202}
4203
Adam Nemet7f62b232014-06-10 16:39:53 +00004204//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004205// AVX-512 - Integer arithmetic
4206//
4207multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004208 X86VectorVTInfo _, OpndItins itins,
4209 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004210 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004211 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004212 "$src2, $src1", "$src1, $src2",
4213 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004214 itins.rr, IsCommutable>, AVX512BIBase, EVEX_4V,
4215 Sched<[itins.Sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004216
Craig Toppere1cac152016-06-07 07:27:54 +00004217 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4218 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4219 "$src2, $src1", "$src1, $src2",
4220 (_.VT (OpNode _.RC:$src1,
4221 (bitconvert (_.LdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004222 itins.rm>, AVX512BIBase, EVEX_4V,
4223 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004224}
4225
4226multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4227 X86VectorVTInfo _, OpndItins itins,
4228 bit IsCommutable = 0> :
4229 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004230 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4231 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4232 "${src2}"##_.BroadcastStr##", $src1",
4233 "$src1, ${src2}"##_.BroadcastStr,
4234 (_.VT (OpNode _.RC:$src1,
4235 (X86VBroadcast
4236 (_.ScalarLdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004237 itins.rm>, AVX512BIBase, EVEX_4V, EVEX_B,
4238 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004239}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004240
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004241multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4242 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4243 Predicate prd, bit IsCommutable = 0> {
4244 let Predicates = [prd] in
4245 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4246 IsCommutable>, EVEX_V512;
4247
4248 let Predicates = [prd, HasVLX] in {
4249 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4250 IsCommutable>, EVEX_V256;
4251 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4252 IsCommutable>, EVEX_V128;
4253 }
4254}
4255
Robert Khasanov545d1b72014-10-14 14:36:19 +00004256multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4257 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4258 Predicate prd, bit IsCommutable = 0> {
4259 let Predicates = [prd] in
4260 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4261 IsCommutable>, EVEX_V512;
4262
4263 let Predicates = [prd, HasVLX] in {
4264 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4265 IsCommutable>, EVEX_V256;
4266 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4267 IsCommutable>, EVEX_V128;
4268 }
4269}
4270
4271multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4272 OpndItins itins, Predicate prd,
4273 bit IsCommutable = 0> {
4274 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4275 itins, prd, IsCommutable>,
4276 VEX_W, EVEX_CD8<64, CD8VF>;
4277}
4278
4279multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4280 OpndItins itins, Predicate prd,
4281 bit IsCommutable = 0> {
4282 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4283 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4284}
4285
4286multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4287 OpndItins itins, Predicate prd,
4288 bit IsCommutable = 0> {
4289 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004290 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4291 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004292}
4293
4294multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4295 OpndItins itins, Predicate prd,
4296 bit IsCommutable = 0> {
4297 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Craig Toppera33846a2017-10-22 06:18:23 +00004298 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4299 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004300}
4301
4302multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4303 SDNode OpNode, OpndItins itins, Predicate prd,
4304 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004305 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004306 IsCommutable>;
4307
Igor Bregerf2460112015-07-26 14:41:44 +00004308 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004309 IsCommutable>;
4310}
4311
4312multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4313 SDNode OpNode, OpndItins itins, Predicate prd,
4314 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004315 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004316 IsCommutable>;
4317
Igor Bregerf2460112015-07-26 14:41:44 +00004318 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004319 IsCommutable>;
4320}
4321
4322multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4323 bits<8> opc_d, bits<8> opc_q,
4324 string OpcodeStr, SDNode OpNode,
4325 OpndItins itins, bit IsCommutable = 0> {
4326 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4327 itins, HasAVX512, IsCommutable>,
4328 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4329 itins, HasBWI, IsCommutable>;
4330}
4331
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004332multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004333 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004334 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4335 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004336 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004337 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004338 "$src2, $src1","$src1, $src2",
4339 (_Dst.VT (OpNode
4340 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004341 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004342 itins.rr, IsCommutable>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004343 AVX512BIBase, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004344 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4345 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4346 "$src2, $src1", "$src1, $src2",
4347 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4348 (bitconvert (_Src.LdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004349 itins.rm>, AVX512BIBase, EVEX_4V,
4350 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004351
4352 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004353 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004354 OpcodeStr,
4355 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004356 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004357 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4358 (_Brdct.VT (X86VBroadcast
4359 (_Brdct.ScalarLdFrag addr:$src2)))))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004360 itins.rm>, AVX512BIBase, EVEX_4V, EVEX_B,
4361 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004362}
4363
Robert Khasanov545d1b72014-10-14 14:36:19 +00004364defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4365 SSE_INTALU_ITINS_P, 1>;
4366defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4367 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004368defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4369 SSE_INTALU_ITINS_P, HasBWI, 1>;
4370defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4371 SSE_INTALU_ITINS_P, HasBWI, 0>;
4372defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004373 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004374defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004375 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004376defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004377 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004378defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004379 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004380defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004381 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004382defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004383 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004384defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004385 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004386defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004387 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004388defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004389 SSE_INTALU_ITINS_P, HasBWI, 1>;
4390
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004391multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004392 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4393 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4394 let Predicates = [prd] in
4395 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4396 _SrcVTInfo.info512, _DstVTInfo.info512,
4397 v8i64_info, IsCommutable>,
4398 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4399 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004400 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004401 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004402 v4i64x_info, IsCommutable>,
4403 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004404 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004405 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004406 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004407 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4408 }
Michael Liao66233b72015-08-06 09:06:20 +00004409}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004410
4411defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004412 avx512vl_i32_info, avx512vl_i64_info,
4413 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004414defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004415 avx512vl_i32_info, avx512vl_i64_info,
4416 X86pmuludq, HasAVX512, 1>;
4417defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4418 avx512vl_i8_info, avx512vl_i8_info,
4419 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004420
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004421multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004422 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
4423 OpndItins itins> {
Craig Toppere1cac152016-06-07 07:27:54 +00004424 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4425 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4426 OpcodeStr,
4427 "${src2}"##_Src.BroadcastStr##", $src1",
4428 "$src1, ${src2}"##_Src.BroadcastStr,
4429 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4430 (_Src.VT (X86VBroadcast
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004431 (_Src.ScalarLdFrag addr:$src2)))))),
4432 itins.rm>, EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
4433 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004434}
4435
Michael Liao66233b72015-08-06 09:06:20 +00004436multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4437 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004438 X86VectorVTInfo _Dst, OpndItins itins,
4439 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004440 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004441 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004442 "$src2, $src1","$src1, $src2",
4443 (_Dst.VT (OpNode
4444 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004445 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004446 itins.rr, IsCommutable>,
4447 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004448 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4449 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4450 "$src2, $src1", "$src1, $src2",
4451 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004452 (bitconvert (_Src.LdFrag addr:$src2)))), itins.rm>,
4453 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
4454 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004455}
4456
4457multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4458 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004459 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004460 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004461 v32i16_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004462 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004463 v32i16_info, SSE_PACK>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004464 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004465 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004466 v16i16x_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004467 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004468 v16i16x_info, SSE_PACK>, EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004469 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004470 v8i16x_info, SSE_PACK>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004471 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004472 v8i16x_info, SSE_PACK>, EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004473 }
4474}
4475multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4476 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004477 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004478 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004479 v64i8_info, SSE_PACK>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004480 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004481 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004482 v32i8x_info, SSE_PACK>, EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004483 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004484 v16i8x_info, SSE_PACK>, EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004485 }
4486}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004487
4488multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4489 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004490 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004491 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004492 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004493 _Dst.info512, SSE_PMADD, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004494 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004495 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004496 _Dst.info256, SSE_PMADD, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004497 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004498 _Dst.info128, SSE_PMADD, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004499 }
4500}
4501
Craig Topperb6da6542016-05-01 17:38:32 +00004502defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4503defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4504defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4505defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004506
Craig Topper5acb5a12016-05-01 06:24:57 +00004507defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004508 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004509defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004510 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004511
Igor Bregerf2460112015-07-26 14:41:44 +00004512defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004513 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004514defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004515 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004516defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004517 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004518
Igor Bregerf2460112015-07-26 14:41:44 +00004519defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004520 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004521defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004522 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004523defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004524 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004525
Igor Bregerf2460112015-07-26 14:41:44 +00004526defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004527 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004528defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004529 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004530defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004531 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004532
Igor Bregerf2460112015-07-26 14:41:44 +00004533defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004534 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004535defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004536 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004537defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004538 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004539
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004540// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4541let Predicates = [HasDQI, NoVLX] in {
4542 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4543 (EXTRACT_SUBREG
4544 (VPMULLQZrr
4545 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4546 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4547 sub_ymm)>;
4548
4549 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4550 (EXTRACT_SUBREG
4551 (VPMULLQZrr
4552 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4553 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4554 sub_xmm)>;
4555}
4556
Craig Topper4520d4f2017-12-04 07:21:01 +00004557// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4558let Predicates = [HasDQI, NoVLX] in {
4559 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4560 (EXTRACT_SUBREG
4561 (VPMULLQZrr
4562 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4563 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4564 sub_ymm)>;
4565
4566 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4567 (EXTRACT_SUBREG
4568 (VPMULLQZrr
4569 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4570 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4571 sub_xmm)>;
4572}
4573
4574multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
4575 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
4576 (EXTRACT_SUBREG
4577 (Instr
4578 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4579 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4580 sub_ymm)>;
4581
4582 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
4583 (EXTRACT_SUBREG
4584 (Instr
4585 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4586 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4587 sub_xmm)>;
4588}
4589
4590let Predicates = [HasAVX512] in {
4591 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
4592 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
4593 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
4594 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
4595}
4596
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004597//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004598// AVX-512 Logical Instructions
4599//===----------------------------------------------------------------------===//
4600
Craig Topperafce0ba2017-08-30 16:38:33 +00004601// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4602// be set to null_frag for 32-bit elements.
4603multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4604 SDPatternOperator OpNode,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004605 SDNode OpNodeMsk, OpndItins itins, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00004606 bit IsCommutable = 0> {
4607 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004608 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4609 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4610 "$src2, $src1", "$src1, $src2",
4611 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4612 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004613 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4614 _.RC:$src2)))),
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004615 itins.rr, IsCommutable>, AVX512BIBase, EVEX_4V,
4616 Sched<[itins.Sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004617
Craig Topperafce0ba2017-08-30 16:38:33 +00004618 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004619 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4620 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4621 "$src2, $src1", "$src1, $src2",
4622 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4623 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004624 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004625 (bitconvert (_.LdFrag addr:$src2)))))),
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004626 itins.rm>, AVX512BIBase, EVEX_4V,
4627 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004628}
4629
Craig Topperafce0ba2017-08-30 16:38:33 +00004630// OpNodeMsk is the OpNode to use where element size is important. So use
4631// for all of the broadcast patterns.
4632multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4633 SDPatternOperator OpNode,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004634 SDNode OpNodeMsk, OpndItins itins, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00004635 bit IsCommutable = 0> :
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004636 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, itins, _,
4637 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004638 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4639 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4640 "${src2}"##_.BroadcastStr##", $src1",
4641 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004642 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004643 (bitconvert
4644 (_.VT (X86VBroadcast
4645 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004646 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004647 (bitconvert
4648 (_.VT (X86VBroadcast
4649 (_.ScalarLdFrag addr:$src2)))))))),
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004650 itins.rm>, AVX512BIBase, EVEX_4V, EVEX_B,
4651 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004652}
4653
Craig Topperafce0ba2017-08-30 16:38:33 +00004654multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4655 SDPatternOperator OpNode,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004656 SDNode OpNodeMsk, OpndItins itins,
4657 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004658 bit IsCommutable = 0> {
4659 let Predicates = [HasAVX512] in
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004660 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, itins,
4661 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00004662
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004663 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004664 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, itins,
Craig Topperafce0ba2017-08-30 16:38:33 +00004665 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004666 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, itins,
Craig Topperafce0ba2017-08-30 16:38:33 +00004667 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004668 }
4669}
4670
Craig Topperabe80cc2016-08-28 06:06:28 +00004671multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004672 SDNode OpNode, OpndItins itins,
4673 bit IsCommutable = 0> {
4674 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, itins,
Craig Topperafce0ba2017-08-30 16:38:33 +00004675 avx512vl_i64_info, IsCommutable>,
4676 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004677 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, itins,
Craig Topperafce0ba2017-08-30 16:38:33 +00004678 avx512vl_i32_info, IsCommutable>,
4679 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004680}
4681
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004682defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, SSE_BIT_ITINS_P, 1>;
4683defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, SSE_BIT_ITINS_P, 1>;
4684defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, SSE_BIT_ITINS_P, 1>;
4685defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp, SSE_BIT_ITINS_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004686
4687//===----------------------------------------------------------------------===//
4688// AVX-512 FP arithmetic
4689//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004690multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4691 SDNode OpNode, SDNode VecNode, OpndItins itins,
4692 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004693 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004694 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4695 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4696 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004697 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4698 (i32 FROUND_CURRENT))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004699 itins.rr>, Sched<[itins.Sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004700
4701 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004702 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004703 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004704 (_.VT (VecNode _.RC:$src1,
4705 _.ScalarIntMemCPat:$src2,
4706 (i32 FROUND_CURRENT))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004707 itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00004708 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004709 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004710 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004711 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4712 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004713 itins.rr>, Sched<[itins.Sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004714 let isCommutable = IsCommutable;
4715 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004716 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004717 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004718 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4719 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004720 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4721 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004722 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004723 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004724}
4725
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004726multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004727 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004728 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004729 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4730 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4731 "$rc, $src2, $src1", "$src1, $src2, $rc",
4732 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004733 (i32 imm:$rc)), itins.rr, IsCommutable>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004734 EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004735}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004736multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004737 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4738 OpndItins itins, bit IsCommutable> {
4739 let ExeDomain = _.ExeDomain in {
4740 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4741 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4742 "$src2, $src1", "$src1, $src2",
4743 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004744 itins.rr>, Sched<[itins.Sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004745
4746 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4747 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4748 "$src2, $src1", "$src1, $src2",
4749 (_.VT (VecNode _.RC:$src1,
4750 _.ScalarIntMemCPat:$src2)),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004751 itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004752
4753 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4754 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4755 (ins _.FRC:$src1, _.FRC:$src2),
4756 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4757 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004758 itins.rr>, Sched<[itins.Sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00004759 let isCommutable = IsCommutable;
4760 }
4761 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4762 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4763 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4764 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00004765 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4766 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004767 }
4768
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004769 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4770 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004771 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004772 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim4a9b1e12017-12-05 16:10:57 +00004773 (i32 FROUND_NO_EXC)), itins.rr>, EVEX_B,
4774 Sched<[itins.Sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004775 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004776}
4777
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004778multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4779 SDNode VecNode,
4780 SizeItins itins, bit IsCommutable> {
4781 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4782 itins.s, IsCommutable>,
4783 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4784 itins.s, IsCommutable>,
4785 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4786 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4787 itins.d, IsCommutable>,
4788 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4789 itins.d, IsCommutable>,
4790 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4791}
4792
4793multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004794 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004795 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004796 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4797 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004798 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004799 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4800 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004801 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4802}
Craig Topper8783bbb2017-02-24 07:21:10 +00004803defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4804defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4805defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4806defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4807defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004808 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004809defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004810 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004811
4812// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4813// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4814multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4815 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004816 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004817 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4818 (ins _.FRC:$src1, _.FRC:$src2),
4819 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4820 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004821 itins.rr>, Sched<[itins.Sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004822 let isCommutable = 1;
4823 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004824 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4825 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4826 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4827 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004828 (_.ScalarLdFrag addr:$src2)))], itins.rm>,
4829 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004830 }
4831}
4832defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4833 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4834 EVEX_CD8<32, CD8VT1>;
4835
4836defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4837 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4838 EVEX_CD8<64, CD8VT1>;
4839
4840defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4841 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4842 EVEX_CD8<32, CD8VT1>;
4843
4844defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4845 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4846 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004847
Craig Topper375aa902016-12-19 00:42:28 +00004848multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004849 X86VectorVTInfo _, OpndItins itins,
4850 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004851 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004852 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4853 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4854 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004855 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004856 IsCommutable>, EVEX_4V, Sched<[itins.Sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00004857 let mayLoad = 1 in {
4858 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4859 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4860 "$src2, $src1", "$src1, $src2",
4861 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004862 EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00004863 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4864 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4865 "${src2}"##_.BroadcastStr##", $src1",
4866 "$src1, ${src2}"##_.BroadcastStr,
4867 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4868 (_.ScalarLdFrag addr:$src2)))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004869 itins.rm>, EVEX_4V, EVEX_B,
4870 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00004871 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004872 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004873}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004874
Craig Topper375aa902016-12-19 00:42:28 +00004875multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004876 OpndItins itins, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004877 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004878 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4879 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4880 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004881 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc))), itins.rr>,
4882 EVEX_4V, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004883}
4884
Craig Topper375aa902016-12-19 00:42:28 +00004885multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004886 OpndItins itins, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004887 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004888 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4889 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4890 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004891 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC))), itins.rr>,
4892 EVEX_4V, EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004893}
4894
Craig Topper375aa902016-12-19 00:42:28 +00004895multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004896 Predicate prd, SizeItins itins,
4897 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004898 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004899 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004900 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004901 EVEX_CD8<32, CD8VF>;
4902 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004903 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004904 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004905 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004906
Robert Khasanov595e5982014-10-29 15:43:02 +00004907 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004908 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004909 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004910 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004911 EVEX_CD8<32, CD8VF>;
4912 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004913 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004914 EVEX_CD8<32, CD8VF>;
4915 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004916 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004917 EVEX_CD8<64, CD8VF>;
4918 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004919 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004920 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004921 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004922}
4923
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004924multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
4925 SizeItins itins> {
4926 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, itins.s, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004927 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004928 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, itins.d, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004929 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4930}
4931
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004932multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
4933 SizeItins itins> {
4934 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, itins.s, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004935 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004936 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, itins.d, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004937 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4938}
4939
Craig Topper9433f972016-08-02 06:16:53 +00004940defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4941 SSE_ALU_ITINS_P, 1>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004942 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004943defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4944 SSE_MUL_ITINS_P, 1>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004945 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SSE_MUL_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004946defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004947 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004948defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004949 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SSE_DIV_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004950defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4951 SSE_ALU_ITINS_P, 0>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004952 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SSE_ALU_ITINS_P>;
Craig Topper9433f972016-08-02 06:16:53 +00004953defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4954 SSE_ALU_ITINS_P, 0>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00004955 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SSE_ALU_ITINS_P>;
Igor Breger58c07802016-05-03 11:51:45 +00004956let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004957 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4958 SSE_ALU_ITINS_P, 1>;
4959 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4960 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004961}
Craig Topper375aa902016-12-19 00:42:28 +00004962defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004963 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004964defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004965 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004966defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004967 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004968defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004969 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004970
Craig Topper8f6827c2016-08-31 05:37:52 +00004971// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004972multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4973 X86VectorVTInfo _, Predicate prd> {
4974let Predicates = [prd] in {
4975 // Masked register-register logical operations.
4976 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4977 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4978 _.RC:$src0)),
4979 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4980 _.RC:$src1, _.RC:$src2)>;
4981 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4982 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4983 _.ImmAllZerosV)),
4984 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4985 _.RC:$src2)>;
4986 // Masked register-memory logical operations.
4987 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4988 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4989 (load addr:$src2)))),
4990 _.RC:$src0)),
4991 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4992 _.RC:$src1, addr:$src2)>;
4993 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4994 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4995 _.ImmAllZerosV)),
4996 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4997 addr:$src2)>;
4998 // Register-broadcast logical operations.
4999 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5000 (bitconvert (_.VT (X86VBroadcast
5001 (_.ScalarLdFrag addr:$src2)))))),
5002 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5003 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5004 (bitconvert
5005 (_.i64VT (OpNode _.RC:$src1,
5006 (bitconvert (_.VT
5007 (X86VBroadcast
5008 (_.ScalarLdFrag addr:$src2))))))),
5009 _.RC:$src0)),
5010 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5011 _.RC:$src1, addr:$src2)>;
5012 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5013 (bitconvert
5014 (_.i64VT (OpNode _.RC:$src1,
5015 (bitconvert (_.VT
5016 (X86VBroadcast
5017 (_.ScalarLdFrag addr:$src2))))))),
5018 _.ImmAllZerosV)),
5019 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5020 _.RC:$src1, addr:$src2)>;
5021}
Craig Topper8f6827c2016-08-31 05:37:52 +00005022}
5023
Craig Topper45d65032016-09-02 05:29:13 +00005024multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5025 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5026 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5027 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5028 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5029 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5030 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005031}
5032
Craig Topper45d65032016-09-02 05:29:13 +00005033defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5034defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5035defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5036defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5037
Craig Topper2baef8f2016-12-18 04:17:00 +00005038let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005039 // Use packed logical operations for scalar ops.
5040 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5041 (COPY_TO_REGCLASS (VANDPDZ128rr
5042 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5043 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5044 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5045 (COPY_TO_REGCLASS (VORPDZ128rr
5046 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5047 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5048 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5049 (COPY_TO_REGCLASS (VXORPDZ128rr
5050 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5051 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5052 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5053 (COPY_TO_REGCLASS (VANDNPDZ128rr
5054 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5055 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5056
5057 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5058 (COPY_TO_REGCLASS (VANDPSZ128rr
5059 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5060 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5061 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5062 (COPY_TO_REGCLASS (VORPSZ128rr
5063 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5064 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5065 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5066 (COPY_TO_REGCLASS (VXORPSZ128rr
5067 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5068 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5069 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5070 (COPY_TO_REGCLASS (VANDNPSZ128rr
5071 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5072 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5073}
5074
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005075multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005076 OpndItins itins, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005077 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005078 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5079 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5080 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005081 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT))),
5082 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005083 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5084 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5085 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005086 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT)),
5087 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005088 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5089 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5090 "${src2}"##_.BroadcastStr##", $src1",
5091 "$src1, ${src2}"##_.BroadcastStr,
5092 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005093 (_.ScalarLdFrag addr:$src2))),
5094 (i32 FROUND_CURRENT)), itins.rm>,
5095 EVEX_4V, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005096 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005097}
5098
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005099multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005100 OpndItins itins, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005101 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005102 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5103 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5104 "$src2, $src1", "$src1, $src2",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005105 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT))), itins.rr>,
5106 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005107 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005108 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005109 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005110 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005111 (i32 FROUND_CURRENT)), itins.rm>,
5112 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005113 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005114}
5115
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005116multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005117 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v16f32_info>,
5118 avx512_fp_round_packed<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005119 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005120 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v8f64_info>,
5121 avx512_fp_round_packed<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005122 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005123 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, SSE_ALU_F32S, f32x_info>,
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005124 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005125 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005126 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, SSE_ALU_F64S, f64x_info>,
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005127 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005128 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5129
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005130 // Define only if AVX512VL feature is present.
5131 let Predicates = [HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005132 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005133 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005134 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F32P, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005135 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005136 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005137 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005138 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, SSE_ALU_F64P, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005139 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5140 }
5141}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00005142defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005143
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005144//===----------------------------------------------------------------------===//
5145// AVX-512 VPTESTM instructions
5146//===----------------------------------------------------------------------===//
5147
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005148multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005149 OpndItins itins, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005150 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005151 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005152 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5153 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5154 "$src2, $src1", "$src1, $src2",
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005155 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)), itins.rr>,
5156 EVEX_4V, Sched<[itins.Sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005157 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5158 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5159 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00005160 (OpNode (_.VT _.RC:$src1),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005161 (_.VT (bitconvert (_.LdFrag addr:$src2)))), itins.rm>,
5162 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5163 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005164 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005165}
5166
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005167multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005168 OpndItins itins, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005169 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005170 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5171 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5172 "${src2}"##_.BroadcastStr##", $src1",
5173 "$src1, ${src2}"##_.BroadcastStr,
5174 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005175 (_.ScalarLdFrag addr:$src2)))),
5176 itins.rm>, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5177 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005178}
Igor Bregerfca0a342016-01-28 13:19:25 +00005179
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005180// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005181multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5182 X86VectorVTInfo _, string Suffix> {
5183 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5184 (_.KVT (COPY_TO_REGCLASS
5185 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005186 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005187 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005188 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005189 _.RC:$src2, _.SubRegIdx)),
5190 _.KRC))>;
5191}
5192
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005193multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005194 OpndItins itins, AVX512VLVectorVTInfo _,
5195 string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005196 let Predicates = [HasAVX512] in
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005197 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info512>,
5198 avx512_vptest_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005199
5200 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005201 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info256>,
5202 avx512_vptest_mb<opc, OpcodeStr, OpNode,itins, _.info256>, EVEX_V256;
5203 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, itins, _.info128>,
5204 avx512_vptest_mb<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005205 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005206 let Predicates = [HasAVX512, NoVLX] in {
5207 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5208 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005209 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005210}
5211
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005212multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
5213 OpndItins itins> {
5214 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, itins,
Igor Bregerfca0a342016-01-28 13:19:25 +00005215 avx512vl_i32_info, "D">;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005216 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, itins,
Igor Bregerfca0a342016-01-28 13:19:25 +00005217 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005218}
5219
5220multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005221 SDNode OpNode, OpndItins itins> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005222 let Predicates = [HasBWI] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005223 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v32i16_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005224 EVEX_V512, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005225 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v64i8_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005226 EVEX_V512;
5227 }
5228 let Predicates = [HasVLX, HasBWI] in {
5229
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005230 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v16i16x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005231 EVEX_V256, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005232 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, itins, v8i16x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005233 EVEX_V128, VEX_W;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005234 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v32i8x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005235 EVEX_V256;
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005236 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, itins, v16i8x_info>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005237 EVEX_V128;
5238 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005239
Igor Bregerfca0a342016-01-28 13:19:25 +00005240 let Predicates = [HasAVX512, NoVLX] in {
5241 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5242 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5243 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5244 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005245 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005246}
5247
5248multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005249 SDNode OpNode, OpndItins itins> :
5250 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode, itins>,
5251 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, itins>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005252
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005253defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm,
5254 SSE_BIT_ITINS_P>, T8PD;
5255defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm,
5256 SSE_BIT_ITINS_P>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005257
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005258
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005259//===----------------------------------------------------------------------===//
5260// AVX-512 Shift instructions
5261//===----------------------------------------------------------------------===//
5262multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005263 string OpcodeStr, SDNode OpNode, OpndItins itins,
5264 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005265 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005266 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005267 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005268 "$src2, $src1", "$src1, $src2",
5269 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005270 itins.rr>, Sched<[itins.Sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005271 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005272 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005273 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005274 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5275 (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005276 itins.rm>, Sched<[itins.Sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005277 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005278}
5279
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005280multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005281 string OpcodeStr, SDNode OpNode, OpndItins itins,
5282 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005283 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005284 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5285 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5286 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5287 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005288 itins.rm>, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005289}
5290
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005291multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005292 OpndItins itins, ValueType SrcVT, PatFrag bc_frag,
5293 X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005294 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005295 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005296 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5297 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5298 "$src2, $src1", "$src1, $src2",
5299 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005300 itins.rr>, AVX512BIBase, EVEX_4V, Sched<[itins.Sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005301 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5302 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5303 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005304 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005305 itins.rm>, AVX512BIBase,
5306 EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005307 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005308}
5309
Cameron McInally5fb084e2014-12-11 17:13:05 +00005310multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005311 OpndItins itins, ValueType SrcVT, PatFrag bc_frag,
5312 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005313 let Predicates = [prd] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005314 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005315 VTInfo.info512>, EVEX_V512,
5316 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5317 let Predicates = [prd, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005318 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005319 VTInfo.info256>, EVEX_V256,
5320 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005321 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, itins, SrcVT, bc_frag,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005322 VTInfo.info128>, EVEX_V128,
5323 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5324 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005325}
5326
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005327multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005328 string OpcodeStr, SDNode OpNode,
5329 OpndItins itins> {
5330 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, itins, v4i32,
5331 bc_v4i32, avx512vl_i32_info, HasAVX512>;
5332 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, itins, v2i64,
5333 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
5334 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, itins, v8i16,
5335 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005336}
5337
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005338multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005339 string OpcodeStr, SDNode OpNode,
5340 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005341 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005342 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005343 VTInfo.info512>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005344 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005345 VTInfo.info512>, EVEX_V512;
5346 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005347 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005348 VTInfo.info256>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005349 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005350 VTInfo.info256>, EVEX_V256;
5351 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005352 itins, VTInfo.info128>,
5353 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005354 VTInfo.info128>, EVEX_V128;
5355 }
5356}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005357
Michael Liao66233b72015-08-06 09:06:20 +00005358multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005359 Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005360 string OpcodeStr, SDNode OpNode,
5361 OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005362 let Predicates = [HasBWI] in
5363 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005364 itins, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005365 let Predicates = [HasVLX, HasBWI] in {
5366 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005367 itins, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005368 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005369 itins, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005370 }
5371}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005372
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005373multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5374 Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005375 string OpcodeStr, SDNode OpNode, OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005376 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005377 itins, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005378 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005379 itins, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005380}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005381
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005382defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
5383 SSE_INTSHIFT_P>,
5384 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
5385 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005386
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005387defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
5388 SSE_INTSHIFT_P>,
5389 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
5390 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005391
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005392defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
5393 SSE_INTSHIFT_P>,
5394 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
5395 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005396
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005397defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
5398 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
5399defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
5400 SSE_INTSHIFT_P>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005401
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005402defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl, SSE_INTSHIFT_P>;
5403defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra, SSE_INTSHIFT_P>;
5404defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl, SSE_INTSHIFT_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005405
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005406// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5407let Predicates = [HasAVX512, NoVLX] in {
5408 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5409 (EXTRACT_SUBREG (v8i64
5410 (VPSRAQZrr
5411 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5412 VR128X:$src2)), sub_ymm)>;
5413
5414 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5415 (EXTRACT_SUBREG (v8i64
5416 (VPSRAQZrr
5417 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5418 VR128X:$src2)), sub_xmm)>;
5419
5420 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5421 (EXTRACT_SUBREG (v8i64
5422 (VPSRAQZri
5423 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5424 imm:$src2)), sub_ymm)>;
5425
5426 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5427 (EXTRACT_SUBREG (v8i64
5428 (VPSRAQZri
5429 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5430 imm:$src2)), sub_xmm)>;
5431}
5432
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005433//===-------------------------------------------------------------------===//
5434// Variable Bit Shifts
5435//===-------------------------------------------------------------------===//
5436multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005437 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005438 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005439 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5440 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5441 "$src2, $src1", "$src1, $src2",
5442 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005443 itins.rr>, AVX5128IBase, EVEX_4V,
5444 Sched<[itins.Sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005445 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5446 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5447 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005448 (_.VT (OpNode _.RC:$src1,
5449 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005450 itins.rm>, AVX5128IBase, EVEX_4V,
5451 EVEX_CD8<_.EltSize, CD8VF>,
5452 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005453 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005454}
5455
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005456multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005457 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005458 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005459 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5460 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5461 "${src2}"##_.BroadcastStr##", $src1",
5462 "$src1, ${src2}"##_.BroadcastStr,
5463 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5464 (_.ScalarLdFrag addr:$src2))))),
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005465 itins.rm>, AVX5128IBase, EVEX_B,
5466 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5467 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005468}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005469
Cameron McInally5fb084e2014-12-11 17:13:05 +00005470multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005471 OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005472 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005473 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
5474 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005475
5476 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005477 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
5478 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
5479 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info128>,
5480 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005481 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005482}
5483
5484multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005485 SDNode OpNode, OpndItins itins> {
5486 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005487 avx512vl_i32_info>;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005488 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, itins,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005489 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005490}
5491
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005492// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005493multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5494 SDNode OpNode, list<Predicate> p> {
5495 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005496 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005497 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005498 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005499 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005500 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5501 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5502 sub_ymm)>;
5503
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005504 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005505 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005506 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005507 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005508 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5509 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5510 sub_xmm)>;
5511 }
5512}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005513multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005514 SDNode OpNode, OpndItins itins> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005515 let Predicates = [HasBWI] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005516 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005517 EVEX_V512, VEX_W;
5518 let Predicates = [HasVLX, HasBWI] in {
5519
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005520 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005521 EVEX_V256, VEX_W;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005522 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005523 EVEX_V128, VEX_W;
5524 }
5525}
5526
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005527defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SSE_INTSHIFT_P>,
5528 avx512_var_shift_w<0x12, "vpsllvw", shl, SSE_INTSHIFT_P>;
Igor Bregere59165c2016-06-20 07:05:43 +00005529
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005530defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SSE_INTSHIFT_P>,
5531 avx512_var_shift_w<0x11, "vpsravw", sra, SSE_INTSHIFT_P>;
Igor Bregere59165c2016-06-20 07:05:43 +00005532
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005533defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SSE_INTSHIFT_P>,
5534 avx512_var_shift_w<0x10, "vpsrlvw", srl, SSE_INTSHIFT_P>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005535
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005536defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SSE_INTSHIFT_P>;
5537defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SSE_INTSHIFT_P>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005538
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005539defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5540defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5541defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5542defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5543
Craig Topper05629d02016-07-24 07:32:45 +00005544// Special handing for handling VPSRAV intrinsics.
5545multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5546 list<Predicate> p> {
5547 let Predicates = p in {
5548 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5549 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5550 _.RC:$src2)>;
5551 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5552 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5553 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005554 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5555 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5556 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5557 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5558 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5559 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5560 _.RC:$src0)),
5561 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5562 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005563 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5564 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5565 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5566 _.RC:$src1, _.RC:$src2)>;
5567 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5568 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5569 _.ImmAllZerosV)),
5570 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5571 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005572 }
5573}
5574
5575multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5576 list<Predicate> p> :
5577 avx512_var_shift_int_lowering<InstrStr, _, p> {
5578 let Predicates = p in {
5579 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5580 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5581 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5582 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005583 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5584 (X86vsrav _.RC:$src1,
5585 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5586 _.RC:$src0)),
5587 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5588 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005589 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5590 (X86vsrav _.RC:$src1,
5591 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5592 _.ImmAllZerosV)),
5593 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5594 _.RC:$src1, addr:$src2)>;
5595 }
5596}
5597
5598defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5599defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5600defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5601defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5602defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5603defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5604defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5605defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5606defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5607
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005608
5609// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5610let Predicates = [HasAVX512, NoVLX] in {
5611 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5612 (EXTRACT_SUBREG (v8i64
5613 (VPROLVQZrr
5614 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005615 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005616 sub_xmm)>;
5617 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5618 (EXTRACT_SUBREG (v8i64
5619 (VPROLVQZrr
5620 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005621 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005622 sub_ymm)>;
5623
5624 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5625 (EXTRACT_SUBREG (v16i32
5626 (VPROLVDZrr
5627 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005628 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005629 sub_xmm)>;
5630 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5631 (EXTRACT_SUBREG (v16i32
5632 (VPROLVDZrr
5633 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005634 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005635 sub_ymm)>;
5636
5637 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5638 (EXTRACT_SUBREG (v8i64
5639 (VPROLQZri
5640 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5641 imm:$src2)), sub_xmm)>;
5642 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5643 (EXTRACT_SUBREG (v8i64
5644 (VPROLQZri
5645 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5646 imm:$src2)), sub_ymm)>;
5647
5648 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5649 (EXTRACT_SUBREG (v16i32
5650 (VPROLDZri
5651 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5652 imm:$src2)), sub_xmm)>;
5653 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5654 (EXTRACT_SUBREG (v16i32
5655 (VPROLDZri
5656 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5657 imm:$src2)), sub_ymm)>;
5658}
5659
5660// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5661let Predicates = [HasAVX512, NoVLX] in {
5662 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5663 (EXTRACT_SUBREG (v8i64
5664 (VPRORVQZrr
5665 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005666 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005667 sub_xmm)>;
5668 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5669 (EXTRACT_SUBREG (v8i64
5670 (VPRORVQZrr
5671 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005672 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005673 sub_ymm)>;
5674
5675 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5676 (EXTRACT_SUBREG (v16i32
5677 (VPRORVDZrr
5678 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005679 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005680 sub_xmm)>;
5681 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5682 (EXTRACT_SUBREG (v16i32
5683 (VPRORVDZrr
5684 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005685 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005686 sub_ymm)>;
5687
5688 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5689 (EXTRACT_SUBREG (v8i64
5690 (VPRORQZri
5691 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5692 imm:$src2)), sub_xmm)>;
5693 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5694 (EXTRACT_SUBREG (v8i64
5695 (VPRORQZri
5696 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5697 imm:$src2)), sub_ymm)>;
5698
5699 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5700 (EXTRACT_SUBREG (v16i32
5701 (VPRORDZri
5702 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5703 imm:$src2)), sub_xmm)>;
5704 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5705 (EXTRACT_SUBREG (v16i32
5706 (VPRORDZri
5707 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5708 imm:$src2)), sub_ymm)>;
5709}
5710
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005711//===-------------------------------------------------------------------===//
5712// 1-src variable permutation VPERMW/D/Q
5713//===-------------------------------------------------------------------===//
5714multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005715 OpndItins itins, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005716 let Predicates = [HasAVX512] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005717 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
5718 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005719
5720 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005721 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
5722 avx512_var_shift_mb<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005723}
5724
5725multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5726 string OpcodeStr, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005727 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005728 let Predicates = [HasAVX512] in
5729 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005730 itins, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005731 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005732 itins, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005733 let Predicates = [HasAVX512, HasVLX] in
5734 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005735 itins, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005736 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005737 itins, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005738}
5739
Michael Zuckermand9cac592016-01-19 17:07:43 +00005740multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5741 Predicate prd, SDNode OpNode,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005742 OpndItins itins, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00005743 let Predicates = [prd] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005744 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005745 EVEX_V512 ;
5746 let Predicates = [HasVLX, prd] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005747 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005748 EVEX_V256 ;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005749 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005750 EVEX_V128 ;
5751 }
5752}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005753
Michael Zuckermand9cac592016-01-19 17:07:43 +00005754defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005755 AVX2_PERMV_I, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00005756defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005757 AVX2_PERMV_I, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005758
5759defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005760 AVX2_PERMV_I, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005761defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005762 AVX2_PERMV_I, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005763defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005764 AVX2_PERMV_F, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005765defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005766 AVX2_PERMV_F, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005767
5768defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005769 X86VPermi, AVX2_PERMV_I, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005770 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5771defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005772 X86VPermi, AVX2_PERMV_F, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005773 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005774//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005775// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005776//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005777
Simon Pilgrim1401a752017-11-29 14:58:34 +00005778multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5779 OpndItins itins, X86VectorVTInfo _,
5780 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00005781 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5782 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5783 "$src2, $src1", "$src1, $src2",
5784 (_.VT (OpNode _.RC:$src1,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005785 (Ctrl.VT Ctrl.RC:$src2))), itins.rr>,
5786 T8PD, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005787 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5788 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5789 "$src2, $src1", "$src1, $src2",
5790 (_.VT (OpNode
5791 _.RC:$src1,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005792 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2))))),
5793 itins.rm>, T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
5794 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005795 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5796 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5797 "${src2}"##_.BroadcastStr##", $src1",
5798 "$src1, ${src2}"##_.BroadcastStr,
5799 (_.VT (OpNode
5800 _.RC:$src1,
5801 (Ctrl.VT (X86VBroadcast
Simon Pilgrim1401a752017-11-29 14:58:34 +00005802 (Ctrl.ScalarLdFrag addr:$src2))))),
5803 itins.rm>, T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
5804 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00005805}
5806
5807multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005808 OpndItins itins, AVX512VLVectorVTInfo _,
5809 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00005810 let Predicates = [HasAVX512] in {
Simon Pilgrim1401a752017-11-29 14:58:34 +00005811 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5812 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00005813 }
5814 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1401a752017-11-29 14:58:34 +00005815 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5816 _.info128, Ctrl.info128>, EVEX_V128;
5817 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, itins,
5818 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00005819 }
5820}
5821
5822multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5823 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim1401a752017-11-29 14:58:34 +00005824 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, AVX_VPERMILV, _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00005825 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005826 X86VPermilpi, AVX_VPERMILV, _>,
Igor Breger78741a12015-10-04 07:20:41 +00005827 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005828}
5829
Craig Topper05948fb2016-08-02 05:11:15 +00005830let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005831defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5832 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005833let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005834defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5835 avx512vl_i64_info>, VEX_W;
Simon Pilgrim1401a752017-11-29 14:58:34 +00005836
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005837//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005838// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5839//===----------------------------------------------------------------------===//
5840
5841defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005842 X86PShufd, SSE_PSHUF, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005843 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5844defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005845 X86PShufhw, SSE_PSHUF>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005846defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005847 X86PShuflw, SSE_PSHUF>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005848
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005849multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5850 OpndItins itins> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005851 let Predicates = [HasBWI] in
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005852 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v64i8_info>, EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005853
5854 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005855 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v32i8x_info>, EVEX_V256;
5856 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, itins, v16i8x_info>, EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005857 }
5858}
5859
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005860defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb, SSE_PSHUFB>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005861
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005862//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005863// Move Low to High and High to Low packed FP Instructions
5864//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005865def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5866 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005867 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005868 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5869 IIC_SSE_MOV_LH>, EVEX_4V;
5870def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5871 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005872 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005873 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5874 IIC_SSE_MOV_LH>, EVEX_4V;
5875
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005876//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005877// VMOVHPS/PD VMOVLPS Instructions
5878// All patterns was taken from SSS implementation.
5879//===----------------------------------------------------------------------===//
5880multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5881 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005882 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005883 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5884 (ins _.RC:$src1, f64mem:$src2),
5885 !strconcat(OpcodeStr,
5886 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5887 [(set _.RC:$dst,
5888 (OpNode _.RC:$src1,
5889 (_.VT (bitconvert
5890 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5891 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005892}
5893
5894defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5895 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00005896defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005897 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5898defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5899 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5900defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5901 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5902
5903let Predicates = [HasAVX512] in {
5904 // VMOVHPS patterns
5905 def : Pat<(X86Movlhps VR128X:$src1,
5906 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5907 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5908 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00005909 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005910 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5911 // VMOVHPD patterns
5912 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005913 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5914 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5915 // VMOVLPS patterns
5916 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5917 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005918 // VMOVLPD patterns
5919 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5920 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005921 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5922 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5923 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5924}
5925
Igor Bregerb6b27af2015-11-10 07:09:07 +00005926def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5927 (ins f64mem:$dst, VR128X:$src),
5928 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005929 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005930 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5931 (bc_v2f64 (v4f32 VR128X:$src))),
5932 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5933 EVEX, EVEX_CD8<32, CD8VT2>;
5934def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5935 (ins f64mem:$dst, VR128X:$src),
5936 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005937 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005938 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5939 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5940 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5941def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5942 (ins f64mem:$dst, VR128X:$src),
5943 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005944 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005945 (iPTR 0))), addr:$dst)],
5946 IIC_SSE_MOV_LH>,
5947 EVEX, EVEX_CD8<32, CD8VT2>;
5948def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5949 (ins f64mem:$dst, VR128X:$src),
5950 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005951 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005952 (iPTR 0))), addr:$dst)],
5953 IIC_SSE_MOV_LH>,
5954 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005955
Igor Bregerb6b27af2015-11-10 07:09:07 +00005956let Predicates = [HasAVX512] in {
5957 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005958 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005959 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5960 (iPTR 0))), addr:$dst),
5961 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5962 // VMOVLPS patterns
5963 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5964 addr:$src1),
5965 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005966 // VMOVLPD patterns
5967 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5968 addr:$src1),
5969 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005970}
5971//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005972// FMA - Fused Multiply Operations
5973//
Adam Nemet26371ce2014-10-24 00:02:55 +00005974
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005975multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005976 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005977 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00005978 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005979 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005980 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005981 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), NoItinerary, 1, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00005982 AVX512FMA3Base, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005983
Craig Toppere1cac152016-06-07 07:27:54 +00005984 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5985 (ins _.RC:$src2, _.MemOp:$src3),
5986 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00005987 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))),
5988 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005989
Craig Toppere1cac152016-06-07 07:27:54 +00005990 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5991 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5992 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5993 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005994 (OpNode _.RC:$src2,
Simon Pilgrim6a009702017-11-29 17:21:15 +00005995 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))),
5996 NoItinerary, 1, 0>, AVX512FMA3Base, EVEX_B,
5997 Sched<[WriteFMA, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00005998 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005999}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006000
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006001multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006002 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006003 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006004 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006005 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6006 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006007 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))),
6008 NoItinerary, 1, 1>, AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006009}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006010
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006011multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006012 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6013 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006014 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006015 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6016 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6017 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006018 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006019 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006020 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006021 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006022 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006023 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006024 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006025}
6026
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006027multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006028 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006029 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006030 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006031 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006032 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006033}
6034
Craig Topperaf0b9922017-09-04 06:59:50 +00006035defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006036defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6037defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6038defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6039defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6040defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6041
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006042
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006043multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006044 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006045 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006046 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6047 (ins _.RC:$src2, _.RC:$src3),
6048 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006049 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), NoItinerary, 1, 1,
6050 vselect, 1>, AVX512FMA3Base, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006051
Craig Toppere1cac152016-06-07 07:27:54 +00006052 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6053 (ins _.RC:$src2, _.MemOp:$src3),
6054 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006055 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)),
6056 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006057
Craig Toppere1cac152016-06-07 07:27:54 +00006058 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6059 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6060 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6061 "$src2, ${src3}"##_.BroadcastStr,
6062 (_.VT (OpNode _.RC:$src2,
6063 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim6a009702017-11-29 17:21:15 +00006064 _.RC:$src1)), NoItinerary, 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006065 Sched<[WriteFMA, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006066 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006067}
6068
6069multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006070 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006071 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006072 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6073 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6074 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006075 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
6076 NoItinerary, 1, 1, vselect, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006077 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006078}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006079
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006080multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006081 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6082 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006083 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006084 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6085 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6086 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006087 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006088 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006089 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006090 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006091 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006092 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006093 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006094}
6095
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006096multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006097 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006098 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006099 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006100 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006101 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006102}
6103
Craig Topperaf0b9922017-09-04 06:59:50 +00006104defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006105defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6106defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6107defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6108defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6109defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6110
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006111multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006112 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006113 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006114 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006115 (ins _.RC:$src2, _.RC:$src3),
6116 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006117 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), NoItinerary,
6118 1, 1, vselect, 1>, AVX512FMA3Base, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006119
Craig Topper69e22782017-09-04 07:35:05 +00006120 // Pattern is 312 order so that the load is in a different place from the
6121 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006122 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006123 (ins _.RC:$src2, _.MemOp:$src3),
6124 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006125 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)),
6126 NoItinerary, 1, 0>, AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006127
Craig Topper69e22782017-09-04 07:35:05 +00006128 // Pattern is 312 order so that the load is in a different place from the
6129 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006130 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006131 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6132 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6133 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006134 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim6a009702017-11-29 17:21:15 +00006135 _.RC:$src1, _.RC:$src2)), NoItinerary, 1, 0>,
6136 AVX512FMA3Base, EVEX_B, Sched<[WriteFMA, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006137 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006138}
6139
6140multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006141 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006142 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006143 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006144 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6145 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006146 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
6147 NoItinerary, 1, 1, vselect, 1>,
Simon Pilgrim97160be2017-11-27 10:41:32 +00006148 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMA]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006149}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006150
6151multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006152 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
6153 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006154 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006155 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
6156 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
6157 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006158 }
6159 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00006160 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006161 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00006162 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006163 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6164 }
6165}
6166
6167multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006168 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006169 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006170 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006171 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00006172 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006173}
6174
Craig Topperaf0b9922017-09-04 06:59:50 +00006175defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006176defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6177defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6178defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6179defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6180defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006181
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006182// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006183multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6184 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006185 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006186let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006187 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6188 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006189 "$src3, $src2", "$src2, $src3", RHS_VEC_r, NoItinerary, 1, 1>,
6190 AVX512FMA3Base, Sched<[WriteFMA]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006191
Craig Toppere1cac152016-06-07 07:27:54 +00006192 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006193 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim6a009702017-11-29 17:21:15 +00006194 "$src3, $src2", "$src2, $src3", RHS_VEC_m, NoItinerary, 1, 1>,
6195 AVX512FMA3Base, Sched<[WriteFMA, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006196
6197 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6198 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim6a009702017-11-29 17:21:15 +00006199 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb,
6200 NoItinerary, 1, 1>, AVX512FMA3Base, EVEX_B, EVEX_RC,
6201 Sched<[WriteFMA, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006202
Craig Toppereafdbec2016-08-13 06:48:41 +00006203 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006204 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006205 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6206 !strconcat(OpcodeStr,
6207 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim97160be2017-11-27 10:41:32 +00006208 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[WriteFMA]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006209 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006210 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6211 !strconcat(OpcodeStr,
6212 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrim97160be2017-11-27 10:41:32 +00006213 [RHS_m]>, Sched<[WriteFMA, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006214 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006215}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006216}
Igor Breger15820b02015-07-01 13:24:28 +00006217
6218multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006219 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6220 SDNode OpNodeRnds1, SDNode OpNodes3,
6221 SDNode OpNodeRnds3, X86VectorVTInfo _,
6222 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006223 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006224 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006225 // Operands for intrinsic are in 123 order to preserve passthu
6226 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006227 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6228 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6229 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006230 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006231 (i32 imm:$rc))),
6232 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6233 _.FRC:$src3))),
6234 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006235 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006236
Craig Topperb16598d2017-09-01 07:58:16 +00006237 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006238 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6239 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6240 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006241 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006242 (i32 imm:$rc))),
6243 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6244 _.FRC:$src1))),
6245 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006246 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006247
Craig Toppereec768b2017-09-06 03:35:58 +00006248 // One pattern is 312 order so that the load is in a different place from the
6249 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006250 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006251 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006252 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6253 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006254 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006255 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6256 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006257 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6258 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006259 }
Igor Breger15820b02015-07-01 13:24:28 +00006260}
6261
6262multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006263 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6264 SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006265 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006266 let Predicates = [HasAVX512] in {
6267 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006268 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6269 f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006270 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006271 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006272 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6273 f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006274 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006275 }
6276}
6277
Craig Topper07dac552017-11-06 05:48:25 +00006278defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1,
6279 X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>;
6280defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1,
6281 X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>;
6282defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1,
6283 X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>;
6284defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1,
6285 X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006286
6287//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006288// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6289//===----------------------------------------------------------------------===//
6290let Constraints = "$src1 = $dst" in {
6291multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006292 OpndItins itins, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006293 // NOTE: The SDNode have the multiply operands first with the add last.
6294 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006295 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006296 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6297 (ins _.RC:$src2, _.RC:$src3),
6298 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006299 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), itins.rr, 1, 1>,
6300 AVX512FMA3Base, Sched<[itins.Sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006301
Craig Toppere1cac152016-06-07 07:27:54 +00006302 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6303 (ins _.RC:$src2, _.MemOp:$src3),
6304 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006305 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)),
6306 itins.rm>, AVX512FMA3Base, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006307
Craig Toppere1cac152016-06-07 07:27:54 +00006308 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6309 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6310 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6311 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006312 (OpNode _.RC:$src2,
6313 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006314 _.RC:$src1), itins.rm>,
6315 AVX512FMA3Base, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00006316 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006317}
6318} // Constraints = "$src1 = $dst"
6319
6320multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006321 OpndItins itins, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00006322 let Predicates = [HasIFMA] in {
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006323 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, itins, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006324 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6325 }
6326 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006327 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, itins, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006328 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006329 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, itins, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006330 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6331 }
6332}
6333
6334defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006335 SSE_PMADD, avx512vl_i64_info>, VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006336defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00006337 SSE_PMADD, avx512vl_i64_info>, VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006338
6339//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006340// AVX-512 Scalar convert from sign integer to float/double
6341//===----------------------------------------------------------------------===//
6342
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006343multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, OpndItins itins,
6344 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6345 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006346 let hasSideEffects = 0 in {
6347 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6348 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006349 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), [],
6350 itins.rr>, EVEX_4V, Sched<[itins.Sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006351 let mayLoad = 1 in
6352 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6353 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006354 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), [],
6355 itins.rm>, EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006356 } // hasSideEffects = 0
6357 let isCodeGenOnly = 1 in {
6358 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6359 (ins DstVT.RC:$src1, SrcRC:$src2),
6360 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6361 [(set DstVT.RC:$dst,
6362 (OpNode (DstVT.VT DstVT.RC:$src1),
6363 SrcRC:$src2,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006364 (i32 FROUND_CURRENT)))], itins.rr>,
6365 EVEX_4V, Sched<[itins.Sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006366
6367 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6368 (ins DstVT.RC:$src1, x86memop:$src2),
6369 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6370 [(set DstVT.RC:$dst,
6371 (OpNode (DstVT.VT DstVT.RC:$src1),
6372 (ld_frag addr:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006373 (i32 FROUND_CURRENT)))], itins.rm>,
6374 EVEX_4V, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006375 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006376}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006377
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006378multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, OpndItins itins,
6379 RegisterClass SrcRC, X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006380 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6381 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006382 !strconcat(asm,
6383 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006384 [(set DstVT.RC:$dst,
6385 (OpNode (DstVT.VT DstVT.RC:$src1),
6386 SrcRC:$src2,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006387 (i32 imm:$rc)))], itins.rr>,
6388 EVEX_4V, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006389}
6390
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006391multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, OpndItins itins,
6392 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6393 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
6394 defm NAME : avx512_vcvtsi_round<opc, OpNode, itins, SrcRC, DstVT, asm>,
6395 avx512_vcvtsi<opc, OpNode, itins, SrcRC, DstVT, x86memop,
6396 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006397}
6398
Andrew Trick15a47742013-10-09 05:11:10 +00006399let Predicates = [HasAVX512] in {
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006400defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, SSE_CVT_SI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006401 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6402 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006403defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, SSE_CVT_SI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006404 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6405 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006406defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, SSE_CVT_SI2SD, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006407 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6408 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006409defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, SSE_CVT_SI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006410 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6411 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006412
Craig Topper8f85ad12016-11-14 02:46:58 +00006413def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6414 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6415def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6416 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6417
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006418def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6419 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6420def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006421 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006422def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6423 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6424def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006425 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006426
6427def : Pat<(f32 (sint_to_fp GR32:$src)),
6428 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6429def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006430 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006431def : Pat<(f64 (sint_to_fp GR32:$src)),
6432 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6433def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006434 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6435
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006436defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, SSE_CVT_SI2SS, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006437 v4f32x_info, i32mem, loadi32,
6438 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006439defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, SSE_CVT_SI2SS, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006440 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6441 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006442defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, SSE_CVT_SI2SD, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006443 i32mem, loadi32, "cvtusi2sd{l}">,
6444 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006445defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, SSE_CVT_SI2SD, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006446 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6447 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006448
Craig Topper8f85ad12016-11-14 02:46:58 +00006449def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6450 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6451def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6452 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6453
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006454def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6455 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6456def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6457 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6458def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6459 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6460def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6461 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6462
6463def : Pat<(f32 (uint_to_fp GR32:$src)),
6464 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6465def : Pat<(f32 (uint_to_fp GR64:$src)),
6466 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6467def : Pat<(f64 (uint_to_fp GR32:$src)),
6468 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6469def : Pat<(f64 (uint_to_fp GR64:$src)),
6470 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006471}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006472
6473//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006474// AVX-512 Scalar convert from float/double to integer
6475//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006476
6477multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
6478 X86VectorVTInfo DstVT, SDNode OpNode,
6479 OpndItins itins, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006480 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006481 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006482 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006483 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))],
6484 itins.rr>, EVEX, VEX_LIG, Sched<[itins.Sched]>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006485 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6486 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006487 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))],
6488 itins.rr>, EVEX, VEX_LIG, EVEX_B, EVEX_RC,
6489 Sched<[itins.Sched]>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006490 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006491 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006492 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006493 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006494 (i32 FROUND_CURRENT)))], itins.rm>,
6495 EVEX, VEX_LIG, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006496 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006497}
Asaf Badouh2744d212015-09-20 14:31:19 +00006498
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006499// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006500defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006501 X86cvts2si, SSE_CVT_SS2SI_32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006502 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006503defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006504 X86cvts2si, SSE_CVT_SS2SI_64, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006505 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006506defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006507 X86cvts2usi, SSE_CVT_SS2SI_32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006508 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006509defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006510 X86cvts2usi, SSE_CVT_SS2SI_64, "cvtss2usi">,
6511 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006512defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006513 X86cvts2si, SSE_CVT_SD2SI, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006514 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006515defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006516 X86cvts2si, SSE_CVT_SD2SI, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006517 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006518defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006519 X86cvts2usi, SSE_CVT_SD2SI, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006520 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006521defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006522 X86cvts2usi, SSE_CVT_SD2SI, "cvtsd2usi">,
6523 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006524
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006525// The SSE version of these instructions are disabled for AVX512.
6526// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6527let Predicates = [HasAVX512] in {
6528 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006529 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006530 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6531 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006532 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006533 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006534 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6535 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006536 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006537 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006538 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6539 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006540 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006541 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006542 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6543 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006544} // HasAVX512
6545
Craig Topperac941b92016-09-25 16:33:53 +00006546let Predicates = [HasAVX512] in {
6547 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6548 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6549 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6550 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6551 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6552 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6553 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6554 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6555 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6556 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6557 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6558 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6559 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6560 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6561 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6562 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6563 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6564 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6565 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6566 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6567} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006568
Elad Cohen0c260102017-01-11 09:11:48 +00006569// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6570// which produce unnecessary vmovs{s,d} instructions
6571let Predicates = [HasAVX512] in {
6572def : Pat<(v4f32 (X86Movss
6573 (v4f32 VR128X:$dst),
6574 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6575 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6576
6577def : Pat<(v4f32 (X86Movss
6578 (v4f32 VR128X:$dst),
6579 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6580 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6581
6582def : Pat<(v2f64 (X86Movsd
6583 (v2f64 VR128X:$dst),
6584 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6585 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6586
6587def : Pat<(v2f64 (X86Movsd
6588 (v2f64 VR128X:$dst),
6589 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6590 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6591} // Predicates = [HasAVX512]
6592
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006593// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006594multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6595 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006596 SDNode OpNodeRnd, OpndItins itins, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006597let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006598 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006599 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006600 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))], itins.rr>,
6601 EVEX, Sched<[itins.Sched]>;
Craig Topper0e473952016-09-07 04:46:15 +00006602 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006603 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006604 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006605 [], itins.rr>, EVEX, EVEX_B, Sched<[itins.Sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006606 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006607 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006608 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))],
6609 itins.rm>, EVEX, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006610
Igor Bregerc59b3a22016-08-03 10:58:05 +00006611 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6612 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6613 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6614 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6615 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006616 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6617 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006618
Craig Toppere1cac152016-06-07 07:27:54 +00006619 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006620 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6621 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6622 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006623 (i32 FROUND_CURRENT)))], itins.rr>,
6624 EVEX, VEX_LIG, Sched<[itins.Sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006625 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6626 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6627 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006628 (i32 FROUND_NO_EXC)))], itins.rr>,
6629 EVEX,VEX_LIG , EVEX_B, Sched<[itins.Sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006630 let mayLoad = 1, hasSideEffects = 0 in
6631 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006632 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006633 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006634 [], itins.rm>, EVEX, VEX_LIG,
6635 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006636 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006637} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006638}
6639
Asaf Badouh2744d212015-09-20 14:31:19 +00006640
Igor Bregerc59b3a22016-08-03 10:58:05 +00006641defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006642 fp_to_sint, X86cvtts2IntRnd, SSE_CVT_SS2SI_32, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006643 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006644defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006645 fp_to_sint, X86cvtts2IntRnd, SSE_CVT_SS2SI_64, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006646 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006647defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006648 fp_to_sint, X86cvtts2IntRnd, SSE_CVT_SD2SI, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006649 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006650defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006651 fp_to_sint, X86cvtts2IntRnd, SSE_CVT_SD2SI, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006652 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6653
Igor Bregerc59b3a22016-08-03 10:58:05 +00006654defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006655 fp_to_uint, X86cvtts2UIntRnd, SSE_CVT_SS2SI_32, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006656 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006657defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006658 fp_to_uint, X86cvtts2UIntRnd, SSE_CVT_SS2SI_64, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006659 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006660defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006661 fp_to_uint, X86cvtts2UIntRnd, SSE_CVT_SD2SI, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006662 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006663defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006664 fp_to_uint, X86cvtts2UIntRnd, SSE_CVT_SD2SI, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006665 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6666let Predicates = [HasAVX512] in {
6667 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006668 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006669 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6670 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006671 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006672 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006673 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6674 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006675 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006676 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006677 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6678 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006679 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006680 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006681 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6682 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006683} // HasAVX512
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006684
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006685//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006686// AVX-512 Convert form float to double and back
6687//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006688
Asaf Badouh2744d212015-09-20 14:31:19 +00006689multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006690 X86VectorVTInfo _Src, SDNode OpNode, OpndItins itins> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006691 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006692 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006693 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006694 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006695 (_Src.VT _Src.RC:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006696 (i32 FROUND_CURRENT))), itins.rr>,
6697 EVEX_4V, VEX_LIG, Sched<[itins.Sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006698 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006699 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006700 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006701 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006702 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006703 (i32 FROUND_CURRENT))), itins.rm>,
6704 EVEX_4V, VEX_LIG,
6705 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006706
Craig Topperd2011e32017-02-25 18:43:42 +00006707 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6708 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6709 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006710 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
6711 itins.rr>, EVEX_4V, VEX_LIG, Sched<[itins.Sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00006712 let mayLoad = 1 in
6713 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6714 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006715 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
6716 itins.rm>, EVEX_4V, VEX_LIG,
6717 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00006718 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006719}
6720
Asaf Badouh2744d212015-09-20 14:31:19 +00006721// Scalar Coversion with SAE - suppress all exceptions
6722multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006723 X86VectorVTInfo _Src, SDNode OpNodeRnd, OpndItins itins> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006724 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006725 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006726 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006727 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006728 (_Src.VT _Src.RC:$src2),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006729 (i32 FROUND_NO_EXC))), itins.rr>,
6730 EVEX_4V, VEX_LIG, EVEX_B, Sched<[itins.Sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006731}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006732
Asaf Badouh2744d212015-09-20 14:31:19 +00006733// Scalar Conversion with rounding control (RC)
6734multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006735 X86VectorVTInfo _Src, SDNode OpNodeRnd, OpndItins itins> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006736 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006737 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006738 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006739 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006740 (_Src.VT _Src.RC:$src2), (i32 imm:$rc))),
6741 itins.rm>,
6742 EVEX_4V, VEX_LIG, Sched<[itins.Sched.Folded, ReadAfterLd]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006743 EVEX_B, EVEX_RC;
6744}
Craig Toppera02e3942016-09-23 06:24:43 +00006745multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006746 SDNode OpNodeRnd, OpndItins itins,
6747 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00006748 let Predicates = [HasAVX512] in {
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006749 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, itins>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006750 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006751 OpNodeRnd, itins>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006752 }
6753}
6754
Craig Toppera02e3942016-09-23 06:24:43 +00006755multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006756 SDNode OpNodeRnd, OpndItins itins,
6757 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00006758 let Predicates = [HasAVX512] in {
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006759 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, itins>,
6760 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, itins>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006761 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006762 }
6763}
Craig Toppera02e3942016-09-23 06:24:43 +00006764defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006765 X86froundRnd, SSE_CVT_SD2SS, f64x_info,
6766 f32x_info>, NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00006767defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006768 X86fpextRnd, SSE_CVT_SS2SD, f32x_info,
6769 f64x_info>, NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00006770
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006771def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006772 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006773 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006774def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006775 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006776 Requires<[HasAVX512]>;
6777
6778def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006779 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006780 Requires<[HasAVX512, OptForSize]>;
6781
Asaf Badouh2744d212015-09-20 14:31:19 +00006782def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006783 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006784 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006785
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006786def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00006787 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006788 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006789
6790def : Pat<(v4f32 (X86Movss
6791 (v4f32 VR128X:$dst),
6792 (v4f32 (scalar_to_vector
6793 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006794 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006795 Requires<[HasAVX512]>;
6796
6797def : Pat<(v2f64 (X86Movsd
6798 (v2f64 VR128X:$dst),
6799 (v2f64 (scalar_to_vector
6800 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006801 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006802 Requires<[HasAVX512]>;
6803
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006804//===----------------------------------------------------------------------===//
6805// AVX-512 Vector convert from signed/unsigned integer to float/double
6806// and from float/double to signed/unsigned integer
6807//===----------------------------------------------------------------------===//
6808
6809multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006810 X86VectorVTInfo _Src, SDNode OpNode, OpndItins itins,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006811 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006812 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006813
6814 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6815 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006816 (_.VT (OpNode (_Src.VT _Src.RC:$src))), itins.rr>,
6817 EVEX, Sched<[itins.Sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006818
6819 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006820 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006821 (_.VT (OpNode (_Src.VT
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006822 (bitconvert (_Src.LdFrag addr:$src))))), itins.rm>,
6823 EVEX, Sched<[itins.Sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006824
6825 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006826 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006827 "${src}"##Broadcast, "${src}"##Broadcast,
6828 (_.VT (OpNode (_Src.VT
6829 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006830 )), itins.rm>, EVEX, EVEX_B,
6831 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006832}
6833// Coversion with SAE - suppress all exceptions
6834multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006835 X86VectorVTInfo _Src, SDNode OpNodeRnd,
6836 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006837 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6838 (ins _Src.RC:$src), OpcodeStr,
6839 "{sae}, $src", "$src, {sae}",
6840 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006841 (i32 FROUND_NO_EXC))), itins.rr>,
6842 EVEX, EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006843}
6844
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006845// Conversion with rounding control (RC)
6846multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006847 X86VectorVTInfo _Src, SDNode OpNodeRnd,
6848 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006849 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6850 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6851 "$rc, $src", "$src, $rc",
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006852 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc))),
6853 itins.rr>, EVEX, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006854}
6855
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006856// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006857multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
6858 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006859 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006860 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
6861 fpextend, itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006862 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006863 X86vfpextRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006864 }
6865 let Predicates = [HasVLX] in {
6866 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006867 X86vfpext, itins, "{1to2}", "", f64mem>, EVEX_V128;
6868 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
6869 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006870 }
6871}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006872
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006873// Truncate Double to Float
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006874multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006875 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006876 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006877 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006878 X86vfproundRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006879 }
6880 let Predicates = [HasVLX] in {
6881 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006882 X86vfpround, itins, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006883 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006884 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006885
6886 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6887 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6888 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6889 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6890 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6891 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6892 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6893 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006894 }
6895}
6896
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006897defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", SSE_CVT_PD2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006898 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006899defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", SSE_CVT_PS2PD>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006900 PS, EVEX_CD8<32, CD8VH>;
6901
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006902def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6903 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006904
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006905let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00006906 let AddedComplexity = 15 in {
6907 def : Pat<(X86vzmovl (v2f64 (bitconvert
6908 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6909 (VCVTPD2PSZ128rr VR128X:$src)>;
6910 def : Pat<(X86vzmovl (v2f64 (bitconvert
6911 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
6912 (VCVTPD2PSZ128rm addr:$src)>;
6913 }
Craig Topper5471fc22016-11-06 04:12:52 +00006914 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6915 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006916 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6917 (VCVTPS2PDZ256rm addr:$src)>;
6918}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006919
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006920// Convert Signed/Unsigned Doubleword to Double
6921multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006922 SDNode OpNode128, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006923 // No rounding in this op
6924 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006925 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
6926 itins>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006927
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006928 let Predicates = [HasVLX] in {
6929 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006930 OpNode128, itins, "{1to2}", "", i64mem>, EVEX_V128;
6931 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
6932 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006933 }
6934}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006935
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006936// Convert Signed/Unsigned Doubleword to Float
6937multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006938 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006939 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006940 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
6941 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006942 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006943 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006944
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006945 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006946 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
6947 itins>, EVEX_V128;
6948 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
6949 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006950 }
6951}
6952
6953// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006954multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6955 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006956 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006957 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
6958 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006959 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006960 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006961 }
6962 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006963 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
6964 itins>, EVEX_V128;
6965 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
6966 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006967 }
6968}
6969
6970// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006971multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6972 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006973 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006974 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
6975 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006976 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006977 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006978 }
6979 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006980 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
6981 itins>, EVEX_V128;
6982 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
6983 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006984 }
6985}
6986
6987// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006988multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006989 SDNode OpNode128, SDNode OpNodeRnd,
6990 OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006991 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006992 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
6993 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006994 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00006995 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006996 }
6997 let Predicates = [HasVLX] in {
6998 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006999 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007000 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7001 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007002 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007003 OpNode128, itins, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007004 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007005 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007006
7007 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7008 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7009 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7010 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7011 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7012 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7013 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7014 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007015 }
7016}
7017
7018// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007019multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7020 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007021 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007022 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
7023 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007024 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007025 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007026 }
7027 let Predicates = [HasVLX] in {
7028 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7029 // memory forms of these instructions in Asm Parcer. They have the same
7030 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7031 // due to the same reason.
7032 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007033 itins, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007034 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007035 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007036
7037 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7038 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7039 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7040 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
7041 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7042 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7043 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7044 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007045 }
7046}
7047
7048// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007049multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7050 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007051 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007052 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
7053 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007054 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007055 OpNodeRnd,itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007056 }
7057 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007058 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
7059 itins>, EVEX_V128;
7060 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
7061 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007062 }
7063}
7064
7065// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007066multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7067 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007068 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007069 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
7070 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007071 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007072 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007073 }
7074 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007075 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
7076 itins>, EVEX_V128;
7077 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
7078 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007079 }
7080}
7081
7082// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007083multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7084 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007085 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007086 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
7087 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007088 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007089 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007090 }
7091 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007092 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
7093 itins>, EVEX_V128;
7094 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
7095 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007096 }
7097}
7098
7099// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007100multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
7101 SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007102 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007103 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
7104 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007105 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007106 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007107 }
7108 let Predicates = [HasDQI, HasVLX] in {
7109 // Explicitly specified broadcast string, since we take only 2 elements
7110 // from v4f32x_info source
7111 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007112 itins, "{1to2}", "", f64mem>, EVEX_V128;
7113 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
7114 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007115 }
7116}
7117
7118// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007119multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007120 SDNode OpNode128, SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007121 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007122 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
7123 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007124 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007125 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007126 }
7127 let Predicates = [HasDQI, HasVLX] in {
7128 // Explicitly specified broadcast string, since we take only 2 elements
7129 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007130 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007131 itins, "{1to2}", "", f64mem>, EVEX_V128;
7132 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
7133 itins>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007134 }
7135}
7136
7137// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007138multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007139 SDNode OpNode128, SDNode OpNodeRnd, OpndItins itins> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007140 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007141 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
7142 itins>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007143 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007144 OpNodeRnd, itins>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007145 }
7146 let Predicates = [HasDQI, HasVLX] in {
7147 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7148 // memory forms of these instructions in Asm Parcer. They have the same
7149 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7150 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007151 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007152 itins, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007153 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007154 itins, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007155
7156 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7157 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7158 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7159 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
7160 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7161 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7162 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7163 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007164 }
7165}
7166
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007167defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
7168 SSE_CVT_I2PD>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007169
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007170defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007171 X86VSintToFpRnd, SSE_CVT_I2PS>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007172 PS, EVEX_CD8<32, CD8VF>;
7173
7174defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007175 X86cvttp2siRnd, SSE_CVT_PS2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007176 XS, EVEX_CD8<32, CD8VF>;
7177
Simon Pilgrima3af7962016-11-24 12:13:46 +00007178defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007179 X86cvttp2siRnd, SSE_CVT_PD2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007180 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7181
7182defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007183 X86cvttp2uiRnd, SSE_CVT_PS2I>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007184 EVEX_CD8<32, CD8VF>;
7185
Craig Topperf334ac192016-11-09 07:48:51 +00007186defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007187 X86cvttp2ui, X86cvttp2uiRnd, SSE_CVT_PD2I>,
7188 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007189
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007190defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
7191 X86VUintToFP, SSE_CVT_I2PD>, XS,
7192 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007193
7194defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007195 X86VUintToFpRnd, SSE_CVT_I2PS>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007196 EVEX_CD8<32, CD8VF>;
7197
Craig Topper19e04b62016-05-19 06:13:58 +00007198defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007199 X86cvtp2IntRnd, SSE_CVT_PS2I>, PD,
7200 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007201
Craig Topper19e04b62016-05-19 06:13:58 +00007202defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007203 X86cvtp2IntRnd, SSE_CVT_PD2I>, XD,
7204 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007205
Craig Topper19e04b62016-05-19 06:13:58 +00007206defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007207 X86cvtp2UIntRnd, SSE_CVT_PS2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007208 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007209
Craig Topper19e04b62016-05-19 06:13:58 +00007210defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007211 X86cvtp2UIntRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007212 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007213
Craig Topper19e04b62016-05-19 06:13:58 +00007214defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007215 X86cvtp2IntRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007216 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007217
Craig Topper19e04b62016-05-19 06:13:58 +00007218defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007219 X86cvtp2IntRnd, SSE_CVT_PS2I>, PD,
7220 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007221
Craig Topper19e04b62016-05-19 06:13:58 +00007222defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007223 X86cvtp2UIntRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007224 PD, EVEX_CD8<64, CD8VF>;
7225
Craig Topper19e04b62016-05-19 06:13:58 +00007226defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007227 X86cvtp2UIntRnd, SSE_CVT_PS2I>, PD,
7228 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007229
7230defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007231 X86cvttp2siRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007232 PD, EVEX_CD8<64, CD8VF>;
7233
Craig Toppera39b6502016-12-10 06:02:48 +00007234defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007235 X86cvttp2siRnd, SSE_CVT_PS2I>, PD,
7236 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007237
7238defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007239 X86cvttp2uiRnd, SSE_CVT_PD2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007240 PD, EVEX_CD8<64, CD8VF>;
7241
Craig Toppera39b6502016-12-10 06:02:48 +00007242defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007243 X86cvttp2uiRnd, SSE_CVT_PS2I>, PD,
7244 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007245
7246defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007247 X86VSintToFpRnd, SSE_CVT_I2PD>, VEX_W, XS,
7248 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007249
7250defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007251 X86VUintToFpRnd, SSE_CVT_I2PD>, VEX_W, XS,
7252 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007253
Simon Pilgrima3af7962016-11-24 12:13:46 +00007254defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007255 X86VSintToFpRnd, SSE_CVT_I2PS>, VEX_W, PS,
7256 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007257
Simon Pilgrima3af7962016-11-24 12:13:46 +00007258defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007259 X86VUintToFpRnd, SSE_CVT_I2PS>, VEX_W, XD,
7260 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007261
Craig Toppere38c57a2015-11-27 05:44:02 +00007262let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007263def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007264 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007265 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7266 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007267
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007268def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7269 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007270 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7271 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007272
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007273def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7274 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007275 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7276 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007277
Simon Pilgrima3af7962016-11-24 12:13:46 +00007278def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007279 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7280 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7281 VR128X:$src, sub_xmm)))), sub_xmm)>;
7282
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007283def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7284 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007285 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7286 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007287
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007288def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7289 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007290 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7291 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007292
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007293def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7294 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007295 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7296 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007297
Simon Pilgrima3af7962016-11-24 12:13:46 +00007298def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007299 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7300 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7301 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007302}
7303
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007304let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007305 let AddedComplexity = 15 in {
7306 def : Pat<(X86vzmovl (v2i64 (bitconvert
7307 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007308 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007309 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007310 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
7311 (VCVTPD2DQZ128rm addr:$src)>;
7312 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007313 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007314 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007315 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007316 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007317 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007318 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007319 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
7320 (VCVTTPD2DQZ128rm addr:$src)>;
7321 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007322 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007323 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007324 }
Craig Topperd7467472017-10-14 04:18:09 +00007325
7326 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7327 (VCVTDQ2PDZ128rm addr:$src)>;
7328 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7329 (VCVTDQ2PDZ128rm addr:$src)>;
7330
7331 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7332 (VCVTUDQ2PDZ128rm addr:$src)>;
7333 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7334 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007335}
7336
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007337let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007338 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007339 (VCVTPD2PSZrm addr:$src)>;
7340 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7341 (VCVTPS2PDZrm addr:$src)>;
7342}
7343
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007344let Predicates = [HasDQI, HasVLX] in {
7345 let AddedComplexity = 15 in {
7346 def : Pat<(X86vzmovl (v2f64 (bitconvert
7347 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007348 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007349 def : Pat<(X86vzmovl (v2f64 (bitconvert
7350 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007351 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007352 }
7353}
7354
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007355let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007356def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7357 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7358 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7359 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7360
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007361def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7362 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7363 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7364 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7365
7366def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7367 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7368 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7369 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7370
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007371def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7372 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7373 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7374 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7375
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007376def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7377 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7378 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7379 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7380
7381def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7382 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7383 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7384 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7385
7386def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7387 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7388 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7389 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7390
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007391def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7392 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7393 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7394 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7395
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007396def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7397 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7398 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7399 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7400
7401def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7402 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7403 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7404 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7405
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007406def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7407 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7408 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7409 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7410
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007411def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7412 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7413 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7414 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7415}
7416
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007417//===----------------------------------------------------------------------===//
7418// Half precision conversion instructions
7419//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007420
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007421multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007422 X86MemOperand x86memop, PatFrag ld_frag,
7423 OpndItins itins> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007424 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
7425 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007426 (X86cvtph2ps (_src.VT _src.RC:$src)),itins.rr>,
7427 T8PD, Sched<[itins.Sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00007428 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
7429 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
7430 (X86cvtph2ps (_src.VT
7431 (bitconvert
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007432 (ld_frag addr:$src)))), itins.rm>,
7433 T8PD, Sched<[itins.Sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007434}
7435
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007436multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
7437 OpndItins itins> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007438 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
7439 (ins _src.RC:$src), "vcvtph2ps",
7440 "{sae}, $src", "$src, {sae}",
7441 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007442 (i32 FROUND_NO_EXC)), itins.rr>,
7443 T8PD, EVEX_B, Sched<[itins.Sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007444}
7445
Craig Toppere7fb3002017-11-07 07:13:07 +00007446let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007447 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
7448 SSE_CVT_PH2PS>,
7449 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, SSE_CVT_PH2PS>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007450 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007451
7452let Predicates = [HasVLX] in {
7453 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007454 loadv2i64, SSE_CVT_PH2PS>, EVEX, EVEX_V256,
7455 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007456 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007457 loadv2i64, SSE_CVT_PH2PS>, EVEX, EVEX_V128,
7458 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007459
7460 // Pattern match vcvtph2ps of a scalar i64 load.
7461 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
7462 (VCVTPH2PSZ128rm addr:$src)>;
7463 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
7464 (VCVTPH2PSZ128rm addr:$src)>;
7465 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
7466 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
7467 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007468}
7469
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007470multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007471 X86MemOperand x86memop, OpndItins itins> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007472 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007473 (ins _src.RC:$src1, i32u8imm:$src2),
7474 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007475 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007476 (i32 imm:$src2)),
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007477 itins.rr, 0, 0>, AVX512AIi8Base, Sched<[itins.Sched]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007478 let hasSideEffects = 0, mayStore = 1 in {
7479 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7480 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7481 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007482 [], itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007483 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7484 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7485 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007486 [], itins.rm>, EVEX_K, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007487 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007488}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007489
7490multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
7491 OpndItins itins> {
Craig Topperd8688702016-09-21 03:58:44 +00007492 let hasSideEffects = 0 in
7493 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7494 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007495 (ins _src.RC:$src1, i32u8imm:$src2),
7496 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007497 [], itins.rr>, EVEX_B, AVX512AIi8Base, Sched<[itins.Sched]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007498}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007499
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007500let Predicates = [HasAVX512] in {
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007501 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem,
7502 SSE_CVT_PS2PH>,
7503 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info,
7504 SSE_CVT_PS2PH>, EVEX, EVEX_V512,
7505 EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007506 let Predicates = [HasVLX] in {
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007507 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem,
7508 SSE_CVT_PS2PH>, EVEX, EVEX_V256,
7509 EVEX_CD8<32, CD8VH>;
7510 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem,
7511 SSE_CVT_PS2PH>, EVEX, EVEX_V128,
7512 EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007513 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00007514
7515 def : Pat<(store (f64 (extractelt
7516 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7517 (iPTR 0))), addr:$dst),
7518 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7519 def : Pat<(store (i64 (extractelt
7520 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7521 (iPTR 0))), addr:$dst),
7522 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7523 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
7524 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
7525 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
7526 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007527}
Asaf Badouh2489f352015-12-02 08:17:51 +00007528
Craig Topper9820e342016-09-20 05:44:47 +00007529// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007530let Predicates = [HasVLX] in {
7531 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7532 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7533 // configurations we support (the default). However, falling back to MXCSR is
7534 // more consistent with other instructions, which are always controlled by it.
7535 // It's encoded as 0b100.
7536 def : Pat<(fp_to_f16 FR32X:$src),
7537 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7538 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7539
7540 def : Pat<(f16_to_fp GR16:$src),
7541 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7542 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7543
7544 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7545 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7546 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7547}
7548
Asaf Badouh2489f352015-12-02 08:17:51 +00007549// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007550multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007551 string OpcodeStr, OpndItins itins> {
Craig Topper07a7d562017-07-23 03:59:39 +00007552 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007553 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7554 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007555 [], itins.rr>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
7556 Sched<[itins.Sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00007557}
7558
7559let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007560 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", SSE_COMIS>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007561 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007562 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", SSE_COMIS>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007563 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007564 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", SSE_COMIS>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007565 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007566 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", SSE_COMIS>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007567 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7568}
7569
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007570let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7571 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007572 "ucomiss", SSE_COMIS>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007573 EVEX_CD8<32, CD8VT1>;
7574 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007575 "ucomisd", SSE_COMIS>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007576 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7577 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007578 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007579 "comiss", SSE_COMIS>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007580 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007581 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007582 "comisd", SSE_COMIS>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007583 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7584 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007585 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007586 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007587 sse_load_f32, "ucomiss", SSE_COMIS>, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007588 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007589 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007590 sse_load_f64, "ucomisd", SSE_COMIS>, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007591 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007592
Ayman Musa02f95332017-01-04 08:21:54 +00007593 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007594 sse_load_f32, "comiss", SSE_COMIS>, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007595 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007596 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007597 sse_load_f64, "comisd", SSE_COMIS>, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007598 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7599 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007600}
Michael Liao5bf95782014-12-04 05:20:33 +00007601
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007602/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007603multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007604 OpndItins itins, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007605 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007606 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7607 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7608 "$src2, $src1", "$src1, $src2",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007609 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)), itins.rr>,
7610 EVEX_4V, Sched<[itins.Sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007611 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00007612 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007613 "$src2, $src1", "$src1, $src2",
7614 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007615 _.ScalarIntMemCPat:$src2), itins.rm>, EVEX_4V,
7616 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007617}
7618}
7619
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007620defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SSE_RCPS, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007621 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007622defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SSE_RCPS, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007623 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007624defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s, SSE_RSQRTSS, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007625 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007626defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s, SSE_RSQRTSS, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007627 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007628
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007629/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7630multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007631 OpndItins itins, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007632 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007633 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7634 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007635 (_.FloatVT (OpNode _.RC:$src)), itins.rr>, EVEX, T8PD,
7636 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007637 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7638 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7639 (OpNode (_.FloatVT
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007640 (bitconvert (_.LdFrag addr:$src)))), itins.rm>, EVEX, T8PD,
7641 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007642 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7643 (ins _.ScalarMemOp:$src), OpcodeStr,
7644 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7645 (OpNode (_.FloatVT
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007646 (X86VBroadcast (_.ScalarLdFrag addr:$src)))), itins.rm>,
7647 EVEX, T8PD, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007648 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007649}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007650
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007651multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
7652 SizeItins itins> {
7653 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, itins.s,
7654 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
7655 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, itins.d,
7656 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00007657
7658 // Define only if AVX512VL feature is present.
7659 let Predicates = [HasVLX] in {
7660 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007661 OpNode, itins.s, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007662 EVEX_V128, EVEX_CD8<32, CD8VF>;
7663 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007664 OpNode, itins.s, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007665 EVEX_V256, EVEX_CD8<32, CD8VF>;
7666 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007667 OpNode, itins.d, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007668 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7669 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007670 OpNode, itins.d, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007671 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7672 }
7673}
7674
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007675defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SSE_RSQRT_P>;
7676defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SSE_RCP_P>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007677
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007678/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007679multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007680 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007681 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007682 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7683 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7684 "$src2, $src1", "$src1, $src2",
7685 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007686 (i32 FROUND_CURRENT)), itins.rr>,
7687 Sched<[itins.Sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007688
7689 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7690 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007691 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007692 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007693 (i32 FROUND_NO_EXC)), itins.rm>, EVEX_B,
7694 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007695
7696 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00007697 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007698 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00007699 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007700 (i32 FROUND_CURRENT)), itins.rm>,
7701 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007702 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007703}
7704
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007705multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7706 SizeItins itins> {
7707 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, itins.s>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007708 EVEX_CD8<32, CD8VT1>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007709 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, itins.d>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007710 EVEX_CD8<64, CD8VT1>, VEX_W;
7711}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007712
Craig Toppere1cac152016-06-07 07:27:54 +00007713let Predicates = [HasERI] in {
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007714 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SSE_RCP_S>,
7715 T8PD, EVEX_4V;
7716 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s, SSE_RSQRT_S>,
7717 T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007718}
Igor Breger8352a0d2015-07-28 06:53:28 +00007719
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007720defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds, SSE_ALU_ITINS_S>,
7721 T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007722/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007723
7724multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007725 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007726 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007727 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7728 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007729 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT)),
7730 itins.rr>, Sched<[itins.Sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007731
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007732 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7733 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7734 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007735 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007736 (i32 FROUND_CURRENT)), itins.rm>,
7737 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007738
7739 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007740 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007741 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007742 (OpNode (_.FloatVT
7743 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007744 (i32 FROUND_CURRENT)), itins.rm>, EVEX_B,
7745 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007746 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007747}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007748multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007749 SDNode OpNode, OpndItins itins> {
Craig Topper176f3312017-02-25 19:18:11 +00007750 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007751 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7752 (ins _.RC:$src), OpcodeStr,
7753 "{sae}, $src", "$src, {sae}",
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007754 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
7755 itins.rr>, EVEX_B, Sched<[itins.Sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007756}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007757
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007758multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
7759 SizeItins itins> {
7760 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, itins.s>,
7761 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007762 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007763 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, itins.d>,
7764 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007765 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007766}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007767
Asaf Badouh402ebb32015-06-03 13:41:48 +00007768multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007769 SDNode OpNode, SizeItins itins> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00007770 // Define only if AVX512VL feature is present.
7771 let Predicates = [HasVLX] in {
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007772 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007773 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007774 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, itins.s>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007775 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007776 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007777 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007778 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, itins.d>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007779 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7780 }
7781}
Craig Toppere1cac152016-06-07 07:27:54 +00007782let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007783
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007784 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SSE_RSQRT_P>, EVEX;
7785 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SSE_RCP_P>, EVEX;
7786 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SSE_ALU_ITINS_P>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007787}
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007788defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SSE_ALU_ITINS_P>,
7789 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
7790 SSE_ALU_ITINS_P>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00007791
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007792multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper80405072017-11-11 08:24:12 +00007793 X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007794 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007795 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7796 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007797 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc))), itins.rr>,
7798 EVEX, EVEX_B, EVEX_RC, Sched<[itins.Sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007799}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007800
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007801multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, OpndItins itins,
Craig Topper80405072017-11-11 08:24:12 +00007802 X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007803 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007804 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007805 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007806 (_.FloatVT (fsqrt _.RC:$src)), itins.rr>, EVEX,
7807 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007808 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7809 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00007810 (fsqrt (_.FloatVT
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007811 (bitconvert (_.LdFrag addr:$src)))), itins.rm>, EVEX,
7812 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007813 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7814 (ins _.ScalarMemOp:$src), OpcodeStr,
7815 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Topper80405072017-11-11 08:24:12 +00007816 (fsqrt (_.FloatVT
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007817 (X86VBroadcast (_.ScalarLdFrag addr:$src)))), itins.rm>,
7818 EVEX, EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007819 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007820}
7821
Craig Topper80405072017-11-11 08:24:12 +00007822multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007823 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), SSE_SQRTPS, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007824 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007825 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), SSE_SQRTPD, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007826 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7827 // Define only if AVX512VL feature is present.
7828 let Predicates = [HasVLX] in {
7829 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007830 SSE_SQRTPS, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007831 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7832 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007833 SSE_SQRTPS, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007834 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7835 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007836 SSE_SQRTPD, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007837 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7838 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007839 SSE_SQRTPD, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00007840 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7841 }
7842}
7843
Craig Topper80405072017-11-11 08:24:12 +00007844multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007845 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), SSE_SQRTPS,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007846 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007847 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), SSE_SQRTPD,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007848 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7849}
7850
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007851multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, OpndItins itins,
7852 X86VectorVTInfo _, string SUFF, Intrinsic Intr> {
Craig Topper176f3312017-02-25 19:18:11 +00007853 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007854 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7855 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7856 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00007857 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00007858 (_.VT _.RC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007859 (i32 FROUND_CURRENT)), itins.rr>,
7860 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007861 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd4f60942017-11-13 05:25:24 +00007862 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Craig Toppere1cac152016-06-07 07:27:54 +00007863 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00007864 (X86fsqrtRnds (_.VT _.RC:$src1),
Craig Topperd4f60942017-11-13 05:25:24 +00007865 _.ScalarIntMemCPat:$src2,
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007866 (i32 FROUND_CURRENT)), itins.rm>,
7867 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007868 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7869 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7870 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00007871 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00007872 (_.VT _.RC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007873 (i32 imm:$rc)), itins.rr>,
7874 EVEX_B, EVEX_RC, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007875
Craig Toppere1cac152016-06-07 07:27:54 +00007876 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007877 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007878 (ins _.FRC:$src1, _.FRC:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007879 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], itins.rr>,
7880 Sched<[itins.Sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007881 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007882 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007883 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007884 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], itins.rm>,
7885 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007886 }
Craig Topper176f3312017-02-25 19:18:11 +00007887 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007888
Craig Topperd6471cb2017-11-05 21:14:06 +00007889let Predicates = [HasAVX512] in {
Craig Topper80405072017-11-11 08:24:12 +00007890 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
Igor Breger4c4cd782015-09-20 09:13:41 +00007891 (!cast<Instruction>(NAME#SUFF#Zr)
7892 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7893
Craig Toppereff606c2017-11-06 04:04:01 +00007894 def : Pat<(Intr VR128X:$src),
7895 (!cast<Instruction>(NAME#SUFF#Zr_Int) VR128X:$src,
7896 VR128X:$src)>;
7897}
7898
7899let Predicates = [HasAVX512, OptForSize] in {
Craig Topper80405072017-11-11 08:24:12 +00007900 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
Igor Breger4c4cd782015-09-20 09:13:41 +00007901 (!cast<Instruction>(NAME#SUFF#Zm)
Craig Toppereff606c2017-11-06 04:04:01 +00007902 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
7903
Craig Topperd4f60942017-11-13 05:25:24 +00007904 def : Pat<(Intr _.ScalarIntMemCPat:$src2),
Craig Toppereff606c2017-11-06 04:04:01 +00007905 (!cast<Instruction>(NAME#SUFF#Zm_Int)
7906 (_.VT (IMPLICIT_DEF)), addr:$src2)>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007907}
Craig Toppereff606c2017-11-06 04:04:01 +00007908
Craig Topperd6471cb2017-11-05 21:14:06 +00007909}
Igor Breger4c4cd782015-09-20 09:13:41 +00007910
7911multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007912 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", SSE_SQRTPS, f32x_info, "SS",
Craig Topper80405072017-11-11 08:24:12 +00007913 int_x86_sse_sqrt_ss>,
Craig Toppereff606c2017-11-06 04:04:01 +00007914 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS, NotMemoryFoldable;
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00007915 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", SSE_SQRTPD, f64x_info, "SD",
Craig Topper80405072017-11-11 08:24:12 +00007916 int_x86_sse2_sqrt_sd>,
Craig Toppereff606c2017-11-06 04:04:01 +00007917 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007918 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007919}
7920
Craig Topper80405072017-11-11 08:24:12 +00007921defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt">,
7922 avx512_sqrt_packed_all_round<0x51, "vsqrt">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007923
Igor Breger4c4cd782015-09-20 09:13:41 +00007924defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007925
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007926multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
7927 OpndItins itins, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007928 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00007929 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007930 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7931 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007932 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007933 (i32 imm:$src3))), itins.rr>,
7934 Sched<[itins.Sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007935
Craig Topper0ccec702017-11-11 08:24:15 +00007936 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007937 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007938 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00007939 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007940 (i32 imm:$src3), (i32 FROUND_NO_EXC))), itins.rr>, EVEX_B,
7941 Sched<[itins.Sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007942
Craig Topper0ccec702017-11-11 08:24:15 +00007943 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00007944 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007945 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007946 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00007947 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007948 _.ScalarIntMemCPat:$src2, (i32 imm:$src3))), itins.rm>,
7949 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007950
Craig Topper0ccec702017-11-11 08:24:15 +00007951 let isCodeGenOnly = 1, hasSideEffects = 0 in {
7952 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
7953 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
7954 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007955 [], itins.rr>, Sched<[itins.Sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00007956
7957 let mayLoad = 1 in
7958 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
7959 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7960 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00007961 [], itins.rm>, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00007962 }
7963 }
7964
7965 let Predicates = [HasAVX512] in {
7966 def : Pat<(ffloor _.FRC:$src),
7967 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7968 _.FRC:$src, (i32 0x9)))>;
7969 def : Pat<(fceil _.FRC:$src),
7970 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7971 _.FRC:$src, (i32 0xa)))>;
7972 def : Pat<(ftrunc _.FRC:$src),
7973 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7974 _.FRC:$src, (i32 0xb)))>;
7975 def : Pat<(frint _.FRC:$src),
7976 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7977 _.FRC:$src, (i32 0x4)))>;
7978 def : Pat<(fnearbyint _.FRC:$src),
7979 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
7980 _.FRC:$src, (i32 0xc)))>;
7981 }
7982
7983 let Predicates = [HasAVX512, OptForSize] in {
7984 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
7985 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7986 addr:$src, (i32 0x9)))>;
7987 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
7988 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7989 addr:$src, (i32 0xa)))>;
7990 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
7991 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7992 addr:$src, (i32 0xb)))>;
7993 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
7994 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7995 addr:$src, (i32 0x4)))>;
7996 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
7997 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
7998 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007999 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008000}
8001
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008002defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", SSE_ALU_F32S,
8003 f32x_info>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008004
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008005defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", SSE_ALU_F64S,
8006 f64x_info>, VEX_W, AVX512AIi8Base, EVEX_4V,
8007 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008008
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008009//-------------------------------------------------
8010// Integer truncate and extend operations
8011//-------------------------------------------------
8012
Simon Pilgrim833c2602017-12-05 19:21:28 +00008013let Sched = WriteShuffle256 in
8014def AVX512_EXTEND : OpndItins<
8015 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
8016>;
8017
8018let Sched = WriteShuffle256 in
8019def AVX512_TRUNCATE : OpndItins<
8020 IIC_SSE_PSHUF_RI, IIC_SSE_PSHUF_MI
8021>;
8022
Igor Breger074a64e2015-07-24 17:24:15 +00008023multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008024 OpndItins itins, X86VectorVTInfo SrcInfo,
8025 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008026 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008027 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8028 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008029 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1))),
8030 itins.rr>, EVEX, T8XS, Sched<[itins.Sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00008031
Craig Topper52e2e832016-07-22 05:46:44 +00008032 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8033 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008034 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8035 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008036 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008037 [], itins.rm>, EVEX, Sched<[itins.Sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008038
Igor Breger074a64e2015-07-24 17:24:15 +00008039 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8040 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008041 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008042 [], itins.rm>, EVEX, EVEX_K, Sched<[itins.Sched.Folded]>;
Craig Topper99f6b622016-05-01 01:03:56 +00008043 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008044}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008045
Igor Breger074a64e2015-07-24 17:24:15 +00008046multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8047 X86VectorVTInfo DestInfo,
8048 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008049
Igor Breger074a64e2015-07-24 17:24:15 +00008050 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8051 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8052 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008053
Igor Breger074a64e2015-07-24 17:24:15 +00008054 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8055 (SrcInfo.VT SrcInfo.RC:$src)),
8056 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8057 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8058}
8059
Igor Breger074a64e2015-07-24 17:24:15 +00008060multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008061 OpndItins itins, AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
Igor Breger074a64e2015-07-24 17:24:15 +00008062 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8063 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8064 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
8065 Predicate prd = HasAVX512>{
8066
8067 let Predicates = [HasVLX, prd] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008068 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, itins,
8069 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00008070 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8071 truncFrag, mtruncFrag>, EVEX_V128;
8072
Simon Pilgrim833c2602017-12-05 19:21:28 +00008073 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, itins,
8074 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00008075 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8076 truncFrag, mtruncFrag>, EVEX_V256;
8077 }
8078 let Predicates = [prd] in
Simon Pilgrim833c2602017-12-05 19:21:28 +00008079 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, itins,
8080 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00008081 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8082 truncFrag, mtruncFrag>, EVEX_V512;
8083}
8084
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008085multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008086 OpndItins itins, PatFrag StoreNode,
8087 PatFrag MaskedStoreNode> {
8088 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i64_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008089 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008090 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008091}
8092
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008093multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008094 OpndItins itins, PatFrag StoreNode,
8095 PatFrag MaskedStoreNode> {
8096 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i64_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008097 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008098 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008099}
8100
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008101multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008102 OpndItins itins, PatFrag StoreNode,
8103 PatFrag MaskedStoreNode> {
8104 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i64_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008105 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008106 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008107}
8108
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008109multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008110 OpndItins itins, PatFrag StoreNode,
8111 PatFrag MaskedStoreNode> {
8112 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i32_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008113 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008114 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008115}
8116
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008117multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008118 OpndItins itins, PatFrag StoreNode,
8119 PatFrag MaskedStoreNode> {
8120 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i32_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008121 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008122 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008123}
8124
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008125multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008126 OpndItins itins, PatFrag StoreNode,
8127 PatFrag MaskedStoreNode> {
8128 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, itins, avx512vl_i16_info,
Igor Breger074a64e2015-07-24 17:24:15 +00008129 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008130 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008131}
8132
Simon Pilgrim833c2602017-12-05 19:21:28 +00008133defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008134 truncstorevi8, masked_truncstorevi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008135defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008136 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008137defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008138 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008139
Simon Pilgrim833c2602017-12-05 19:21:28 +00008140defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008141 truncstorevi16, masked_truncstorevi16>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008142defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008143 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008144defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008145 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008146
Simon Pilgrim833c2602017-12-05 19:21:28 +00008147defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008148 truncstorevi32, masked_truncstorevi32>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008149defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008150 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008151defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008152 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008153
Simon Pilgrim833c2602017-12-05 19:21:28 +00008154defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008155 truncstorevi8, masked_truncstorevi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008156defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008157 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008158defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008159 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008160
Simon Pilgrim833c2602017-12-05 19:21:28 +00008161defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008162 truncstorevi16, masked_truncstorevi16>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008163defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008164 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008165defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008166 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008167
Simon Pilgrim833c2602017-12-05 19:21:28 +00008168defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008169 truncstorevi8, masked_truncstorevi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008170defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008171 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim833c2602017-12-05 19:21:28 +00008172defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, AVX512_TRUNCATE,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008173 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008174
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008175let Predicates = [HasAVX512, NoVLX] in {
8176def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
8177 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008178 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008179 VR256X:$src, sub_ymm)))), sub_xmm))>;
8180def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
8181 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008182 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008183 VR256X:$src, sub_ymm)))), sub_xmm))>;
8184}
8185
8186let Predicates = [HasBWI, NoVLX] in {
8187def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008188 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008189 VR256X:$src, sub_ymm))), sub_xmm))>;
8190}
8191
Simon Pilgrim833c2602017-12-05 19:21:28 +00008192multiclass avx512_extend_common<bits<8> opc, string OpcodeStr, OpndItins itins,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008193 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00008194 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008195 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008196 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8197 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008198 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src))), itins.rr>,
8199 EVEX, Sched<[itins.Sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008200
Craig Toppere1cac152016-06-07 07:27:54 +00008201 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8202 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrim833c2602017-12-05 19:21:28 +00008203 (DestInfo.VT (LdFrag addr:$src)), itins.rm>,
8204 EVEX, Sched<[itins.Sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00008205 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008206}
8207
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008208multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008209 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8210 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008211 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008212 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008213 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008214 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008215
Simon Pilgrim833c2602017-12-05 19:21:28 +00008216 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008217 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008218 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008219 }
8220 let Predicates = [HasBWI] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008221 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008222 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008223 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008224 }
8225}
8226
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008227multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008228 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8229 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008230 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008231 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008232 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008233 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008234
Simon Pilgrim833c2602017-12-05 19:21:28 +00008235 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008236 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008237 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008238 }
8239 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008240 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008241 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008242 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008243 }
8244}
8245
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008246multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008247 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8248 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008249 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008250 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008251 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008252 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008253
Simon Pilgrim833c2602017-12-05 19:21:28 +00008254 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008255 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008256 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008257 }
8258 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008259 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008260 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008261 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008262 }
8263}
8264
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008265multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008266 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8267 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008268 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008269 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008270 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008271 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008272
Simon Pilgrim833c2602017-12-05 19:21:28 +00008273 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008274 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008275 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008276 }
8277 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008278 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008279 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008280 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008281 }
8282}
8283
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008284multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008285 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8286 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008287 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008288 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008289 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008290 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008291
Simon Pilgrim833c2602017-12-05 19:21:28 +00008292 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008293 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008294 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008295 }
8296 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008297 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008298 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008299 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008300 }
8301}
8302
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008303multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008304 SDPatternOperator OpNode, SDPatternOperator InVecNode, string ExtTy,
8305 OpndItins itins, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008306
8307 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008308 defm Z128: avx512_extend_common<opc, OpcodeStr, itins, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008309 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008310 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8311
Simon Pilgrim833c2602017-12-05 19:21:28 +00008312 defm Z256: avx512_extend_common<opc, OpcodeStr, itins, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008313 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008314 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8315 }
8316 let Predicates = [HasAVX512] in {
Simon Pilgrim833c2602017-12-05 19:21:28 +00008317 defm Z : avx512_extend_common<opc, OpcodeStr, itins, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008318 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008319 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8320 }
8321}
8322
Simon Pilgrim833c2602017-12-05 19:21:28 +00008323defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8324defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8325defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8326defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8327defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", AVX512_EXTEND>;
8328defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", AVX512_EXTEND>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008329
Simon Pilgrim833c2602017-12-05 19:21:28 +00008330defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8331defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8332defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8333defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8334defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", AVX512_EXTEND>;
8335defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", AVX512_EXTEND>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008336
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008337
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008338multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8339 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008340 // 128-bit patterns
8341 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008342 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008343 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008344 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008345 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008346 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008347 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008348 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008349 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008350 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008351 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8352 }
8353 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008354 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008355 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008356 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008357 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008358 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008359 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008360 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008361 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8362
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008363 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008364 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008365 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008366 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008367 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008368 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008369 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008370 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8371
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008372 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008373 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008374 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008375 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008376 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008377 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008378 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008379 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008380 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008381 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8382
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008383 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008384 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008385 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008386 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008387 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008388 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008389 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008390 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8391
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008392 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008393 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008394 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008395 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008396 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008397 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008398 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008399 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008400 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008401 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8402 }
8403 // 256-bit patterns
8404 let Predicates = [HasVLX, HasBWI] in {
8405 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8406 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8407 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8408 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8409 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8410 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8411 }
8412 let Predicates = [HasVLX] in {
8413 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8414 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8415 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8416 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8417 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8418 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8419 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8420 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8421
8422 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8423 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8424 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8425 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8426 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8427 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8428 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8429 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8430
8431 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8432 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8433 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8434 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8435 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8436 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8437
8438 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8439 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8440 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8441 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8442 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8443 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8444 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8445 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8446
8447 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8448 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8449 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8450 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8451 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8452 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8453 }
8454 // 512-bit patterns
8455 let Predicates = [HasBWI] in {
8456 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8457 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8458 }
8459 let Predicates = [HasAVX512] in {
8460 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8461 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8462
8463 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8464 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008465 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8466 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008467
8468 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8469 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8470
8471 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8472 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8473
8474 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8475 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8476 }
8477}
8478
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008479defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8480defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008481
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008482//===----------------------------------------------------------------------===//
8483// GATHER - SCATTER Operations
8484
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008485multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00008486 X86MemOperand memop, PatFrag GatherNode,
8487 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008488 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8489 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00008490 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
8491 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008492 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008493 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00008494 [(set _.RC:$dst, MaskRC:$mask_wb,
8495 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008496 vectoraddr:$src2))]>, EVEX, EVEX_K,
8497 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008498}
Cameron McInally45325962014-03-26 13:50:50 +00008499
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008500multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8501 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8502 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008503 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008504 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008505 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008506let Predicates = [HasVLX] in {
8507 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008508 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008509 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008510 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008511 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008512 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008513 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008514 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008515}
Cameron McInally45325962014-03-26 13:50:50 +00008516}
8517
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008518multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8519 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008520 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008521 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008522 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008523 mgatherv8i64>, EVEX_V512;
8524let Predicates = [HasVLX] in {
8525 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008526 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008527 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008528 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008529 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008530 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008531 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00008532 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00008533 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008534}
Cameron McInally45325962014-03-26 13:50:50 +00008535}
Michael Liao5bf95782014-12-04 05:20:33 +00008536
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008537
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008538defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8539 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8540
8541defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8542 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008543
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008544multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8545 X86MemOperand memop, PatFrag ScatterNode> {
8546
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008547let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008548
8549 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8550 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008551 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008552 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8553 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8554 _.KRCWM:$mask, vectoraddr:$dst))]>,
8555 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008556}
8557
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008558multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8559 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8560 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008561 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008562 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008563 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008564let Predicates = [HasVLX] in {
8565 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008566 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008567 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008568 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008569 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008570 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008571 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008572 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008573}
Cameron McInally45325962014-03-26 13:50:50 +00008574}
8575
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008576multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8577 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008578 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008579 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008580 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008581 mscatterv8i64>, EVEX_V512;
8582let Predicates = [HasVLX] in {
8583 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008584 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008585 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008586 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008587 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008588 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008589 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8590 vx64xmem, mscatterv2i64>, EVEX_V128;
8591}
Cameron McInally45325962014-03-26 13:50:50 +00008592}
8593
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008594defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8595 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008596
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008597defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8598 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008599
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008600// prefetch
8601multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8602 RegisterClass KRC, X86MemOperand memop> {
8603 let Predicates = [HasPFI], hasSideEffects = 1 in
8604 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008605 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008606 []>, EVEX, EVEX_K;
8607}
8608
8609defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008610 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008611
8612defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008613 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008614
8615defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008616 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008617
8618defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008619 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008620
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008621defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008622 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008623
8624defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008625 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008626
8627defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008628 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008629
8630defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008631 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008632
8633defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008634 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008635
8636defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008637 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008638
8639defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008640 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008641
8642defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008643 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008644
8645defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008646 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008647
8648defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008649 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008650
8651defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008652 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008653
8654defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008655 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008656
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008657multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008658def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008659 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008660 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8661}
Michael Liao5bf95782014-12-04 05:20:33 +00008662
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008663// Use 512bit version to implement 128/256 bit in case NoVLX.
8664multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8665 X86VectorVTInfo _> {
8666
8667 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8668 (X86Info.VT (EXTRACT_SUBREG
8669 (_.VT (!cast<Instruction>(NAME#"Zrr")
8670 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8671 X86Info.SubRegIdx))>;
8672}
8673
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008674multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8675 string OpcodeStr, Predicate prd> {
8676let Predicates = [prd] in
8677 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8678
8679 let Predicates = [prd, HasVLX] in {
8680 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8681 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8682 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008683let Predicates = [prd, NoVLX] in {
8684 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8685 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8686 }
8687
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008688}
8689
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008690defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8691defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8692defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8693defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008694
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008695multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008696 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8697 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8698 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8699}
8700
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008701// Use 512bit version to implement 128/256 bit in case NoVLX.
8702multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008703 X86VectorVTInfo _> {
8704
8705 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8706 (_.KVT (COPY_TO_REGCLASS
8707 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008708 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008709 _.RC:$src, _.SubRegIdx)),
8710 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008711}
8712
8713multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008714 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8715 let Predicates = [prd] in
8716 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8717 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008718
8719 let Predicates = [prd, HasVLX] in {
8720 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008721 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008722 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008723 EVEX_V128;
8724 }
8725 let Predicates = [prd, NoVLX] in {
8726 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8727 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008728 }
8729}
8730
8731defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8732 avx512vl_i8_info, HasBWI>;
8733defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8734 avx512vl_i16_info, HasBWI>, VEX_W;
8735defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8736 avx512vl_i32_info, HasDQI>;
8737defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8738 avx512vl_i64_info, HasDQI>, VEX_W;
8739
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008740//===----------------------------------------------------------------------===//
8741// AVX-512 - COMPRESS and EXPAND
8742//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008743
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008744// FIXME: Is there a better scheduler itinerary for VPCOMPRESS/VPEXPAND?
8745let Sched = WriteShuffle256 in {
8746def AVX512_COMPRESS : OpndItins<
8747 IIC_SSE_INTALU_P_RR, IIC_SSE_INTALU_P_RM
8748>;
8749def AVX512_EXPAND : OpndItins<
8750 IIC_SSE_INTALU_P_RR, IIC_SSE_INTALU_P_RM
8751>;
8752}
8753
Ayman Musad7a5ed42016-09-26 06:22:08 +00008754multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008755 string OpcodeStr, OpndItins itins> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008756 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008757 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008758 (_.VT (X86compress _.RC:$src1)), itins.rr>, AVX5128IBase,
8759 Sched<[itins.Sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008760
Craig Toppere1cac152016-06-07 07:27:54 +00008761 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008762 def mr : AVX5128I<opc, MRMDestMem, (outs),
8763 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008764 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008765 []>, EVEX_CD8<_.EltSize, CD8VT1>,
8766 Sched<[itins.Sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008767
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008768 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8769 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008770 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008771 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008772 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
8773 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008774}
8775
Ayman Musad7a5ed42016-09-26 06:22:08 +00008776multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008777 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8778 (_.VT _.RC:$src)),
8779 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8780 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8781}
8782
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008783multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008784 OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008785 AVX512VLVectorVTInfo VTInfo,
8786 Predicate Pred = HasAVX512> {
8787 let Predicates = [Pred] in
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008788 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008789 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008790
Coby Tayree71e37cc2017-11-21 09:48:44 +00008791 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008792 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008793 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008794 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, itins>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00008795 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008796 }
8797}
8798
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008799defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", AVX512_COMPRESS,
8800 avx512vl_i32_info>, EVEX;
8801defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", AVX512_COMPRESS,
8802 avx512vl_i64_info>, EVEX, VEX_W;
8803defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", AVX512_COMPRESS,
8804 avx512vl_f32_info>, EVEX;
8805defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", AVX512_COMPRESS,
8806 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008807
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008808// expand
8809multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008810 string OpcodeStr, OpndItins itins> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008811 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008812 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008813 (_.VT (X86expand _.RC:$src1)), itins.rr>, AVX5128IBase,
8814 Sched<[itins.Sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008815
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008816 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8817 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8818 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008819 (_.LdFrag addr:$src1))))), itins.rm>,
8820 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
8821 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008822}
8823
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008824multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8825
8826 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8827 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8828 _.KRCWM:$mask, addr:$src)>;
8829
8830 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8831 (_.VT _.RC:$src0))),
8832 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8833 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8834}
8835
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008836multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008837 OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00008838 AVX512VLVectorVTInfo VTInfo,
8839 Predicate Pred = HasAVX512> {
8840 let Predicates = [Pred] in
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008841 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008842 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008843
Coby Tayree71e37cc2017-11-21 09:48:44 +00008844 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008845 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008846 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008847 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, itins>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008848 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008849 }
8850}
8851
Simon Pilgrim904d1a82017-12-01 16:20:03 +00008852defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", AVX512_EXPAND,
8853 avx512vl_i32_info>, EVEX;
8854defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", AVX512_EXPAND,
8855 avx512vl_i64_info>, EVEX, VEX_W;
8856defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", AVX512_EXPAND,
8857 avx512vl_f32_info>, EVEX;
8858defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", AVX512_EXPAND,
8859 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008860
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008861//handle instruction reg_vec1 = op(reg_vec,imm)
8862// op(mem_vec,imm)
8863// op(broadcast(eltVt),imm)
8864//all instruction created with FROUND_CURRENT
8865multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008866 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008867 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008868 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8869 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008870 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008871 (OpNode (_.VT _.RC:$src1),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008872 (i32 imm:$src2)), itins.rr>, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008873 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8874 (ins _.MemOp:$src1, i32u8imm:$src2),
8875 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8876 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008877 (i32 imm:$src2)), itins.rm>,
8878 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008879 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8880 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8881 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8882 "${src1}"##_.BroadcastStr##", $src2",
8883 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008884 (i32 imm:$src2)), itins.rm>, EVEX_B,
8885 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008886 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008887}
8888
8889//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8890multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008891 SDNode OpNode, OpndItins itins,
8892 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008893 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008894 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8895 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008896 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008897 "$src1, {sae}, $src2",
8898 (OpNode (_.VT _.RC:$src1),
8899 (i32 imm:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008900 (i32 FROUND_NO_EXC)), itins.rr>,
8901 EVEX_B, Sched<[itins.Sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008902}
8903
8904multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00008905 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008906 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008907 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008908 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8909 _.info512>,
8910 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
8911 itins, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008912 }
8913 let Predicates = [prd, HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008914 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8915 _.info128>, EVEX_V128;
8916 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, itins,
8917 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008918 }
8919}
8920
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008921//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8922// op(reg_vec2,mem_vec,imm)
8923// op(reg_vec2,broadcast(eltVt),imm)
8924//all instruction created with FROUND_CURRENT
8925multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008926 OpndItins itins, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008927 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008928 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008929 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008930 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8931 (OpNode (_.VT _.RC:$src1),
8932 (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008933 (i32 imm:$src3)), itins.rr>,
8934 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008935 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8936 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8937 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8938 (OpNode (_.VT _.RC:$src1),
8939 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008940 (i32 imm:$src3)), itins.rm>,
8941 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008942 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8943 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8944 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8945 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8946 (OpNode (_.VT _.RC:$src1),
8947 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008948 (i32 imm:$src3)), itins.rm>, EVEX_B,
8949 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008950 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008951}
8952
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008953//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8954// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008955multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +00008956 OpndItins itins, X86VectorVTInfo DestInfo,
8957 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008958 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008959 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8960 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8961 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8962 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8963 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrim36be8522017-11-29 18:52:20 +00008964 (i8 imm:$src3))), itins.rr>,
8965 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008966 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8967 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8968 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8969 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8970 (SrcInfo.VT (bitconvert
8971 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrim36be8522017-11-29 18:52:20 +00008972 (i8 imm:$src3))), itins.rm>,
8973 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00008974 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008975}
8976
8977//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8978// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008979// op(reg_vec2,broadcast(eltVt),imm)
8980multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +00008981 OpndItins itins, X86VectorVTInfo _>:
8982 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, itins, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00008983
Craig Topper05948fb2016-08-02 05:11:15 +00008984 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008985 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8986 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8987 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8988 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8989 (OpNode (_.VT _.RC:$src1),
8990 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrim36be8522017-11-29 18:52:20 +00008991 (i8 imm:$src3)), itins.rm>, EVEX_B,
8992 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008993}
8994
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008995//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8996// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008997multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008998 OpndItins itins, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00008999 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009000 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009001 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009002 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9003 (OpNode (_.VT _.RC:$src1),
9004 (_.VT _.RC:$src2),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009005 (i32 imm:$src3)), itins.rr>,
9006 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009007 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009008 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009009 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9010 (OpNode (_.VT _.RC:$src1),
9011 (_.VT (scalar_to_vector
9012 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009013 (i32 imm:$src3)), itins.rm>,
9014 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009015 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009016}
9017
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009018//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9019multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009020 SDNode OpNode, OpndItins itins,
9021 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009022 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009023 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009024 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009025 OpcodeStr, "$src3, {sae}, $src2, $src1",
9026 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009027 (OpNode (_.VT _.RC:$src1),
9028 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009029 (i32 imm:$src3),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009030 (i32 FROUND_NO_EXC)), itins.rr>,
9031 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009032}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009033
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009034//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009035multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
9036 OpndItins itins, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009037 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009038 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9039 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009040 OpcodeStr, "$src3, {sae}, $src2, $src1",
9041 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009042 (OpNode (_.VT _.RC:$src1),
9043 (_.VT _.RC:$src2),
9044 (i32 imm:$src3),
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009045 (i32 FROUND_NO_EXC)), itins.rr>,
9046 EVEX_B, Sched<[itins.Sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009047}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009048
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009049multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009050 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009051 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009052 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009053 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info512>,
9054 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, itins, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009055 EVEX_V512;
9056
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009057 }
9058 let Predicates = [prd, HasVLX] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009059 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009060 EVEX_V128;
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009061 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, itins, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009062 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009063 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009064}
9065
Igor Breger2ae0fe32015-08-31 11:14:02 +00009066multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009067 OpndItins itins, AVX512VLVectorVTInfo DestInfo,
9068 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +00009069 let Predicates = [Pred] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009070 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009071 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9072 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009073 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009074 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009075 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009076 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, itins, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009077 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9078 }
9079}
9080
Igor Breger00d9f842015-06-08 14:03:17 +00009081multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009082 bits<8> opc, SDNode OpNode, OpndItins itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009083 Predicate Pred = HasAVX512> {
9084 let Predicates = [Pred] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009085 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info512>, EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +00009086 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009087 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009088 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info128>, EVEX_V128;
9089 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, itins, _.info256>, EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +00009090 }
9091}
9092
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009093multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009094 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009095 SDNode OpNodeRnd, OpndItins itins, Predicate prd>{
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009096 let Predicates = [prd] in {
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009097 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, itins, _>,
9098 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, itins, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009099 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009100}
9101
Igor Breger1e58e8a2015-09-02 11:18:55 +00009102multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009103 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009104 SDNode OpNodeRnd, SizeItins itins, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +00009105 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009106 opcPs, OpNode, OpNodeRnd, itins.s, prd>,
9107 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009108 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009109 opcPd, OpNode, OpNodeRnd, itins.d, prd>,
9110 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009111}
9112
Igor Breger1e58e8a2015-09-02 11:18:55 +00009113defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009114 X86VReduce, X86VReduceRnd, SSE_ALU_ITINS_P, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +00009115 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009116defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009117 X86VRndScale, X86VRndScaleRnd, SSE_ALU_ITINS_P, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009118 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009119defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009120 X86VGetMant, X86VGetMantRnd, SSE_ALU_ITINS_P, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009121 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009122
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009123defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009124 0x50, X86VRange, X86VRangeRnd,
9125 SSE_ALU_F64P, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009126 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9127defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009128 0x50, X86VRange, X86VRangeRnd,
9129 SSE_ALU_F32P, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009130 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9131
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009132defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
9133 f64x_info, 0x51, X86Ranges, X86RangesRnd, SSE_ALU_F64S, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009134 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9135defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009136 0x51, X86Ranges, X86RangesRnd, SSE_ALU_F32S, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009137 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9138
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009139defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009140 0x57, X86Reduces, X86ReducesRnd, SSE_ALU_F64S, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009141 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9142defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009143 0x57, X86Reduces, X86ReducesRnd, SSE_ALU_F32S, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009144 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009145
Igor Breger1e58e8a2015-09-02 11:18:55 +00009146defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009147 0x27, X86GetMants, X86GetMantsRnd, SSE_ALU_F64S, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009148 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9149defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009150 0x27, X86GetMants, X86GetMantsRnd, SSE_ALU_F32S, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009151 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9152
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009153let Predicates = [HasAVX512] in {
9154def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009155 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009156def : Pat<(v16f32 (fnearbyint VR512:$src)),
9157 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9158def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009159 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009160def : Pat<(v16f32 (frint VR512:$src)),
9161 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9162def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009163 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009164
9165def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009166 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009167def : Pat<(v8f64 (fnearbyint VR512:$src)),
9168 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9169def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009170 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009171def : Pat<(v8f64 (frint VR512:$src)),
9172 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9173def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009174 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009175}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009176
Craig Topperac2508252017-11-11 21:44:51 +00009177let Predicates = [HasVLX] in {
9178def : Pat<(v4f32 (ffloor VR128X:$src)),
9179 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
9180def : Pat<(v4f32 (fnearbyint VR128X:$src)),
9181 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
9182def : Pat<(v4f32 (fceil VR128X:$src)),
9183 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
9184def : Pat<(v4f32 (frint VR128X:$src)),
9185 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
9186def : Pat<(v4f32 (ftrunc VR128X:$src)),
9187 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
9188
9189def : Pat<(v2f64 (ffloor VR128X:$src)),
9190 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
9191def : Pat<(v2f64 (fnearbyint VR128X:$src)),
9192 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
9193def : Pat<(v2f64 (fceil VR128X:$src)),
9194 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
9195def : Pat<(v2f64 (frint VR128X:$src)),
9196 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
9197def : Pat<(v2f64 (ftrunc VR128X:$src)),
9198 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
9199
9200def : Pat<(v8f32 (ffloor VR256X:$src)),
9201 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
9202def : Pat<(v8f32 (fnearbyint VR256X:$src)),
9203 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
9204def : Pat<(v8f32 (fceil VR256X:$src)),
9205 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
9206def : Pat<(v8f32 (frint VR256X:$src)),
9207 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
9208def : Pat<(v8f32 (ftrunc VR256X:$src)),
9209 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
9210
9211def : Pat<(v4f64 (ffloor VR256X:$src)),
9212 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
9213def : Pat<(v4f64 (fnearbyint VR256X:$src)),
9214 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
9215def : Pat<(v4f64 (fceil VR256X:$src)),
9216 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
9217def : Pat<(v4f64 (frint VR256X:$src)),
9218 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
9219def : Pat<(v4f64 (ftrunc VR256X:$src)),
9220 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
9221}
9222
Simon Pilgrim36be8522017-11-29 18:52:20 +00009223multiclass avx512_shuff_packed_128<string OpcodeStr, OpndItins itins,
9224 AVX512VLVectorVTInfo _, bits<8> opc>{
Craig Topper42a53532017-08-16 23:38:25 +00009225 let Predicates = [HasAVX512] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009226 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, itins, _.info512>, EVEX_V512;
Craig Topper42a53532017-08-16 23:38:25 +00009227
9228 }
9229 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +00009230 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, itins, _.info256>, EVEX_V256;
Craig Topper42a53532017-08-16 23:38:25 +00009231 }
9232}
9233
Simon Pilgrim36be8522017-11-29 18:52:20 +00009234defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", SSE_SHUFP,
9235 avx512vl_f32_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9236defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", SSE_SHUFP,
9237 avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9238defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", SSE_SHUFP,
9239 avx512vl_i32_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9240defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", SSE_SHUFP,
9241 avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009242
Craig Topperb561e662017-01-19 02:34:29 +00009243let Predicates = [HasAVX512] in {
9244// Provide fallback in case the load node that is used in the broadcast
9245// patterns above is used by additional users, which prevents the pattern
9246// selection.
9247def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9248 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9249 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9250 0)>;
9251def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9252 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9253 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9254 0)>;
9255
9256def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9257 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9258 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9259 0)>;
9260def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9261 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9262 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9263 0)>;
9264
9265def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9266 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9267 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9268 0)>;
9269
9270def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9271 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9272 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9273 0)>;
9274}
9275
Simon Pilgrim36be8522017-11-29 18:52:20 +00009276multiclass avx512_valign<string OpcodeStr, OpndItins itins,
9277 AVX512VLVectorVTInfo VTInfo_I> {
9278 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign, itins>,
Igor Breger00d9f842015-06-08 14:03:17 +00009279 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009280}
9281
Simon Pilgrim36be8522017-11-29 18:52:20 +00009282defm VALIGND: avx512_valign<"valignd", SSE_PALIGN, avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009283 EVEX_CD8<32, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009284defm VALIGNQ: avx512_valign<"valignq", SSE_PALIGN, avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00009285 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009286
Simon Pilgrim36be8522017-11-29 18:52:20 +00009287defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr", SSE_PALIGN,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009288 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009289 EVEX_CD8<8, CD8VF>;
9290
Craig Topper333897e2017-11-03 06:48:02 +00009291// Fragments to help convert valignq into masked valignd. Or valignq/valignd
9292// into vpalignr.
9293def ValignqImm32XForm : SDNodeXForm<imm, [{
9294 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
9295}]>;
9296def ValignqImm8XForm : SDNodeXForm<imm, [{
9297 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
9298}]>;
9299def ValigndImm8XForm : SDNodeXForm<imm, [{
9300 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
9301}]>;
9302
9303multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
9304 X86VectorVTInfo From, X86VectorVTInfo To,
9305 SDNodeXForm ImmXForm> {
9306 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9307 (bitconvert
9308 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9309 imm:$src3))),
9310 To.RC:$src0)),
9311 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
9312 To.RC:$src1, To.RC:$src2,
9313 (ImmXForm imm:$src3))>;
9314
9315 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9316 (bitconvert
9317 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9318 imm:$src3))),
9319 To.ImmAllZerosV)),
9320 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
9321 To.RC:$src1, To.RC:$src2,
9322 (ImmXForm imm:$src3))>;
9323
9324 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9325 (bitconvert
9326 (From.VT (OpNode From.RC:$src1,
9327 (bitconvert (To.LdFrag addr:$src2)),
9328 imm:$src3))),
9329 To.RC:$src0)),
9330 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
9331 To.RC:$src1, addr:$src2,
9332 (ImmXForm imm:$src3))>;
9333
9334 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9335 (bitconvert
9336 (From.VT (OpNode From.RC:$src1,
9337 (bitconvert (To.LdFrag addr:$src2)),
9338 imm:$src3))),
9339 To.ImmAllZerosV)),
9340 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
9341 To.RC:$src1, addr:$src2,
9342 (ImmXForm imm:$src3))>;
9343}
9344
9345multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
9346 X86VectorVTInfo From,
9347 X86VectorVTInfo To,
9348 SDNodeXForm ImmXForm> :
9349 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
9350 def : Pat<(From.VT (OpNode From.RC:$src1,
9351 (bitconvert (To.VT (X86VBroadcast
9352 (To.ScalarLdFrag addr:$src2)))),
9353 imm:$src3)),
9354 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
9355 (ImmXForm imm:$src3))>;
9356
9357 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9358 (bitconvert
9359 (From.VT (OpNode From.RC:$src1,
9360 (bitconvert
9361 (To.VT (X86VBroadcast
9362 (To.ScalarLdFrag addr:$src2)))),
9363 imm:$src3))),
9364 To.RC:$src0)),
9365 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
9366 To.RC:$src1, addr:$src2,
9367 (ImmXForm imm:$src3))>;
9368
9369 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9370 (bitconvert
9371 (From.VT (OpNode From.RC:$src1,
9372 (bitconvert
9373 (To.VT (X86VBroadcast
9374 (To.ScalarLdFrag addr:$src2)))),
9375 imm:$src3))),
9376 To.ImmAllZerosV)),
9377 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
9378 To.RC:$src1, addr:$src2,
9379 (ImmXForm imm:$src3))>;
9380}
9381
9382let Predicates = [HasAVX512] in {
9383 // For 512-bit we lower to the widest element type we can. So we only need
9384 // to handle converting valignq to valignd.
9385 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
9386 v16i32_info, ValignqImm32XForm>;
9387}
9388
9389let Predicates = [HasVLX] in {
9390 // For 128-bit we lower to the widest element type we can. So we only need
9391 // to handle converting valignq to valignd.
9392 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
9393 v4i32x_info, ValignqImm32XForm>;
9394 // For 256-bit we lower to the widest element type we can. So we only need
9395 // to handle converting valignq to valignd.
9396 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
9397 v8i32x_info, ValignqImm32XForm>;
9398}
9399
9400let Predicates = [HasVLX, HasBWI] in {
9401 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
9402 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
9403 v16i8x_info, ValignqImm8XForm>;
9404 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
9405 v16i8x_info, ValigndImm8XForm>;
9406}
9407
Simon Pilgrim36be8522017-11-29 18:52:20 +00009408defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
9409 SSE_INTMUL_ITINS_P, avx512vl_i16_info, avx512vl_i8_info>,
9410 EVEX_CD8<8, CD8VF>;
Igor Bregerf3ded812015-08-31 13:09:30 +00009411
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009412multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009413 OpndItins itins, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009414 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009415 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009416 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009417 "$src1", "$src1",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009418 (_.VT (OpNode _.RC:$src1)), itins.rr>, EVEX, AVX5128IBase,
9419 Sched<[itins.Sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009420
Craig Toppere1cac152016-06-07 07:27:54 +00009421 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9422 (ins _.MemOp:$src1), OpcodeStr,
9423 "$src1", "$src1",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009424 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1)))), itins.rm>,
9425 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
9426 Sched<[itins.Sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009427 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009428}
9429
9430multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009431 OpndItins itins, X86VectorVTInfo _> :
9432 avx512_unary_rm<opc, OpcodeStr, OpNode, itins, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009433 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9434 (ins _.ScalarMemOp:$src1), OpcodeStr,
9435 "${src1}"##_.BroadcastStr,
9436 "${src1}"##_.BroadcastStr,
9437 (_.VT (OpNode (X86VBroadcast
Simon Pilgrim756348c2017-11-29 13:49:51 +00009438 (_.ScalarLdFrag addr:$src1)))), itins.rm>,
9439 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
9440 Sched<[itins.Sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009441}
9442
9443multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009444 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
9445 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009446 let Predicates = [prd] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009447 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info512>,
9448 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009449
9450 let Predicates = [prd, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009451 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009452 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009453 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, itins, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009454 EVEX_V128;
9455 }
9456}
9457
9458multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009459 OpndItins itins, AVX512VLVectorVTInfo VTInfo,
9460 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009461 let Predicates = [prd] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009462 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009463 EVEX_V512;
9464
9465 let Predicates = [prd, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009466 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009467 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009468 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, itins, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009469 EVEX_V128;
9470 }
9471}
9472
9473multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009474 SDNode OpNode, OpndItins itins, Predicate prd> {
9475 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, itins,
9476 avx512vl_i64_info, prd>, VEX_W;
9477 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, itins,
9478 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009479}
9480
9481multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009482 SDNode OpNode, OpndItins itins, Predicate prd> {
9483 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, itins,
9484 avx512vl_i16_info, prd>, VEX_WIG;
9485 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, itins,
9486 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009487}
9488
9489multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9490 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009491 string OpcodeStr, SDNode OpNode,
9492 OpndItins itins> {
9493 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, itins,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009494 HasAVX512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009495 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, itins,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009496 HasBWI>;
9497}
9498
Simon Pilgrim756348c2017-11-29 13:49:51 +00009499defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs, SSE_PABS>;
Igor Bregerf2460112015-07-26 14:41:44 +00009500
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009501// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9502let Predicates = [HasAVX512, NoVLX] in {
9503 def : Pat<(v4i64 (abs VR256X:$src)),
9504 (EXTRACT_SUBREG
9505 (VPABSQZrr
9506 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9507 sub_ymm)>;
9508 def : Pat<(v2i64 (abs VR128X:$src)),
9509 (EXTRACT_SUBREG
9510 (VPABSQZrr
9511 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9512 sub_xmm)>;
9513}
9514
Simon Pilgrim756348c2017-11-29 13:49:51 +00009515multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, OpndItins itins,
9516 Predicate prd> {
9517 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, itins, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009518}
9519
Simon Pilgrim756348c2017-11-29 13:49:51 +00009520// FIXME: Is there a better scheduler itinerary for VPLZCNT?
9521defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", SSE_INTALU_ITINS_P, HasCDI>;
9522
9523// FIXME: Is there a better scheduler itinerary for VPCONFLICT?
9524defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
9525 SSE_INTALU_ITINS_P, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009526
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009527// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9528let Predicates = [HasCDI, NoVLX] in {
9529 def : Pat<(v4i64 (ctlz VR256X:$src)),
9530 (EXTRACT_SUBREG
9531 (VPLZCNTQZrr
9532 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9533 sub_ymm)>;
9534 def : Pat<(v2i64 (ctlz VR128X:$src)),
9535 (EXTRACT_SUBREG
9536 (VPLZCNTQZrr
9537 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9538 sub_xmm)>;
9539
9540 def : Pat<(v8i32 (ctlz VR256X:$src)),
9541 (EXTRACT_SUBREG
9542 (VPLZCNTDZrr
9543 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9544 sub_ymm)>;
9545 def : Pat<(v4i32 (ctlz VR128X:$src)),
9546 (EXTRACT_SUBREG
9547 (VPLZCNTDZrr
9548 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9549 sub_xmm)>;
9550}
9551
Igor Breger24cab0f2015-11-16 07:22:00 +00009552//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009553// Counts number of ones - VPOPCNTD and VPOPCNTQ
9554//===---------------------------------------------------------------------===//
9555
Simon Pilgrim756348c2017-11-29 13:49:51 +00009556multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr,
9557 OpndItins itins, X86VectorVTInfo VTInfo> {
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009558 let Predicates = [HasVPOPCNTDQ] in
Simon Pilgrim756348c2017-11-29 13:49:51 +00009559 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, itins, VTInfo>, EVEX_V512;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009560}
9561
9562// Use 512bit version to implement 128/256 bit.
9563multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9564 let Predicates = [prd] in {
9565 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9566 (EXTRACT_SUBREG
9567 (!cast<Instruction>(NAME # "Zrr")
9568 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9569 _.info256.RC:$src1,
9570 _.info256.SubRegIdx)),
9571 _.info256.SubRegIdx)>;
9572
9573 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9574 (EXTRACT_SUBREG
9575 (!cast<Instruction>(NAME # "Zrr")
9576 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9577 _.info128.RC:$src1,
9578 _.info128.SubRegIdx)),
9579 _.info128.SubRegIdx)>;
9580 }
9581}
9582
Simon Pilgrim756348c2017-11-29 13:49:51 +00009583// FIXME: Is there a better scheduler itinerary for VPOPCNTD/VPOPCNTQ?
9584defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", SSE_INTALU_ITINS_P,
9585 v16i32_info>,
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009586 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009587
9588defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", SSE_INTALU_ITINS_P,
9589 v8i64_info>,
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009590 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9591
9592//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009593// Replicate Single FP - MOVSHDUP and MOVSLDUP
9594//===---------------------------------------------------------------------===//
Simon Pilgrim756348c2017-11-29 13:49:51 +00009595multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
9596 OpndItins itins> {
9597 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, itins,
9598 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009599}
9600
Simon Pilgrim756348c2017-11-29 13:49:51 +00009601defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup, SSE_MOVDDUP>;
9602defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup, SSE_MOVDDUP>;
Igor Breger1f782962015-11-19 08:26:56 +00009603
9604//===----------------------------------------------------------------------===//
9605// AVX-512 - MOVDDUP
9606//===----------------------------------------------------------------------===//
9607
9608multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009609 OpndItins itins, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009610 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009611 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9612 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrim756348c2017-11-29 13:49:51 +00009613 (_.VT (OpNode (_.VT _.RC:$src))), itins.rr>, EVEX,
9614 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009615 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9616 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9617 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrim756348c2017-11-29 13:49:51 +00009618 (_.ScalarLdFrag addr:$src))))),
9619 itins.rm>, EVEX, EVEX_CD8<_.EltSize, CD8VH>,
9620 Sched<[itins.Sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009621 }
Igor Breger1f782962015-11-19 08:26:56 +00009622}
9623
9624multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009625 OpndItins itins, AVX512VLVectorVTInfo VTInfo> {
Igor Breger1f782962015-11-19 08:26:56 +00009626
Simon Pilgrim756348c2017-11-29 13:49:51 +00009627 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, itins, VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +00009628
9629 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim756348c2017-11-29 13:49:51 +00009630 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, itins, VTInfo.info256>,
Igor Breger1f782962015-11-19 08:26:56 +00009631 EVEX_V256;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009632 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, itins, VTInfo.info128>,
Craig Topperf6c69562017-10-13 21:56:48 +00009633 EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +00009634 }
9635}
9636
Simon Pilgrim756348c2017-11-29 13:49:51 +00009637multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
9638 OpndItins itins> {
9639 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, itins,
Igor Breger1f782962015-11-19 08:26:56 +00009640 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009641}
9642
Simon Pilgrim756348c2017-11-29 13:49:51 +00009643defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SSE_MOVDDUP>;
Igor Breger1f782962015-11-19 08:26:56 +00009644
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009645let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009646def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009647 (VMOVDDUPZ128rm addr:$src)>;
9648def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9649 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +00009650def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9651 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +00009652
9653def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9654 (v2f64 VR128X:$src0)),
9655 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9656 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9657def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9658 (bitconvert (v4i32 immAllZerosV))),
9659 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9660
9661def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9662 (v2f64 VR128X:$src0)),
9663 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9664def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9665 (bitconvert (v4i32 immAllZerosV))),
9666 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +00009667
9668def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9669 (v2f64 VR128X:$src0)),
9670 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9671def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9672 (bitconvert (v4i32 immAllZerosV))),
9673 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009674}
Igor Breger1f782962015-11-19 08:26:56 +00009675
Igor Bregerf2460112015-07-26 14:41:44 +00009676//===----------------------------------------------------------------------===//
9677// AVX-512 - Unpack Instructions
9678//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009679defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9680 SSE_ALU_ITINS_S>;
9681defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9682 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009683
9684defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9685 SSE_INTALU_ITINS_P, HasBWI>;
9686defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9687 SSE_INTALU_ITINS_P, HasBWI>;
9688defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9689 SSE_INTALU_ITINS_P, HasBWI>;
9690defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9691 SSE_INTALU_ITINS_P, HasBWI>;
9692
9693defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9694 SSE_INTALU_ITINS_P, HasAVX512>;
9695defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9696 SSE_INTALU_ITINS_P, HasAVX512>;
9697defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9698 SSE_INTALU_ITINS_P, HasAVX512>;
9699defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9700 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009701
9702//===----------------------------------------------------------------------===//
9703// AVX-512 - Extract & Insert Integer Instructions
9704//===----------------------------------------------------------------------===//
9705
9706multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9707 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009708 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9709 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9710 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +00009711 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
9712 addr:$dst)]>,
Craig Toppere1cac152016-06-07 07:27:54 +00009713 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009714}
9715
9716multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9717 let Predicates = [HasBWI] in {
9718 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9719 (ins _.RC:$src1, u8imm:$src2),
9720 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9721 [(set GR32orGR64:$dst,
9722 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9723 EVEX, TAPD;
9724
9725 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9726 }
9727}
9728
9729multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9730 let Predicates = [HasBWI] in {
9731 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9732 (ins _.RC:$src1, u8imm:$src2),
9733 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9734 [(set GR32orGR64:$dst,
9735 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9736 EVEX, PD;
9737
Craig Topper99f6b622016-05-01 01:03:56 +00009738 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009739 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9740 (ins _.RC:$src1, u8imm:$src2),
9741 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009742 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009743
Igor Bregerdefab3c2015-10-08 12:55:01 +00009744 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9745 }
9746}
9747
9748multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9749 RegisterClass GRC> {
9750 let Predicates = [HasDQI] in {
9751 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9752 (ins _.RC:$src1, u8imm:$src2),
9753 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9754 [(set GRC:$dst,
9755 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9756 EVEX, TAPD;
9757
Craig Toppere1cac152016-06-07 07:27:54 +00009758 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9759 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9760 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9761 [(store (extractelt (_.VT _.RC:$src1),
9762 imm:$src2),addr:$dst)]>,
9763 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009764 }
9765}
9766
Craig Toppera33846a2017-10-22 06:18:23 +00009767defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
9768defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009769defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9770defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9771
9772multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9773 X86VectorVTInfo _, PatFrag LdFrag> {
9774 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9775 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9776 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9777 [(set _.RC:$dst,
9778 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9779 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9780}
9781
9782multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9783 X86VectorVTInfo _, PatFrag LdFrag> {
9784 let Predicates = [HasBWI] in {
9785 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9786 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9787 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9788 [(set _.RC:$dst,
9789 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9790
9791 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9792 }
9793}
9794
9795multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9796 X86VectorVTInfo _, RegisterClass GRC> {
9797 let Predicates = [HasDQI] in {
9798 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9799 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9800 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9801 [(set _.RC:$dst,
9802 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9803 EVEX_4V, TAPD;
9804
9805 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9806 _.ScalarLdFrag>, TAPD;
9807 }
9808}
9809
9810defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009811 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009812defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +00009813 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009814defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9815defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009816
Igor Bregera6297c72015-09-02 10:50:58 +00009817//===----------------------------------------------------------------------===//
9818// VSHUFPS - VSHUFPD Operations
9819//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +00009820
Igor Bregera6297c72015-09-02 10:50:58 +00009821multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9822 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +00009823 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
9824 SSE_SHUFP>, EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9825 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009826}
9827
9828defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9829defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +00009830
Asaf Badouhd2c35992015-09-02 14:21:54 +00009831//===----------------------------------------------------------------------===//
9832// AVX-512 - Byte shift Left/Right
9833//===----------------------------------------------------------------------===//
9834
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009835let Sched = WriteVecShift in
9836def AVX512_BYTESHIFT : OpndItins<
9837 IIC_SSE_INTSHDQ_P_RI, IIC_SSE_INTSHDQ_P_RI
9838>;
9839
Asaf Badouhd2c35992015-09-02 14:21:54 +00009840multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009841 Format MRMm, string OpcodeStr,
9842 OpndItins itins, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009843 def rr : AVX512<opc, MRMr,
9844 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9845 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009846 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))],
9847 itins.rr>, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009848 def rm : AVX512<opc, MRMm,
9849 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9850 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9851 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009852 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009853 (i8 imm:$src2))))], itins.rm>,
9854 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009855}
9856
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009857multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009858 Format MRMm, string OpcodeStr,
9859 OpndItins itins, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009860 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009861 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009862 OpcodeStr, itins, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009863 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009864 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009865 OpcodeStr, itins, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009866 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009867 OpcodeStr, itins, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009868 }
9869}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009870defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009871 AVX512_BYTESHIFT, HasBWI>, AVX512PDIi8Base,
9872 EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009873defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrim13d449d2017-12-05 20:16:22 +00009874 AVX512_BYTESHIFT, HasBWI>, AVX512PDIi8Base,
9875 EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009876
9877
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009878multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009879 string OpcodeStr, OpndItins itins,
9880 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +00009881 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009882 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009883 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009884 [(set _dst.RC:$dst,(_dst.VT
9885 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009886 (_src.VT _src.RC:$src2))))], itins.rr>,
9887 Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009888 def rm : AVX512BI<opc, MRMSrcMem,
9889 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9890 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9891 [(set _dst.RC:$dst,(_dst.VT
9892 (OpNode (_src.VT _src.RC:$src1),
9893 (_src.VT (bitconvert
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009894 (_src.LdFrag addr:$src2))))))], itins.rm>,
9895 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009896}
9897
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009898multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009899 string OpcodeStr, OpndItins itins,
9900 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +00009901 let Predicates = [prd] in
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009902 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, itins, v8i64_info,
Cong Houdb6220f2015-11-24 19:51:26 +00009903 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009904 let Predicates = [prd, HasVLX] in {
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009905 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, itins, v4i64x_info,
Cong Houdb6220f2015-11-24 19:51:26 +00009906 v32i8x_info>, EVEX_V256;
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009907 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, itins, v2i64x_info,
Cong Houdb6220f2015-11-24 19:51:26 +00009908 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009909 }
9910}
9911
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009912defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrim4d08aed2017-12-05 14:59:40 +00009913 SSE_MPSADBW_ITINS, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009914
Craig Topper4e794c72017-02-19 19:36:58 +00009915// Transforms to swizzle an immediate to enable better matching when
9916// memory operand isn't in the right place.
9917def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9918 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9919 uint8_t Imm = N->getZExtValue();
9920 // Swap bits 1/4 and 3/6.
9921 uint8_t NewImm = Imm & 0xa5;
9922 if (Imm & 0x02) NewImm |= 0x10;
9923 if (Imm & 0x10) NewImm |= 0x02;
9924 if (Imm & 0x08) NewImm |= 0x40;
9925 if (Imm & 0x40) NewImm |= 0x08;
9926 return getI8Imm(NewImm, SDLoc(N));
9927}]>;
9928def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9929 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9930 uint8_t Imm = N->getZExtValue();
9931 // Swap bits 2/4 and 3/5.
9932 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009933 if (Imm & 0x04) NewImm |= 0x10;
9934 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009935 if (Imm & 0x08) NewImm |= 0x20;
9936 if (Imm & 0x20) NewImm |= 0x08;
9937 return getI8Imm(NewImm, SDLoc(N));
9938}]>;
Craig Topper48905772017-02-19 21:32:15 +00009939def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9940 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9941 uint8_t Imm = N->getZExtValue();
9942 // Swap bits 1/2 and 5/6.
9943 uint8_t NewImm = Imm & 0x99;
9944 if (Imm & 0x02) NewImm |= 0x04;
9945 if (Imm & 0x04) NewImm |= 0x02;
9946 if (Imm & 0x20) NewImm |= 0x40;
9947 if (Imm & 0x40) NewImm |= 0x20;
9948 return getI8Imm(NewImm, SDLoc(N));
9949}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009950def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9951 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9952 uint8_t Imm = N->getZExtValue();
9953 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9954 uint8_t NewImm = Imm & 0x81;
9955 if (Imm & 0x02) NewImm |= 0x04;
9956 if (Imm & 0x04) NewImm |= 0x10;
9957 if (Imm & 0x08) NewImm |= 0x40;
9958 if (Imm & 0x10) NewImm |= 0x02;
9959 if (Imm & 0x20) NewImm |= 0x08;
9960 if (Imm & 0x40) NewImm |= 0x20;
9961 return getI8Imm(NewImm, SDLoc(N));
9962}]>;
9963def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9964 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9965 uint8_t Imm = N->getZExtValue();
9966 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9967 uint8_t NewImm = Imm & 0x81;
9968 if (Imm & 0x02) NewImm |= 0x10;
9969 if (Imm & 0x04) NewImm |= 0x02;
9970 if (Imm & 0x08) NewImm |= 0x20;
9971 if (Imm & 0x10) NewImm |= 0x04;
9972 if (Imm & 0x20) NewImm |= 0x40;
9973 if (Imm & 0x40) NewImm |= 0x08;
9974 return getI8Imm(NewImm, SDLoc(N));
9975}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009976
Igor Bregerb4bb1902015-10-15 12:33:24 +00009977multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009978 OpndItins itins, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009979 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009980 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9981 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009982 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009983 (OpNode (_.VT _.RC:$src1),
9984 (_.VT _.RC:$src2),
9985 (_.VT _.RC:$src3),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009986 (i8 imm:$src4)), itins.rr, 1, 1>,
9987 AVX512AIi8Base, EVEX_4V, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009988 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9989 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9990 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9991 (OpNode (_.VT _.RC:$src1),
9992 (_.VT _.RC:$src2),
9993 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +00009994 (i8 imm:$src4)), itins.rm, 1, 0>,
9995 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
9996 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009997 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9998 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9999 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10000 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10001 (OpNode (_.VT _.RC:$src1),
10002 (_.VT _.RC:$src2),
10003 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010004 (i8 imm:$src4)), itins.rm, 1, 0>, EVEX_B,
10005 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
10006 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010007 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000010008
10009 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000010010 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10011 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10012 _.RC:$src1)),
10013 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10014 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10015 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10016 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
10017 _.RC:$src1)),
10018 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10019 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010020
10021 // Additional patterns for matching loads in other positions.
10022 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
10023 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10024 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10025 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10026 def : Pat<(_.VT (OpNode _.RC:$src1,
10027 (bitconvert (_.LdFrag addr:$src3)),
10028 _.RC:$src2, (i8 imm:$src4))),
10029 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10030 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10031
10032 // Additional patterns for matching zero masking with loads in other
10033 // positions.
Craig Topper48905772017-02-19 21:32:15 +000010034 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10035 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10036 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10037 _.ImmAllZerosV)),
10038 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10039 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10040 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10041 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10042 _.RC:$src2, (i8 imm:$src4)),
10043 _.ImmAllZerosV)),
10044 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10045 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010046
10047 // Additional patterns for matching masked loads with different
10048 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010049 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10050 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10051 _.RC:$src2, (i8 imm:$src4)),
10052 _.RC:$src1)),
10053 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10054 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010055 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10056 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10057 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10058 _.RC:$src1)),
10059 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10060 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10061 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10062 (OpNode _.RC:$src2, _.RC:$src1,
10063 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10064 _.RC:$src1)),
10065 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10066 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10067 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10068 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10069 _.RC:$src1, (i8 imm:$src4)),
10070 _.RC:$src1)),
10071 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10072 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10073 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10074 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10075 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10076 _.RC:$src1)),
10077 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10078 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010079
10080 // Additional patterns for matching broadcasts in other positions.
10081 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10082 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10083 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10084 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10085 def : Pat<(_.VT (OpNode _.RC:$src1,
10086 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10087 _.RC:$src2, (i8 imm:$src4))),
10088 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10089 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10090
10091 // Additional patterns for matching zero masking with broadcasts in other
10092 // positions.
10093 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10094 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10095 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10096 _.ImmAllZerosV)),
10097 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10098 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10099 (VPTERNLOG321_imm8 imm:$src4))>;
10100 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10101 (OpNode _.RC:$src1,
10102 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10103 _.RC:$src2, (i8 imm:$src4)),
10104 _.ImmAllZerosV)),
10105 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10106 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10107 (VPTERNLOG132_imm8 imm:$src4))>;
10108
10109 // Additional patterns for matching masked broadcasts with different
10110 // operand orders.
10111 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10112 (OpNode _.RC:$src1,
10113 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10114 _.RC:$src2, (i8 imm:$src4)),
10115 _.RC:$src1)),
10116 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10117 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010118 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10119 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10120 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10121 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010122 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010123 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10124 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10125 (OpNode _.RC:$src2, _.RC:$src1,
10126 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10127 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010128 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010129 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10130 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10131 (OpNode _.RC:$src2,
10132 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10133 _.RC:$src1, (i8 imm:$src4)),
10134 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010135 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010136 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10137 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10138 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10139 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10140 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010141 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010142 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010143}
10144
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010145multiclass avx512_common_ternlog<string OpcodeStr, OpndItins itins,
10146 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010147 let Predicates = [HasAVX512] in
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010148 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info512>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010149 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010150 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info128>, EVEX_V128;
10151 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, itins, _.info256>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010152 }
10153}
10154
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010155defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SSE_INTALU_ITINS_P,
10156 avx512vl_i32_info>;
10157defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SSE_INTALU_ITINS_P,
10158 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010159
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010160//===----------------------------------------------------------------------===//
10161// AVX-512 - FixupImm
10162//===----------------------------------------------------------------------===//
10163
10164multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010165 OpndItins itins, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010166 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010167 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10168 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10169 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10170 (OpNode (_.VT _.RC:$src1),
10171 (_.VT _.RC:$src2),
10172 (_.IntVT _.RC:$src3),
10173 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010174 (i32 FROUND_CURRENT)), itins.rr>, Sched<[itins.Sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010175 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10176 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10177 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10178 (OpNode (_.VT _.RC:$src1),
10179 (_.VT _.RC:$src2),
10180 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10181 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010182 (i32 FROUND_CURRENT)), itins.rm>,
10183 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010184 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10185 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10186 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10187 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10188 (OpNode (_.VT _.RC:$src1),
10189 (_.VT _.RC:$src2),
10190 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10191 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010192 (i32 FROUND_CURRENT)), itins.rm>,
10193 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010194 } // Constraints = "$src1 = $dst"
10195}
10196
10197multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010198 SDNode OpNode, OpndItins itins,
10199 X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010200let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010201 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10202 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010203 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010204 "$src2, $src3, {sae}, $src4",
10205 (OpNode (_.VT _.RC:$src1),
10206 (_.VT _.RC:$src2),
10207 (_.IntVT _.RC:$src3),
10208 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010209 (i32 FROUND_NO_EXC)), itins.rr>,
10210 EVEX_B, Sched<[itins.Sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010211 }
10212}
10213
10214multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010215 OpndItins itins, X86VectorVTInfo _,
10216 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010217 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10218 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010219 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10220 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10221 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10222 (OpNode (_.VT _.RC:$src1),
10223 (_.VT _.RC:$src2),
10224 (_src3VT.VT _src3VT.RC:$src3),
10225 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010226 (i32 FROUND_CURRENT)), itins.rr>, Sched<[itins.Sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010227 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10228 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10229 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10230 "$src2, $src3, {sae}, $src4",
10231 (OpNode (_.VT _.RC:$src1),
10232 (_.VT _.RC:$src2),
10233 (_src3VT.VT _src3VT.RC:$src3),
10234 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010235 (i32 FROUND_NO_EXC)), itins.rm>,
10236 EVEX_B, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010237 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10238 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10239 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10240 (OpNode (_.VT _.RC:$src1),
10241 (_.VT _.RC:$src2),
10242 (_src3VT.VT (scalar_to_vector
10243 (_src3VT.ScalarLdFrag addr:$src3))),
10244 (i32 imm:$src4),
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010245 (i32 FROUND_CURRENT)), itins.rm>,
10246 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010247 }
10248}
10249
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010250multiclass avx512_fixupimm_packed_all<OpndItins itins, AVX512VLVectorVTInfo _Vec> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010251 let Predicates = [HasAVX512] in
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010252 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, itins,
10253 _Vec.info512>,
10254 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, itins,
10255 _Vec.info512>, AVX512AIi8Base, EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010256 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010257 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, itins,
10258 _Vec.info128>, AVX512AIi8Base, EVEX_4V, EVEX_V128;
10259 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, itins,
10260 _Vec.info256>, AVX512AIi8Base, EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010261 }
10262}
10263
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010264defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010265 SSE_ALU_F32S, f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010266 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010267defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010268 SSE_ALU_F64S, f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010269 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010270defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SSE_ALU_F32P, avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010271 EVEX_CD8<32, CD8VF>;
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010272defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SSE_ALU_F64P, avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010273 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010274
10275
10276
10277// Patterns used to select SSE scalar fp arithmetic instructions from
10278// either:
10279//
10280// (1) a scalar fp operation followed by a blend
10281//
10282// The effect is that the backend no longer emits unnecessary vector
10283// insert instructions immediately after SSE scalar fp instructions
10284// like addss or mulss.
10285//
10286// For example, given the following code:
10287// __m128 foo(__m128 A, __m128 B) {
10288// A[0] += B[0];
10289// return A;
10290// }
10291//
10292// Previously we generated:
10293// addss %xmm0, %xmm1
10294// movss %xmm1, %xmm0
10295//
10296// We now generate:
10297// addss %xmm1, %xmm0
10298//
10299// (2) a vector packed single/double fp operation followed by a vector insert
10300//
10301// The effect is that the backend converts the packed fp instruction
10302// followed by a vector insert into a single SSE scalar fp instruction.
10303//
10304// For example, given the following code:
10305// __m128 foo(__m128 A, __m128 B) {
10306// __m128 C = A + B;
10307// return (__m128) {c[0], a[1], a[2], a[3]};
10308// }
10309//
10310// Previously we generated:
10311// addps %xmm0, %xmm1
10312// movss %xmm1, %xmm0
10313//
10314// We now generate:
10315// addss %xmm1, %xmm0
10316
10317// TODO: Some canonicalization in lowering would simplify the number of
10318// patterns we have to try to match.
10319multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10320 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010321 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010322 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10323 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10324 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010325 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010326 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010327
Craig Topper5625d242016-07-29 06:06:00 +000010328 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010329 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10330 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010331 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10332
Craig Topper83f21452016-12-27 01:56:24 +000010333 // extracted masked scalar math op with insert via movss
10334 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10335 (scalar_to_vector
10336 (X86selects VK1WM:$mask,
10337 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10338 FR32X:$src2),
10339 FR32X:$src0))),
10340 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10341 VK1WM:$mask, v4f32:$src1,
10342 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010343 }
10344}
10345
10346defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10347defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10348defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10349defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10350
10351multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10352 let Predicates = [HasAVX512] in {
10353 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010354 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10355 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10356 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010357 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010358 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010359
Craig Topper5625d242016-07-29 06:06:00 +000010360 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010361 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10362 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010363 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10364
Craig Topper83f21452016-12-27 01:56:24 +000010365 // extracted masked scalar math op with insert via movss
10366 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10367 (scalar_to_vector
10368 (X86selects VK1WM:$mask,
10369 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10370 FR64X:$src2),
10371 FR64X:$src0))),
10372 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10373 VK1WM:$mask, v2f64:$src1,
10374 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010375 }
10376}
10377
10378defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10379defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10380defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10381defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010382
10383//===----------------------------------------------------------------------===//
10384// AES instructions
10385//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010386
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010387multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
10388 let Predicates = [HasVLX, HasVAES] in {
10389 defm Z128 : AESI_binop_rm_int<Op, OpStr,
10390 !cast<Intrinsic>(IntPrefix),
10391 loadv2i64, 0, VR128X, i128mem>,
10392 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
10393 defm Z256 : AESI_binop_rm_int<Op, OpStr,
10394 !cast<Intrinsic>(IntPrefix##"_256"),
10395 loadv4i64, 0, VR256X, i256mem>,
10396 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
10397 }
10398 let Predicates = [HasAVX512, HasVAES] in
10399 defm Z : AESI_binop_rm_int<Op, OpStr,
10400 !cast<Intrinsic>(IntPrefix##"_512"),
10401 loadv8i64, 0, VR512, i512mem>,
10402 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
10403}
10404
10405defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
10406defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
10407defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
10408defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
10409
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010410//===----------------------------------------------------------------------===//
10411// PCLMUL instructions - Carry less multiplication
10412//===----------------------------------------------------------------------===//
10413
10414let Predicates = [HasAVX512, HasVPCLMULQDQ] in
10415defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
10416 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
10417
10418let Predicates = [HasVLX, HasVPCLMULQDQ] in {
10419defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
10420 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
10421
10422defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
10423 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
10424 EVEX_CD8<64, CD8VF>, VEX_WIG;
10425}
10426
10427// Aliases
10428defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
10429defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
10430defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
10431
Coby Tayree71e37cc2017-11-21 09:48:44 +000010432//===----------------------------------------------------------------------===//
10433// VBMI2
10434//===----------------------------------------------------------------------===//
10435
10436multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010437 OpndItins itins, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010438 let Constraints = "$src1 = $dst",
10439 ExeDomain = VTI.ExeDomain in {
10440 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10441 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10442 "$src3, $src2", "$src2, $src3",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010443 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3)),
10444 itins.rr>, AVX512FMA3Base, Sched<[itins.Sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010445 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10446 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10447 "$src3, $src2", "$src2, $src3",
10448 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010449 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3))))),
10450 itins.rm>, AVX512FMA3Base,
10451 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010452 }
10453}
10454
10455multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010456 OpndItins itins, X86VectorVTInfo VTI>
10457 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010458 let Constraints = "$src1 = $dst",
10459 ExeDomain = VTI.ExeDomain in
10460 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10461 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
10462 "${src3}"##VTI.BroadcastStr##", $src2",
10463 "$src2, ${src3}"##VTI.BroadcastStr,
10464 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010465 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3)))),
10466 itins.rm>, AVX512FMA3Base, EVEX_B,
10467 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010468}
10469
10470multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010471 OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010472 let Predicates = [HasVBMI2] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010473 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info512>, EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010474 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010475 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info256>, EVEX_V256;
10476 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, itins, VTI.info128>, EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010477 }
10478}
10479
10480multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010481 OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010482 let Predicates = [HasVBMI2] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010483 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info512>, EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010484 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010485 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info256>, EVEX_V256;
10486 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, itins, VTI.info128>, EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010487 }
10488}
10489multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010490 SDNode OpNode, OpndItins itins> {
10491 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010492 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010493 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010494 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010495 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, itins,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010496 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
10497}
10498
10499multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010500 SDNode OpNode, OpndItins itins> {
10501 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", itins,
10502 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
10503 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010504 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010505 OpNode, itins, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010506 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010507 itins, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010508}
10509
10510// Concat & Shift
Simon Pilgrim36be8522017-11-29 18:52:20 +000010511defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SSE_INTMUL_ITINS_P>;
10512defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SSE_INTMUL_ITINS_P>;
10513defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SSE_INTMUL_ITINS_P>;
10514defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SSE_INTMUL_ITINS_P>;
10515
Coby Tayree71e37cc2017-11-21 09:48:44 +000010516// Compress
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010517defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", AVX512_COMPRESS,
10518 avx512vl_i8_info, HasVBMI2>, EVEX;
10519defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", AVX512_COMPRESS,
10520 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010521// Expand
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010522defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", AVX512_EXPAND,
10523 avx512vl_i8_info, HasVBMI2>, EVEX;
10524defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", AVX512_EXPAND,
10525 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010526
Coby Tayree3880f2a2017-11-21 10:04:28 +000010527//===----------------------------------------------------------------------===//
10528// VNNI
10529//===----------------------------------------------------------------------===//
10530
10531let Constraints = "$src1 = $dst" in
10532multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010533 OpndItins itins, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000010534 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10535 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10536 "$src3, $src2", "$src2, $src3",
10537 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010538 VTI.RC:$src2, VTI.RC:$src3)),
10539 itins.rr>, EVEX_4V, T8PD, Sched<[itins.Sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010540 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10541 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10542 "$src3, $src2", "$src2, $src3",
10543 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
10544 (VTI.VT (bitconvert
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010545 (VTI.LdFrag addr:$src3))))),
10546 itins.rm>, EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
10547 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010548 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10549 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
10550 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
10551 "$src2, ${src3}"##VTI.BroadcastStr,
10552 (OpNode VTI.RC:$src1, VTI.RC:$src2,
10553 (VTI.VT (X86VBroadcast
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010554 (VTI.ScalarLdFrag addr:$src3)))),
10555 itins.rm>, EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
10556 T8PD, Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010557}
10558
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010559multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode, OpndItins itins> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000010560 let Predicates = [HasVNNI] in
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010561 defm Z : VNNI_rmb<Op, OpStr, OpNode, itins, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010562 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010563 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, itins, v8i32x_info>, EVEX_V256;
10564 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, itins, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010565 }
10566}
10567
Simon Pilgrimd9f1ae32017-12-05 16:17:21 +000010568// FIXME: Is there a better scheduler itinerary for VPDP?
10569defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SSE_PMADD>;
10570defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SSE_PMADD>;
10571defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SSE_PMADD>;
10572defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SSE_PMADD>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010573
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010574//===----------------------------------------------------------------------===//
10575// Bit Algorithms
10576//===----------------------------------------------------------------------===//
10577
Simon Pilgrim756348c2017-11-29 13:49:51 +000010578// FIXME: Is there a better scheduler itinerary for VPOPCNTB/VPOPCNTW?
10579defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SSE_INTALU_ITINS_P,
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010580 avx512vl_i8_info, HasBITALG>,
10581 avx512_unary_lowering<ctpop, avx512vl_i8_info, HasBITALG>;
Simon Pilgrim756348c2017-11-29 13:49:51 +000010582defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SSE_INTALU_ITINS_P,
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010583 avx512vl_i16_info, HasBITALG>,
10584 avx512_unary_lowering<ctpop, avx512vl_i16_info, HasBITALG>, VEX_W;
10585
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010586multiclass VPSHUFBITQMB_rm<OpndItins itins, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010587 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
10588 (ins VTI.RC:$src1, VTI.RC:$src2),
10589 "vpshufbitqmb",
10590 "$src2, $src1", "$src1, $src2",
10591 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010592 (VTI.VT VTI.RC:$src2)), itins.rr>, EVEX_4V, T8PD,
10593 Sched<[itins.Sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010594 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
10595 (ins VTI.RC:$src1, VTI.MemOp:$src2),
10596 "vpshufbitqmb",
10597 "$src2, $src1", "$src1, $src2",
10598 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010599 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2)))),
10600 itins.rm>, EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
10601 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010602}
10603
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010604multiclass VPSHUFBITQMB_common<OpndItins itins, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010605 let Predicates = [HasBITALG] in
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010606 defm Z : VPSHUFBITQMB_rm<itins, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010607 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010608 defm Z256 : VPSHUFBITQMB_rm<itins, VTI.info256>, EVEX_V256;
10609 defm Z128 : VPSHUFBITQMB_rm<itins, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010610 }
10611}
10612
Simon Pilgrim07b4c592017-12-01 16:35:57 +000010613// FIXME: Is there a better scheduler itinerary for VPSHUFBITQMB?
10614defm VPSHUFBITQMB : VPSHUFBITQMB_common<SSE_INTMUL_ITINS_P, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010615
Coby Tayreed8b17be2017-11-26 09:36:41 +000010616//===----------------------------------------------------------------------===//
10617// GFNI
10618//===----------------------------------------------------------------------===//
10619
10620multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode> {
10621 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
10622 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info,
10623 SSE_INTALU_ITINS_P, 1>, EVEX_V512;
10624 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
10625 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info,
10626 SSE_INTALU_ITINS_P, 1>, EVEX_V256;
10627 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info,
10628 SSE_INTALU_ITINS_P, 1>, EVEX_V128;
10629 }
10630}
10631
10632defm GF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb>,
10633 EVEX_CD8<8, CD8VF>, T8PD;
10634
10635multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010636 OpndItins itins, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010637 X86VectorVTInfo BcstVTI>
Simon Pilgrim36be8522017-11-29 18:52:20 +000010638 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, itins, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010639 let ExeDomain = VTI.ExeDomain in
10640 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10641 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
10642 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
10643 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
10644 (OpNode (VTI.VT VTI.RC:$src1),
10645 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrim36be8522017-11-29 18:52:20 +000010646 (i8 imm:$src3)), itins.rm>, EVEX_B,
10647 Sched<[itins.Sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010648}
10649
Simon Pilgrim36be8522017-11-29 18:52:20 +000010650multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
10651 OpndItins itins> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010652 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrim36be8522017-11-29 18:52:20 +000010653 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v64i8_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010654 v8i64_info>, EVEX_V512;
10655 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrim36be8522017-11-29 18:52:20 +000010656 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v32i8x_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010657 v4i64x_info>, EVEX_V256;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010658 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, itins, v16i8x_info,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010659 v2i64x_info>, EVEX_V128;
10660 }
10661}
10662
10663defm GF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010664 X86GF2P8affineinvqb, SSE_INTMUL_ITINS_P>,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010665 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
10666defm GF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrim36be8522017-11-29 18:52:20 +000010667 X86GF2P8affineqb, SSE_INTMUL_ITINS_P>,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010668 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
10669