blob: 499440ea48fefca87fc8dffd05c8b1b511939700 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000265 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000270// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000271// This version uses a separate dag for non-masking and masking.
272multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
275 dag RHS, dag MaskRHS,
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0, bit IsKCommutable = 0,
278 SDNode Select = vselect> :
279 AVX512_maskable_custom<O, F, Outs, Ins,
280 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
281 !con((ins _.KRCWM:$mask), Ins),
282 OpcodeStr, AttSrcAsm, IntelSrcAsm,
283 [(set _.RC:$dst, RHS)],
284 [(set _.RC:$dst,
285 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
286 [(set _.RC:$dst,
287 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
288 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
289
290// This multiclass generates the unconditional/non-masking, the masking and
291// the zero-masking variant of the vector instruction. In the masking case, the
292// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000293multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
294 dag Outs, dag Ins, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000296 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000297 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000298 bit IsCommutable = 0, bit IsKCommutable = 0,
299 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000300 AVX512_maskable_common<O, F, _, Outs, Ins,
301 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
302 !con((ins _.KRCWM:$mask), Ins),
303 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000304 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000306
307// This multiclass generates the unconditional/non-masking, the masking and
308// the zero-masking variant of the scalar instruction.
309multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
310 dag Outs, dag Ins, string OpcodeStr,
311 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000312 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000313 InstrItinClass itin = NoItinerary,
314 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000315 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
316 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000317
Adam Nemet34801422014-10-08 23:25:39 +0000318// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000319// ($src1) is already tied to $dst so we just use that for the preserved
320// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
321// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000322multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
323 dag Outs, dag NonTiedIns, string OpcodeStr,
324 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000325 dag RHS, bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000326 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000327 SDNode Select = vselect,
328 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000329 AVX512_maskable_common<O, F, _, Outs,
330 !con((ins _.RC:$src1), NonTiedIns),
331 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
332 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000333 OpcodeStr, AttSrcAsm, IntelSrcAsm,
334 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000335 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
336 Select, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000337
Igor Breger15820b02015-07-01 13:24:28 +0000338multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
339 dag Outs, dag NonTiedIns, string OpcodeStr,
340 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000341 dag RHS, bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000342 bit IsKCommutable = 0,
343 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000344 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
345 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000346 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000347
Adam Nemet34801422014-10-08 23:25:39 +0000348multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs, dag Ins,
350 string OpcodeStr,
351 string AttSrcAsm, string IntelSrcAsm,
352 list<dag> Pattern> :
353 AVX512_maskable_custom<O, F, Outs, Ins,
354 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
355 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000356 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000357 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000358
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360// Instruction with mask that puts result in mask register,
361// like "compare" and "vptest"
362multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
363 dag Outs,
364 dag Ins, dag MaskingIns,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
367 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 list<dag> MaskingPattern,
369 bit IsCommutable = 0> {
370 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000371 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000372 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
373 "$dst, "#IntelSrcAsm#"}",
374 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375
376 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
378 "$dst {${mask}}, "#IntelSrcAsm#"}",
379 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380}
381
382multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
383 dag Outs,
384 dag Ins, dag MaskingIns,
385 string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 dag RHS, dag MaskingRHS,
388 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
390 AttSrcAsm, IntelSrcAsm,
391 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000392 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393
394multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
395 dag Outs, dag Ins, string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000398 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
399 !con((ins _.KRCWM:$mask), Ins),
400 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000401 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
404 dag Outs, dag Ins, string OpcodeStr,
405 string AttSrcAsm, string IntelSrcAsm> :
406 AVX512_maskable_custom_cmp<O, F, Outs,
407 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000408 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409
Craig Topperabe80cc2016-08-28 06:06:28 +0000410// This multiclass generates the unconditional/non-masking, the masking and
411// the zero-masking variant of the vector instruction. In the masking case, the
412// perserved vector elements come from a new dummy input operand tied to $dst.
413multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
415 string AttSrcAsm, string IntelSrcAsm,
416 dag RHS, dag MaskedRHS,
417 InstrItinClass itin = NoItinerary,
418 bit IsCommutable = 0, SDNode Select = vselect> :
419 AVX512_maskable_custom<O, F, Outs, Ins,
420 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm,
423 [(set _.RC:$dst, RHS)],
424 [(set _.RC:$dst,
425 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
426 [(set _.RC:$dst,
427 (Select _.KRCWM:$mask, MaskedRHS,
428 _.ImmAllZerosV))],
429 "$src0 = $dst", itin, IsCommutable>;
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431
Craig Topper9d9251b2016-05-08 20:10:20 +0000432// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
433// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
434// swizzled by ExecutionDepsFix to pxor.
435// We set canFoldAsLoad because this can be converted to a constant-pool
436// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000437let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000438 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000439def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000440 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000441def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
442 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000443}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000444
Craig Topper6393afc2017-01-09 02:44:34 +0000445// Alias instructions that allow VPTERNLOG to be used with a mask to create
446// a mix of all ones and all zeros elements. This is done this way to force
447// the same register to be used as input for all three sources.
448let isPseudo = 1, Predicates = [HasAVX512] in {
449def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
450 (ins VK16WM:$mask), "",
451 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
452 (v16i32 immAllOnesV),
453 (v16i32 immAllZerosV)))]>;
454def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
455 (ins VK8WM:$mask), "",
456 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
457 (bc_v8i64 (v16i32 immAllOnesV)),
458 (bc_v8i64 (v16i32 immAllZerosV))))]>;
459}
460
Craig Toppere5ce84a2016-05-08 21:33:53 +0000461let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000462 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000463def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
464 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
465def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
466 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
467}
468
Craig Topperadd9cc62016-12-18 06:23:14 +0000469// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
470// This is expanded by ExpandPostRAPseudos.
471let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000472 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000473 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
474 [(set FR32X:$dst, fp32imm0)]>;
475 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
476 [(set FR64X:$dst, fpimm0)]>;
477}
478
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000479//===----------------------------------------------------------------------===//
480// AVX-512 - VECTOR INSERT
481//
Craig Topper3a622a12017-08-17 15:40:25 +0000482
483// Supports two different pattern operators for mask and unmasked ops. Allows
484// null_frag to be passed for one.
485multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
486 X86VectorVTInfo To,
487 SDPatternOperator vinsert_insert,
488 SDPatternOperator vinsert_for_mask> {
Craig Topperc228d792017-09-05 05:49:44 +0000489 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000490 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000491 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000492 "vinsert" # From.EltTypeName # "x" # From.NumElts,
493 "$src3, $src2, $src1", "$src1, $src2, $src3",
494 (vinsert_insert:$src3 (To.VT To.RC:$src1),
495 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000496 (iPTR imm)),
497 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
498 (From.VT From.RC:$src2),
499 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500
Craig Topperc228d792017-09-05 05:49:44 +0000501 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000502 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000503 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000504 "vinsert" # From.EltTypeName # "x" # From.NumElts,
505 "$src3, $src2, $src1", "$src1, $src2, $src3",
506 (vinsert_insert:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000508 (iPTR imm)),
509 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
510 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
512 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000513 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000514}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000515
Craig Topper3a622a12017-08-17 15:40:25 +0000516// Passes the same pattern operator for masked and unmasked ops.
517multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
518 X86VectorVTInfo To,
519 SDPatternOperator vinsert_insert> :
520 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
521
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
523 X86VectorVTInfo To, PatFrag vinsert_insert,
524 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
525 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000526 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
528 (To.VT (!cast<Instruction>(InstrStr#"rr")
529 To.RC:$src1, From.RC:$src2,
530 (INSERT_get_vinsert_imm To.RC:$ins)))>;
531
532 def : Pat<(vinsert_insert:$ins
533 (To.VT To.RC:$src1),
534 (From.VT (bitconvert (From.LdFrag addr:$src2))),
535 (iPTR imm)),
536 (To.VT (!cast<Instruction>(InstrStr#"rm")
537 To.RC:$src1, addr:$src2,
538 (INSERT_get_vinsert_imm To.RC:$ins)))>;
539 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000540}
541
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000542multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
543 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544
545 let Predicates = [HasVLX] in
546 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo< 8, EltVT32, VR256X>,
549 vinsert128_insert>, EVEX_V256;
550
551 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert128_insert>, EVEX_V512;
555
556 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000557 X86VectorVTInfo< 4, EltVT64, VR256X>,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000559 vinsert256_insert>, VEX_W, EVEX_V512;
560
Craig Topper3a622a12017-08-17 15:40:25 +0000561 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000563 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000566 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000567
Craig Topper3a622a12017-08-17 15:40:25 +0000568 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000570 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000571 X86VectorVTInfo< 2, EltVT64, VR128X>,
572 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000573 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574
Craig Topper3a622a12017-08-17 15:40:25 +0000575 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576 X86VectorVTInfo< 8, EltVT32, VR256X>,
577 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000578 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580}
581
Adam Nemet4e2ef472014-10-02 23:18:28 +0000582defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
583defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584
Igor Breger0ede3cb2015-09-20 06:52:42 +0000585// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000586// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000587defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591
592defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000596
597defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601
602// Codegen pattern with the alternative types insert VEC128 into VEC256
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
607// Codegen pattern with the alternative types insert VEC128 into VEC512
608defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
609 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
610defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
612// Codegen pattern with the alternative types insert VEC256 into VEC512
613defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
614 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
615defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
616 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
617
Craig Topperf7a19db2017-10-08 01:33:40 +0000618
619multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
620 X86VectorVTInfo To, X86VectorVTInfo Cast,
621 PatFrag vinsert_insert,
622 SDNodeXForm INSERT_get_vinsert_imm,
623 list<Predicate> p> {
624let Predicates = p in {
625 def : Pat<(Cast.VT
626 (vselect Cast.KRCWM:$mask,
627 (bitconvert
628 (vinsert_insert:$ins (To.VT To.RC:$src1),
629 (From.VT From.RC:$src2),
630 (iPTR imm))),
631 Cast.RC:$src0)),
632 (!cast<Instruction>(InstrStr#"rrk")
633 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
634 (INSERT_get_vinsert_imm To.RC:$ins))>;
635 def : Pat<(Cast.VT
636 (vselect Cast.KRCWM:$mask,
637 (bitconvert
638 (vinsert_insert:$ins (To.VT To.RC:$src1),
639 (From.VT
640 (bitconvert
641 (From.LdFrag addr:$src2))),
642 (iPTR imm))),
643 Cast.RC:$src0)),
644 (!cast<Instruction>(InstrStr#"rmk")
645 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
646 (INSERT_get_vinsert_imm To.RC:$ins))>;
647
648 def : Pat<(Cast.VT
649 (vselect Cast.KRCWM:$mask,
650 (bitconvert
651 (vinsert_insert:$ins (To.VT To.RC:$src1),
652 (From.VT From.RC:$src2),
653 (iPTR imm))),
654 Cast.ImmAllZerosV)),
655 (!cast<Instruction>(InstrStr#"rrkz")
656 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
657 (INSERT_get_vinsert_imm To.RC:$ins))>;
658 def : Pat<(Cast.VT
659 (vselect Cast.KRCWM:$mask,
660 (bitconvert
661 (vinsert_insert:$ins (To.VT To.RC:$src1),
662 (From.VT
663 (bitconvert
664 (From.LdFrag addr:$src2))),
665 (iPTR imm))),
666 Cast.ImmAllZerosV)),
667 (!cast<Instruction>(InstrStr#"rmkz")
668 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
669 (INSERT_get_vinsert_imm To.RC:$ins))>;
670}
671}
672
673defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
674 v8f32x_info, vinsert128_insert,
675 INSERT_get_vinsert128_imm, [HasVLX]>;
676defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
677 v4f64x_info, vinsert128_insert,
678 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
679
680defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
681 v8i32x_info, vinsert128_insert,
682 INSERT_get_vinsert128_imm, [HasVLX]>;
683defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
684 v8i32x_info, vinsert128_insert,
685 INSERT_get_vinsert128_imm, [HasVLX]>;
686defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
687 v8i32x_info, vinsert128_insert,
688 INSERT_get_vinsert128_imm, [HasVLX]>;
689defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
690 v4i64x_info, vinsert128_insert,
691 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
692defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
693 v4i64x_info, vinsert128_insert,
694 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
695defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
696 v4i64x_info, vinsert128_insert,
697 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
698
699defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
700 v16f32_info, vinsert128_insert,
701 INSERT_get_vinsert128_imm, [HasAVX512]>;
702defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
703 v8f64_info, vinsert128_insert,
704 INSERT_get_vinsert128_imm, [HasDQI]>;
705
706defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
707 v16i32_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasAVX512]>;
709defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
710 v16i32_info, vinsert128_insert,
711 INSERT_get_vinsert128_imm, [HasAVX512]>;
712defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
713 v16i32_info, vinsert128_insert,
714 INSERT_get_vinsert128_imm, [HasAVX512]>;
715defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
716 v8i64_info, vinsert128_insert,
717 INSERT_get_vinsert128_imm, [HasDQI]>;
718defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
719 v8i64_info, vinsert128_insert,
720 INSERT_get_vinsert128_imm, [HasDQI]>;
721defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
722 v8i64_info, vinsert128_insert,
723 INSERT_get_vinsert128_imm, [HasDQI]>;
724
725defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
726 v16f32_info, vinsert256_insert,
727 INSERT_get_vinsert256_imm, [HasDQI]>;
728defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
729 v8f64_info, vinsert256_insert,
730 INSERT_get_vinsert256_imm, [HasAVX512]>;
731
732defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
733 v16i32_info, vinsert256_insert,
734 INSERT_get_vinsert256_imm, [HasDQI]>;
735defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
736 v16i32_info, vinsert256_insert,
737 INSERT_get_vinsert256_imm, [HasDQI]>;
738defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
739 v16i32_info, vinsert256_insert,
740 INSERT_get_vinsert256_imm, [HasDQI]>;
741defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
742 v8i64_info, vinsert256_insert,
743 INSERT_get_vinsert256_imm, [HasAVX512]>;
744defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
745 v8i64_info, vinsert256_insert,
746 INSERT_get_vinsert256_imm, [HasAVX512]>;
747defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
748 v8i64_info, vinsert256_insert,
749 INSERT_get_vinsert256_imm, [HasAVX512]>;
750
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000752let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000753def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000754 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000755 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000756 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000757 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000758def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000759 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000760 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000761 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000762 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
763 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000764}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000765
766//===----------------------------------------------------------------------===//
767// AVX-512 VECTOR EXTRACT
768//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000769
Craig Topper3a622a12017-08-17 15:40:25 +0000770// Supports two different pattern operators for mask and unmasked ops. Allows
771// null_frag to be passed for one.
772multiclass vextract_for_size_split<int Opcode,
773 X86VectorVTInfo From, X86VectorVTInfo To,
774 SDPatternOperator vextract_extract,
775 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000776
777 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000778 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000779 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000780 "vextract" # To.EltTypeName # "x" # To.NumElts,
781 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000782 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
783 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000784 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000785 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000786 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000787 "vextract" # To.EltTypeName # "x" # To.NumElts #
788 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
789 [(store (To.VT (vextract_extract:$idx
790 (From.VT From.RC:$src1), (iPTR imm))),
791 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000792
Craig Toppere1cac152016-06-07 07:27:54 +0000793 let mayStore = 1, hasSideEffects = 0 in
794 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
795 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000796 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000797 "vextract" # To.EltTypeName # "x" # To.NumElts #
798 "\t{$idx, $src1, $dst {${mask}}|"
799 "$dst {${mask}}, $src1, $idx}",
800 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000801 }
Igor Bregerac29a822015-09-09 14:35:09 +0000802}
803
Craig Topper3a622a12017-08-17 15:40:25 +0000804// Passes the same pattern operator for masked and unmasked ops.
805multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
806 X86VectorVTInfo To,
807 SDPatternOperator vextract_extract> :
808 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
809
Igor Bregerdefab3c2015-10-08 12:55:01 +0000810// Codegen pattern for the alternative types
811multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
812 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000813 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000814 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000815 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
816 (To.VT (!cast<Instruction>(InstrStr#"rr")
817 From.RC:$src1,
818 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000819 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
820 (iPTR imm))), addr:$dst),
821 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
822 (EXTRACT_get_vextract_imm To.RC:$ext))>;
823 }
Igor Breger7f69a992015-09-10 12:54:54 +0000824}
825
826multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000827 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000828 let Predicates = [HasAVX512] in {
829 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
830 X86VectorVTInfo<16, EltVT32, VR512>,
831 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000832 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000833 EVEX_V512, EVEX_CD8<32, CD8VT4>;
834 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
835 X86VectorVTInfo< 8, EltVT64, VR512>,
836 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000837 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000838 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
839 }
Igor Breger7f69a992015-09-10 12:54:54 +0000840 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000841 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000842 X86VectorVTInfo< 8, EltVT32, VR256X>,
843 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000844 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000845 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000846
847 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000848 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000849 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000850 X86VectorVTInfo< 4, EltVT64, VR256X>,
851 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000852 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000853 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000854
855 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000856 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000857 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000858 X86VectorVTInfo< 8, EltVT64, VR512>,
859 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000860 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000861 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000862 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000863 X86VectorVTInfo<16, EltVT32, VR512>,
864 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000865 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000866 EVEX_V512, EVEX_CD8<32, CD8VT8>;
867 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000868}
869
Adam Nemet55536c62014-09-25 23:48:45 +0000870defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
871defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000872
Igor Bregerdefab3c2015-10-08 12:55:01 +0000873// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000874// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000875defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000876 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000877defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000878 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000879
880defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000881 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000882defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000883 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000884
885defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000886 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000887defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000888 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000889
Craig Topper08a68572016-05-21 22:50:04 +0000890// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000891defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
892 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
893defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
894 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
895
896// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000897defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
898 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
899defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
900 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
901// Codegen pattern with the alternative types extract VEC256 from VEC512
902defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
903 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
904defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
905 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
906
Craig Topper5f3fef82016-05-22 07:40:58 +0000907
Craig Topper48a79172017-08-30 07:26:12 +0000908// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
909// smaller extract to enable EVEX->VEX.
910let Predicates = [NoVLX] in {
911def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
912 (v2i64 (VEXTRACTI128rr
913 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
914 (iPTR 1)))>;
915def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
916 (v2f64 (VEXTRACTF128rr
917 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
918 (iPTR 1)))>;
919def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
920 (v4i32 (VEXTRACTI128rr
921 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
922 (iPTR 1)))>;
923def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
924 (v4f32 (VEXTRACTF128rr
925 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
926 (iPTR 1)))>;
927def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
928 (v8i16 (VEXTRACTI128rr
929 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
930 (iPTR 1)))>;
931def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
932 (v16i8 (VEXTRACTI128rr
933 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
934 (iPTR 1)))>;
935}
936
937// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
938// smaller extract to enable EVEX->VEX.
939let Predicates = [HasVLX] in {
940def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
941 (v2i64 (VEXTRACTI32x4Z256rr
942 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
943 (iPTR 1)))>;
944def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
945 (v2f64 (VEXTRACTF32x4Z256rr
946 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
947 (iPTR 1)))>;
948def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
949 (v4i32 (VEXTRACTI32x4Z256rr
950 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
951 (iPTR 1)))>;
952def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
953 (v4f32 (VEXTRACTF32x4Z256rr
954 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
957 (v8i16 (VEXTRACTI32x4Z256rr
958 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
961 (v16i8 (VEXTRACTI32x4Z256rr
962 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
963 (iPTR 1)))>;
964}
965
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966
Craig Toppera0883622017-08-26 22:24:57 +0000967// Additional patterns for handling a bitcast between the vselect and the
968// extract_subvector.
969multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
970 X86VectorVTInfo To, X86VectorVTInfo Cast,
971 PatFrag vextract_extract,
972 SDNodeXForm EXTRACT_get_vextract_imm,
973 list<Predicate> p> {
974let Predicates = p in {
975 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
976 (bitconvert
977 (To.VT (vextract_extract:$ext
978 (From.VT From.RC:$src), (iPTR imm)))),
979 To.RC:$src0)),
980 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
981 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
982 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
983
984 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
985 (bitconvert
986 (To.VT (vextract_extract:$ext
987 (From.VT From.RC:$src), (iPTR imm)))),
988 Cast.ImmAllZerosV)),
989 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
990 Cast.KRCWM:$mask, From.RC:$src,
991 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
992}
993}
994
995defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
996 v4f32x_info, vextract128_extract,
997 EXTRACT_get_vextract128_imm, [HasVLX]>;
998defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
999 v2f64x_info, vextract128_extract,
1000 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1001
1002defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1003 v4i32x_info, vextract128_extract,
1004 EXTRACT_get_vextract128_imm, [HasVLX]>;
1005defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1006 v4i32x_info, vextract128_extract,
1007 EXTRACT_get_vextract128_imm, [HasVLX]>;
1008defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1009 v4i32x_info, vextract128_extract,
1010 EXTRACT_get_vextract128_imm, [HasVLX]>;
1011defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1012 v2i64x_info, vextract128_extract,
1013 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1014defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1015 v2i64x_info, vextract128_extract,
1016 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1017defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1018 v2i64x_info, vextract128_extract,
1019 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1020
1021defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1022 v4f32x_info, vextract128_extract,
1023 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1024defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1025 v2f64x_info, vextract128_extract,
1026 EXTRACT_get_vextract128_imm, [HasDQI]>;
1027
1028defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1029 v4i32x_info, vextract128_extract,
1030 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1031defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1032 v4i32x_info, vextract128_extract,
1033 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1034defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1035 v4i32x_info, vextract128_extract,
1036 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1037defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1038 v2i64x_info, vextract128_extract,
1039 EXTRACT_get_vextract128_imm, [HasDQI]>;
1040defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1041 v2i64x_info, vextract128_extract,
1042 EXTRACT_get_vextract128_imm, [HasDQI]>;
1043defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1044 v2i64x_info, vextract128_extract,
1045 EXTRACT_get_vextract128_imm, [HasDQI]>;
1046
1047defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1048 v8f32x_info, vextract256_extract,
1049 EXTRACT_get_vextract256_imm, [HasDQI]>;
1050defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1051 v4f64x_info, vextract256_extract,
1052 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1053
1054defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1055 v8i32x_info, vextract256_extract,
1056 EXTRACT_get_vextract256_imm, [HasDQI]>;
1057defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1058 v8i32x_info, vextract256_extract,
1059 EXTRACT_get_vextract256_imm, [HasDQI]>;
1060defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1061 v8i32x_info, vextract256_extract,
1062 EXTRACT_get_vextract256_imm, [HasDQI]>;
1063defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1064 v4i64x_info, vextract256_extract,
1065 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1066defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1067 v4i64x_info, vextract256_extract,
1068 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1069defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1070 v4i64x_info, vextract256_extract,
1071 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1072
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001073// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001074def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001075 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001076 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001077 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
1078 EVEX;
1079
Craig Topper03b849e2016-05-21 22:50:11 +00001080def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001081 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001082 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001083 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +00001084 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085
1086//===---------------------------------------------------------------------===//
1087// AVX-512 BROADCAST
1088//---
Igor Breger131008f2016-05-01 08:40:00 +00001089// broadcast with a scalar argument.
1090multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1091 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001092 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1093 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1094 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1095 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1096 (X86VBroadcast SrcInfo.FRC:$src),
1097 DestInfo.RC:$src0)),
1098 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1099 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1100 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1101 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1102 (X86VBroadcast SrcInfo.FRC:$src),
1103 DestInfo.ImmAllZerosV)),
1104 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1105 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001106}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001107
Craig Topper17854ec2017-08-30 07:48:39 +00001108// Split version to allow mask and broadcast node to be different types. This
1109// helps support the 32x2 broadcasts.
1110multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
1111 X86VectorVTInfo MaskInfo,
1112 X86VectorVTInfo DestInfo,
1113 X86VectorVTInfo SrcInfo> {
Craig Topper80934372016-07-16 03:42:59 +00001114 let ExeDomain = DestInfo.ExeDomain in {
Craig Topper17854ec2017-08-30 07:48:39 +00001115 defm r : AVX512_maskable<opc, MRMSrcReg, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001116 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001117 (MaskInfo.VT
1118 (bitconvert
1119 (DestInfo.VT
1120 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +00001121 T8PD, EVEX;
Craig Topper17854ec2017-08-30 07:48:39 +00001122 defm m : AVX512_maskable<opc, MRMSrcMem, MaskInfo, (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001123 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001124 (MaskInfo.VT
1125 (bitconvert
1126 (DestInfo.VT (X86VBroadcast
1127 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001128 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +00001129 }
Craig Toppere1cac152016-06-07 07:27:54 +00001130
Craig Topper17854ec2017-08-30 07:48:39 +00001131 def : Pat<(MaskInfo.VT
1132 (bitconvert
1133 (DestInfo.VT (X86VBroadcast
1134 (SrcInfo.VT (scalar_to_vector
1135 (SrcInfo.ScalarLdFrag addr:$src))))))),
1136 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1137 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1138 (bitconvert
1139 (DestInfo.VT
1140 (X86VBroadcast
1141 (SrcInfo.VT (scalar_to_vector
1142 (SrcInfo.ScalarLdFrag addr:$src)))))),
1143 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001144 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001145 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1146 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1147 (bitconvert
1148 (DestInfo.VT
1149 (X86VBroadcast
1150 (SrcInfo.VT (scalar_to_vector
1151 (SrcInfo.ScalarLdFrag addr:$src)))))),
1152 MaskInfo.ImmAllZerosV)),
1153 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1154 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001155}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001156
Craig Topper17854ec2017-08-30 07:48:39 +00001157// Helper class to force mask and broadcast result to same type.
1158multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1159 X86VectorVTInfo DestInfo,
1160 X86VectorVTInfo SrcInfo> :
1161 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1162
Craig Topper80934372016-07-16 03:42:59 +00001163multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001164 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001165 let Predicates = [HasAVX512] in
1166 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1167 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1168 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001169
1170 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001171 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001172 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001173 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001174 }
1175}
1176
Craig Topper80934372016-07-16 03:42:59 +00001177multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1178 AVX512VLVectorVTInfo _> {
1179 let Predicates = [HasAVX512] in
1180 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1181 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1182 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001183
Craig Topper80934372016-07-16 03:42:59 +00001184 let Predicates = [HasVLX] in {
1185 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1186 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1187 EVEX_V256;
1188 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1189 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1190 EVEX_V128;
1191 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001192}
Craig Topper80934372016-07-16 03:42:59 +00001193defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1194 avx512vl_f32_info>;
1195defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1196 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001197
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001198def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001199 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001200def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001201 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001202
Robert Khasanovcbc57032014-12-09 16:38:41 +00001203multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001204 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001205 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001206 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001207 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001208 (ins SrcRC:$src),
1209 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001210 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001211}
1212
Guy Blank7f60c992017-08-09 17:21:01 +00001213multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
1214 X86VectorVTInfo _, SDPatternOperator OpNode,
1215 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001216 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001217 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1218 (outs _.RC:$dst), (ins GR32:$src),
1219 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1220 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1221 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1222 "$src0 = $dst">, T8PD, EVEX;
1223
1224 def : Pat <(_.VT (OpNode SrcRC:$src)),
1225 (!cast<Instruction>(Name#r)
1226 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1227
1228 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1229 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1230 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1231
1232 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1233 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1234 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1235}
1236
1237multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1238 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1239 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1240 let Predicates = [prd] in
1241 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
1242 Subreg>, EVEX_V512;
1243 let Predicates = [prd, HasVLX] in {
1244 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1245 SrcRC, Subreg>, EVEX_V256;
1246 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1247 SrcRC, Subreg>, EVEX_V128;
1248 }
1249}
1250
Robert Khasanovcbc57032014-12-09 16:38:41 +00001251multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001252 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001253 RegisterClass SrcRC, Predicate prd> {
1254 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001255 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001256 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001257 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1258 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001259 }
1260}
1261
Guy Blank7f60c992017-08-09 17:21:01 +00001262defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1263 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1264defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1265 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1266 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001267defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1268 X86VBroadcast, GR32, HasAVX512>;
1269defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1270 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001271
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001272def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001273 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001274def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001275 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001276
Igor Breger21296d22015-10-20 11:56:42 +00001277// Provide aliases for broadcast from the same register class that
1278// automatically does the extract.
1279multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1280 X86VectorVTInfo SrcInfo> {
1281 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1282 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1283 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1284}
1285
1286multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1287 AVX512VLVectorVTInfo _, Predicate prd> {
1288 let Predicates = [prd] in {
1289 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1290 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1291 EVEX_V512;
1292 // Defined separately to avoid redefinition.
1293 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1294 }
1295 let Predicates = [prd, HasVLX] in {
1296 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1297 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1298 EVEX_V256;
1299 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1300 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001301 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001302}
1303
Igor Breger21296d22015-10-20 11:56:42 +00001304defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1305 avx512vl_i8_info, HasBWI>;
1306defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1307 avx512vl_i16_info, HasBWI>;
1308defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1309 avx512vl_i32_info, HasAVX512>;
1310defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1311 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001312
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001313multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1314 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001315 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001316 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1317 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001318 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001319 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001320}
1321
Craig Topperd6f4be92017-08-21 05:29:02 +00001322// This should be used for the AVX512DQ broadcast instructions. It disables
1323// the unmasked patterns so that we only use the DQ instructions when masking
1324// is requested.
1325multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1326 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001327 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001328 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1329 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1330 (null_frag),
1331 (_Dst.VT (X86SubVBroadcast
1332 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1333 AVX5128IBase, EVEX;
1334}
1335
Simon Pilgrim79195582017-02-21 16:41:44 +00001336let Predicates = [HasAVX512] in {
1337 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1338 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1339 (VPBROADCASTQZm addr:$src)>;
1340}
1341
Craig Topperad3d0312017-10-10 21:07:14 +00001342let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001343 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1344 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1345 (VPBROADCASTQZ128m addr:$src)>;
1346 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1347 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001348}
1349let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001350 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1351 // This means we'll encounter truncated i32 loads; match that here.
1352 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1353 (VPBROADCASTWZ128m addr:$src)>;
1354 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1355 (VPBROADCASTWZ256m addr:$src)>;
1356 def : Pat<(v8i16 (X86VBroadcast
1357 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1358 (VPBROADCASTWZ128m addr:$src)>;
1359 def : Pat<(v16i16 (X86VBroadcast
1360 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1361 (VPBROADCASTWZ256m addr:$src)>;
1362}
1363
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001364//===----------------------------------------------------------------------===//
1365// AVX-512 BROADCAST SUBVECTORS
1366//
1367
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001368defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1369 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001370 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001371defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1372 v16f32_info, v4f32x_info>,
1373 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1374defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1375 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001376 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001377defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1378 v8f64_info, v4f64x_info>, VEX_W,
1379 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1380
Craig Topper715ad7f2016-10-16 23:29:51 +00001381let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001382def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1383 (VBROADCASTF64X4rm addr:$src)>;
1384def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1385 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001386def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1387 (VBROADCASTI64X4rm addr:$src)>;
1388def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1389 (VBROADCASTI64X4rm addr:$src)>;
1390
1391// Provide fallback in case the load node that is used in the patterns above
1392// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001393def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1394 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001395 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001396def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1397 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1398 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001399def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1400 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001401 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001402def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1403 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1404 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001405def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1406 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1407 (v16i16 VR256X:$src), 1)>;
1408def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1409 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1410 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001411
Craig Topperd6f4be92017-08-21 05:29:02 +00001412def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1413 (VBROADCASTF32X4rm addr:$src)>;
1414def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1415 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001416def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1417 (VBROADCASTI32X4rm addr:$src)>;
1418def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1419 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001420}
1421
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001422let Predicates = [HasVLX] in {
1423defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1424 v8i32x_info, v4i32x_info>,
1425 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1426defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1427 v8f32x_info, v4f32x_info>,
1428 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001429
Craig Topperd6f4be92017-08-21 05:29:02 +00001430def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1431 (VBROADCASTF32X4Z256rm addr:$src)>;
1432def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1433 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001434def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1435 (VBROADCASTI32X4Z256rm addr:$src)>;
1436def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1437 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001438
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001439// Provide fallback in case the load node that is used in the patterns above
1440// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001441def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1442 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1443 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001444def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001445 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001446 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001447def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1448 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1449 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001450def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001451 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001452 (v4i32 VR128X:$src), 1)>;
1453def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001454 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001455 (v8i16 VR128X:$src), 1)>;
1456def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001457 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001458 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001459}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001460
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001461let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001462defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001463 v4i64x_info, v2i64x_info>, VEX_W,
1464 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001465defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001466 v4f64x_info, v2f64x_info>, VEX_W,
1467 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001468}
1469
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001470let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001471defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001472 v8i64_info, v2i64x_info>, VEX_W,
1473 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001474defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001475 v16i32_info, v8i32x_info>,
1476 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001477defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001478 v8f64_info, v2f64x_info>, VEX_W,
1479 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001480defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001481 v16f32_info, v8f32x_info>,
1482 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1483}
Adam Nemet73f72e12014-06-27 00:43:38 +00001484
Igor Bregerfa798a92015-11-02 07:39:36 +00001485multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001486 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001487 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001488 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
1489 _Src.info512, _Src.info128>,
1490 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001491 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001492 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
1493 _Src.info256, _Src.info128>,
1494 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001495}
1496
1497multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001498 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1499 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001500
1501 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001502 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
1503 _Src.info128, _Src.info128>,
1504 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001505}
1506
Craig Topper51e052f2016-10-15 16:26:02 +00001507defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1508 avx512vl_i32_info, avx512vl_i64_info>;
1509defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1510 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001511
Craig Topper52317e82017-01-15 05:47:45 +00001512let Predicates = [HasVLX] in {
1513def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1514 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1515def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1516 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1517}
1518
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001519def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001520 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001521def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1522 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1523
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001524def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001525 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001526def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1527 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001528
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001529//===----------------------------------------------------------------------===//
1530// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1531//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001532multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1533 X86VectorVTInfo _, RegisterClass KRC> {
1534 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001535 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001536 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001537}
1538
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001539multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001540 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1541 let Predicates = [HasCDI] in
1542 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1543 let Predicates = [HasCDI, HasVLX] in {
1544 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1545 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1546 }
1547}
1548
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001549defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001550 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001551defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001552 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001553
1554//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001555// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001556multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001557let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001558 // The index operand in the pattern should really be an integer type. However,
1559 // if we do that and it happens to come from a bitcast, then it becomes
1560 // difficult to find the bitcast needed to convert the index to the
1561 // destination type for the passthru since it will be folded with the bitcast
1562 // of the index operand.
1563 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001564 (ins _.RC:$src2, _.RC:$src3),
1565 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001566 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001567 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001568
Craig Topper4fa3b502016-09-06 06:56:59 +00001569 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001570 (ins _.RC:$src2, _.MemOp:$src3),
1571 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001572 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001573 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001574 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001575 }
1576}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001577multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001578 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001579 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001580 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001581 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1582 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1583 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001584 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001585 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1586 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001587}
1588
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001589multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001590 AVX512VLVectorVTInfo VTInfo> {
1591 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1592 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001593 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001594 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1595 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1596 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1597 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001598 }
1599}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001600
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001601multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001602 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001603 Predicate Prd> {
1604 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001605 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001606 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001607 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1608 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001609 }
1610}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001611
Craig Topperaad5f112015-11-30 00:13:24 +00001612defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001613 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001614defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001615 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001616defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001617 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001618 VEX_W, EVEX_CD8<16, CD8VF>;
1619defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001620 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001621 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001622defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001623 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001624defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001625 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001626
Craig Topperaad5f112015-11-30 00:13:24 +00001627// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001628multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001629 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001630let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001631 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1632 (ins IdxVT.RC:$src2, _.RC:$src3),
1633 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001634 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1635 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001636
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001637 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1638 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1639 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001640 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001641 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001642 EVEX_4V, AVX5128IBase;
1643 }
1644}
1645multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001646 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001647 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001648 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1649 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1650 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1651 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001652 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001653 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1654 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001655}
1656
1657multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001658 AVX512VLVectorVTInfo VTInfo,
1659 AVX512VLVectorVTInfo ShuffleMask> {
1660 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001661 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001662 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001663 ShuffleMask.info512>, EVEX_V512;
1664 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001665 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001666 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001667 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001668 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001669 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001670 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001671 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1672 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001673 }
1674}
1675
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001676multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001677 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001678 AVX512VLVectorVTInfo Idx,
1679 Predicate Prd> {
1680 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001681 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1682 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001683 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001684 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1685 Idx.info128>, EVEX_V128;
1686 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1687 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001688 }
1689}
1690
Craig Toppera47576f2015-11-26 20:21:29 +00001691defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001692 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001693defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001694 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001695defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1696 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1697 VEX_W, EVEX_CD8<16, CD8VF>;
1698defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1699 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1700 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001701defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001702 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001703defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001704 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001705
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001706//===----------------------------------------------------------------------===//
1707// AVX-512 - BLEND using mask
1708//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001709multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001710 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001711 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1712 (ins _.RC:$src1, _.RC:$src2),
1713 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001714 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001715 []>, EVEX_4V;
1716 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1717 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001718 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001719 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001720 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001721 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1722 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1723 !strconcat(OpcodeStr,
1724 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1725 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001726 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001727 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1728 (ins _.RC:$src1, _.MemOp:$src2),
1729 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001730 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001731 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1732 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1733 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001734 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001735 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001736 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001737 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1738 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1739 !strconcat(OpcodeStr,
1740 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1741 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1742 }
Craig Toppera74e3082017-01-07 22:20:34 +00001743 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001744}
1745multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1746
Craig Topper81f20aa2017-01-07 22:20:26 +00001747 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001748 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1749 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1750 !strconcat(OpcodeStr,
1751 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1752 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001753 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001754
1755 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1756 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1757 !strconcat(OpcodeStr,
1758 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1759 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001760 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001761 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001762}
1763
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001764multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1765 AVX512VLVectorVTInfo VTInfo> {
1766 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1767 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001768
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001769 let Predicates = [HasVLX] in {
1770 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1771 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1772 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1773 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1774 }
1775}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001776
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001777multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1778 AVX512VLVectorVTInfo VTInfo> {
1779 let Predicates = [HasBWI] in
1780 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001781
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001782 let Predicates = [HasBWI, HasVLX] in {
1783 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1784 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1785 }
1786}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001787
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001788
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001789defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1790defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1791defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1792defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1793defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1794defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001795
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001796
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001797//===----------------------------------------------------------------------===//
1798// Compare Instructions
1799//===----------------------------------------------------------------------===//
1800
1801// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001802
1803multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1804
1805 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1806 (outs _.KRC:$dst),
1807 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1808 "vcmp${cc}"#_.Suffix,
1809 "$src2, $src1", "$src1, $src2",
1810 (OpNode (_.VT _.RC:$src1),
1811 (_.VT _.RC:$src2),
1812 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001813 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001814 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1815 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001816 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001817 "vcmp${cc}"#_.Suffix,
1818 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001819 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001820 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001821
1822 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1823 (outs _.KRC:$dst),
1824 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1825 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001826 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001827 (OpNodeRnd (_.VT _.RC:$src1),
1828 (_.VT _.RC:$src2),
1829 imm:$cc,
1830 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1831 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001832 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001833 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1834 (outs VK1:$dst),
1835 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1836 "vcmp"#_.Suffix,
1837 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001838 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001839 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1840 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001841 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001842 "vcmp"#_.Suffix,
1843 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1844 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1845
1846 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1847 (outs _.KRC:$dst),
1848 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1849 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001850 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001851 EVEX_4V, EVEX_B;
1852 }// let isAsmParserOnly = 1, hasSideEffects = 0
1853
1854 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001855 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001856 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1857 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1858 !strconcat("vcmp${cc}", _.Suffix,
1859 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1860 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1861 _.FRC:$src2,
1862 imm:$cc))],
1863 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001864 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1865 (outs _.KRC:$dst),
1866 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1867 !strconcat("vcmp${cc}", _.Suffix,
1868 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1869 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1870 (_.ScalarLdFrag addr:$src2),
1871 imm:$cc))],
1872 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001873 }
1874}
1875
1876let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001877 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001878 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1879 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001880 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001881 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1882 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001883}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001884
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001885multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001886 X86VectorVTInfo _, bit IsCommutable> {
1887 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001888 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001889 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1890 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1891 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001892 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1893 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001894 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1895 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1896 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1897 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001898 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001899 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001900 def rrk : AVX512BI<opc, MRMSrcReg,
1901 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1902 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1903 "$dst {${mask}}, $src1, $src2}"),
1904 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1905 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1906 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001907 def rmk : AVX512BI<opc, MRMSrcMem,
1908 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1909 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1910 "$dst {${mask}}, $src1, $src2}"),
1911 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1912 (OpNode (_.VT _.RC:$src1),
1913 (_.VT (bitconvert
1914 (_.LdFrag addr:$src2))))))],
1915 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001916}
1917
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001918multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001919 X86VectorVTInfo _, bit IsCommutable> :
1920 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001921 def rmb : AVX512BI<opc, MRMSrcMem,
1922 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1923 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1924 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1925 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1926 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1927 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1928 def rmbk : AVX512BI<opc, MRMSrcMem,
1929 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1930 _.ScalarMemOp:$src2),
1931 !strconcat(OpcodeStr,
1932 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1933 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1934 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1935 (OpNode (_.VT _.RC:$src1),
1936 (X86VBroadcast
1937 (_.ScalarLdFrag addr:$src2)))))],
1938 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001939}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001940
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001941multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001942 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1943 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001944 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001945 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1946 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001947
1948 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001949 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1950 IsCommutable>, EVEX_V256;
1951 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1952 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001953 }
1954}
1955
1956multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1957 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001958 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001959 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001960 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1961 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001962
1963 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001964 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1965 IsCommutable>, EVEX_V256;
1966 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1967 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001968 }
1969}
1970
1971defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001972 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001973 EVEX_CD8<8, CD8VF>;
1974
1975defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001976 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001977 EVEX_CD8<16, CD8VF>;
1978
Robert Khasanovf70f7982014-09-18 14:06:55 +00001979defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001980 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001981 EVEX_CD8<32, CD8VF>;
1982
Robert Khasanovf70f7982014-09-18 14:06:55 +00001983defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001984 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001985 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1986
1987defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1988 avx512vl_i8_info, HasBWI>,
1989 EVEX_CD8<8, CD8VF>;
1990
1991defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1992 avx512vl_i16_info, HasBWI>,
1993 EVEX_CD8<16, CD8VF>;
1994
Robert Khasanovf70f7982014-09-18 14:06:55 +00001995defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001996 avx512vl_i32_info, HasAVX512>,
1997 EVEX_CD8<32, CD8VF>;
1998
Robert Khasanovf70f7982014-09-18 14:06:55 +00001999defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002000 avx512vl_i64_info, HasAVX512>,
2001 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002002
Craig Toppera88306e2017-10-10 06:36:46 +00002003// Transforms to swizzle an immediate to help matching memory operand in first
2004// operand.
2005def CommutePCMPCC : SDNodeXForm<imm, [{
2006 uint8_t Imm = N->getZExtValue() & 0x7;
2007 switch (Imm) {
2008 default: llvm_unreachable("Unreachable!");
2009 case 0x01: Imm = 0x06; break; // LT -> NLE
2010 case 0x02: Imm = 0x05; break; // LE -> NLT
2011 case 0x05: Imm = 0x02; break; // NLT -> LE
2012 case 0x06: Imm = 0x01; break; // NLE -> LT
2013 case 0x00: // EQ
2014 case 0x03: // FALSE
2015 case 0x04: // NE
2016 case 0x07: // TRUE
2017 break;
2018 }
2019 return getI8Imm(Imm, SDLoc(N));
2020}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002021
Robert Khasanov29e3b962014-08-27 09:34:37 +00002022multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2023 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002024 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002025 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002026 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002027 !strconcat("vpcmp${cc}", Suffix,
2028 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002029 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2030 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002031 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2032 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002033 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002034 !strconcat("vpcmp${cc}", Suffix,
2035 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002036 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2037 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002038 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002039 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002040 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002041 def rrik : AVX512AIi8<opc, MRMSrcReg,
2042 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002043 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002044 !strconcat("vpcmp${cc}", Suffix,
2045 "\t{$src2, $src1, $dst {${mask}}|",
2046 "$dst {${mask}}, $src1, $src2}"),
2047 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2048 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002049 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002050 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002051 def rmik : AVX512AIi8<opc, MRMSrcMem,
2052 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002053 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002054 !strconcat("vpcmp${cc}", Suffix,
2055 "\t{$src2, $src1, $dst {${mask}}|",
2056 "$dst {${mask}}, $src1, $src2}"),
2057 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2058 (OpNode (_.VT _.RC:$src1),
2059 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002060 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002061 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2062
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002063 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002064 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002065 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002066 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002067 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2068 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002069 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002070 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002071 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002072 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002073 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2074 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002075 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002076 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2077 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002078 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002079 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002080 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2081 "$dst {${mask}}, $src1, $src2, $cc}"),
2082 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002083 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002084 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2085 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002086 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002087 !strconcat("vpcmp", Suffix,
2088 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2089 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002090 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002091 }
Craig Toppera88306e2017-10-10 06:36:46 +00002092
2093 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2094 (_.VT _.RC:$src1), imm:$cc),
2095 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2096 (CommutePCMPCC imm:$cc))>;
2097
2098 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2099 (_.VT _.RC:$src1), imm:$cc)),
2100 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2101 _.RC:$src1, addr:$src2,
2102 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002103}
2104
Robert Khasanov29e3b962014-08-27 09:34:37 +00002105multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002106 X86VectorVTInfo _> :
2107 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002108 def rmib : AVX512AIi8<opc, MRMSrcMem,
2109 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002110 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002111 !strconcat("vpcmp${cc}", Suffix,
2112 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2113 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2114 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2115 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002116 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002117 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2118 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2119 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002120 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002121 !strconcat("vpcmp${cc}", Suffix,
2122 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2123 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2124 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2125 (OpNode (_.VT _.RC:$src1),
2126 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002127 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002128 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129
Robert Khasanov29e3b962014-08-27 09:34:37 +00002130 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002131 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002132 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2133 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002134 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002135 !strconcat("vpcmp", Suffix,
2136 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2137 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2138 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2139 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2140 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002141 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002142 !strconcat("vpcmp", Suffix,
2143 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2144 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2145 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2146 }
Craig Toppera88306e2017-10-10 06:36:46 +00002147
2148 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2149 (_.VT _.RC:$src1), imm:$cc),
2150 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2151 (CommutePCMPCC imm:$cc))>;
2152
2153 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2154 (_.ScalarLdFrag addr:$src2)),
2155 (_.VT _.RC:$src1), imm:$cc)),
2156 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2157 _.RC:$src1, addr:$src2,
2158 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002159}
2160
2161multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2162 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2163 let Predicates = [prd] in
2164 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2165
2166 let Predicates = [prd, HasVLX] in {
2167 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2168 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2169 }
2170}
2171
2172multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2173 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2174 let Predicates = [prd] in
2175 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2176 EVEX_V512;
2177
2178 let Predicates = [prd, HasVLX] in {
2179 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2180 EVEX_V256;
2181 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2182 EVEX_V128;
2183 }
2184}
2185
2186defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2187 HasBWI>, EVEX_CD8<8, CD8VF>;
2188defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2189 HasBWI>, EVEX_CD8<8, CD8VF>;
2190
2191defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2192 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2193defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2194 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2195
Robert Khasanovf70f7982014-09-18 14:06:55 +00002196defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002197 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002198defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002199 HasAVX512>, EVEX_CD8<32, CD8VF>;
2200
Robert Khasanovf70f7982014-09-18 14:06:55 +00002201defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002202 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002203defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002204 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002205
Ayman Musa721d97f2017-06-27 12:08:37 +00002206
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002207multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002208
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002209 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2210 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2211 "vcmp${cc}"#_.Suffix,
2212 "$src2, $src1", "$src1, $src2",
2213 (X86cmpm (_.VT _.RC:$src1),
2214 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002215 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002216
Craig Toppere1cac152016-06-07 07:27:54 +00002217 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2218 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2219 "vcmp${cc}"#_.Suffix,
2220 "$src2, $src1", "$src1, $src2",
2221 (X86cmpm (_.VT _.RC:$src1),
2222 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2223 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002224
Craig Toppere1cac152016-06-07 07:27:54 +00002225 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2226 (outs _.KRC:$dst),
2227 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2228 "vcmp${cc}"#_.Suffix,
2229 "${src2}"##_.BroadcastStr##", $src1",
2230 "$src1, ${src2}"##_.BroadcastStr,
2231 (X86cmpm (_.VT _.RC:$src1),
2232 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2233 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002234 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002235 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002236 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2237 (outs _.KRC:$dst),
2238 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2239 "vcmp"#_.Suffix,
2240 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2241
2242 let mayLoad = 1 in {
2243 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2244 (outs _.KRC:$dst),
2245 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2246 "vcmp"#_.Suffix,
2247 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2248
2249 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2250 (outs _.KRC:$dst),
2251 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2252 "vcmp"#_.Suffix,
2253 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2254 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2255 }
Craig Topper61956982017-09-30 17:02:39 +00002256 }
2257
2258 // Patterns for selecting with loads in other operand.
2259 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2260 CommutableCMPCC:$cc),
2261 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2262 imm:$cc)>;
2263
2264 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2265 (_.VT _.RC:$src1),
2266 CommutableCMPCC:$cc)),
2267 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2268 _.RC:$src1, addr:$src2,
2269 imm:$cc)>;
2270
2271 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2272 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2273 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2274 imm:$cc)>;
2275
2276 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2277 (_.ScalarLdFrag addr:$src2)),
2278 (_.VT _.RC:$src1),
2279 CommutableCMPCC:$cc)),
2280 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2281 _.RC:$src1, addr:$src2,
2282 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002283}
2284
2285multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2286 // comparison code form (VCMP[EQ/LT/LE/...]
2287 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2288 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2289 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002290 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002291 (X86cmpmRnd (_.VT _.RC:$src1),
2292 (_.VT _.RC:$src2),
2293 imm:$cc,
2294 (i32 FROUND_NO_EXC))>, EVEX_B;
2295
2296 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2297 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2298 (outs _.KRC:$dst),
2299 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2300 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002301 "$cc, {sae}, $src2, $src1",
2302 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002303 }
2304}
2305
2306multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2307 let Predicates = [HasAVX512] in {
2308 defm Z : avx512_vcmp_common<_.info512>,
2309 avx512_vcmp_sae<_.info512>, EVEX_V512;
2310
2311 }
2312 let Predicates = [HasAVX512,HasVLX] in {
2313 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2314 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002315 }
2316}
2317
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002318defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2319 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2320defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2321 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002322
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002323
Craig Topper61956982017-09-30 17:02:39 +00002324// Patterns to select fp compares with load as first operand.
2325let Predicates = [HasAVX512] in {
2326 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2327 CommutableCMPCC:$cc)),
2328 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2329
2330 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2331 CommutableCMPCC:$cc)),
2332 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2333}
2334
Asaf Badouh572bbce2015-09-20 08:46:07 +00002335// ----------------------------------------------------------------
2336// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002337//handle fpclass instruction mask = op(reg_scalar,imm)
2338// op(mem_scalar,imm)
2339multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2340 X86VectorVTInfo _, Predicate prd> {
2341 let Predicates = [prd] in {
Craig Topper702097d2017-08-20 18:30:24 +00002342 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002343 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002344 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002345 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2346 (i32 imm:$src2)))], NoItinerary>;
2347 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2348 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2349 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002350 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002351 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002352 (OpNode (_.VT _.RC:$src1),
2353 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002354 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002355 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002356 OpcodeStr##_.Suffix##
2357 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2358 [(set _.KRC:$dst,
Craig Topper702097d2017-08-20 18:30:24 +00002359 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002360 (i32 imm:$src2)))], NoItinerary>;
2361 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002362 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002363 OpcodeStr##_.Suffix##
2364 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2365 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topper702097d2017-08-20 18:30:24 +00002366 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002367 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002368 }
2369}
2370
Asaf Badouh572bbce2015-09-20 08:46:07 +00002371//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2372// fpclass(reg_vec, mem_vec, imm)
2373// fpclass(reg_vec, broadcast(eltVt), imm)
2374multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2375 X86VectorVTInfo _, string mem, string broadcast>{
2376 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2377 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002378 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002379 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2380 (i32 imm:$src2)))], NoItinerary>;
2381 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2382 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2383 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002384 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002385 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002386 (OpNode (_.VT _.RC:$src1),
2387 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002388 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2389 (ins _.MemOp:$src1, i32u8imm:$src2),
2390 OpcodeStr##_.Suffix##mem#
2391 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002392 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002393 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2394 (i32 imm:$src2)))], NoItinerary>;
2395 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2396 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2397 OpcodeStr##_.Suffix##mem#
2398 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002399 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002400 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2401 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2402 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2403 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2404 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2405 _.BroadcastStr##", $dst|$dst, ${src1}"
2406 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002407 [(set _.KRC:$dst,(OpNode
2408 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002409 (_.ScalarLdFrag addr:$src1))),
2410 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2411 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2412 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2413 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2414 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2415 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002416 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2417 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002418 (_.ScalarLdFrag addr:$src1))),
2419 (i32 imm:$src2))))], NoItinerary>,
2420 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002421}
2422
Asaf Badouh572bbce2015-09-20 08:46:07 +00002423multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002424 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002425 string broadcast>{
2426 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002427 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002428 broadcast>, EVEX_V512;
2429 }
2430 let Predicates = [prd, HasVLX] in {
2431 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2432 broadcast>, EVEX_V128;
2433 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2434 broadcast>, EVEX_V256;
2435 }
2436}
2437
2438multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002439 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002440 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002441 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002442 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002443 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2444 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2445 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2446 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2447 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002448}
2449
Asaf Badouh696e8e02015-10-18 11:04:38 +00002450defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2451 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002452
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002453//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454// Mask register copy, including
2455// - copy between mask registers
2456// - load/store mask registers
2457// - copy from GPR to mask register and vice versa
2458//
2459multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2460 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002461 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002462 let hasSideEffects = 0 in
2463 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2464 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2465 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2466 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2467 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2468 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2469 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2470 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471}
2472
2473multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2474 string OpcodeStr,
2475 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002476 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002477 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002478 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002480 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002481 }
2482}
2483
Robert Khasanov74acbb72014-07-23 14:49:42 +00002484let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002485 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002486 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2487 VEX, PD;
2488
2489let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002490 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002491 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002492 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002493
2494let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002495 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2496 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002497 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2498 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002499 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2500 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002501 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2502 VEX, XD, VEX_W;
2503}
2504
2505// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002506def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002507 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002508def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002509 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002510
2511def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002512 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002513def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002514 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002515
2516def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002517 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002518def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002519 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002520
2521def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002522 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002523def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2524 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002525def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002526 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002527
2528def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2529 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2530def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2531 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2532def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2533 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2534def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2535 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002536
Robert Khasanov74acbb72014-07-23 14:49:42 +00002537// Load/store kreg
2538let Predicates = [HasDQI] in {
2539 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2540 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002541 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2542 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002543
2544 def : Pat<(store VK4:$src, addr:$dst),
2545 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2546 def : Pat<(store VK2:$src, addr:$dst),
2547 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002548 def : Pat<(store VK1:$src, addr:$dst),
2549 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002550
2551 def : Pat<(v2i1 (load addr:$src)),
2552 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2553 def : Pat<(v4i1 (load addr:$src)),
2554 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002555}
2556let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002557 def : Pat<(store VK1:$src, addr:$dst),
2558 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002559 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2560 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002561 def : Pat<(store VK2:$src, addr:$dst),
2562 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002563 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2564 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002565 def : Pat<(store VK4:$src, addr:$dst),
2566 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002567 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2568 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002569 def : Pat<(store VK8:$src, addr:$dst),
2570 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002571 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2572 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002573
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002574 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002575 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002576 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002577 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002578 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002579 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002580}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002581
Robert Khasanov74acbb72014-07-23 14:49:42 +00002582let Predicates = [HasAVX512] in {
2583 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002584 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002585 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002586 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002587 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2588 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002589}
2590let Predicates = [HasBWI] in {
2591 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2592 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002593 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2594 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002595 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2596 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002597 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2598 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002599}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002600
Robert Khasanov74acbb72014-07-23 14:49:42 +00002601let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002602 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2603 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2604 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002605
Simon Pilgrim64fff142017-07-16 18:37:23 +00002606 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002607 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002608
Guy Blank548e22a2017-05-19 12:35:15 +00002609 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2610 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002611
Simon Pilgrim64fff142017-07-16 18:37:23 +00002612 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002613 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002614
Simon Pilgrim64fff142017-07-16 18:37:23 +00002615 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002616 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2617 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002618
Guy Blank548e22a2017-05-19 12:35:15 +00002619 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2620 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2621 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2622 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2623 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2624 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2625 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002626
Guy Blank548e22a2017-05-19 12:35:15 +00002627 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2628 (COPY_TO_REGCLASS
2629 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2630 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2631 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2632 (COPY_TO_REGCLASS
2633 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2634 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2635 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2636 (COPY_TO_REGCLASS
2637 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2638 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002639
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002640}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002641
2642// Mask unary operation
2643// - KNOT
2644multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002645 RegisterClass KRC, SDPatternOperator OpNode,
2646 Predicate prd> {
2647 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002648 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002649 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002650 [(set KRC:$dst, (OpNode KRC:$src))]>;
2651}
2652
Robert Khasanov74acbb72014-07-23 14:49:42 +00002653multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2654 SDPatternOperator OpNode> {
2655 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2656 HasDQI>, VEX, PD;
2657 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2658 HasAVX512>, VEX, PS;
2659 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2660 HasBWI>, VEX, PD, VEX_W;
2661 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2662 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002663}
2664
Craig Topper7b9cc142016-11-03 06:04:28 +00002665defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002666
Robert Khasanov74acbb72014-07-23 14:49:42 +00002667// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002668let Predicates = [HasAVX512, NoDQI] in
2669def : Pat<(vnot VK8:$src),
2670 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2671
2672def : Pat<(vnot VK4:$src),
2673 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2674def : Pat<(vnot VK2:$src),
2675 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002676
2677// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002678// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002679multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002680 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002681 Predicate prd, bit IsCommutable> {
2682 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002683 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2684 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002685 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002686 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2687}
2688
Robert Khasanov595683d2014-07-28 13:46:45 +00002689multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002690 SDPatternOperator OpNode, bit IsCommutable,
2691 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002692 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002693 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002694 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002695 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002696 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002697 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002698 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002699 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002700}
2701
2702def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2703def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002704// These nodes use 'vnot' instead of 'not' to support vectors.
2705def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2706def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002707
Craig Topper7b9cc142016-11-03 06:04:28 +00002708defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2709defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2710defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2711defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2712defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2713defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002714
Craig Topper7b9cc142016-11-03 06:04:28 +00002715multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2716 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002717 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2718 // for the DQI set, this type is legal and KxxxB instruction is used
2719 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002720 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002721 (COPY_TO_REGCLASS
2722 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2723 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2724
2725 // All types smaller than 8 bits require conversion anyway
2726 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2727 (COPY_TO_REGCLASS (Inst
2728 (COPY_TO_REGCLASS VK1:$src1, VK16),
2729 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002730 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002731 (COPY_TO_REGCLASS (Inst
2732 (COPY_TO_REGCLASS VK2:$src1, VK16),
2733 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002734 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002735 (COPY_TO_REGCLASS (Inst
2736 (COPY_TO_REGCLASS VK4:$src1, VK16),
2737 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002738}
2739
Craig Topper7b9cc142016-11-03 06:04:28 +00002740defm : avx512_binop_pat<and, and, KANDWrr>;
2741defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2742defm : avx512_binop_pat<or, or, KORWrr>;
2743defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2744defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002745
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002746// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002747multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2748 RegisterClass KRCSrc, Predicate prd> {
2749 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002750 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002751 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2752 (ins KRC:$src1, KRC:$src2),
2753 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2754 VEX_4V, VEX_L;
2755
2756 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2757 (!cast<Instruction>(NAME##rr)
2758 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2759 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2760 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002761}
2762
Igor Bregera54a1a82015-09-08 13:10:00 +00002763defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2764defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2765defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002766
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002767// Mask bit testing
2768multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002769 SDNode OpNode, Predicate prd> {
2770 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002771 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002772 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002773 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2774}
2775
Igor Breger5ea0a6812015-08-31 13:30:19 +00002776multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2777 Predicate prdW = HasAVX512> {
2778 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2779 VEX, PD;
2780 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2781 VEX, PS;
2782 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2783 VEX, PS, VEX_W;
2784 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2785 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002786}
2787
2788defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002789defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002790
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002791// Mask shift
2792multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2793 SDNode OpNode> {
2794 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002795 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002796 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002797 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002798 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2799}
2800
2801multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2802 SDNode OpNode> {
2803 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002804 VEX, TAPD, VEX_W;
2805 let Predicates = [HasDQI] in
2806 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2807 VEX, TAPD;
2808 let Predicates = [HasBWI] in {
2809 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2810 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002811 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2812 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002813 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002814}
2815
Craig Topper3b7e8232017-01-30 00:06:01 +00002816defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2817defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002818
Ayman Musa721d97f2017-06-27 12:08:37 +00002819multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
2820def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
2821 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
2822 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2823 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
2824
Craig Toppereb5c4112017-09-24 05:24:52 +00002825def : Pat<(v8i1 (and VK8:$mask,
2826 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
2827 (COPY_TO_REGCLASS
2828 (!cast<Instruction>(InstStr##Zrrk)
2829 (COPY_TO_REGCLASS VK8:$mask, VK16),
2830 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2831 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
2832 VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002833}
2834
2835multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
2836 AVX512VLVectorVTInfo _> {
2837def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
2838 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
2839 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2840 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2841 imm:$cc), VK8)>;
2842
Craig Toppereb5c4112017-09-24 05:24:52 +00002843def : Pat<(v8i1 (and VK8:$mask, (OpNode (_.info256.VT VR256X:$src1),
2844 (_.info256.VT VR256X:$src2), imm:$cc))),
2845 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
2846 (COPY_TO_REGCLASS VK8:$mask, VK16),
2847 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2848 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2849 imm:$cc), VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002850}
2851
2852let Predicates = [HasAVX512, NoVLX] in {
2853 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
2854 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
2855
2856 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
2857 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
2858 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
2859}
2860
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002861// Mask setting all 0s or 1s
2862multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2863 let Predicates = [HasAVX512] in
2864 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2865 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2866 [(set KRC:$dst, (VT Val))]>;
2867}
2868
2869multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002870 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002871 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2872 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002873}
2874
2875defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2876defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2877
2878// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2879let Predicates = [HasAVX512] in {
2880 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002881 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2882 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002883 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002884 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002885 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2886 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002887 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002888}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002889
2890// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2891multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2892 RegisterClass RC, ValueType VT> {
2893 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2894 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002895
Igor Bregerf1bd7612016-03-06 07:46:03 +00002896 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002897 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002898}
Guy Blank548e22a2017-05-19 12:35:15 +00002899defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
2900defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
2901defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
2902defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
2903defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
2904defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002905
2906defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2907defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2908defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2909defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2910defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2911
2912defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2913defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2914defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2915defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2916
2917defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2918defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2919defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2920
2921defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2922defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2923
2924defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002925
Igor Breger999ac752016-03-08 15:21:25 +00002926def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002927 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002928 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2929 VK2))>;
2930def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002931 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002932 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2933 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002934def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2935 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002936def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2937 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002938def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2939 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2940
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002941
Igor Breger86724082016-08-14 05:25:07 +00002942// Patterns for kmask shift
2943multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002944 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002945 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002946 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002947 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002948 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002949 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002950 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002951 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002952 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002953 RC))>;
2954}
2955
2956defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2957defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2958defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002959//===----------------------------------------------------------------------===//
2960// AVX-512 - Aligned and unaligned load and store
2961//
2962
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002963
2964multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002965 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00002966 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00002967 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002968 let hasSideEffects = 0 in {
2969 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002970 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002971 _.ExeDomain>, EVEX;
2972 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2973 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002974 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002975 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002976 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002977 (_.VT _.RC:$src),
2978 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002979 EVEX, EVEX_KZ;
2980
Craig Toppercb0e7492017-07-31 17:35:44 +00002981 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002982 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002983 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002984 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00002985 !if(NoRMPattern, [],
2986 [(set _.RC:$dst,
2987 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002988 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002989
Craig Topper63e2cd62017-01-14 07:50:52 +00002990 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002991 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2992 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2993 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2994 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00002995 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002996 (_.VT _.RC:$src1),
2997 (_.VT _.RC:$src0))))], _.ExeDomain>,
2998 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002999 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003000 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3001 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003002 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3003 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003004 [(set _.RC:$dst, (_.VT
3005 (vselect _.KRCWM:$mask,
3006 (_.VT (bitconvert (ld_frag addr:$src1))),
3007 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003008 }
Craig Toppere1cac152016-06-07 07:27:54 +00003009 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003010 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3011 (ins _.KRCWM:$mask, _.MemOp:$src),
3012 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3013 "${dst} {${mask}} {z}, $src}",
3014 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3015 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3016 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003017 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003018 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3019 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3020
3021 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3022 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3023
3024 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3025 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3026 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003027}
3028
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003029multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3030 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003031 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003032 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003033 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003034 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003035
3036 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003037 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003038 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003039 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003040 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003041 }
3042}
3043
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003044multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3045 AVX512VLVectorVTInfo _,
3046 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003047 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003048 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003049 let Predicates = [prd] in
3050 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003051 masked_load_unaligned, NoRMPattern,
3052 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003053
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003054 let Predicates = [prd, HasVLX] in {
3055 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003056 masked_load_unaligned, NoRMPattern,
3057 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003058 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003059 masked_load_unaligned, NoRMPattern,
3060 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003061 }
3062}
3063
3064multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003065 PatFrag st_frag, PatFrag mstore, string Name,
3066 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003067
Craig Topper99f6b622016-05-01 01:03:56 +00003068 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003069 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3070 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003071 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003072 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3073 (ins _.KRCWM:$mask, _.RC:$src),
3074 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3075 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003076 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003077 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003078 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003079 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003080 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003081 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003082 }
Igor Breger81b79de2015-11-19 07:43:43 +00003083
Craig Topper2462a712017-08-01 15:31:24 +00003084 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003085 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003086 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003087 !if(NoMRPattern, [],
3088 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3089 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003090 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003091 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3092 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3093 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003094
3095 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3096 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3097 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003098}
3099
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003100
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003101multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003102 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003103 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003104 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003105 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003106 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003107
3108 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003109 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003110 masked_store_unaligned, Name#Z256,
3111 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003112 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003113 masked_store_unaligned, Name#Z128,
3114 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003115 }
3116}
3117
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003118multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003119 AVX512VLVectorVTInfo _, Predicate prd,
3120 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003121 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003122 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003123 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003124
3125 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003126 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003127 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003128 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003129 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003130 }
3131}
3132
3133defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3134 HasAVX512>,
3135 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003136 HasAVX512, "VMOVAPS">,
3137 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003138
3139defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3140 HasAVX512>,
3141 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003142 HasAVX512, "VMOVAPD">,
3143 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003144
Craig Topperc9293492016-02-26 06:50:29 +00003145defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003146 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003147 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3148 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003149 PS, EVEX_CD8<32, CD8VF>;
3150
Craig Topper4e7b8882016-10-03 02:00:29 +00003151defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003152 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003153 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3154 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003155 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003156
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003157defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3158 HasAVX512>,
3159 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003160 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003161 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003162
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003163defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3164 HasAVX512>,
3165 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003166 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003167 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003168
Craig Toppercb0e7492017-07-31 17:35:44 +00003169defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003170 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003171 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003172 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003173
Craig Toppercb0e7492017-07-31 17:35:44 +00003174defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003175 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003176 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003177 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003178
Craig Topperc9293492016-02-26 06:50:29 +00003179defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003180 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003181 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003182 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003183 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003184
Craig Topperc9293492016-02-26 06:50:29 +00003185defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003186 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003187 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003188 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003189 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003190
Craig Topperd875d6b2016-09-29 06:07:09 +00003191// Special instructions to help with spilling when we don't have VLX. We need
3192// to load or store from a ZMM register instead. These are converted in
3193// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003194let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003195 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3196def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3197 "", []>;
3198def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3199 "", []>;
3200def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3201 "", []>;
3202def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3203 "", []>;
3204}
3205
3206let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003207def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003208 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003209def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003210 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003211def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003212 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003213def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003214 "", []>;
3215}
3216
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003217def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003218 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003219 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003220 VK8), VR512:$src)>;
3221
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003222def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003223 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003224 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003225
Craig Topper33c550c2016-05-22 00:39:30 +00003226// These patterns exist to prevent the above patterns from introducing a second
3227// mask inversion when one already exists.
3228def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3229 (bc_v8i64 (v16i32 immAllZerosV)),
3230 (v8i64 VR512:$src))),
3231 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3232def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3233 (v16i32 immAllZerosV),
3234 (v16i32 VR512:$src))),
3235 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3236
Craig Topper96ab6fd2017-01-09 04:19:34 +00003237// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3238// available. Use a 512-bit operation and extract.
3239let Predicates = [HasAVX512, NoVLX] in {
3240def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3241 (v8f32 VR256X:$src0))),
3242 (EXTRACT_SUBREG
3243 (v16f32
3244 (VMOVAPSZrrk
3245 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3246 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3247 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3248 sub_ymm)>;
3249
3250def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3251 (v8i32 VR256X:$src0))),
3252 (EXTRACT_SUBREG
3253 (v16i32
3254 (VMOVDQA32Zrrk
3255 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3256 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3257 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3258 sub_ymm)>;
3259}
3260
Craig Topper2462a712017-08-01 15:31:24 +00003261let Predicates = [HasAVX512] in {
3262 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003263 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003264 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003265 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003266 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3267 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3268 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3269 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3270 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3271}
3272
3273let Predicates = [HasVLX] in {
3274 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003275 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3276 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3277 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3278 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3279 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3280 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3281 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3282 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003283
Craig Topper2462a712017-08-01 15:31:24 +00003284 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003285 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003286 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003287 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003288 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3289 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3290 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3291 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3292 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003293}
3294
Craig Topper80075a52017-08-27 19:03:36 +00003295multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3296 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3297 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3298 (bitconvert
3299 (To.VT (extract_subvector
3300 (From.VT From.RC:$src), (iPTR 0)))),
3301 To.RC:$src0)),
3302 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3303 Cast.RC:$src0, Cast.KRCWM:$mask,
3304 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3305
3306 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3307 (bitconvert
3308 (To.VT (extract_subvector
3309 (From.VT From.RC:$src), (iPTR 0)))),
3310 Cast.ImmAllZerosV)),
3311 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3312 Cast.KRCWM:$mask,
3313 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3314}
3315
3316
Craig Topperd27386a2017-08-25 23:34:59 +00003317let Predicates = [HasVLX] in {
3318// A masked extract from the first 128-bits of a 256-bit vector can be
3319// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003320defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3321defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3322defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3323defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3324defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3325defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3326defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3327defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3328defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3329defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3330defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3331defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003332
3333// A masked extract from the first 128-bits of a 512-bit vector can be
3334// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003335defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3336defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3337defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3338defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3339defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3340defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3341defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3342defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3343defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3344defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3345defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3346defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003347
3348// A masked extract from the first 256-bits of a 512-bit vector can be
3349// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003350defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3351defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3352defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3353defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3354defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3355defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3356defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3357defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3358defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3359defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3360defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3361defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003362}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003363
3364// Move Int Doubleword to Packed Double Int
3365//
3366let ExeDomain = SSEPackedInt in {
3367def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3368 "vmovd\t{$src, $dst|$dst, $src}",
3369 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003370 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003371 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003372def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003373 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003374 [(set VR128X:$dst,
3375 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003376 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003377def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003378 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003379 [(set VR128X:$dst,
3380 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003381 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003382let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3383def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3384 (ins i64mem:$src),
3385 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003386 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003387let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003388def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003389 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003390 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003391 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003392def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3393 "vmovq\t{$src, $dst|$dst, $src}",
3394 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3395 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003396def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003397 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003398 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003399 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003400def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003401 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003402 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003403 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3404 EVEX_CD8<64, CD8VT1>;
3405}
3406} // ExeDomain = SSEPackedInt
3407
3408// Move Int Doubleword to Single Scalar
3409//
3410let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3411def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3412 "vmovd\t{$src, $dst|$dst, $src}",
3413 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003414 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003415
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003416def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003417 "vmovd\t{$src, $dst|$dst, $src}",
3418 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3419 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3420} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3421
3422// Move doubleword from xmm register to r/m32
3423//
3424let ExeDomain = SSEPackedInt in {
3425def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3426 "vmovd\t{$src, $dst|$dst, $src}",
3427 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003428 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003429 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003430def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003431 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003432 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003433 [(store (i32 (extractelt (v4i32 VR128X:$src),
3434 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3435 EVEX, EVEX_CD8<32, CD8VT1>;
3436} // ExeDomain = SSEPackedInt
3437
3438// Move quadword from xmm1 register to r/m64
3439//
3440let ExeDomain = SSEPackedInt in {
3441def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3442 "vmovq\t{$src, $dst|$dst, $src}",
3443 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003444 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003445 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003446 Requires<[HasAVX512, In64BitMode]>;
3447
Craig Topperc648c9b2015-12-28 06:11:42 +00003448let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3449def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3450 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003451 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003452 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003453
Craig Topperc648c9b2015-12-28 06:11:42 +00003454def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3455 (ins i64mem:$dst, VR128X:$src),
3456 "vmovq\t{$src, $dst|$dst, $src}",
3457 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3458 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003459 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003460 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3461
3462let hasSideEffects = 0 in
3463def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003464 (ins VR128X:$src),
3465 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3466 EVEX, VEX_W;
3467} // ExeDomain = SSEPackedInt
3468
3469// Move Scalar Single to Double Int
3470//
3471let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3472def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3473 (ins FR32X:$src),
3474 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003475 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003476 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003477def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003478 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003479 "vmovd\t{$src, $dst|$dst, $src}",
3480 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3481 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3482} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3483
3484// Move Quadword Int to Packed Quadword Int
3485//
3486let ExeDomain = SSEPackedInt in {
3487def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3488 (ins i64mem:$src),
3489 "vmovq\t{$src, $dst|$dst, $src}",
3490 [(set VR128X:$dst,
3491 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3492 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3493} // ExeDomain = SSEPackedInt
3494
3495//===----------------------------------------------------------------------===//
3496// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003497//===----------------------------------------------------------------------===//
3498
Craig Topperc7de3a12016-07-29 02:49:08 +00003499multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003500 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003501 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003502 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003503 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003504 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Craig Topperc7de3a12016-07-29 02:49:08 +00003505 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3506 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003507 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003508 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3509 "$dst {${mask}} {z}, $src1, $src2}"),
3510 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003511 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003512 _.ImmAllZerosV)))],
3513 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3514 let Constraints = "$src0 = $dst" in
3515 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003516 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003517 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3518 "$dst {${mask}}, $src1, $src2}"),
3519 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003520 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003521 (_.VT _.RC:$src0))))],
3522 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003523 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003524 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3525 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3526 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3527 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3528 let mayLoad = 1, hasSideEffects = 0 in {
3529 let Constraints = "$src0 = $dst" in
3530 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3531 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3532 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3533 "$dst {${mask}}, $src}"),
3534 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3535 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3536 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3537 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3538 "$dst {${mask}} {z}, $src}"),
3539 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003540 }
Craig Toppere1cac152016-06-07 07:27:54 +00003541 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3542 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3543 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3544 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003545 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003546 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3547 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3548 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3549 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003550}
3551
Asaf Badouh41ecf462015-12-06 13:26:56 +00003552defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3553 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003554
Asaf Badouh41ecf462015-12-06 13:26:56 +00003555defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3556 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003557
Ayman Musa46af8f92016-11-13 14:29:32 +00003558
3559multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3560 PatLeaf ZeroFP, X86VectorVTInfo _> {
3561
3562def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003563 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003564 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003565 (_.EltVT _.FRC:$src1),
3566 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003567 (!cast<Instruction>(InstrStr#rrk)
3568 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3569 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003570 (_.VT _.RC:$src0),
3571 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003572
3573def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003574 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003575 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003576 (_.EltVT _.FRC:$src1),
3577 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003578 (!cast<Instruction>(InstrStr#rrkz)
3579 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003580 (_.VT _.RC:$src0),
3581 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003582}
3583
3584multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3585 dag Mask, RegisterClass MaskRC> {
3586
3587def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003588 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003589 (_.info256.VT (insert_subvector undef,
3590 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003591 (iPTR 0))),
3592 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003593 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003594 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003595 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003596
3597}
3598
Craig Topper058f2f62017-03-28 16:35:29 +00003599multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3600 AVX512VLVectorVTInfo _,
3601 dag Mask, RegisterClass MaskRC,
3602 SubRegIndex subreg> {
3603
3604def : Pat<(masked_store addr:$dst, Mask,
3605 (_.info512.VT (insert_subvector undef,
3606 (_.info256.VT (insert_subvector undef,
3607 (_.info128.VT _.info128.RC:$src),
3608 (iPTR 0))),
3609 (iPTR 0)))),
3610 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003611 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003612 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3613
3614}
3615
Ayman Musa46af8f92016-11-13 14:29:32 +00003616multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3617 dag Mask, RegisterClass MaskRC> {
3618
3619def : Pat<(_.info128.VT (extract_subvector
3620 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003621 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003622 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003623 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003624 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003625 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003626 addr:$srcAddr)>;
3627
3628def : Pat<(_.info128.VT (extract_subvector
3629 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3630 (_.info512.VT (insert_subvector undef,
3631 (_.info256.VT (insert_subvector undef,
3632 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003633 (iPTR 0))),
3634 (iPTR 0))))),
3635 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003636 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003637 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003638 addr:$srcAddr)>;
3639
3640}
3641
Craig Topper058f2f62017-03-28 16:35:29 +00003642multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3643 AVX512VLVectorVTInfo _,
3644 dag Mask, RegisterClass MaskRC,
3645 SubRegIndex subreg> {
3646
3647def : Pat<(_.info128.VT (extract_subvector
3648 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3649 (_.info512.VT (bitconvert
3650 (v16i32 immAllZerosV))))),
3651 (iPTR 0))),
3652 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003653 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003654 addr:$srcAddr)>;
3655
3656def : Pat<(_.info128.VT (extract_subvector
3657 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3658 (_.info512.VT (insert_subvector undef,
3659 (_.info256.VT (insert_subvector undef,
3660 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3661 (iPTR 0))),
3662 (iPTR 0))))),
3663 (iPTR 0))),
3664 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003665 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003666 addr:$srcAddr)>;
3667
3668}
3669
Ayman Musa46af8f92016-11-13 14:29:32 +00003670defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3671defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3672
3673defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3674 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003675defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3676 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3677defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3678 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003679
3680defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3681 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003682defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3683 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3684defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3685 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003686
Guy Blankb169d56d2017-07-31 08:26:14 +00003687def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3688 (f32 FR32X:$src1), (f32 FR32X:$src2))),
3689 (COPY_TO_REGCLASS
3690 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3691 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3692 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003693 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
3694 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003695
Craig Topper74ed0872016-05-18 06:55:59 +00003696def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003697 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003698 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
3699 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003700
Guy Blankb169d56d2017-07-31 08:26:14 +00003701def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3702 (f64 FR64X:$src1), (f64 FR64X:$src2))),
3703 (COPY_TO_REGCLASS
3704 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3705 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3706 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003707 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
3708 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003709
Craig Topper74ed0872016-05-18 06:55:59 +00003710def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003711 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003712 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
3713 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003714
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003715def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003716 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003717 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3718
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003719let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003720 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003721 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003722 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3723 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
3724 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00003725
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003726let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003727 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3728 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003729 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003730 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3731 "$dst {${mask}}, $src1, $src2}",
3732 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3733 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003734
3735 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003736 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003737 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3738 "$dst {${mask}} {z}, $src1, $src2}",
3739 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3740 FoldGenData<"VMOVSSZrrkz">;
3741
Simon Pilgrim64fff142017-07-16 18:37:23 +00003742 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003743 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003744 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3745 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
3746 FoldGenData<"VMOVSDZrr">;
3747
3748let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003749 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3750 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003751 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003752 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3753 "$dst {${mask}}, $src1, $src2}",
3754 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003755 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003756
Simon Pilgrim64fff142017-07-16 18:37:23 +00003757 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3758 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00003759 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003760 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3761 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00003762 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003763 VEX_W, FoldGenData<"VMOVSDZrrkz">;
3764}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003765
3766let Predicates = [HasAVX512] in {
3767 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003768 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003769 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003770 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003771 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003772 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00003773 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
3774 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003775 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003776
3777 // Move low f32 and clear high bits.
3778 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3779 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003780 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003781 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3782 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3783 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003784 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003785 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003786 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3787 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003788 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003789 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3790 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3791 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003792 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003793 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003794
3795 let AddedComplexity = 20 in {
3796 // MOVSSrm zeros the high parts of the register; represent this
3797 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3798 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3799 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3800 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3801 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3802 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3803 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003804 def : Pat<(v4f32 (X86vzload addr:$src)),
3805 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003806
3807 // MOVSDrm zeros the high parts of the register; represent this
3808 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3809 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3810 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3811 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3812 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3813 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3814 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3815 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3816 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3817 def : Pat<(v2f64 (X86vzload addr:$src)),
3818 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3819
3820 // Represent the same patterns above but in the form they appear for
3821 // 256-bit types
3822 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3823 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003824 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003825 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3826 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3827 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003828 def : Pat<(v8f32 (X86vzload addr:$src)),
3829 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003830 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3831 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3832 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003833 def : Pat<(v4f64 (X86vzload addr:$src)),
3834 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003835
3836 // Represent the same patterns above but in the form they appear for
3837 // 512-bit types
3838 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3839 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3840 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3841 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3842 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3843 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003844 def : Pat<(v16f32 (X86vzload addr:$src)),
3845 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003846 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3847 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3848 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003849 def : Pat<(v8f64 (X86vzload addr:$src)),
3850 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003851 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003852 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3853 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003854 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003855
3856 // Move low f64 and clear high bits.
3857 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3858 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003859 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003860 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003861 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3862 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003863 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003864 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003865
3866 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003867 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003868 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003869 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003870 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003871 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003872
3873 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003874 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003875 addr:$dst),
3876 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003877
3878 // Shuffle with VMOVSS
3879 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003880 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
3881
3882 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
3883 (VMOVSSZrr VR128X:$src1,
3884 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003885
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003886 // Shuffle with VMOVSD
3887 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003888 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
3889
3890 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
3891 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003892
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003893 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003894 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003895 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003896 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003897}
3898
3899let AddedComplexity = 15 in
3900def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3901 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003902 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003903 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003904 (v2i64 VR128X:$src))))],
3905 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3906
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003907let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003908 let AddedComplexity = 15 in {
3909 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3910 (VMOVDI2PDIZrr GR32:$src)>;
3911
3912 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3913 (VMOV64toPQIZrr GR64:$src)>;
3914
3915 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3916 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3917 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003918
3919 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3920 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3921 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003922 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003923 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3924 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003925 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3926 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003927 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3928 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003929 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3930 (VMOVDI2PDIZrm addr:$src)>;
3931 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3932 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003933 def : Pat<(v4i32 (X86vzload addr:$src)),
3934 (VMOVDI2PDIZrm addr:$src)>;
3935 def : Pat<(v8i32 (X86vzload addr:$src)),
3936 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003937 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003938 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003939 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003940 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003941 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003942 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003943 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003944 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003945 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003946
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003947 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3948 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3949 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3950 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003951 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3952 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3953 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3954
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003955 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003956 def : Pat<(v16i32 (X86vzload addr:$src)),
3957 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003958 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003959 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003960}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003961//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003962// AVX-512 - Non-temporals
3963//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003964let SchedRW = [WriteLoad] in {
3965 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3966 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003967 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00003968 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003969
Craig Topper2f90c1f2016-06-07 07:27:57 +00003970 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003971 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003972 (ins i256mem:$src),
3973 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003974 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003975 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003976
Robert Khasanoved882972014-08-13 10:46:00 +00003977 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003978 (ins i128mem:$src),
3979 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003980 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003981 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003982 }
Adam Nemetefd07852014-06-18 16:51:10 +00003983}
3984
Igor Bregerd3341f52016-01-20 13:11:47 +00003985multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3986 PatFrag st_frag = alignednontemporalstore,
3987 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00003988 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00003989 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00003990 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00003991 [(st_frag (_.VT _.RC:$src), addr:$dst)],
3992 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003993}
3994
Igor Bregerd3341f52016-01-20 13:11:47 +00003995multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
3996 AVX512VLVectorVTInfo VTInfo> {
3997 let Predicates = [HasAVX512] in
3998 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00003999
Igor Bregerd3341f52016-01-20 13:11:47 +00004000 let Predicates = [HasAVX512, HasVLX] in {
4001 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4002 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004003 }
4004}
4005
Igor Bregerd3341f52016-01-20 13:11:47 +00004006defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4007defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4008defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004009
Craig Topper707c89c2016-05-08 23:43:17 +00004010let Predicates = [HasAVX512], AddedComplexity = 400 in {
4011 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4012 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4013 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4014 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4015 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4016 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004017
4018 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4019 (VMOVNTDQAZrm addr:$src)>;
4020 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4021 (VMOVNTDQAZrm addr:$src)>;
4022 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4023 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004024 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004025 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004026 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004027 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004028 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004029 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004030}
4031
Craig Topperc41320d2016-05-08 23:08:45 +00004032let Predicates = [HasVLX], AddedComplexity = 400 in {
4033 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4034 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4035 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4036 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4037 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4038 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4039
Simon Pilgrim9a896232016-06-07 13:34:24 +00004040 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4041 (VMOVNTDQAZ256rm addr:$src)>;
4042 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4043 (VMOVNTDQAZ256rm addr:$src)>;
4044 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4045 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004046 def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004047 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004048 def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004049 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004050 def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004051 (VMOVNTDQAZ256rm addr:$src)>;
4052
Craig Topperc41320d2016-05-08 23:08:45 +00004053 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4054 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4055 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4056 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4057 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4058 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004059
4060 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4061 (VMOVNTDQAZ128rm addr:$src)>;
4062 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4063 (VMOVNTDQAZ128rm addr:$src)>;
4064 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4065 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004066 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004067 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004068 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004069 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004070 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004071 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004072}
4073
Adam Nemet7f62b232014-06-10 16:39:53 +00004074//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004075// AVX-512 - Integer arithmetic
4076//
4077multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004078 X86VectorVTInfo _, OpndItins itins,
4079 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004080 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004081 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004082 "$src2, $src1", "$src1, $src2",
4083 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004084 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004085 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004086
Craig Toppere1cac152016-06-07 07:27:54 +00004087 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4088 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4089 "$src2, $src1", "$src1, $src2",
4090 (_.VT (OpNode _.RC:$src1,
4091 (bitconvert (_.LdFrag addr:$src2)))),
4092 itins.rm>,
4093 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004094}
4095
4096multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4097 X86VectorVTInfo _, OpndItins itins,
4098 bit IsCommutable = 0> :
4099 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004100 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4101 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4102 "${src2}"##_.BroadcastStr##", $src1",
4103 "$src1, ${src2}"##_.BroadcastStr,
4104 (_.VT (OpNode _.RC:$src1,
4105 (X86VBroadcast
4106 (_.ScalarLdFrag addr:$src2)))),
4107 itins.rm>,
4108 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004109}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004110
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004111multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4112 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4113 Predicate prd, bit IsCommutable = 0> {
4114 let Predicates = [prd] in
4115 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4116 IsCommutable>, EVEX_V512;
4117
4118 let Predicates = [prd, HasVLX] in {
4119 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4120 IsCommutable>, EVEX_V256;
4121 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4122 IsCommutable>, EVEX_V128;
4123 }
4124}
4125
Robert Khasanov545d1b72014-10-14 14:36:19 +00004126multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4127 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4128 Predicate prd, bit IsCommutable = 0> {
4129 let Predicates = [prd] in
4130 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4131 IsCommutable>, EVEX_V512;
4132
4133 let Predicates = [prd, HasVLX] in {
4134 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4135 IsCommutable>, EVEX_V256;
4136 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4137 IsCommutable>, EVEX_V128;
4138 }
4139}
4140
4141multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4142 OpndItins itins, Predicate prd,
4143 bit IsCommutable = 0> {
4144 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4145 itins, prd, IsCommutable>,
4146 VEX_W, EVEX_CD8<64, CD8VF>;
4147}
4148
4149multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4150 OpndItins itins, Predicate prd,
4151 bit IsCommutable = 0> {
4152 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4153 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4154}
4155
4156multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4157 OpndItins itins, Predicate prd,
4158 bit IsCommutable = 0> {
4159 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
4160 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
4161}
4162
4163multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4164 OpndItins itins, Predicate prd,
4165 bit IsCommutable = 0> {
4166 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
4167 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
4168}
4169
4170multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4171 SDNode OpNode, OpndItins itins, Predicate prd,
4172 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004173 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004174 IsCommutable>;
4175
Igor Bregerf2460112015-07-26 14:41:44 +00004176 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004177 IsCommutable>;
4178}
4179
4180multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4181 SDNode OpNode, OpndItins itins, Predicate prd,
4182 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004183 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004184 IsCommutable>;
4185
Igor Bregerf2460112015-07-26 14:41:44 +00004186 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004187 IsCommutable>;
4188}
4189
4190multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4191 bits<8> opc_d, bits<8> opc_q,
4192 string OpcodeStr, SDNode OpNode,
4193 OpndItins itins, bit IsCommutable = 0> {
4194 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4195 itins, HasAVX512, IsCommutable>,
4196 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4197 itins, HasBWI, IsCommutable>;
4198}
4199
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004200multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004201 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004202 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4203 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004204 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004205 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004206 "$src2, $src1","$src1, $src2",
4207 (_Dst.VT (OpNode
4208 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004209 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004210 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004211 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004212 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4213 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4214 "$src2, $src1", "$src1, $src2",
4215 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4216 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004217 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00004218 AVX512BIBase, EVEX_4V;
4219
4220 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004221 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004222 OpcodeStr,
4223 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004224 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004225 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4226 (_Brdct.VT (X86VBroadcast
4227 (_Brdct.ScalarLdFrag addr:$src2)))))),
4228 itins.rm>,
4229 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004230}
4231
Robert Khasanov545d1b72014-10-14 14:36:19 +00004232defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4233 SSE_INTALU_ITINS_P, 1>;
4234defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4235 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004236defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4237 SSE_INTALU_ITINS_P, HasBWI, 1>;
4238defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4239 SSE_INTALU_ITINS_P, HasBWI, 0>;
4240defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004241 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004242defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004243 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004244defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004245 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004246defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004247 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004248defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004249 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004250defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004251 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004252defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004253 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004254defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004255 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004256defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004257 SSE_INTALU_ITINS_P, HasBWI, 1>;
4258
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004259multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004260 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4261 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4262 let Predicates = [prd] in
4263 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4264 _SrcVTInfo.info512, _DstVTInfo.info512,
4265 v8i64_info, IsCommutable>,
4266 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4267 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004268 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004269 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004270 v4i64x_info, IsCommutable>,
4271 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004272 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004273 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004274 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004275 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4276 }
Michael Liao66233b72015-08-06 09:06:20 +00004277}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004278
4279defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004280 avx512vl_i32_info, avx512vl_i64_info,
4281 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004282defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004283 avx512vl_i32_info, avx512vl_i64_info,
4284 X86pmuludq, HasAVX512, 1>;
4285defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4286 avx512vl_i8_info, avx512vl_i8_info,
4287 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004288
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004289multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4290 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004291 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4292 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4293 OpcodeStr,
4294 "${src2}"##_Src.BroadcastStr##", $src1",
4295 "$src1, ${src2}"##_Src.BroadcastStr,
4296 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4297 (_Src.VT (X86VBroadcast
4298 (_Src.ScalarLdFrag addr:$src2))))))>,
4299 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004300}
4301
Michael Liao66233b72015-08-06 09:06:20 +00004302multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4303 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004304 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004305 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004306 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004307 "$src2, $src1","$src1, $src2",
4308 (_Dst.VT (OpNode
4309 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004310 (_Src.VT _Src.RC:$src2))),
4311 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004312 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004313 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4314 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4315 "$src2, $src1", "$src1, $src2",
4316 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4317 (bitconvert (_Src.LdFrag addr:$src2))))>,
4318 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004319}
4320
4321multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4322 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004323 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004324 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4325 v32i16_info>,
4326 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4327 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004328 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004329 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4330 v16i16x_info>,
4331 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4332 v16i16x_info>, EVEX_V256;
4333 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4334 v8i16x_info>,
4335 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4336 v8i16x_info>, EVEX_V128;
4337 }
4338}
4339multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4340 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004341 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004342 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4343 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004344 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004345 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4346 v32i8x_info>, EVEX_V256;
4347 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4348 v16i8x_info>, EVEX_V128;
4349 }
4350}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004351
4352multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4353 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004354 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004355 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004356 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004357 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004358 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004359 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004360 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004361 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004362 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004363 }
4364}
4365
Craig Topperb6da6542016-05-01 17:38:32 +00004366defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4367defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4368defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4369defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004370
Craig Topper5acb5a12016-05-01 06:24:57 +00004371defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4372 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4373defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004374 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004375
Igor Bregerf2460112015-07-26 14:41:44 +00004376defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004377 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004378defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004379 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004380defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004381 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004382
Igor Bregerf2460112015-07-26 14:41:44 +00004383defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004384 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004385defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004386 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004387defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004388 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004389
Igor Bregerf2460112015-07-26 14:41:44 +00004390defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004391 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004392defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004393 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004394defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004395 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004396
Igor Bregerf2460112015-07-26 14:41:44 +00004397defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004398 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004399defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004400 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004401defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004402 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004403
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004404// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4405let Predicates = [HasDQI, NoVLX] in {
4406 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4407 (EXTRACT_SUBREG
4408 (VPMULLQZrr
4409 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4410 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4411 sub_ymm)>;
4412
4413 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4414 (EXTRACT_SUBREG
4415 (VPMULLQZrr
4416 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4417 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4418 sub_xmm)>;
4419}
4420
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004421//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004422// AVX-512 Logical Instructions
4423//===----------------------------------------------------------------------===//
4424
Craig Topperafce0ba2017-08-30 16:38:33 +00004425// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4426// be set to null_frag for 32-bit elements.
4427multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4428 SDPatternOperator OpNode,
4429 SDNode OpNodeMsk, X86VectorVTInfo _,
4430 bit IsCommutable = 0> {
4431 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004432 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4433 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4434 "$src2, $src1", "$src1, $src2",
4435 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4436 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004437 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4438 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004439 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004440 AVX512BIBase, EVEX_4V;
4441
Craig Topperafce0ba2017-08-30 16:38:33 +00004442 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004443 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4444 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4445 "$src2, $src1", "$src1, $src2",
4446 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4447 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004448 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004449 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004450 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004451 AVX512BIBase, EVEX_4V;
4452}
4453
Craig Topperafce0ba2017-08-30 16:38:33 +00004454// OpNodeMsk is the OpNode to use where element size is important. So use
4455// for all of the broadcast patterns.
4456multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4457 SDPatternOperator OpNode,
4458 SDNode OpNodeMsk, X86VectorVTInfo _,
4459 bit IsCommutable = 0> :
4460 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004461 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4462 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4463 "${src2}"##_.BroadcastStr##", $src1",
4464 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004465 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004466 (bitconvert
4467 (_.VT (X86VBroadcast
4468 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004469 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004470 (bitconvert
4471 (_.VT (X86VBroadcast
4472 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004473 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004474 AVX512BIBase, EVEX_4V, EVEX_B;
4475}
4476
Craig Topperafce0ba2017-08-30 16:38:33 +00004477multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4478 SDPatternOperator OpNode,
4479 SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004480 bit IsCommutable = 0> {
4481 let Predicates = [HasAVX512] in
Craig Topperafce0ba2017-08-30 16:38:33 +00004482 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004483 IsCommutable>, EVEX_V512;
4484
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004485 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperafce0ba2017-08-30 16:38:33 +00004486 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4487 VTInfo.info256, IsCommutable>, EVEX_V256;
4488 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4489 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004490 }
4491}
4492
Craig Topperabe80cc2016-08-28 06:06:28 +00004493multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004494 SDNode OpNode, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004495 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode,
4496 avx512vl_i64_info, IsCommutable>,
4497 VEX_W, EVEX_CD8<64, CD8VF>;
4498 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode,
4499 avx512vl_i32_info, IsCommutable>,
4500 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004501}
4502
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004503defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4504defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4505defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4506defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004507
4508//===----------------------------------------------------------------------===//
4509// AVX-512 FP arithmetic
4510//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004511multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4512 SDNode OpNode, SDNode VecNode, OpndItins itins,
4513 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004514 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004515 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4516 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4517 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004518 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4519 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004520 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004521
4522 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004523 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004524 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004525 (_.VT (VecNode _.RC:$src1,
4526 _.ScalarIntMemCPat:$src2,
4527 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004528 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004529 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004530 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004531 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004532 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4533 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004534 itins.rr> {
4535 let isCommutable = IsCommutable;
4536 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004537 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004538 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004539 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4540 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004541 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004542 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004543 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004544}
4545
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004546multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004547 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004548 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004549 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4550 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4551 "$rc, $src2, $src1", "$src1, $src2, $rc",
4552 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004553 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004554 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004555}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004556multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004557 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4558 OpndItins itins, bit IsCommutable> {
4559 let ExeDomain = _.ExeDomain in {
4560 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4561 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4562 "$src2, $src1", "$src1, $src2",
4563 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4564 itins.rr>;
4565
4566 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4567 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4568 "$src2, $src1", "$src1, $src2",
4569 (_.VT (VecNode _.RC:$src1,
4570 _.ScalarIntMemCPat:$src2)),
4571 itins.rm>;
4572
4573 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4574 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4575 (ins _.FRC:$src1, _.FRC:$src2),
4576 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4577 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4578 itins.rr> {
4579 let isCommutable = IsCommutable;
4580 }
4581 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4582 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4583 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4584 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4585 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4586 }
4587
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004588 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4589 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004590 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004591 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004592 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004593 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004594}
4595
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004596multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4597 SDNode VecNode,
4598 SizeItins itins, bit IsCommutable> {
4599 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4600 itins.s, IsCommutable>,
4601 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4602 itins.s, IsCommutable>,
4603 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4604 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4605 itins.d, IsCommutable>,
4606 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4607 itins.d, IsCommutable>,
4608 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4609}
4610
4611multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004612 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004613 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004614 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4615 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004616 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004617 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4618 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004619 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4620}
Craig Topper8783bbb2017-02-24 07:21:10 +00004621defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4622defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4623defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4624defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4625defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004626 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004627defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004628 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004629
4630// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4631// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4632multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4633 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004634 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004635 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4636 (ins _.FRC:$src1, _.FRC:$src2),
4637 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4638 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004639 itins.rr> {
4640 let isCommutable = 1;
4641 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004642 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4643 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4644 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4645 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4646 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4647 }
4648}
4649defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4650 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4651 EVEX_CD8<32, CD8VT1>;
4652
4653defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4654 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4655 EVEX_CD8<64, CD8VT1>;
4656
4657defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4658 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4659 EVEX_CD8<32, CD8VT1>;
4660
4661defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4662 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4663 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004664
Craig Topper375aa902016-12-19 00:42:28 +00004665multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004666 X86VectorVTInfo _, OpndItins itins,
4667 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004668 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004669 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4670 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4671 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004672 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4673 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004674 let mayLoad = 1 in {
4675 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4676 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4677 "$src2, $src1", "$src1, $src2",
4678 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4679 EVEX_4V;
4680 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4681 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4682 "${src2}"##_.BroadcastStr##", $src1",
4683 "$src1, ${src2}"##_.BroadcastStr,
4684 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4685 (_.ScalarLdFrag addr:$src2)))),
4686 itins.rm>, EVEX_4V, EVEX_B;
4687 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004688 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004689}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004690
Craig Topper375aa902016-12-19 00:42:28 +00004691multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004692 X86VectorVTInfo _> {
4693 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004694 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4695 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4696 "$rc, $src2, $src1", "$src1, $src2, $rc",
4697 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4698 EVEX_4V, EVEX_B, EVEX_RC;
4699}
4700
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004701
Craig Topper375aa902016-12-19 00:42:28 +00004702multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004703 X86VectorVTInfo _> {
4704 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004705 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4706 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4707 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4708 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4709 EVEX_4V, EVEX_B;
4710}
4711
Craig Topper375aa902016-12-19 00:42:28 +00004712multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004713 Predicate prd, SizeItins itins,
4714 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004715 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004716 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004717 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004718 EVEX_CD8<32, CD8VF>;
4719 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004720 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004721 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004722 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004723
Robert Khasanov595e5982014-10-29 15:43:02 +00004724 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004725 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004726 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004727 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004728 EVEX_CD8<32, CD8VF>;
4729 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004730 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004731 EVEX_CD8<32, CD8VF>;
4732 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004733 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004734 EVEX_CD8<64, CD8VF>;
4735 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004736 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004737 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004738 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004739}
4740
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004741multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004742 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004743 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004744 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004745 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4746}
4747
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004748multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004749 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004750 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004751 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004752 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4753}
4754
Craig Topper9433f972016-08-02 06:16:53 +00004755defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4756 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004757 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004758defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4759 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004760 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004761defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004762 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004763defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004764 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004765defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4766 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004767 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004768defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4769 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004770 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004771let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004772 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4773 SSE_ALU_ITINS_P, 1>;
4774 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4775 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004776}
Craig Topper375aa902016-12-19 00:42:28 +00004777defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004778 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004779defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004780 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004781defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004782 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004783defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004784 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004785
Craig Topper8f6827c2016-08-31 05:37:52 +00004786// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004787multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4788 X86VectorVTInfo _, Predicate prd> {
4789let Predicates = [prd] in {
4790 // Masked register-register logical operations.
4791 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4792 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4793 _.RC:$src0)),
4794 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4795 _.RC:$src1, _.RC:$src2)>;
4796 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4797 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4798 _.ImmAllZerosV)),
4799 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4800 _.RC:$src2)>;
4801 // Masked register-memory logical operations.
4802 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4803 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4804 (load addr:$src2)))),
4805 _.RC:$src0)),
4806 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4807 _.RC:$src1, addr:$src2)>;
4808 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4809 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4810 _.ImmAllZerosV)),
4811 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4812 addr:$src2)>;
4813 // Register-broadcast logical operations.
4814 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4815 (bitconvert (_.VT (X86VBroadcast
4816 (_.ScalarLdFrag addr:$src2)))))),
4817 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4818 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4819 (bitconvert
4820 (_.i64VT (OpNode _.RC:$src1,
4821 (bitconvert (_.VT
4822 (X86VBroadcast
4823 (_.ScalarLdFrag addr:$src2))))))),
4824 _.RC:$src0)),
4825 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4826 _.RC:$src1, addr:$src2)>;
4827 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4828 (bitconvert
4829 (_.i64VT (OpNode _.RC:$src1,
4830 (bitconvert (_.VT
4831 (X86VBroadcast
4832 (_.ScalarLdFrag addr:$src2))))))),
4833 _.ImmAllZerosV)),
4834 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4835 _.RC:$src1, addr:$src2)>;
4836}
Craig Topper8f6827c2016-08-31 05:37:52 +00004837}
4838
Craig Topper45d65032016-09-02 05:29:13 +00004839multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4840 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4841 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4842 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4843 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4844 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4845 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004846}
4847
Craig Topper45d65032016-09-02 05:29:13 +00004848defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4849defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4850defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4851defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4852
Craig Topper2baef8f2016-12-18 04:17:00 +00004853let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004854 // Use packed logical operations for scalar ops.
4855 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4856 (COPY_TO_REGCLASS (VANDPDZ128rr
4857 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4858 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4859 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4860 (COPY_TO_REGCLASS (VORPDZ128rr
4861 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4862 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4863 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4864 (COPY_TO_REGCLASS (VXORPDZ128rr
4865 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4866 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4867 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4868 (COPY_TO_REGCLASS (VANDNPDZ128rr
4869 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4870 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4871
4872 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4873 (COPY_TO_REGCLASS (VANDPSZ128rr
4874 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4875 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4876 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4877 (COPY_TO_REGCLASS (VORPSZ128rr
4878 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4879 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4880 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4881 (COPY_TO_REGCLASS (VXORPSZ128rr
4882 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4883 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4884 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4885 (COPY_TO_REGCLASS (VANDNPSZ128rr
4886 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4887 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4888}
4889
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004890multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4891 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004892 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004893 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4894 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4895 "$src2, $src1", "$src1, $src2",
4896 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004897 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4898 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4899 "$src2, $src1", "$src1, $src2",
4900 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4901 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4902 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4903 "${src2}"##_.BroadcastStr##", $src1",
4904 "$src1, ${src2}"##_.BroadcastStr,
4905 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4906 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4907 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00004908 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004909}
4910
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004911multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4912 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004913 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004914 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4915 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4916 "$src2, $src1", "$src1, $src2",
4917 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004918 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4919 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4920 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004921 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004922 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4923 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00004924 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004925}
4926
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004927multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004928 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004929 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4930 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004931 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004932 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4933 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004934 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4935 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004936 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004937 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4938 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004939 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4940
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004941 // Define only if AVX512VL feature is present.
4942 let Predicates = [HasVLX] in {
4943 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4944 EVEX_V128, EVEX_CD8<32, CD8VF>;
4945 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4946 EVEX_V256, EVEX_CD8<32, CD8VF>;
4947 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4948 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4949 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4950 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4951 }
4952}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004953defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004954
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004955//===----------------------------------------------------------------------===//
4956// AVX-512 VPTESTM instructions
4957//===----------------------------------------------------------------------===//
4958
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004959multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4960 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004961 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004962 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4963 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4964 "$src2, $src1", "$src1, $src2",
4965 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4966 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004967 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4968 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4969 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004970 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004971 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4972 EVEX_4V,
4973 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004974}
4975
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004976multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4977 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004978 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4979 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4980 "${src2}"##_.BroadcastStr##", $src1",
4981 "$src1, ${src2}"##_.BroadcastStr,
4982 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4983 (_.ScalarLdFrag addr:$src2))))>,
4984 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004985}
Igor Bregerfca0a342016-01-28 13:19:25 +00004986
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004987// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00004988multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
4989 X86VectorVTInfo _, string Suffix> {
4990 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
4991 (_.KVT (COPY_TO_REGCLASS
4992 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004993 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004994 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004995 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00004996 _.RC:$src2, _.SubRegIdx)),
4997 _.KRC))>;
4998}
4999
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005000multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005001 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005002 let Predicates = [HasAVX512] in
5003 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
5004 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5005
5006 let Predicates = [HasAVX512, HasVLX] in {
5007 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
5008 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5009 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
5010 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5011 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005012 let Predicates = [HasAVX512, NoVLX] in {
5013 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5014 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005015 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005016}
5017
5018multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5019 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005020 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005021 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005022 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005023}
5024
5025multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
5026 SDNode OpNode> {
5027 let Predicates = [HasBWI] in {
5028 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
5029 EVEX_V512, VEX_W;
5030 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
5031 EVEX_V512;
5032 }
5033 let Predicates = [HasVLX, HasBWI] in {
5034
5035 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
5036 EVEX_V256, VEX_W;
5037 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
5038 EVEX_V128, VEX_W;
5039 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
5040 EVEX_V256;
5041 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
5042 EVEX_V128;
5043 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005044
Igor Bregerfca0a342016-01-28 13:19:25 +00005045 let Predicates = [HasAVX512, NoVLX] in {
5046 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5047 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5048 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5049 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005050 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005051
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005052}
5053
5054multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5055 SDNode OpNode> :
5056 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5057 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5058
5059defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5060defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005061
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005062
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005063//===----------------------------------------------------------------------===//
5064// AVX-512 Shift instructions
5065//===----------------------------------------------------------------------===//
5066multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005067 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005068 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005069 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005070 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005071 "$src2, $src1", "$src1, $src2",
5072 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005073 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005074 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005075 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005076 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005077 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5078 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005079 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005080 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005081}
5082
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005083multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5084 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005085 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005086 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5087 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5088 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5089 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005090 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005091}
5092
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005093multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005094 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005095 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005096 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005097 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5098 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5099 "$src2, $src1", "$src1, $src2",
5100 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005101 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005102 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5103 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5104 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005105 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005106 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005107 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005108 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005109}
5110
Cameron McInally5fb084e2014-12-11 17:13:05 +00005111multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005112 ValueType SrcVT, PatFrag bc_frag,
5113 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5114 let Predicates = [prd] in
5115 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5116 VTInfo.info512>, EVEX_V512,
5117 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5118 let Predicates = [prd, HasVLX] in {
5119 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5120 VTInfo.info256>, EVEX_V256,
5121 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5122 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5123 VTInfo.info128>, EVEX_V128,
5124 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5125 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005126}
5127
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005128multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
5129 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005130 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005131 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005132 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005133 avx512vl_i64_info, HasAVX512>, VEX_W;
5134 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
5135 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005136}
5137
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005138multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5139 string OpcodeStr, SDNode OpNode,
5140 AVX512VLVectorVTInfo VTInfo> {
5141 let Predicates = [HasAVX512] in
5142 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5143 VTInfo.info512>,
5144 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5145 VTInfo.info512>, EVEX_V512;
5146 let Predicates = [HasAVX512, HasVLX] in {
5147 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5148 VTInfo.info256>,
5149 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5150 VTInfo.info256>, EVEX_V256;
5151 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5152 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00005153 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005154 VTInfo.info128>, EVEX_V128;
5155 }
5156}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005157
Michael Liao66233b72015-08-06 09:06:20 +00005158multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005159 Format ImmFormR, Format ImmFormM,
5160 string OpcodeStr, SDNode OpNode> {
5161 let Predicates = [HasBWI] in
5162 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5163 v32i16_info>, EVEX_V512;
5164 let Predicates = [HasVLX, HasBWI] in {
5165 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5166 v16i16x_info>, EVEX_V256;
5167 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5168 v8i16x_info>, EVEX_V128;
5169 }
5170}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005171
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005172multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5173 Format ImmFormR, Format ImmFormM,
5174 string OpcodeStr, SDNode OpNode> {
5175 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
5176 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
5177 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
5178 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
5179}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005180
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005181defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005182 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005183
5184defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005185 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005186
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00005187defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005188 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005189
Michael Zuckerman298a6802016-01-13 12:39:33 +00005190defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00005191defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005192
5193defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
5194defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
5195defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005196
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005197// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5198let Predicates = [HasAVX512, NoVLX] in {
5199 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5200 (EXTRACT_SUBREG (v8i64
5201 (VPSRAQZrr
5202 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5203 VR128X:$src2)), sub_ymm)>;
5204
5205 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5206 (EXTRACT_SUBREG (v8i64
5207 (VPSRAQZrr
5208 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5209 VR128X:$src2)), sub_xmm)>;
5210
5211 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5212 (EXTRACT_SUBREG (v8i64
5213 (VPSRAQZri
5214 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5215 imm:$src2)), sub_ymm)>;
5216
5217 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5218 (EXTRACT_SUBREG (v8i64
5219 (VPSRAQZri
5220 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5221 imm:$src2)), sub_xmm)>;
5222}
5223
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005224//===-------------------------------------------------------------------===//
5225// Variable Bit Shifts
5226//===-------------------------------------------------------------------===//
5227multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00005228 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005229 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005230 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5231 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5232 "$src2, $src1", "$src1, $src2",
5233 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005234 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005235 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5236 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5237 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005238 (_.VT (OpNode _.RC:$src1,
5239 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005240 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005241 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00005242 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005243}
5244
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005245multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5246 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005247 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005248 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5249 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5250 "${src2}"##_.BroadcastStr##", $src1",
5251 "$src1, ${src2}"##_.BroadcastStr,
5252 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5253 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005254 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005255 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5256}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005257
Cameron McInally5fb084e2014-12-11 17:13:05 +00005258multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5259 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005260 let Predicates = [HasAVX512] in
5261 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5262 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5263
5264 let Predicates = [HasAVX512, HasVLX] in {
5265 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5266 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5267 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5268 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5269 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005270}
5271
5272multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
5273 SDNode OpNode> {
5274 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005275 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005276 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005277 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005278}
5279
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005280// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005281multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5282 SDNode OpNode, list<Predicate> p> {
5283 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005284 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005285 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005286 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005287 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005288 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5289 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5290 sub_ymm)>;
5291
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005292 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005293 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005294 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005295 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005296 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5297 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5298 sub_xmm)>;
5299 }
5300}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005301multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
5302 SDNode OpNode> {
5303 let Predicates = [HasBWI] in
5304 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
5305 EVEX_V512, VEX_W;
5306 let Predicates = [HasVLX, HasBWI] in {
5307
5308 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
5309 EVEX_V256, VEX_W;
5310 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
5311 EVEX_V128, VEX_W;
5312 }
5313}
5314
5315defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005316 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005317
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005318defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005319 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005320
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005321defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005322 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5323
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005324defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5325defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005326
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005327defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5328defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5329defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5330defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5331
Craig Topper05629d02016-07-24 07:32:45 +00005332// Special handing for handling VPSRAV intrinsics.
5333multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5334 list<Predicate> p> {
5335 let Predicates = p in {
5336 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5337 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5338 _.RC:$src2)>;
5339 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5340 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5341 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005342 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5343 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5344 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5345 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5346 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5347 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5348 _.RC:$src0)),
5349 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5350 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005351 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5352 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5353 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5354 _.RC:$src1, _.RC:$src2)>;
5355 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5356 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5357 _.ImmAllZerosV)),
5358 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5359 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005360 }
5361}
5362
5363multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5364 list<Predicate> p> :
5365 avx512_var_shift_int_lowering<InstrStr, _, p> {
5366 let Predicates = p in {
5367 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5368 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5369 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5370 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005371 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5372 (X86vsrav _.RC:$src1,
5373 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5374 _.RC:$src0)),
5375 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5376 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005377 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5378 (X86vsrav _.RC:$src1,
5379 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5380 _.ImmAllZerosV)),
5381 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5382 _.RC:$src1, addr:$src2)>;
5383 }
5384}
5385
5386defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5387defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5388defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5389defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5390defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5391defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5392defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5393defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5394defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5395
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005396
5397// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5398let Predicates = [HasAVX512, NoVLX] in {
5399 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5400 (EXTRACT_SUBREG (v8i64
5401 (VPROLVQZrr
5402 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5403 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5404 sub_xmm)>;
5405 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5406 (EXTRACT_SUBREG (v8i64
5407 (VPROLVQZrr
5408 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5409 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5410 sub_ymm)>;
5411
5412 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5413 (EXTRACT_SUBREG (v16i32
5414 (VPROLVDZrr
5415 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5416 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5417 sub_xmm)>;
5418 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5419 (EXTRACT_SUBREG (v16i32
5420 (VPROLVDZrr
5421 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5422 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5423 sub_ymm)>;
5424
5425 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5426 (EXTRACT_SUBREG (v8i64
5427 (VPROLQZri
5428 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5429 imm:$src2)), sub_xmm)>;
5430 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5431 (EXTRACT_SUBREG (v8i64
5432 (VPROLQZri
5433 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5434 imm:$src2)), sub_ymm)>;
5435
5436 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5437 (EXTRACT_SUBREG (v16i32
5438 (VPROLDZri
5439 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5440 imm:$src2)), sub_xmm)>;
5441 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5442 (EXTRACT_SUBREG (v16i32
5443 (VPROLDZri
5444 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5445 imm:$src2)), sub_ymm)>;
5446}
5447
5448// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5449let Predicates = [HasAVX512, NoVLX] in {
5450 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5451 (EXTRACT_SUBREG (v8i64
5452 (VPRORVQZrr
5453 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5454 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5455 sub_xmm)>;
5456 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5457 (EXTRACT_SUBREG (v8i64
5458 (VPRORVQZrr
5459 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5460 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5461 sub_ymm)>;
5462
5463 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5464 (EXTRACT_SUBREG (v16i32
5465 (VPRORVDZrr
5466 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5467 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5468 sub_xmm)>;
5469 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5470 (EXTRACT_SUBREG (v16i32
5471 (VPRORVDZrr
5472 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5473 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5474 sub_ymm)>;
5475
5476 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5477 (EXTRACT_SUBREG (v8i64
5478 (VPRORQZri
5479 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5480 imm:$src2)), sub_xmm)>;
5481 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5482 (EXTRACT_SUBREG (v8i64
5483 (VPRORQZri
5484 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5485 imm:$src2)), sub_ymm)>;
5486
5487 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5488 (EXTRACT_SUBREG (v16i32
5489 (VPRORDZri
5490 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5491 imm:$src2)), sub_xmm)>;
5492 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5493 (EXTRACT_SUBREG (v16i32
5494 (VPRORDZri
5495 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5496 imm:$src2)), sub_ymm)>;
5497}
5498
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005499//===-------------------------------------------------------------------===//
5500// 1-src variable permutation VPERMW/D/Q
5501//===-------------------------------------------------------------------===//
5502multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5503 AVX512VLVectorVTInfo _> {
5504 let Predicates = [HasAVX512] in
5505 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5506 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5507
5508 let Predicates = [HasAVX512, HasVLX] in
5509 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5510 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5511}
5512
5513multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5514 string OpcodeStr, SDNode OpNode,
5515 AVX512VLVectorVTInfo VTInfo> {
5516 let Predicates = [HasAVX512] in
5517 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5518 VTInfo.info512>,
5519 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5520 VTInfo.info512>, EVEX_V512;
5521 let Predicates = [HasAVX512, HasVLX] in
5522 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5523 VTInfo.info256>,
5524 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5525 VTInfo.info256>, EVEX_V256;
5526}
5527
Michael Zuckermand9cac592016-01-19 17:07:43 +00005528multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5529 Predicate prd, SDNode OpNode,
5530 AVX512VLVectorVTInfo _> {
5531 let Predicates = [prd] in
5532 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5533 EVEX_V512 ;
5534 let Predicates = [HasVLX, prd] in {
5535 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5536 EVEX_V256 ;
5537 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5538 EVEX_V128 ;
5539 }
5540}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005541
Michael Zuckermand9cac592016-01-19 17:07:43 +00005542defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5543 avx512vl_i16_info>, VEX_W;
5544defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5545 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005546
5547defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5548 avx512vl_i32_info>;
5549defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5550 avx512vl_i64_info>, VEX_W;
5551defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5552 avx512vl_f32_info>;
5553defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5554 avx512vl_f64_info>, VEX_W;
5555
5556defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5557 X86VPermi, avx512vl_i64_info>,
5558 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5559defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5560 X86VPermi, avx512vl_f64_info>,
5561 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005562//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005563// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005564//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005565
Igor Breger78741a12015-10-04 07:20:41 +00005566multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5567 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5568 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5569 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5570 "$src2, $src1", "$src1, $src2",
5571 (_.VT (OpNode _.RC:$src1,
5572 (Ctrl.VT Ctrl.RC:$src2)))>,
5573 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005574 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5575 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5576 "$src2, $src1", "$src1, $src2",
5577 (_.VT (OpNode
5578 _.RC:$src1,
5579 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5580 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5581 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5582 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5583 "${src2}"##_.BroadcastStr##", $src1",
5584 "$src1, ${src2}"##_.BroadcastStr,
5585 (_.VT (OpNode
5586 _.RC:$src1,
5587 (Ctrl.VT (X86VBroadcast
5588 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5589 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005590}
5591
5592multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5593 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5594 let Predicates = [HasAVX512] in {
5595 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5596 Ctrl.info512>, EVEX_V512;
5597 }
5598 let Predicates = [HasAVX512, HasVLX] in {
5599 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5600 Ctrl.info128>, EVEX_V128;
5601 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5602 Ctrl.info256>, EVEX_V256;
5603 }
5604}
5605
5606multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5607 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5608
5609 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5610 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5611 X86VPermilpi, _>,
5612 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005613}
5614
Craig Topper05948fb2016-08-02 05:11:15 +00005615let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005616defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5617 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005618let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005619defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5620 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005621//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005622// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5623//===----------------------------------------------------------------------===//
5624
5625defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005626 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005627 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5628defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005629 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005630defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005631 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005632
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005633multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5634 let Predicates = [HasBWI] in
5635 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5636
5637 let Predicates = [HasVLX, HasBWI] in {
5638 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5639 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5640 }
5641}
5642
5643defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5644
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005645//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005646// Move Low to High and High to Low packed FP Instructions
5647//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005648def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5649 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005650 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005651 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5652 IIC_SSE_MOV_LH>, EVEX_4V;
5653def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5654 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005655 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005656 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5657 IIC_SSE_MOV_LH>, EVEX_4V;
5658
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005659//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005660// VMOVHPS/PD VMOVLPS Instructions
5661// All patterns was taken from SSS implementation.
5662//===----------------------------------------------------------------------===//
5663multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5664 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005665 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005666 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5667 (ins _.RC:$src1, f64mem:$src2),
5668 !strconcat(OpcodeStr,
5669 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5670 [(set _.RC:$dst,
5671 (OpNode _.RC:$src1,
5672 (_.VT (bitconvert
5673 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5674 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005675}
5676
5677defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5678 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00005679defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005680 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5681defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5682 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5683defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5684 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5685
5686let Predicates = [HasAVX512] in {
5687 // VMOVHPS patterns
5688 def : Pat<(X86Movlhps VR128X:$src1,
5689 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5690 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5691 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00005692 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005693 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5694 // VMOVHPD patterns
5695 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005696 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5697 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5698 // VMOVLPS patterns
5699 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5700 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005701 // VMOVLPD patterns
5702 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5703 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005704 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5705 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5706 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5707}
5708
Igor Bregerb6b27af2015-11-10 07:09:07 +00005709def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5710 (ins f64mem:$dst, VR128X:$src),
5711 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005712 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005713 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5714 (bc_v2f64 (v4f32 VR128X:$src))),
5715 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5716 EVEX, EVEX_CD8<32, CD8VT2>;
5717def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5718 (ins f64mem:$dst, VR128X:$src),
5719 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005720 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005721 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5722 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5723 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5724def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5725 (ins f64mem:$dst, VR128X:$src),
5726 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005727 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005728 (iPTR 0))), addr:$dst)],
5729 IIC_SSE_MOV_LH>,
5730 EVEX, EVEX_CD8<32, CD8VT2>;
5731def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5732 (ins f64mem:$dst, VR128X:$src),
5733 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005734 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005735 (iPTR 0))), addr:$dst)],
5736 IIC_SSE_MOV_LH>,
5737 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005738
Igor Bregerb6b27af2015-11-10 07:09:07 +00005739let Predicates = [HasAVX512] in {
5740 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005741 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005742 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5743 (iPTR 0))), addr:$dst),
5744 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5745 // VMOVLPS patterns
5746 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5747 addr:$src1),
5748 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005749 // VMOVLPD patterns
5750 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5751 addr:$src1),
5752 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005753}
5754//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005755// FMA - Fused Multiply Operations
5756//
Adam Nemet26371ce2014-10-24 00:02:55 +00005757
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005758multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005759 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005760 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00005761 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005762 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005763 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005764 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005765 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005766
Craig Toppere1cac152016-06-07 07:27:54 +00005767 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5768 (ins _.RC:$src2, _.MemOp:$src3),
5769 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005770 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005771 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005772
Craig Toppere1cac152016-06-07 07:27:54 +00005773 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5774 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5775 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5776 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005777 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005778 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005779 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005780 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005781}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005782
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005783multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005784 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005785 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005786 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005787 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5788 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005789 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005790 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005791}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005792
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005793multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005794 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5795 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005796 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005797 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5798 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5799 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005800 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005801 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005802 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005803 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005804 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005805 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005806 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005807}
5808
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005809multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005810 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005811 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005812 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005813 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005814 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005815}
5816
Craig Topperaf0b9922017-09-04 06:59:50 +00005817defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005818defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5819defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5820defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5821defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5822defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5823
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005824
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005825multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005826 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005827 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005828 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5829 (ins _.RC:$src2, _.RC:$src3),
5830 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00005831 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005832 AVX512FMA3Base;
5833
Craig Toppere1cac152016-06-07 07:27:54 +00005834 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5835 (ins _.RC:$src2, _.MemOp:$src3),
5836 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005837 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005838 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005839
Craig Toppere1cac152016-06-07 07:27:54 +00005840 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5841 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5842 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5843 "$src2, ${src3}"##_.BroadcastStr,
5844 (_.VT (OpNode _.RC:$src2,
5845 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005846 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005847 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005848}
5849
5850multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005851 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005852 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005853 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5854 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5855 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00005856 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1,
5857 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005858 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005859}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005860
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005861multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005862 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5863 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005864 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005865 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5866 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5867 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005868 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005869 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005870 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005871 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005872 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005873 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005874 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005875}
5876
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005877multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005878 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005879 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005880 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005881 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005882 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005883}
5884
Craig Topperaf0b9922017-09-04 06:59:50 +00005885defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005886defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5887defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5888defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5889defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5890defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5891
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005892multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005893 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005894 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005895 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005896 (ins _.RC:$src2, _.RC:$src3),
5897 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00005898 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005899 AVX512FMA3Base;
5900
Craig Topper69e22782017-09-04 07:35:05 +00005901 // Pattern is 312 order so that the load is in a different place from the
5902 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005903 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005904 (ins _.RC:$src2, _.MemOp:$src3),
5905 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper69e22782017-09-04 07:35:05 +00005906 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005907 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005908
Craig Topper69e22782017-09-04 07:35:05 +00005909 // Pattern is 312 order so that the load is in a different place from the
5910 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005911 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005912 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5913 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5914 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00005915 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
5916 _.RC:$src1, _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005917 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005918}
5919
5920multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005921 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005922 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005923 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005924 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5925 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00005926 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1,
5927 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005928 AVX512FMA3Base, EVEX_B, EVEX_RC;
5929}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005930
5931multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005932 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5933 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005934 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005935 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5936 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5937 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005938 }
5939 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005940 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005941 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005942 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005943 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5944 }
5945}
5946
5947multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005948 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005949 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005950 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005951 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005952 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005953}
5954
Craig Topperaf0b9922017-09-04 06:59:50 +00005955defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005956defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5957defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5958defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5959defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5960defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005961
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005962// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00005963multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5964 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00005965 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00005966let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00005967 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5968 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topper69e22782017-09-04 07:35:05 +00005969 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005970
Craig Toppere1cac152016-06-07 07:27:54 +00005971 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005972 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005973 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005974
5975 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5976 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topper69e22782017-09-04 07:35:05 +00005977 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
5978 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Breger15820b02015-07-01 13:24:28 +00005979
Craig Toppereafdbec2016-08-13 06:48:41 +00005980 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005981 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5982 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5983 !strconcat(OpcodeStr,
5984 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Craig Topperb16598d2017-09-01 07:58:16 +00005985 !if(MaskOnlyReg, [], [RHS_r])>;
Craig Toppere1cac152016-06-07 07:27:54 +00005986 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5987 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
5988 !strconcat(OpcodeStr,
5989 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
5990 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00005991 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00005992}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00005993}
Igor Breger15820b02015-07-01 13:24:28 +00005994
5995multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00005996 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
5997 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00005998 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00005999 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006000 // Operands for intrinsic are in 123 order to preserve passthu
6001 // semantics.
Craig Topperb16598d2017-09-01 07:58:16 +00006002 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
6003 (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006004 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00006005 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006006 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006007 (i32 imm:$rc))),
6008 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6009 _.FRC:$src3))),
6010 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006011 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006012
Craig Topperb16598d2017-09-01 07:58:16 +00006013 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
6014 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
6015 (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006016 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006017 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006018 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006019 (i32 imm:$rc))),
6020 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6021 _.FRC:$src1))),
6022 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006023 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006024
Craig Toppereec768b2017-09-06 03:35:58 +00006025 // One pattern is 312 order so that the load is in a different place from the
6026 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006027 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006028 (null_frag),
Craig Topperd9fe6642017-02-21 04:26:10 +00006029 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006030 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topper69e22782017-09-04 07:35:05 +00006031 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006032 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6033 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006034 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6035 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006036 }
Igor Breger15820b02015-07-01 13:24:28 +00006037}
6038
6039multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006040 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6041 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006042 let Predicates = [HasAVX512] in {
6043 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006044 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
6045 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006046 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006047 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
6048 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006049 }
6050}
6051
Craig Topperaf0b9922017-09-04 06:59:50 +00006052defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
Craig Toppera55b4832016-12-09 06:42:28 +00006053 X86FmaddRnds3>;
6054defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
6055 X86FmsubRnds3>;
6056defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
6057 X86FnmaddRnds1, X86FnmaddRnds3>;
6058defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
6059 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006060
6061//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006062// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6063//===----------------------------------------------------------------------===//
6064let Constraints = "$src1 = $dst" in {
6065multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6066 X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006067 // NOTE: The SDNode have the multiply operands first with the add last.
6068 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006069 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006070 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6071 (ins _.RC:$src2, _.RC:$src3),
6072 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006073 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006074 AVX512FMA3Base;
6075
Craig Toppere1cac152016-06-07 07:27:54 +00006076 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6077 (ins _.RC:$src2, _.MemOp:$src3),
6078 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006079 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Craig Toppere1cac152016-06-07 07:27:54 +00006080 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006081
Craig Toppere1cac152016-06-07 07:27:54 +00006082 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6083 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6084 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6085 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006086 (OpNode _.RC:$src2,
6087 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
6088 _.RC:$src1)>,
Craig Toppere1cac152016-06-07 07:27:54 +00006089 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006090 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006091}
6092} // Constraints = "$src1 = $dst"
6093
6094multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6095 AVX512VLVectorVTInfo _> {
6096 let Predicates = [HasIFMA] in {
6097 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6098 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6099 }
6100 let Predicates = [HasVLX, HasIFMA] in {
6101 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6102 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6103 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6104 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6105 }
6106}
6107
6108defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6109 avx512vl_i64_info>, VEX_W;
6110defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
6111 avx512vl_i64_info>, VEX_W;
6112
6113//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006114// AVX-512 Scalar convert from sign integer to float/double
6115//===----------------------------------------------------------------------===//
6116
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006117multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
6118 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6119 PatFrag ld_frag, string asm> {
6120 let hasSideEffects = 0 in {
6121 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6122 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006123 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006124 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006125 let mayLoad = 1 in
6126 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6127 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006128 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006129 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006130 } // hasSideEffects = 0
6131 let isCodeGenOnly = 1 in {
6132 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6133 (ins DstVT.RC:$src1, SrcRC:$src2),
6134 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6135 [(set DstVT.RC:$dst,
6136 (OpNode (DstVT.VT DstVT.RC:$src1),
6137 SrcRC:$src2,
6138 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6139
6140 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6141 (ins DstVT.RC:$src1, x86memop:$src2),
6142 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6143 [(set DstVT.RC:$dst,
6144 (OpNode (DstVT.VT DstVT.RC:$src1),
6145 (ld_frag addr:$src2),
6146 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6147 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006148}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006149
Igor Bregerabe4a792015-06-14 12:44:55 +00006150multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006151 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006152 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6153 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006154 !strconcat(asm,
6155 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006156 [(set DstVT.RC:$dst,
6157 (OpNode (DstVT.VT DstVT.RC:$src1),
6158 SrcRC:$src2,
6159 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
6160}
6161
6162multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006163 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6164 PatFrag ld_frag, string asm> {
6165 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
6166 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
6167 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006168}
6169
Andrew Trick15a47742013-10-09 05:11:10 +00006170let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00006171defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006172 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6173 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006174defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006175 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6176 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006177defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006178 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6179 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006180defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006181 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6182 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006183
Craig Topper8f85ad12016-11-14 02:46:58 +00006184def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6185 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6186def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6187 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6188
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006189def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6190 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6191def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006192 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006193def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6194 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6195def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006196 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006197
6198def : Pat<(f32 (sint_to_fp GR32:$src)),
6199 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6200def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006201 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006202def : Pat<(f64 (sint_to_fp GR32:$src)),
6203 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6204def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006205 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6206
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006207defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006208 v4f32x_info, i32mem, loadi32,
6209 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006210defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006211 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6212 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006213defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006214 i32mem, loadi32, "cvtusi2sd{l}">,
6215 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006216defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006217 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6218 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006219
Craig Topper8f85ad12016-11-14 02:46:58 +00006220def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6221 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6222def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6223 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6224
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006225def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6226 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6227def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6228 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6229def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6230 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6231def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6232 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6233
6234def : Pat<(f32 (uint_to_fp GR32:$src)),
6235 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6236def : Pat<(f32 (uint_to_fp GR64:$src)),
6237 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6238def : Pat<(f64 (uint_to_fp GR32:$src)),
6239 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6240def : Pat<(f64 (uint_to_fp GR64:$src)),
6241 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006242}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006243
6244//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006245// AVX-512 Scalar convert from float/double to integer
6246//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006247multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6248 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006249 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006250 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006251 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006252 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6253 EVEX, VEX_LIG;
6254 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6255 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006256 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006257 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006258 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006259 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006260 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006261 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006262 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006263 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006264 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006265}
Asaf Badouh2744d212015-09-20 14:31:19 +00006266
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006267// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006268defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006269 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006270 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006271defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006272 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006273 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006274defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006275 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006276 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006277defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006278 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006279 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006280defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006281 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006282 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006283defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006284 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006285 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006286defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006287 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006288 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006289defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006290 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006291 EVEX_CD8<64, CD8VT1>;
6292
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006293// The SSE version of these instructions are disabled for AVX512.
6294// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6295let Predicates = [HasAVX512] in {
6296 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006297 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006298 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6299 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006300 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006301 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006302 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6303 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006304 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006305 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006306 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6307 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006308 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006309 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006310 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6311 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006312} // HasAVX512
6313
Craig Topperac941b92016-09-25 16:33:53 +00006314let Predicates = [HasAVX512] in {
6315 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6316 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6317 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6318 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6319 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6320 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6321 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6322 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6323 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6324 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6325 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6326 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6327 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6328 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6329 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6330 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6331 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6332 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6333 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6334 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6335} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006336
Elad Cohen0c260102017-01-11 09:11:48 +00006337// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6338// which produce unnecessary vmovs{s,d} instructions
6339let Predicates = [HasAVX512] in {
6340def : Pat<(v4f32 (X86Movss
6341 (v4f32 VR128X:$dst),
6342 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6343 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6344
6345def : Pat<(v4f32 (X86Movss
6346 (v4f32 VR128X:$dst),
6347 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6348 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6349
6350def : Pat<(v2f64 (X86Movsd
6351 (v2f64 VR128X:$dst),
6352 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6353 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6354
6355def : Pat<(v2f64 (X86Movsd
6356 (v2f64 VR128X:$dst),
6357 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6358 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6359} // Predicates = [HasAVX512]
6360
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006361// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006362multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6363 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00006364 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006365let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006366 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006367 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6368 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006369 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006370 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006371 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6372 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006373 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006374 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006375 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006376 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006377
Igor Bregerc59b3a22016-08-03 10:58:05 +00006378 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6379 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6380 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6381 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6382 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006383 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6384 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006385
Craig Toppere1cac152016-06-07 07:27:54 +00006386 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006387 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6388 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6389 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6390 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6391 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6392 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6393 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6394 (i32 FROUND_NO_EXC)))]>,
6395 EVEX,VEX_LIG , EVEX_B;
6396 let mayLoad = 1, hasSideEffects = 0 in
6397 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006398 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006399 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6400 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006401
Craig Toppere1cac152016-06-07 07:27:54 +00006402 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006403} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006404}
6405
Asaf Badouh2744d212015-09-20 14:31:19 +00006406
Igor Bregerc59b3a22016-08-03 10:58:05 +00006407defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6408 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006409 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006410defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6411 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006412 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006413defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6414 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006415 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006416defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6417 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006418 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6419
Igor Bregerc59b3a22016-08-03 10:58:05 +00006420defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6421 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006422 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006423defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6424 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006425 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006426defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6427 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006428 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006429defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6430 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006431 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6432let Predicates = [HasAVX512] in {
6433 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006434 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006435 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6436 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006437 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006438 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006439 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6440 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006441 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006442 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006443 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6444 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006445 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006446 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006447 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6448 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006449} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006450//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006451// AVX-512 Convert form float to double and back
6452//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006453multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6454 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006455 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006456 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006457 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006458 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006459 (_Src.VT _Src.RC:$src2),
6460 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006461 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006462 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006463 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006464 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006465 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006466 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006467 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006468 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006469
Craig Topperd2011e32017-02-25 18:43:42 +00006470 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6471 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6472 (ins _.FRC:$src1, _Src.FRC:$src2),
6473 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6474 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6475 let mayLoad = 1 in
6476 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6477 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6478 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6479 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6480 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006481}
6482
Asaf Badouh2744d212015-09-20 14:31:19 +00006483// Scalar Coversion with SAE - suppress all exceptions
6484multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6485 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006486 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006487 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006488 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006489 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006490 (_Src.VT _Src.RC:$src2),
6491 (i32 FROUND_NO_EXC)))>,
6492 EVEX_4V, VEX_LIG, EVEX_B;
6493}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006494
Asaf Badouh2744d212015-09-20 14:31:19 +00006495// Scalar Conversion with rounding control (RC)
6496multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6497 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006498 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006499 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006500 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006501 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006502 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6503 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6504 EVEX_B, EVEX_RC;
6505}
Craig Toppera02e3942016-09-23 06:24:43 +00006506multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006507 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006508 X86VectorVTInfo _dst> {
6509 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006510 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006511 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006512 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006513 }
6514}
6515
Craig Toppera02e3942016-09-23 06:24:43 +00006516multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006517 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006518 X86VectorVTInfo _dst> {
6519 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006520 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006521 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006522 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006523 }
6524}
Craig Toppera02e3942016-09-23 06:24:43 +00006525defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006526 X86froundRnd, f64x_info, f32x_info>,
6527 NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00006528defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006529 X86fpextRnd,f32x_info, f64x_info >,
6530 NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00006531
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006532def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006533 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006534 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006535def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006536 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006537 Requires<[HasAVX512]>;
6538
6539def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006540 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006541 Requires<[HasAVX512, OptForSize]>;
6542
Asaf Badouh2744d212015-09-20 14:31:19 +00006543def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006544 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006545 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006546
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006547def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006548 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006549 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006550
6551def : Pat<(v4f32 (X86Movss
6552 (v4f32 VR128X:$dst),
6553 (v4f32 (scalar_to_vector
6554 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006555 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006556 Requires<[HasAVX512]>;
6557
6558def : Pat<(v2f64 (X86Movsd
6559 (v2f64 VR128X:$dst),
6560 (v2f64 (scalar_to_vector
6561 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006562 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006563 Requires<[HasAVX512]>;
6564
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006565//===----------------------------------------------------------------------===//
6566// AVX-512 Vector convert from signed/unsigned integer to float/double
6567// and from float/double to signed/unsigned integer
6568//===----------------------------------------------------------------------===//
6569
6570multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6571 X86VectorVTInfo _Src, SDNode OpNode,
6572 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006573 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006574
6575 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6576 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6577 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6578
6579 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006580 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006581 (_.VT (OpNode (_Src.VT
6582 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6583
6584 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006585 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006586 "${src}"##Broadcast, "${src}"##Broadcast,
6587 (_.VT (OpNode (_Src.VT
6588 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6589 ))>, EVEX, EVEX_B;
6590}
6591// Coversion with SAE - suppress all exceptions
6592multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6593 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6594 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6595 (ins _Src.RC:$src), OpcodeStr,
6596 "{sae}, $src", "$src, {sae}",
6597 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6598 (i32 FROUND_NO_EXC)))>,
6599 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006600}
6601
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006602// Conversion with rounding control (RC)
6603multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6604 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6605 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6606 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6607 "$rc, $src", "$src, $rc",
6608 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6609 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006610}
6611
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006612// Extend Float to Double
6613multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6614 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006615 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006616 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6617 X86vfpextRnd>, EVEX_V512;
6618 }
6619 let Predicates = [HasVLX] in {
6620 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006621 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006622 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006623 EVEX_V256;
6624 }
6625}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006626
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006627// Truncate Double to Float
6628multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6629 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006630 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006631 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6632 X86vfproundRnd>, EVEX_V512;
6633 }
6634 let Predicates = [HasVLX] in {
6635 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6636 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006637 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006638 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006639
6640 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6641 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6642 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6643 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6644 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6645 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6646 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6647 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006648 }
6649}
6650
6651defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6652 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6653defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6654 PS, EVEX_CD8<32, CD8VH>;
6655
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006656def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6657 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006658
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006659let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006660 let AddedComplexity = 15 in
6661 def : Pat<(X86vzmovl (v2f64 (bitconvert
6662 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6663 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006664 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6665 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006666 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6667 (VCVTPS2PDZ256rm addr:$src)>;
6668}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006669
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006670// Convert Signed/Unsigned Doubleword to Double
6671multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6672 SDNode OpNode128> {
6673 // No rounding in this op
6674 let Predicates = [HasAVX512] in
6675 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6676 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006677
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006678 let Predicates = [HasVLX] in {
6679 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006680 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006681 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6682 EVEX_V256;
6683 }
6684}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006685
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006686// Convert Signed/Unsigned Doubleword to Float
6687multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6688 SDNode OpNodeRnd> {
6689 let Predicates = [HasAVX512] in
6690 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6691 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6692 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006693
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006694 let Predicates = [HasVLX] in {
6695 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6696 EVEX_V128;
6697 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6698 EVEX_V256;
6699 }
6700}
6701
6702// Convert Float to Signed/Unsigned Doubleword with truncation
6703multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6704 SDNode OpNode, SDNode OpNodeRnd> {
6705 let Predicates = [HasAVX512] in {
6706 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6707 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6708 OpNodeRnd>, EVEX_V512;
6709 }
6710 let Predicates = [HasVLX] in {
6711 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6712 EVEX_V128;
6713 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6714 EVEX_V256;
6715 }
6716}
6717
6718// Convert Float to Signed/Unsigned Doubleword
6719multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6720 SDNode OpNode, SDNode OpNodeRnd> {
6721 let Predicates = [HasAVX512] in {
6722 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6723 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6724 OpNodeRnd>, EVEX_V512;
6725 }
6726 let Predicates = [HasVLX] in {
6727 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6728 EVEX_V128;
6729 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6730 EVEX_V256;
6731 }
6732}
6733
6734// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006735multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6736 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006737 let Predicates = [HasAVX512] in {
6738 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6739 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6740 OpNodeRnd>, EVEX_V512;
6741 }
6742 let Predicates = [HasVLX] in {
6743 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006744 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006745 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6746 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006747 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6748 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006749 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6750 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006751
6752 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6753 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6754 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6755 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6756 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6757 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6758 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6759 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006760 }
6761}
6762
6763// Convert Double to Signed/Unsigned Doubleword
6764multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6765 SDNode OpNode, SDNode OpNodeRnd> {
6766 let Predicates = [HasAVX512] in {
6767 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6768 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6769 OpNodeRnd>, EVEX_V512;
6770 }
6771 let Predicates = [HasVLX] in {
6772 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6773 // memory forms of these instructions in Asm Parcer. They have the same
6774 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6775 // due to the same reason.
6776 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6777 "{1to2}", "{x}">, EVEX_V128;
6778 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6779 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006780
6781 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6782 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6783 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6784 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6785 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6786 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6787 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6788 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006789 }
6790}
6791
6792// Convert Double to Signed/Unsigned Quardword
6793multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6794 SDNode OpNode, SDNode OpNodeRnd> {
6795 let Predicates = [HasDQI] in {
6796 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6797 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6798 OpNodeRnd>, EVEX_V512;
6799 }
6800 let Predicates = [HasDQI, HasVLX] in {
6801 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6802 EVEX_V128;
6803 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6804 EVEX_V256;
6805 }
6806}
6807
6808// Convert Double to Signed/Unsigned Quardword with truncation
6809multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6810 SDNode OpNode, SDNode OpNodeRnd> {
6811 let Predicates = [HasDQI] in {
6812 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6813 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6814 OpNodeRnd>, EVEX_V512;
6815 }
6816 let Predicates = [HasDQI, HasVLX] in {
6817 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6818 EVEX_V128;
6819 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6820 EVEX_V256;
6821 }
6822}
6823
6824// Convert Signed/Unsigned Quardword to Double
6825multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6826 SDNode OpNode, SDNode OpNodeRnd> {
6827 let Predicates = [HasDQI] in {
6828 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6829 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6830 OpNodeRnd>, EVEX_V512;
6831 }
6832 let Predicates = [HasDQI, HasVLX] in {
6833 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6834 EVEX_V128;
6835 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6836 EVEX_V256;
6837 }
6838}
6839
6840// Convert Float to Signed/Unsigned Quardword
6841multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6842 SDNode OpNode, SDNode OpNodeRnd> {
6843 let Predicates = [HasDQI] in {
6844 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6845 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6846 OpNodeRnd>, EVEX_V512;
6847 }
6848 let Predicates = [HasDQI, HasVLX] in {
6849 // Explicitly specified broadcast string, since we take only 2 elements
6850 // from v4f32x_info source
6851 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006852 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006853 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6854 EVEX_V256;
6855 }
6856}
6857
6858// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006859multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6860 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006861 let Predicates = [HasDQI] in {
6862 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6863 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6864 OpNodeRnd>, EVEX_V512;
6865 }
6866 let Predicates = [HasDQI, HasVLX] in {
6867 // Explicitly specified broadcast string, since we take only 2 elements
6868 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006869 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006870 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006871 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6872 EVEX_V256;
6873 }
6874}
6875
6876// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006877multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6878 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006879 let Predicates = [HasDQI] in {
6880 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6881 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6882 OpNodeRnd>, EVEX_V512;
6883 }
6884 let Predicates = [HasDQI, HasVLX] in {
6885 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6886 // memory forms of these instructions in Asm Parcer. They have the same
6887 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6888 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006889 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006890 "{1to2}", "{x}">, EVEX_V128;
6891 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6892 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006893
6894 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6895 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6896 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6897 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6898 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6899 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6900 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6901 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006902 }
6903}
6904
Simon Pilgrima3af7962016-11-24 12:13:46 +00006905defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006906 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006907
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006908defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6909 X86VSintToFpRnd>,
6910 PS, EVEX_CD8<32, CD8VF>;
6911
6912defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006913 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006914 XS, EVEX_CD8<32, CD8VF>;
6915
Simon Pilgrima3af7962016-11-24 12:13:46 +00006916defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006917 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006918 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6919
6920defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006921 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006922 EVEX_CD8<32, CD8VF>;
6923
Craig Topperf334ac192016-11-09 07:48:51 +00006924defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006925 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006926 EVEX_CD8<64, CD8VF>;
6927
Simon Pilgrima3af7962016-11-24 12:13:46 +00006928defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006929 XS, EVEX_CD8<32, CD8VH>;
6930
6931defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6932 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006933 EVEX_CD8<32, CD8VF>;
6934
Craig Topper19e04b62016-05-19 06:13:58 +00006935defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6936 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006937
Craig Topper19e04b62016-05-19 06:13:58 +00006938defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6939 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006940 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006941
Craig Topper19e04b62016-05-19 06:13:58 +00006942defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6943 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006944 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006945defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6946 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006947 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006948
Craig Topper19e04b62016-05-19 06:13:58 +00006949defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6950 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006951 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006952
Craig Topper19e04b62016-05-19 06:13:58 +00006953defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6954 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006955
Craig Topper19e04b62016-05-19 06:13:58 +00006956defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6957 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006958 PD, EVEX_CD8<64, CD8VF>;
6959
Craig Topper19e04b62016-05-19 06:13:58 +00006960defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6961 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006962
6963defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006964 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006965 PD, EVEX_CD8<64, CD8VF>;
6966
Craig Toppera39b6502016-12-10 06:02:48 +00006967defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006968 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006969
6970defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006971 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006972 PD, EVEX_CD8<64, CD8VF>;
6973
Craig Toppera39b6502016-12-10 06:02:48 +00006974defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006975 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006976
6977defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006978 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006979
6980defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006981 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006982
Simon Pilgrima3af7962016-11-24 12:13:46 +00006983defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006984 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006985
Simon Pilgrima3af7962016-11-24 12:13:46 +00006986defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006987 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006988
Craig Toppere38c57a2015-11-27 05:44:02 +00006989let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006990def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00006991 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006992 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6993 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006994
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006995def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
6996 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00006997 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
6998 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00006999
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007000def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7001 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007002 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7003 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007004
Simon Pilgrima3af7962016-11-24 12:13:46 +00007005def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007006 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7007 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7008 VR128X:$src, sub_xmm)))), sub_xmm)>;
7009
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007010def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7011 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007012 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7013 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007014
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007015def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7016 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007017 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7018 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007019
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007020def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7021 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007022 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7023 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007024
Simon Pilgrima3af7962016-11-24 12:13:46 +00007025def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007026 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7027 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7028 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007029}
7030
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007031let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007032 let AddedComplexity = 15 in {
7033 def : Pat<(X86vzmovl (v2i64 (bitconvert
7034 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007035 (VCVTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007036 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
7037 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007038 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007039 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007040 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007041 (VCVTTPD2DQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007042 def : Pat<(v4i32 (bitconvert (X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007043 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007044 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007045 }
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007046}
7047
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007048let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007049 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007050 (VCVTPD2PSZrm addr:$src)>;
7051 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7052 (VCVTPS2PDZrm addr:$src)>;
7053}
7054
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007055let Predicates = [HasDQI, HasVLX] in {
7056 let AddedComplexity = 15 in {
7057 def : Pat<(X86vzmovl (v2f64 (bitconvert
7058 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007059 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007060 def : Pat<(X86vzmovl (v2f64 (bitconvert
7061 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007062 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007063 }
7064}
7065
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007066let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007067def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7068 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7069 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7070 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7071
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007072def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7073 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7074 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7075 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7076
7077def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7078 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7079 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7080 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7081
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007082def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7083 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7084 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7085 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7086
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007087def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7088 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7089 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7090 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7091
7092def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7093 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7094 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7095 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7096
7097def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7098 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7099 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7100 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7101
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007102def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7103 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7104 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7105 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7106
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007107def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7108 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7109 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7110 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7111
7112def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7113 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7114 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7115 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7116
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007117def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7118 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7119 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7120 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7121
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007122def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7123 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7124 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7125 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7126}
7127
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007128//===----------------------------------------------------------------------===//
7129// Half precision conversion instructions
7130//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007131multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00007132 X86MemOperand x86memop, PatFrag ld_frag> {
7133 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7134 "vcvtph2ps", "$src", "$src",
7135 (X86cvtph2ps (_src.VT _src.RC:$src),
7136 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007137 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
7138 "vcvtph2ps", "$src", "$src",
7139 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
7140 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00007141}
7142
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007143multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00007144 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7145 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
7146 (X86cvtph2ps (_src.VT _src.RC:$src),
7147 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
7148
7149}
7150
7151let Predicates = [HasAVX512] in {
7152 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007153 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007154 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7155 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007156 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00007157 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7158 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
7159 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7160 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007161}
7162
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007163multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007164 X86MemOperand x86memop> {
7165 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007166 (ins _src.RC:$src1, i32u8imm:$src2),
7167 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007168 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007169 (i32 imm:$src2)),
Craig Topper75370b92017-09-19 17:19:45 +00007170 NoItinerary, 0, 0>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00007171 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7172 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7173 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7174 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007175 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00007176 addr:$dst)]>;
7177 let hasSideEffects = 0, mayStore = 1 in
7178 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7179 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7180 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
7181 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007182}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007183multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007184 let hasSideEffects = 0 in
7185 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7186 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007187 (ins _src.RC:$src1, i32u8imm:$src2),
7188 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00007189 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007190}
7191let Predicates = [HasAVX512] in {
7192 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7193 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7194 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7195 let Predicates = [HasVLX] in {
7196 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7197 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007198 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007199 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7200 }
7201}
Asaf Badouh2489f352015-12-02 08:17:51 +00007202
Craig Topper9820e342016-09-20 05:44:47 +00007203// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007204let Predicates = [HasVLX] in {
7205 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7206 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7207 // configurations we support (the default). However, falling back to MXCSR is
7208 // more consistent with other instructions, which are always controlled by it.
7209 // It's encoded as 0b100.
7210 def : Pat<(fp_to_f16 FR32X:$src),
7211 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7212 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7213
7214 def : Pat<(f16_to_fp GR16:$src),
7215 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7216 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7217
7218 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7219 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7220 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7221}
7222
Craig Topper9820e342016-09-20 05:44:47 +00007223// Patterns for matching float to half-float conversion when AVX512 is supported
7224// but F16C isn't. In that case we have to use 512-bit vectors.
7225let Predicates = [HasAVX512, NoVLX, NoF16C] in {
7226 def : Pat<(fp_to_f16 FR32X:$src),
7227 (i16 (EXTRACT_SUBREG
7228 (VMOVPDI2DIZrr
7229 (v8i16 (EXTRACT_SUBREG
7230 (VCVTPS2PHZrr
7231 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7232 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7233 sub_xmm), 4), sub_xmm))), sub_16bit))>;
7234
7235 def : Pat<(f16_to_fp GR16:$src),
7236 (f32 (COPY_TO_REGCLASS
7237 (v4f32 (EXTRACT_SUBREG
7238 (VCVTPH2PSZrr
7239 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
7240 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
7241 sub_xmm)), sub_xmm)), FR32X))>;
7242
7243 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7244 (f32 (COPY_TO_REGCLASS
7245 (v4f32 (EXTRACT_SUBREG
7246 (VCVTPH2PSZrr
7247 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7248 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7249 sub_xmm), 4)), sub_xmm)), FR32X))>;
7250}
7251
Asaf Badouh2489f352015-12-02 08:17:51 +00007252// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007253multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007254 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00007255 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007256 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7257 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007258 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007259 Sched<[WriteFAdd]>;
7260}
7261
7262let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007263 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007264 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007265 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007266 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007267 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007268 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007269 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007270 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7271}
7272
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007273let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7274 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007275 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007276 EVEX_CD8<32, CD8VT1>;
7277 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007278 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007279 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7280 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007281 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007282 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007283 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007284 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007285 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007286 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7287 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007288 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007289 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7290 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007291 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007292 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7293 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007294 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007295
Ayman Musa02f95332017-01-04 08:21:54 +00007296 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7297 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007298 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007299 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7300 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007301 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7302 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007303}
Michael Liao5bf95782014-12-04 05:20:33 +00007304
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007305/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007306multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7307 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007308 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007309 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7310 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7311 "$src2, $src1", "$src1, $src2",
7312 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007313 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007314 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007315 "$src2, $src1", "$src1, $src2",
7316 (OpNode (_.VT _.RC:$src1),
7317 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007318}
7319}
7320
Asaf Badouheaf2da12015-09-21 10:23:53 +00007321defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007322 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007323defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007324 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007325defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007326 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007327defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007328 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007329
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007330/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7331multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007332 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007333 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007334 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7335 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7336 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007337 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7338 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7339 (OpNode (_.FloatVT
7340 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
7341 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7342 (ins _.ScalarMemOp:$src), OpcodeStr,
7343 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7344 (OpNode (_.FloatVT
7345 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7346 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007347 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007348}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007349
7350multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7351 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
7352 EVEX_V512, EVEX_CD8<32, CD8VF>;
7353 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
7354 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
7355
7356 // Define only if AVX512VL feature is present.
7357 let Predicates = [HasVLX] in {
7358 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7359 OpNode, v4f32x_info>,
7360 EVEX_V128, EVEX_CD8<32, CD8VF>;
7361 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7362 OpNode, v8f32x_info>,
7363 EVEX_V256, EVEX_CD8<32, CD8VF>;
7364 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7365 OpNode, v2f64x_info>,
7366 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7367 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7368 OpNode, v4f64x_info>,
7369 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7370 }
7371}
7372
7373defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
7374defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007375
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007376/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007377multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7378 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007379 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007380 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7381 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7382 "$src2, $src1", "$src1, $src2",
7383 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
7384 (i32 FROUND_CURRENT))>;
7385
7386 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7387 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007388 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007389 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007390 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007391
7392 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007393 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007394 "$src2, $src1", "$src1, $src2",
7395 (OpNode (_.VT _.RC:$src1),
7396 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7397 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007398 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007399}
7400
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007401multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7402 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7403 EVEX_CD8<32, CD8VT1>;
7404 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7405 EVEX_CD8<64, CD8VT1>, VEX_W;
7406}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007407
Craig Toppere1cac152016-06-07 07:27:54 +00007408let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007409 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7410 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7411}
Igor Breger8352a0d2015-07-28 06:53:28 +00007412
7413defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007414/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007415
7416multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7417 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007418 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007419 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7420 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7421 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7422
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007423 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7424 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7425 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007426 (bitconvert (_.LdFrag addr:$src))),
7427 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007428
7429 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007430 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007431 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007432 (OpNode (_.FloatVT
7433 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7434 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007435 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007436}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007437multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7438 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007439 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007440 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7441 (ins _.RC:$src), OpcodeStr,
7442 "{sae}, $src", "$src, {sae}",
7443 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7444}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007445
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007446multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7447 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007448 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7449 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007450 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007451 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7452 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007453}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007454
Asaf Badouh402ebb32015-06-03 13:41:48 +00007455multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7456 SDNode OpNode> {
7457 // Define only if AVX512VL feature is present.
7458 let Predicates = [HasVLX] in {
7459 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7460 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7461 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7462 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7463 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7464 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7465 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7466 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7467 }
7468}
Craig Toppere1cac152016-06-07 07:27:54 +00007469let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007470
Asaf Badouh402ebb32015-06-03 13:41:48 +00007471 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7472 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7473 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7474}
7475defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7476 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7477
7478multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7479 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007480 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007481 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7482 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7483 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7484 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007485}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007486
Robert Khasanoveb126392014-10-28 18:15:20 +00007487multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7488 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007489 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007490 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007491 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7492 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007493 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7494 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7495 (OpNode (_.FloatVT
7496 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007497
Craig Toppere1cac152016-06-07 07:27:54 +00007498 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7499 (ins _.ScalarMemOp:$src), OpcodeStr,
7500 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7501 (OpNode (_.FloatVT
7502 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7503 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007504 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007505}
7506
Robert Khasanoveb126392014-10-28 18:15:20 +00007507multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7508 SDNode OpNode> {
7509 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7510 v16f32_info>,
7511 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7512 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7513 v8f64_info>,
7514 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7515 // Define only if AVX512VL feature is present.
7516 let Predicates = [HasVLX] in {
7517 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7518 OpNode, v4f32x_info>,
7519 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7520 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7521 OpNode, v8f32x_info>,
7522 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7523 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7524 OpNode, v2f64x_info>,
7525 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7526 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7527 OpNode, v4f64x_info>,
7528 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7529 }
7530}
7531
Asaf Badouh402ebb32015-06-03 13:41:48 +00007532multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7533 SDNode OpNodeRnd> {
7534 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7535 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7536 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7537 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7538}
7539
Igor Breger4c4cd782015-09-20 09:13:41 +00007540multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7541 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007542 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007543 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7544 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7545 "$src2, $src1", "$src1, $src2",
7546 (OpNodeRnd (_.VT _.RC:$src1),
7547 (_.VT _.RC:$src2),
7548 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007549 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7550 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7551 "$src2, $src1", "$src1, $src2",
7552 (OpNodeRnd (_.VT _.RC:$src1),
7553 (_.VT (scalar_to_vector
7554 (_.ScalarLdFrag addr:$src2))),
7555 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007556
7557 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7558 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7559 "$rc, $src2, $src1", "$src1, $src2, $rc",
7560 (OpNodeRnd (_.VT _.RC:$src1),
7561 (_.VT _.RC:$src2),
7562 (i32 imm:$rc))>,
7563 EVEX_B, EVEX_RC;
7564
Craig Toppere1cac152016-06-07 07:27:54 +00007565 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007566 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007567 (ins _.FRC:$src1, _.FRC:$src2),
7568 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7569
7570 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007571 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007572 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7573 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7574 }
Craig Topper176f3312017-02-25 19:18:11 +00007575 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007576
7577 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7578 (!cast<Instruction>(NAME#SUFF#Zr)
7579 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7580
7581 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7582 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007583 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007584}
7585
7586multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7587 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007588 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS,
7589 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007590 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007591 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
7592 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007593}
7594
Asaf Badouh402ebb32015-06-03 13:41:48 +00007595defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7596 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007597
Igor Breger4c4cd782015-09-20 09:13:41 +00007598defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007599
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007600let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007601 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007602 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007603 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007604 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007605 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007606 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007607 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007608 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007609 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007610 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007611}
7612
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007613multiclass
7614avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007615
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007616 let ExeDomain = _.ExeDomain in {
7617 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7618 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7619 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007620 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007621 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7622
7623 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7624 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007625 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7626 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007627 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007628
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007629 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007630 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7631 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007632 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007633 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007634 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7635 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7636 }
7637 let Predicates = [HasAVX512] in {
7638 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7639 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007640 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007641 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7642 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007643 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007644 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7645 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007646 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007647 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7648 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7649 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7650 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7651 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7652 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7653
7654 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7655 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007656 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007657 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7658 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007659 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007660 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7661 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007662 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007663 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7664 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7665 addr:$src, (i32 0x4))), _.FRC)>;
7666 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7667 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7668 addr:$src, (i32 0xc))), _.FRC)>;
7669 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007670}
7671
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007672defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7673 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007674
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007675defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7676 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007677
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007678//-------------------------------------------------
7679// Integer truncate and extend operations
7680//-------------------------------------------------
7681
Igor Breger074a64e2015-07-24 17:24:15 +00007682multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7683 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7684 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007685 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007686 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7687 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7688 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7689 EVEX, T8XS;
7690
Craig Topper52e2e832016-07-22 05:46:44 +00007691 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7692 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007693 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7694 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007695 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007696 []>, EVEX;
7697
Igor Breger074a64e2015-07-24 17:24:15 +00007698 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7699 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007700 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007701 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007702 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007703}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007704
Igor Breger074a64e2015-07-24 17:24:15 +00007705multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7706 X86VectorVTInfo DestInfo,
7707 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007708
Igor Breger074a64e2015-07-24 17:24:15 +00007709 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7710 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7711 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007712
Igor Breger074a64e2015-07-24 17:24:15 +00007713 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7714 (SrcInfo.VT SrcInfo.RC:$src)),
7715 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7716 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7717}
7718
Igor Breger074a64e2015-07-24 17:24:15 +00007719multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7720 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7721 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7722 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7723 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7724 Predicate prd = HasAVX512>{
7725
7726 let Predicates = [HasVLX, prd] in {
7727 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7728 DestInfoZ128, x86memopZ128>,
7729 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7730 truncFrag, mtruncFrag>, EVEX_V128;
7731
7732 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7733 DestInfoZ256, x86memopZ256>,
7734 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7735 truncFrag, mtruncFrag>, EVEX_V256;
7736 }
7737 let Predicates = [prd] in
7738 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7739 DestInfoZ, x86memopZ>,
7740 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7741 truncFrag, mtruncFrag>, EVEX_V512;
7742}
7743
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007744multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7745 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007746 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7747 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007748 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007749}
7750
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007751multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7752 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007753 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7754 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007755 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007756}
7757
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007758multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7759 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007760 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7761 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007762 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007763}
7764
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007765multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7766 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007767 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7768 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007769 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007770}
7771
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007772multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7773 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007774 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7775 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007776 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007777}
7778
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007779multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7780 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007781 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7782 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007783 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007784}
7785
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007786defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7787 truncstorevi8, masked_truncstorevi8>;
7788defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7789 truncstore_s_vi8, masked_truncstore_s_vi8>;
7790defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7791 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007792
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007793defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7794 truncstorevi16, masked_truncstorevi16>;
7795defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7796 truncstore_s_vi16, masked_truncstore_s_vi16>;
7797defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7798 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007799
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007800defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7801 truncstorevi32, masked_truncstorevi32>;
7802defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7803 truncstore_s_vi32, masked_truncstore_s_vi32>;
7804defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7805 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007806
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007807defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7808 truncstorevi8, masked_truncstorevi8>;
7809defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7810 truncstore_s_vi8, masked_truncstore_s_vi8>;
7811defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7812 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007813
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007814defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7815 truncstorevi16, masked_truncstorevi16>;
7816defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7817 truncstore_s_vi16, masked_truncstore_s_vi16>;
7818defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7819 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007820
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007821defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7822 truncstorevi8, masked_truncstorevi8>;
7823defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7824 truncstore_s_vi8, masked_truncstore_s_vi8>;
7825defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7826 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007827
Zvi Rackover25799d92017-09-07 07:40:34 +00007828def : Pat<(v16i16 (fp_to_uint (v16f32 VR512:$src1))),
7829 (VPMOVDWZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
7830def : Pat<(v16i8 (fp_to_uint (v16f32 VR512:$src1))),
7831 (VPMOVDBZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
7832
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007833let Predicates = [HasAVX512, NoVLX] in {
7834def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7835 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007836 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007837 VR256X:$src, sub_ymm)))), sub_xmm))>;
7838def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7839 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007840 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007841 VR256X:$src, sub_ymm)))), sub_xmm))>;
7842}
7843
7844let Predicates = [HasBWI, NoVLX] in {
7845def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007846 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007847 VR256X:$src, sub_ymm))), sub_xmm))>;
7848}
7849
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007850multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007851 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007852 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007853 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007854 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7855 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7856 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7857 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007858
Craig Toppere1cac152016-06-07 07:27:54 +00007859 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7860 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7861 (DestInfo.VT (LdFrag addr:$src))>,
7862 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007863 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007864}
7865
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007866multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007867 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007868 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7869 let Predicates = [HasVLX, HasBWI] in {
7870 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007871 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007872 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007873
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007874 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007875 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007876 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7877 }
7878 let Predicates = [HasBWI] in {
7879 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007880 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007881 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7882 }
7883}
7884
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007885multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007886 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007887 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7888 let Predicates = [HasVLX, HasAVX512] in {
7889 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007890 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007891 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7892
7893 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007894 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007895 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7896 }
7897 let Predicates = [HasAVX512] in {
7898 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007899 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007900 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7901 }
7902}
7903
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007904multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007905 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007906 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7907 let Predicates = [HasVLX, HasAVX512] in {
7908 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007909 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007910 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7911
7912 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007913 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007914 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7915 }
7916 let Predicates = [HasAVX512] in {
7917 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007918 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007919 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7920 }
7921}
7922
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007923multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007924 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007925 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7926 let Predicates = [HasVLX, HasAVX512] in {
7927 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007928 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007929 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7930
7931 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007932 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007933 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7934 }
7935 let Predicates = [HasAVX512] in {
7936 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007937 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007938 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7939 }
7940}
7941
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007942multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007943 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007944 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7945 let Predicates = [HasVLX, HasAVX512] in {
7946 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007947 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007948 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7949
7950 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007951 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007952 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7953 }
7954 let Predicates = [HasAVX512] in {
7955 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007956 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007957 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7958 }
7959}
7960
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007961multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007962 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007963 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7964
7965 let Predicates = [HasVLX, HasAVX512] in {
7966 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007967 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007968 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7969
7970 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007971 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007972 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7973 }
7974 let Predicates = [HasAVX512] in {
7975 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007976 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007977 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
7978 }
7979}
7980
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007981defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
7982defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
7983defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
7984defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
7985defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
7986defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007987
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007988defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
7989defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
7990defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
7991defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
7992defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
7993defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007994
Igor Breger2ba64ab2016-05-22 10:21:04 +00007995// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00007996multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
7997 X86VectorVTInfo From, PatFrag LdFrag> {
7998 def : Pat<(To.VT (LdFrag addr:$src)),
7999 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
8000 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
8001 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
8002 To.KRC:$mask, addr:$src)>;
8003 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
8004 To.ImmAllZerosV)),
8005 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
8006 addr:$src)>;
8007}
8008
8009let Predicates = [HasVLX, HasBWI] in {
8010 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
8011 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
8012}
8013let Predicates = [HasBWI] in {
8014 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
8015}
8016let Predicates = [HasVLX, HasAVX512] in {
8017 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
8018 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
8019 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
8020 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
8021 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
8022 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
8023 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
8024 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
8025 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
8026 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
8027}
8028let Predicates = [HasAVX512] in {
8029 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
8030 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
8031 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
8032 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
8033 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
8034}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008035
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008036multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8037 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008038 // 128-bit patterns
8039 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008040 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008041 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008042 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008043 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008044 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008045 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008046 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008047 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008048 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008049 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8050 }
8051 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008052 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008053 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008054 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008055 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008056 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008057 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008058 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008059 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8060
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008061 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008062 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008063 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008064 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008065 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008066 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008067 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008068 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8069
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008070 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008071 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008072 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008073 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008074 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008075 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008076 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008077 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008078 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008079 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8080
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008081 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008082 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008083 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008084 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008085 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008086 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008087 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008088 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8089
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008090 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008091 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008092 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008093 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008094 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008095 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008096 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008097 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008098 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008099 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8100 }
8101 // 256-bit patterns
8102 let Predicates = [HasVLX, HasBWI] in {
8103 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8104 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8105 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8106 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8107 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8108 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8109 }
8110 let Predicates = [HasVLX] in {
8111 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8112 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8113 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8114 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8115 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8116 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8117 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8118 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8119
8120 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8121 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8122 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8123 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8124 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8125 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8126 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8127 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8128
8129 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8130 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8131 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8132 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8133 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8134 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8135
8136 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8137 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8138 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8139 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8140 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8141 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8142 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8143 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8144
8145 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8146 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8147 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8148 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8149 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8150 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8151 }
8152 // 512-bit patterns
8153 let Predicates = [HasBWI] in {
8154 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8155 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8156 }
8157 let Predicates = [HasAVX512] in {
8158 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8159 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8160
8161 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8162 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008163 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8164 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008165
8166 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8167 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8168
8169 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8170 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8171
8172 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8173 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8174 }
8175}
8176
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008177defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8178defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008179
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008180//===----------------------------------------------------------------------===//
8181// GATHER - SCATTER Operations
8182
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008183multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8184 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008185 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8186 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008187 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
8188 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008189 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008190 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008191 [(set _.RC:$dst, _.KRCWM:$mask_wb,
8192 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
8193 vectoraddr:$src2))]>, EVEX, EVEX_K,
8194 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008195}
Cameron McInally45325962014-03-26 13:50:50 +00008196
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008197multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8198 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8199 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008200 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008201 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008202 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008203let Predicates = [HasVLX] in {
8204 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008205 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008206 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008207 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008208 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008209 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008210 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008211 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008212}
Cameron McInally45325962014-03-26 13:50:50 +00008213}
8214
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008215multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8216 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008217 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008218 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008219 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008220 mgatherv8i64>, EVEX_V512;
8221let Predicates = [HasVLX] in {
8222 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008223 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008224 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008225 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008226 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008227 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008228 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00008229 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008230}
Cameron McInally45325962014-03-26 13:50:50 +00008231}
Michael Liao5bf95782014-12-04 05:20:33 +00008232
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008233
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008234defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8235 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8236
8237defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8238 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008239
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008240multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8241 X86MemOperand memop, PatFrag ScatterNode> {
8242
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008243let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008244
8245 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8246 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008247 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008248 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8249 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8250 _.KRCWM:$mask, vectoraddr:$dst))]>,
8251 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008252}
8253
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008254multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8255 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8256 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008257 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008258 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008259 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008260let Predicates = [HasVLX] in {
8261 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008262 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008263 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008264 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008265 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008266 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008267 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008268 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008269}
Cameron McInally45325962014-03-26 13:50:50 +00008270}
8271
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008272multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8273 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008274 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008275 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008276 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008277 mscatterv8i64>, EVEX_V512;
8278let Predicates = [HasVLX] in {
8279 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008280 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008281 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008282 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008283 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008284 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008285 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8286 vx64xmem, mscatterv2i64>, EVEX_V128;
8287}
Cameron McInally45325962014-03-26 13:50:50 +00008288}
8289
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008290defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8291 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008292
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008293defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8294 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008295
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008296// prefetch
8297multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8298 RegisterClass KRC, X86MemOperand memop> {
8299 let Predicates = [HasPFI], hasSideEffects = 1 in
8300 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008301 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008302 []>, EVEX, EVEX_K;
8303}
8304
8305defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008306 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008307
8308defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008309 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008310
8311defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008312 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008313
8314defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008315 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008316
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008317defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008318 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008319
8320defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008321 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008322
8323defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008324 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008325
8326defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008327 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008328
8329defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008330 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008331
8332defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008333 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008334
8335defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008336 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008337
8338defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008339 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008340
8341defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008342 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008343
8344defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008345 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008346
8347defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008348 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008349
8350defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008351 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008352
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008353// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00008354def v64i1sextv64i8 : PatLeaf<(v64i8
8355 (X86vsext
8356 (v64i1 (X86pcmpgtm
8357 (bc_v64i8 (v16i32 immAllZerosV)),
8358 VR512:$src))))>;
8359def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
8360def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
8361def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008362
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008363multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008364def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008365 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008366 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8367}
Michael Liao5bf95782014-12-04 05:20:33 +00008368
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008369// Use 512bit version to implement 128/256 bit in case NoVLX.
8370multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8371 X86VectorVTInfo _> {
8372
8373 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8374 (X86Info.VT (EXTRACT_SUBREG
8375 (_.VT (!cast<Instruction>(NAME#"Zrr")
8376 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8377 X86Info.SubRegIdx))>;
8378}
8379
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008380multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8381 string OpcodeStr, Predicate prd> {
8382let Predicates = [prd] in
8383 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8384
8385 let Predicates = [prd, HasVLX] in {
8386 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8387 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8388 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008389let Predicates = [prd, NoVLX] in {
8390 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8391 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8392 }
8393
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008394}
8395
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008396defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8397defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8398defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8399defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008400
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008401multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008402 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8403 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8404 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8405}
8406
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008407// Use 512bit version to implement 128/256 bit in case NoVLX.
8408multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008409 X86VectorVTInfo _> {
8410
8411 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8412 (_.KVT (COPY_TO_REGCLASS
8413 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008414 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008415 _.RC:$src, _.SubRegIdx)),
8416 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008417}
8418
8419multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008420 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8421 let Predicates = [prd] in
8422 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8423 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008424
8425 let Predicates = [prd, HasVLX] in {
8426 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008427 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008428 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008429 EVEX_V128;
8430 }
8431 let Predicates = [prd, NoVLX] in {
8432 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8433 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008434 }
8435}
8436
8437defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8438 avx512vl_i8_info, HasBWI>;
8439defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8440 avx512vl_i16_info, HasBWI>, VEX_W;
8441defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8442 avx512vl_i32_info, HasDQI>;
8443defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8444 avx512vl_i64_info, HasDQI>, VEX_W;
8445
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008446//===----------------------------------------------------------------------===//
8447// AVX-512 - COMPRESS and EXPAND
8448//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008449
Ayman Musad7a5ed42016-09-26 06:22:08 +00008450multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008451 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008452 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008453 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008454 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008455
Craig Toppere1cac152016-06-07 07:27:54 +00008456 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008457 def mr : AVX5128I<opc, MRMDestMem, (outs),
8458 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008459 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008460 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8461
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008462 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8463 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008464 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008465 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008466 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008467}
8468
Ayman Musad7a5ed42016-09-26 06:22:08 +00008469multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8470
8471 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8472 (_.VT _.RC:$src)),
8473 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8474 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8475}
8476
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008477multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8478 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008479 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8480 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008481
8482 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008483 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8484 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8485 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8486 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008487 }
8488}
8489
8490defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8491 EVEX;
8492defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8493 EVEX, VEX_W;
8494defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8495 EVEX;
8496defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8497 EVEX, VEX_W;
8498
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008499// expand
8500multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8501 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008502 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008503 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008504 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008505
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008506 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8507 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8508 (_.VT (X86expand (_.VT (bitconvert
8509 (_.LdFrag addr:$src1)))))>,
8510 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008511}
8512
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008513multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8514
8515 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8516 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8517 _.KRCWM:$mask, addr:$src)>;
8518
8519 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8520 (_.VT _.RC:$src0))),
8521 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8522 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8523}
8524
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008525multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8526 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008527 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8528 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008529
8530 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008531 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8532 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8533 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8534 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008535 }
8536}
8537
8538defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8539 EVEX;
8540defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8541 EVEX, VEX_W;
8542defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8543 EVEX;
8544defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8545 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008546
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008547//handle instruction reg_vec1 = op(reg_vec,imm)
8548// op(mem_vec,imm)
8549// op(broadcast(eltVt),imm)
8550//all instruction created with FROUND_CURRENT
8551multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008552 X86VectorVTInfo _>{
8553 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008554 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8555 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008556 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008557 (OpNode (_.VT _.RC:$src1),
8558 (i32 imm:$src2),
8559 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008560 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8561 (ins _.MemOp:$src1, i32u8imm:$src2),
8562 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8563 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8564 (i32 imm:$src2),
8565 (i32 FROUND_CURRENT))>;
8566 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8567 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8568 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8569 "${src1}"##_.BroadcastStr##", $src2",
8570 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8571 (i32 imm:$src2),
8572 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008573 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008574}
8575
8576//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8577multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8578 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008579 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008580 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8581 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008582 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008583 "$src1, {sae}, $src2",
8584 (OpNode (_.VT _.RC:$src1),
8585 (i32 imm:$src2),
8586 (i32 FROUND_NO_EXC))>, EVEX_B;
8587}
8588
8589multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8590 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8591 let Predicates = [prd] in {
8592 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8593 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8594 EVEX_V512;
8595 }
8596 let Predicates = [prd, HasVLX] in {
8597 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8598 EVEX_V128;
8599 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8600 EVEX_V256;
8601 }
8602}
8603
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008604//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8605// op(reg_vec2,mem_vec,imm)
8606// op(reg_vec2,broadcast(eltVt),imm)
8607//all instruction created with FROUND_CURRENT
8608multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008609 X86VectorVTInfo _>{
8610 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008611 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008612 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008613 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8614 (OpNode (_.VT _.RC:$src1),
8615 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008616 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008617 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008618 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8619 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8620 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8621 (OpNode (_.VT _.RC:$src1),
8622 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8623 (i32 imm:$src3),
8624 (i32 FROUND_CURRENT))>;
8625 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8626 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8627 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8628 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8629 (OpNode (_.VT _.RC:$src1),
8630 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8631 (i32 imm:$src3),
8632 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008633 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008634}
8635
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008636//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8637// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008638multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8639 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008640 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008641 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8642 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8643 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8644 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8645 (SrcInfo.VT SrcInfo.RC:$src2),
8646 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008647 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8648 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8649 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8650 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8651 (SrcInfo.VT (bitconvert
8652 (SrcInfo.LdFrag addr:$src2))),
8653 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008654 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008655}
8656
8657//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8658// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008659// op(reg_vec2,broadcast(eltVt),imm)
8660multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008661 X86VectorVTInfo _>:
8662 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8663
Craig Topper05948fb2016-08-02 05:11:15 +00008664 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008665 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8666 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8667 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8668 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8669 (OpNode (_.VT _.RC:$src1),
8670 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8671 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008672}
8673
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008674//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8675// op(reg_vec2,mem_scalar,imm)
8676//all instruction created with FROUND_CURRENT
8677multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008678 X86VectorVTInfo _> {
8679 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008680 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008681 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008682 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8683 (OpNode (_.VT _.RC:$src1),
8684 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008685 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008686 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008687 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008688 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008689 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8690 (OpNode (_.VT _.RC:$src1),
8691 (_.VT (scalar_to_vector
8692 (_.ScalarLdFrag addr:$src2))),
8693 (i32 imm:$src3),
8694 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008695 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008696}
8697
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008698//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8699multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8700 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008701 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008702 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008703 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008704 OpcodeStr, "$src3, {sae}, $src2, $src1",
8705 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008706 (OpNode (_.VT _.RC:$src1),
8707 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008708 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008709 (i32 FROUND_NO_EXC))>, EVEX_B;
8710}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008711//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8712multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8713 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008714 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008715 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8716 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008717 OpcodeStr, "$src3, {sae}, $src2, $src1",
8718 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008719 (OpNode (_.VT _.RC:$src1),
8720 (_.VT _.RC:$src2),
8721 (i32 imm:$src3),
8722 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008723}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008724
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008725multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8726 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008727 let Predicates = [prd] in {
8728 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008729 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008730 EVEX_V512;
8731
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008732 }
8733 let Predicates = [prd, HasVLX] in {
8734 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008735 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008736 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008737 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008738 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008739}
8740
Igor Breger2ae0fe32015-08-31 11:14:02 +00008741multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8742 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8743 let Predicates = [HasBWI] in {
8744 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8745 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8746 }
8747 let Predicates = [HasBWI, HasVLX] in {
8748 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8749 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8750 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8751 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8752 }
8753}
8754
Igor Breger00d9f842015-06-08 14:03:17 +00008755multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8756 bits<8> opc, SDNode OpNode>{
8757 let Predicates = [HasAVX512] in {
8758 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8759 }
8760 let Predicates = [HasAVX512, HasVLX] in {
8761 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8762 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8763 }
8764}
8765
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008766multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8767 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8768 let Predicates = [prd] in {
8769 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8770 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008771 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008772}
8773
Igor Breger1e58e8a2015-09-02 11:18:55 +00008774multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8775 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8776 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8777 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8778 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8779 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008780}
8781
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008782
Igor Breger1e58e8a2015-09-02 11:18:55 +00008783defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8784 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8785defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8786 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8787defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8788 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8789
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008790
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008791defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8792 0x50, X86VRange, HasDQI>,
8793 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8794defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8795 0x50, X86VRange, HasDQI>,
8796 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8797
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008798defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8799 0x51, X86VRange, HasDQI>,
8800 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8801defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8802 0x51, X86VRange, HasDQI>,
8803 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8804
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008805defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8806 0x57, X86Reduces, HasDQI>,
8807 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8808defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8809 0x57, X86Reduces, HasDQI>,
8810 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008811
Igor Breger1e58e8a2015-09-02 11:18:55 +00008812defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8813 0x27, X86GetMants, HasAVX512>,
8814 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8815defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8816 0x27, X86GetMants, HasAVX512>,
8817 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8818
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008819let Predicates = [HasAVX512] in {
8820def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008821 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008822def : Pat<(v16f32 (fnearbyint VR512:$src)),
8823 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8824def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008825 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008826def : Pat<(v16f32 (frint VR512:$src)),
8827 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8828def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008829 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008830
8831def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008832 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008833def : Pat<(v8f64 (fnearbyint VR512:$src)),
8834 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8835def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008836 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008837def : Pat<(v8f64 (frint VR512:$src)),
8838 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8839def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008840 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008841}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008842
Craig Topper42a53532017-08-16 23:38:25 +00008843multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8844 bits<8> opc>{
8845 let Predicates = [HasAVX512] in {
8846 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512;
8847
8848 }
8849 let Predicates = [HasAVX512, HasVLX] in {
8850 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256;
8851 }
8852}
8853
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008854defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8855 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8856defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8857 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8858defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8859 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8860defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8861 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008862
Craig Topperb561e662017-01-19 02:34:29 +00008863let Predicates = [HasAVX512] in {
8864// Provide fallback in case the load node that is used in the broadcast
8865// patterns above is used by additional users, which prevents the pattern
8866// selection.
8867def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8868 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8869 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8870 0)>;
8871def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8872 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8873 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8874 0)>;
8875
8876def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8877 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8878 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8879 0)>;
8880def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8881 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8882 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8883 0)>;
8884
8885def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8886 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8887 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8888 0)>;
8889
8890def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8891 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8892 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8893 0)>;
8894}
8895
Craig Topperc48fa892015-12-27 19:45:21 +00008896multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008897 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8898 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008899}
8900
Craig Topperc48fa892015-12-27 19:45:21 +00008901defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008902 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008903defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008904 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008905
Craig Topper7a299302016-06-09 07:06:38 +00008906defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008907 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008908 EVEX_CD8<8, CD8VF>;
8909
Igor Bregerf3ded812015-08-31 13:09:30 +00008910defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8911 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8912
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008913multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8914 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008915 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008916 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008917 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008918 "$src1", "$src1",
8919 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8920
Craig Toppere1cac152016-06-07 07:27:54 +00008921 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8922 (ins _.MemOp:$src1), OpcodeStr,
8923 "$src1", "$src1",
8924 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8925 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008926 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008927}
8928
8929multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8930 X86VectorVTInfo _> :
8931 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008932 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8933 (ins _.ScalarMemOp:$src1), OpcodeStr,
8934 "${src1}"##_.BroadcastStr,
8935 "${src1}"##_.BroadcastStr,
8936 (_.VT (OpNode (X86VBroadcast
8937 (_.ScalarLdFrag addr:$src1))))>,
8938 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008939}
8940
8941multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8942 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8943 let Predicates = [prd] in
8944 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8945
8946 let Predicates = [prd, HasVLX] in {
8947 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8948 EVEX_V256;
8949 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8950 EVEX_V128;
8951 }
8952}
8953
8954multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8955 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8956 let Predicates = [prd] in
8957 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8958 EVEX_V512;
8959
8960 let Predicates = [prd, HasVLX] in {
8961 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8962 EVEX_V256;
8963 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8964 EVEX_V128;
8965 }
8966}
8967
8968multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8969 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008970 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008971 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008972 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8973 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008974}
8975
8976multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8977 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008978 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
8979 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008980}
8981
8982multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
8983 bits<8> opc_d, bits<8> opc_q,
8984 string OpcodeStr, SDNode OpNode> {
8985 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
8986 HasAVX512>,
8987 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
8988 HasBWI>;
8989}
8990
Simon Pilgrimcf2da962017-03-14 21:26:58 +00008991defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00008992
Simon Pilgrimfea153f2017-05-06 19:11:59 +00008993// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
8994let Predicates = [HasAVX512, NoVLX] in {
8995 def : Pat<(v4i64 (abs VR256X:$src)),
8996 (EXTRACT_SUBREG
8997 (VPABSQZrr
8998 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
8999 sub_ymm)>;
9000 def : Pat<(v2i64 (abs VR128X:$src)),
9001 (EXTRACT_SUBREG
9002 (VPABSQZrr
9003 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9004 sub_xmm)>;
9005}
9006
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009007multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
9008
9009 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009010}
9011
9012defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
9013defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
9014
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009015// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9016let Predicates = [HasCDI, NoVLX] in {
9017 def : Pat<(v4i64 (ctlz VR256X:$src)),
9018 (EXTRACT_SUBREG
9019 (VPLZCNTQZrr
9020 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9021 sub_ymm)>;
9022 def : Pat<(v2i64 (ctlz VR128X:$src)),
9023 (EXTRACT_SUBREG
9024 (VPLZCNTQZrr
9025 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9026 sub_xmm)>;
9027
9028 def : Pat<(v8i32 (ctlz VR256X:$src)),
9029 (EXTRACT_SUBREG
9030 (VPLZCNTDZrr
9031 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9032 sub_ymm)>;
9033 def : Pat<(v4i32 (ctlz VR128X:$src)),
9034 (EXTRACT_SUBREG
9035 (VPLZCNTDZrr
9036 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9037 sub_xmm)>;
9038}
9039
Igor Breger24cab0f2015-11-16 07:22:00 +00009040//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009041// Counts number of ones - VPOPCNTD and VPOPCNTQ
9042//===---------------------------------------------------------------------===//
9043
9044multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9045 let Predicates = [HasVPOPCNTDQ] in
9046 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9047}
9048
9049// Use 512bit version to implement 128/256 bit.
9050multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9051 let Predicates = [prd] in {
9052 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9053 (EXTRACT_SUBREG
9054 (!cast<Instruction>(NAME # "Zrr")
9055 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9056 _.info256.RC:$src1,
9057 _.info256.SubRegIdx)),
9058 _.info256.SubRegIdx)>;
9059
9060 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9061 (EXTRACT_SUBREG
9062 (!cast<Instruction>(NAME # "Zrr")
9063 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9064 _.info128.RC:$src1,
9065 _.info128.SubRegIdx)),
9066 _.info128.SubRegIdx)>;
9067 }
9068}
9069
9070defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
9071 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
9072defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
9073 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9074
9075//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009076// Replicate Single FP - MOVSHDUP and MOVSLDUP
9077//===---------------------------------------------------------------------===//
9078multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9079 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
9080 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009081}
9082
9083defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
9084defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00009085
9086//===----------------------------------------------------------------------===//
9087// AVX-512 - MOVDDUP
9088//===----------------------------------------------------------------------===//
9089
9090multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
9091 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009092 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009093 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9094 (ins _.RC:$src), OpcodeStr, "$src", "$src",
9095 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00009096 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9097 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9098 (_.VT (OpNode (_.VT (scalar_to_vector
9099 (_.ScalarLdFrag addr:$src)))))>,
9100 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009101 }
Igor Breger1f782962015-11-19 08:26:56 +00009102}
9103
9104multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
9105 AVX512VLVectorVTInfo VTInfo> {
9106
9107 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
9108
9109 let Predicates = [HasAVX512, HasVLX] in {
9110 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
9111 EVEX_V256;
9112 defm Z128 : avx512_movddup_128<opc, OpcodeStr, OpNode, VTInfo.info128>,
9113 EVEX_V128;
9114 }
9115}
9116
9117multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9118 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
9119 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009120}
9121
9122defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
9123
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009124let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009125def : Pat<(X86Movddup (loadv2f64 addr:$src)),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009126 (VMOVDDUPZ128rm addr:$src)>;
Igor Breger1f782962015-11-19 08:26:56 +00009127def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009128 (VMOVDDUPZ128rm addr:$src)>;
9129def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9130 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperda84ff32017-01-07 22:20:23 +00009131
9132def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9133 (v2f64 VR128X:$src0)),
9134 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9135def : Pat<(vselect (v2i1 VK2WM:$mask), (X86Movddup (loadv2f64 addr:$src)),
9136 (bitconvert (v4i32 immAllZerosV))),
9137 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
9138
9139def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9140 (v2f64 VR128X:$src0)),
9141 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9142 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9143def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9144 (bitconvert (v4i32 immAllZerosV))),
9145 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9146
9147def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9148 (v2f64 VR128X:$src0)),
9149 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9150def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9151 (bitconvert (v4i32 immAllZerosV))),
9152 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009153}
Igor Breger1f782962015-11-19 08:26:56 +00009154
Igor Bregerf2460112015-07-26 14:41:44 +00009155//===----------------------------------------------------------------------===//
9156// AVX-512 - Unpack Instructions
9157//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009158defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9159 SSE_ALU_ITINS_S>;
9160defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9161 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009162
9163defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9164 SSE_INTALU_ITINS_P, HasBWI>;
9165defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9166 SSE_INTALU_ITINS_P, HasBWI>;
9167defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9168 SSE_INTALU_ITINS_P, HasBWI>;
9169defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9170 SSE_INTALU_ITINS_P, HasBWI>;
9171
9172defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9173 SSE_INTALU_ITINS_P, HasAVX512>;
9174defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9175 SSE_INTALU_ITINS_P, HasAVX512>;
9176defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9177 SSE_INTALU_ITINS_P, HasAVX512>;
9178defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9179 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009180
9181//===----------------------------------------------------------------------===//
9182// AVX-512 - Extract & Insert Integer Instructions
9183//===----------------------------------------------------------------------===//
9184
9185multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9186 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009187 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9188 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9189 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9190 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
9191 imm:$src2)))),
9192 addr:$dst)]>,
9193 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009194}
9195
9196multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9197 let Predicates = [HasBWI] in {
9198 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9199 (ins _.RC:$src1, u8imm:$src2),
9200 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9201 [(set GR32orGR64:$dst,
9202 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9203 EVEX, TAPD;
9204
9205 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9206 }
9207}
9208
9209multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9210 let Predicates = [HasBWI] in {
9211 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9212 (ins _.RC:$src1, u8imm:$src2),
9213 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9214 [(set GR32orGR64:$dst,
9215 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9216 EVEX, PD;
9217
Craig Topper99f6b622016-05-01 01:03:56 +00009218 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009219 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9220 (ins _.RC:$src1, u8imm:$src2),
9221 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009222 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009223
Igor Bregerdefab3c2015-10-08 12:55:01 +00009224 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9225 }
9226}
9227
9228multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9229 RegisterClass GRC> {
9230 let Predicates = [HasDQI] in {
9231 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9232 (ins _.RC:$src1, u8imm:$src2),
9233 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9234 [(set GRC:$dst,
9235 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9236 EVEX, TAPD;
9237
Craig Toppere1cac152016-06-07 07:27:54 +00009238 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9239 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9240 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9241 [(store (extractelt (_.VT _.RC:$src1),
9242 imm:$src2),addr:$dst)]>,
9243 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009244 }
9245}
9246
9247defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
9248defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
9249defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9250defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9251
9252multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9253 X86VectorVTInfo _, PatFrag LdFrag> {
9254 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9255 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9256 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9257 [(set _.RC:$dst,
9258 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9259 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9260}
9261
9262multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9263 X86VectorVTInfo _, PatFrag LdFrag> {
9264 let Predicates = [HasBWI] in {
9265 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9266 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9267 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9268 [(set _.RC:$dst,
9269 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9270
9271 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9272 }
9273}
9274
9275multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9276 X86VectorVTInfo _, RegisterClass GRC> {
9277 let Predicates = [HasDQI] in {
9278 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9279 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9280 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9281 [(set _.RC:$dst,
9282 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9283 EVEX_4V, TAPD;
9284
9285 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9286 _.ScalarLdFrag>, TAPD;
9287 }
9288}
9289
9290defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
9291 extloadi8>, TAPD;
9292defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
9293 extloadi16>, PD;
9294defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9295defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00009296//===----------------------------------------------------------------------===//
9297// VSHUFPS - VSHUFPD Operations
9298//===----------------------------------------------------------------------===//
9299multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9300 AVX512VLVectorVTInfo VTInfo_FP>{
9301 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
9302 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9303 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009304}
9305
9306defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9307defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009308//===----------------------------------------------------------------------===//
9309// AVX-512 - Byte shift Left/Right
9310//===----------------------------------------------------------------------===//
9311
9312multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9313 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9314 def rr : AVX512<opc, MRMr,
9315 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9316 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9317 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009318 def rm : AVX512<opc, MRMm,
9319 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9320 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9321 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009322 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9323 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009324}
9325
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009326multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009327 Format MRMm, string OpcodeStr, Predicate prd>{
9328 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009329 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009330 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009331 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009332 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009333 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009334 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009335 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009336 }
9337}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009338defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009339 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009340defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009341 HasBWI>, AVX512PDIi8Base, EVEX_4V;
9342
9343
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009344multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009345 string OpcodeStr, X86VectorVTInfo _dst,
9346 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009347 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009348 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009349 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009350 [(set _dst.RC:$dst,(_dst.VT
9351 (OpNode (_src.VT _src.RC:$src1),
9352 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009353 def rm : AVX512BI<opc, MRMSrcMem,
9354 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9355 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9356 [(set _dst.RC:$dst,(_dst.VT
9357 (OpNode (_src.VT _src.RC:$src1),
9358 (_src.VT (bitconvert
9359 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009360}
9361
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009362multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009363 string OpcodeStr, Predicate prd> {
9364 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009365 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9366 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009367 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009368 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9369 v32i8x_info>, EVEX_V256;
9370 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9371 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009372 }
9373}
9374
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009375defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009376 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009377
Craig Topper4e794c72017-02-19 19:36:58 +00009378// Transforms to swizzle an immediate to enable better matching when
9379// memory operand isn't in the right place.
9380def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9381 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9382 uint8_t Imm = N->getZExtValue();
9383 // Swap bits 1/4 and 3/6.
9384 uint8_t NewImm = Imm & 0xa5;
9385 if (Imm & 0x02) NewImm |= 0x10;
9386 if (Imm & 0x10) NewImm |= 0x02;
9387 if (Imm & 0x08) NewImm |= 0x40;
9388 if (Imm & 0x40) NewImm |= 0x08;
9389 return getI8Imm(NewImm, SDLoc(N));
9390}]>;
9391def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9392 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9393 uint8_t Imm = N->getZExtValue();
9394 // Swap bits 2/4 and 3/5.
9395 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009396 if (Imm & 0x04) NewImm |= 0x10;
9397 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009398 if (Imm & 0x08) NewImm |= 0x20;
9399 if (Imm & 0x20) NewImm |= 0x08;
9400 return getI8Imm(NewImm, SDLoc(N));
9401}]>;
Craig Topper48905772017-02-19 21:32:15 +00009402def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9403 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9404 uint8_t Imm = N->getZExtValue();
9405 // Swap bits 1/2 and 5/6.
9406 uint8_t NewImm = Imm & 0x99;
9407 if (Imm & 0x02) NewImm |= 0x04;
9408 if (Imm & 0x04) NewImm |= 0x02;
9409 if (Imm & 0x20) NewImm |= 0x40;
9410 if (Imm & 0x40) NewImm |= 0x20;
9411 return getI8Imm(NewImm, SDLoc(N));
9412}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009413def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9414 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9415 uint8_t Imm = N->getZExtValue();
9416 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9417 uint8_t NewImm = Imm & 0x81;
9418 if (Imm & 0x02) NewImm |= 0x04;
9419 if (Imm & 0x04) NewImm |= 0x10;
9420 if (Imm & 0x08) NewImm |= 0x40;
9421 if (Imm & 0x10) NewImm |= 0x02;
9422 if (Imm & 0x20) NewImm |= 0x08;
9423 if (Imm & 0x40) NewImm |= 0x20;
9424 return getI8Imm(NewImm, SDLoc(N));
9425}]>;
9426def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9427 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9428 uint8_t Imm = N->getZExtValue();
9429 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9430 uint8_t NewImm = Imm & 0x81;
9431 if (Imm & 0x02) NewImm |= 0x10;
9432 if (Imm & 0x04) NewImm |= 0x02;
9433 if (Imm & 0x08) NewImm |= 0x20;
9434 if (Imm & 0x10) NewImm |= 0x04;
9435 if (Imm & 0x20) NewImm |= 0x40;
9436 if (Imm & 0x40) NewImm |= 0x08;
9437 return getI8Imm(NewImm, SDLoc(N));
9438}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009439
Igor Bregerb4bb1902015-10-15 12:33:24 +00009440multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009441 X86VectorVTInfo _>{
9442 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009443 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9444 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009445 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009446 (OpNode (_.VT _.RC:$src1),
9447 (_.VT _.RC:$src2),
9448 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009449 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009450 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9451 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9452 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9453 (OpNode (_.VT _.RC:$src1),
9454 (_.VT _.RC:$src2),
9455 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009456 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009457 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9458 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9459 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9460 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9461 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9462 (OpNode (_.VT _.RC:$src1),
9463 (_.VT _.RC:$src2),
9464 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009465 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009466 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009467 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009468
9469 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009470 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9471 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9472 _.RC:$src1)),
9473 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9474 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9475 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9476 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9477 _.RC:$src1)),
9478 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9479 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009480
9481 // Additional patterns for matching loads in other positions.
9482 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9483 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9484 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9485 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9486 def : Pat<(_.VT (OpNode _.RC:$src1,
9487 (bitconvert (_.LdFrag addr:$src3)),
9488 _.RC:$src2, (i8 imm:$src4))),
9489 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9490 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9491
9492 // Additional patterns for matching zero masking with loads in other
9493 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009494 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9495 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9496 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9497 _.ImmAllZerosV)),
9498 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9499 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9500 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9501 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9502 _.RC:$src2, (i8 imm:$src4)),
9503 _.ImmAllZerosV)),
9504 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9505 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009506
9507 // Additional patterns for matching masked loads with different
9508 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009509 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9510 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9511 _.RC:$src2, (i8 imm:$src4)),
9512 _.RC:$src1)),
9513 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9514 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009515 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9516 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9517 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9518 _.RC:$src1)),
9519 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9520 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9521 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9522 (OpNode _.RC:$src2, _.RC:$src1,
9523 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9524 _.RC:$src1)),
9525 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9526 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9527 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9528 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9529 _.RC:$src1, (i8 imm:$src4)),
9530 _.RC:$src1)),
9531 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9532 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9533 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9534 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9535 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9536 _.RC:$src1)),
9537 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9538 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009539
9540 // Additional patterns for matching broadcasts in other positions.
9541 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9542 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9543 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9544 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9545 def : Pat<(_.VT (OpNode _.RC:$src1,
9546 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9547 _.RC:$src2, (i8 imm:$src4))),
9548 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9549 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9550
9551 // Additional patterns for matching zero masking with broadcasts in other
9552 // positions.
9553 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9554 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9555 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9556 _.ImmAllZerosV)),
9557 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9558 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9559 (VPTERNLOG321_imm8 imm:$src4))>;
9560 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9561 (OpNode _.RC:$src1,
9562 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9563 _.RC:$src2, (i8 imm:$src4)),
9564 _.ImmAllZerosV)),
9565 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9566 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9567 (VPTERNLOG132_imm8 imm:$src4))>;
9568
9569 // Additional patterns for matching masked broadcasts with different
9570 // operand orders.
9571 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9572 (OpNode _.RC:$src1,
9573 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9574 _.RC:$src2, (i8 imm:$src4)),
9575 _.RC:$src1)),
9576 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9577 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009578 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9579 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9580 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9581 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009582 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009583 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9584 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9585 (OpNode _.RC:$src2, _.RC:$src1,
9586 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9587 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009588 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009589 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9590 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9591 (OpNode _.RC:$src2,
9592 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9593 _.RC:$src1, (i8 imm:$src4)),
9594 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009595 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009596 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9597 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9598 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9599 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9600 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009601 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009602 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009603}
9604
9605multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9606 let Predicates = [HasAVX512] in
9607 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9608 let Predicates = [HasAVX512, HasVLX] in {
9609 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9610 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9611 }
9612}
9613
9614defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9615defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9616
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009617//===----------------------------------------------------------------------===//
9618// AVX-512 - FixupImm
9619//===----------------------------------------------------------------------===//
9620
9621multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009622 X86VectorVTInfo _>{
9623 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009624 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9625 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9626 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9627 (OpNode (_.VT _.RC:$src1),
9628 (_.VT _.RC:$src2),
9629 (_.IntVT _.RC:$src3),
9630 (i32 imm:$src4),
9631 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009632 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9633 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9634 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9635 (OpNode (_.VT _.RC:$src1),
9636 (_.VT _.RC:$src2),
9637 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9638 (i32 imm:$src4),
9639 (i32 FROUND_CURRENT))>;
9640 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9641 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9642 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9643 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9644 (OpNode (_.VT _.RC:$src1),
9645 (_.VT _.RC:$src2),
9646 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9647 (i32 imm:$src4),
9648 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009649 } // Constraints = "$src1 = $dst"
9650}
9651
9652multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009653 SDNode OpNode, X86VectorVTInfo _>{
9654let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009655 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9656 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009657 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009658 "$src2, $src3, {sae}, $src4",
9659 (OpNode (_.VT _.RC:$src1),
9660 (_.VT _.RC:$src2),
9661 (_.IntVT _.RC:$src3),
9662 (i32 imm:$src4),
9663 (i32 FROUND_NO_EXC))>, EVEX_B;
9664 }
9665}
9666
9667multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9668 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009669 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9670 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009671 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9672 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9673 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9674 (OpNode (_.VT _.RC:$src1),
9675 (_.VT _.RC:$src2),
9676 (_src3VT.VT _src3VT.RC:$src3),
9677 (i32 imm:$src4),
9678 (i32 FROUND_CURRENT))>;
9679
9680 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9681 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9682 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9683 "$src2, $src3, {sae}, $src4",
9684 (OpNode (_.VT _.RC:$src1),
9685 (_.VT _.RC:$src2),
9686 (_src3VT.VT _src3VT.RC:$src3),
9687 (i32 imm:$src4),
9688 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009689 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9690 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9691 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9692 (OpNode (_.VT _.RC:$src1),
9693 (_.VT _.RC:$src2),
9694 (_src3VT.VT (scalar_to_vector
9695 (_src3VT.ScalarLdFrag addr:$src3))),
9696 (i32 imm:$src4),
9697 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009698 }
9699}
9700
9701multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9702 let Predicates = [HasAVX512] in
9703 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9704 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9705 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9706 let Predicates = [HasAVX512, HasVLX] in {
9707 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9708 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9709 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9710 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9711 }
9712}
9713
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009714defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9715 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009716 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009717defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9718 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009719 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009720defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009721 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009722defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009723 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009724
9725
9726
9727// Patterns used to select SSE scalar fp arithmetic instructions from
9728// either:
9729//
9730// (1) a scalar fp operation followed by a blend
9731//
9732// The effect is that the backend no longer emits unnecessary vector
9733// insert instructions immediately after SSE scalar fp instructions
9734// like addss or mulss.
9735//
9736// For example, given the following code:
9737// __m128 foo(__m128 A, __m128 B) {
9738// A[0] += B[0];
9739// return A;
9740// }
9741//
9742// Previously we generated:
9743// addss %xmm0, %xmm1
9744// movss %xmm1, %xmm0
9745//
9746// We now generate:
9747// addss %xmm1, %xmm0
9748//
9749// (2) a vector packed single/double fp operation followed by a vector insert
9750//
9751// The effect is that the backend converts the packed fp instruction
9752// followed by a vector insert into a single SSE scalar fp instruction.
9753//
9754// For example, given the following code:
9755// __m128 foo(__m128 A, __m128 B) {
9756// __m128 C = A + B;
9757// return (__m128) {c[0], a[1], a[2], a[3]};
9758// }
9759//
9760// Previously we generated:
9761// addps %xmm0, %xmm1
9762// movss %xmm1, %xmm0
9763//
9764// We now generate:
9765// addss %xmm1, %xmm0
9766
9767// TODO: Some canonicalization in lowering would simplify the number of
9768// patterns we have to try to match.
9769multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9770 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009771 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009772 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9773 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9774 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009775 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009776 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009777
Craig Topper5625d242016-07-29 06:06:00 +00009778 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009779 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9780 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009781 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9782
Craig Topper83f21452016-12-27 01:56:24 +00009783 // extracted masked scalar math op with insert via movss
9784 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9785 (scalar_to_vector
9786 (X86selects VK1WM:$mask,
9787 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9788 FR32X:$src2),
9789 FR32X:$src0))),
9790 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9791 VK1WM:$mask, v4f32:$src1,
9792 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009793 }
9794}
9795
9796defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9797defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9798defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9799defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9800
9801multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9802 let Predicates = [HasAVX512] in {
9803 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009804 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9805 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9806 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009807 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009808 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009809
Craig Topper5625d242016-07-29 06:06:00 +00009810 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009811 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9812 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009813 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9814
Craig Topper83f21452016-12-27 01:56:24 +00009815 // extracted masked scalar math op with insert via movss
9816 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9817 (scalar_to_vector
9818 (X86selects VK1WM:$mask,
9819 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9820 FR64X:$src2),
9821 FR64X:$src0))),
9822 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9823 VK1WM:$mask, v2f64:$src1,
9824 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009825 }
9826}
9827
9828defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9829defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9830defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9831defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;