blob: a7396d656357e1e581464a301ec7503ae2e6cfa6 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
195def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
196def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
197def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
198def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
199def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
200def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
201
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000202// This multiclass generates the masking variants from the non-masking
203// variant. It only provides the assembly pieces for the masking variants.
204// It assumes custom ISel patterns for masking which can be provided as
205// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000206multiclass AVX512_maskable_custom<bits<8> O, Format F,
207 dag Outs,
208 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
209 string OpcodeStr,
210 string AttSrcAsm, string IntelSrcAsm,
211 list<dag> Pattern,
212 list<dag> MaskingPattern,
213 list<dag> ZeroMaskingPattern,
214 string MaskingConstraint = "",
215 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000222 Pattern, itin>;
223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000229 MaskingPattern, itin>,
230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000241 ZeroMaskingPattern,
242 itin>,
243 EVEX_KZ;
244}
245
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000246
Adam Nemet34801422014-10-08 23:25:39 +0000247// Common base class of AVX512_maskable and AVX512_maskable_3src.
248multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
249 dag Outs,
250 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
251 string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000254 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000255 string MaskingConstraint = "",
256 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000257 bit IsCommutable = 0,
258 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000259 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
260 AttSrcAsm, IntelSrcAsm,
261 [(set _.RC:$dst, RHS)],
262 [(set _.RC:$dst, MaskingRHS)],
263 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000264 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Craig Topperb9e3e112017-08-14 15:28:48 +0000265 MaskingConstraint, itin, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000266 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000267
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000269// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000270// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000271// This version uses a separate dag for non-masking and masking.
272multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
273 dag Outs, dag Ins, string OpcodeStr,
274 string AttSrcAsm, string IntelSrcAsm,
275 dag RHS, dag MaskRHS,
276 InstrItinClass itin = NoItinerary,
277 bit IsCommutable = 0, bit IsKCommutable = 0,
278 SDNode Select = vselect> :
279 AVX512_maskable_custom<O, F, Outs, Ins,
280 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
281 !con((ins _.KRCWM:$mask), Ins),
282 OpcodeStr, AttSrcAsm, IntelSrcAsm,
283 [(set _.RC:$dst, RHS)],
284 [(set _.RC:$dst,
285 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
286 [(set _.RC:$dst,
287 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
288 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
289
290// This multiclass generates the unconditional/non-masking, the masking and
291// the zero-masking variant of the vector instruction. In the masking case, the
292// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000293multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
294 dag Outs, dag Ins, string OpcodeStr,
295 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000296 dag RHS,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000297 InstrItinClass itin = NoItinerary,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000298 bit IsCommutable = 0, bit IsKCommutable = 0,
299 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000300 AVX512_maskable_common<O, F, _, Outs, Ins,
301 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
302 !con((ins _.KRCWM:$mask), Ins),
303 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Igor Breger73ee8ba2016-05-31 08:04:21 +0000304 (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000305 "$src0 = $dst", itin, IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000306
307// This multiclass generates the unconditional/non-masking, the masking and
308// the zero-masking variant of the scalar instruction.
309multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
310 dag Outs, dag Ins, string OpcodeStr,
311 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000312 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000313 InstrItinClass itin = NoItinerary,
314 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000315 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
316 RHS, itin, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000317
Adam Nemet34801422014-10-08 23:25:39 +0000318// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000319// ($src1) is already tied to $dst so we just use that for the preserved
320// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
321// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000322multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
323 dag Outs, dag NonTiedIns, string OpcodeStr,
324 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim916485c2016-08-18 11:22:22 +0000325 dag RHS, bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000326 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000327 SDNode Select = vselect,
328 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000329 AVX512_maskable_common<O, F, _, Outs,
330 !con((ins _.RC:$src1), NonTiedIns),
331 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
332 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000333 OpcodeStr, AttSrcAsm, IntelSrcAsm,
334 !if(MaskOnly, (null_frag), RHS),
Craig Topper1aa49ca2017-09-01 07:58:14 +0000335 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
336 Select, "", NoItinerary, IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000337
Igor Breger15820b02015-07-01 13:24:28 +0000338multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
339 dag Outs, dag NonTiedIns, string OpcodeStr,
340 string AttSrcAsm, string IntelSrcAsm,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000341 dag RHS, bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000342 bit IsKCommutable = 0,
343 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000344 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
345 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000346 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000347
Adam Nemet34801422014-10-08 23:25:39 +0000348multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
349 dag Outs, dag Ins,
350 string OpcodeStr,
351 string AttSrcAsm, string IntelSrcAsm,
352 list<dag> Pattern> :
353 AVX512_maskable_custom<O, F, Outs, Ins,
354 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
355 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000356 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Adam Nemet34801422014-10-08 23:25:39 +0000357 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000358
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000359
360// Instruction with mask that puts result in mask register,
361// like "compare" and "vptest"
362multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
363 dag Outs,
364 dag Ins, dag MaskingIns,
365 string OpcodeStr,
366 string AttSrcAsm, string IntelSrcAsm,
367 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000368 list<dag> MaskingPattern,
369 bit IsCommutable = 0> {
370 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000371 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000372 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
373 "$dst, "#IntelSrcAsm#"}",
374 Pattern, NoItinerary>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000375
376 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000377 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
378 "$dst {${mask}}, "#IntelSrcAsm#"}",
379 MaskingPattern, NoItinerary>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000380}
381
382multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
383 dag Outs,
384 dag Ins, dag MaskingIns,
385 string OpcodeStr,
386 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000387 dag RHS, dag MaskingRHS,
388 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000389 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
390 AttSrcAsm, IntelSrcAsm,
391 [(set _.KRC:$dst, RHS)],
Craig Topper225da2c2016-08-27 05:22:15 +0000392 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000393
394multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
395 dag Outs, dag Ins, string OpcodeStr,
396 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000397 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000398 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
399 !con((ins _.KRCWM:$mask), Ins),
400 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Craig Topper225da2c2016-08-27 05:22:15 +0000401 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000402
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
404 dag Outs, dag Ins, string OpcodeStr,
405 string AttSrcAsm, string IntelSrcAsm> :
406 AVX512_maskable_custom_cmp<O, F, Outs,
407 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Craig Topper156622a2016-01-11 00:44:56 +0000408 AttSrcAsm, IntelSrcAsm, [],[]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000409
Craig Topperabe80cc2016-08-28 06:06:28 +0000410// This multiclass generates the unconditional/non-masking, the masking and
411// the zero-masking variant of the vector instruction. In the masking case, the
412// perserved vector elements come from a new dummy input operand tied to $dst.
413multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
414 dag Outs, dag Ins, string OpcodeStr,
415 string AttSrcAsm, string IntelSrcAsm,
416 dag RHS, dag MaskedRHS,
417 InstrItinClass itin = NoItinerary,
418 bit IsCommutable = 0, SDNode Select = vselect> :
419 AVX512_maskable_custom<O, F, Outs, Ins,
420 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
421 !con((ins _.KRCWM:$mask), Ins),
422 OpcodeStr, AttSrcAsm, IntelSrcAsm,
423 [(set _.RC:$dst, RHS)],
424 [(set _.RC:$dst,
425 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
426 [(set _.RC:$dst,
427 (Select _.KRCWM:$mask, MaskedRHS,
428 _.ImmAllZerosV))],
429 "$src0 = $dst", itin, IsCommutable>;
430
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000431
Craig Topper9d9251b2016-05-08 20:10:20 +0000432// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
433// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
434// swizzled by ExecutionDepsFix to pxor.
435// We set canFoldAsLoad because this can be converted to a constant-pool
436// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000437let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000438 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000439def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000440 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000441def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
442 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000443}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000444
Craig Topper6393afc2017-01-09 02:44:34 +0000445// Alias instructions that allow VPTERNLOG to be used with a mask to create
446// a mix of all ones and all zeros elements. This is done this way to force
447// the same register to be used as input for all three sources.
448let isPseudo = 1, Predicates = [HasAVX512] in {
449def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
450 (ins VK16WM:$mask), "",
451 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
452 (v16i32 immAllOnesV),
453 (v16i32 immAllZerosV)))]>;
454def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
455 (ins VK8WM:$mask), "",
456 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
457 (bc_v8i64 (v16i32 immAllOnesV)),
458 (bc_v8i64 (v16i32 immAllZerosV))))]>;
459}
460
Craig Toppere5ce84a2016-05-08 21:33:53 +0000461let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000462 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000463def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
464 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
465def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
466 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
467}
468
Craig Topperadd9cc62016-12-18 06:23:14 +0000469// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
470// This is expanded by ExpandPostRAPseudos.
471let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000472 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000473 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
474 [(set FR32X:$dst, fp32imm0)]>;
475 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
476 [(set FR64X:$dst, fpimm0)]>;
477}
478
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000479//===----------------------------------------------------------------------===//
480// AVX-512 - VECTOR INSERT
481//
Craig Topper3a622a12017-08-17 15:40:25 +0000482
483// Supports two different pattern operators for mask and unmasked ops. Allows
484// null_frag to be passed for one.
485multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
486 X86VectorVTInfo To,
487 SDPatternOperator vinsert_insert,
488 SDPatternOperator vinsert_for_mask> {
Craig Topperc228d792017-09-05 05:49:44 +0000489 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000490 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000491 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000492 "vinsert" # From.EltTypeName # "x" # From.NumElts,
493 "$src3, $src2, $src1", "$src1, $src2, $src3",
494 (vinsert_insert:$src3 (To.VT To.RC:$src1),
495 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000496 (iPTR imm)),
497 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
498 (From.VT From.RC:$src2),
499 (iPTR imm))>, AVX512AIi8Base, EVEX_4V;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000500
Craig Topperc228d792017-09-05 05:49:44 +0000501 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000502 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000503 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000504 "vinsert" # From.EltTypeName # "x" # From.NumElts,
505 "$src3, $src2, $src1", "$src1, $src2, $src3",
506 (vinsert_insert:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000508 (iPTR imm)),
509 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
510 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000511 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
512 EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000513 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000514}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000515
Craig Topper3a622a12017-08-17 15:40:25 +0000516// Passes the same pattern operator for masked and unmasked ops.
517multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
518 X86VectorVTInfo To,
519 SDPatternOperator vinsert_insert> :
520 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>;
521
Igor Breger0ede3cb2015-09-20 06:52:42 +0000522multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
523 X86VectorVTInfo To, PatFrag vinsert_insert,
524 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
525 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000526 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000527 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
528 (To.VT (!cast<Instruction>(InstrStr#"rr")
529 To.RC:$src1, From.RC:$src2,
530 (INSERT_get_vinsert_imm To.RC:$ins)))>;
531
532 def : Pat<(vinsert_insert:$ins
533 (To.VT To.RC:$src1),
534 (From.VT (bitconvert (From.LdFrag addr:$src2))),
535 (iPTR imm)),
536 (To.VT (!cast<Instruction>(InstrStr#"rm")
537 To.RC:$src1, addr:$src2,
538 (INSERT_get_vinsert_imm To.RC:$ins)))>;
539 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000540}
541
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000542multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
543 ValueType EltVT64, int Opcode256> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544
545 let Predicates = [HasVLX] in
546 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo< 8, EltVT32, VR256X>,
549 vinsert128_insert>, EVEX_V256;
550
551 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo<16, EltVT32, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000554 vinsert128_insert>, EVEX_V512;
555
556 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000557 X86VectorVTInfo< 4, EltVT64, VR256X>,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000559 vinsert256_insert>, VEX_W, EVEX_V512;
560
Craig Topper3a622a12017-08-17 15:40:25 +0000561 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000563 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000566 null_frag, vinsert128_insert>, VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000567
Craig Topper3a622a12017-08-17 15:40:25 +0000568 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000569 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000570 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000571 X86VectorVTInfo< 2, EltVT64, VR128X>,
572 X86VectorVTInfo< 8, EltVT64, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000573 null_frag, vinsert128_insert>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000574
Craig Topper3a622a12017-08-17 15:40:25 +0000575 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576 X86VectorVTInfo< 8, EltVT32, VR256X>,
577 X86VectorVTInfo<16, EltVT32, VR512>,
Craig Topper3a622a12017-08-17 15:40:25 +0000578 null_frag, vinsert256_insert>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000579 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000580}
581
Adam Nemet4e2ef472014-10-02 23:18:28 +0000582defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
583defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000584
Igor Breger0ede3cb2015-09-20 06:52:42 +0000585// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000586// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000587defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000588 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000590 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591
592defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000593 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000594defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000595 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000596
597defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000598 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000599defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000600 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000601
602// Codegen pattern with the alternative types insert VEC128 into VEC256
603defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
604 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
605defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
606 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
607// Codegen pattern with the alternative types insert VEC128 into VEC512
608defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
609 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
610defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
611 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
612// Codegen pattern with the alternative types insert VEC256 into VEC512
613defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
614 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
615defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
616 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
617
Craig Topperf7a19db2017-10-08 01:33:40 +0000618
619multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
620 X86VectorVTInfo To, X86VectorVTInfo Cast,
621 PatFrag vinsert_insert,
622 SDNodeXForm INSERT_get_vinsert_imm,
623 list<Predicate> p> {
624let Predicates = p in {
625 def : Pat<(Cast.VT
626 (vselect Cast.KRCWM:$mask,
627 (bitconvert
628 (vinsert_insert:$ins (To.VT To.RC:$src1),
629 (From.VT From.RC:$src2),
630 (iPTR imm))),
631 Cast.RC:$src0)),
632 (!cast<Instruction>(InstrStr#"rrk")
633 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
634 (INSERT_get_vinsert_imm To.RC:$ins))>;
635 def : Pat<(Cast.VT
636 (vselect Cast.KRCWM:$mask,
637 (bitconvert
638 (vinsert_insert:$ins (To.VT To.RC:$src1),
639 (From.VT
640 (bitconvert
641 (From.LdFrag addr:$src2))),
642 (iPTR imm))),
643 Cast.RC:$src0)),
644 (!cast<Instruction>(InstrStr#"rmk")
645 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
646 (INSERT_get_vinsert_imm To.RC:$ins))>;
647
648 def : Pat<(Cast.VT
649 (vselect Cast.KRCWM:$mask,
650 (bitconvert
651 (vinsert_insert:$ins (To.VT To.RC:$src1),
652 (From.VT From.RC:$src2),
653 (iPTR imm))),
654 Cast.ImmAllZerosV)),
655 (!cast<Instruction>(InstrStr#"rrkz")
656 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
657 (INSERT_get_vinsert_imm To.RC:$ins))>;
658 def : Pat<(Cast.VT
659 (vselect Cast.KRCWM:$mask,
660 (bitconvert
661 (vinsert_insert:$ins (To.VT To.RC:$src1),
662 (From.VT
663 (bitconvert
664 (From.LdFrag addr:$src2))),
665 (iPTR imm))),
666 Cast.ImmAllZerosV)),
667 (!cast<Instruction>(InstrStr#"rmkz")
668 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
669 (INSERT_get_vinsert_imm To.RC:$ins))>;
670}
671}
672
673defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
674 v8f32x_info, vinsert128_insert,
675 INSERT_get_vinsert128_imm, [HasVLX]>;
676defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
677 v4f64x_info, vinsert128_insert,
678 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
679
680defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
681 v8i32x_info, vinsert128_insert,
682 INSERT_get_vinsert128_imm, [HasVLX]>;
683defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
684 v8i32x_info, vinsert128_insert,
685 INSERT_get_vinsert128_imm, [HasVLX]>;
686defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
687 v8i32x_info, vinsert128_insert,
688 INSERT_get_vinsert128_imm, [HasVLX]>;
689defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
690 v4i64x_info, vinsert128_insert,
691 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
692defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
693 v4i64x_info, vinsert128_insert,
694 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
695defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
696 v4i64x_info, vinsert128_insert,
697 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
698
699defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
700 v16f32_info, vinsert128_insert,
701 INSERT_get_vinsert128_imm, [HasAVX512]>;
702defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
703 v8f64_info, vinsert128_insert,
704 INSERT_get_vinsert128_imm, [HasDQI]>;
705
706defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
707 v16i32_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasAVX512]>;
709defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
710 v16i32_info, vinsert128_insert,
711 INSERT_get_vinsert128_imm, [HasAVX512]>;
712defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
713 v16i32_info, vinsert128_insert,
714 INSERT_get_vinsert128_imm, [HasAVX512]>;
715defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
716 v8i64_info, vinsert128_insert,
717 INSERT_get_vinsert128_imm, [HasDQI]>;
718defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
719 v8i64_info, vinsert128_insert,
720 INSERT_get_vinsert128_imm, [HasDQI]>;
721defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
722 v8i64_info, vinsert128_insert,
723 INSERT_get_vinsert128_imm, [HasDQI]>;
724
725defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
726 v16f32_info, vinsert256_insert,
727 INSERT_get_vinsert256_imm, [HasDQI]>;
728defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
729 v8f64_info, vinsert256_insert,
730 INSERT_get_vinsert256_imm, [HasAVX512]>;
731
732defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
733 v16i32_info, vinsert256_insert,
734 INSERT_get_vinsert256_imm, [HasDQI]>;
735defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
736 v16i32_info, vinsert256_insert,
737 INSERT_get_vinsert256_imm, [HasDQI]>;
738defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
739 v16i32_info, vinsert256_insert,
740 INSERT_get_vinsert256_imm, [HasDQI]>;
741defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
742 v8i64_info, vinsert256_insert,
743 INSERT_get_vinsert256_imm, [HasAVX512]>;
744defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
745 v8i64_info, vinsert256_insert,
746 INSERT_get_vinsert256_imm, [HasAVX512]>;
747defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
748 v8i64_info, vinsert256_insert,
749 INSERT_get_vinsert256_imm, [HasAVX512]>;
750
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000752let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000753def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000754 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000755 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000756 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000757 EVEX_4V;
Craig Topper6189d3e2016-07-19 01:26:19 +0000758def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000759 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000760 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000761 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000762 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
763 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper43973152016-10-09 06:41:47 +0000764}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000765
766//===----------------------------------------------------------------------===//
767// AVX-512 VECTOR EXTRACT
768//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000769
Craig Topper3a622a12017-08-17 15:40:25 +0000770// Supports two different pattern operators for mask and unmasked ops. Allows
771// null_frag to be passed for one.
772multiclass vextract_for_size_split<int Opcode,
773 X86VectorVTInfo From, X86VectorVTInfo To,
774 SDPatternOperator vextract_extract,
775 SDPatternOperator vextract_for_mask> {
Igor Breger7f69a992015-09-10 12:54:54 +0000776
777 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000778 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000779 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000780 "vextract" # To.EltTypeName # "x" # To.NumElts,
781 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000782 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
783 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
Igor Breger7f69a992015-09-10 12:54:54 +0000784 AVX512AIi8Base, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +0000785 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000786 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000787 "vextract" # To.EltTypeName # "x" # To.NumElts #
788 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
789 [(store (To.VT (vextract_extract:$idx
790 (From.VT From.RC:$src1), (iPTR imm))),
791 addr:$dst)]>, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000792
Craig Toppere1cac152016-06-07 07:27:54 +0000793 let mayStore = 1, hasSideEffects = 0 in
794 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
795 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000796 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000797 "vextract" # To.EltTypeName # "x" # To.NumElts #
798 "\t{$idx, $src1, $dst {${mask}}|"
799 "$dst {${mask}}, $src1, $idx}",
800 []>, EVEX_K, EVEX;
Igor Breger7f69a992015-09-10 12:54:54 +0000801 }
Igor Bregerac29a822015-09-09 14:35:09 +0000802}
803
Craig Topper3a622a12017-08-17 15:40:25 +0000804// Passes the same pattern operator for masked and unmasked ops.
805multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
806 X86VectorVTInfo To,
807 SDPatternOperator vextract_extract> :
808 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>;
809
Igor Bregerdefab3c2015-10-08 12:55:01 +0000810// Codegen pattern for the alternative types
811multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
812 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000813 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000814 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000815 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
816 (To.VT (!cast<Instruction>(InstrStr#"rr")
817 From.RC:$src1,
818 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000819 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
820 (iPTR imm))), addr:$dst),
821 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
822 (EXTRACT_get_vextract_imm To.RC:$ext))>;
823 }
Igor Breger7f69a992015-09-10 12:54:54 +0000824}
825
826multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Craig Topperd4e58072016-10-31 05:55:57 +0000827 ValueType EltVT64, int Opcode256> {
Craig Topperaadec702017-08-14 01:53:10 +0000828 let Predicates = [HasAVX512] in {
829 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
830 X86VectorVTInfo<16, EltVT32, VR512>,
831 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000832 vextract128_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000833 EVEX_V512, EVEX_CD8<32, CD8VT4>;
834 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
835 X86VectorVTInfo< 8, EltVT64, VR512>,
836 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000837 vextract256_extract>,
Craig Topperaadec702017-08-14 01:53:10 +0000838 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
839 }
Igor Breger7f69a992015-09-10 12:54:54 +0000840 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000841 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000842 X86VectorVTInfo< 8, EltVT32, VR256X>,
843 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topperca98bb92017-08-14 05:09:33 +0000844 vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000845 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000846
847 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000848 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000849 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000850 X86VectorVTInfo< 4, EltVT64, VR256X>,
851 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000852 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000853 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000854
855 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000856 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000857 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000858 X86VectorVTInfo< 8, EltVT64, VR512>,
859 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000860 null_frag, vextract128_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000861 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000862 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000863 X86VectorVTInfo<16, EltVT32, VR512>,
864 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper3a622a12017-08-17 15:40:25 +0000865 null_frag, vextract256_extract>,
Igor Breger7f69a992015-09-10 12:54:54 +0000866 EVEX_V512, EVEX_CD8<32, CD8VT8>;
867 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000868}
869
Adam Nemet55536c62014-09-25 23:48:45 +0000870defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
871defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000872
Igor Bregerdefab3c2015-10-08 12:55:01 +0000873// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000874// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000875defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000876 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000877defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000878 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000879
880defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000881 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000882defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000883 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000884
885defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000886 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000887defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000888 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000889
Craig Topper08a68572016-05-21 22:50:04 +0000890// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000891defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
892 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
893defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
894 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
895
896// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000897defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
898 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
899defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
900 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
901// Codegen pattern with the alternative types extract VEC256 from VEC512
902defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
903 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
904defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
905 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
906
Craig Topper5f3fef82016-05-22 07:40:58 +0000907
Craig Topper48a79172017-08-30 07:26:12 +0000908// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
909// smaller extract to enable EVEX->VEX.
910let Predicates = [NoVLX] in {
911def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
912 (v2i64 (VEXTRACTI128rr
913 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
914 (iPTR 1)))>;
915def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
916 (v2f64 (VEXTRACTF128rr
917 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
918 (iPTR 1)))>;
919def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
920 (v4i32 (VEXTRACTI128rr
921 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
922 (iPTR 1)))>;
923def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
924 (v4f32 (VEXTRACTF128rr
925 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
926 (iPTR 1)))>;
927def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
928 (v8i16 (VEXTRACTI128rr
929 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
930 (iPTR 1)))>;
931def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
932 (v16i8 (VEXTRACTI128rr
933 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
934 (iPTR 1)))>;
935}
936
937// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
938// smaller extract to enable EVEX->VEX.
939let Predicates = [HasVLX] in {
940def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
941 (v2i64 (VEXTRACTI32x4Z256rr
942 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
943 (iPTR 1)))>;
944def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
945 (v2f64 (VEXTRACTF32x4Z256rr
946 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
947 (iPTR 1)))>;
948def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
949 (v4i32 (VEXTRACTI32x4Z256rr
950 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
951 (iPTR 1)))>;
952def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
953 (v4f32 (VEXTRACTF32x4Z256rr
954 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
955 (iPTR 1)))>;
956def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
957 (v8i16 (VEXTRACTI32x4Z256rr
958 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
959 (iPTR 1)))>;
960def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
961 (v16i8 (VEXTRACTI32x4Z256rr
962 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
963 (iPTR 1)))>;
964}
965
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000966
Craig Toppera0883622017-08-26 22:24:57 +0000967// Additional patterns for handling a bitcast between the vselect and the
968// extract_subvector.
969multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
970 X86VectorVTInfo To, X86VectorVTInfo Cast,
971 PatFrag vextract_extract,
972 SDNodeXForm EXTRACT_get_vextract_imm,
973 list<Predicate> p> {
974let Predicates = p in {
975 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
976 (bitconvert
977 (To.VT (vextract_extract:$ext
978 (From.VT From.RC:$src), (iPTR imm)))),
979 To.RC:$src0)),
980 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
981 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
982 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
983
984 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
985 (bitconvert
986 (To.VT (vextract_extract:$ext
987 (From.VT From.RC:$src), (iPTR imm)))),
988 Cast.ImmAllZerosV)),
989 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
990 Cast.KRCWM:$mask, From.RC:$src,
991 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
992}
993}
994
995defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
996 v4f32x_info, vextract128_extract,
997 EXTRACT_get_vextract128_imm, [HasVLX]>;
998defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
999 v2f64x_info, vextract128_extract,
1000 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1001
1002defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1003 v4i32x_info, vextract128_extract,
1004 EXTRACT_get_vextract128_imm, [HasVLX]>;
1005defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1006 v4i32x_info, vextract128_extract,
1007 EXTRACT_get_vextract128_imm, [HasVLX]>;
1008defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1009 v4i32x_info, vextract128_extract,
1010 EXTRACT_get_vextract128_imm, [HasVLX]>;
1011defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1012 v2i64x_info, vextract128_extract,
1013 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1014defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1015 v2i64x_info, vextract128_extract,
1016 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1017defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1018 v2i64x_info, vextract128_extract,
1019 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1020
1021defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1022 v4f32x_info, vextract128_extract,
1023 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1024defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1025 v2f64x_info, vextract128_extract,
1026 EXTRACT_get_vextract128_imm, [HasDQI]>;
1027
1028defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1029 v4i32x_info, vextract128_extract,
1030 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1031defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1032 v4i32x_info, vextract128_extract,
1033 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1034defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1035 v4i32x_info, vextract128_extract,
1036 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1037defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1038 v2i64x_info, vextract128_extract,
1039 EXTRACT_get_vextract128_imm, [HasDQI]>;
1040defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1041 v2i64x_info, vextract128_extract,
1042 EXTRACT_get_vextract128_imm, [HasDQI]>;
1043defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1044 v2i64x_info, vextract128_extract,
1045 EXTRACT_get_vextract128_imm, [HasDQI]>;
1046
1047defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1048 v8f32x_info, vextract256_extract,
1049 EXTRACT_get_vextract256_imm, [HasDQI]>;
1050defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1051 v4f64x_info, vextract256_extract,
1052 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1053
1054defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1055 v8i32x_info, vextract256_extract,
1056 EXTRACT_get_vextract256_imm, [HasDQI]>;
1057defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1058 v8i32x_info, vextract256_extract,
1059 EXTRACT_get_vextract256_imm, [HasDQI]>;
1060defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1061 v8i32x_info, vextract256_extract,
1062 EXTRACT_get_vextract256_imm, [HasDQI]>;
1063defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1064 v4i64x_info, vextract256_extract,
1065 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1066defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1067 v4i64x_info, vextract256_extract,
1068 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1069defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1070 v4i64x_info, vextract256_extract,
1071 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1072
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001073// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001074def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001075 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001076 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001077 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
1078 EVEX;
1079
Craig Topper03b849e2016-05-21 22:50:11 +00001080def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001081 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001082 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001083 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +00001084 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001085
1086//===---------------------------------------------------------------------===//
1087// AVX-512 BROADCAST
1088//---
Igor Breger131008f2016-05-01 08:40:00 +00001089// broadcast with a scalar argument.
1090multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1091 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001092 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1093 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1094 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1095 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1096 (X86VBroadcast SrcInfo.FRC:$src),
1097 DestInfo.RC:$src0)),
1098 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1099 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1100 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1101 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1102 (X86VBroadcast SrcInfo.FRC:$src),
1103 DestInfo.ImmAllZerosV)),
1104 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1105 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001106}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001107
Craig Topper17854ec2017-08-30 07:48:39 +00001108// Split version to allow mask and broadcast node to be different types. This
1109// helps support the 32x2 broadcasts.
1110multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
1111 X86VectorVTInfo MaskInfo,
1112 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001113 X86VectorVTInfo SrcInfo,
1114 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1115 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1116 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1117 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001118 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001119 (MaskInfo.VT
1120 (bitconvert
1121 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001122 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1123 (MaskInfo.VT
1124 (bitconvert
1125 (DestInfo.VT
Craig Topper17854ec2017-08-30 07:48:39 +00001126 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
Igor Breger21296d22015-10-20 11:56:42 +00001127 T8PD, EVEX;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001128 let mayLoad = 1 in
1129 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1130 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001131 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001132 (MaskInfo.VT
1133 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001134 (DestInfo.VT (UnmaskedOp
1135 (SrcInfo.ScalarLdFrag addr:$src))))),
1136 (MaskInfo.VT
1137 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001138 (DestInfo.VT (X86VBroadcast
1139 (SrcInfo.ScalarLdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001140 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>;
Craig Topper80934372016-07-16 03:42:59 +00001141 }
Craig Toppere1cac152016-06-07 07:27:54 +00001142
Craig Topper17854ec2017-08-30 07:48:39 +00001143 def : Pat<(MaskInfo.VT
1144 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001145 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001146 (SrcInfo.VT (scalar_to_vector
1147 (SrcInfo.ScalarLdFrag addr:$src))))))),
1148 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1149 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1150 (bitconvert
1151 (DestInfo.VT
1152 (X86VBroadcast
1153 (SrcInfo.VT (scalar_to_vector
1154 (SrcInfo.ScalarLdFrag addr:$src)))))),
1155 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001156 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001157 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1158 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1159 (bitconvert
1160 (DestInfo.VT
1161 (X86VBroadcast
1162 (SrcInfo.VT (scalar_to_vector
1163 (SrcInfo.ScalarLdFrag addr:$src)))))),
1164 MaskInfo.ImmAllZerosV)),
1165 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1166 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001167}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001168
Craig Topper17854ec2017-08-30 07:48:39 +00001169// Helper class to force mask and broadcast result to same type.
1170multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
1171 X86VectorVTInfo DestInfo,
1172 X86VectorVTInfo SrcInfo> :
1173 avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>;
1174
Craig Topper80934372016-07-16 03:42:59 +00001175multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001176 AVX512VLVectorVTInfo _> {
Craig Topper80934372016-07-16 03:42:59 +00001177 let Predicates = [HasAVX512] in
1178 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1179 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1180 EVEX_V512;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001181
1182 let Predicates = [HasVLX] in {
Igor Breger21296d22015-10-20 11:56:42 +00001183 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001184 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001185 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001186 }
1187}
1188
Craig Topper80934372016-07-16 03:42:59 +00001189multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1190 AVX512VLVectorVTInfo _> {
1191 let Predicates = [HasAVX512] in
1192 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1193 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1194 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001195
Craig Topper80934372016-07-16 03:42:59 +00001196 let Predicates = [HasVLX] in {
1197 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1198 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1199 EVEX_V256;
1200 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1201 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1202 EVEX_V128;
1203 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001204}
Craig Topper80934372016-07-16 03:42:59 +00001205defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1206 avx512vl_f32_info>;
1207defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1208 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001209
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001210def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001211 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001212def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001213 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001214
Robert Khasanovcbc57032014-12-09 16:38:41 +00001215multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001216 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001217 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001218 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001219 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001220 (ins SrcRC:$src),
1221 "vpbroadcast"##_.Suffix, "$src", "$src",
Craig Topper49ba3f52017-02-26 06:45:48 +00001222 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001223}
1224
Guy Blank7f60c992017-08-09 17:21:01 +00001225multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name,
1226 X86VectorVTInfo _, SDPatternOperator OpNode,
1227 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001228 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001229 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1230 (outs _.RC:$dst), (ins GR32:$src),
1231 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1232 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1233 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
1234 "$src0 = $dst">, T8PD, EVEX;
1235
1236 def : Pat <(_.VT (OpNode SrcRC:$src)),
1237 (!cast<Instruction>(Name#r)
1238 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1239
1240 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1241 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1242 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1243
1244 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1245 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1246 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1247}
1248
1249multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1250 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1251 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1252 let Predicates = [prd] in
1253 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC,
1254 Subreg>, EVEX_V512;
1255 let Predicates = [prd, HasVLX] in {
1256 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode,
1257 SrcRC, Subreg>, EVEX_V256;
1258 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode,
1259 SrcRC, Subreg>, EVEX_V128;
1260 }
1261}
1262
Robert Khasanovcbc57032014-12-09 16:38:41 +00001263multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001264 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001265 RegisterClass SrcRC, Predicate prd> {
1266 let Predicates = [prd] in
Craig Topper49ba3f52017-02-26 06:45:48 +00001267 defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001268 let Predicates = [prd, HasVLX] in {
Craig Topper49ba3f52017-02-26 06:45:48 +00001269 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256;
1270 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001271 }
1272}
1273
Guy Blank7f60c992017-08-09 17:21:01 +00001274defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1275 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1276defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1277 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1278 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001279defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1280 X86VBroadcast, GR32, HasAVX512>;
1281defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1282 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001283
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001284def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001285 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001286def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +00001287 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001288
Igor Breger21296d22015-10-20 11:56:42 +00001289// Provide aliases for broadcast from the same register class that
1290// automatically does the extract.
1291multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1292 X86VectorVTInfo SrcInfo> {
1293 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1294 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1295 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1296}
1297
1298multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1299 AVX512VLVectorVTInfo _, Predicate prd> {
1300 let Predicates = [prd] in {
1301 defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>,
1302 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1303 EVEX_V512;
1304 // Defined separately to avoid redefinition.
1305 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1306 }
1307 let Predicates = [prd, HasVLX] in {
1308 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>,
1309 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1310 EVEX_V256;
1311 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>,
1312 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001313 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001314}
1315
Igor Breger21296d22015-10-20 11:56:42 +00001316defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1317 avx512vl_i8_info, HasBWI>;
1318defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1319 avx512vl_i16_info, HasBWI>;
1320defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1321 avx512vl_i32_info, HasAVX512>;
1322defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1323 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001324
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001325multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1326 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001327 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001328 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1329 (_Dst.VT (X86SubVBroadcast
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001330 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
Craig Toppere1cac152016-06-07 07:27:54 +00001331 AVX5128IBase, EVEX;
Adam Nemet73f72e12014-06-27 00:43:38 +00001332}
1333
Craig Topperd6f4be92017-08-21 05:29:02 +00001334// This should be used for the AVX512DQ broadcast instructions. It disables
1335// the unmasked patterns so that we only use the DQ instructions when masking
1336// is requested.
1337multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1338 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001339 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001340 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1341 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1342 (null_frag),
1343 (_Dst.VT (X86SubVBroadcast
1344 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1345 AVX5128IBase, EVEX;
1346}
1347
Simon Pilgrim79195582017-02-21 16:41:44 +00001348let Predicates = [HasAVX512] in {
1349 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1350 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1351 (VPBROADCASTQZm addr:$src)>;
1352}
1353
Craig Topperad3d0312017-10-10 21:07:14 +00001354let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001355 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1356 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1357 (VPBROADCASTQZ128m addr:$src)>;
1358 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1359 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001360}
1361let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001362 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1363 // This means we'll encounter truncated i32 loads; match that here.
1364 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1365 (VPBROADCASTWZ128m addr:$src)>;
1366 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1367 (VPBROADCASTWZ256m addr:$src)>;
1368 def : Pat<(v8i16 (X86VBroadcast
1369 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1370 (VPBROADCASTWZ128m addr:$src)>;
1371 def : Pat<(v16i16 (X86VBroadcast
1372 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1373 (VPBROADCASTWZ256m addr:$src)>;
1374}
1375
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001376//===----------------------------------------------------------------------===//
1377// AVX-512 BROADCAST SUBVECTORS
1378//
1379
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001380defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1381 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001382 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001383defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1384 v16f32_info, v4f32x_info>,
1385 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1386defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1387 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001388 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001389defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1390 v8f64_info, v4f64x_info>, VEX_W,
1391 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1392
Craig Topper715ad7f2016-10-16 23:29:51 +00001393let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001394def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1395 (VBROADCASTF64X4rm addr:$src)>;
1396def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1397 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001398def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1399 (VBROADCASTI64X4rm addr:$src)>;
1400def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1401 (VBROADCASTI64X4rm addr:$src)>;
1402
1403// Provide fallback in case the load node that is used in the patterns above
1404// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001405def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1406 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001407 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001408def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1409 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1410 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001411def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1412 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001413 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001414def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1415 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1416 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001417def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1418 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1419 (v16i16 VR256X:$src), 1)>;
1420def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1421 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1422 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001423
Craig Topperd6f4be92017-08-21 05:29:02 +00001424def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1425 (VBROADCASTF32X4rm addr:$src)>;
1426def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1427 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001428def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1429 (VBROADCASTI32X4rm addr:$src)>;
1430def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1431 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001432}
1433
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001434let Predicates = [HasVLX] in {
1435defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1436 v8i32x_info, v4i32x_info>,
1437 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1438defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1439 v8f32x_info, v4f32x_info>,
1440 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001441
Craig Topperd6f4be92017-08-21 05:29:02 +00001442def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1443 (VBROADCASTF32X4Z256rm addr:$src)>;
1444def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1445 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001446def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1447 (VBROADCASTI32X4Z256rm addr:$src)>;
1448def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1449 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001450
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001451// Provide fallback in case the load node that is used in the patterns above
1452// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001453def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1454 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1455 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001456def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001457 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001458 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001459def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1460 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1461 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001462def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001463 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001464 (v4i32 VR128X:$src), 1)>;
1465def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001466 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001467 (v8i16 VR128X:$src), 1)>;
1468def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001469 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001470 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001471}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001472
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001473let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001474defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001475 v4i64x_info, v2i64x_info>, VEX_W,
1476 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001477defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001478 v4f64x_info, v2f64x_info>, VEX_W,
1479 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001480}
1481
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001482let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001483defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001484 v8i64_info, v2i64x_info>, VEX_W,
1485 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001486defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001487 v16i32_info, v8i32x_info>,
1488 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001489defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001490 v8f64_info, v2f64x_info>, VEX_W,
1491 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001492defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001493 v16f32_info, v8f32x_info>,
1494 EVEX_V512, EVEX_CD8<32, CD8VT8>;
1495}
Adam Nemet73f72e12014-06-27 00:43:38 +00001496
Igor Bregerfa798a92015-11-02 07:39:36 +00001497multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001498 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001499 let Predicates = [HasDQI] in
Craig Topper17854ec2017-08-30 07:48:39 +00001500 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001501 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001502 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001503 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001504 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001505 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001506 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001507}
1508
1509multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001510 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1511 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001512
1513 let Predicates = [HasDQI, HasVLX] in
Craig Topper17854ec2017-08-30 07:48:39 +00001514 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001515 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001516 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001517}
1518
Craig Topper51e052f2016-10-15 16:26:02 +00001519defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1520 avx512vl_i32_info, avx512vl_i64_info>;
1521defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1522 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001523
Craig Topper52317e82017-01-15 05:47:45 +00001524let Predicates = [HasVLX] in {
1525def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1526 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1527def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1528 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1529}
1530
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001531def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001532 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001533def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1534 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1535
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001536def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001537 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001538def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1539 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001540
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541//===----------------------------------------------------------------------===//
1542// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1543//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001544multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1545 X86VectorVTInfo _, RegisterClass KRC> {
1546 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001547 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Asaf Badouh0d957b82015-11-18 09:42:45 +00001548 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001549}
1550
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001551multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001552 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1553 let Predicates = [HasCDI] in
1554 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1555 let Predicates = [HasCDI, HasVLX] in {
1556 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1557 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1558 }
1559}
1560
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001561defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001562 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001563defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001564 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001565
1566//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001567// -- VPERMI2 - 3 source operands form --
Craig Topper4fa3b502016-09-06 06:56:59 +00001568multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001569let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001570 // The index operand in the pattern should really be an integer type. However,
1571 // if we do that and it happens to come from a bitcast, then it becomes
1572 // difficult to find the bitcast needed to convert the index to the
1573 // destination type for the passthru since it will be folded with the bitcast
1574 // of the index operand.
1575 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001576 (ins _.RC:$src2, _.RC:$src3),
1577 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001578 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001579 AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001580
Craig Topper4fa3b502016-09-06 06:56:59 +00001581 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001582 (ins _.RC:$src2, _.MemOp:$src3),
1583 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001584 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001585 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001586 EVEX_4V, AVX5128IBase;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001587 }
1588}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001589multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001590 X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001591 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001592 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001593 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1594 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1595 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001596 (_.VT (X86VPermi2X _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001597 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1598 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Adam Nemetefe9c982014-07-02 21:25:58 +00001599}
1600
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001601multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
Craig Topper4fa3b502016-09-06 06:56:59 +00001602 AVX512VLVectorVTInfo VTInfo> {
1603 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>,
1604 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001605 let Predicates = [HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001606 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>,
1607 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1608 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>,
1609 avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001610 }
1611}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001612
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001613multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Topperaad5f112015-11-30 00:13:24 +00001614 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001615 Predicate Prd> {
1616 let Predicates = [Prd] in
Craig Topper4fa3b502016-09-06 06:56:59 +00001617 defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001618 let Predicates = [Prd, HasVLX] in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001619 defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1620 defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001621 }
1622}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001623
Craig Topperaad5f112015-11-30 00:13:24 +00001624defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d",
Craig Topper4fa3b502016-09-06 06:56:59 +00001625 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001626defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q",
Craig Topper4fa3b502016-09-06 06:56:59 +00001627 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001628defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w",
Craig Topper4fa3b502016-09-06 06:56:59 +00001629 avx512vl_i16_info, HasBWI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001630 VEX_W, EVEX_CD8<16, CD8VF>;
1631defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b",
Craig Topper4fa3b502016-09-06 06:56:59 +00001632 avx512vl_i8_info, HasVBMI>,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001633 EVEX_CD8<8, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001634defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps",
Craig Topper4fa3b502016-09-06 06:56:59 +00001635 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Craig Topperaad5f112015-11-30 00:13:24 +00001636defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd",
Craig Topper4fa3b502016-09-06 06:56:59 +00001637 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001638
Craig Topperaad5f112015-11-30 00:13:24 +00001639// VPERMT2
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001640multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001641 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001642let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001643 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1644 (ins IdxVT.RC:$src2, _.RC:$src3),
1645 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppercada9f22016-11-22 04:57:34 +00001646 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
1647 EVEX_4V, AVX5128IBase;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001648
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001649 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1650 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1651 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001652 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Craig Toppercada9f22016-11-22 04:57:34 +00001653 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001654 EVEX_4V, AVX5128IBase;
1655 }
1656}
1657multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001658 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001659 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001660 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1661 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1662 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1663 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001664 (_.VT (X86VPermt2 _.RC:$src1,
Craig Toppercada9f22016-11-22 04:57:34 +00001665 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))),
1666 1>, AVX5128IBase, EVEX_4V, EVEX_B;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001667}
1668
1669multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001670 AVX512VLVectorVTInfo VTInfo,
1671 AVX512VLVectorVTInfo ShuffleMask> {
1672 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001673 ShuffleMask.info512>,
Craig Toppera47576f2015-11-26 20:21:29 +00001674 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001675 ShuffleMask.info512>, EVEX_V512;
1676 let Predicates = [HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001677 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001678 ShuffleMask.info128>,
Craig Toppera47576f2015-11-26 20:21:29 +00001679 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001680 ShuffleMask.info128>, EVEX_V128;
Craig Toppera47576f2015-11-26 20:21:29 +00001681 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001682 ShuffleMask.info256>,
Craig Toppera47576f2015-11-26 20:21:29 +00001683 avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256,
1684 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001685 }
1686}
1687
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001688multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
Craig Toppera47576f2015-11-26 20:21:29 +00001689 AVX512VLVectorVTInfo VTInfo,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001690 AVX512VLVectorVTInfo Idx,
1691 Predicate Prd> {
1692 let Predicates = [Prd] in
Craig Toppera47576f2015-11-26 20:21:29 +00001693 defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512,
1694 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001695 let Predicates = [Prd, HasVLX] in {
Craig Toppera47576f2015-11-26 20:21:29 +00001696 defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128,
1697 Idx.info128>, EVEX_V128;
1698 defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256,
1699 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001700 }
1701}
1702
Craig Toppera47576f2015-11-26 20:21:29 +00001703defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001704 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001705defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001706 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001707defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w",
1708 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1709 VEX_W, EVEX_CD8<16, CD8VF>;
1710defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b",
1711 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1712 EVEX_CD8<8, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001713defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001714 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Craig Toppera47576f2015-11-26 20:21:29 +00001715defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd",
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001716 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001717
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718//===----------------------------------------------------------------------===//
1719// AVX-512 - BLEND using mask
1720//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001721multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001722 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001723 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1724 (ins _.RC:$src1, _.RC:$src2),
1725 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001726 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001727 []>, EVEX_4V;
1728 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1729 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001730 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001731 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001732 []>, EVEX_4V, EVEX_K;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001733 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1734 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1735 !strconcat(OpcodeStr,
1736 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1737 []>, EVEX_4V, EVEX_KZ;
Craig Toppera74e3082017-01-07 22:20:34 +00001738 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001739 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1740 (ins _.RC:$src1, _.MemOp:$src2),
1741 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001742 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001743 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1744 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1745 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001746 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001747 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Craig Toppera74e3082017-01-07 22:20:34 +00001748 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001749 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1750 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1751 !strconcat(OpcodeStr,
1752 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1753 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1754 }
Craig Toppera74e3082017-01-07 22:20:34 +00001755 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001756}
1757multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1758
Craig Topper81f20aa2017-01-07 22:20:26 +00001759 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001760 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1761 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1762 !strconcat(OpcodeStr,
1763 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1764 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
Craig Topper81f20aa2017-01-07 22:20:26 +00001765 []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001766
1767 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1768 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1769 !strconcat(OpcodeStr,
1770 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1771 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001772 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001773 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001774}
1775
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001776multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1777 AVX512VLVectorVTInfo VTInfo> {
1778 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1779 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001780
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001781 let Predicates = [HasVLX] in {
1782 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1783 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1784 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1785 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1786 }
1787}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001788
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001789multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1790 AVX512VLVectorVTInfo VTInfo> {
1791 let Predicates = [HasBWI] in
1792 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001793
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001794 let Predicates = [HasBWI, HasVLX] in {
1795 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1796 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1797 }
1798}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001799
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001800
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001801defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1802defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1803defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1804defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1805defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1806defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001807
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001808
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001809//===----------------------------------------------------------------------===//
1810// Compare Instructions
1811//===----------------------------------------------------------------------===//
1812
1813// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001814
1815multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{
1816
1817 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1818 (outs _.KRC:$dst),
1819 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1820 "vcmp${cc}"#_.Suffix,
1821 "$src2, $src1", "$src1, $src2",
1822 (OpNode (_.VT _.RC:$src1),
1823 (_.VT _.RC:$src2),
1824 imm:$cc)>, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001825 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001826 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1827 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001828 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001829 "vcmp${cc}"#_.Suffix,
1830 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00001831 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Craig Toppere1cac152016-06-07 07:27:54 +00001832 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001833
1834 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1835 (outs _.KRC:$dst),
1836 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1837 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001838 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001839 (OpNodeRnd (_.VT _.RC:$src1),
1840 (_.VT _.RC:$src2),
1841 imm:$cc,
1842 (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B;
1843 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001844 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001845 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1846 (outs VK1:$dst),
1847 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1848 "vcmp"#_.Suffix,
1849 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V;
Ayman Musa62d1c712017-04-13 10:03:45 +00001850 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001851 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
1852 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00001853 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001854 "vcmp"#_.Suffix,
1855 "$cc, $src2, $src1", "$src1, $src2, $cc">,
1856 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
1857
1858 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
1859 (outs _.KRC:$dst),
1860 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
1861 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00001862 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001863 EVEX_4V, EVEX_B;
1864 }// let isAsmParserOnly = 1, hasSideEffects = 0
1865
1866 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00001867 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001868 def rr : AVX512Ii8<0xC2, MRMSrcReg,
1869 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
1870 !strconcat("vcmp${cc}", _.Suffix,
1871 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1872 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1873 _.FRC:$src2,
1874 imm:$cc))],
1875 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00001876 def rm : AVX512Ii8<0xC2, MRMSrcMem,
1877 (outs _.KRC:$dst),
1878 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
1879 !strconcat("vcmp${cc}", _.Suffix,
1880 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1881 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
1882 (_.ScalarLdFrag addr:$src2),
1883 imm:$cc))],
1884 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001885 }
1886}
1887
1888let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00001889 let ExeDomain = SSEPackedSingle in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001890 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>,
1891 AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00001892 let ExeDomain = SSEPackedDouble in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001893 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>,
1894 AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001895}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001896
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001897multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001898 X86VectorVTInfo _, bit IsCommutable> {
1899 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001900 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001901 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1902 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1903 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001904 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
1905 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001906 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1907 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1908 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1909 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001910 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Toppere1d81032017-06-13 07:13:47 +00001911 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001912 def rrk : AVX512BI<opc, MRMSrcReg,
1913 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1914 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1915 "$dst {${mask}}, $src1, $src2}"),
1916 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1917 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1918 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001919 def rmk : AVX512BI<opc, MRMSrcMem,
1920 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1921 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1922 "$dst {${mask}}, $src1, $src2}"),
1923 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1924 (OpNode (_.VT _.RC:$src1),
1925 (_.VT (bitconvert
1926 (_.LdFrag addr:$src2))))))],
1927 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001928}
1929
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001930multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001931 X86VectorVTInfo _, bit IsCommutable> :
1932 avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001933 def rmb : AVX512BI<opc, MRMSrcMem,
1934 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1935 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1936 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1937 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1938 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1939 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1940 def rmbk : AVX512BI<opc, MRMSrcMem,
1941 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1942 _.ScalarMemOp:$src2),
1943 !strconcat(OpcodeStr,
1944 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1945 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1946 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1947 (OpNode (_.VT _.RC:$src1),
1948 (X86VBroadcast
1949 (_.ScalarLdFrag addr:$src2)))))],
1950 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001951}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001952
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001953multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper392cd032016-09-03 16:28:03 +00001954 AVX512VLVectorVTInfo VTInfo, Predicate prd,
1955 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001956 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001957 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512,
1958 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001959
1960 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001961 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256,
1962 IsCommutable>, EVEX_V256;
1963 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128,
1964 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001965 }
1966}
1967
1968multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1969 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
Craig Topper392cd032016-09-03 16:28:03 +00001970 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001971 let Predicates = [prd] in
Craig Topper392cd032016-09-03 16:28:03 +00001972 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512,
1973 IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001974
1975 let Predicates = [prd, HasVLX] in {
Craig Topper392cd032016-09-03 16:28:03 +00001976 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
1977 IsCommutable>, EVEX_V256;
1978 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
1979 IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001980 }
1981}
1982
1983defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001984 avx512vl_i8_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001985 EVEX_CD8<8, CD8VF>;
1986
1987defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001988 avx512vl_i16_info, HasBWI, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001989 EVEX_CD8<16, CD8VF>;
1990
Robert Khasanovf70f7982014-09-18 14:06:55 +00001991defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001992 avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001993 EVEX_CD8<32, CD8VF>;
1994
Robert Khasanovf70f7982014-09-18 14:06:55 +00001995defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Craig Topper392cd032016-09-03 16:28:03 +00001996 avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001997 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1998
1999defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
2000 avx512vl_i8_info, HasBWI>,
2001 EVEX_CD8<8, CD8VF>;
2002
2003defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
2004 avx512vl_i16_info, HasBWI>,
2005 EVEX_CD8<16, CD8VF>;
2006
Robert Khasanovf70f7982014-09-18 14:06:55 +00002007defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002008 avx512vl_i32_info, HasAVX512>,
2009 EVEX_CD8<32, CD8VF>;
2010
Robert Khasanovf70f7982014-09-18 14:06:55 +00002011defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002012 avx512vl_i64_info, HasAVX512>,
2013 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002014
Craig Toppera88306e2017-10-10 06:36:46 +00002015// Transforms to swizzle an immediate to help matching memory operand in first
2016// operand.
2017def CommutePCMPCC : SDNodeXForm<imm, [{
2018 uint8_t Imm = N->getZExtValue() & 0x7;
2019 switch (Imm) {
2020 default: llvm_unreachable("Unreachable!");
2021 case 0x01: Imm = 0x06; break; // LT -> NLE
2022 case 0x02: Imm = 0x05; break; // LE -> NLT
2023 case 0x05: Imm = 0x02; break; // NLT -> LE
2024 case 0x06: Imm = 0x01; break; // NLE -> LT
2025 case 0x00: // EQ
2026 case 0x03: // FALSE
2027 case 0x04: // NE
2028 case 0x07: // TRUE
2029 break;
2030 }
2031 return getI8Imm(Imm, SDLoc(N));
2032}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002033
Robert Khasanov29e3b962014-08-27 09:34:37 +00002034multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
2035 X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002036 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002037 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002038 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002039 !strconcat("vpcmp${cc}", Suffix,
2040 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002041 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
2042 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002043 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
2044 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002045 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002046 !strconcat("vpcmp${cc}", Suffix,
2047 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002048 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2049 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002050 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002051 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper8b876762017-06-13 07:13:50 +00002052 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002053 def rrik : AVX512AIi8<opc, MRMSrcReg,
2054 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002055 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002056 !strconcat("vpcmp${cc}", Suffix,
2057 "\t{$src2, $src1, $dst {${mask}}|",
2058 "$dst {${mask}}, $src1, $src2}"),
2059 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2060 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00002061 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002062 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002063 def rmik : AVX512AIi8<opc, MRMSrcMem,
2064 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002065 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002066 !strconcat("vpcmp${cc}", Suffix,
2067 "\t{$src2, $src1, $dst {${mask}}|",
2068 "$dst {${mask}}, $src1, $src2}"),
2069 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2070 (OpNode (_.VT _.RC:$src1),
2071 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00002072 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002073 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
2074
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002076 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002077 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002078 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002079 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2080 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002081 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00002082 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002083 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002084 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002085 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
2086 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00002087 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002088 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2089 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002090 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002091 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002092 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2093 "$dst {${mask}}, $src1, $src2, $cc}"),
2094 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00002095 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002096 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2097 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002098 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002099 !strconcat("vpcmp", Suffix,
2100 "\t{$cc, $src2, $src1, $dst {${mask}}|",
2101 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00002102 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002103 }
Craig Toppera88306e2017-10-10 06:36:46 +00002104
2105 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2106 (_.VT _.RC:$src1), imm:$cc),
2107 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2108 (CommutePCMPCC imm:$cc))>;
2109
2110 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2111 (_.VT _.RC:$src1), imm:$cc)),
2112 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2113 _.RC:$src1, addr:$src2,
2114 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002115}
2116
Robert Khasanov29e3b962014-08-27 09:34:37 +00002117multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00002118 X86VectorVTInfo _> :
2119 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002120 def rmib : AVX512AIi8<opc, MRMSrcMem,
2121 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002122 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002123 !strconcat("vpcmp${cc}", Suffix,
2124 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2125 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2126 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2127 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002128 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002129 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2130 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2131 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002132 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002133 !strconcat("vpcmp${cc}", Suffix,
2134 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2135 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2136 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2137 (OpNode (_.VT _.RC:$src1),
2138 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00002139 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00002140 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002141
Robert Khasanov29e3b962014-08-27 09:34:37 +00002142 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002143 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002144 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2145 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002146 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002147 !strconcat("vpcmp", Suffix,
2148 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
2149 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2150 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
2151 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2152 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002153 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002154 !strconcat("vpcmp", Suffix,
2155 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2156 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
2157 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
2158 }
Craig Toppera88306e2017-10-10 06:36:46 +00002159
2160 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2161 (_.VT _.RC:$src1), imm:$cc),
2162 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2163 (CommutePCMPCC imm:$cc))>;
2164
2165 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2166 (_.ScalarLdFrag addr:$src2)),
2167 (_.VT _.RC:$src1), imm:$cc)),
2168 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2169 _.RC:$src1, addr:$src2,
2170 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002171}
2172
2173multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
2174 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2175 let Predicates = [prd] in
2176 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
2177
2178 let Predicates = [prd, HasVLX] in {
2179 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
2180 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
2181 }
2182}
2183
2184multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
2185 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
2186 let Predicates = [prd] in
2187 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
2188 EVEX_V512;
2189
2190 let Predicates = [prd, HasVLX] in {
2191 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
2192 EVEX_V256;
2193 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
2194 EVEX_V128;
2195 }
2196}
2197
2198defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
2199 HasBWI>, EVEX_CD8<8, CD8VF>;
2200defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
2201 HasBWI>, EVEX_CD8<8, CD8VF>;
2202
2203defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
2204 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2205defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
2206 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
2207
Robert Khasanovf70f7982014-09-18 14:06:55 +00002208defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002209 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002210defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002211 HasAVX512>, EVEX_CD8<32, CD8VF>;
2212
Robert Khasanovf70f7982014-09-18 14:06:55 +00002213defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002214 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00002215defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002216 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002217
Ayman Musa721d97f2017-06-27 12:08:37 +00002218
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002219multiclass avx512_vcmp_common<X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002220
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002221 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2222 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2223 "vcmp${cc}"#_.Suffix,
2224 "$src2, $src1", "$src1, $src2",
2225 (X86cmpm (_.VT _.RC:$src1),
2226 (_.VT _.RC:$src2),
Craig Topper225da2c2016-08-27 05:22:15 +00002227 imm:$cc), 1>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002228
Craig Toppere1cac152016-06-07 07:27:54 +00002229 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2230 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2231 "vcmp${cc}"#_.Suffix,
2232 "$src2, $src1", "$src1, $src2",
2233 (X86cmpm (_.VT _.RC:$src1),
2234 (_.VT (bitconvert (_.LdFrag addr:$src2))),
2235 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002236
Craig Toppere1cac152016-06-07 07:27:54 +00002237 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2238 (outs _.KRC:$dst),
2239 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2240 "vcmp${cc}"#_.Suffix,
2241 "${src2}"##_.BroadcastStr##", $src1",
2242 "$src1, ${src2}"##_.BroadcastStr,
2243 (X86cmpm (_.VT _.RC:$src1),
2244 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
2245 imm:$cc)>,EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002246 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002247 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002248 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2249 (outs _.KRC:$dst),
2250 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2251 "vcmp"#_.Suffix,
2252 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2253
2254 let mayLoad = 1 in {
2255 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2256 (outs _.KRC:$dst),
2257 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2258 "vcmp"#_.Suffix,
2259 "$cc, $src2, $src1", "$src1, $src2, $cc">;
2260
2261 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2262 (outs _.KRC:$dst),
2263 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2264 "vcmp"#_.Suffix,
2265 "$cc, ${src2}"##_.BroadcastStr##", $src1",
2266 "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B;
2267 }
Craig Topper61956982017-09-30 17:02:39 +00002268 }
2269
2270 // Patterns for selecting with loads in other operand.
2271 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2272 CommutableCMPCC:$cc),
2273 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2274 imm:$cc)>;
2275
2276 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2277 (_.VT _.RC:$src1),
2278 CommutableCMPCC:$cc)),
2279 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2280 _.RC:$src1, addr:$src2,
2281 imm:$cc)>;
2282
2283 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2284 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2285 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2286 imm:$cc)>;
2287
2288 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2289 (_.ScalarLdFrag addr:$src2)),
2290 (_.VT _.RC:$src1),
2291 CommutableCMPCC:$cc)),
2292 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2293 _.RC:$src1, addr:$src2,
2294 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002295}
2296
2297multiclass avx512_vcmp_sae<X86VectorVTInfo _> {
2298 // comparison code form (VCMP[EQ/LT/LE/...]
2299 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2300 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2301 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002302 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002303 (X86cmpmRnd (_.VT _.RC:$src1),
2304 (_.VT _.RC:$src2),
2305 imm:$cc,
2306 (i32 FROUND_NO_EXC))>, EVEX_B;
2307
2308 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2309 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2310 (outs _.KRC:$dst),
2311 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2312 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002313 "$cc, {sae}, $src2, $src1",
2314 "$src1, $src2, {sae}, $cc">, EVEX_B;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002315 }
2316}
2317
2318multiclass avx512_vcmp<AVX512VLVectorVTInfo _> {
2319 let Predicates = [HasAVX512] in {
2320 defm Z : avx512_vcmp_common<_.info512>,
2321 avx512_vcmp_sae<_.info512>, EVEX_V512;
2322
2323 }
2324 let Predicates = [HasAVX512,HasVLX] in {
2325 defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128;
2326 defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002327 }
2328}
2329
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002330defm VCMPPD : avx512_vcmp<avx512vl_f64_info>,
2331 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
2332defm VCMPPS : avx512_vcmp<avx512vl_f32_info>,
2333 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002334
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00002335
Craig Topper61956982017-09-30 17:02:39 +00002336// Patterns to select fp compares with load as first operand.
2337let Predicates = [HasAVX512] in {
2338 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2339 CommutableCMPCC:$cc)),
2340 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2341
2342 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2343 CommutableCMPCC:$cc)),
2344 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2345}
2346
Asaf Badouh572bbce2015-09-20 08:46:07 +00002347// ----------------------------------------------------------------
2348// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002349//handle fpclass instruction mask = op(reg_scalar,imm)
2350// op(mem_scalar,imm)
2351multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2352 X86VectorVTInfo _, Predicate prd> {
2353 let Predicates = [prd] in {
Craig Topper702097d2017-08-20 18:30:24 +00002354 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002355 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002356 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002357 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2358 (i32 imm:$src2)))], NoItinerary>;
2359 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2360 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2361 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002362 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002363 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002364 (OpNode (_.VT _.RC:$src1),
2365 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Topper63801df2017-02-19 21:44:35 +00002366 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002367 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002368 OpcodeStr##_.Suffix##
2369 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2370 [(set _.KRC:$dst,
Craig Topper702097d2017-08-20 18:30:24 +00002371 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002372 (i32 imm:$src2)))], NoItinerary>;
2373 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topper702097d2017-08-20 18:30:24 +00002374 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002375 OpcodeStr##_.Suffix##
2376 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
2377 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Craig Topper702097d2017-08-20 18:30:24 +00002378 (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))),
Craig Topper63801df2017-02-19 21:44:35 +00002379 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002380 }
2381}
2382
Asaf Badouh572bbce2015-09-20 08:46:07 +00002383//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2384// fpclass(reg_vec, mem_vec, imm)
2385// fpclass(reg_vec, broadcast(eltVt), imm)
2386multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
2387 X86VectorVTInfo _, string mem, string broadcast>{
2388 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2389 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002390 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002391 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
2392 (i32 imm:$src2)))], NoItinerary>;
2393 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2394 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2395 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002396 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002397 [(set _.KRC:$dst,(or _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002398 (OpNode (_.VT _.RC:$src1),
2399 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00002400 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2401 (ins _.MemOp:$src1, i32u8imm:$src2),
2402 OpcodeStr##_.Suffix##mem#
2403 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002404 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002405 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2406 (i32 imm:$src2)))], NoItinerary>;
2407 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2408 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2409 OpcodeStr##_.Suffix##mem#
2410 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002411 [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002412 (_.VT (bitconvert (_.LdFrag addr:$src1))),
2413 (i32 imm:$src2))))], NoItinerary>, EVEX_K;
2414 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2415 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2416 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2417 _.BroadcastStr##", $dst|$dst, ${src1}"
2418 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002419 [(set _.KRC:$dst,(OpNode
2420 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002421 (_.ScalarLdFrag addr:$src1))),
2422 (i32 imm:$src2)))], NoItinerary>,EVEX_B;
2423 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2424 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2425 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2426 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2427 _.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002428 [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode
2429 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002430 (_.ScalarLdFrag addr:$src1))),
2431 (i32 imm:$src2))))], NoItinerary>,
2432 EVEX_B, EVEX_K;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002433}
2434
Asaf Badouh572bbce2015-09-20 08:46:07 +00002435multiclass avx512_vector_fpclass_all<string OpcodeStr,
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002436 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002437 string broadcast>{
2438 let Predicates = [prd] in {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002439 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002440 broadcast>, EVEX_V512;
2441 }
2442 let Predicates = [prd, HasVLX] in {
2443 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}",
2444 broadcast>, EVEX_V128;
2445 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}",
2446 broadcast>, EVEX_V256;
2447 }
2448}
2449
2450multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002451 bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002452 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002453 VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002454 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002455 VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W;
2456 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2457 f32x_info, prd>, EVEX_CD8<32, CD8VT1>;
2458 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
2459 f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002460}
2461
Asaf Badouh696e8e02015-10-18 11:04:38 +00002462defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
2463 X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002464
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002465//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002466// Mask register copy, including
2467// - copy between mask registers
2468// - load/store mask registers
2469// - copy from GPR to mask register and vice versa
2470//
2471multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2472 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002473 ValueType vvt, X86MemOperand x86memop> {
Craig Toppere1cac152016-06-07 07:27:54 +00002474 let hasSideEffects = 0 in
2475 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
2476 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
2477 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2478 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2479 [(set KRC:$dst, (vvt (load addr:$src)))]>;
2480 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2481 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2482 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002483}
2484
2485multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2486 string OpcodeStr,
2487 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002488 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002489 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002490 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002491 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002492 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002493 }
2494}
2495
Robert Khasanov74acbb72014-07-23 14:49:42 +00002496let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002497 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002498 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2499 VEX, PD;
2500
2501let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002502 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002503 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002504 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002505
2506let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002507 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2508 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002509 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2510 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002511 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2512 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002513 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2514 VEX, XD, VEX_W;
2515}
2516
2517// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002518def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002519 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002520def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002521 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002522
2523def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002524 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002525def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002526 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002527
2528def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002529 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002530def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002531 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002532
2533def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002534 (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>;
Igor Bregera2f8ca92016-09-05 08:26:51 +00002535def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
2536 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002537def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002538 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002539
2540def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2541 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2542def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2543 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2544def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2545 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2546def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2547 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002548
Robert Khasanov74acbb72014-07-23 14:49:42 +00002549// Load/store kreg
2550let Predicates = [HasDQI] in {
2551 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
2552 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002553 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2554 (KMOVBkm addr:$src)>;
Elena Demikhovsky9f83c732015-09-02 09:20:58 +00002555
2556 def : Pat<(store VK4:$src, addr:$dst),
2557 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>;
2558 def : Pat<(store VK2:$src, addr:$dst),
2559 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002560 def : Pat<(store VK1:$src, addr:$dst),
2561 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002562
2563 def : Pat<(v2i1 (load addr:$src)),
2564 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2565 def : Pat<(v4i1 (load addr:$src)),
2566 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002567}
2568let Predicates = [HasAVX512, NoDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002569 def : Pat<(store VK1:$src, addr:$dst),
2570 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002571 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)),
2572 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002573 def : Pat<(store VK2:$src, addr:$dst),
2574 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002575 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)),
2576 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002577 def : Pat<(store VK4:$src, addr:$dst),
2578 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002579 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)),
2580 sub_8bit)))>;
Igor Bregerd6c187b2016-01-27 08:43:25 +00002581 def : Pat<(store VK8:$src, addr:$dst),
2582 (MOV8mr addr:$dst,
Craig Topperd9f51352017-03-29 07:31:56 +00002583 (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)),
2584 sub_8bit)))>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002585
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002586 def : Pat<(v8i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002587 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002588 def : Pat<(v2i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002589 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002590 def : Pat<(v4i1 (load addr:$src)),
Craig Topper99e30e62016-06-14 03:13:00 +00002591 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002592}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002593
Robert Khasanov74acbb72014-07-23 14:49:42 +00002594let Predicates = [HasAVX512] in {
2595 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002596 (KMOVWmk addr:$dst, VK16:$src)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002597 def : Pat<(v1i1 (load addr:$src)),
Craig Topper34d97072016-06-14 03:13:03 +00002598 (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002599 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
2600 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002601}
2602let Predicates = [HasBWI] in {
2603 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
2604 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002605 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
2606 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002607 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
2608 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002609 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
2610 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002611}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002612
Robert Khasanov74acbb72014-07-23 14:49:42 +00002613let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002614 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2615 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2616 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002617
Simon Pilgrim64fff142017-07-16 18:37:23 +00002618 def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002619 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002620
Guy Blank548e22a2017-05-19 12:35:15 +00002621 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2622 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002623
Simon Pilgrim64fff142017-07-16 18:37:23 +00002624 def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))),
Guy Blank548e22a2017-05-19 12:35:15 +00002625 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002626
Simon Pilgrim64fff142017-07-16 18:37:23 +00002627 def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))),
Guy Blank548e22a2017-05-19 12:35:15 +00002628 (COPY_TO_REGCLASS maskRC:$src, GR32)>;
2629 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002630
Guy Blank548e22a2017-05-19 12:35:15 +00002631 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2632 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2633 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2634 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2635 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2636 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2637 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002638
Guy Blank548e22a2017-05-19 12:35:15 +00002639 def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2640 (COPY_TO_REGCLASS
2641 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2642 GR8:$src, sub_8bit), (i32 1))), VK1)>;
2643 def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2644 (COPY_TO_REGCLASS
2645 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2646 GR8:$src, sub_8bit), (i32 1))), VK16)>;
2647 def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) ,
2648 (COPY_TO_REGCLASS
2649 (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)),
2650 GR8:$src, sub_8bit), (i32 1))), VK8)>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002651
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002653
2654// Mask unary operation
2655// - KNOT
2656multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002657 RegisterClass KRC, SDPatternOperator OpNode,
2658 Predicate prd> {
2659 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002660 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002661 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002662 [(set KRC:$dst, (OpNode KRC:$src))]>;
2663}
2664
Robert Khasanov74acbb72014-07-23 14:49:42 +00002665multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
2666 SDPatternOperator OpNode> {
2667 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
2668 HasDQI>, VEX, PD;
2669 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
2670 HasAVX512>, VEX, PS;
2671 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
2672 HasBWI>, VEX, PD, VEX_W;
2673 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
2674 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002675}
2676
Craig Topper7b9cc142016-11-03 06:04:28 +00002677defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002678
Robert Khasanov74acbb72014-07-23 14:49:42 +00002679// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002680let Predicates = [HasAVX512, NoDQI] in
2681def : Pat<(vnot VK8:$src),
2682 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2683
2684def : Pat<(vnot VK4:$src),
2685 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2686def : Pat<(vnot VK2:$src),
2687 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002688
2689// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002690// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002691multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002692 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002693 Predicate prd, bit IsCommutable> {
2694 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002695 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2696 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002697 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002698 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
2699}
2700
Robert Khasanov595683d2014-07-28 13:46:45 +00002701multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Igor Breger59ac3392015-08-31 11:50:23 +00002702 SDPatternOperator OpNode, bit IsCommutable,
2703 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002704 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002705 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002706 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Igor Breger59ac3392015-08-31 11:50:23 +00002707 prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002708 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002709 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002710 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002711 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002712}
2713
2714def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2715def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002716// These nodes use 'vnot' instead of 'not' to support vectors.
2717def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2718def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002719
Craig Topper7b9cc142016-11-03 06:04:28 +00002720defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
2721defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
2722defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>;
2723defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
2724defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>;
2725defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002726
Craig Topper7b9cc142016-11-03 06:04:28 +00002727multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2728 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002729 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2730 // for the DQI set, this type is legal and KxxxB instruction is used
2731 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002732 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002733 (COPY_TO_REGCLASS
2734 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2735 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2736
2737 // All types smaller than 8 bits require conversion anyway
2738 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2739 (COPY_TO_REGCLASS (Inst
2740 (COPY_TO_REGCLASS VK1:$src1, VK16),
2741 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002742 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002743 (COPY_TO_REGCLASS (Inst
2744 (COPY_TO_REGCLASS VK2:$src1, VK16),
2745 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002746 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002747 (COPY_TO_REGCLASS (Inst
2748 (COPY_TO_REGCLASS VK4:$src1, VK16),
2749 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002750}
2751
Craig Topper7b9cc142016-11-03 06:04:28 +00002752defm : avx512_binop_pat<and, and, KANDWrr>;
2753defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2754defm : avx512_binop_pat<or, or, KORWrr>;
2755defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2756defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002757
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002758// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002759multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
2760 RegisterClass KRCSrc, Predicate prd> {
2761 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002762 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002763 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2764 (ins KRC:$src1, KRC:$src2),
2765 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
2766 VEX_4V, VEX_L;
2767
2768 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2769 (!cast<Instruction>(NAME##rr)
2770 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2771 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2772 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002773}
2774
Igor Bregera54a1a82015-09-08 13:10:00 +00002775defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD;
2776defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS;
2777defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002778
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002779// Mask bit testing
2780multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002781 SDNode OpNode, Predicate prd> {
2782 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002783 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002784 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002785 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2786}
2787
Igor Breger5ea0a6812015-08-31 13:30:19 +00002788multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2789 Predicate prdW = HasAVX512> {
2790 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>,
2791 VEX, PD;
2792 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>,
2793 VEX, PS;
2794 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>,
2795 VEX, PS, VEX_W;
2796 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>,
2797 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002798}
2799
2800defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +00002801defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002802
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002803// Mask shift
2804multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2805 SDNode OpNode> {
2806 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002807 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002809 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002810 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2811}
2812
2813multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2814 SDNode OpNode> {
2815 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002816 VEX, TAPD, VEX_W;
2817 let Predicates = [HasDQI] in
2818 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2819 VEX, TAPD;
2820 let Predicates = [HasBWI] in {
2821 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2822 VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002823 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2824 VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002825 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002826}
2827
Craig Topper3b7e8232017-01-30 00:06:01 +00002828defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>;
2829defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002830
Ayman Musa721d97f2017-06-27 12:08:37 +00002831multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> {
2832def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
2833 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr)
2834 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2835 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>;
2836
Craig Toppereb5c4112017-09-24 05:24:52 +00002837def : Pat<(v8i1 (and VK8:$mask,
2838 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))),
2839 (COPY_TO_REGCLASS
2840 (!cast<Instruction>(InstStr##Zrrk)
2841 (COPY_TO_REGCLASS VK8:$mask, VK16),
2842 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2843 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
2844 VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002845}
2846
2847multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
2848 AVX512VLVectorVTInfo _> {
2849def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)),
2850 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri)
2851 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2852 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2853 imm:$cc), VK8)>;
2854
Craig Toppereb5c4112017-09-24 05:24:52 +00002855def : Pat<(v8i1 (and VK8:$mask, (OpNode (_.info256.VT VR256X:$src1),
2856 (_.info256.VT VR256X:$src2), imm:$cc))),
2857 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
2858 (COPY_TO_REGCLASS VK8:$mask, VK16),
2859 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
2860 (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)),
2861 imm:$cc), VK8)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00002862}
2863
2864let Predicates = [HasAVX512, NoVLX] in {
2865 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">;
2866 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">;
2867
2868 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>;
2869 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>;
2870 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>;
2871}
2872
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002873// Mask setting all 0s or 1s
2874multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2875 let Predicates = [HasAVX512] in
2876 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2877 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2878 [(set KRC:$dst, (VT Val))]>;
2879}
2880
2881multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002882 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002883 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2884 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002885}
2886
2887defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2888defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2889
2890// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2891let Predicates = [HasAVX512] in {
2892 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00002893 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
2894 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002895 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002896 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002897 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2898 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002899 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002900}
Igor Bregerf1bd7612016-03-06 07:46:03 +00002901
2902// Patterns for kmask insert_subvector/extract_subvector to/from index=0
2903multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
2904 RegisterClass RC, ValueType VT> {
2905 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
2906 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002907
Igor Bregerf1bd7612016-03-06 07:46:03 +00002908 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002909 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002910}
Guy Blank548e22a2017-05-19 12:35:15 +00002911defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
2912defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
2913defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
2914defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
2915defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
2916defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00002917
2918defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
2919defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
2920defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
2921defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
2922defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
2923
2924defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
2925defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
2926defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
2927defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
2928
2929defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
2930defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
2931defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
2932
2933defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
2934defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
2935
2936defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002937
Igor Breger999ac752016-03-08 15:21:25 +00002938def : Pat<(v2i1 (extract_subvector (v4i1 VK4:$src), (iPTR 2))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002939 (v2i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002940 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), (i8 2)),
2941 VK2))>;
2942def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 4))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002943 (v4i1 (COPY_TO_REGCLASS
Igor Breger999ac752016-03-08 15:21:25 +00002944 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (i8 4)),
2945 VK4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002946def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2947 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
Elena Demikhovsky6015f5c2015-12-15 08:40:41 +00002948def : Pat<(v16i1 (extract_subvector (v32i1 VK32:$src), (iPTR 16))),
2949 (v16i1 (COPY_TO_REGCLASS (KSHIFTRDri VK32:$src, (i8 16)), VK16))>;
Elena Demikhovsky86c7b462015-05-27 14:09:33 +00002950def : Pat<(v32i1 (extract_subvector (v64i1 VK64:$src), (iPTR 32))),
2951 (v32i1 (COPY_TO_REGCLASS (KSHIFTRQri VK64:$src, (i8 32)), VK32))>;
2952
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002953
Igor Breger86724082016-08-14 05:25:07 +00002954// Patterns for kmask shift
2955multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> {
Craig Topper3b7e8232017-01-30 00:06:01 +00002956 def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002957 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002958 (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002959 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002960 RC))>;
Craig Topper3b7e8232017-01-30 00:06:01 +00002961 def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002962 (VT (COPY_TO_REGCLASS
Igor Breger86724082016-08-14 05:25:07 +00002963 (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16),
Simon Pilgrim916485c2016-08-18 11:22:22 +00002964 (I8Imm $imm)),
Igor Breger86724082016-08-14 05:25:07 +00002965 RC))>;
2966}
2967
2968defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>;
2969defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>;
2970defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002971//===----------------------------------------------------------------------===//
2972// AVX-512 - Aligned and unaligned load and store
2973//
2974
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002975
2976multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002977 PatFrag ld_frag, PatFrag mload,
Craig Toppercb0e7492017-07-31 17:35:44 +00002978 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00002979 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002980 let hasSideEffects = 0 in {
2981 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002982 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002983 _.ExeDomain>, EVEX;
2984 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2985 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002986 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002987 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00002988 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00002989 (_.VT _.RC:$src),
2990 _.ImmAllZerosV)))], _.ExeDomain>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002991 EVEX, EVEX_KZ;
2992
Craig Toppercb0e7492017-07-31 17:35:44 +00002993 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002994 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002995 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002996 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00002997 !if(NoRMPattern, [],
2998 [(set _.RC:$dst,
2999 (_.VT (bitconvert (ld_frag addr:$src))))]),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003000 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003001
Craig Topper63e2cd62017-01-14 07:50:52 +00003002 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003003 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3004 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3005 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3006 "${dst} {${mask}}, $src1}"),
Craig Topperc9293492016-02-26 06:50:29 +00003007 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003008 (_.VT _.RC:$src1),
3009 (_.VT _.RC:$src0))))], _.ExeDomain>,
3010 EVEX, EVEX_K;
Craig Toppere1cac152016-06-07 07:27:54 +00003011 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003012 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3013 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003014 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3015 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003016 [(set _.RC:$dst, (_.VT
3017 (vselect _.KRCWM:$mask,
3018 (_.VT (bitconvert (ld_frag addr:$src1))),
3019 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003020 }
Craig Toppere1cac152016-06-07 07:27:54 +00003021 let SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003022 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3023 (ins _.KRCWM:$mask, _.MemOp:$src),
3024 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3025 "${dst} {${mask}} {z}, $src}",
3026 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3027 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
3028 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003029 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003030 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3031 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3032
3033 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3034 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3035
3036 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3037 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3038 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003039}
3040
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003041multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3042 AVX512VLVectorVTInfo _,
Craig Topper4e7b8882016-10-03 02:00:29 +00003043 Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003044 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003045 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003046 masked_load_aligned512>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003047
3048 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003049 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003050 masked_load_aligned256>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003051 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Craig Topper4e7b8882016-10-03 02:00:29 +00003052 masked_load_aligned128>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003053 }
3054}
3055
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003056multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3057 AVX512VLVectorVTInfo _,
3058 Predicate prd,
Craig Toppercb0e7492017-07-31 17:35:44 +00003059 bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003060 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003061 let Predicates = [prd] in
3062 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003063 masked_load_unaligned, NoRMPattern,
3064 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003065
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003066 let Predicates = [prd, HasVLX] in {
3067 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003068 masked_load_unaligned, NoRMPattern,
3069 SelectOprr>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003070 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Toppercb0e7492017-07-31 17:35:44 +00003071 masked_load_unaligned, NoRMPattern,
3072 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003073 }
3074}
3075
3076multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper2462a712017-08-01 15:31:24 +00003077 PatFrag st_frag, PatFrag mstore, string Name,
3078 bit NoMRPattern = 0> {
Igor Breger81b79de2015-11-19 07:43:43 +00003079
Craig Topper99f6b622016-05-01 01:03:56 +00003080 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003081 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3082 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003083 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>;
Igor Breger81b79de2015-11-19 07:43:43 +00003084 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3085 (ins _.KRCWM:$mask, _.RC:$src),
3086 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3087 "${dst} {${mask}}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003088 [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>;
Igor Breger81b79de2015-11-19 07:43:43 +00003089 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003090 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003091 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003092 "${dst} {${mask}} {z}, $src}",
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003093 [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>;
Craig Topper99f6b622016-05-01 01:03:56 +00003094 }
Igor Breger81b79de2015-11-19 07:43:43 +00003095
Craig Topper2462a712017-08-01 15:31:24 +00003096 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003097 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003098 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003099 !if(NoMRPattern, [],
3100 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
3101 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003102 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003103 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3104 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
3105 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003106
3107 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3108 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3109 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003110}
3111
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003112
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003113multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003114 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper2462a712017-08-01 15:31:24 +00003115 string Name, bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003116 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003117 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper2462a712017-08-01 15:31:24 +00003118 masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003119
3120 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003121 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper2462a712017-08-01 15:31:24 +00003122 masked_store_unaligned, Name#Z256,
3123 NoMRPattern>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003124 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper2462a712017-08-01 15:31:24 +00003125 masked_store_unaligned, Name#Z128,
3126 NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003127 }
3128}
3129
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003130multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003131 AVX512VLVectorVTInfo _, Predicate prd,
3132 string Name> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003133 let Predicates = [prd] in
Craig Topperafa69ee2017-08-19 23:21:21 +00003134 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003135 masked_store_aligned512, Name#Z>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003136
3137 let Predicates = [prd, HasVLX] in {
Craig Topperafa69ee2017-08-19 23:21:21 +00003138 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003139 masked_store_aligned256, Name#Z256>, EVEX_V256;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003140 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003141 masked_store_aligned128, Name#Z128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003142 }
3143}
3144
3145defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
3146 HasAVX512>,
3147 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003148 HasAVX512, "VMOVAPS">,
3149 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003150
3151defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
3152 HasAVX512>,
3153 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003154 HasAVX512, "VMOVAPD">,
3155 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003156
Craig Topperc9293492016-02-26 06:50:29 +00003157defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003158 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003159 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
3160 "VMOVUPS">,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003161 PS, EVEX_CD8<32, CD8VF>;
3162
Craig Topper4e7b8882016-10-03 02:00:29 +00003163defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003164 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003165 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
3166 "VMOVUPD">,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003167 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003168
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003169defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
3170 HasAVX512>,
3171 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003172 HasAVX512, "VMOVDQA32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003173 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003174
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003175defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
3176 HasAVX512>,
3177 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003178 HasAVX512, "VMOVDQA64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003179 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003180
Craig Toppercb0e7492017-07-31 17:35:44 +00003181defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003182 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper2462a712017-08-01 15:31:24 +00003183 HasBWI, "VMOVDQU8", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003184 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003185
Craig Toppercb0e7492017-07-31 17:35:44 +00003186defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003187 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper2462a712017-08-01 15:31:24 +00003188 HasBWI, "VMOVDQU16", 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003189 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003190
Craig Topperc9293492016-02-26 06:50:29 +00003191defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003192 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003193 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003194 HasAVX512, "VMOVDQU32">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003195 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003196
Craig Topperc9293492016-02-26 06:50:29 +00003197defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Toppercb0e7492017-07-31 17:35:44 +00003198 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003199 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003200 HasAVX512, "VMOVDQU64">,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003201 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003202
Craig Topperd875d6b2016-09-29 06:07:09 +00003203// Special instructions to help with spilling when we don't have VLX. We need
3204// to load or store from a ZMM register instead. These are converted in
3205// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003206let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003207 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3208def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3209 "", []>;
3210def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3211 "", []>;
3212def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
3213 "", []>;
3214def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
3215 "", []>;
3216}
3217
3218let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003219def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003220 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003221def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003222 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003223def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003224 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003225def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Craig Topperd875d6b2016-09-29 06:07:09 +00003226 "", []>;
3227}
3228
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003229def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003230 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003231 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003232 VK8), VR512:$src)>;
3233
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003234def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003235 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003236 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003237
Craig Topper33c550c2016-05-22 00:39:30 +00003238// These patterns exist to prevent the above patterns from introducing a second
3239// mask inversion when one already exists.
3240def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3241 (bc_v8i64 (v16i32 immAllZerosV)),
3242 (v8i64 VR512:$src))),
3243 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3244def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3245 (v16i32 immAllZerosV),
3246 (v16i32 VR512:$src))),
3247 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3248
Craig Topper96ab6fd2017-01-09 04:19:34 +00003249// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3250// available. Use a 512-bit operation and extract.
3251let Predicates = [HasAVX512, NoVLX] in {
3252def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
3253 (v8f32 VR256X:$src0))),
3254 (EXTRACT_SUBREG
3255 (v16f32
3256 (VMOVAPSZrrk
3257 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3258 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3259 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3260 sub_ymm)>;
3261
3262def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
3263 (v8i32 VR256X:$src0))),
3264 (EXTRACT_SUBREG
3265 (v16i32
3266 (VMOVDQA32Zrrk
3267 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)),
3268 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
3269 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))),
3270 sub_ymm)>;
3271}
3272
Craig Topper2462a712017-08-01 15:31:24 +00003273let Predicates = [HasAVX512] in {
3274 // 512-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003275 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003276 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003277 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper2462a712017-08-01 15:31:24 +00003278 (VMOVDQA32Zmr addr:$dst, VR512:$src)>;
3279 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
3280 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3281 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
3282 (VMOVDQU32Zmr addr:$dst, VR512:$src)>;
3283}
3284
3285let Predicates = [HasVLX] in {
3286 // 128-bit store.
Craig Topper5ef13ba2016-12-26 07:26:07 +00003287 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
3288 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3289 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
3290 (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>;
3291 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
3292 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
3293 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
3294 (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003295
Craig Topper2462a712017-08-01 15:31:24 +00003296 // 256-bit store.
Craig Topperafa69ee2017-08-19 23:21:21 +00003297 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003298 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003299 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper5ef13ba2016-12-26 07:26:07 +00003300 (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>;
3301 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
3302 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
3303 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
3304 (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003305}
3306
Craig Topper80075a52017-08-27 19:03:36 +00003307multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3308 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3309 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3310 (bitconvert
3311 (To.VT (extract_subvector
3312 (From.VT From.RC:$src), (iPTR 0)))),
3313 To.RC:$src0)),
3314 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3315 Cast.RC:$src0, Cast.KRCWM:$mask,
3316 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3317
3318 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3319 (bitconvert
3320 (To.VT (extract_subvector
3321 (From.VT From.RC:$src), (iPTR 0)))),
3322 Cast.ImmAllZerosV)),
3323 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3324 Cast.KRCWM:$mask,
3325 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3326}
3327
3328
Craig Topperd27386a2017-08-25 23:34:59 +00003329let Predicates = [HasVLX] in {
3330// A masked extract from the first 128-bits of a 256-bit vector can be
3331// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003332defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3333defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3334defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3335defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3336defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3337defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3338defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3339defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3340defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3341defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3342defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3343defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003344
3345// A masked extract from the first 128-bits of a 512-bit vector can be
3346// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003347defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3348defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3349defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3350defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3351defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3352defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3353defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3354defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3355defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3356defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3357defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3358defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003359
3360// A masked extract from the first 256-bits of a 512-bit vector can be
3361// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003362defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3363defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3364defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3365defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3366defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3367defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3368defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3369defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3370defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3371defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3372defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3373defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003374}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003375
3376// Move Int Doubleword to Packed Double Int
3377//
3378let ExeDomain = SSEPackedInt in {
3379def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3380 "vmovd\t{$src, $dst|$dst, $src}",
3381 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003382 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003383 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003384def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003385 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003386 [(set VR128X:$dst,
3387 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
Craig Topper401675c2015-12-28 06:32:47 +00003388 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003389def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003390 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003391 [(set VR128X:$dst,
3392 (v2i64 (scalar_to_vector GR64:$src)))],
Craig Topper401675c2015-12-28 06:32:47 +00003393 IIC_SSE_MOVDQ>, EVEX, VEX_W;
Craig Topperc648c9b2015-12-28 06:11:42 +00003394let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3395def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3396 (ins i64mem:$src),
3397 "vmovq\t{$src, $dst|$dst, $src}", []>,
Craig Topper401675c2015-12-28 06:32:47 +00003398 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003399let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003400def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003401 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003402 [(set FR64X:$dst, (bitconvert GR64:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003403 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003404def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3405 "vmovq\t{$src, $dst|$dst, $src}",
3406 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
3407 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003408def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003409 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003410 [(set GR64:$dst, (bitconvert FR64X:$src))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003411 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003412def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003413 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topperaf88afb2015-12-28 06:11:45 +00003414 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)],
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003415 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
3416 EVEX_CD8<64, CD8VT1>;
3417}
3418} // ExeDomain = SSEPackedInt
3419
3420// Move Int Doubleword to Single Scalar
3421//
3422let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3423def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3424 "vmovd\t{$src, $dst|$dst, $src}",
3425 [(set FR32X:$dst, (bitconvert GR32:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003426 IIC_SSE_MOVDQ>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003427
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003428def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003429 "vmovd\t{$src, $dst|$dst, $src}",
3430 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
3431 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3432} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3433
3434// Move doubleword from xmm register to r/m32
3435//
3436let ExeDomain = SSEPackedInt in {
3437def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3438 "vmovd\t{$src, $dst|$dst, $src}",
3439 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003440 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
Craig Topper401675c2015-12-28 06:32:47 +00003441 EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003442def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003443 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003444 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003445 [(store (i32 (extractelt (v4i32 VR128X:$src),
3446 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
3447 EVEX, EVEX_CD8<32, CD8VT1>;
3448} // ExeDomain = SSEPackedInt
3449
3450// Move quadword from xmm1 register to r/m64
3451//
3452let ExeDomain = SSEPackedInt in {
3453def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3454 "vmovq\t{$src, $dst|$dst, $src}",
3455 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003456 (iPTR 0)))],
Craig Topper401675c2015-12-28 06:32:47 +00003457 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003458 Requires<[HasAVX512, In64BitMode]>;
3459
Craig Topperc648c9b2015-12-28 06:11:42 +00003460let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3461def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
3462 "vmovq\t{$src, $dst|$dst, $src}",
Craig Topper401675c2015-12-28 06:32:47 +00003463 [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W,
Craig Topperc648c9b2015-12-28 06:11:42 +00003464 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003465
Craig Topperc648c9b2015-12-28 06:11:42 +00003466def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3467 (ins i64mem:$dst, VR128X:$src),
3468 "vmovq\t{$src, $dst|$dst, $src}",
3469 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
3470 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topper401675c2015-12-28 06:32:47 +00003471 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003472 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3473
3474let hasSideEffects = 0 in
3475def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003476 (ins VR128X:$src),
3477 "vmovq.s\t{$src, $dst|$dst, $src}",[]>,
3478 EVEX, VEX_W;
3479} // ExeDomain = SSEPackedInt
3480
3481// Move Scalar Single to Double Int
3482//
3483let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3484def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3485 (ins FR32X:$src),
3486 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003487 [(set GR32:$dst, (bitconvert FR32X:$src))],
Craig Topper401675c2015-12-28 06:32:47 +00003488 IIC_SSE_MOVD_ToGP>, EVEX;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003489def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003490 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003491 "vmovd\t{$src, $dst|$dst, $src}",
3492 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
3493 IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>;
3494} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3495
3496// Move Quadword Int to Packed Quadword Int
3497//
3498let ExeDomain = SSEPackedInt in {
3499def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3500 (ins i64mem:$src),
3501 "vmovq\t{$src, $dst|$dst, $src}",
3502 [(set VR128X:$dst,
3503 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
3504 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>;
3505} // ExeDomain = SSEPackedInt
3506
3507//===----------------------------------------------------------------------===//
3508// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003509//===----------------------------------------------------------------------===//
3510
Craig Topperc7de3a12016-07-29 02:49:08 +00003511multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003512 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003513 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003514 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003515 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003516 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Craig Topperc7de3a12016-07-29 02:49:08 +00003517 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V;
3518 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003519 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003520 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3521 "$dst {${mask}} {z}, $src1, $src2}"),
3522 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003523 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003524 _.ImmAllZerosV)))],
3525 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ;
3526 let Constraints = "$src0 = $dst" in
3527 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003528 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003529 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3530 "$dst {${mask}}, $src1, $src2}"),
3531 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003532 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003533 (_.VT _.RC:$src0))))],
3534 _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K;
Craig Toppere4f868e2016-07-29 06:06:04 +00003535 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003536 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3537 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3538 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
3539 _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX;
3540 let mayLoad = 1, hasSideEffects = 0 in {
3541 let Constraints = "$src0 = $dst" in
3542 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3543 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3544 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3545 "$dst {${mask}}, $src}"),
3546 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K;
3547 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3548 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3549 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3550 "$dst {${mask}} {z}, $src}"),
3551 [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003552 }
Craig Toppere1cac152016-06-07 07:27:54 +00003553 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3554 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3555 [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>,
3556 EVEX;
Craig Topperc7de3a12016-07-29 02:49:08 +00003557 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003558 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3559 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3560 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
3561 [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003562}
3563
Asaf Badouh41ecf462015-12-06 13:26:56 +00003564defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3565 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003566
Asaf Badouh41ecf462015-12-06 13:26:56 +00003567defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3568 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569
Ayman Musa46af8f92016-11-13 14:29:32 +00003570
3571multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3572 PatLeaf ZeroFP, X86VectorVTInfo _> {
3573
3574def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003575 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003576 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003577 (_.EltVT _.FRC:$src1),
3578 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003579 (!cast<Instruction>(InstrStr#rrk)
3580 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
3581 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003582 (_.VT _.RC:$src0),
3583 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003584
3585def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003586 (_.VT (scalar_to_vector
Guy Blank548e22a2017-05-19 12:35:15 +00003587 (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003588 (_.EltVT _.FRC:$src1),
3589 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003590 (!cast<Instruction>(InstrStr#rrkz)
3591 (COPY_TO_REGCLASS GR32:$mask, VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003592 (_.VT _.RC:$src0),
3593 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003594}
3595
3596multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3597 dag Mask, RegisterClass MaskRC> {
3598
3599def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003600 (_.info512.VT (insert_subvector undef,
Ayman Musa46af8f92016-11-13 14:29:32 +00003601 (_.info256.VT (insert_subvector undef,
3602 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003603 (iPTR 0))),
3604 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003605 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003606 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003607 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003608
3609}
3610
Craig Topper058f2f62017-03-28 16:35:29 +00003611multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3612 AVX512VLVectorVTInfo _,
3613 dag Mask, RegisterClass MaskRC,
3614 SubRegIndex subreg> {
3615
3616def : Pat<(masked_store addr:$dst, Mask,
3617 (_.info512.VT (insert_subvector undef,
3618 (_.info256.VT (insert_subvector undef,
3619 (_.info128.VT _.info128.RC:$src),
3620 (iPTR 0))),
3621 (iPTR 0)))),
3622 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003623 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003624 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3625
3626}
3627
Ayman Musa46af8f92016-11-13 14:29:32 +00003628multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3629 dag Mask, RegisterClass MaskRC> {
3630
3631def : Pat<(_.info128.VT (extract_subvector
3632 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003633 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003634 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003635 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003636 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003637 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003638 addr:$srcAddr)>;
3639
3640def : Pat<(_.info128.VT (extract_subvector
3641 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3642 (_.info512.VT (insert_subvector undef,
3643 (_.info256.VT (insert_subvector undef,
3644 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003645 (iPTR 0))),
3646 (iPTR 0))))),
3647 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003648 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003649 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003650 addr:$srcAddr)>;
3651
3652}
3653
Craig Topper058f2f62017-03-28 16:35:29 +00003654multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3655 AVX512VLVectorVTInfo _,
3656 dag Mask, RegisterClass MaskRC,
3657 SubRegIndex subreg> {
3658
3659def : Pat<(_.info128.VT (extract_subvector
3660 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3661 (_.info512.VT (bitconvert
3662 (v16i32 immAllZerosV))))),
3663 (iPTR 0))),
3664 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003665 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003666 addr:$srcAddr)>;
3667
3668def : Pat<(_.info128.VT (extract_subvector
3669 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3670 (_.info512.VT (insert_subvector undef,
3671 (_.info256.VT (insert_subvector undef,
3672 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
3673 (iPTR 0))),
3674 (iPTR 0))))),
3675 (iPTR 0))),
3676 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003677 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003678 addr:$srcAddr)>;
3679
3680}
3681
Ayman Musa46af8f92016-11-13 14:29:32 +00003682defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3683defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3684
3685defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3686 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003687defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3688 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3689defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3690 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003691
3692defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3693 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003694defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3695 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3696defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3697 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003698
Guy Blankb169d56d2017-07-31 08:26:14 +00003699def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3700 (f32 FR32X:$src1), (f32 FR32X:$src2))),
3701 (COPY_TO_REGCLASS
3702 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3703 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3704 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003705 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
3706 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003707
Craig Topper74ed0872016-05-18 06:55:59 +00003708def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003709 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003710 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
3711 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003712
Guy Blankb169d56d2017-07-31 08:26:14 +00003713def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))),
3714 (f64 FR64X:$src1), (f64 FR64X:$src2))),
3715 (COPY_TO_REGCLASS
3716 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3717 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3718 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003719 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
3720 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003721
Craig Topper74ed0872016-05-18 06:55:59 +00003722def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003723 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003724 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
3725 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003726
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003727def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003728 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003729 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3730
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003731let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003732 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003733 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003734 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3735 [], NoItinerary>, XS, EVEX_4V, VEX_LIG,
3736 FoldGenData<"VMOVSSZrr">;
Igor Breger4424aaa2015-11-19 07:58:33 +00003737
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003738let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003739 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3740 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003741 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003742 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3743 "$dst {${mask}}, $src1, $src2}",
3744 [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG,
3745 FoldGenData<"VMOVSSZrrk">;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003746
3747 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003748 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003749 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3750 "$dst {${mask}} {z}, $src1, $src2}",
3751 [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
3752 FoldGenData<"VMOVSSZrrkz">;
3753
Simon Pilgrim64fff142017-07-16 18:37:23 +00003754 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003755 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003756 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3757 [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W,
3758 FoldGenData<"VMOVSDZrr">;
3759
3760let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003761 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3762 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003763 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003764 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
3765 "$dst {${mask}}, $src1, $src2}",
3766 [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrim64fff142017-07-16 18:37:23 +00003767 VEX_W, FoldGenData<"VMOVSDZrrk">;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003768
Simon Pilgrim64fff142017-07-16 18:37:23 +00003769 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3770 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00003771 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003772 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3773 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim64fff142017-07-16 18:37:23 +00003774 [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003775 VEX_W, FoldGenData<"VMOVSDZrrkz">;
3776}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003777
3778let Predicates = [HasAVX512] in {
3779 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003780 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003781 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003782 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00003783 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003784 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00003785 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
3786 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00003787 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003788
3789 // Move low f32 and clear high bits.
3790 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
3791 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003792 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003793 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
3794 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
3795 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003796 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003797 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003798 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
3799 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003800 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003801 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
3802 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
3803 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003804 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003805 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003806
3807 let AddedComplexity = 20 in {
3808 // MOVSSrm zeros the high parts of the register; represent this
3809 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3810 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
3811 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3812 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
3813 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
3814 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
3815 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003816 def : Pat<(v4f32 (X86vzload addr:$src)),
3817 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003818
3819 // MOVSDrm zeros the high parts of the register; represent this
3820 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
3821 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
3822 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3823 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
3824 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3825 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
3826 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3827 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
3828 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3829 def : Pat<(v2f64 (X86vzload addr:$src)),
3830 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
3831
3832 // Represent the same patterns above but in the form they appear for
3833 // 256-bit types
3834 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3835 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003836 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003837 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
3838 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3839 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003840 def : Pat<(v8f32 (X86vzload addr:$src)),
3841 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003842 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
3843 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3844 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003845 def : Pat<(v4f64 (X86vzload addr:$src)),
3846 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003847
3848 // Represent the same patterns above but in the form they appear for
3849 // 512-bit types
3850 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3851 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
3852 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
3853 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
3854 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
3855 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003856 def : Pat<(v16f32 (X86vzload addr:$src)),
3857 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00003858 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
3859 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
3860 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00003861 def : Pat<(v8f64 (X86vzload addr:$src)),
3862 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003863 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003864 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3865 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00003866 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003867
3868 // Move low f64 and clear high bits.
3869 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
3870 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003871 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003872 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003873 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
3874 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003875 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003876 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003877
3878 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003879 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003880 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00003881 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00003882 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00003883 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003884
3885 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00003886 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003887 addr:$dst),
3888 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003889
3890 // Shuffle with VMOVSS
3891 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003892 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
3893
3894 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
3895 (VMOVSSZrr VR128X:$src1,
3896 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003897
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003898 // Shuffle with VMOVSD
3899 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003900 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
3901
3902 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
3903 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003904
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003905 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003906 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003907 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00003908 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003909}
3910
3911let AddedComplexity = 15 in
3912def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
3913 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003914 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00003915 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003916 (v2i64 VR128X:$src))))],
3917 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
3918
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003919let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00003920 let AddedComplexity = 15 in {
3921 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
3922 (VMOVDI2PDIZrr GR32:$src)>;
3923
3924 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
3925 (VMOV64toPQIZrr GR64:$src)>;
3926
3927 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
3928 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3929 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003930
3931 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
3932 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
3933 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00003934 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003935 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
3936 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00003937 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
3938 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003939 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
3940 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003941 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
3942 (VMOVDI2PDIZrm addr:$src)>;
3943 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
3944 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003945 def : Pat<(v4i32 (X86vzload addr:$src)),
3946 (VMOVDI2PDIZrm addr:$src)>;
3947 def : Pat<(v8i32 (X86vzload addr:$src)),
3948 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003949 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003950 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003951 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003952 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00003953 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003954 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00003955 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003956 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003957 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00003958
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003959 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
3960 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
3961 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3962 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00003963 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
3964 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
3965 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
3966
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003967 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00003968 def : Pat<(v16i32 (X86vzload addr:$src)),
3969 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003970 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00003971 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003972}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003973//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00003974// AVX-512 - Non-temporals
3975//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00003976let SchedRW = [WriteLoad] in {
3977 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
3978 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003979 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00003980 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003981
Craig Topper2f90c1f2016-06-07 07:27:57 +00003982 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00003983 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003984 (ins i256mem:$src),
3985 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003986 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003987 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00003988
Robert Khasanoved882972014-08-13 10:46:00 +00003989 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00003990 (ins i128mem:$src),
3991 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00003992 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00003993 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00003994 }
Adam Nemetefd07852014-06-18 16:51:10 +00003995}
3996
Igor Bregerd3341f52016-01-20 13:11:47 +00003997multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3998 PatFrag st_frag = alignednontemporalstore,
3999 InstrItinClass itin = IIC_SSE_MOVNT> {
Craig Toppere1cac152016-06-07 07:27:54 +00004000 let SchedRW = [WriteStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004001 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004002 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004003 [(st_frag (_.VT _.RC:$src), addr:$dst)],
4004 _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004005}
4006
Igor Bregerd3341f52016-01-20 13:11:47 +00004007multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4008 AVX512VLVectorVTInfo VTInfo> {
4009 let Predicates = [HasAVX512] in
4010 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004011
Igor Bregerd3341f52016-01-20 13:11:47 +00004012 let Predicates = [HasAVX512, HasVLX] in {
4013 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4014 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004015 }
4016}
4017
Igor Bregerd3341f52016-01-20 13:11:47 +00004018defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4019defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4020defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004021
Craig Topper707c89c2016-05-08 23:43:17 +00004022let Predicates = [HasAVX512], AddedComplexity = 400 in {
4023 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4024 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4025 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4026 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4027 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4028 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004029
4030 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4031 (VMOVNTDQAZrm addr:$src)>;
4032 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4033 (VMOVNTDQAZrm addr:$src)>;
4034 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4035 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004036 def : Pat<(v16i32 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004037 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004038 def : Pat<(v32i16 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004039 (VMOVNTDQAZrm addr:$src)>;
Craig Toppera78b7682016-08-11 06:04:07 +00004040 def : Pat<(v64i8 (bitconvert (v8i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004041 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004042}
4043
Craig Topperc41320d2016-05-08 23:08:45 +00004044let Predicates = [HasVLX], AddedComplexity = 400 in {
4045 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4046 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4047 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4048 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4049 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4050 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4051
Simon Pilgrim9a896232016-06-07 13:34:24 +00004052 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4053 (VMOVNTDQAZ256rm addr:$src)>;
4054 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4055 (VMOVNTDQAZ256rm addr:$src)>;
4056 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4057 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004058 def : Pat<(v8i32 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004059 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004060 def : Pat<(v16i16 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004061 (VMOVNTDQAZ256rm addr:$src)>;
Craig Topper31140ad2017-07-21 00:40:42 +00004062 def : Pat<(v32i8 (bitconvert (v4i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004063 (VMOVNTDQAZ256rm addr:$src)>;
4064
Craig Topperc41320d2016-05-08 23:08:45 +00004065 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4066 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4067 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4068 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4069 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4070 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004071
4072 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4073 (VMOVNTDQAZ128rm addr:$src)>;
4074 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4075 (VMOVNTDQAZ128rm addr:$src)>;
4076 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4077 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004078 def : Pat<(v4i32 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004079 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004080 def : Pat<(v8i16 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004081 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topper3563d0f2016-08-11 06:04:00 +00004082 def : Pat<(v16i8 (bitconvert (v2i64 (alignednontemporalload addr:$src)))),
Simon Pilgrim9a896232016-06-07 13:34:24 +00004083 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004084}
4085
Adam Nemet7f62b232014-06-10 16:39:53 +00004086//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004087// AVX-512 - Integer arithmetic
4088//
4089multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00004090 X86VectorVTInfo _, OpndItins itins,
4091 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004092 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004093 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004094 "$src2, $src1", "$src1, $src2",
4095 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004096 itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00004097 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004098
Craig Toppere1cac152016-06-07 07:27:54 +00004099 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4100 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4101 "$src2, $src1", "$src1, $src2",
4102 (_.VT (OpNode _.RC:$src1,
4103 (bitconvert (_.LdFrag addr:$src2)))),
4104 itins.rm>,
4105 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004106}
4107
4108multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4109 X86VectorVTInfo _, OpndItins itins,
4110 bit IsCommutable = 0> :
4111 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004112 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4113 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4114 "${src2}"##_.BroadcastStr##", $src1",
4115 "$src1, ${src2}"##_.BroadcastStr,
4116 (_.VT (OpNode _.RC:$src1,
4117 (X86VBroadcast
4118 (_.ScalarLdFrag addr:$src2)))),
4119 itins.rm>,
4120 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004121}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004122
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004123multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4124 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4125 Predicate prd, bit IsCommutable = 0> {
4126 let Predicates = [prd] in
4127 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4128 IsCommutable>, EVEX_V512;
4129
4130 let Predicates = [prd, HasVLX] in {
4131 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4132 IsCommutable>, EVEX_V256;
4133 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4134 IsCommutable>, EVEX_V128;
4135 }
4136}
4137
Robert Khasanov545d1b72014-10-14 14:36:19 +00004138multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
4139 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
4140 Predicate prd, bit IsCommutable = 0> {
4141 let Predicates = [prd] in
4142 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
4143 IsCommutable>, EVEX_V512;
4144
4145 let Predicates = [prd, HasVLX] in {
4146 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
4147 IsCommutable>, EVEX_V256;
4148 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
4149 IsCommutable>, EVEX_V128;
4150 }
4151}
4152
4153multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
4154 OpndItins itins, Predicate prd,
4155 bit IsCommutable = 0> {
4156 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
4157 itins, prd, IsCommutable>,
4158 VEX_W, EVEX_CD8<64, CD8VF>;
4159}
4160
4161multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
4162 OpndItins itins, Predicate prd,
4163 bit IsCommutable = 0> {
4164 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
4165 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
4166}
4167
4168multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
4169 OpndItins itins, Predicate prd,
4170 bit IsCommutable = 0> {
4171 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
4172 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
4173}
4174
4175multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
4176 OpndItins itins, Predicate prd,
4177 bit IsCommutable = 0> {
4178 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
4179 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
4180}
4181
4182multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
4183 SDNode OpNode, OpndItins itins, Predicate prd,
4184 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004185 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004186 IsCommutable>;
4187
Igor Bregerf2460112015-07-26 14:41:44 +00004188 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004189 IsCommutable>;
4190}
4191
4192multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
4193 SDNode OpNode, OpndItins itins, Predicate prd,
4194 bit IsCommutable = 0> {
Igor Bregerf2460112015-07-26 14:41:44 +00004195 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004196 IsCommutable>;
4197
Igor Bregerf2460112015-07-26 14:41:44 +00004198 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004199 IsCommutable>;
4200}
4201
4202multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4203 bits<8> opc_d, bits<8> opc_q,
4204 string OpcodeStr, SDNode OpNode,
4205 OpndItins itins, bit IsCommutable = 0> {
4206 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
4207 itins, HasAVX512, IsCommutable>,
4208 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
4209 itins, HasBWI, IsCommutable>;
4210}
4211
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004212multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
Michael Liao66233b72015-08-06 09:06:20 +00004213 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004214 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4215 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004216 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004217 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004218 "$src2, $src1","$src1, $src2",
4219 (_Dst.VT (OpNode
4220 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004221 (_Src.VT _Src.RC:$src2))),
Michael Liao66233b72015-08-06 09:06:20 +00004222 itins.rr, IsCommutable>,
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004223 AVX512BIBase, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004224 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4225 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4226 "$src2, $src1", "$src1, $src2",
4227 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4228 (bitconvert (_Src.LdFrag addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004229 itins.rm>,
Craig Toppere1cac152016-06-07 07:27:54 +00004230 AVX512BIBase, EVEX_4V;
4231
4232 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004233 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004234 OpcodeStr,
4235 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004236 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004237 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4238 (_Brdct.VT (X86VBroadcast
4239 (_Brdct.ScalarLdFrag addr:$src2)))))),
4240 itins.rm>,
4241 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004242}
4243
Robert Khasanov545d1b72014-10-14 14:36:19 +00004244defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
4245 SSE_INTALU_ITINS_P, 1>;
4246defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
4247 SSE_INTALU_ITINS_P, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004248defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
4249 SSE_INTALU_ITINS_P, HasBWI, 1>;
4250defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
4251 SSE_INTALU_ITINS_P, HasBWI, 0>;
4252defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Michael Liao66233b72015-08-06 09:06:20 +00004253 SSE_INTALU_ITINS_P, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004254defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Michael Liao66233b72015-08-06 09:06:20 +00004255 SSE_INTALU_ITINS_P, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004256defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004257 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004258defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004259 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004260defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Michael Liao66233b72015-08-06 09:06:20 +00004261 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004262defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004263 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004264defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004265 HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004266defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P,
Michael Liao66233b72015-08-06 09:06:20 +00004267 HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004268defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Michael Liao66233b72015-08-06 09:06:20 +00004269 SSE_INTALU_ITINS_P, HasBWI, 1>;
4270
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004271multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004272 AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo,
4273 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4274 let Predicates = [prd] in
4275 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
4276 _SrcVTInfo.info512, _DstVTInfo.info512,
4277 v8i64_info, IsCommutable>,
4278 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4279 let Predicates = [HasVLX, prd] in {
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004280 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004281 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004282 v4i64x_info, IsCommutable>,
4283 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004284 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004285 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004286 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004287 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4288 }
Michael Liao66233b72015-08-06 09:06:20 +00004289}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004290
4291defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004292 avx512vl_i32_info, avx512vl_i64_info,
4293 X86pmuldq, HasAVX512, 1>,T8PD;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004294defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004295 avx512vl_i32_info, avx512vl_i64_info,
4296 X86pmuludq, HasAVX512, 1>;
4297defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P,
4298 avx512vl_i8_info, avx512vl_i8_info,
4299 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004300
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004301multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4302 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
Craig Toppere1cac152016-06-07 07:27:54 +00004303 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4304 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4305 OpcodeStr,
4306 "${src2}"##_Src.BroadcastStr##", $src1",
4307 "$src1, ${src2}"##_Src.BroadcastStr,
4308 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4309 (_Src.VT (X86VBroadcast
4310 (_Src.ScalarLdFrag addr:$src2))))))>,
4311 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004312}
4313
Michael Liao66233b72015-08-06 09:06:20 +00004314multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4315 SDNode OpNode,X86VectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004316 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004317 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004318 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004319 "$src2, $src1","$src1, $src2",
4320 (_Dst.VT (OpNode
4321 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004322 (_Src.VT _Src.RC:$src2))),
4323 NoItinerary, IsCommutable>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004324 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004325 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4326 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4327 "$src2, $src1", "$src1, $src2",
4328 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
4329 (bitconvert (_Src.LdFrag addr:$src2))))>,
4330 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004331}
4332
4333multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4334 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004335 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004336 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
4337 v32i16_info>,
4338 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
4339 v32i16_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004340 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004341 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
4342 v16i16x_info>,
4343 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
4344 v16i16x_info>, EVEX_V256;
4345 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
4346 v8i16x_info>,
4347 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
4348 v8i16x_info>, EVEX_V128;
4349 }
4350}
4351multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4352 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004353 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004354 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
4355 v64i8_info>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004356 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004357 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
4358 v32i8x_info>, EVEX_V256;
4359 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
4360 v16i8x_info>, EVEX_V128;
4361 }
4362}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004363
4364multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4365 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004366 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004367 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004368 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Craig Topper37e8c542016-08-14 17:57:22 +00004369 _Dst.info512, IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004370 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004371 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Craig Topper37e8c542016-08-14 17:57:22 +00004372 _Dst.info256, IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004373 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Craig Topper37e8c542016-08-14 17:57:22 +00004374 _Dst.info128, IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004375 }
4376}
4377
Craig Topperb6da6542016-05-01 17:38:32 +00004378defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4379defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4380defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4381defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004382
Craig Topper5acb5a12016-05-01 06:24:57 +00004383defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
4384 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD;
4385defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Topper37e8c542016-08-14 17:57:22 +00004386 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004387
Igor Bregerf2460112015-07-26 14:41:44 +00004388defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004389 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004390defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004391 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004392defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004393 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004394
Igor Bregerf2460112015-07-26 14:41:44 +00004395defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004396 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004397defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004398 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004399defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004400 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004401
Igor Bregerf2460112015-07-26 14:41:44 +00004402defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004403 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004404defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004405 SSE_INTALU_ITINS_P, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004406defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004407 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004408
Igor Bregerf2460112015-07-26 14:41:44 +00004409defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004410 SSE_INTALU_ITINS_P, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004411defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004412 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004413defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004414 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004415
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004416// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4417let Predicates = [HasDQI, NoVLX] in {
4418 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4419 (EXTRACT_SUBREG
4420 (VPMULLQZrr
4421 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4422 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4423 sub_ymm)>;
4424
4425 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4426 (EXTRACT_SUBREG
4427 (VPMULLQZrr
4428 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4429 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4430 sub_xmm)>;
4431}
4432
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004433//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004434// AVX-512 Logical Instructions
4435//===----------------------------------------------------------------------===//
4436
Craig Topperafce0ba2017-08-30 16:38:33 +00004437// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4438// be set to null_frag for 32-bit elements.
4439multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4440 SDPatternOperator OpNode,
4441 SDNode OpNodeMsk, X86VectorVTInfo _,
4442 bit IsCommutable = 0> {
4443 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004444 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4445 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4446 "$src2, $src1", "$src1, $src2",
4447 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4448 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004449 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4450 _.RC:$src2)))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004451 IIC_SSE_BIT_P_RR, IsCommutable>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004452 AVX512BIBase, EVEX_4V;
4453
Craig Topperafce0ba2017-08-30 16:38:33 +00004454 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004455 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4456 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4457 "$src2, $src1", "$src1, $src2",
4458 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4459 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004460 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004461 (bitconvert (_.LdFrag addr:$src2)))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004462 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004463 AVX512BIBase, EVEX_4V;
4464}
4465
Craig Topperafce0ba2017-08-30 16:38:33 +00004466// OpNodeMsk is the OpNode to use where element size is important. So use
4467// for all of the broadcast patterns.
4468multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4469 SDPatternOperator OpNode,
4470 SDNode OpNodeMsk, X86VectorVTInfo _,
4471 bit IsCommutable = 0> :
4472 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004473 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4474 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4475 "${src2}"##_.BroadcastStr##", $src1",
4476 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004477 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004478 (bitconvert
4479 (_.VT (X86VBroadcast
4480 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004481 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004482 (bitconvert
4483 (_.VT (X86VBroadcast
4484 (_.ScalarLdFrag addr:$src2)))))))),
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004485 IIC_SSE_BIT_P_RM>,
Craig Topperabe80cc2016-08-28 06:06:28 +00004486 AVX512BIBase, EVEX_4V, EVEX_B;
4487}
4488
Craig Topperafce0ba2017-08-30 16:38:33 +00004489multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4490 SDPatternOperator OpNode,
4491 SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004492 bit IsCommutable = 0> {
4493 let Predicates = [HasAVX512] in
Craig Topperafce0ba2017-08-30 16:38:33 +00004494 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512,
Craig Topperabe80cc2016-08-28 06:06:28 +00004495 IsCommutable>, EVEX_V512;
4496
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004497 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperafce0ba2017-08-30 16:38:33 +00004498 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4499 VTInfo.info256, IsCommutable>, EVEX_V256;
4500 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk,
4501 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004502 }
4503}
4504
Craig Topperabe80cc2016-08-28 06:06:28 +00004505multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004506 SDNode OpNode, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004507 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode,
4508 avx512vl_i64_info, IsCommutable>,
4509 VEX_W, EVEX_CD8<64, CD8VF>;
4510 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode,
4511 avx512vl_i32_info, IsCommutable>,
4512 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004513}
4514
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004515defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>;
4516defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>;
4517defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>;
4518defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004519
4520//===----------------------------------------------------------------------===//
4521// AVX-512 FP arithmetic
4522//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004523multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4524 SDNode OpNode, SDNode VecNode, OpndItins itins,
4525 bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004526 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004527 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4528 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4529 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004530 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
4531 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004532 itins.rr>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004533
4534 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004535 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004536 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004537 (_.VT (VecNode _.RC:$src1,
4538 _.ScalarIntMemCPat:$src2,
4539 (i32 FROUND_CURRENT))),
Craig Topper26000f82016-07-26 08:06:14 +00004540 itins.rm>;
Craig Topper79011a62016-07-26 08:06:18 +00004541 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004542 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004543 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004544 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4545 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004546 itins.rr> {
4547 let isCommutable = IsCommutable;
4548 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004549 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004550 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004551 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4552 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004553 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004554 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004555 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004556}
4557
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004558multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004559 SDNode VecNode, OpndItins itins, bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004560 let ExeDomain = _.ExeDomain in
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004561 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4562 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4563 "$rc, $src2, $src1", "$src1, $src2, $rc",
4564 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004565 (i32 imm:$rc)), itins.rr, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004566 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004567}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004568multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004569 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
4570 OpndItins itins, bit IsCommutable> {
4571 let ExeDomain = _.ExeDomain in {
4572 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4573 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4574 "$src2, $src1", "$src1, $src2",
4575 (_.VT (VecNode _.RC:$src1, _.RC:$src2)),
4576 itins.rr>;
4577
4578 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4579 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4580 "$src2, $src1", "$src1, $src2",
4581 (_.VT (VecNode _.RC:$src1,
4582 _.ScalarIntMemCPat:$src2)),
4583 itins.rm>;
4584
4585 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4586 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4587 (ins _.FRC:$src1, _.FRC:$src2),
4588 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4589 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
4590 itins.rr> {
4591 let isCommutable = IsCommutable;
4592 }
4593 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4594 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4595 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4596 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4597 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4598 }
4599
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004600 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4601 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004602 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004603 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004604 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Topper56d40222017-02-22 06:54:18 +00004605 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004606}
4607
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004608multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
4609 SDNode VecNode,
4610 SizeItins itins, bit IsCommutable> {
4611 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
4612 itins.s, IsCommutable>,
4613 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
4614 itins.s, IsCommutable>,
4615 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4616 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
4617 itins.d, IsCommutable>,
4618 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
4619 itins.d, IsCommutable>,
4620 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4621}
4622
4623multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper56d40222017-02-22 06:54:18 +00004624 SDNode VecNode, SDNode SaeNode,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004625 SizeItins itins, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004626 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
4627 VecNode, SaeNode, itins.s, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004628 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004629 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
4630 VecNode, SaeNode, itins.d, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004631 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4632}
Craig Topper8783bbb2017-02-24 07:21:10 +00004633defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>;
4634defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>;
4635defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>;
4636defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>;
4637defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004638 SSE_ALU_ITINS_S, 0>;
Craig Topper8783bbb2017-02-24 07:21:10 +00004639defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
Craig Topper56d40222017-02-22 06:54:18 +00004640 SSE_ALU_ITINS_S, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004641
4642// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4643// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4644multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
4645 X86VectorVTInfo _, SDNode OpNode, OpndItins itins> {
Craig Topper03669332017-02-26 06:45:56 +00004646 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004647 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4648 (ins _.FRC:$src1, _.FRC:$src2),
4649 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4650 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
Craig Topper79011a62016-07-26 08:06:18 +00004651 itins.rr> {
4652 let isCommutable = 1;
4653 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004654 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4655 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4656 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4657 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
4658 (_.ScalarLdFrag addr:$src2)))], itins.rm>;
4659 }
4660}
4661defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
4662 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4663 EVEX_CD8<32, CD8VT1>;
4664
4665defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
4666 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4667 EVEX_CD8<64, CD8VT1>;
4668
4669defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
4670 SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG,
4671 EVEX_CD8<32, CD8VT1>;
4672
4673defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
4674 SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG,
4675 EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004676
Craig Topper375aa902016-12-19 00:42:28 +00004677multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004678 X86VectorVTInfo _, OpndItins itins,
4679 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004680 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004681 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4682 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4683 "$src2, $src1", "$src1, $src2",
Craig Topper9433f972016-08-02 06:16:53 +00004684 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr,
4685 IsCommutable>, EVEX_4V;
Craig Topper375aa902016-12-19 00:42:28 +00004686 let mayLoad = 1 in {
4687 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4688 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4689 "$src2, $src1", "$src1, $src2",
4690 (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>,
4691 EVEX_4V;
4692 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4693 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4694 "${src2}"##_.BroadcastStr##", $src1",
4695 "$src1, ${src2}"##_.BroadcastStr,
4696 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4697 (_.ScalarLdFrag addr:$src2)))),
4698 itins.rm>, EVEX_4V, EVEX_B;
4699 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004700 }
Robert Khasanov595e5982014-10-29 15:43:02 +00004701}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004702
Craig Topper375aa902016-12-19 00:42:28 +00004703multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004704 X86VectorVTInfo _> {
4705 let ExeDomain = _.ExeDomain in
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004706 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4707 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
4708 "$rc, $src2, $src1", "$src1, $src2, $rc",
4709 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
4710 EVEX_4V, EVEX_B, EVEX_RC;
4711}
4712
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004713
Craig Topper375aa902016-12-19 00:42:28 +00004714multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd,
Craig Topper5ec33a92016-07-22 05:00:42 +00004715 X86VectorVTInfo _> {
4716 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004717 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4718 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4719 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
4720 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
4721 EVEX_4V, EVEX_B;
4722}
4723
Craig Topper375aa902016-12-19 00:42:28 +00004724multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Craig Topper9433f972016-08-02 06:16:53 +00004725 Predicate prd, SizeItins itins,
4726 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00004727 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004728 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Craig Topper9433f972016-08-02 06:16:53 +00004729 itins.s, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004730 EVEX_CD8<32, CD8VF>;
4731 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Craig Topper9433f972016-08-02 06:16:53 +00004732 itins.d, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004733 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00004734 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004735
Robert Khasanov595e5982014-10-29 15:43:02 +00004736 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00004737 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004738 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004739 itins.s, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004740 EVEX_CD8<32, CD8VF>;
4741 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004742 itins.s, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00004743 EVEX_CD8<32, CD8VF>;
4744 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004745 itins.d, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004746 EVEX_CD8<64, CD8VF>;
4747 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Craig Topper9433f972016-08-02 06:16:53 +00004748 itins.d, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00004749 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00004750 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004751}
4752
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004753multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004754 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004755 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004756 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004757 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4758}
4759
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004760multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004761 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004762 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004763 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004764 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
4765}
4766
Craig Topper9433f972016-08-02 06:16:53 +00004767defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
4768 SSE_ALU_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004769 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004770defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
4771 SSE_MUL_ITINS_P, 1>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004772 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004773defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004774 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004775defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>,
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00004776 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004777defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
4778 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004779 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>;
Craig Topper9433f972016-08-02 06:16:53 +00004780defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
4781 SSE_ALU_ITINS_P, 0>,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004782 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>;
Igor Breger58c07802016-05-03 11:51:45 +00004783let isCodeGenOnly = 1 in {
Craig Topper9433f972016-08-02 06:16:53 +00004784 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
4785 SSE_ALU_ITINS_P, 1>;
4786 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
4787 SSE_ALU_ITINS_P, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00004788}
Craig Topper375aa902016-12-19 00:42:28 +00004789defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004790 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004791defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004792 SSE_ALU_ITINS_P, 0>;
Craig Topper375aa902016-12-19 00:42:28 +00004793defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004794 SSE_ALU_ITINS_P, 1>;
Craig Topper375aa902016-12-19 00:42:28 +00004795defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Craig Topper9433f972016-08-02 06:16:53 +00004796 SSE_ALU_ITINS_P, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004797
Craig Topper8f6827c2016-08-31 05:37:52 +00004798// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00004799multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
4800 X86VectorVTInfo _, Predicate prd> {
4801let Predicates = [prd] in {
4802 // Masked register-register logical operations.
4803 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4804 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4805 _.RC:$src0)),
4806 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
4807 _.RC:$src1, _.RC:$src2)>;
4808 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4809 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
4810 _.ImmAllZerosV)),
4811 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
4812 _.RC:$src2)>;
4813 // Masked register-memory logical operations.
4814 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4815 (bitconvert (_.i64VT (OpNode _.RC:$src1,
4816 (load addr:$src2)))),
4817 _.RC:$src0)),
4818 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
4819 _.RC:$src1, addr:$src2)>;
4820 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4821 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
4822 _.ImmAllZerosV)),
4823 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
4824 addr:$src2)>;
4825 // Register-broadcast logical operations.
4826 def : Pat<(_.i64VT (OpNode _.RC:$src1,
4827 (bitconvert (_.VT (X86VBroadcast
4828 (_.ScalarLdFrag addr:$src2)))))),
4829 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
4830 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4831 (bitconvert
4832 (_.i64VT (OpNode _.RC:$src1,
4833 (bitconvert (_.VT
4834 (X86VBroadcast
4835 (_.ScalarLdFrag addr:$src2))))))),
4836 _.RC:$src0)),
4837 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
4838 _.RC:$src1, addr:$src2)>;
4839 def : Pat<(_.VT (vselect _.KRCWM:$mask,
4840 (bitconvert
4841 (_.i64VT (OpNode _.RC:$src1,
4842 (bitconvert (_.VT
4843 (X86VBroadcast
4844 (_.ScalarLdFrag addr:$src2))))))),
4845 _.ImmAllZerosV)),
4846 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
4847 _.RC:$src1, addr:$src2)>;
4848}
Craig Topper8f6827c2016-08-31 05:37:52 +00004849}
4850
Craig Topper45d65032016-09-02 05:29:13 +00004851multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
4852 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
4853 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
4854 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
4855 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
4856 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
4857 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00004858}
4859
Craig Topper45d65032016-09-02 05:29:13 +00004860defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
4861defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
4862defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
4863defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
4864
Craig Topper2baef8f2016-12-18 04:17:00 +00004865let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00004866 // Use packed logical operations for scalar ops.
4867 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
4868 (COPY_TO_REGCLASS (VANDPDZ128rr
4869 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4870 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4871 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
4872 (COPY_TO_REGCLASS (VORPDZ128rr
4873 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4874 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4875 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
4876 (COPY_TO_REGCLASS (VXORPDZ128rr
4877 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4878 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4879 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
4880 (COPY_TO_REGCLASS (VANDNPDZ128rr
4881 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
4882 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
4883
4884 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
4885 (COPY_TO_REGCLASS (VANDPSZ128rr
4886 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4887 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4888 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
4889 (COPY_TO_REGCLASS (VORPSZ128rr
4890 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4891 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4892 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
4893 (COPY_TO_REGCLASS (VXORPSZ128rr
4894 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4895 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4896 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
4897 (COPY_TO_REGCLASS (VANDNPSZ128rr
4898 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
4899 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
4900}
4901
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004902multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
4903 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004904 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004905 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4906 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4907 "$src2, $src1", "$src1, $src2",
4908 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00004909 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4910 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4911 "$src2, $src1", "$src1, $src2",
4912 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V;
4913 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4914 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4915 "${src2}"##_.BroadcastStr##", $src1",
4916 "$src1, ${src2}"##_.BroadcastStr,
4917 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4918 (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>,
4919 EVEX_4V, EVEX_B;
Craig Topperaa8e9032017-02-26 06:45:40 +00004920 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004921}
4922
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004923multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
4924 X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00004925 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004926 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4927 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4928 "$src2, $src1", "$src1, $src2",
4929 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00004930 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4931 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
4932 "$src2, $src1", "$src1, $src2",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00004933 (OpNode _.RC:$src1,
Craig Toppere1cac152016-06-07 07:27:54 +00004934 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4935 (i32 FROUND_CURRENT))>;
Craig Topperaa8e9032017-02-26 06:45:40 +00004936 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004937}
4938
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004939multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> {
Michael Liao66233b72015-08-06 09:06:20 +00004940 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004941 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>,
4942 EVEX_V512, EVEX_CD8<32, CD8VF>;
Michael Liao66233b72015-08-06 09:06:20 +00004943 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004944 avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>,
4945 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004946 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>,
4947 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004948 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004949 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>,
4950 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00004951 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
4952
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004953 // Define only if AVX512VL feature is present.
4954 let Predicates = [HasVLX] in {
4955 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>,
4956 EVEX_V128, EVEX_CD8<32, CD8VF>;
4957 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>,
4958 EVEX_V256, EVEX_CD8<32, CD8VF>;
4959 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>,
4960 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4961 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>,
4962 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4963 }
4964}
Michael Zuckerman11b55b22016-05-21 11:09:53 +00004965defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00004966
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004967//===----------------------------------------------------------------------===//
4968// AVX-512 VPTESTM instructions
4969//===----------------------------------------------------------------------===//
4970
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004971multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
4972 X86VectorVTInfo _> {
Igor Breger639fde72016-03-03 14:18:38 +00004973 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004974 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
4975 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4976 "$src2, $src1", "$src1, $src2",
4977 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
4978 EVEX_4V;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004979 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4980 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4981 "$src2, $src1", "$src1, $src2",
Michael Liao66233b72015-08-06 09:06:20 +00004982 (OpNode (_.VT _.RC:$src1),
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004983 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
4984 EVEX_4V,
4985 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004986}
4987
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004988multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
4989 X86VectorVTInfo _> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00004990 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
4991 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4992 "${src2}"##_.BroadcastStr##", $src1",
4993 "$src1, ${src2}"##_.BroadcastStr,
4994 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
4995 (_.ScalarLdFrag addr:$src2))))>,
4996 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004997}
Igor Bregerfca0a342016-01-28 13:19:25 +00004998
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004999// Use 512bit version to implement 128/256 bit in case NoVLX.
Igor Bregerfca0a342016-01-28 13:19:25 +00005000multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo,
5001 X86VectorVTInfo _, string Suffix> {
5002 def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))),
5003 (_.KVT (COPY_TO_REGCLASS
5004 (!cast<Instruction>(NAME # Suffix # "Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005005 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005006 _.RC:$src1, _.SubRegIdx),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005007 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00005008 _.RC:$src2, _.SubRegIdx)),
5009 _.KRC))>;
5010}
5011
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005012multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005013 AVX512VLVectorVTInfo _, string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005014 let Predicates = [HasAVX512] in
5015 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
5016 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5017
5018 let Predicates = [HasAVX512, HasVLX] in {
5019 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
5020 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5021 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
5022 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5023 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005024 let Predicates = [HasAVX512, NoVLX] in {
5025 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5026 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005027 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005028}
5029
5030multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5031 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005032 avx512vl_i32_info, "D">;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005033 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
Igor Bregerfca0a342016-01-28 13:19:25 +00005034 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005035}
5036
5037multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
5038 SDNode OpNode> {
5039 let Predicates = [HasBWI] in {
5040 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
5041 EVEX_V512, VEX_W;
5042 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
5043 EVEX_V512;
5044 }
5045 let Predicates = [HasVLX, HasBWI] in {
5046
5047 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
5048 EVEX_V256, VEX_W;
5049 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
5050 EVEX_V128, VEX_W;
5051 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
5052 EVEX_V256;
5053 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
5054 EVEX_V128;
5055 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005056
Igor Bregerfca0a342016-01-28 13:19:25 +00005057 let Predicates = [HasAVX512, NoVLX] in {
5058 defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">;
5059 defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">;
5060 defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">;
5061 defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005062 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005063
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005064}
5065
5066multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
5067 SDNode OpNode> :
5068 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
5069 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
5070
5071defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
5072defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005073
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005074
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005075//===----------------------------------------------------------------------===//
5076// AVX-512 Shift instructions
5077//===----------------------------------------------------------------------===//
5078multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00005079 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005080 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005081 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005082 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005083 "$src2, $src1", "$src1, $src2",
5084 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005085 SSE_INTSHIFT_ITINS_P.rr>;
Cameron McInally04400442014-11-14 15:43:00 +00005086 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005087 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005088 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005089 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
5090 (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005091 SSE_INTSHIFT_ITINS_P.rm>;
Craig Topper05948fb2016-08-02 05:11:15 +00005092 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005093}
5094
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005095multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
5096 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005097 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005098 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5099 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5100 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
5101 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005102 SSE_INTSHIFT_ITINS_P.rm>, EVEX_B;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005103}
5104
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005105multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005106 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005107 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005108 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005109 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5110 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5111 "$src2, $src1", "$src1, $src2",
5112 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005113 SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005114 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5115 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5116 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00005117 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005118 SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005119 EVEX_4V;
Craig Topper05948fb2016-08-02 05:11:15 +00005120 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005121}
5122
Cameron McInally5fb084e2014-12-11 17:13:05 +00005123multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005124 ValueType SrcVT, PatFrag bc_frag,
5125 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5126 let Predicates = [prd] in
5127 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5128 VTInfo.info512>, EVEX_V512,
5129 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
5130 let Predicates = [prd, HasVLX] in {
5131 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5132 VTInfo.info256>, EVEX_V256,
5133 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5134 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
5135 VTInfo.info128>, EVEX_V128,
5136 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
5137 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005138}
5139
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005140multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
5141 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005142 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005143 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005144 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005145 avx512vl_i64_info, HasAVX512>, VEX_W;
5146 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
5147 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005148}
5149
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005150multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5151 string OpcodeStr, SDNode OpNode,
5152 AVX512VLVectorVTInfo VTInfo> {
5153 let Predicates = [HasAVX512] in
5154 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5155 VTInfo.info512>,
5156 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5157 VTInfo.info512>, EVEX_V512;
5158 let Predicates = [HasAVX512, HasVLX] in {
5159 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5160 VTInfo.info256>,
5161 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5162 VTInfo.info256>, EVEX_V256;
5163 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5164 VTInfo.info128>,
Michael Liao66233b72015-08-06 09:06:20 +00005165 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005166 VTInfo.info128>, EVEX_V128;
5167 }
5168}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005169
Michael Liao66233b72015-08-06 09:06:20 +00005170multiclass avx512_shift_rmi_w<bits<8> opcw,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005171 Format ImmFormR, Format ImmFormM,
5172 string OpcodeStr, SDNode OpNode> {
5173 let Predicates = [HasBWI] in
5174 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5175 v32i16_info>, EVEX_V512;
5176 let Predicates = [HasVLX, HasBWI] in {
5177 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5178 v16i16x_info>, EVEX_V256;
5179 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5180 v8i16x_info>, EVEX_V128;
5181 }
5182}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005183
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005184multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
5185 Format ImmFormR, Format ImmFormM,
5186 string OpcodeStr, SDNode OpNode> {
5187 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
5188 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
5189 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
5190 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
5191}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005192
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005193defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005194 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005195
5196defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005197 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005198
Elena Demikhovsky1b2f2f12015-05-13 07:35:05 +00005199defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005200 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005201
Michael Zuckerman298a6802016-01-13 12:39:33 +00005202defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +00005203defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005204
5205defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
5206defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
5207defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005208
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005209// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5210let Predicates = [HasAVX512, NoVLX] in {
5211 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5212 (EXTRACT_SUBREG (v8i64
5213 (VPSRAQZrr
5214 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5215 VR128X:$src2)), sub_ymm)>;
5216
5217 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5218 (EXTRACT_SUBREG (v8i64
5219 (VPSRAQZrr
5220 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5221 VR128X:$src2)), sub_xmm)>;
5222
5223 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5224 (EXTRACT_SUBREG (v8i64
5225 (VPSRAQZri
5226 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5227 imm:$src2)), sub_ymm)>;
5228
5229 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5230 (EXTRACT_SUBREG (v8i64
5231 (VPSRAQZri
5232 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5233 imm:$src2)), sub_xmm)>;
5234}
5235
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005236//===-------------------------------------------------------------------===//
5237// Variable Bit Shifts
5238//===-------------------------------------------------------------------===//
5239multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00005240 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005241 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005242 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5243 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5244 "$src2, $src1", "$src1, $src2",
5245 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005246 SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005247 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5248 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5249 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005250 (_.VT (OpNode _.RC:$src1,
5251 (_.VT (bitconvert (_.LdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005252 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005253 EVEX_CD8<_.EltSize, CD8VF>;
Craig Topper05948fb2016-08-02 05:11:15 +00005254 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005255}
5256
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005257multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
5258 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005259 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005260 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5261 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5262 "${src2}"##_.BroadcastStr##", $src1",
5263 "$src1, ${src2}"##_.BroadcastStr,
5264 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
5265 (_.ScalarLdFrag addr:$src2))))),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005266 SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005267 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5268}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005269
Cameron McInally5fb084e2014-12-11 17:13:05 +00005270multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5271 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005272 let Predicates = [HasAVX512] in
5273 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5274 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5275
5276 let Predicates = [HasAVX512, HasVLX] in {
5277 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5278 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5279 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5280 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
5281 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005282}
5283
5284multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
5285 SDNode OpNode> {
5286 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005287 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005288 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005289 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005290}
5291
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005292// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005293multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5294 SDNode OpNode, list<Predicate> p> {
5295 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005296 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005297 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005298 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005299 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005300 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5301 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5302 sub_ymm)>;
5303
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005304 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005305 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005306 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005307 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005308 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5309 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5310 sub_xmm)>;
5311 }
5312}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005313multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
5314 SDNode OpNode> {
5315 let Predicates = [HasBWI] in
5316 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
5317 EVEX_V512, VEX_W;
5318 let Predicates = [HasVLX, HasBWI] in {
5319
5320 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
5321 EVEX_V256, VEX_W;
5322 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
5323 EVEX_V128, VEX_W;
5324 }
5325}
5326
5327defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005328 avx512_var_shift_w<0x12, "vpsllvw", shl>;
Igor Bregere59165c2016-06-20 07:05:43 +00005329
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005330defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005331 avx512_var_shift_w<0x11, "vpsravw", sra>;
Igor Bregere59165c2016-06-20 07:05:43 +00005332
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005333defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005334 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
5335
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005336defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
5337defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005338
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005339defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5340defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5341defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5342defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5343
Craig Topper05629d02016-07-24 07:32:45 +00005344// Special handing for handling VPSRAV intrinsics.
5345multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5346 list<Predicate> p> {
5347 let Predicates = p in {
5348 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5349 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5350 _.RC:$src2)>;
5351 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5352 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5353 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005354 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5355 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5356 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5357 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5358 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5359 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5360 _.RC:$src0)),
5361 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5362 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005363 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5364 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5365 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5366 _.RC:$src1, _.RC:$src2)>;
5367 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5368 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5369 _.ImmAllZerosV)),
5370 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5371 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005372 }
5373}
5374
5375multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5376 list<Predicate> p> :
5377 avx512_var_shift_int_lowering<InstrStr, _, p> {
5378 let Predicates = p in {
5379 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5380 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5381 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5382 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005383 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5384 (X86vsrav _.RC:$src1,
5385 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5386 _.RC:$src0)),
5387 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5388 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005389 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5390 (X86vsrav _.RC:$src1,
5391 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5392 _.ImmAllZerosV)),
5393 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5394 _.RC:$src1, addr:$src2)>;
5395 }
5396}
5397
5398defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5399defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5400defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5401defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5402defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5403defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5404defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5405defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5406defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5407
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005408
5409// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5410let Predicates = [HasAVX512, NoVLX] in {
5411 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5412 (EXTRACT_SUBREG (v8i64
5413 (VPROLVQZrr
5414 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5415 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5416 sub_xmm)>;
5417 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5418 (EXTRACT_SUBREG (v8i64
5419 (VPROLVQZrr
5420 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5421 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5422 sub_ymm)>;
5423
5424 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5425 (EXTRACT_SUBREG (v16i32
5426 (VPROLVDZrr
5427 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5428 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5429 sub_xmm)>;
5430 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5431 (EXTRACT_SUBREG (v16i32
5432 (VPROLVDZrr
5433 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5434 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5435 sub_ymm)>;
5436
5437 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5438 (EXTRACT_SUBREG (v8i64
5439 (VPROLQZri
5440 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5441 imm:$src2)), sub_xmm)>;
5442 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5443 (EXTRACT_SUBREG (v8i64
5444 (VPROLQZri
5445 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5446 imm:$src2)), sub_ymm)>;
5447
5448 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5449 (EXTRACT_SUBREG (v16i32
5450 (VPROLDZri
5451 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5452 imm:$src2)), sub_xmm)>;
5453 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5454 (EXTRACT_SUBREG (v16i32
5455 (VPROLDZri
5456 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5457 imm:$src2)), sub_ymm)>;
5458}
5459
5460// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5461let Predicates = [HasAVX512, NoVLX] in {
5462 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5463 (EXTRACT_SUBREG (v8i64
5464 (VPRORVQZrr
5465 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5466 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5467 sub_xmm)>;
5468 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5469 (EXTRACT_SUBREG (v8i64
5470 (VPRORVQZrr
5471 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5472 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5473 sub_ymm)>;
5474
5475 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5476 (EXTRACT_SUBREG (v16i32
5477 (VPRORVDZrr
5478 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5479 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm))),
5480 sub_xmm)>;
5481 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5482 (EXTRACT_SUBREG (v16i32
5483 (VPRORVDZrr
5484 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5485 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))),
5486 sub_ymm)>;
5487
5488 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5489 (EXTRACT_SUBREG (v8i64
5490 (VPRORQZri
5491 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5492 imm:$src2)), sub_xmm)>;
5493 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5494 (EXTRACT_SUBREG (v8i64
5495 (VPRORQZri
5496 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5497 imm:$src2)), sub_ymm)>;
5498
5499 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5500 (EXTRACT_SUBREG (v16i32
5501 (VPRORDZri
5502 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5503 imm:$src2)), sub_xmm)>;
5504 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5505 (EXTRACT_SUBREG (v16i32
5506 (VPRORDZri
5507 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5508 imm:$src2)), sub_ymm)>;
5509}
5510
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005511//===-------------------------------------------------------------------===//
5512// 1-src variable permutation VPERMW/D/Q
5513//===-------------------------------------------------------------------===//
5514multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
5515 AVX512VLVectorVTInfo _> {
5516 let Predicates = [HasAVX512] in
5517 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5518 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
5519
5520 let Predicates = [HasAVX512, HasVLX] in
5521 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5522 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
5523}
5524
5525multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5526 string OpcodeStr, SDNode OpNode,
5527 AVX512VLVectorVTInfo VTInfo> {
5528 let Predicates = [HasAVX512] in
5529 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5530 VTInfo.info512>,
5531 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5532 VTInfo.info512>, EVEX_V512;
5533 let Predicates = [HasAVX512, HasVLX] in
5534 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5535 VTInfo.info256>,
5536 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
5537 VTInfo.info256>, EVEX_V256;
5538}
5539
Michael Zuckermand9cac592016-01-19 17:07:43 +00005540multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5541 Predicate prd, SDNode OpNode,
5542 AVX512VLVectorVTInfo _> {
5543 let Predicates = [prd] in
5544 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
5545 EVEX_V512 ;
5546 let Predicates = [HasVLX, prd] in {
5547 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
5548 EVEX_V256 ;
5549 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
5550 EVEX_V128 ;
5551 }
5552}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005553
Michael Zuckermand9cac592016-01-19 17:07:43 +00005554defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
5555 avx512vl_i16_info>, VEX_W;
5556defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
5557 avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005558
5559defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
5560 avx512vl_i32_info>;
5561defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
5562 avx512vl_i64_info>, VEX_W;
5563defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
5564 avx512vl_f32_info>;
5565defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
5566 avx512vl_f64_info>, VEX_W;
5567
5568defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
5569 X86VPermi, avx512vl_i64_info>,
5570 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5571defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
5572 X86VPermi, avx512vl_f64_info>,
5573 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger78741a12015-10-04 07:20:41 +00005574//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005575// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005576//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005577
Igor Breger78741a12015-10-04 07:20:41 +00005578multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
5579 X86VectorVTInfo _, X86VectorVTInfo Ctrl> {
5580 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5581 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5582 "$src2, $src1", "$src1, $src2",
5583 (_.VT (OpNode _.RC:$src1,
5584 (Ctrl.VT Ctrl.RC:$src2)))>,
5585 T8PD, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00005586 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5587 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5588 "$src2, $src1", "$src1, $src2",
5589 (_.VT (OpNode
5590 _.RC:$src1,
5591 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
5592 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
5593 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5594 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5595 "${src2}"##_.BroadcastStr##", $src1",
5596 "$src1, ${src2}"##_.BroadcastStr,
5597 (_.VT (OpNode
5598 _.RC:$src1,
5599 (Ctrl.VT (X86VBroadcast
5600 (Ctrl.ScalarLdFrag addr:$src2)))))>,
5601 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005602}
5603
5604multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
5605 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5606 let Predicates = [HasAVX512] in {
5607 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512,
5608 Ctrl.info512>, EVEX_V512;
5609 }
5610 let Predicates = [HasAVX512, HasVLX] in {
5611 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128,
5612 Ctrl.info128>, EVEX_V128;
5613 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256,
5614 Ctrl.info256>, EVEX_V256;
5615 }
5616}
5617
5618multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
5619 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
5620
5621 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>;
5622 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
5623 X86VPermilpi, _>,
5624 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00005625}
5626
Craig Topper05948fb2016-08-02 05:11:15 +00005627let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00005628defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
5629 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00005630let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00005631defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
5632 avx512vl_i64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005633//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005634// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
5635//===----------------------------------------------------------------------===//
5636
5637defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Michael Liao66233b72015-08-06 09:06:20 +00005638 X86PShufd, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005639 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
5640defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005641 X86PShufhw>, EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005642defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Igor Breger1a6fd1c2015-10-07 06:31:18 +00005643 X86PShuflw>, EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00005644
Elena Demikhovsky55a99742015-06-22 13:00:42 +00005645multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> {
5646 let Predicates = [HasBWI] in
5647 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512;
5648
5649 let Predicates = [HasVLX, HasBWI] in {
5650 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256;
5651 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128;
5652 }
5653}
5654
5655defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>;
5656
Elena Demikhovsky75ede682015-06-01 07:17:23 +00005657//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005658// Move Low to High and High to Low packed FP Instructions
5659//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005660def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
5661 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005662 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005663 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
5664 IIC_SSE_MOV_LH>, EVEX_4V;
5665def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
5666 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00005667 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005668 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
5669 IIC_SSE_MOV_LH>, EVEX_4V;
5670
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005671//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00005672// VMOVHPS/PD VMOVLPS Instructions
5673// All patterns was taken from SSS implementation.
5674//===----------------------------------------------------------------------===//
5675multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
5676 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00005677 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00005678 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
5679 (ins _.RC:$src1, f64mem:$src2),
5680 !strconcat(OpcodeStr,
5681 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
5682 [(set _.RC:$dst,
5683 (OpNode _.RC:$src1,
5684 (_.VT (bitconvert
5685 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))],
5686 IIC_SSE_MOV_LH>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005687}
5688
5689defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
5690 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00005691defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005692 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5693defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
5694 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
5695defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
5696 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
5697
5698let Predicates = [HasAVX512] in {
5699 // VMOVHPS patterns
5700 def : Pat<(X86Movlhps VR128X:$src1,
5701 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
5702 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5703 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00005704 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005705 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
5706 // VMOVHPD patterns
5707 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00005708 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
5709 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
5710 // VMOVLPS patterns
5711 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
5712 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005713 // VMOVLPD patterns
5714 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
5715 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005716 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
5717 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
5718 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
5719}
5720
Igor Bregerb6b27af2015-11-10 07:09:07 +00005721def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
5722 (ins f64mem:$dst, VR128X:$src),
5723 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005724 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005725 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
5726 (bc_v2f64 (v4f32 VR128X:$src))),
5727 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5728 EVEX, EVEX_CD8<32, CD8VT2>;
5729def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
5730 (ins f64mem:$dst, VR128X:$src),
5731 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005732 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005733 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
5734 (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>,
5735 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
5736def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
5737 (ins f64mem:$dst, VR128X:$src),
5738 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005739 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005740 (iPTR 0))), addr:$dst)],
5741 IIC_SSE_MOV_LH>,
5742 EVEX, EVEX_CD8<32, CD8VT2>;
5743def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
5744 (ins f64mem:$dst, VR128X:$src),
5745 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00005746 [(store (f64 (extractelt (v2f64 VR128X:$src),
Igor Bregerb6b27af2015-11-10 07:09:07 +00005747 (iPTR 0))), addr:$dst)],
5748 IIC_SSE_MOV_LH>,
5749 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Craig Toppere1cac152016-06-07 07:27:54 +00005750
Igor Bregerb6b27af2015-11-10 07:09:07 +00005751let Predicates = [HasAVX512] in {
5752 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00005753 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00005754 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
5755 (iPTR 0))), addr:$dst),
5756 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
5757 // VMOVLPS patterns
5758 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
5759 addr:$src1),
5760 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005761 // VMOVLPD patterns
5762 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
5763 addr:$src1),
5764 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00005765}
5766//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005767// FMA - Fused Multiply Operations
5768//
Adam Nemet26371ce2014-10-24 00:02:55 +00005769
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005770multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005771 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005772 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00005773 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005774 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00005775 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005776 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00005777 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005778
Craig Toppere1cac152016-06-07 07:27:54 +00005779 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5780 (ins _.RC:$src2, _.MemOp:$src3),
5781 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005782 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005783 AVX512FMA3Base;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005784
Craig Toppere1cac152016-06-07 07:27:54 +00005785 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5786 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5787 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
5788 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00005789 (OpNode _.RC:$src2,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005790 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005791 AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005792 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005793}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005794
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005795multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005796 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005797 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005798 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005799 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5800 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005801 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005802 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005803}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00005804
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005805multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005806 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5807 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005808 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005809 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5810 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5811 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005812 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005813 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005814 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005815 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005816 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005817 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005818 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005819}
5820
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005821multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005822 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005823 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005824 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005825 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005826 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005827}
5828
Craig Topperaf0b9922017-09-04 06:59:50 +00005829defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005830defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
5831defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
5832defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
5833defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
5834defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
5835
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005836
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005837multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005838 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005839 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005840 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5841 (ins _.RC:$src2, _.RC:$src3),
5842 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00005843 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005844 AVX512FMA3Base;
5845
Craig Toppere1cac152016-06-07 07:27:54 +00005846 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5847 (ins _.RC:$src2, _.MemOp:$src3),
5848 OpcodeStr, "$src3, $src2", "$src2, $src3",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005849 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005850 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005851
Craig Toppere1cac152016-06-07 07:27:54 +00005852 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
5853 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5854 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5855 "$src2, ${src3}"##_.BroadcastStr,
5856 (_.VT (OpNode _.RC:$src2,
5857 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +00005858 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005859 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005860}
5861
5862multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005863 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005864 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005865 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
5866 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5867 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00005868 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1,
5869 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005870 AVX512FMA3Base, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005871}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005872
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005873multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005874 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5875 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005876 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005877 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5878 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5879 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005880 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005881 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005882 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005883 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005884 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005885 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005886 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005887}
5888
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005889multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005890 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005891 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005892 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005893 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005894 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005895}
5896
Craig Topperaf0b9922017-09-04 06:59:50 +00005897defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005898defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
5899defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
5900defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
5901defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
5902defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
5903
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005904multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005905 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005906 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005907 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005908 (ins _.RC:$src2, _.RC:$src3),
5909 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topperb16598d2017-09-01 07:58:16 +00005910 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005911 AVX512FMA3Base;
5912
Craig Topper69e22782017-09-04 07:35:05 +00005913 // Pattern is 312 order so that the load is in a different place from the
5914 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005915 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005916 (ins _.RC:$src2, _.MemOp:$src3),
5917 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper69e22782017-09-04 07:35:05 +00005918 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00005919 AVX512FMA3Base;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005920
Craig Topper69e22782017-09-04 07:35:05 +00005921 // Pattern is 312 order so that the load is in a different place from the
5922 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00005923 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005924 (ins _.RC:$src2, _.ScalarMemOp:$src3),
5925 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
5926 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00005927 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
5928 _.RC:$src1, _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B;
Craig Topper5ec33a92016-07-22 05:00:42 +00005929 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005930}
5931
5932multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005933 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00005934 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005935 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00005936 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
5937 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Craig Topperb16598d2017-09-01 07:58:16 +00005938 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1,
5939 1, vselect, 1>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005940 AVX512FMA3Base, EVEX_B, EVEX_RC;
5941}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005942
5943multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005944 SDNode OpNodeRnd, AVX512VLVectorVTInfo _,
5945 string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005946 let Predicates = [HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005947 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>,
5948 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512,
5949 Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005950 }
5951 let Predicates = [HasVLX, HasAVX512] in {
Craig Topper318e40b2016-07-25 07:20:31 +00005952 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005953 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Craig Topper318e40b2016-07-25 07:20:31 +00005954 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005955 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
5956 }
5957}
5958
5959multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00005960 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005961 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005962 avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005963 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Craig Topper318e40b2016-07-25 07:20:31 +00005964 avx512vl_f64_info, "PD">, VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005965}
5966
Craig Topperaf0b9922017-09-04 06:59:50 +00005967defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00005968defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
5969defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
5970defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
5971defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
5972defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00005973
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005974// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00005975multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5976 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00005977 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00005978let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00005979 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5980 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Craig Topper69e22782017-09-04 07:35:05 +00005981 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005982
Craig Toppere1cac152016-06-07 07:27:54 +00005983 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00005984 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Craig Toppereafdbec2016-08-13 06:48:41 +00005985 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base;
Igor Breger15820b02015-07-01 13:24:28 +00005986
5987 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5988 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Craig Topper69e22782017-09-04 07:35:05 +00005989 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
5990 AVX512FMA3Base, EVEX_B, EVEX_RC;
Igor Breger15820b02015-07-01 13:24:28 +00005991
Craig Toppereafdbec2016-08-13 06:48:41 +00005992 let isCodeGenOnly = 1, isCommutable = 1 in {
Igor Breger15820b02015-07-01 13:24:28 +00005993 def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst),
5994 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
5995 !strconcat(OpcodeStr,
5996 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Craig Topperb16598d2017-09-01 07:58:16 +00005997 !if(MaskOnlyReg, [], [RHS_r])>;
Craig Toppere1cac152016-06-07 07:27:54 +00005998 def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst),
5999 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6000 !strconcat(OpcodeStr,
6001 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
6002 [RHS_m]>;
Igor Breger15820b02015-07-01 13:24:28 +00006003 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006004}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006005}
Igor Breger15820b02015-07-01 13:24:28 +00006006
6007multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006008 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6009 SDNode OpNodeRnds3, X86VectorVTInfo _ , string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006010 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006011 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006012 // Operands for intrinsic are in 123 order to preserve passthu
6013 // semantics.
Craig Topperb16598d2017-09-01 07:58:16 +00006014 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
6015 (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006016 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2,
Craig Topperd9fe6642017-02-21 04:26:10 +00006017 _.ScalarIntMemCPat:$src3, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006018 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006019 (i32 imm:$rc))),
6020 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6021 _.FRC:$src3))),
6022 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006023 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006024
Craig Topperb16598d2017-09-01 07:58:16 +00006025 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
6026 (_.VT (OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
6027 (i32 FROUND_CURRENT))),
Craig Topperd9fe6642017-02-21 04:26:10 +00006028 (_.VT (OpNodeRnds3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006029 _.RC:$src1, (i32 FROUND_CURRENT))),
Craig Toppera55b4832016-12-09 06:42:28 +00006030 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006031 (i32 imm:$rc))),
6032 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6033 _.FRC:$src1))),
6034 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006035 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006036
Craig Toppereec768b2017-09-06 03:35:58 +00006037 // One pattern is 312 order so that the load is in a different place from the
6038 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006039 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006040 (null_frag),
Craig Topperd9fe6642017-02-21 04:26:10 +00006041 (_.VT (OpNodeRnds1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
Michael Zuckerman7d733602016-02-04 14:41:08 +00006042 _.RC:$src2, (i32 FROUND_CURRENT))),
Craig Topper69e22782017-09-04 07:35:05 +00006043 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006044 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6045 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006046 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6047 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006048 }
Igor Breger15820b02015-07-01 13:24:28 +00006049}
6050
6051multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Toppera55b4832016-12-09 06:42:28 +00006052 string OpcodeStr, SDNode OpNode, SDNode OpNodeRnds1,
6053 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006054 let Predicates = [HasAVX512] in {
6055 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006056 OpNodeRnds1, OpNodeRnds3, f32x_info, "SS">,
6057 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006058 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Toppera55b4832016-12-09 06:42:28 +00006059 OpNodeRnds1, OpNodeRnds3, f64x_info, "SD">,
6060 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006061 }
6062}
6063
Craig Topperaf0b9922017-09-04 06:59:50 +00006064defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86FmaddRnds1,
Craig Toppera55b4832016-12-09 06:42:28 +00006065 X86FmaddRnds3>;
6066defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86FmsubRnds1,
6067 X86FmsubRnds3>;
6068defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd,
6069 X86FnmaddRnds1, X86FnmaddRnds3>;
6070defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub,
6071 X86FnmsubRnds1, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006072
6073//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006074// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6075//===----------------------------------------------------------------------===//
6076let Constraints = "$src1 = $dst" in {
6077multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
6078 X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006079 // NOTE: The SDNode have the multiply operands first with the add last.
6080 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006081 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006082 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6083 (ins _.RC:$src2, _.RC:$src3),
6084 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006085 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006086 AVX512FMA3Base;
6087
Craig Toppere1cac152016-06-07 07:27:54 +00006088 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6089 (ins _.RC:$src2, _.MemOp:$src3),
6090 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper47e14ea2017-09-24 19:30:55 +00006091 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Craig Toppere1cac152016-06-07 07:27:54 +00006092 AVX512FMA3Base;
Asaf Badouh655822a2016-01-25 11:14:24 +00006093
Craig Toppere1cac152016-06-07 07:27:54 +00006094 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6095 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6096 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6097 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006098 (OpNode _.RC:$src2,
6099 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
6100 _.RC:$src1)>,
Craig Toppere1cac152016-06-07 07:27:54 +00006101 AVX512FMA3Base, EVEX_B;
Craig Topper6bf9b802017-02-26 06:45:45 +00006102 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006103}
6104} // Constraints = "$src1 = $dst"
6105
6106multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
6107 AVX512VLVectorVTInfo _> {
6108 let Predicates = [HasIFMA] in {
6109 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>,
6110 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6111 }
6112 let Predicates = [HasVLX, HasIFMA] in {
6113 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>,
6114 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
6115 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>,
6116 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6117 }
6118}
6119
6120defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
6121 avx512vl_i64_info>, VEX_W;
6122defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
6123 avx512vl_i64_info>, VEX_W;
6124
6125//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006126// AVX-512 Scalar convert from sign integer to float/double
6127//===----------------------------------------------------------------------===//
6128
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006129multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
6130 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6131 PatFrag ld_frag, string asm> {
6132 let hasSideEffects = 0 in {
6133 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6134 (ins DstVT.FRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006135 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006136 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006137 let mayLoad = 1 in
6138 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6139 (ins DstVT.FRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00006140 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006141 EVEX_4V;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006142 } // hasSideEffects = 0
6143 let isCodeGenOnly = 1 in {
6144 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6145 (ins DstVT.RC:$src1, SrcRC:$src2),
6146 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6147 [(set DstVT.RC:$dst,
6148 (OpNode (DstVT.VT DstVT.RC:$src1),
6149 SrcRC:$src2,
6150 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6151
6152 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6153 (ins DstVT.RC:$src1, x86memop:$src2),
6154 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6155 [(set DstVT.RC:$dst,
6156 (OpNode (DstVT.VT DstVT.RC:$src1),
6157 (ld_frag addr:$src2),
6158 (i32 FROUND_CURRENT)))]>, EVEX_4V;
6159 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006160}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006161
Igor Bregerabe4a792015-06-14 12:44:55 +00006162multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006163 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006164 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6165 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006166 !strconcat(asm,
6167 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006168 [(set DstVT.RC:$dst,
6169 (OpNode (DstVT.VT DstVT.RC:$src1),
6170 SrcRC:$src2,
6171 (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC;
6172}
6173
6174multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006175 X86VectorVTInfo DstVT, X86MemOperand x86memop,
6176 PatFrag ld_frag, string asm> {
6177 defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>,
6178 avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>,
6179 VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006180}
6181
Andrew Trick15a47742013-10-09 05:11:10 +00006182let Predicates = [HasAVX512] in {
Igor Bregerabe4a792015-06-14 12:44:55 +00006183defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006184 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6185 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006186defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006187 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6188 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006189defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006190 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6191 XD, EVEX_CD8<32, CD8VT1>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006192defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006193 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6194 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006195
Craig Topper8f85ad12016-11-14 02:46:58 +00006196def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6197 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6198def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6199 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6200
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006201def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6202 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6203def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006204 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006205def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6206 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6207def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006208 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006209
6210def : Pat<(f32 (sint_to_fp GR32:$src)),
6211 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6212def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006213 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006214def : Pat<(f64 (sint_to_fp GR32:$src)),
6215 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6216def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006217 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6218
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006219defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006220 v4f32x_info, i32mem, loadi32,
6221 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006222defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006223 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6224 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006225defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006226 i32mem, loadi32, "cvtusi2sd{l}">,
6227 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006228defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006229 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6230 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006231
Craig Topper8f85ad12016-11-14 02:46:58 +00006232def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
6233 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6234def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
6235 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>;
6236
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006237def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6238 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6239def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6240 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6241def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6242 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6243def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6244 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6245
6246def : Pat<(f32 (uint_to_fp GR32:$src)),
6247 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6248def : Pat<(f32 (uint_to_fp GR64:$src)),
6249 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6250def : Pat<(f64 (uint_to_fp GR32:$src)),
6251 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6252def : Pat<(f64 (uint_to_fp GR64:$src)),
6253 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006254}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006255
6256//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006257// AVX-512 Scalar convert from float/double to integer
6258//===----------------------------------------------------------------------===//
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006259multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT ,
6260 X86VectorVTInfo DstVT, SDNode OpNode, string asm> {
Craig Toppere1cac152016-06-07 07:27:54 +00006261 let Predicates = [HasAVX512] in {
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006262 def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006263 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006264 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
6265 EVEX, VEX_LIG;
6266 def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
6267 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006268 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006269 EVEX, VEX_LIG, EVEX_B, EVEX_RC;
Craig Topper5a63ca22017-03-13 03:59:06 +00006270 def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006271 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006272 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006273 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006274 (i32 FROUND_CURRENT)))]>,
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006275 EVEX, VEX_LIG;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006276 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006277}
Asaf Badouh2744d212015-09-20 14:31:19 +00006278
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006279// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006280defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006281 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006282 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006283defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006284 X86cvts2si, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006285 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006286defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006287 X86cvts2usi, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006288 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006289defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006290 X86cvts2usi, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006291 EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006292defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006293 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006294 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006295defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006296 X86cvts2si, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006297 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006298defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006299 X86cvts2usi, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006300 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006301defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info,
Craig Topper19e04b62016-05-19 06:13:58 +00006302 X86cvts2usi, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006303 EVEX_CD8<64, CD8VT1>;
6304
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006305// The SSE version of these instructions are disabled for AVX512.
6306// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6307let Predicates = [HasAVX512] in {
6308 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006309 (VCVTSS2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006310 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
6311 (VCVTSS2SIZrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006312 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006313 (VCVTSS2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006314 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
6315 (VCVTSS2SI64Zrm sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006316 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006317 (VCVTSD2SIZrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006318 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
6319 (VCVTSD2SIZrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006320 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006321 (VCVTSD2SI64Zrr VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006322 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
6323 (VCVTSD2SI64Zrm sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006324} // HasAVX512
6325
Craig Topperac941b92016-09-25 16:33:53 +00006326let Predicates = [HasAVX512] in {
6327 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6328 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6329 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6330 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6331 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6332 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6333 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6334 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6335 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6336 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6337 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6338 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6339 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6340 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6341 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6342 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6343 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6344 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6345 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6346 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6347} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006348
Elad Cohen0c260102017-01-11 09:11:48 +00006349// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6350// which produce unnecessary vmovs{s,d} instructions
6351let Predicates = [HasAVX512] in {
6352def : Pat<(v4f32 (X86Movss
6353 (v4f32 VR128X:$dst),
6354 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6355 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6356
6357def : Pat<(v4f32 (X86Movss
6358 (v4f32 VR128X:$dst),
6359 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6360 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6361
6362def : Pat<(v2f64 (X86Movsd
6363 (v2f64 VR128X:$dst),
6364 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6365 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6366
6367def : Pat<(v2f64 (X86Movsd
6368 (v2f64 VR128X:$dst),
6369 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6370 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6371} // Predicates = [HasAVX512]
6372
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006373// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006374multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6375 X86VectorVTInfo _DstRC, SDNode OpNode,
Igor Bregerc59b3a22016-08-03 10:58:05 +00006376 SDNode OpNodeRnd, string aliasStr>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006377let Predicates = [HasAVX512] in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006378 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006379 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6380 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX;
Craig Topper0e473952016-09-07 04:46:15 +00006381 let hasSideEffects = 0 in
Igor Bregerc59b3a22016-08-03 10:58:05 +00006382 def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006383 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6384 []>, EVEX, EVEX_B;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006385 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006386 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006387 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006388 EVEX;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006389
Igor Bregerc59b3a22016-08-03 10:58:05 +00006390 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6391 (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6392 def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}",
6393 (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>;
6394 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim916485c2016-08-18 11:22:22 +00006395 (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst,
6396 _SrcRC.ScalarMemOp:$src), 0>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006397
Craig Toppere1cac152016-06-07 07:27:54 +00006398 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006399 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6400 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6401 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6402 (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG;
6403 def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6404 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6405 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
6406 (i32 FROUND_NO_EXC)))]>,
6407 EVEX,VEX_LIG , EVEX_B;
6408 let mayLoad = 1, hasSideEffects = 0 in
6409 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +00006410 (ins _SrcRC.IntScalarMemOp:$src),
Igor Bregerc59b3a22016-08-03 10:58:05 +00006411 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6412 []>, EVEX, VEX_LIG;
Asaf Badouh2744d212015-09-20 14:31:19 +00006413
Craig Toppere1cac152016-06-07 07:27:54 +00006414 } // isCodeGenOnly = 1
Asaf Badouh2744d212015-09-20 14:31:19 +00006415} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006416}
6417
Asaf Badouh2744d212015-09-20 14:31:19 +00006418
Igor Bregerc59b3a22016-08-03 10:58:05 +00006419defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
6420 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006421 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006422defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
6423 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006424 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006425defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
6426 fp_to_sint, X86cvtts2IntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006427 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006428defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
6429 fp_to_sint, X86cvtts2IntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006430 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6431
Igor Bregerc59b3a22016-08-03 10:58:05 +00006432defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info,
6433 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006434 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006435defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info,
6436 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006437 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006438defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info,
6439 fp_to_uint, X86cvtts2UIntRnd, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006440 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006441defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info,
6442 fp_to_uint, X86cvtts2UIntRnd, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006443 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
6444let Predicates = [HasAVX512] in {
6445 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006446 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006447 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6448 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006449 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006450 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006451 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6452 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006453 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006454 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006455 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6456 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006457 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006458 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006459 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6460 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006461} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006462//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006463// AVX-512 Convert form float to double and back
6464//===----------------------------------------------------------------------===//
Asaf Badouh2744d212015-09-20 14:31:19 +00006465multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6466 X86VectorVTInfo _Src, SDNode OpNode> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006467 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006468 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006469 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006470 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006471 (_Src.VT _Src.RC:$src2),
6472 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006473 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006474 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006475 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006476 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006477 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006478 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Craig Toppera02e3942016-09-23 06:24:43 +00006479 (i32 FROUND_CURRENT)))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006480 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006481
Craig Topperd2011e32017-02-25 18:43:42 +00006482 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6483 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6484 (ins _.FRC:$src1, _Src.FRC:$src2),
6485 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6486 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
6487 let mayLoad = 1 in
6488 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6489 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
6490 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
6491 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>;
6492 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006493}
6494
Asaf Badouh2744d212015-09-20 14:31:19 +00006495// Scalar Coversion with SAE - suppress all exceptions
6496multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6497 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006498 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006499 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006500 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00006501 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006502 (_Src.VT _Src.RC:$src2),
6503 (i32 FROUND_NO_EXC)))>,
6504 EVEX_4V, VEX_LIG, EVEX_B;
6505}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006506
Asaf Badouh2744d212015-09-20 14:31:19 +00006507// Scalar Conversion with rounding control (RC)
6508multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6509 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006510 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006511 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006512 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00006513 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00006514 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
6515 EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
6516 EVEX_B, EVEX_RC;
6517}
Craig Toppera02e3942016-09-23 06:24:43 +00006518multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006519 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006520 X86VectorVTInfo _dst> {
6521 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006522 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006523 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006524 OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00006525 }
6526}
6527
Craig Toppera02e3942016-09-23 06:24:43 +00006528multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006529 SDNode OpNodeRnd, X86VectorVTInfo _src,
Asaf Badouh2744d212015-09-20 14:31:19 +00006530 X86VectorVTInfo _dst> {
6531 let Predicates = [HasAVX512] in {
Craig Toppera02e3942016-09-23 06:24:43 +00006532 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006533 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00006534 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00006535 }
6536}
Craig Toppera02e3942016-09-23 06:24:43 +00006537defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006538 X86froundRnd, f64x_info, f32x_info>,
6539 NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00006540defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Ayman Musa5fc6dc52017-10-08 08:32:56 +00006541 X86fpextRnd,f32x_info, f64x_info >,
6542 NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00006543
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006544def : Pat<(f64 (fpextend FR32X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006545 (VCVTSS2SDZrr (COPY_TO_REGCLASS FR32X:$src, FR64X), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006546 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006547def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006548 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006549 Requires<[HasAVX512]>;
6550
6551def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006552 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006553 Requires<[HasAVX512, OptForSize]>;
6554
Asaf Badouh2744d212015-09-20 14:31:19 +00006555def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006556 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00006557 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006558
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006559def : Pat<(f32 (fpround FR64X:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006560 (VCVTSD2SSZrr (COPY_TO_REGCLASS FR64X:$src, FR32X), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006561 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00006562
6563def : Pat<(v4f32 (X86Movss
6564 (v4f32 VR128X:$dst),
6565 (v4f32 (scalar_to_vector
6566 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006567 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006568 Requires<[HasAVX512]>;
6569
6570def : Pat<(v2f64 (X86Movsd
6571 (v2f64 VR128X:$dst),
6572 (v2f64 (scalar_to_vector
6573 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00006574 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00006575 Requires<[HasAVX512]>;
6576
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006577//===----------------------------------------------------------------------===//
6578// AVX-512 Vector convert from signed/unsigned integer to float/double
6579// and from float/double to signed/unsigned integer
6580//===----------------------------------------------------------------------===//
6581
6582multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6583 X86VectorVTInfo _Src, SDNode OpNode,
6584 string Broadcast = _.BroadcastStr,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006585 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006586
6587 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6588 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
6589 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX;
6590
6591 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00006592 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006593 (_.VT (OpNode (_Src.VT
6594 (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX;
6595
6596 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00006597 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006598 "${src}"##Broadcast, "${src}"##Broadcast,
6599 (_.VT (OpNode (_Src.VT
6600 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
6601 ))>, EVEX, EVEX_B;
6602}
6603// Coversion with SAE - suppress all exceptions
6604multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6605 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6606 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6607 (ins _Src.RC:$src), OpcodeStr,
6608 "{sae}, $src", "$src, {sae}",
6609 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
6610 (i32 FROUND_NO_EXC)))>,
6611 EVEX, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006612}
6613
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006614// Conversion with rounding control (RC)
6615multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6616 X86VectorVTInfo _Src, SDNode OpNodeRnd> {
6617 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
6618 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
6619 "$rc, $src", "$src, $rc",
6620 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
6621 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006622}
6623
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006624// Extend Float to Double
6625multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> {
6626 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006627 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006628 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
6629 X86vfpextRnd>, EVEX_V512;
6630 }
6631 let Predicates = [HasVLX] in {
6632 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006633 X86vfpext, "{1to2}", "", f64mem>, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006634 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006635 EVEX_V256;
6636 }
6637}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006638
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006639// Truncate Double to Float
6640multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> {
6641 let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006642 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006643 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
6644 X86vfproundRnd>, EVEX_V512;
6645 }
6646 let Predicates = [HasVLX] in {
6647 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
6648 X86vfpround, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00006649 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006650 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006651
6652 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6653 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6654 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6655 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6656 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6657 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6658 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6659 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006660 }
6661}
6662
6663defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">,
6664 VEX_W, PD, EVEX_CD8<64, CD8VF>;
6665defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">,
6666 PS, EVEX_CD8<32, CD8VH>;
6667
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006668def : Pat<(v8f64 (extloadv8f32 addr:$src)),
6669 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00006670
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006671let Predicates = [HasVLX] in {
Craig Topper731bf9c2016-11-09 07:31:32 +00006672 let AddedComplexity = 15 in
6673 def : Pat<(X86vzmovl (v2f64 (bitconvert
6674 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
6675 (VCVTPD2PSZ128rr VR128X:$src)>;
Craig Topper5471fc22016-11-06 04:12:52 +00006676 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
6677 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006678 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
6679 (VCVTPS2PDZ256rm addr:$src)>;
6680}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00006681
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006682// Convert Signed/Unsigned Doubleword to Double
6683multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
6684 SDNode OpNode128> {
6685 // No rounding in this op
6686 let Predicates = [HasAVX512] in
6687 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>,
6688 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006689
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006690 let Predicates = [HasVLX] in {
6691 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006692 OpNode128, "{1to2}", "", i64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006693 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>,
6694 EVEX_V256;
6695 }
6696}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006697
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006698// Convert Signed/Unsigned Doubleword to Float
6699multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6700 SDNode OpNodeRnd> {
6701 let Predicates = [HasAVX512] in
6702 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>,
6703 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
6704 OpNodeRnd>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006705
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006706 let Predicates = [HasVLX] in {
6707 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>,
6708 EVEX_V128;
6709 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>,
6710 EVEX_V256;
6711 }
6712}
6713
6714// Convert Float to Signed/Unsigned Doubleword with truncation
6715multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr,
6716 SDNode OpNode, SDNode OpNodeRnd> {
6717 let Predicates = [HasAVX512] in {
6718 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6719 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
6720 OpNodeRnd>, EVEX_V512;
6721 }
6722 let Predicates = [HasVLX] in {
6723 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6724 EVEX_V128;
6725 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6726 EVEX_V256;
6727 }
6728}
6729
6730// Convert Float to Signed/Unsigned Doubleword
6731multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr,
6732 SDNode OpNode, SDNode OpNodeRnd> {
6733 let Predicates = [HasAVX512] in {
6734 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>,
6735 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
6736 OpNodeRnd>, EVEX_V512;
6737 }
6738 let Predicates = [HasVLX] in {
6739 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>,
6740 EVEX_V128;
6741 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>,
6742 EVEX_V256;
6743 }
6744}
6745
6746// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00006747multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6748 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006749 let Predicates = [HasAVX512] in {
6750 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6751 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
6752 OpNodeRnd>, EVEX_V512;
6753 }
6754 let Predicates = [HasVLX] in {
6755 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00006756 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006757 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6758 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00006759 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
6760 OpNode128, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006761 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6762 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006763
6764 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6765 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6766 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6767 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6768 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6769 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6770 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6771 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006772 }
6773}
6774
6775// Convert Double to Signed/Unsigned Doubleword
6776multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr,
6777 SDNode OpNode, SDNode OpNodeRnd> {
6778 let Predicates = [HasAVX512] in {
6779 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>,
6780 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
6781 OpNodeRnd>, EVEX_V512;
6782 }
6783 let Predicates = [HasVLX] in {
6784 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6785 // memory forms of these instructions in Asm Parcer. They have the same
6786 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6787 // due to the same reason.
6788 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
6789 "{1to2}", "{x}">, EVEX_V128;
6790 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
6791 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006792
6793 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6794 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6795 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6796 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>;
6797 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6798 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6799 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6800 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006801 }
6802}
6803
6804// Convert Double to Signed/Unsigned Quardword
6805multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr,
6806 SDNode OpNode, SDNode OpNodeRnd> {
6807 let Predicates = [HasDQI] in {
6808 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6809 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
6810 OpNodeRnd>, EVEX_V512;
6811 }
6812 let Predicates = [HasDQI, HasVLX] in {
6813 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6814 EVEX_V128;
6815 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6816 EVEX_V256;
6817 }
6818}
6819
6820// Convert Double to Signed/Unsigned Quardword with truncation
6821multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr,
6822 SDNode OpNode, SDNode OpNodeRnd> {
6823 let Predicates = [HasDQI] in {
6824 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>,
6825 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
6826 OpNodeRnd>, EVEX_V512;
6827 }
6828 let Predicates = [HasDQI, HasVLX] in {
6829 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>,
6830 EVEX_V128;
6831 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>,
6832 EVEX_V256;
6833 }
6834}
6835
6836// Convert Signed/Unsigned Quardword to Double
6837multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr,
6838 SDNode OpNode, SDNode OpNodeRnd> {
6839 let Predicates = [HasDQI] in {
6840 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>,
6841 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
6842 OpNodeRnd>, EVEX_V512;
6843 }
6844 let Predicates = [HasDQI, HasVLX] in {
6845 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>,
6846 EVEX_V128;
6847 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>,
6848 EVEX_V256;
6849 }
6850}
6851
6852// Convert Float to Signed/Unsigned Quardword
6853multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr,
6854 SDNode OpNode, SDNode OpNodeRnd> {
6855 let Predicates = [HasDQI] in {
6856 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6857 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
6858 OpNodeRnd>, EVEX_V512;
6859 }
6860 let Predicates = [HasDQI, HasVLX] in {
6861 // Explicitly specified broadcast string, since we take only 2 elements
6862 // from v4f32x_info source
6863 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006864 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006865 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6866 EVEX_V256;
6867 }
6868}
6869
6870// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00006871multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
6872 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006873 let Predicates = [HasDQI] in {
6874 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>,
6875 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
6876 OpNodeRnd>, EVEX_V512;
6877 }
6878 let Predicates = [HasDQI, HasVLX] in {
6879 // Explicitly specified broadcast string, since we take only 2 elements
6880 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00006881 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006882 "{1to2}", "", f64mem>, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006883 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>,
6884 EVEX_V256;
6885 }
6886}
6887
6888// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00006889multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
6890 SDNode OpNode128, SDNode OpNodeRnd> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006891 let Predicates = [HasDQI] in {
6892 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>,
6893 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
6894 OpNodeRnd>, EVEX_V512;
6895 }
6896 let Predicates = [HasDQI, HasVLX] in {
6897 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
6898 // memory forms of these instructions in Asm Parcer. They have the same
6899 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
6900 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00006901 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006902 "{1to2}", "{x}">, EVEX_V128;
6903 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
6904 "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00006905
6906 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6907 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
6908 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
6909 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>;
6910 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6911 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
6912 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
6913 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006914 }
6915}
6916
Simon Pilgrima3af7962016-11-24 12:13:46 +00006917defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>,
Coby Tayree97e9cf62016-11-20 17:09:56 +00006918 XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006919
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006920defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
6921 X86VSintToFpRnd>,
6922 PS, EVEX_CD8<32, CD8VF>;
6923
6924defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006925 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006926 XS, EVEX_CD8<32, CD8VF>;
6927
Simon Pilgrima3af7962016-11-24 12:13:46 +00006928defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006929 X86cvttp2siRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006930 PD, VEX_W, EVEX_CD8<64, CD8VF>;
6931
6932defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006933 X86cvttp2uiRnd>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006934 EVEX_CD8<32, CD8VF>;
6935
Craig Topperf334ac192016-11-09 07:48:51 +00006936defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrima3af7962016-11-24 12:13:46 +00006937 X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006938 EVEX_CD8<64, CD8VF>;
6939
Simon Pilgrima3af7962016-11-24 12:13:46 +00006940defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006941 XS, EVEX_CD8<32, CD8VH>;
6942
6943defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
6944 X86VUintToFpRnd>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006945 EVEX_CD8<32, CD8VF>;
6946
Craig Topper19e04b62016-05-19 06:13:58 +00006947defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
6948 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006949
Craig Topper19e04b62016-05-19 06:13:58 +00006950defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
6951 X86cvtp2IntRnd>, XD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006952 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006953
Craig Topper19e04b62016-05-19 06:13:58 +00006954defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
6955 X86cvtp2UIntRnd>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006956 PS, EVEX_CD8<32, CD8VF>;
Craig Topper19e04b62016-05-19 06:13:58 +00006957defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
6958 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006959 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00006960
Craig Topper19e04b62016-05-19 06:13:58 +00006961defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
6962 X86cvtp2IntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006963 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00006964
Craig Topper19e04b62016-05-19 06:13:58 +00006965defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
6966 X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006967
Craig Topper19e04b62016-05-19 06:13:58 +00006968defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
6969 X86cvtp2UIntRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006970 PD, EVEX_CD8<64, CD8VF>;
6971
Craig Topper19e04b62016-05-19 06:13:58 +00006972defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
6973 X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006974
6975defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006976 X86cvttp2siRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006977 PD, EVEX_CD8<64, CD8VF>;
6978
Craig Toppera39b6502016-12-10 06:02:48 +00006979defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Craig Topper3174b6e2016-09-23 06:24:39 +00006980 X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006981
6982defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Craig Topper3174b6e2016-09-23 06:24:39 +00006983 X86cvttp2uiRnd>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006984 PD, EVEX_CD8<64, CD8VF>;
6985
Craig Toppera39b6502016-12-10 06:02:48 +00006986defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Craig Topper3174b6e2016-09-23 06:24:39 +00006987 X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006988
6989defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006990 X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006991
6992defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Craig Topper19e04b62016-05-19 06:13:58 +00006993 X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006994
Simon Pilgrima3af7962016-11-24 12:13:46 +00006995defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006996 X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00006997
Simon Pilgrima3af7962016-11-24 12:13:46 +00006998defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Craig Topper19e04b62016-05-19 06:13:58 +00006999 X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007000
Craig Toppere38c57a2015-11-27 05:44:02 +00007001let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007002def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007003 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007004 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7005 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007006
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007007def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7008 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007009 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7010 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007011
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007012def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7013 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007014 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7015 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007016
Simon Pilgrima3af7962016-11-24 12:13:46 +00007017def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))),
Craig Topperf334ac192016-11-09 07:48:51 +00007018 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
7019 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7020 VR128X:$src, sub_xmm)))), sub_xmm)>;
7021
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007022def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7023 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007024 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7025 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007026
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007027def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7028 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007029 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7030 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007031
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007032def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7033 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007034 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7035 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007036
Simon Pilgrima3af7962016-11-24 12:13:46 +00007037def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007038 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7039 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7040 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007041}
7042
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007043let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007044 let AddedComplexity = 15 in {
7045 def : Pat<(X86vzmovl (v2i64 (bitconvert
7046 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007047 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007048 def : Pat<(X86vzmovl (v2i64 (bitconvert
7049 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007050 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007051 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007052 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007053 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007054 def : Pat<(X86vzmovl (v2i64 (bitconvert
7055 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007056 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007057 }
Craig Topperd7467472017-10-14 04:18:09 +00007058
7059 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7060 (VCVTDQ2PDZ128rm addr:$src)>;
7061 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7062 (VCVTDQ2PDZ128rm addr:$src)>;
7063
7064 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7065 (VCVTUDQ2PDZ128rm addr:$src)>;
7066 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7067 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007068}
7069
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007070let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007071 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007072 (VCVTPD2PSZrm addr:$src)>;
7073 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7074 (VCVTPS2PDZrm addr:$src)>;
7075}
7076
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007077let Predicates = [HasDQI, HasVLX] in {
7078 let AddedComplexity = 15 in {
7079 def : Pat<(X86vzmovl (v2f64 (bitconvert
7080 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007081 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007082 def : Pat<(X86vzmovl (v2f64 (bitconvert
7083 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007084 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007085 }
7086}
7087
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007088let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007089def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7090 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7091 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7092 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7093
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007094def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7095 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7096 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7097 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7098
7099def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7100 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7101 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7102 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7103
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007104def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7105 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7106 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7107 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7108
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007109def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7110 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7111 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7112 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7113
7114def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7115 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7116 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7117 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7118
7119def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7120 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7121 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7122 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7123
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007124def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7125 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7126 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7127 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7128
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007129def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7130 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7131 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7132 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7133
7134def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7135 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7136 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7137 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7138
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007139def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7140 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7141 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7142 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7143
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007144def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7145 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7146 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7147 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7148}
7149
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007150//===----------------------------------------------------------------------===//
7151// Half precision conversion instructions
7152//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007153multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouh7c522452015-10-22 14:01:16 +00007154 X86MemOperand x86memop, PatFrag ld_frag> {
7155 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7156 "vcvtph2ps", "$src", "$src",
7157 (X86cvtph2ps (_src.VT _src.RC:$src),
7158 (i32 FROUND_CURRENT))>, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007159 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), (ins x86memop:$src),
7160 "vcvtph2ps", "$src", "$src",
7161 (X86cvtph2ps (_src.VT (bitconvert (ld_frag addr:$src))),
7162 (i32 FROUND_CURRENT))>, T8PD;
Asaf Badouh7c522452015-10-22 14:01:16 +00007163}
7164
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007165multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Asaf Badouh7c522452015-10-22 14:01:16 +00007166 defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), (ins _src.RC:$src),
7167 "vcvtph2ps", "{sae}, $src", "$src, {sae}",
7168 (X86cvtph2ps (_src.VT _src.RC:$src),
7169 (i32 FROUND_NO_EXC))>, T8PD, EVEX_B;
7170
7171}
7172
7173let Predicates = [HasAVX512] in {
7174 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007175 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007176 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7177 let Predicates = [HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007178 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Asaf Badouh7c522452015-10-22 14:01:16 +00007179 loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7180 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
7181 loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7182 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007183}
7184
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007185multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007186 X86MemOperand x86memop> {
7187 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007188 (ins _src.RC:$src1, i32u8imm:$src2),
7189 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007190 (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007191 (i32 imm:$src2)),
Craig Topper75370b92017-09-19 17:19:45 +00007192 NoItinerary, 0, 0>, AVX512AIi8Base;
Craig Toppere1cac152016-06-07 07:27:54 +00007193 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7194 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
7195 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
7196 [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1),
Craig Topperd8688702016-09-21 03:58:44 +00007197 (i32 imm:$src2))),
Craig Toppere1cac152016-06-07 07:27:54 +00007198 addr:$dst)]>;
7199 let hasSideEffects = 0, mayStore = 1 in
7200 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7201 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
7202 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
7203 []>, EVEX_K;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007204}
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007205multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007206 let hasSideEffects = 0 in
7207 defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
7208 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007209 (ins _src.RC:$src1, i32u8imm:$src2),
7210 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2",
Craig Topperd8688702016-09-21 03:58:44 +00007211 []>, EVEX_B, AVX512AIi8Base;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007212}
7213let Predicates = [HasAVX512] in {
7214 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7215 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7216 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
7217 let Predicates = [HasVLX] in {
7218 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7219 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
Ayman Musaf77219e2017-02-13 09:55:48 +00007220 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007221 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
7222 }
7223}
Asaf Badouh2489f352015-12-02 08:17:51 +00007224
Craig Topper9820e342016-09-20 05:44:47 +00007225// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007226let Predicates = [HasVLX] in {
7227 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7228 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7229 // configurations we support (the default). However, falling back to MXCSR is
7230 // more consistent with other instructions, which are always controlled by it.
7231 // It's encoded as 0b100.
7232 def : Pat<(fp_to_f16 FR32X:$src),
7233 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7234 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7235
7236 def : Pat<(f16_to_fp GR16:$src),
7237 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7238 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7239
7240 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7241 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7242 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7243}
7244
Craig Topper9820e342016-09-20 05:44:47 +00007245// Patterns for matching float to half-float conversion when AVX512 is supported
7246// but F16C isn't. In that case we have to use 512-bit vectors.
7247let Predicates = [HasAVX512, NoVLX, NoF16C] in {
7248 def : Pat<(fp_to_f16 FR32X:$src),
7249 (i16 (EXTRACT_SUBREG
7250 (VMOVPDI2DIZrr
7251 (v8i16 (EXTRACT_SUBREG
7252 (VCVTPS2PHZrr
7253 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7254 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7255 sub_xmm), 4), sub_xmm))), sub_16bit))>;
7256
7257 def : Pat<(f16_to_fp GR16:$src),
7258 (f32 (COPY_TO_REGCLASS
7259 (v4f32 (EXTRACT_SUBREG
7260 (VCVTPH2PSZrr
7261 (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)),
7262 (v8i16 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)),
7263 sub_xmm)), sub_xmm)), FR32X))>;
7264
7265 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7266 (f32 (COPY_TO_REGCLASS
7267 (v4f32 (EXTRACT_SUBREG
7268 (VCVTPH2PSZrr
7269 (VCVTPS2PHZrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
7270 (v4f32 (COPY_TO_REGCLASS FR32X:$src, VR128X)),
7271 sub_xmm), 4)), sub_xmm)), FR32X))>;
7272}
7273
Asaf Badouh2489f352015-12-02 08:17:51 +00007274// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007275multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Asaf Badouh2489f352015-12-02 08:17:51 +00007276 string OpcodeStr> {
Craig Topper07a7d562017-07-23 03:59:39 +00007277 let hasSideEffects = 0 in
Asaf Badouh2489f352015-12-02 08:17:51 +00007278 def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
7279 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"),
Craig Topper7e664da2016-09-24 21:42:43 +00007280 [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128,
Asaf Badouh2489f352015-12-02 08:17:51 +00007281 Sched<[WriteFAdd]>;
7282}
7283
7284let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Craig Topper7e664da2016-09-24 21:42:43 +00007285 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007286 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007287 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007288 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007289 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007290 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Craig Topper7e664da2016-09-24 21:42:43 +00007291 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">,
Asaf Badouh2489f352015-12-02 08:17:51 +00007292 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7293}
7294
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007295let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7296 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007297 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007298 EVEX_CD8<32, CD8VT1>;
7299 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007300 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007301 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7302 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007303 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00007304 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007305 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007306 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00007307 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007308 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7309 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007310 let isCodeGenOnly = 1 in {
Ayman Musa02f95332017-01-04 08:21:54 +00007311 defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
7312 sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007313 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007314 defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
7315 sse_load_f64, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007316 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007317
Ayman Musa02f95332017-01-04 08:21:54 +00007318 defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
7319 sse_load_f32, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00007320 EVEX_CD8<32, CD8VT1>;
Ayman Musa02f95332017-01-04 08:21:54 +00007321 defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
7322 sse_load_f64, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00007323 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7324 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007325}
Michael Liao5bf95782014-12-04 05:20:33 +00007326
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007327/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007328multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
7329 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007330 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007331 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7332 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7333 "$src2, $src1", "$src1, $src2",
7334 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007335 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007336 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007337 "$src2, $src1", "$src1, $src2",
7338 (OpNode (_.VT _.RC:$src1),
7339 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007340}
7341}
7342
Asaf Badouheaf2da12015-09-21 10:23:53 +00007343defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86frcp14s, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007344 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007345defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86frcp14s, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007346 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007347defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86frsqrt14s, f32x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007348 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007349defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86frsqrt14s, f64x_info>,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007350 VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007351
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007352/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7353multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007354 X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007355 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007356 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7357 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7358 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
Craig Toppere1cac152016-06-07 07:27:54 +00007359 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7360 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7361 (OpNode (_.FloatVT
7362 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
7363 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7364 (ins _.ScalarMemOp:$src), OpcodeStr,
7365 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7366 (OpNode (_.FloatVT
7367 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7368 EVEX, T8PD, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007369 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007370}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007371
7372multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7373 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
7374 EVEX_V512, EVEX_CD8<32, CD8VF>;
7375 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
7376 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
7377
7378 // Define only if AVX512VL feature is present.
7379 let Predicates = [HasVLX] in {
7380 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7381 OpNode, v4f32x_info>,
7382 EVEX_V128, EVEX_CD8<32, CD8VF>;
7383 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
7384 OpNode, v8f32x_info>,
7385 EVEX_V256, EVEX_CD8<32, CD8VF>;
7386 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7387 OpNode, v2f64x_info>,
7388 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7389 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
7390 OpNode, v4f64x_info>,
7391 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7392 }
7393}
7394
7395defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
7396defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007397
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007398/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007399multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7400 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007401 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007402 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7403 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7404 "$src2, $src1", "$src1, $src2",
7405 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
7406 (i32 FROUND_CURRENT))>;
7407
7408 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7409 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007410 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007411 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007412 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007413
7414 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007415 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007416 "$src2, $src1", "$src1, $src2",
7417 (OpNode (_.VT _.RC:$src1),
7418 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7419 (i32 FROUND_CURRENT))>;
Craig Topper176f3312017-02-25 19:18:11 +00007420 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007421}
7422
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007423multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7424 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
7425 EVEX_CD8<32, CD8VT1>;
7426 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
7427 EVEX_CD8<64, CD8VT1>, VEX_W;
7428}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007429
Craig Toppere1cac152016-06-07 07:27:54 +00007430let Predicates = [HasERI] in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007431 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
7432 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
7433}
Igor Breger8352a0d2015-07-28 06:53:28 +00007434
7435defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007436/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007437
7438multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7439 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007440 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007441 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7442 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7443 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
7444
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007445 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7446 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7447 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007448 (bitconvert (_.LdFrag addr:$src))),
7449 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007450
7451 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007452 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007453 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007454 (OpNode (_.FloatVT
7455 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
7456 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007457 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007458}
Asaf Badouh402ebb32015-06-03 13:41:48 +00007459multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
7460 SDNode OpNode> {
Craig Topper176f3312017-02-25 19:18:11 +00007461 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007462 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7463 (ins _.RC:$src), OpcodeStr,
7464 "{sae}, $src", "$src, {sae}",
7465 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B;
7466}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007467
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007468multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
7469 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007470 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
7471 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007472 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00007473 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
7474 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007475}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007476
Asaf Badouh402ebb32015-06-03 13:41:48 +00007477multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
7478 SDNode OpNode> {
7479 // Define only if AVX512VL feature is present.
7480 let Predicates = [HasVLX] in {
7481 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>,
7482 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
7483 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>,
7484 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
7485 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>,
7486 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7487 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>,
7488 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
7489 }
7490}
Craig Toppere1cac152016-06-07 07:27:54 +00007491let Predicates = [HasERI] in {
Michael Liao5bf95782014-12-04 05:20:33 +00007492
Asaf Badouh402ebb32015-06-03 13:41:48 +00007493 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX;
7494 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX;
7495 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX;
7496}
7497defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>,
7498 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX;
7499
7500multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
7501 SDNode OpNodeRnd, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007502 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00007503 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7504 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
7505 (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>,
7506 EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007507}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007508
Robert Khasanoveb126392014-10-28 18:15:20 +00007509multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
7510 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00007511 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00007512 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00007513 (ins _.RC:$src), OpcodeStr, "$src", "$src",
7514 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00007515 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7516 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7517 (OpNode (_.FloatVT
7518 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007519
Craig Toppere1cac152016-06-07 07:27:54 +00007520 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7521 (ins _.ScalarMemOp:$src), OpcodeStr,
7522 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7523 (OpNode (_.FloatVT
7524 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
7525 EVEX, EVEX_B;
Craig Topper176f3312017-02-25 19:18:11 +00007526 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007527}
7528
Robert Khasanoveb126392014-10-28 18:15:20 +00007529multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
7530 SDNode OpNode> {
7531 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
7532 v16f32_info>,
7533 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7534 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
7535 v8f64_info>,
7536 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7537 // Define only if AVX512VL feature is present.
7538 let Predicates = [HasVLX] in {
7539 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7540 OpNode, v4f32x_info>,
7541 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
7542 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
7543 OpNode, v8f32x_info>,
7544 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
7545 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7546 OpNode, v2f64x_info>,
7547 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7548 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
7549 OpNode, v4f64x_info>,
7550 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7551 }
7552}
7553
Asaf Badouh402ebb32015-06-03 13:41:48 +00007554multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
7555 SDNode OpNodeRnd> {
7556 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd,
7557 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
7558 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd,
7559 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
7560}
7561
Igor Breger4c4cd782015-09-20 09:13:41 +00007562multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
7563 string SUFF, SDNode OpNode, SDNode OpNodeRnd> {
Craig Topper176f3312017-02-25 19:18:11 +00007564 let ExeDomain = _.ExeDomain in {
Igor Breger4c4cd782015-09-20 09:13:41 +00007565 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7566 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7567 "$src2, $src1", "$src1, $src2",
7568 (OpNodeRnd (_.VT _.RC:$src1),
7569 (_.VT _.RC:$src2),
7570 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00007571 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
7572 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
7573 "$src2, $src1", "$src1, $src2",
7574 (OpNodeRnd (_.VT _.RC:$src1),
7575 (_.VT (scalar_to_vector
7576 (_.ScalarLdFrag addr:$src2))),
7577 (i32 FROUND_CURRENT))>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007578
7579 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7580 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
7581 "$rc, $src2, $src1", "$src1, $src2, $rc",
7582 (OpNodeRnd (_.VT _.RC:$src1),
7583 (_.VT _.RC:$src2),
7584 (i32 imm:$rc))>,
7585 EVEX_B, EVEX_RC;
7586
Craig Toppere1cac152016-06-07 07:27:54 +00007587 let isCodeGenOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007588 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007589 (ins _.FRC:$src1, _.FRC:$src2),
7590 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7591
7592 let mayLoad = 1 in
Elena Demikhovsky0d0692d2015-12-01 12:43:46 +00007593 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00007594 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
7595 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>;
7596 }
Craig Topper176f3312017-02-25 19:18:11 +00007597 }
Igor Breger4c4cd782015-09-20 09:13:41 +00007598
7599 def : Pat<(_.EltVT (OpNode _.FRC:$src)),
7600 (!cast<Instruction>(NAME#SUFF#Zr)
7601 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
7602
7603 def : Pat<(_.EltVT (OpNode (load addr:$src))),
7604 (!cast<Instruction>(NAME#SUFF#Zm)
Dimitry Andricdb417b62016-02-19 20:14:11 +00007605 (_.EltVT (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512, OptForSize]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00007606}
7607
7608multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> {
7609 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007610 X86fsqrtRnds>, EVEX_CD8<32, CD8VT1>, EVEX_4V, XS,
7611 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007612 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00007613 X86fsqrtRnds>, EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
7614 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00007615}
7616
Asaf Badouh402ebb32015-06-03 13:41:48 +00007617defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>,
7618 avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007619
Igor Breger4c4cd782015-09-20 09:13:41 +00007620defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007621
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007622let Predicates = [HasAVX512] in {
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007623 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007624 (COPY_TO_REGCLASS (VRSQRT14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007625 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007626 (COPY_TO_REGCLASS (VRSQRT14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007627 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007628 def : Pat<(f32 (X86frcp FR32X:$src)),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007629 (COPY_TO_REGCLASS (VRCP14SSrr (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src, VR128X)), VR128X )>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007630 def : Pat<(f32 (X86frcp (load addr:$src))),
Asaf Badouheaf2da12015-09-21 10:23:53 +00007631 (COPY_TO_REGCLASS (VRCP14SSrm (v4f32 (IMPLICIT_DEF)), addr:$src), VR128X)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007632 Requires<[OptForSize]>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007633}
7634
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007635multiclass
7636avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007637
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007638 let ExeDomain = _.ExeDomain in {
7639 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7640 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
7641 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007642 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007643 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7644
7645 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7646 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007647 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
7648 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007649 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007650
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007651 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007652 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
7653 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007654 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00007655 (_.VT (X86RndScales (_.VT _.RC:$src1),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007656 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
7657 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
7658 }
7659 let Predicates = [HasAVX512] in {
7660 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
7661 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007662 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007663 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
7664 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007665 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007666 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
7667 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007668 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007669 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
7670 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7671 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
7672 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
7673 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
7674 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
7675
7676 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7677 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007678 addr:$src, (i32 0x9))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007679 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7680 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007681 addr:$src, (i32 0xa))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007682 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7683 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00007684 addr:$src, (i32 0xb))), _.FRC)>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007685 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7686 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7687 addr:$src, (i32 0x4))), _.FRC)>;
7688 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
7689 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
7690 addr:$src, (i32 0xc))), _.FRC)>;
7691 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007692}
7693
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007694defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
7695 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00007696
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00007697defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
7698 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00007699
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007700//-------------------------------------------------
7701// Integer truncate and extend operations
7702//-------------------------------------------------
7703
Igor Breger074a64e2015-07-24 17:24:15 +00007704multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
7705 X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo,
7706 X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00007707 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00007708 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
7709 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
7710 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
7711 EVEX, T8XS;
7712
Craig Topper52e2e832016-07-22 05:46:44 +00007713 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
7714 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00007715 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
7716 (ins x86memop:$dst, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007717 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007718 []>, EVEX;
7719
Igor Breger074a64e2015-07-24 17:24:15 +00007720 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
7721 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00007722 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007723 []>, EVEX, EVEX_K;
Craig Topper99f6b622016-05-01 01:03:56 +00007724 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007725}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007726
Igor Breger074a64e2015-07-24 17:24:15 +00007727multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
7728 X86VectorVTInfo DestInfo,
7729 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007730
Igor Breger074a64e2015-07-24 17:24:15 +00007731 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
7732 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
7733 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007734
Igor Breger074a64e2015-07-24 17:24:15 +00007735 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
7736 (SrcInfo.VT SrcInfo.RC:$src)),
7737 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
7738 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
7739}
7740
Igor Breger074a64e2015-07-24 17:24:15 +00007741multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode,
7742 AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128,
7743 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
7744 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
7745 X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag,
7746 Predicate prd = HasAVX512>{
7747
7748 let Predicates = [HasVLX, prd] in {
7749 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128,
7750 DestInfoZ128, x86memopZ128>,
7751 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
7752 truncFrag, mtruncFrag>, EVEX_V128;
7753
7754 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256,
7755 DestInfoZ256, x86memopZ256>,
7756 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
7757 truncFrag, mtruncFrag>, EVEX_V256;
7758 }
7759 let Predicates = [prd] in
7760 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512,
7761 DestInfoZ, x86memopZ>,
7762 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
7763 truncFrag, mtruncFrag>, EVEX_V512;
7764}
7765
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007766multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7767 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007768 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7769 v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007770 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00007771}
7772
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007773multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7774 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007775 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7776 v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007777 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007778}
7779
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007780multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
7781 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007782 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info,
7783 v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007784 StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007785}
7786
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007787multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
7788 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007789 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7790 v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007791 StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00007792}
7793
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007794multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
7795 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007796 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info,
7797 v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007798 StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007799}
7800
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007801multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
7802 PatFrag StoreNode, PatFrag MaskedStoreNode> {
Igor Breger074a64e2015-07-24 17:24:15 +00007803 defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info,
7804 v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007805 StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00007806}
7807
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007808defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc,
7809 truncstorevi8, masked_truncstorevi8>;
7810defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs,
7811 truncstore_s_vi8, masked_truncstore_s_vi8>;
7812defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus,
7813 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007814
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007815defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc,
7816 truncstorevi16, masked_truncstorevi16>;
7817defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs,
7818 truncstore_s_vi16, masked_truncstore_s_vi16>;
7819defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus,
7820 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007821
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007822defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc,
7823 truncstorevi32, masked_truncstorevi32>;
7824defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs,
7825 truncstore_s_vi32, masked_truncstore_s_vi32>;
7826defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus,
7827 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00007828
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007829defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc,
7830 truncstorevi8, masked_truncstorevi8>;
7831defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs,
7832 truncstore_s_vi8, masked_truncstore_s_vi8>;
7833defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus,
7834 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00007835
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007836defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc,
7837 truncstorevi16, masked_truncstorevi16>;
7838defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs,
7839 truncstore_s_vi16, masked_truncstore_s_vi16>;
7840defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus,
7841 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00007842
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00007843defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc,
7844 truncstorevi8, masked_truncstorevi8>;
7845defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs,
7846 truncstore_s_vi8, masked_truncstore_s_vi8>;
7847defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus,
7848 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007849
Zvi Rackover25799d92017-09-07 07:40:34 +00007850def : Pat<(v16i16 (fp_to_uint (v16f32 VR512:$src1))),
7851 (VPMOVDWZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
7852def : Pat<(v16i8 (fp_to_uint (v16f32 VR512:$src1))),
7853 (VPMOVDBZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>;
7854
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007855let Predicates = [HasAVX512, NoVLX] in {
7856def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))),
7857 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007858 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007859 VR256X:$src, sub_ymm)))), sub_xmm))>;
7860def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))),
7861 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00007862 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007863 VR256X:$src, sub_ymm)))), sub_xmm))>;
7864}
7865
7866let Predicates = [HasBWI, NoVLX] in {
7867def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00007868 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00007869 VR256X:$src, sub_ymm))), sub_xmm))>;
7870}
7871
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007872multiclass avx512_extend_common<bits<8> opc, string OpcodeStr,
Igor Breger2ba64ab2016-05-22 10:21:04 +00007873 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6840f112016-07-14 06:41:34 +00007874 X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00007875 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007876 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
7877 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
7878 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
7879 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007880
Craig Toppere1cac152016-06-07 07:27:54 +00007881 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
7882 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
7883 (DestInfo.VT (LdFrag addr:$src))>,
7884 EVEX;
Craig Topper52e2e832016-07-22 05:46:44 +00007885 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007886}
7887
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007888multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007889 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007890 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7891 let Predicates = [HasVLX, HasBWI] in {
7892 defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007893 v16i8x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007894 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00007895
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007896 defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007897 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007898 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256;
7899 }
7900 let Predicates = [HasBWI] in {
7901 defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00007902 v32i8x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007903 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512;
7904 }
7905}
7906
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007907multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007908 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007909 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7910 let Predicates = [HasVLX, HasAVX512] in {
7911 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007912 v16i8x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007913 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128;
7914
7915 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007916 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007917 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256;
7918 }
7919 let Predicates = [HasAVX512] in {
7920 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007921 v16i8x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007922 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512;
7923 }
7924}
7925
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007926multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007927 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007928 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
7929 let Predicates = [HasVLX, HasAVX512] in {
7930 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007931 v16i8x_info, i16mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007932 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128;
7933
7934 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007935 v16i8x_info, i32mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007936 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256;
7937 }
7938 let Predicates = [HasAVX512] in {
7939 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007940 v16i8x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007941 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512;
7942 }
7943}
7944
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007945multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007946 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007947 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7948 let Predicates = [HasVLX, HasAVX512] in {
7949 defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007950 v8i16x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007951 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128;
7952
7953 defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007954 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007955 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256;
7956 }
7957 let Predicates = [HasAVX512] in {
7958 defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00007959 v16i16x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007960 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512;
7961 }
7962}
7963
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007964multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007965 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007966 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
7967 let Predicates = [HasVLX, HasAVX512] in {
7968 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007969 v8i16x_info, i32mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007970 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128;
7971
7972 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007973 v8i16x_info, i64mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007974 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256;
7975 }
7976 let Predicates = [HasAVX512] in {
7977 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007978 v8i16x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007979 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512;
7980 }
7981}
7982
Simon Pilgrimb13961d2016-06-11 14:34:10 +00007983multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007984 SDPatternOperator OpNode, SDPatternOperator InVecNode,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007985 string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
7986
7987 let Predicates = [HasVLX, HasAVX512] in {
7988 defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00007989 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007990 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
7991
7992 defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00007993 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007994 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
7995 }
7996 let Predicates = [HasAVX512] in {
7997 defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00007998 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00007999 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8000 }
8001}
8002
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008003defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">;
8004defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">;
8005defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">;
8006defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">;
8007defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">;
8008defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008009
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008010defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">;
8011defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">;
8012defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">;
8013defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">;
8014defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">;
8015defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008016
Igor Breger2ba64ab2016-05-22 10:21:04 +00008017// EXTLOAD patterns, implemented using vpmovz
Craig Topper6840f112016-07-14 06:41:34 +00008018multiclass avx512_ext_lowering<string InstrStr, X86VectorVTInfo To,
8019 X86VectorVTInfo From, PatFrag LdFrag> {
8020 def : Pat<(To.VT (LdFrag addr:$src)),
8021 (!cast<Instruction>("VPMOVZX"#InstrStr#"rm") addr:$src)>;
8022 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src), To.RC:$src0)),
8023 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmk") To.RC:$src0,
8024 To.KRC:$mask, addr:$src)>;
8025 def : Pat<(To.VT (vselect To.KRCWM:$mask, (LdFrag addr:$src),
8026 To.ImmAllZerosV)),
8027 (!cast<Instruction>("VPMOVZX"#InstrStr#"rmkz") To.KRC:$mask,
8028 addr:$src)>;
8029}
8030
8031let Predicates = [HasVLX, HasBWI] in {
8032 defm : avx512_ext_lowering<"BWZ128", v8i16x_info, v16i8x_info, extloadvi8>;
8033 defm : avx512_ext_lowering<"BWZ256", v16i16x_info, v16i8x_info, extloadvi8>;
8034}
8035let Predicates = [HasBWI] in {
8036 defm : avx512_ext_lowering<"BWZ", v32i16_info, v32i8x_info, extloadvi8>;
8037}
8038let Predicates = [HasVLX, HasAVX512] in {
8039 defm : avx512_ext_lowering<"BDZ128", v4i32x_info, v16i8x_info, extloadvi8>;
8040 defm : avx512_ext_lowering<"BDZ256", v8i32x_info, v16i8x_info, extloadvi8>;
8041 defm : avx512_ext_lowering<"BQZ128", v2i64x_info, v16i8x_info, extloadvi8>;
8042 defm : avx512_ext_lowering<"BQZ256", v4i64x_info, v16i8x_info, extloadvi8>;
8043 defm : avx512_ext_lowering<"WDZ128", v4i32x_info, v8i16x_info, extloadvi16>;
8044 defm : avx512_ext_lowering<"WDZ256", v8i32x_info, v8i16x_info, extloadvi16>;
8045 defm : avx512_ext_lowering<"WQZ128", v2i64x_info, v8i16x_info, extloadvi16>;
8046 defm : avx512_ext_lowering<"WQZ256", v4i64x_info, v8i16x_info, extloadvi16>;
8047 defm : avx512_ext_lowering<"DQZ128", v2i64x_info, v4i32x_info, extloadvi32>;
8048 defm : avx512_ext_lowering<"DQZ256", v4i64x_info, v4i32x_info, extloadvi32>;
8049}
8050let Predicates = [HasAVX512] in {
8051 defm : avx512_ext_lowering<"BDZ", v16i32_info, v16i8x_info, extloadvi8>;
8052 defm : avx512_ext_lowering<"BQZ", v8i64_info, v16i8x_info, extloadvi8>;
8053 defm : avx512_ext_lowering<"WDZ", v16i32_info, v16i16x_info, extloadvi16>;
8054 defm : avx512_ext_lowering<"WQZ", v8i64_info, v8i16x_info, extloadvi16>;
8055 defm : avx512_ext_lowering<"DQZ", v8i64_info, v8i32x_info, extloadvi32>;
8056}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008057
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008058multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
8059 SDNode InVecOp, PatFrag ExtLoad16> {
Craig Topper64378f42016-10-09 23:08:39 +00008060 // 128-bit patterns
8061 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008062 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008063 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008064 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008065 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008066 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008067 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008068 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008069 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008070 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008071 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8072 }
8073 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008074 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008075 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008076 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008077 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008078 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008079 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008080 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008081 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8082
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008083 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008084 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008085 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008086 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008087 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008088 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008089 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008090 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8091
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008092 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008093 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008094 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008095 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008096 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008097 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008098 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008099 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008100 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008101 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8102
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008103 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008104 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008105 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008106 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008107 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008108 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008109 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008110 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8111
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008112 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008113 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008114 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008115 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008116 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008117 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008118 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008119 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008120 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008121 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8122 }
8123 // 256-bit patterns
8124 let Predicates = [HasVLX, HasBWI] in {
8125 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8126 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8127 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8128 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8129 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8130 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8131 }
8132 let Predicates = [HasVLX] in {
8133 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8134 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8135 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8136 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8137 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8138 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8139 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8140 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8141
8142 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8143 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8144 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8145 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8146 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8147 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8148 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8149 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8150
8151 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8152 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8153 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8154 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8155 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8156 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8157
8158 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8159 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8160 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8161 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8162 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8163 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8164 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8165 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8166
8167 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8168 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8169 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8170 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8171 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8172 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8173 }
8174 // 512-bit patterns
8175 let Predicates = [HasBWI] in {
8176 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8177 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8178 }
8179 let Predicates = [HasAVX512] in {
8180 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8181 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8182
8183 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8184 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008185 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8186 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008187
8188 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8189 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8190
8191 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8192 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8193
8194 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8195 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8196 }
8197}
8198
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008199defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>;
8200defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>;
Craig Topper64378f42016-10-09 23:08:39 +00008201
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008202//===----------------------------------------------------------------------===//
8203// GATHER - SCATTER Operations
8204
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008205multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8206 X86MemOperand memop, PatFrag GatherNode> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008207 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8208 ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008209 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
8210 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008211 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008212 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008213 [(set _.RC:$dst, _.KRCWM:$mask_wb,
8214 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
8215 vectoraddr:$src2))]>, EVEX, EVEX_K,
8216 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008217}
Cameron McInally45325962014-03-26 13:50:50 +00008218
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008219multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8220 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8221 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008222 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008223 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008224 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008225let Predicates = [HasVLX] in {
8226 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008227 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008228 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008229 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008230 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008231 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008232 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008233 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008234}
Cameron McInally45325962014-03-26 13:50:50 +00008235}
8236
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008237multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8238 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008239 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008240 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008241 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008242 mgatherv8i64>, EVEX_V512;
8243let Predicates = [HasVLX] in {
8244 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008245 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008246 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008247 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008248 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008249 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008250 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Elena Demikhovsky2dac0b42017-06-22 06:47:41 +00008251 vx64xmem, X86mgatherv2i64>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008252}
Cameron McInally45325962014-03-26 13:50:50 +00008253}
Michael Liao5bf95782014-12-04 05:20:33 +00008254
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008255
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008256defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8257 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8258
8259defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8260 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008261
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008262multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
8263 X86MemOperand memop, PatFrag ScatterNode> {
8264
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008265let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008266
8267 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
8268 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008269 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008270 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
8271 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8272 _.KRCWM:$mask, vectoraddr:$dst))]>,
8273 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008274}
8275
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008276multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8277 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8278 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008279 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008280 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008281 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008282let Predicates = [HasVLX] in {
8283 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008284 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008285 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008286 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008287 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008288 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008289 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008290 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008291}
Cameron McInally45325962014-03-26 13:50:50 +00008292}
8293
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008294multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8295 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008296 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008297 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008298 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008299 mscatterv8i64>, EVEX_V512;
8300let Predicates = [HasVLX] in {
8301 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008302 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008303 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008304 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008305 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008306 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008307 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
8308 vx64xmem, mscatterv2i64>, EVEX_V128;
8309}
Cameron McInally45325962014-03-26 13:50:50 +00008310}
8311
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008312defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8313 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008314
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008315defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8316 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008317
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008318// prefetch
8319multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8320 RegisterClass KRC, X86MemOperand memop> {
8321 let Predicates = [HasPFI], hasSideEffects = 1 in
8322 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008323 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008324 []>, EVEX, EVEX_K;
8325}
8326
8327defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008328 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008329
8330defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008331 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008332
8333defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008334 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008335
8336defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008337 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008338
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008339defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008340 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008341
8342defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008343 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008344
8345defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008346 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008347
8348defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008349 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008350
8351defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008352 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008353
8354defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008355 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008356
8357defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008358 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008359
8360defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008361 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008362
8363defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008364 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008365
8366defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008367 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008368
8369defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008370 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008371
8372defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008373 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008374
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008375// Helper fragments to match sext vXi1 to vXiY.
Craig Topper850feaf2016-08-28 22:20:51 +00008376def v64i1sextv64i8 : PatLeaf<(v64i8
8377 (X86vsext
8378 (v64i1 (X86pcmpgtm
8379 (bc_v64i8 (v16i32 immAllZerosV)),
8380 VR512:$src))))>;
8381def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>;
8382def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
8383def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00008384
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008385multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008386def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008387 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008388 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
8389}
Michael Liao5bf95782014-12-04 05:20:33 +00008390
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008391// Use 512bit version to implement 128/256 bit in case NoVLX.
8392multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info,
8393 X86VectorVTInfo _> {
8394
8395 def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))),
8396 (X86Info.VT (EXTRACT_SUBREG
8397 (_.VT (!cast<Instruction>(NAME#"Zrr")
8398 (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))),
8399 X86Info.SubRegIdx))>;
8400}
8401
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008402multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8403 string OpcodeStr, Predicate prd> {
8404let Predicates = [prd] in
8405 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8406
8407 let Predicates = [prd, HasVLX] in {
8408 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8409 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8410 }
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008411let Predicates = [prd, NoVLX] in {
8412 defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>;
8413 defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>;
8414 }
8415
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008416}
8417
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008418defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8419defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8420defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8421defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008422
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008423multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008424 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8425 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
8426 [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX;
8427}
8428
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008429// Use 512bit version to implement 128/256 bit in case NoVLX.
8430multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008431 X86VectorVTInfo _> {
8432
8433 def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))),
8434 (_.KVT (COPY_TO_REGCLASS
8435 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008436 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008437 _.RC:$src, _.SubRegIdx)),
8438 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008439}
8440
8441multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008442 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8443 let Predicates = [prd] in
8444 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8445 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008446
8447 let Predicates = [prd, HasVLX] in {
8448 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008449 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008450 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008451 EVEX_V128;
8452 }
8453 let Predicates = [prd, NoVLX] in {
8454 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8455 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008456 }
8457}
8458
8459defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8460 avx512vl_i8_info, HasBWI>;
8461defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8462 avx512vl_i16_info, HasBWI>, VEX_W;
8463defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
8464 avx512vl_i32_info, HasDQI>;
8465defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
8466 avx512vl_i64_info, HasDQI>, VEX_W;
8467
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008468//===----------------------------------------------------------------------===//
8469// AVX-512 - COMPRESS and EXPAND
8470//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008471
Ayman Musad7a5ed42016-09-26 06:22:08 +00008472multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008473 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008474 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008475 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008476 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008477
Craig Toppere1cac152016-06-07 07:27:54 +00008478 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008479 def mr : AVX5128I<opc, MRMDestMem, (outs),
8480 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008481 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008482 []>, EVEX_CD8<_.EltSize, CD8VT1>;
8483
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008484 def mrk : AVX5128I<opc, MRMDestMem, (outs),
8485 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00008486 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00008487 []>,
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008488 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008489}
8490
Ayman Musad7a5ed42016-09-26 06:22:08 +00008491multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
8492
8493 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
8494 (_.VT _.RC:$src)),
8495 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
8496 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
8497}
8498
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008499multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
8500 AVX512VLVectorVTInfo VTInfo> {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008501 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>,
8502 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008503
8504 let Predicates = [HasVLX] in {
Ayman Musad7a5ed42016-09-26 06:22:08 +00008505 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>,
8506 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8507 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>,
8508 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008509 }
8510}
8511
8512defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
8513 EVEX;
8514defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
8515 EVEX, VEX_W;
8516defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
8517 EVEX;
8518defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
8519 EVEX, VEX_W;
8520
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008521// expand
8522multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
8523 string OpcodeStr> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008524 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00008525 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008526 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00008527
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00008528 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8529 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
8530 (_.VT (X86expand (_.VT (bitconvert
8531 (_.LdFrag addr:$src1)))))>,
8532 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008533}
8534
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008535multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
8536
8537 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
8538 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
8539 _.KRCWM:$mask, addr:$src)>;
8540
8541 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
8542 (_.VT _.RC:$src0))),
8543 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
8544 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
8545}
8546
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008547multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
8548 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008549 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>,
8550 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008551
8552 let Predicates = [HasVLX] in {
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00008553 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>,
8554 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
8555 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>,
8556 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00008557 }
8558}
8559
8560defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
8561 EVEX;
8562defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
8563 EVEX, VEX_W;
8564defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
8565 EVEX;
8566defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
8567 EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008568
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008569//handle instruction reg_vec1 = op(reg_vec,imm)
8570// op(mem_vec,imm)
8571// op(broadcast(eltVt),imm)
8572//all instruction created with FROUND_CURRENT
8573multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008574 X86VectorVTInfo _>{
8575 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008576 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8577 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00008578 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008579 (OpNode (_.VT _.RC:$src1),
8580 (i32 imm:$src2),
8581 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008582 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8583 (ins _.MemOp:$src1, i32u8imm:$src2),
8584 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
8585 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
8586 (i32 imm:$src2),
8587 (i32 FROUND_CURRENT))>;
8588 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8589 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
8590 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
8591 "${src1}"##_.BroadcastStr##", $src2",
8592 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
8593 (i32 imm:$src2),
8594 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008595 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008596}
8597
8598//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8599multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8600 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008601 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008602 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8603 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008604 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008605 "$src1, {sae}, $src2",
8606 (OpNode (_.VT _.RC:$src1),
8607 (i32 imm:$src2),
8608 (i32 FROUND_NO_EXC))>, EVEX_B;
8609}
8610
8611multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
8612 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8613 let Predicates = [prd] in {
8614 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8615 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
8616 EVEX_V512;
8617 }
8618 let Predicates = [prd, HasVLX] in {
8619 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
8620 EVEX_V128;
8621 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
8622 EVEX_V256;
8623 }
8624}
8625
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008626//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8627// op(reg_vec2,mem_vec,imm)
8628// op(reg_vec2,broadcast(eltVt),imm)
8629//all instruction created with FROUND_CURRENT
8630multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008631 X86VectorVTInfo _>{
8632 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008633 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008634 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008635 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8636 (OpNode (_.VT _.RC:$src1),
8637 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008638 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008639 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008640 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8641 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
8642 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8643 (OpNode (_.VT _.RC:$src1),
8644 (_.VT (bitconvert (_.LdFrag addr:$src2))),
8645 (i32 imm:$src3),
8646 (i32 FROUND_CURRENT))>;
8647 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8648 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8649 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8650 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8651 (OpNode (_.VT _.RC:$src1),
8652 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8653 (i32 imm:$src3),
8654 (i32 FROUND_CURRENT))>, EVEX_B;
Craig Topper05948fb2016-08-02 05:11:15 +00008655 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008656}
8657
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008658//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8659// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00008660multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
8661 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00008662 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00008663 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8664 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
8665 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8666 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8667 (SrcInfo.VT SrcInfo.RC:$src2),
8668 (i8 imm:$src3)))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008669 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8670 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
8671 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8672 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
8673 (SrcInfo.VT (bitconvert
8674 (SrcInfo.LdFrag addr:$src2))),
8675 (i8 imm:$src3)))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008676 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00008677}
8678
8679//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8680// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008681// op(reg_vec2,broadcast(eltVt),imm)
8682multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008683 X86VectorVTInfo _>:
8684 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{
8685
Craig Topper05948fb2016-08-02 05:11:15 +00008686 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00008687 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8688 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
8689 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
8690 "$src1, ${src2}"##_.BroadcastStr##", $src3",
8691 (OpNode (_.VT _.RC:$src1),
8692 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
8693 (i8 imm:$src3))>, EVEX_B;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008694}
8695
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008696//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
8697// op(reg_vec2,mem_scalar,imm)
8698//all instruction created with FROUND_CURRENT
8699multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00008700 X86VectorVTInfo _> {
8701 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008702 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008703 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008704 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8705 (OpNode (_.VT _.RC:$src1),
8706 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008707 (i32 imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008708 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00008709 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00008710 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00008711 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
8712 (OpNode (_.VT _.RC:$src1),
8713 (_.VT (scalar_to_vector
8714 (_.ScalarLdFrag addr:$src2))),
8715 (i32 imm:$src3),
8716 (i32 FROUND_CURRENT))>;
Craig Topper05948fb2016-08-02 05:11:15 +00008717 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008718}
8719
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008720//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8721multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
8722 SDNode OpNode, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00008723 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008724 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008725 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008726 OpcodeStr, "$src3, {sae}, $src2, $src1",
8727 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008728 (OpNode (_.VT _.RC:$src1),
8729 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008730 (i32 imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008731 (i32 FROUND_NO_EXC))>, EVEX_B;
8732}
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008733//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
8734multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr,
8735 SDNode OpNode, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00008736 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008737 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
8738 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00008739 OpcodeStr, "$src3, {sae}, $src2, $src1",
8740 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008741 (OpNode (_.VT _.RC:$src1),
8742 (_.VT _.RC:$src2),
8743 (i32 imm:$src3),
8744 (i32 FROUND_NO_EXC))>, EVEX_B;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008745}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008746
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008747multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
8748 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008749 let Predicates = [prd] in {
8750 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Igor Breger00d9f842015-06-08 14:03:17 +00008751 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008752 EVEX_V512;
8753
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008754 }
8755 let Predicates = [prd, HasVLX] in {
8756 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008757 EVEX_V128;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008758 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008759 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008760 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00008761}
8762
Igor Breger2ae0fe32015-08-31 11:14:02 +00008763multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
8764 AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{
8765 let Predicates = [HasBWI] in {
8766 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512,
8767 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
8768 }
8769 let Predicates = [HasBWI, HasVLX] in {
8770 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128,
8771 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
8772 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256,
8773 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
8774 }
8775}
8776
Igor Breger00d9f842015-06-08 14:03:17 +00008777multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
8778 bits<8> opc, SDNode OpNode>{
8779 let Predicates = [HasAVX512] in {
8780 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
8781 }
8782 let Predicates = [HasAVX512, HasVLX] in {
8783 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
8784 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
8785 }
8786}
8787
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008788multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
8789 X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{
8790 let Predicates = [prd] in {
8791 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>,
8792 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008793 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00008794}
8795
Igor Breger1e58e8a2015-09-02 11:18:55 +00008796multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
8797 bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{
8798 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
8799 opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>;
8800 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
8801 opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008802}
8803
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008804
Igor Breger1e58e8a2015-09-02 11:18:55 +00008805defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
8806 X86VReduce, HasDQI>, AVX512AIi8Base, EVEX;
8807defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
8808 X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX;
8809defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
8810 X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX;
8811
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008812
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00008813defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
8814 0x50, X86VRange, HasDQI>,
8815 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8816defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
8817 0x50, X86VRange, HasDQI>,
8818 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8819
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00008820defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info,
8821 0x51, X86VRange, HasDQI>,
8822 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8823defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
8824 0x51, X86VRange, HasDQI>,
8825 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8826
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008827defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
8828 0x57, X86Reduces, HasDQI>,
8829 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8830defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
8831 0x57, X86Reduces, HasDQI>,
8832 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008833
Igor Breger1e58e8a2015-09-02 11:18:55 +00008834defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
8835 0x27, X86GetMants, HasAVX512>,
8836 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
8837defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
8838 0x27, X86GetMants, HasAVX512>,
8839 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
8840
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008841let Predicates = [HasAVX512] in {
8842def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008843 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008844def : Pat<(v16f32 (fnearbyint VR512:$src)),
8845 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
8846def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008847 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008848def : Pat<(v16f32 (frint VR512:$src)),
8849 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
8850def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008851 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008852
8853def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008854 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008855def : Pat<(v8f64 (fnearbyint VR512:$src)),
8856 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
8857def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008858 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008859def : Pat<(v8f64 (frint VR512:$src)),
8860 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
8861def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00008862 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008863}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008864
Craig Topper42a53532017-08-16 23:38:25 +00008865multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _,
8866 bits<8> opc>{
8867 let Predicates = [HasAVX512] in {
8868 defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512;
8869
8870 }
8871 let Predicates = [HasAVX512, HasVLX] in {
8872 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256;
8873 }
8874}
8875
Elena Demikhovsky9e380862015-06-03 10:56:40 +00008876defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>,
8877 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8878defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>,
8879 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
8880defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>,
8881 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
8882defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>,
8883 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00008884
Craig Topperb561e662017-01-19 02:34:29 +00008885let Predicates = [HasAVX512] in {
8886// Provide fallback in case the load node that is used in the broadcast
8887// patterns above is used by additional users, which prevents the pattern
8888// selection.
8889def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
8890 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8891 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8892 0)>;
8893def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
8894 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8895 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8896 0)>;
8897
8898def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
8899 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8900 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8901 0)>;
8902def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
8903 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8904 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8905 0)>;
8906
8907def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
8908 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8909 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8910 0)>;
8911
8912def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
8913 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8914 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
8915 0)>;
8916}
8917
Craig Topperc48fa892015-12-27 19:45:21 +00008918multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> {
Igor Breger00d9f842015-06-08 14:03:17 +00008919 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>,
8920 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00008921}
8922
Craig Topperc48fa892015-12-27 19:45:21 +00008923defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008924 EVEX_CD8<32, CD8VF>;
Craig Topperc48fa892015-12-27 19:45:21 +00008925defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>,
Igor Breger00d9f842015-06-08 14:03:17 +00008926 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008927
Craig Topper7a299302016-06-09 07:06:38 +00008928defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" ,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008929 avx512vl_i8_info, avx512vl_i8_info>,
Igor Breger2ae0fe32015-08-31 11:14:02 +00008930 EVEX_CD8<8, CD8VF>;
8931
Igor Bregerf3ded812015-08-31 13:09:30 +00008932defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" ,
8933 avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
8934
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008935multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
8936 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00008937 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008938 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00008939 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008940 "$src1", "$src1",
8941 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase;
8942
Craig Toppere1cac152016-06-07 07:27:54 +00008943 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8944 (ins _.MemOp:$src1), OpcodeStr,
8945 "$src1", "$src1",
8946 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
8947 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>;
Craig Toppere9e84c82017-01-31 05:18:24 +00008948 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008949}
8950
8951multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
8952 X86VectorVTInfo _> :
8953 avx512_unary_rm<opc, OpcodeStr, OpNode, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00008954 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8955 (ins _.ScalarMemOp:$src1), OpcodeStr,
8956 "${src1}"##_.BroadcastStr,
8957 "${src1}"##_.BroadcastStr,
8958 (_.VT (OpNode (X86VBroadcast
8959 (_.ScalarLdFrag addr:$src1))))>,
8960 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008961}
8962
8963multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8964 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8965 let Predicates = [prd] in
8966 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512;
8967
8968 let Predicates = [prd, HasVLX] in {
8969 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>,
8970 EVEX_V256;
8971 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>,
8972 EVEX_V128;
8973 }
8974}
8975
8976multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
8977 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8978 let Predicates = [prd] in
8979 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
8980 EVEX_V512;
8981
8982 let Predicates = [prd, HasVLX] in {
8983 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
8984 EVEX_V256;
8985 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
8986 EVEX_V128;
8987 }
8988}
8989
8990multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
8991 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00008992 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008993 prd>, VEX_W;
Igor Breger24cab0f2015-11-16 07:22:00 +00008994 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info,
8995 prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00008996}
8997
8998multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
8999 SDNode OpNode, Predicate prd> {
Igor Breger24cab0f2015-11-16 07:22:00 +00009000 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>;
9001 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009002}
9003
9004multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9005 bits<8> opc_d, bits<8> opc_q,
9006 string OpcodeStr, SDNode OpNode> {
9007 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
9008 HasAVX512>,
9009 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
9010 HasBWI>;
9011}
9012
Simon Pilgrimcf2da962017-03-14 21:26:58 +00009013defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>;
Igor Bregerf2460112015-07-26 14:41:44 +00009014
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009015// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9016let Predicates = [HasAVX512, NoVLX] in {
9017 def : Pat<(v4i64 (abs VR256X:$src)),
9018 (EXTRACT_SUBREG
9019 (VPABSQZrr
9020 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9021 sub_ymm)>;
9022 def : Pat<(v2i64 (abs VR128X:$src)),
9023 (EXTRACT_SUBREG
9024 (VPABSQZrr
9025 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9026 sub_xmm)>;
9027}
9028
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009029multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{
9030
9031 defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009032}
9033
9034defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>;
9035defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>;
9036
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009037// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
9038let Predicates = [HasCDI, NoVLX] in {
9039 def : Pat<(v4i64 (ctlz VR256X:$src)),
9040 (EXTRACT_SUBREG
9041 (VPLZCNTQZrr
9042 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9043 sub_ymm)>;
9044 def : Pat<(v2i64 (ctlz VR128X:$src)),
9045 (EXTRACT_SUBREG
9046 (VPLZCNTQZrr
9047 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9048 sub_xmm)>;
9049
9050 def : Pat<(v8i32 (ctlz VR256X:$src)),
9051 (EXTRACT_SUBREG
9052 (VPLZCNTDZrr
9053 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9054 sub_ymm)>;
9055 def : Pat<(v4i32 (ctlz VR128X:$src)),
9056 (EXTRACT_SUBREG
9057 (VPLZCNTDZrr
9058 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9059 sub_xmm)>;
9060}
9061
Igor Breger24cab0f2015-11-16 07:22:00 +00009062//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009063// Counts number of ones - VPOPCNTD and VPOPCNTQ
9064//===---------------------------------------------------------------------===//
9065
9066multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> {
9067 let Predicates = [HasVPOPCNTDQ] in
9068 defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512;
9069}
9070
9071// Use 512bit version to implement 128/256 bit.
9072multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> {
9073 let Predicates = [prd] in {
9074 def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9075 (EXTRACT_SUBREG
9076 (!cast<Instruction>(NAME # "Zrr")
9077 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9078 _.info256.RC:$src1,
9079 _.info256.SubRegIdx)),
9080 _.info256.SubRegIdx)>;
9081
9082 def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9083 (EXTRACT_SUBREG
9084 (!cast<Instruction>(NAME # "Zrr")
9085 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9086 _.info128.RC:$src1,
9087 _.info128.SubRegIdx)),
9088 _.info128.SubRegIdx)>;
9089 }
9090}
9091
9092defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>,
9093 avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
9094defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>,
9095 avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W;
9096
9097//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009098// Replicate Single FP - MOVSHDUP and MOVSLDUP
9099//===---------------------------------------------------------------------===//
9100multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9101 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info,
9102 HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009103}
9104
9105defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>;
9106defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>;
Igor Breger1f782962015-11-19 08:26:56 +00009107
9108//===----------------------------------------------------------------------===//
9109// AVX-512 - MOVDDUP
9110//===----------------------------------------------------------------------===//
9111
9112multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topperf6c69562017-10-13 21:56:48 +00009113 X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009114 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009115 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9116 (ins _.RC:$src), OpcodeStr, "$src", "$src",
9117 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX;
Craig Toppere1cac152016-06-07 07:27:54 +00009118 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9119 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9120 (_.VT (OpNode (_.VT (scalar_to_vector
9121 (_.ScalarLdFrag addr:$src)))))>,
9122 EVEX, EVEX_CD8<_.EltSize, CD8VH>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009123 }
Igor Breger1f782962015-11-19 08:26:56 +00009124}
9125
9126multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
9127 AVX512VLVectorVTInfo VTInfo> {
9128
Craig Topperf6c69562017-10-13 21:56:48 +00009129 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +00009130
9131 let Predicates = [HasAVX512, HasVLX] in {
Craig Topperf6c69562017-10-13 21:56:48 +00009132 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, VTInfo.info256>,
Igor Breger1f782962015-11-19 08:26:56 +00009133 EVEX_V256;
Craig Topperf6c69562017-10-13 21:56:48 +00009134 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, VTInfo.info128>,
9135 EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +00009136 }
9137}
9138
9139multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{
9140 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode,
9141 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009142}
9143
9144defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>;
9145
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009146let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009147def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009148 (VMOVDDUPZ128rm addr:$src)>;
9149def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9150 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +00009151def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9152 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +00009153
9154def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9155 (v2f64 VR128X:$src0)),
9156 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9157 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9158def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9159 (bitconvert (v4i32 immAllZerosV))),
9160 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9161
9162def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9163 (v2f64 VR128X:$src0)),
9164 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9165def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9166 (bitconvert (v4i32 immAllZerosV))),
9167 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +00009168
9169def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9170 (v2f64 VR128X:$src0)),
9171 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9172def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9173 (bitconvert (v4i32 immAllZerosV))),
9174 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009175}
Igor Breger1f782962015-11-19 08:26:56 +00009176
Igor Bregerf2460112015-07-26 14:41:44 +00009177//===----------------------------------------------------------------------===//
9178// AVX-512 - Unpack Instructions
9179//===----------------------------------------------------------------------===//
Craig Topper9433f972016-08-02 06:16:53 +00009180defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
9181 SSE_ALU_ITINS_S>;
9182defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
9183 SSE_ALU_ITINS_S>;
Igor Bregerf2460112015-07-26 14:41:44 +00009184
9185defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
9186 SSE_INTALU_ITINS_P, HasBWI>;
9187defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
9188 SSE_INTALU_ITINS_P, HasBWI>;
9189defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
9190 SSE_INTALU_ITINS_P, HasBWI>;
9191defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
9192 SSE_INTALU_ITINS_P, HasBWI>;
9193
9194defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
9195 SSE_INTALU_ITINS_P, HasAVX512>;
9196defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
9197 SSE_INTALU_ITINS_P, HasAVX512>;
9198defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
9199 SSE_INTALU_ITINS_P, HasAVX512>;
9200defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
9201 SSE_INTALU_ITINS_P, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009202
9203//===----------------------------------------------------------------------===//
9204// AVX-512 - Extract & Insert Integer Instructions
9205//===----------------------------------------------------------------------===//
9206
9207multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9208 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009209 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9210 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9211 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9212 [(store (_.EltVT (trunc (assertzext (OpNode (_.VT _.RC:$src1),
9213 imm:$src2)))),
9214 addr:$dst)]>,
9215 EVEX, EVEX_CD8<_.EltSize, CD8VT1>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009216}
9217
9218multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9219 let Predicates = [HasBWI] in {
9220 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9221 (ins _.RC:$src1, u8imm:$src2),
9222 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9223 [(set GR32orGR64:$dst,
9224 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
9225 EVEX, TAPD;
9226
9227 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
9228 }
9229}
9230
9231multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
9232 let Predicates = [HasBWI] in {
9233 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
9234 (ins _.RC:$src1, u8imm:$src2),
9235 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9236 [(set GR32orGR64:$dst,
9237 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
9238 EVEX, PD;
9239
Craig Topper99f6b622016-05-01 01:03:56 +00009240 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +00009241 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
9242 (ins _.RC:$src1, u8imm:$src2),
9243 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00009244 EVEX, TAPD, FoldGenData<NAME#rr>;
Igor Breger55747302015-11-18 08:46:16 +00009245
Igor Bregerdefab3c2015-10-08 12:55:01 +00009246 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
9247 }
9248}
9249
9250multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
9251 RegisterClass GRC> {
9252 let Predicates = [HasDQI] in {
9253 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
9254 (ins _.RC:$src1, u8imm:$src2),
9255 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9256 [(set GRC:$dst,
9257 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
9258 EVEX, TAPD;
9259
Craig Toppere1cac152016-06-07 07:27:54 +00009260 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
9261 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9262 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
9263 [(store (extractelt (_.VT _.RC:$src1),
9264 imm:$src2),addr:$dst)]>,
9265 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009266 }
9267}
9268
9269defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>;
9270defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>;
9271defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
9272defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
9273
9274multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9275 X86VectorVTInfo _, PatFrag LdFrag> {
9276 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
9277 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9278 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9279 [(set _.RC:$dst,
9280 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
9281 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>;
9282}
9283
9284multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
9285 X86VectorVTInfo _, PatFrag LdFrag> {
9286 let Predicates = [HasBWI] in {
9287 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9288 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
9289 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9290 [(set _.RC:$dst,
9291 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V;
9292
9293 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
9294 }
9295}
9296
9297multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
9298 X86VectorVTInfo _, RegisterClass GRC> {
9299 let Predicates = [HasDQI] in {
9300 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
9301 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
9302 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
9303 [(set _.RC:$dst,
9304 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
9305 EVEX_4V, TAPD;
9306
9307 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
9308 _.ScalarLdFrag>, TAPD;
9309 }
9310}
9311
9312defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
9313 extloadi8>, TAPD;
9314defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
9315 extloadi16>, PD;
9316defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
9317defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Igor Bregera6297c72015-09-02 10:50:58 +00009318//===----------------------------------------------------------------------===//
9319// VSHUFPS - VSHUFPD Operations
9320//===----------------------------------------------------------------------===//
9321multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
9322 AVX512VLVectorVTInfo VTInfo_FP>{
9323 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>,
9324 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
9325 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +00009326}
9327
9328defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
9329defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009330//===----------------------------------------------------------------------===//
9331// AVX-512 - Byte shift Left/Right
9332//===----------------------------------------------------------------------===//
9333
9334multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
9335 Format MRMm, string OpcodeStr, X86VectorVTInfo _>{
9336 def rr : AVX512<opc, MRMr,
9337 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
9338 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9339 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009340 def rm : AVX512<opc, MRMm,
9341 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
9342 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9343 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009344 (_.VT (bitconvert (_.LdFrag addr:$src1))),
9345 (i8 imm:$src2))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009346}
9347
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009348multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009349 Format MRMm, string OpcodeStr, Predicate prd>{
9350 let Predicates = [prd] in
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009351 defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009352 OpcodeStr, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009353 let Predicates = [prd, HasVLX] in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009354 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009355 OpcodeStr, v32i8x_info>, EVEX_V256;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009356 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm,
Simon Pilgrim255fdd02016-06-11 12:54:37 +00009357 OpcodeStr, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009358 }
9359}
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009360defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009361 HasBWI>, AVX512PDIi8Base, EVEX_4V;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009362defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009363 HasBWI>, AVX512PDIi8Base, EVEX_4V;
9364
9365
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009366multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Cong Houdb6220f2015-11-24 19:51:26 +00009367 string OpcodeStr, X86VectorVTInfo _dst,
9368 X86VectorVTInfo _src>{
Asaf Badouhd2c35992015-09-02 14:21:54 +00009369 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +00009370 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +00009371 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +00009372 [(set _dst.RC:$dst,(_dst.VT
9373 (OpNode (_src.VT _src.RC:$src1),
9374 (_src.VT _src.RC:$src2))))]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009375 def rm : AVX512BI<opc, MRMSrcMem,
9376 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
9377 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
9378 [(set _dst.RC:$dst,(_dst.VT
9379 (OpNode (_src.VT _src.RC:$src1),
9380 (_src.VT (bitconvert
9381 (_src.LdFrag addr:$src2))))))]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009382}
9383
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009384multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Asaf Badouhd2c35992015-09-02 14:21:54 +00009385 string OpcodeStr, Predicate prd> {
9386 let Predicates = [prd] in
Cong Houdb6220f2015-11-24 19:51:26 +00009387 defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info,
9388 v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009389 let Predicates = [prd, HasVLX] in {
Cong Houdb6220f2015-11-24 19:51:26 +00009390 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info,
9391 v32i8x_info>, EVEX_V256;
9392 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info,
9393 v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +00009394 }
9395}
9396
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009397defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Asaf Badouhd2c35992015-09-02 14:21:54 +00009398 HasBWI>, EVEX_4V;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009399
Craig Topper4e794c72017-02-19 19:36:58 +00009400// Transforms to swizzle an immediate to enable better matching when
9401// memory operand isn't in the right place.
9402def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
9403 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
9404 uint8_t Imm = N->getZExtValue();
9405 // Swap bits 1/4 and 3/6.
9406 uint8_t NewImm = Imm & 0xa5;
9407 if (Imm & 0x02) NewImm |= 0x10;
9408 if (Imm & 0x10) NewImm |= 0x02;
9409 if (Imm & 0x08) NewImm |= 0x40;
9410 if (Imm & 0x40) NewImm |= 0x08;
9411 return getI8Imm(NewImm, SDLoc(N));
9412}]>;
9413def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
9414 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9415 uint8_t Imm = N->getZExtValue();
9416 // Swap bits 2/4 and 3/5.
9417 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +00009418 if (Imm & 0x04) NewImm |= 0x10;
9419 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +00009420 if (Imm & 0x08) NewImm |= 0x20;
9421 if (Imm & 0x20) NewImm |= 0x08;
9422 return getI8Imm(NewImm, SDLoc(N));
9423}]>;
Craig Topper48905772017-02-19 21:32:15 +00009424def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
9425 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
9426 uint8_t Imm = N->getZExtValue();
9427 // Swap bits 1/2 and 5/6.
9428 uint8_t NewImm = Imm & 0x99;
9429 if (Imm & 0x02) NewImm |= 0x04;
9430 if (Imm & 0x04) NewImm |= 0x02;
9431 if (Imm & 0x20) NewImm |= 0x40;
9432 if (Imm & 0x40) NewImm |= 0x20;
9433 return getI8Imm(NewImm, SDLoc(N));
9434}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009435def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
9436 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
9437 uint8_t Imm = N->getZExtValue();
9438 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
9439 uint8_t NewImm = Imm & 0x81;
9440 if (Imm & 0x02) NewImm |= 0x04;
9441 if (Imm & 0x04) NewImm |= 0x10;
9442 if (Imm & 0x08) NewImm |= 0x40;
9443 if (Imm & 0x10) NewImm |= 0x02;
9444 if (Imm & 0x20) NewImm |= 0x08;
9445 if (Imm & 0x40) NewImm |= 0x20;
9446 return getI8Imm(NewImm, SDLoc(N));
9447}]>;
9448def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
9449 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
9450 uint8_t Imm = N->getZExtValue();
9451 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
9452 uint8_t NewImm = Imm & 0x81;
9453 if (Imm & 0x02) NewImm |= 0x10;
9454 if (Imm & 0x04) NewImm |= 0x02;
9455 if (Imm & 0x08) NewImm |= 0x20;
9456 if (Imm & 0x10) NewImm |= 0x04;
9457 if (Imm & 0x20) NewImm |= 0x40;
9458 if (Imm & 0x40) NewImm |= 0x08;
9459 return getI8Imm(NewImm, SDLoc(N));
9460}]>;
Craig Topper4e794c72017-02-19 19:36:58 +00009461
Igor Bregerb4bb1902015-10-15 12:33:24 +00009462multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009463 X86VectorVTInfo _>{
9464 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +00009465 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9466 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +00009467 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +00009468 (OpNode (_.VT _.RC:$src1),
9469 (_.VT _.RC:$src2),
9470 (_.VT _.RC:$src3),
Craig Topper202b4532016-09-22 03:00:50 +00009471 (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V;
Craig Toppere1cac152016-06-07 07:27:54 +00009472 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9473 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
9474 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
9475 (OpNode (_.VT _.RC:$src1),
9476 (_.VT _.RC:$src2),
9477 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009478 (i8 imm:$src4)), 1, 0>,
Craig Toppere1cac152016-06-07 07:27:54 +00009479 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
9480 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9481 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
9482 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9483 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9484 (OpNode (_.VT _.RC:$src1),
9485 (_.VT _.RC:$src2),
9486 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Craig Topper202b4532016-09-22 03:00:50 +00009487 (i8 imm:$src4)), 1, 0>, EVEX_B,
Craig Toppere1cac152016-06-07 07:27:54 +00009488 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009489 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +00009490
9491 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +00009492 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9493 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9494 _.RC:$src1)),
9495 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9496 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9497 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9498 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
9499 _.RC:$src1)),
9500 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
9501 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009502
9503 // Additional patterns for matching loads in other positions.
9504 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
9505 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9506 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9507 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9508 def : Pat<(_.VT (OpNode _.RC:$src1,
9509 (bitconvert (_.LdFrag addr:$src3)),
9510 _.RC:$src2, (i8 imm:$src4))),
9511 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
9512 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9513
9514 // Additional patterns for matching zero masking with loads in other
9515 // positions.
Craig Topper48905772017-02-19 21:32:15 +00009516 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9517 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9518 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9519 _.ImmAllZerosV)),
9520 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9521 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9522 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9523 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9524 _.RC:$src2, (i8 imm:$src4)),
9525 _.ImmAllZerosV)),
9526 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
9527 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +00009528
9529 // Additional patterns for matching masked loads with different
9530 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +00009531 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9532 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
9533 _.RC:$src2, (i8 imm:$src4)),
9534 _.RC:$src1)),
9535 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9536 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +00009537 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9538 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9539 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9540 _.RC:$src1)),
9541 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9542 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9543 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9544 (OpNode _.RC:$src2, _.RC:$src1,
9545 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
9546 _.RC:$src1)),
9547 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9548 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9549 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9550 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
9551 _.RC:$src1, (i8 imm:$src4)),
9552 _.RC:$src1)),
9553 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9554 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9555 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9556 (OpNode (bitconvert (_.LdFrag addr:$src3)),
9557 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9558 _.RC:$src1)),
9559 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
9560 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +00009561
9562 // Additional patterns for matching broadcasts in other positions.
9563 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9564 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
9565 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9566 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9567 def : Pat<(_.VT (OpNode _.RC:$src1,
9568 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9569 _.RC:$src2, (i8 imm:$src4))),
9570 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
9571 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
9572
9573 // Additional patterns for matching zero masking with broadcasts in other
9574 // positions.
9575 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9576 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9577 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9578 _.ImmAllZerosV)),
9579 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9580 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9581 (VPTERNLOG321_imm8 imm:$src4))>;
9582 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9583 (OpNode _.RC:$src1,
9584 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9585 _.RC:$src2, (i8 imm:$src4)),
9586 _.ImmAllZerosV)),
9587 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
9588 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
9589 (VPTERNLOG132_imm8 imm:$src4))>;
9590
9591 // Additional patterns for matching masked broadcasts with different
9592 // operand orders.
9593 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9594 (OpNode _.RC:$src1,
9595 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9596 _.RC:$src2, (i8 imm:$src4)),
9597 _.RC:$src1)),
9598 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
9599 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +00009600 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9601 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9602 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
9603 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009604 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009605 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
9606 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9607 (OpNode _.RC:$src2, _.RC:$src1,
9608 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9609 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009610 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009611 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
9612 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9613 (OpNode _.RC:$src2,
9614 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9615 _.RC:$src1, (i8 imm:$src4)),
9616 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009617 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009618 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
9619 def : Pat<(_.VT (vselect _.KRCWM:$mask,
9620 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
9621 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
9622 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +00009623 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +00009624 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +00009625}
9626
9627multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{
9628 let Predicates = [HasAVX512] in
9629 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512;
9630 let Predicates = [HasAVX512, HasVLX] in {
9631 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128;
9632 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256;
9633 }
9634}
9635
9636defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>;
9637defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W;
9638
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009639//===----------------------------------------------------------------------===//
9640// AVX-512 - FixupImm
9641//===----------------------------------------------------------------------===//
9642
9643multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper05948fb2016-08-02 05:11:15 +00009644 X86VectorVTInfo _>{
9645 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009646 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9647 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9648 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9649 (OpNode (_.VT _.RC:$src1),
9650 (_.VT _.RC:$src2),
9651 (_.IntVT _.RC:$src3),
9652 (i32 imm:$src4),
9653 (i32 FROUND_CURRENT))>;
Craig Toppere1cac152016-06-07 07:27:54 +00009654 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9655 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
9656 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9657 (OpNode (_.VT _.RC:$src1),
9658 (_.VT _.RC:$src2),
9659 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
9660 (i32 imm:$src4),
9661 (i32 FROUND_CURRENT))>;
9662 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
9663 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9664 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
9665 "$src2, ${src3}"##_.BroadcastStr##", $src4",
9666 (OpNode (_.VT _.RC:$src1),
9667 (_.VT _.RC:$src2),
9668 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
9669 (i32 imm:$src4),
9670 (i32 FROUND_CURRENT))>, EVEX_B;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009671 } // Constraints = "$src1 = $dst"
9672}
9673
9674multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Craig Topper05948fb2016-08-02 05:11:15 +00009675 SDNode OpNode, X86VectorVTInfo _>{
9676let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009677 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
9678 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009679 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009680 "$src2, $src3, {sae}, $src4",
9681 (OpNode (_.VT _.RC:$src1),
9682 (_.VT _.RC:$src2),
9683 (_.IntVT _.RC:$src3),
9684 (i32 imm:$src4),
9685 (i32 FROUND_NO_EXC))>, EVEX_B;
9686 }
9687}
9688
9689multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
9690 X86VectorVTInfo _, X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +00009691 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
9692 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009693 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9694 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9695 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9696 (OpNode (_.VT _.RC:$src1),
9697 (_.VT _.RC:$src2),
9698 (_src3VT.VT _src3VT.RC:$src3),
9699 (i32 imm:$src4),
9700 (i32 FROUND_CURRENT))>;
9701
9702 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9703 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
9704 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
9705 "$src2, $src3, {sae}, $src4",
9706 (OpNode (_.VT _.RC:$src1),
9707 (_.VT _.RC:$src2),
9708 (_src3VT.VT _src3VT.RC:$src3),
9709 (i32 imm:$src4),
9710 (i32 FROUND_NO_EXC))>, EVEX_B;
Craig Toppere1cac152016-06-07 07:27:54 +00009711 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
9712 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
9713 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
9714 (OpNode (_.VT _.RC:$src1),
9715 (_.VT _.RC:$src2),
9716 (_src3VT.VT (scalar_to_vector
9717 (_src3VT.ScalarLdFrag addr:$src3))),
9718 (i32 imm:$src4),
9719 (i32 FROUND_CURRENT))>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009720 }
9721}
9722
9723multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{
9724 let Predicates = [HasAVX512] in
9725 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9726 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>,
9727 AVX512AIi8Base, EVEX_4V, EVEX_V512;
9728 let Predicates = [HasAVX512, HasVLX] in {
9729 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>,
9730 AVX512AIi8Base, EVEX_4V, EVEX_V128;
9731 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>,
9732 AVX512AIi8Base, EVEX_4V, EVEX_V256;
9733 }
9734}
9735
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009736defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9737 f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009738 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009739defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
9740 f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009741 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009742defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009743 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00009744defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +00009745 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +00009746
9747
9748
9749// Patterns used to select SSE scalar fp arithmetic instructions from
9750// either:
9751//
9752// (1) a scalar fp operation followed by a blend
9753//
9754// The effect is that the backend no longer emits unnecessary vector
9755// insert instructions immediately after SSE scalar fp instructions
9756// like addss or mulss.
9757//
9758// For example, given the following code:
9759// __m128 foo(__m128 A, __m128 B) {
9760// A[0] += B[0];
9761// return A;
9762// }
9763//
9764// Previously we generated:
9765// addss %xmm0, %xmm1
9766// movss %xmm1, %xmm0
9767//
9768// We now generate:
9769// addss %xmm1, %xmm0
9770//
9771// (2) a vector packed single/double fp operation followed by a vector insert
9772//
9773// The effect is that the backend converts the packed fp instruction
9774// followed by a vector insert into a single SSE scalar fp instruction.
9775//
9776// For example, given the following code:
9777// __m128 foo(__m128 A, __m128 B) {
9778// __m128 C = A + B;
9779// return (__m128) {c[0], a[1], a[2], a[3]};
9780// }
9781//
9782// Previously we generated:
9783// addps %xmm0, %xmm1
9784// movss %xmm1, %xmm0
9785//
9786// We now generate:
9787// addss %xmm1, %xmm0
9788
9789// TODO: Some canonicalization in lowering would simplify the number of
9790// patterns we have to try to match.
9791multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
9792 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009793 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009794 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
9795 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
9796 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009797 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009798 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +00009799
Craig Topper5625d242016-07-29 06:06:00 +00009800 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +00009801 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
9802 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009803 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
9804
Craig Topper83f21452016-12-27 01:56:24 +00009805 // extracted masked scalar math op with insert via movss
9806 def : Pat<(X86Movss (v4f32 VR128X:$src1),
9807 (scalar_to_vector
9808 (X86selects VK1WM:$mask,
9809 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
9810 FR32X:$src2),
9811 FR32X:$src0))),
9812 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
9813 VK1WM:$mask, v4f32:$src1,
9814 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009815 }
9816}
9817
9818defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
9819defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
9820defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
9821defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
9822
9823multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
9824 let Predicates = [HasAVX512] in {
9825 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009826 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
9827 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
9828 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +00009829 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +00009830 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009831
Craig Topper5625d242016-07-29 06:06:00 +00009832 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +00009833 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
9834 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +00009835 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
9836
Craig Topper83f21452016-12-27 01:56:24 +00009837 // extracted masked scalar math op with insert via movss
9838 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
9839 (scalar_to_vector
9840 (X86selects VK1WM:$mask,
9841 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
9842 FR64X:$src2),
9843 FR64X:$src0))),
9844 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
9845 VK1WM:$mask, v2f64:$src1,
9846 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +00009847 }
9848}
9849
9850defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
9851defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
9852defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
9853defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;