Eric Christopher | 06b32cd | 2015-02-20 00:36:53 +0000 | [diff] [blame] | 1 | //===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 AVX512 instruction set, defining the |
| 11 | // instructions, and properties of the instructions which are needed for code |
| 12 | // generation, machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 16 | // Group template arguments that can be derived from the vector type (EltNum x |
| 17 | // EltVT). These are things like the register class for the writemask, etc. |
| 18 | // The idea is to pass one of these as the template argument rather than the |
| 19 | // individual arguments. |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 20 | // The template is also used for scalar types, in this case numelts is 1. |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 21 | class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc, |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 22 | string suffix = ""> { |
| 23 | RegisterClass RC = rc; |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 24 | ValueType EltVT = eltvt; |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 25 | int NumElts = numelts; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 26 | |
| 27 | // Corresponding mask register class. |
| 28 | RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts); |
| 29 | |
| 30 | // Corresponding write-mask register class. |
| 31 | RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM"); |
| 32 | |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 33 | // The mask VT. |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 34 | ValueType KVT = !cast<ValueType>("v" # NumElts # "i1"); |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 35 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 36 | // Suffix used in the instruction mnemonic. |
| 37 | string Suffix = suffix; |
| 38 | |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 39 | // VTName is a string name for vector VT. For vector types it will be |
| 40 | // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32 |
| 41 | // It is a little bit complex for scalar types, where NumElts = 1. |
| 42 | // In this case we build v4f32 or v2f64 |
| 43 | string VTName = "v" # !if (!eq (NumElts, 1), |
| 44 | !if (!eq (EltVT.Size, 32), 4, |
| 45 | !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 46 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 47 | // The vector VT. |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 48 | ValueType VT = !cast<ValueType>(VTName); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 49 | |
| 50 | string EltTypeName = !cast<string>(EltVT); |
| 51 | // Size of the element type in bits, e.g. 32 for v16i32. |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 52 | string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName)); |
| 53 | int EltSize = EltVT.Size; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 54 | |
| 55 | // "i" for integer types and "f" for floating-point types |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 56 | string TypeVariantName = !subst(EltSizeName, "", EltTypeName); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 57 | |
| 58 | // Size of RC in bits, e.g. 512 for VR512. |
| 59 | int Size = VT.Size; |
| 60 | |
| 61 | // The corresponding memory operand, e.g. i512mem for VR512. |
| 62 | X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem"); |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 63 | X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem"); |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 64 | // FP scalar memory operand for intrinsics - ssmem/sdmem. |
| 65 | Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"), |
| 66 | !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?)); |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 67 | |
| 68 | // Load patterns |
| 69 | // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64 |
| 70 | // due to load promotion during legalization |
| 71 | PatFrag LdFrag = !cast<PatFrag>("load" # |
| 72 | !if (!eq (TypeVariantName, "i"), |
| 73 | !if (!eq (Size, 128), "v2i64", |
| 74 | !if (!eq (Size, 256), "v4i64", |
Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 75 | !if (!eq (Size, 512), "v8i64", |
| 76 | VTName))), VTName)); |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 77 | |
| 78 | PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" # |
Craig Topper | a78b768 | 2016-08-11 06:04:07 +0000 | [diff] [blame] | 79 | !if (!eq (TypeVariantName, "i"), |
| 80 | !if (!eq (Size, 128), "v2i64", |
| 81 | !if (!eq (Size, 256), "v4i64", |
| 82 | !if (!eq (Size, 512), "v8i64", |
| 83 | VTName))), VTName)); |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 84 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 85 | PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 86 | |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 87 | ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"), |
| 88 | !cast<ComplexPattern>("sse_load_f32"), |
| 89 | !if (!eq (EltTypeName, "f64"), |
| 90 | !cast<ComplexPattern>("sse_load_f64"), |
| 91 | ?)); |
| 92 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 93 | // The corresponding float type, e.g. v16f32 for v16i32 |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 94 | // Note: For EltSize < 32, FloatVT is illegal and TableGen |
| 95 | // fails to compile, so we choose FloatVT = VT |
| 96 | ValueType FloatVT = !cast<ValueType>( |
| 97 | !if (!eq (!srl(EltSize,5),0), |
| 98 | VTName, |
| 99 | !if (!eq(TypeVariantName, "i"), |
| 100 | "v" # NumElts # "f" # EltSize, |
| 101 | VTName))); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 102 | |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 103 | ValueType IntVT = !cast<ValueType>( |
| 104 | !if (!eq (!srl(EltSize,5),0), |
| 105 | VTName, |
| 106 | !if (!eq(TypeVariantName, "f"), |
| 107 | "v" # NumElts # "i" # EltSize, |
| 108 | VTName))); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 109 | // The string to specify embedded broadcast in assembly. |
| 110 | string BroadcastStr = "{1to" # NumElts # "}"; |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 111 | |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 112 | // 8-bit compressed displacement tuple/subvector format. This is only |
| 113 | // defined for NumElts <= 8. |
| 114 | CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0), |
| 115 | !cast<CD8VForm>("CD8VT" # NumElts), ?); |
| 116 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 117 | SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm, |
| 118 | !if (!eq (Size, 256), sub_ymm, ?)); |
| 119 | |
| 120 | Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle, |
| 121 | !if (!eq (EltTypeName, "f64"), SSEPackedDouble, |
| 122 | SSEPackedInt)); |
Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 123 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 124 | RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X); |
| 125 | |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 126 | // A vector tye of the same width with element type i64. This is used to |
| 127 | // create patterns for logic ops. |
| 128 | ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64"); |
| 129 | |
Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 130 | // A vector type of the same width with element type i32. This is used to |
| 131 | // create the canonical constant zero node ImmAllZerosV. |
| 132 | ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32"); |
| 133 | dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV))); |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 134 | |
| 135 | string ZSuffix = !if (!eq (Size, 128), "Z128", |
| 136 | !if (!eq (Size, 256), "Z256", "Z")); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 137 | } |
| 138 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 139 | def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">; |
| 140 | def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 141 | def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">; |
| 142 | def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">; |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 143 | def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">; |
| 144 | def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 145 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 146 | // "x" in v32i8x_info means RC = VR256X |
| 147 | def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">; |
| 148 | def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">; |
| 149 | def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">; |
| 150 | def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">; |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 151 | def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">; |
| 152 | def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 153 | |
| 154 | def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">; |
| 155 | def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">; |
| 156 | def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">; |
| 157 | def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">; |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 158 | def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">; |
| 159 | def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 160 | |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 161 | // We map scalar types to the smallest (128-bit) vector type |
| 162 | // with the appropriate element type. This allows to use the same masking logic. |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 163 | def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">; |
| 164 | def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 165 | def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">; |
| 166 | def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">; |
| 167 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 168 | class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256, |
| 169 | X86VectorVTInfo i128> { |
| 170 | X86VectorVTInfo info512 = i512; |
| 171 | X86VectorVTInfo info256 = i256; |
| 172 | X86VectorVTInfo info128 = i128; |
| 173 | } |
| 174 | |
| 175 | def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info, |
| 176 | v16i8x_info>; |
| 177 | def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info, |
| 178 | v8i16x_info>; |
| 179 | def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info, |
| 180 | v4i32x_info>; |
| 181 | def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info, |
| 182 | v2i64x_info>; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 183 | def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info, |
| 184 | v4f32x_info>; |
| 185 | def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info, |
| 186 | v2f64x_info>; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 187 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 188 | class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm, |
| 189 | ValueType _vt> { |
| 190 | RegisterClass KRC = _krc; |
| 191 | RegisterClass KRCWM = _krcwm; |
| 192 | ValueType KVT = _vt; |
| 193 | } |
| 194 | |
Michael Zuckerman | 9e58831 | 2017-10-31 10:00:19 +0000 | [diff] [blame] | 195 | def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>; |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 196 | def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>; |
| 197 | def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>; |
| 198 | def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>; |
| 199 | def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>; |
| 200 | def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>; |
| 201 | def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>; |
| 202 | |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 203 | // This multiclass generates the masking variants from the non-masking |
| 204 | // variant. It only provides the assembly pieces for the masking variants. |
| 205 | // It assumes custom ISel patterns for masking which can be provided as |
| 206 | // template arguments. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 207 | multiclass AVX512_maskable_custom<bits<8> O, Format F, |
| 208 | dag Outs, |
| 209 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 210 | string OpcodeStr, |
| 211 | string AttSrcAsm, string IntelSrcAsm, |
| 212 | list<dag> Pattern, |
| 213 | list<dag> MaskingPattern, |
| 214 | list<dag> ZeroMaskingPattern, |
| 215 | string MaskingConstraint = "", |
| 216 | InstrItinClass itin = NoItinerary, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 217 | bit IsCommutable = 0, |
| 218 | bit IsKCommutable = 0> { |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 219 | let isCommutable = IsCommutable in |
| 220 | def NAME: AVX512<O, F, Outs, Ins, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 221 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# |
Craig Topper | 9d2cab7 | 2016-01-11 01:03:40 +0000 | [diff] [blame] | 222 | "$dst, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 223 | Pattern, itin>; |
| 224 | |
| 225 | // Prefer over VMOV*rrk Pat<> |
Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 226 | let isCommutable = IsKCommutable in |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 227 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 228 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# |
| 229 | "$dst {${mask}}, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 230 | MaskingPattern, itin>, |
| 231 | EVEX_K { |
| 232 | // In case of the 3src subclass this is overridden with a let. |
| 233 | string Constraints = MaskingConstraint; |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 234 | } |
| 235 | |
| 236 | // Zero mask does not add any restrictions to commute operands transformation. |
| 237 | // So, it is Ok to use IsCommutable instead of IsKCommutable. |
Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 238 | let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<> |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 239 | def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 240 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"# |
| 241 | "$dst {${mask}} {z}, "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 242 | ZeroMaskingPattern, |
| 243 | itin>, |
| 244 | EVEX_KZ; |
| 245 | } |
| 246 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 247 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 248 | // Common base class of AVX512_maskable and AVX512_maskable_3src. |
| 249 | multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _, |
| 250 | dag Outs, |
| 251 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 252 | string OpcodeStr, |
| 253 | string AttSrcAsm, string IntelSrcAsm, |
| 254 | dag RHS, dag MaskingRHS, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 255 | SDNode Select = vselect, |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 256 | string MaskingConstraint = "", |
| 257 | InstrItinClass itin = NoItinerary, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 258 | bit IsCommutable = 0, |
| 259 | bit IsKCommutable = 0> : |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 260 | AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr, |
| 261 | AttSrcAsm, IntelSrcAsm, |
| 262 | [(set _.RC:$dst, RHS)], |
| 263 | [(set _.RC:$dst, MaskingRHS)], |
| 264 | [(set _.RC:$dst, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 265 | (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))], |
Craig Topper | b9e3e11 | 2017-08-14 15:28:48 +0000 | [diff] [blame] | 266 | MaskingConstraint, itin, IsCommutable, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 267 | IsKCommutable>; |
Adam Nemet | 2e2537f | 2014-08-07 17:53:55 +0000 | [diff] [blame] | 268 | |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 269 | // This multiclass generates the unconditional/non-masking, the masking and |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 270 | // the zero-masking variant of the vector instruction. In the masking case, the |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 271 | // perserved vector elements come from a new dummy input operand tied to $dst. |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 272 | // This version uses a separate dag for non-masking and masking. |
| 273 | multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _, |
| 274 | dag Outs, dag Ins, string OpcodeStr, |
| 275 | string AttSrcAsm, string IntelSrcAsm, |
| 276 | dag RHS, dag MaskRHS, |
| 277 | InstrItinClass itin = NoItinerary, |
| 278 | bit IsCommutable = 0, bit IsKCommutable = 0, |
| 279 | SDNode Select = vselect> : |
| 280 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 281 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 282 | !con((ins _.KRCWM:$mask), Ins), |
| 283 | OpcodeStr, AttSrcAsm, IntelSrcAsm, |
| 284 | [(set _.RC:$dst, RHS)], |
| 285 | [(set _.RC:$dst, |
| 286 | (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))], |
| 287 | [(set _.RC:$dst, |
| 288 | (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))], |
| 289 | "$src0 = $dst", itin, IsCommutable, IsKCommutable>; |
| 290 | |
| 291 | // This multiclass generates the unconditional/non-masking, the masking and |
| 292 | // the zero-masking variant of the vector instruction. In the masking case, the |
| 293 | // perserved vector elements come from a new dummy input operand tied to $dst. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 294 | multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _, |
| 295 | dag Outs, dag Ins, string OpcodeStr, |
| 296 | string AttSrcAsm, string IntelSrcAsm, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 297 | dag RHS, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 298 | InstrItinClass itin = NoItinerary, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 299 | bit IsCommutable = 0, bit IsKCommutable = 0, |
| 300 | SDNode Select = vselect> : |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 301 | AVX512_maskable_common<O, F, _, Outs, Ins, |
| 302 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 303 | !con((ins _.KRCWM:$mask), Ins), |
| 304 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 305 | (Select _.KRCWM:$mask, RHS, _.RC:$src0), Select, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 306 | "$src0 = $dst", itin, IsCommutable, IsKCommutable>; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 307 | |
| 308 | // This multiclass generates the unconditional/non-masking, the masking and |
| 309 | // the zero-masking variant of the scalar instruction. |
| 310 | multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 311 | dag Outs, dag Ins, string OpcodeStr, |
| 312 | string AttSrcAsm, string IntelSrcAsm, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 313 | dag RHS, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 314 | InstrItinClass itin = NoItinerary, |
| 315 | bit IsCommutable = 0> : |
Craig Topper | 1aa49ca | 2017-09-01 07:58:14 +0000 | [diff] [blame] | 316 | AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm, |
| 317 | RHS, itin, IsCommutable, 0, X86selects>; |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 318 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 319 | // Similar to AVX512_maskable but in this case one of the source operands |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 320 | // ($src1) is already tied to $dst so we just use that for the preserved |
| 321 | // vector elements. NOTE that the NonTiedIns (the ins dag) should exclude |
| 322 | // $src1. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 323 | multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _, |
| 324 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 325 | string AttSrcAsm, string IntelSrcAsm, |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 326 | dag RHS, bit IsCommutable = 0, |
Craig Topper | 1aa49ca | 2017-09-01 07:58:14 +0000 | [diff] [blame] | 327 | bit IsKCommutable = 0, |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 328 | SDNode Select = vselect, |
| 329 | bit MaskOnly = 0> : |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 330 | AVX512_maskable_common<O, F, _, Outs, |
| 331 | !con((ins _.RC:$src1), NonTiedIns), |
| 332 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 333 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 334 | OpcodeStr, AttSrcAsm, IntelSrcAsm, |
| 335 | !if(MaskOnly, (null_frag), RHS), |
Craig Topper | 1aa49ca | 2017-09-01 07:58:14 +0000 | [diff] [blame] | 336 | (Select _.KRCWM:$mask, RHS, _.RC:$src1), |
| 337 | Select, "", NoItinerary, IsCommutable, IsKCommutable>; |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 338 | |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 339 | multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 340 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 341 | string AttSrcAsm, string IntelSrcAsm, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 342 | dag RHS, bit IsCommutable = 0, |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 343 | bit IsKCommutable = 0, |
| 344 | bit MaskOnly = 0> : |
Craig Topper | 1aa49ca | 2017-09-01 07:58:14 +0000 | [diff] [blame] | 345 | AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm, |
| 346 | IntelSrcAsm, RHS, IsCommutable, IsKCommutable, |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 347 | X86selects, MaskOnly>; |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 348 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 349 | multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _, |
| 350 | dag Outs, dag Ins, |
| 351 | string OpcodeStr, |
| 352 | string AttSrcAsm, string IntelSrcAsm, |
| 353 | list<dag> Pattern> : |
| 354 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 355 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 356 | !con((ins _.KRCWM:$mask), Ins), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 357 | OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 358 | "$src0 = $dst">; |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 359 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 360 | |
| 361 | // Instruction with mask that puts result in mask register, |
| 362 | // like "compare" and "vptest" |
| 363 | multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F, |
| 364 | dag Outs, |
| 365 | dag Ins, dag MaskingIns, |
| 366 | string OpcodeStr, |
| 367 | string AttSrcAsm, string IntelSrcAsm, |
| 368 | list<dag> Pattern, |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 369 | list<dag> MaskingPattern, |
| 370 | bit IsCommutable = 0> { |
| 371 | let isCommutable = IsCommutable in |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 372 | def NAME: AVX512<O, F, Outs, Ins, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 373 | OpcodeStr#"\t{"#AttSrcAsm#", $dst|"# |
| 374 | "$dst, "#IntelSrcAsm#"}", |
| 375 | Pattern, NoItinerary>; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 376 | |
| 377 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 378 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"# |
| 379 | "$dst {${mask}}, "#IntelSrcAsm#"}", |
| 380 | MaskingPattern, NoItinerary>, EVEX_K; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 381 | } |
| 382 | |
| 383 | multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 384 | dag Outs, |
| 385 | dag Ins, dag MaskingIns, |
| 386 | string OpcodeStr, |
| 387 | string AttSrcAsm, string IntelSrcAsm, |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 388 | dag RHS, dag MaskingRHS, |
| 389 | bit IsCommutable = 0> : |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 390 | AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr, |
| 391 | AttSrcAsm, IntelSrcAsm, |
| 392 | [(set _.KRC:$dst, RHS)], |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 393 | [(set _.KRC:$dst, MaskingRHS)], IsCommutable>; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 394 | |
| 395 | multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 396 | dag Outs, dag Ins, string OpcodeStr, |
| 397 | string AttSrcAsm, string IntelSrcAsm, |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 398 | dag RHS, bit IsCommutable = 0> : |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 399 | AVX512_maskable_common_cmp<O, F, _, Outs, Ins, |
| 400 | !con((ins _.KRCWM:$mask), Ins), |
| 401 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 402 | (and _.KRCWM:$mask, RHS), IsCommutable>; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 403 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 404 | multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _, |
| 405 | dag Outs, dag Ins, string OpcodeStr, |
| 406 | string AttSrcAsm, string IntelSrcAsm> : |
| 407 | AVX512_maskable_custom_cmp<O, F, Outs, |
| 408 | Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr, |
Craig Topper | 156622a | 2016-01-11 00:44:56 +0000 | [diff] [blame] | 409 | AttSrcAsm, IntelSrcAsm, [],[]>; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 410 | |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 411 | // This multiclass generates the unconditional/non-masking, the masking and |
| 412 | // the zero-masking variant of the vector instruction. In the masking case, the |
| 413 | // perserved vector elements come from a new dummy input operand tied to $dst. |
| 414 | multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _, |
| 415 | dag Outs, dag Ins, string OpcodeStr, |
| 416 | string AttSrcAsm, string IntelSrcAsm, |
| 417 | dag RHS, dag MaskedRHS, |
| 418 | InstrItinClass itin = NoItinerary, |
| 419 | bit IsCommutable = 0, SDNode Select = vselect> : |
| 420 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 421 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 422 | !con((ins _.KRCWM:$mask), Ins), |
| 423 | OpcodeStr, AttSrcAsm, IntelSrcAsm, |
| 424 | [(set _.RC:$dst, RHS)], |
| 425 | [(set _.RC:$dst, |
| 426 | (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))], |
| 427 | [(set _.RC:$dst, |
| 428 | (Select _.KRCWM:$mask, MaskedRHS, |
| 429 | _.ImmAllZerosV))], |
| 430 | "$src0 = $dst", itin, IsCommutable>; |
| 431 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 432 | |
Craig Topper | 9d9251b | 2016-05-08 20:10:20 +0000 | [diff] [blame] | 433 | // Alias instruction that maps zero vector to pxor / xorp* for AVX-512. |
| 434 | // This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then |
| 435 | // swizzled by ExecutionDepsFix to pxor. |
| 436 | // We set canFoldAsLoad because this can be converted to a constant-pool |
| 437 | // load of an all-zeros value if folding it would be beneficial. |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 438 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
Craig Topper | 8674849 | 2016-07-11 05:36:41 +0000 | [diff] [blame] | 439 | isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 440 | def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "", |
Craig Topper | 9d9251b | 2016-05-08 20:10:20 +0000 | [diff] [blame] | 441 | [(set VR512:$dst, (v16i32 immAllZerosV))]>; |
Craig Topper | 516e14c | 2016-07-11 05:36:48 +0000 | [diff] [blame] | 442 | def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "", |
| 443 | [(set VR512:$dst, (v16i32 immAllOnesV))]>; |
Craig Topper | fb1746b | 2014-01-30 06:03:19 +0000 | [diff] [blame] | 444 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 445 | |
Craig Topper | 6393afc | 2017-01-09 02:44:34 +0000 | [diff] [blame] | 446 | // Alias instructions that allow VPTERNLOG to be used with a mask to create |
| 447 | // a mix of all ones and all zeros elements. This is done this way to force |
| 448 | // the same register to be used as input for all three sources. |
| 449 | let isPseudo = 1, Predicates = [HasAVX512] in { |
| 450 | def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst), |
| 451 | (ins VK16WM:$mask), "", |
| 452 | [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask), |
| 453 | (v16i32 immAllOnesV), |
| 454 | (v16i32 immAllZerosV)))]>; |
| 455 | def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst), |
| 456 | (ins VK8WM:$mask), "", |
| 457 | [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask), |
| 458 | (bc_v8i64 (v16i32 immAllOnesV)), |
| 459 | (bc_v8i64 (v16i32 immAllZerosV))))]>; |
| 460 | } |
| 461 | |
Craig Topper | e5ce84a | 2016-05-08 21:33:53 +0000 | [diff] [blame] | 462 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 463 | isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in { |
Craig Topper | e5ce84a | 2016-05-08 21:33:53 +0000 | [diff] [blame] | 464 | def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "", |
| 465 | [(set VR128X:$dst, (v4i32 immAllZerosV))]>; |
| 466 | def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "", |
| 467 | [(set VR256X:$dst, (v8i32 immAllZerosV))]>; |
| 468 | } |
| 469 | |
Craig Topper | add9cc6 | 2016-12-18 06:23:14 +0000 | [diff] [blame] | 470 | // Alias instructions that map fld0 to xorps for sse or vxorps for avx. |
| 471 | // This is expanded by ExpandPostRAPseudos. |
| 472 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 473 | isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in { |
Craig Topper | add9cc6 | 2016-12-18 06:23:14 +0000 | [diff] [blame] | 474 | def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "", |
| 475 | [(set FR32X:$dst, fp32imm0)]>; |
| 476 | def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "", |
| 477 | [(set FR64X:$dst, fpimm0)]>; |
| 478 | } |
| 479 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 480 | //===----------------------------------------------------------------------===// |
| 481 | // AVX-512 - VECTOR INSERT |
| 482 | // |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 483 | |
| 484 | // Supports two different pattern operators for mask and unmasked ops. Allows |
| 485 | // null_frag to be passed for one. |
| 486 | multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From, |
| 487 | X86VectorVTInfo To, |
| 488 | SDPatternOperator vinsert_insert, |
| 489 | SDPatternOperator vinsert_for_mask> { |
Craig Topper | c228d79 | 2017-09-05 05:49:44 +0000 | [diff] [blame] | 490 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 491 | defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst), |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 492 | (ins To.RC:$src1, From.RC:$src2, u8imm:$src3), |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 493 | "vinsert" # From.EltTypeName # "x" # From.NumElts, |
| 494 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 495 | (vinsert_insert:$src3 (To.VT To.RC:$src1), |
| 496 | (From.VT From.RC:$src2), |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 497 | (iPTR imm)), |
| 498 | (vinsert_for_mask:$src3 (To.VT To.RC:$src1), |
| 499 | (From.VT From.RC:$src2), |
| 500 | (iPTR imm))>, AVX512AIi8Base, EVEX_4V; |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 501 | |
Craig Topper | c228d79 | 2017-09-05 05:49:44 +0000 | [diff] [blame] | 502 | let mayLoad = 1 in |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 503 | defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst), |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 504 | (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3), |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 505 | "vinsert" # From.EltTypeName # "x" # From.NumElts, |
| 506 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 507 | (vinsert_insert:$src3 (To.VT To.RC:$src1), |
| 508 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 509 | (iPTR imm)), |
| 510 | (vinsert_for_mask:$src3 (To.VT To.RC:$src1), |
| 511 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 512 | (iPTR imm))>, AVX512AIi8Base, EVEX_4V, |
| 513 | EVEX_CD8<From.EltSize, From.CD8TupleForm>; |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 514 | } |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 515 | } |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 516 | |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 517 | // Passes the same pattern operator for masked and unmasked ops. |
| 518 | multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From, |
| 519 | X86VectorVTInfo To, |
| 520 | SDPatternOperator vinsert_insert> : |
| 521 | vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert>; |
| 522 | |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 523 | multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From, |
| 524 | X86VectorVTInfo To, PatFrag vinsert_insert, |
| 525 | SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> { |
| 526 | let Predicates = p in { |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 527 | def : Pat<(vinsert_insert:$ins |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 528 | (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)), |
| 529 | (To.VT (!cast<Instruction>(InstrStr#"rr") |
| 530 | To.RC:$src1, From.RC:$src2, |
| 531 | (INSERT_get_vinsert_imm To.RC:$ins)))>; |
| 532 | |
| 533 | def : Pat<(vinsert_insert:$ins |
| 534 | (To.VT To.RC:$src1), |
| 535 | (From.VT (bitconvert (From.LdFrag addr:$src2))), |
| 536 | (iPTR imm)), |
| 537 | (To.VT (!cast<Instruction>(InstrStr#"rm") |
| 538 | To.RC:$src1, addr:$src2, |
| 539 | (INSERT_get_vinsert_imm To.RC:$ins)))>; |
| 540 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 541 | } |
| 542 | |
Adam Nemet | b1c3ef4 | 2014-10-15 23:42:04 +0000 | [diff] [blame] | 543 | multiclass vinsert_for_type<ValueType EltVT32, int Opcode128, |
| 544 | ValueType EltVT64, int Opcode256> { |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 545 | |
| 546 | let Predicates = [HasVLX] in |
| 547 | defm NAME # "32x4Z256" : vinsert_for_size<Opcode128, |
| 548 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 549 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 550 | vinsert128_insert>, EVEX_V256; |
| 551 | |
| 552 | defm NAME # "32x4Z" : vinsert_for_size<Opcode128, |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 553 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 554 | X86VectorVTInfo<16, EltVT32, VR512>, |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 555 | vinsert128_insert>, EVEX_V512; |
| 556 | |
| 557 | defm NAME # "64x4Z" : vinsert_for_size<Opcode256, |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 558 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 559 | X86VectorVTInfo< 8, EltVT64, VR512>, |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 560 | vinsert256_insert>, VEX_W, EVEX_V512; |
| 561 | |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 562 | // Even with DQI we'd like to only use these instructions for masking. |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 563 | let Predicates = [HasVLX, HasDQI] in |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 564 | defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128, |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 565 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 566 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 567 | null_frag, vinsert128_insert>, VEX_W, EVEX_V256; |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 568 | |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 569 | // Even with DQI we'd like to only use these instructions for masking. |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 570 | let Predicates = [HasDQI] in { |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 571 | defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128, |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 572 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 573 | X86VectorVTInfo< 8, EltVT64, VR512>, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 574 | null_frag, vinsert128_insert>, VEX_W, EVEX_V512; |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 575 | |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 576 | defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256, |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 577 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 578 | X86VectorVTInfo<16, EltVT32, VR512>, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 579 | null_frag, vinsert256_insert>, EVEX_V512; |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 580 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 581 | } |
| 582 | |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 583 | defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>; |
| 584 | defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 585 | |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 586 | // Codegen pattern with the alternative types, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 587 | // Even with AVX512DQ we'll still use these for unmasked operations. |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 588 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 589 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 590 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 591 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 592 | |
| 593 | defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 594 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 595 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 596 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 597 | |
| 598 | defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 599 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 600 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 601 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
Igor Breger | 0ede3cb | 2015-09-20 06:52:42 +0000 | [diff] [blame] | 602 | |
| 603 | // Codegen pattern with the alternative types insert VEC128 into VEC256 |
| 604 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info, |
| 605 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| 606 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info, |
| 607 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>; |
| 608 | // Codegen pattern with the alternative types insert VEC128 into VEC512 |
| 609 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info, |
| 610 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 611 | defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info, |
| 612 | vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 613 | // Codegen pattern with the alternative types insert VEC256 into VEC512 |
| 614 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info, |
| 615 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 616 | defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info, |
| 617 | vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 618 | |
Craig Topper | f7a19db | 2017-10-08 01:33:40 +0000 | [diff] [blame] | 619 | |
| 620 | multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From, |
| 621 | X86VectorVTInfo To, X86VectorVTInfo Cast, |
| 622 | PatFrag vinsert_insert, |
| 623 | SDNodeXForm INSERT_get_vinsert_imm, |
| 624 | list<Predicate> p> { |
| 625 | let Predicates = p in { |
| 626 | def : Pat<(Cast.VT |
| 627 | (vselect Cast.KRCWM:$mask, |
| 628 | (bitconvert |
| 629 | (vinsert_insert:$ins (To.VT To.RC:$src1), |
| 630 | (From.VT From.RC:$src2), |
| 631 | (iPTR imm))), |
| 632 | Cast.RC:$src0)), |
| 633 | (!cast<Instruction>(InstrStr#"rrk") |
| 634 | Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2, |
| 635 | (INSERT_get_vinsert_imm To.RC:$ins))>; |
| 636 | def : Pat<(Cast.VT |
| 637 | (vselect Cast.KRCWM:$mask, |
| 638 | (bitconvert |
| 639 | (vinsert_insert:$ins (To.VT To.RC:$src1), |
| 640 | (From.VT |
| 641 | (bitconvert |
| 642 | (From.LdFrag addr:$src2))), |
| 643 | (iPTR imm))), |
| 644 | Cast.RC:$src0)), |
| 645 | (!cast<Instruction>(InstrStr#"rmk") |
| 646 | Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2, |
| 647 | (INSERT_get_vinsert_imm To.RC:$ins))>; |
| 648 | |
| 649 | def : Pat<(Cast.VT |
| 650 | (vselect Cast.KRCWM:$mask, |
| 651 | (bitconvert |
| 652 | (vinsert_insert:$ins (To.VT To.RC:$src1), |
| 653 | (From.VT From.RC:$src2), |
| 654 | (iPTR imm))), |
| 655 | Cast.ImmAllZerosV)), |
| 656 | (!cast<Instruction>(InstrStr#"rrkz") |
| 657 | Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2, |
| 658 | (INSERT_get_vinsert_imm To.RC:$ins))>; |
| 659 | def : Pat<(Cast.VT |
| 660 | (vselect Cast.KRCWM:$mask, |
| 661 | (bitconvert |
| 662 | (vinsert_insert:$ins (To.VT To.RC:$src1), |
| 663 | (From.VT |
| 664 | (bitconvert |
| 665 | (From.LdFrag addr:$src2))), |
| 666 | (iPTR imm))), |
| 667 | Cast.ImmAllZerosV)), |
| 668 | (!cast<Instruction>(InstrStr#"rmkz") |
| 669 | Cast.KRCWM:$mask, To.RC:$src1, addr:$src2, |
| 670 | (INSERT_get_vinsert_imm To.RC:$ins))>; |
| 671 | } |
| 672 | } |
| 673 | |
| 674 | defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info, |
| 675 | v8f32x_info, vinsert128_insert, |
| 676 | INSERT_get_vinsert128_imm, [HasVLX]>; |
| 677 | defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info, |
| 678 | v4f64x_info, vinsert128_insert, |
| 679 | INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>; |
| 680 | |
| 681 | defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info, |
| 682 | v8i32x_info, vinsert128_insert, |
| 683 | INSERT_get_vinsert128_imm, [HasVLX]>; |
| 684 | defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info, |
| 685 | v8i32x_info, vinsert128_insert, |
| 686 | INSERT_get_vinsert128_imm, [HasVLX]>; |
| 687 | defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info, |
| 688 | v8i32x_info, vinsert128_insert, |
| 689 | INSERT_get_vinsert128_imm, [HasVLX]>; |
| 690 | defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info, |
| 691 | v4i64x_info, vinsert128_insert, |
| 692 | INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>; |
| 693 | defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info, |
| 694 | v4i64x_info, vinsert128_insert, |
| 695 | INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>; |
| 696 | defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info, |
| 697 | v4i64x_info, vinsert128_insert, |
| 698 | INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>; |
| 699 | |
| 700 | defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info, |
| 701 | v16f32_info, vinsert128_insert, |
| 702 | INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 703 | defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info, |
| 704 | v8f64_info, vinsert128_insert, |
| 705 | INSERT_get_vinsert128_imm, [HasDQI]>; |
| 706 | |
| 707 | defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info, |
| 708 | v16i32_info, vinsert128_insert, |
| 709 | INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 710 | defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info, |
| 711 | v16i32_info, vinsert128_insert, |
| 712 | INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 713 | defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info, |
| 714 | v16i32_info, vinsert128_insert, |
| 715 | INSERT_get_vinsert128_imm, [HasAVX512]>; |
| 716 | defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info, |
| 717 | v8i64_info, vinsert128_insert, |
| 718 | INSERT_get_vinsert128_imm, [HasDQI]>; |
| 719 | defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info, |
| 720 | v8i64_info, vinsert128_insert, |
| 721 | INSERT_get_vinsert128_imm, [HasDQI]>; |
| 722 | defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info, |
| 723 | v8i64_info, vinsert128_insert, |
| 724 | INSERT_get_vinsert128_imm, [HasDQI]>; |
| 725 | |
| 726 | defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info, |
| 727 | v16f32_info, vinsert256_insert, |
| 728 | INSERT_get_vinsert256_imm, [HasDQI]>; |
| 729 | defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info, |
| 730 | v8f64_info, vinsert256_insert, |
| 731 | INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 732 | |
| 733 | defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info, |
| 734 | v16i32_info, vinsert256_insert, |
| 735 | INSERT_get_vinsert256_imm, [HasDQI]>; |
| 736 | defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info, |
| 737 | v16i32_info, vinsert256_insert, |
| 738 | INSERT_get_vinsert256_imm, [HasDQI]>; |
| 739 | defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info, |
| 740 | v16i32_info, vinsert256_insert, |
| 741 | INSERT_get_vinsert256_imm, [HasDQI]>; |
| 742 | defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info, |
| 743 | v8i64_info, vinsert256_insert, |
| 744 | INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 745 | defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info, |
| 746 | v8i64_info, vinsert256_insert, |
| 747 | INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 748 | defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info, |
| 749 | v8i64_info, vinsert256_insert, |
| 750 | INSERT_get_vinsert256_imm, [HasAVX512]>; |
| 751 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 752 | // vinsertps - insert f32 to XMM |
Craig Topper | 4397315 | 2016-10-09 06:41:47 +0000 | [diff] [blame] | 753 | let ExeDomain = SSEPackedSingle in { |
Craig Topper | 6189d3e | 2016-07-19 01:26:19 +0000 | [diff] [blame] | 754 | def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 755 | (ins VR128X:$src1, VR128X:$src2, u8imm:$src3), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 756 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 757 | [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 758 | EVEX_4V; |
Craig Topper | 6189d3e | 2016-07-19 01:26:19 +0000 | [diff] [blame] | 759 | def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 760 | (ins VR128X:$src1, f32mem:$src2, u8imm:$src3), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 761 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 762 | [(set VR128X:$dst, (X86insertps VR128X:$src1, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 763 | (v4f32 (scalar_to_vector (loadf32 addr:$src2))), |
| 764 | imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 4397315 | 2016-10-09 06:41:47 +0000 | [diff] [blame] | 765 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 766 | |
| 767 | //===----------------------------------------------------------------------===// |
| 768 | // AVX-512 VECTOR EXTRACT |
| 769 | //--- |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 770 | |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 771 | // Supports two different pattern operators for mask and unmasked ops. Allows |
| 772 | // null_frag to be passed for one. |
| 773 | multiclass vextract_for_size_split<int Opcode, |
| 774 | X86VectorVTInfo From, X86VectorVTInfo To, |
| 775 | SDPatternOperator vextract_extract, |
| 776 | SDPatternOperator vextract_for_mask> { |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 777 | |
| 778 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 779 | defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst), |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 780 | (ins From.RC:$src1, u8imm:$idx), |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 781 | "vextract" # To.EltTypeName # "x" # To.NumElts, |
| 782 | "$idx, $src1", "$src1, $idx", |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 783 | (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)), |
| 784 | (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 785 | AVX512AIi8Base, EVEX; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 786 | def mr : AVX512AIi8<Opcode, MRMDestMem, (outs), |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 787 | (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 788 | "vextract" # To.EltTypeName # "x" # To.NumElts # |
| 789 | "\t{$idx, $src1, $dst|$dst, $src1, $idx}", |
| 790 | [(store (To.VT (vextract_extract:$idx |
| 791 | (From.VT From.RC:$src1), (iPTR imm))), |
| 792 | addr:$dst)]>, EVEX; |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 793 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 794 | let mayStore = 1, hasSideEffects = 0 in |
| 795 | def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs), |
| 796 | (ins To.MemOp:$dst, To.KRCWM:$mask, |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 797 | From.RC:$src1, u8imm:$idx), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 798 | "vextract" # To.EltTypeName # "x" # To.NumElts # |
| 799 | "\t{$idx, $src1, $dst {${mask}}|" |
| 800 | "$dst {${mask}}, $src1, $idx}", |
| 801 | []>, EVEX_K, EVEX; |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 802 | } |
Igor Breger | ac29a82 | 2015-09-09 14:35:09 +0000 | [diff] [blame] | 803 | } |
| 804 | |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 805 | // Passes the same pattern operator for masked and unmasked ops. |
| 806 | multiclass vextract_for_size<int Opcode, X86VectorVTInfo From, |
| 807 | X86VectorVTInfo To, |
| 808 | SDPatternOperator vextract_extract> : |
| 809 | vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract>; |
| 810 | |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 811 | // Codegen pattern for the alternative types |
| 812 | multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From, |
| 813 | X86VectorVTInfo To, PatFrag vextract_extract, |
Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 814 | SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> { |
Craig Topper | db960ed | 2016-05-21 22:50:14 +0000 | [diff] [blame] | 815 | let Predicates = p in { |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 816 | def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)), |
| 817 | (To.VT (!cast<Instruction>(InstrStr#"rr") |
| 818 | From.RC:$src1, |
| 819 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
Craig Topper | db960ed | 2016-05-21 22:50:14 +0000 | [diff] [blame] | 820 | def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1), |
| 821 | (iPTR imm))), addr:$dst), |
| 822 | (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1, |
| 823 | (EXTRACT_get_vextract_imm To.RC:$ext))>; |
| 824 | } |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 825 | } |
| 826 | |
| 827 | multiclass vextract_for_type<ValueType EltVT32, int Opcode128, |
Craig Topper | d4e5807 | 2016-10-31 05:55:57 +0000 | [diff] [blame] | 828 | ValueType EltVT64, int Opcode256> { |
Craig Topper | aadec70 | 2017-08-14 01:53:10 +0000 | [diff] [blame] | 829 | let Predicates = [HasAVX512] in { |
| 830 | defm NAME # "32x4Z" : vextract_for_size<Opcode128, |
| 831 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 832 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
Craig Topper | ca98bb9 | 2017-08-14 05:09:33 +0000 | [diff] [blame] | 833 | vextract128_extract>, |
Craig Topper | aadec70 | 2017-08-14 01:53:10 +0000 | [diff] [blame] | 834 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
| 835 | defm NAME # "64x4Z" : vextract_for_size<Opcode256, |
| 836 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 837 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
Craig Topper | ca98bb9 | 2017-08-14 05:09:33 +0000 | [diff] [blame] | 838 | vextract256_extract>, |
Craig Topper | aadec70 | 2017-08-14 01:53:10 +0000 | [diff] [blame] | 839 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 840 | } |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 841 | let Predicates = [HasVLX] in |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 842 | defm NAME # "32x4Z256" : vextract_for_size<Opcode128, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 843 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 844 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
Craig Topper | ca98bb9 | 2017-08-14 05:09:33 +0000 | [diff] [blame] | 845 | vextract128_extract>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 846 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 847 | |
| 848 | // Even with DQI we'd like to only use these instructions for masking. |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 849 | let Predicates = [HasVLX, HasDQI] in |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 850 | defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 851 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 852 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 853 | null_frag, vextract128_extract>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 854 | VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>; |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 855 | |
| 856 | // Even with DQI we'd like to only use these instructions for masking. |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 857 | let Predicates = [HasDQI] in { |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 858 | defm NAME # "64x2Z" : vextract_for_size_split<Opcode128, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 859 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 860 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 861 | null_frag, vextract128_extract>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 862 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>; |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 863 | defm NAME # "32x8Z" : vextract_for_size_split<Opcode256, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 864 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 865 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 866 | null_frag, vextract256_extract>, |
Igor Breger | 7f69a99 | 2015-09-10 12:54:54 +0000 | [diff] [blame] | 867 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 868 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 869 | } |
| 870 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 871 | defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>; |
| 872 | defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 873 | |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 874 | // extract_subvector codegen patterns with the alternative types. |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 875 | // Even with AVX512DQ we'll still use these for unmasked operations. |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 876 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 877 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 878 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 879 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 880 | |
| 881 | defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 882 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 883 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 884 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 885 | |
| 886 | defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 887 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 888 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info, |
Craig Topper | 3a622a1 | 2017-08-17 15:40:25 +0000 | [diff] [blame] | 889 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 890 | |
Craig Topper | 08a6857 | 2016-05-21 22:50:04 +0000 | [diff] [blame] | 891 | // Codegen pattern with the alternative types extract VEC128 from VEC256 |
Craig Topper | 02626c0 | 2016-05-21 07:08:56 +0000 | [diff] [blame] | 892 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info, |
| 893 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 894 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info, |
| 895 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 896 | |
| 897 | // Codegen pattern with the alternative types extract VEC128 from VEC512 |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 898 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info, |
| 899 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 900 | defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info, |
| 901 | vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 902 | // Codegen pattern with the alternative types extract VEC256 from VEC512 |
| 903 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info, |
| 904 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 905 | defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info, |
| 906 | vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 907 | |
Craig Topper | 5f3fef8 | 2016-05-22 07:40:58 +0000 | [diff] [blame] | 908 | |
Craig Topper | 48a7917 | 2017-08-30 07:26:12 +0000 | [diff] [blame] | 909 | // A 128-bit extract from bits [255:128] of a 512-bit vector should use a |
| 910 | // smaller extract to enable EVEX->VEX. |
| 911 | let Predicates = [NoVLX] in { |
| 912 | def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))), |
| 913 | (v2i64 (VEXTRACTI128rr |
| 914 | (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)), |
| 915 | (iPTR 1)))>; |
| 916 | def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))), |
| 917 | (v2f64 (VEXTRACTF128rr |
| 918 | (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)), |
| 919 | (iPTR 1)))>; |
| 920 | def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))), |
| 921 | (v4i32 (VEXTRACTI128rr |
| 922 | (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)), |
| 923 | (iPTR 1)))>; |
| 924 | def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))), |
| 925 | (v4f32 (VEXTRACTF128rr |
| 926 | (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)), |
| 927 | (iPTR 1)))>; |
| 928 | def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))), |
| 929 | (v8i16 (VEXTRACTI128rr |
| 930 | (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)), |
| 931 | (iPTR 1)))>; |
| 932 | def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))), |
| 933 | (v16i8 (VEXTRACTI128rr |
| 934 | (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)), |
| 935 | (iPTR 1)))>; |
| 936 | } |
| 937 | |
| 938 | // A 128-bit extract from bits [255:128] of a 512-bit vector should use a |
| 939 | // smaller extract to enable EVEX->VEX. |
| 940 | let Predicates = [HasVLX] in { |
| 941 | def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))), |
| 942 | (v2i64 (VEXTRACTI32x4Z256rr |
| 943 | (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)), |
| 944 | (iPTR 1)))>; |
| 945 | def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))), |
| 946 | (v2f64 (VEXTRACTF32x4Z256rr |
| 947 | (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)), |
| 948 | (iPTR 1)))>; |
| 949 | def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))), |
| 950 | (v4i32 (VEXTRACTI32x4Z256rr |
| 951 | (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)), |
| 952 | (iPTR 1)))>; |
| 953 | def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))), |
| 954 | (v4f32 (VEXTRACTF32x4Z256rr |
| 955 | (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)), |
| 956 | (iPTR 1)))>; |
| 957 | def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))), |
| 958 | (v8i16 (VEXTRACTI32x4Z256rr |
| 959 | (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)), |
| 960 | (iPTR 1)))>; |
| 961 | def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))), |
| 962 | (v16i8 (VEXTRACTI32x4Z256rr |
| 963 | (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)), |
| 964 | (iPTR 1)))>; |
| 965 | } |
| 966 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 967 | |
Craig Topper | a088362 | 2017-08-26 22:24:57 +0000 | [diff] [blame] | 968 | // Additional patterns for handling a bitcast between the vselect and the |
| 969 | // extract_subvector. |
| 970 | multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From, |
| 971 | X86VectorVTInfo To, X86VectorVTInfo Cast, |
| 972 | PatFrag vextract_extract, |
| 973 | SDNodeXForm EXTRACT_get_vextract_imm, |
| 974 | list<Predicate> p> { |
| 975 | let Predicates = p in { |
| 976 | def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask, |
| 977 | (bitconvert |
| 978 | (To.VT (vextract_extract:$ext |
| 979 | (From.VT From.RC:$src), (iPTR imm)))), |
| 980 | To.RC:$src0)), |
| 981 | (Cast.VT (!cast<Instruction>(InstrStr#"rrk") |
| 982 | Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src, |
| 983 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
| 984 | |
| 985 | def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask, |
| 986 | (bitconvert |
| 987 | (To.VT (vextract_extract:$ext |
| 988 | (From.VT From.RC:$src), (iPTR imm)))), |
| 989 | Cast.ImmAllZerosV)), |
| 990 | (Cast.VT (!cast<Instruction>(InstrStr#"rrkz") |
| 991 | Cast.KRCWM:$mask, From.RC:$src, |
| 992 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
| 993 | } |
| 994 | } |
| 995 | |
| 996 | defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info, |
| 997 | v4f32x_info, vextract128_extract, |
| 998 | EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 999 | defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info, |
| 1000 | v2f64x_info, vextract128_extract, |
| 1001 | EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>; |
| 1002 | |
| 1003 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info, |
| 1004 | v4i32x_info, vextract128_extract, |
| 1005 | EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 1006 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info, |
| 1007 | v4i32x_info, vextract128_extract, |
| 1008 | EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 1009 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info, |
| 1010 | v4i32x_info, vextract128_extract, |
| 1011 | EXTRACT_get_vextract128_imm, [HasVLX]>; |
| 1012 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info, |
| 1013 | v2i64x_info, vextract128_extract, |
| 1014 | EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>; |
| 1015 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info, |
| 1016 | v2i64x_info, vextract128_extract, |
| 1017 | EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>; |
| 1018 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info, |
| 1019 | v2i64x_info, vextract128_extract, |
| 1020 | EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>; |
| 1021 | |
| 1022 | defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info, |
| 1023 | v4f32x_info, vextract128_extract, |
| 1024 | EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 1025 | defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info, |
| 1026 | v2f64x_info, vextract128_extract, |
| 1027 | EXTRACT_get_vextract128_imm, [HasDQI]>; |
| 1028 | |
| 1029 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info, |
| 1030 | v4i32x_info, vextract128_extract, |
| 1031 | EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 1032 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info, |
| 1033 | v4i32x_info, vextract128_extract, |
| 1034 | EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 1035 | defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info, |
| 1036 | v4i32x_info, vextract128_extract, |
| 1037 | EXTRACT_get_vextract128_imm, [HasAVX512]>; |
| 1038 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info, |
| 1039 | v2i64x_info, vextract128_extract, |
| 1040 | EXTRACT_get_vextract128_imm, [HasDQI]>; |
| 1041 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info, |
| 1042 | v2i64x_info, vextract128_extract, |
| 1043 | EXTRACT_get_vextract128_imm, [HasDQI]>; |
| 1044 | defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info, |
| 1045 | v2i64x_info, vextract128_extract, |
| 1046 | EXTRACT_get_vextract128_imm, [HasDQI]>; |
| 1047 | |
| 1048 | defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info, |
| 1049 | v8f32x_info, vextract256_extract, |
| 1050 | EXTRACT_get_vextract256_imm, [HasDQI]>; |
| 1051 | defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info, |
| 1052 | v4f64x_info, vextract256_extract, |
| 1053 | EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 1054 | |
| 1055 | defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info, |
| 1056 | v8i32x_info, vextract256_extract, |
| 1057 | EXTRACT_get_vextract256_imm, [HasDQI]>; |
| 1058 | defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info, |
| 1059 | v8i32x_info, vextract256_extract, |
| 1060 | EXTRACT_get_vextract256_imm, [HasDQI]>; |
| 1061 | defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info, |
| 1062 | v8i32x_info, vextract256_extract, |
| 1063 | EXTRACT_get_vextract256_imm, [HasDQI]>; |
| 1064 | defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info, |
| 1065 | v4i64x_info, vextract256_extract, |
| 1066 | EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 1067 | defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info, |
| 1068 | v4i64x_info, vextract256_extract, |
| 1069 | EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 1070 | defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info, |
| 1071 | v4i64x_info, vextract256_extract, |
| 1072 | EXTRACT_get_vextract256_imm, [HasAVX512]>; |
| 1073 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1074 | // vextractps - extract 32 bits from XMM |
Craig Topper | 03b849e | 2016-05-21 22:50:11 +0000 | [diff] [blame] | 1075 | def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst), |
Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 1076 | (ins VR128X:$src1, u8imm:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 1077 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1078 | [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 1079 | EVEX, VEX_WIG; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1080 | |
Craig Topper | 03b849e | 2016-05-21 22:50:11 +0000 | [diff] [blame] | 1081 | def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs), |
Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 1082 | (ins f32mem:$dst, VR128X:$src1, u8imm:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 1083 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1084 | [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2), |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 1085 | addr:$dst)]>, EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1086 | |
| 1087 | //===---------------------------------------------------------------------===// |
| 1088 | // AVX-512 BROADCAST |
| 1089 | //--- |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 1090 | // broadcast with a scalar argument. |
| 1091 | multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr, |
| 1092 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> { |
Craig Topper | f6df4a6 | 2017-01-30 06:59:06 +0000 | [diff] [blame] | 1093 | def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)), |
| 1094 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#r) |
| 1095 | (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>; |
| 1096 | def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask, |
| 1097 | (X86VBroadcast SrcInfo.FRC:$src), |
| 1098 | DestInfo.RC:$src0)), |
| 1099 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk) |
| 1100 | DestInfo.RC:$src0, DestInfo.KRCWM:$mask, |
| 1101 | (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>; |
| 1102 | def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask, |
| 1103 | (X86VBroadcast SrcInfo.FRC:$src), |
| 1104 | DestInfo.ImmAllZerosV)), |
| 1105 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz) |
| 1106 | DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>; |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 1107 | } |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1108 | |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1109 | // Split version to allow mask and broadcast node to be different types. This |
| 1110 | // helps support the 32x2 broadcasts. |
| 1111 | multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr, |
| 1112 | X86VectorVTInfo MaskInfo, |
| 1113 | X86VectorVTInfo DestInfo, |
Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1114 | X86VectorVTInfo SrcInfo, |
| 1115 | SDPatternOperator UnmaskedOp = X86VBroadcast> { |
| 1116 | let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in { |
| 1117 | defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo, |
| 1118 | (outs MaskInfo.RC:$dst), |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1119 | (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src", |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1120 | (MaskInfo.VT |
| 1121 | (bitconvert |
| 1122 | (DestInfo.VT |
Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1123 | (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))), |
| 1124 | (MaskInfo.VT |
| 1125 | (bitconvert |
| 1126 | (DestInfo.VT |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1127 | (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>, |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1128 | T8PD, EVEX; |
Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1129 | let mayLoad = 1 in |
| 1130 | defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo, |
| 1131 | (outs MaskInfo.RC:$dst), |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1132 | (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src", |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1133 | (MaskInfo.VT |
| 1134 | (bitconvert |
Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1135 | (DestInfo.VT (UnmaskedOp |
| 1136 | (SrcInfo.ScalarLdFrag addr:$src))))), |
| 1137 | (MaskInfo.VT |
| 1138 | (bitconvert |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1139 | (DestInfo.VT (X86VBroadcast |
| 1140 | (SrcInfo.ScalarLdFrag addr:$src)))))>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1141 | T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>; |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1142 | } |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1143 | |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1144 | def : Pat<(MaskInfo.VT |
| 1145 | (bitconvert |
Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1146 | (DestInfo.VT (UnmaskedOp |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1147 | (SrcInfo.VT (scalar_to_vector |
| 1148 | (SrcInfo.ScalarLdFrag addr:$src))))))), |
| 1149 | (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>; |
| 1150 | def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask, |
| 1151 | (bitconvert |
| 1152 | (DestInfo.VT |
| 1153 | (X86VBroadcast |
| 1154 | (SrcInfo.VT (scalar_to_vector |
| 1155 | (SrcInfo.ScalarLdFrag addr:$src)))))), |
| 1156 | MaskInfo.RC:$src0)), |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1157 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk) |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1158 | MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>; |
| 1159 | def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask, |
| 1160 | (bitconvert |
| 1161 | (DestInfo.VT |
| 1162 | (X86VBroadcast |
| 1163 | (SrcInfo.VT (scalar_to_vector |
| 1164 | (SrcInfo.ScalarLdFrag addr:$src)))))), |
| 1165 | MaskInfo.ImmAllZerosV)), |
| 1166 | (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz) |
| 1167 | MaskInfo.KRCWM:$mask, addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1168 | } |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1169 | |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1170 | // Helper class to force mask and broadcast result to same type. |
| 1171 | multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 1172 | X86VectorVTInfo DestInfo, |
| 1173 | X86VectorVTInfo SrcInfo> : |
| 1174 | avx512_broadcast_rm_split<opc, OpcodeStr, DestInfo, DestInfo, SrcInfo>; |
| 1175 | |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1176 | multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr, |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1177 | AVX512VLVectorVTInfo _> { |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1178 | let Predicates = [HasAVX512] in |
| 1179 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
| 1180 | avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>, |
| 1181 | EVEX_V512; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1182 | |
| 1183 | let Predicates = [HasVLX] in { |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1184 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
Igor Breger | 131008f | 2016-05-01 08:40:00 +0000 | [diff] [blame] | 1185 | avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>, |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1186 | EVEX_V256; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1187 | } |
| 1188 | } |
| 1189 | |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1190 | multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr, |
| 1191 | AVX512VLVectorVTInfo _> { |
| 1192 | let Predicates = [HasAVX512] in |
| 1193 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
| 1194 | avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>, |
| 1195 | EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1196 | |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1197 | let Predicates = [HasVLX] in { |
| 1198 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
| 1199 | avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>, |
| 1200 | EVEX_V256; |
| 1201 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>, |
| 1202 | avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>, |
| 1203 | EVEX_V128; |
| 1204 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1205 | } |
Craig Topper | 8093437 | 2016-07-16 03:42:59 +0000 | [diff] [blame] | 1206 | defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss", |
| 1207 | avx512vl_f32_info>; |
| 1208 | defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd", |
| 1209 | avx512vl_f64_info>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1210 | |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 1211 | def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1212 | (VBROADCASTSSZm addr:$src)>; |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 1213 | def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1214 | (VBROADCASTSDZm addr:$src)>; |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 1215 | |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1216 | multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _, |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1217 | SDPatternOperator OpNode, |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1218 | RegisterClass SrcRC> { |
Craig Topper | fe25988 | 2017-02-26 06:45:51 +0000 | [diff] [blame] | 1219 | let ExeDomain = _.ExeDomain in |
Igor Breger | 0aeda37 | 2016-02-07 08:30:50 +0000 | [diff] [blame] | 1220 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1221 | (ins SrcRC:$src), |
| 1222 | "vpbroadcast"##_.Suffix, "$src", "$src", |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1223 | (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1224 | } |
| 1225 | |
Simon Pilgrim | ce55eab | 2017-10-22 18:38:57 +0000 | [diff] [blame] | 1226 | multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, |
Guy Blank | 7f60c99 | 2017-08-09 17:21:01 +0000 | [diff] [blame] | 1227 | X86VectorVTInfo _, SDPatternOperator OpNode, |
| 1228 | RegisterClass SrcRC, SubRegIndex Subreg> { |
Craig Topper | 508aa97 | 2017-08-14 05:09:34 +0000 | [diff] [blame] | 1229 | let hasSideEffects = 0, ExeDomain = _.ExeDomain in |
Guy Blank | 7f60c99 | 2017-08-09 17:21:01 +0000 | [diff] [blame] | 1230 | defm r : AVX512_maskable_custom<opc, MRMSrcReg, |
| 1231 | (outs _.RC:$dst), (ins GR32:$src), |
| 1232 | !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)), |
| 1233 | !con((ins _.KRCWM:$mask), (ins GR32:$src)), |
| 1234 | "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [], |
| 1235 | "$src0 = $dst">, T8PD, EVEX; |
| 1236 | |
| 1237 | def : Pat <(_.VT (OpNode SrcRC:$src)), |
| 1238 | (!cast<Instruction>(Name#r) |
| 1239 | (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>; |
| 1240 | |
| 1241 | def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0), |
| 1242 | (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask, |
| 1243 | (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>; |
| 1244 | |
| 1245 | def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV), |
| 1246 | (!cast<Instruction>(Name#rkz) _.KRCWM:$mask, |
| 1247 | (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>; |
| 1248 | } |
| 1249 | |
| 1250 | multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name, |
| 1251 | AVX512VLVectorVTInfo _, SDPatternOperator OpNode, |
| 1252 | RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> { |
| 1253 | let Predicates = [prd] in |
Simon Pilgrim | ce55eab | 2017-10-22 18:38:57 +0000 | [diff] [blame] | 1254 | defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, _.info512, OpNode, SrcRC, |
Guy Blank | 7f60c99 | 2017-08-09 17:21:01 +0000 | [diff] [blame] | 1255 | Subreg>, EVEX_V512; |
| 1256 | let Predicates = [prd, HasVLX] in { |
| 1257 | defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, _.info256, OpNode, |
| 1258 | SrcRC, Subreg>, EVEX_V256; |
| 1259 | defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, _.info128, OpNode, |
| 1260 | SrcRC, Subreg>, EVEX_V128; |
| 1261 | } |
| 1262 | } |
| 1263 | |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1264 | multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _, |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1265 | SDPatternOperator OpNode, |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1266 | RegisterClass SrcRC, Predicate prd> { |
| 1267 | let Predicates = [prd] in |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1268 | defm Z : avx512_int_broadcast_reg<opc, _.info512, OpNode, SrcRC>, EVEX_V512; |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1269 | let Predicates = [prd, HasVLX] in { |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1270 | defm Z256 : avx512_int_broadcast_reg<opc, _.info256, OpNode, SrcRC>, EVEX_V256; |
| 1271 | defm Z128 : avx512_int_broadcast_reg<opc, _.info128, OpNode, SrcRC>, EVEX_V128; |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1272 | } |
| 1273 | } |
| 1274 | |
Guy Blank | 7f60c99 | 2017-08-09 17:21:01 +0000 | [diff] [blame] | 1275 | defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr", |
| 1276 | avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>; |
| 1277 | defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr", |
| 1278 | avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit, |
| 1279 | HasBWI>; |
Craig Topper | 49ba3f5 | 2017-02-26 06:45:48 +0000 | [diff] [blame] | 1280 | defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, |
| 1281 | X86VBroadcast, GR32, HasAVX512>; |
| 1282 | defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, |
| 1283 | X86VBroadcast, GR64, HasAVX512>, VEX_W; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1284 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1285 | def : Pat <(v16i32 (X86vzext VK16WM:$mask)), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1286 | (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1287 | def : Pat <(v8i64 (X86vzext VK8WM:$mask)), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 1288 | (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1289 | |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1290 | // Provide aliases for broadcast from the same register class that |
| 1291 | // automatically does the extract. |
| 1292 | multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo, |
| 1293 | X86VectorVTInfo SrcInfo> { |
| 1294 | def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))), |
| 1295 | (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r") |
| 1296 | (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>; |
| 1297 | } |
| 1298 | |
| 1299 | multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr, |
| 1300 | AVX512VLVectorVTInfo _, Predicate prd> { |
| 1301 | let Predicates = [prd] in { |
| 1302 | defm Z : avx512_broadcast_rm<opc, OpcodeStr, _.info512, _.info128>, |
| 1303 | avx512_int_broadcast_rm_lowering<_.info512, _.info256>, |
| 1304 | EVEX_V512; |
| 1305 | // Defined separately to avoid redefinition. |
| 1306 | defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>; |
| 1307 | } |
| 1308 | let Predicates = [prd, HasVLX] in { |
| 1309 | defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, _.info256, _.info128>, |
| 1310 | avx512_int_broadcast_rm_lowering<_.info256, _.info256>, |
| 1311 | EVEX_V256; |
| 1312 | defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, _.info128, _.info128>, |
| 1313 | EVEX_V128; |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 1314 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1315 | } |
| 1316 | |
Igor Breger | 21296d2 | 2015-10-20 11:56:42 +0000 | [diff] [blame] | 1317 | defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb", |
| 1318 | avx512vl_i8_info, HasBWI>; |
| 1319 | defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw", |
| 1320 | avx512vl_i16_info, HasBWI>; |
| 1321 | defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd", |
| 1322 | avx512vl_i32_info, HasAVX512>; |
| 1323 | defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq", |
| 1324 | avx512vl_i64_info, HasAVX512>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1325 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1326 | multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 1327 | X86VectorVTInfo _Dst, X86VectorVTInfo _Src> { |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1328 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1329 | (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src", |
| 1330 | (_Dst.VT (X86SubVBroadcast |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1331 | (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1332 | AVX5128IBase, EVEX; |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1333 | } |
| 1334 | |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1335 | // This should be used for the AVX512DQ broadcast instructions. It disables |
| 1336 | // the unmasked patterns so that we only use the DQ instructions when masking |
| 1337 | // is requested. |
| 1338 | multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr, |
| 1339 | X86VectorVTInfo _Dst, X86VectorVTInfo _Src> { |
Craig Topper | c228d79 | 2017-09-05 05:49:44 +0000 | [diff] [blame] | 1340 | let hasSideEffects = 0, mayLoad = 1 in |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1341 | defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 1342 | (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src", |
| 1343 | (null_frag), |
| 1344 | (_Dst.VT (X86SubVBroadcast |
| 1345 | (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>, |
| 1346 | AVX5128IBase, EVEX; |
| 1347 | } |
| 1348 | |
Simon Pilgrim | 7919558 | 2017-02-21 16:41:44 +0000 | [diff] [blame] | 1349 | let Predicates = [HasAVX512] in { |
| 1350 | // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD. |
| 1351 | def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))), |
| 1352 | (VPBROADCASTQZm addr:$src)>; |
| 1353 | } |
| 1354 | |
Craig Topper | ad3d031 | 2017-10-10 21:07:14 +0000 | [diff] [blame] | 1355 | let Predicates = [HasVLX] in { |
Simon Pilgrim | 7919558 | 2017-02-21 16:41:44 +0000 | [diff] [blame] | 1356 | // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD. |
| 1357 | def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))), |
| 1358 | (VPBROADCASTQZ128m addr:$src)>; |
| 1359 | def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))), |
| 1360 | (VPBROADCASTQZ256m addr:$src)>; |
Craig Topper | ad3d031 | 2017-10-10 21:07:14 +0000 | [diff] [blame] | 1361 | } |
| 1362 | let Predicates = [HasVLX, HasBWI] in { |
Craig Topper | be351ee | 2016-10-01 06:01:23 +0000 | [diff] [blame] | 1363 | // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably. |
| 1364 | // This means we'll encounter truncated i32 loads; match that here. |
| 1365 | def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))), |
| 1366 | (VPBROADCASTWZ128m addr:$src)>; |
| 1367 | def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))), |
| 1368 | (VPBROADCASTWZ256m addr:$src)>; |
| 1369 | def : Pat<(v8i16 (X86VBroadcast |
| 1370 | (i16 (trunc (i32 (zextloadi16 addr:$src)))))), |
| 1371 | (VPBROADCASTWZ128m addr:$src)>; |
| 1372 | def : Pat<(v16i16 (X86VBroadcast |
| 1373 | (i16 (trunc (i32 (zextloadi16 addr:$src)))))), |
| 1374 | (VPBROADCASTWZ256m addr:$src)>; |
| 1375 | } |
| 1376 | |
Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1377 | //===----------------------------------------------------------------------===// |
| 1378 | // AVX-512 BROADCAST SUBVECTORS |
| 1379 | // |
| 1380 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1381 | defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 1382 | v16i32_info, v4i32x_info>, |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1383 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1384 | defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 1385 | v16f32_info, v4f32x_info>, |
| 1386 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
| 1387 | defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4", |
| 1388 | v8i64_info, v4i64x_info>, VEX_W, |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1389 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1390 | defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4", |
| 1391 | v8f64_info, v4f64x_info>, VEX_W, |
| 1392 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 1393 | |
Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1394 | let Predicates = [HasAVX512] in { |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1395 | def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))), |
| 1396 | (VBROADCASTF64X4rm addr:$src)>; |
| 1397 | def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))), |
| 1398 | (VBROADCASTI64X4rm addr:$src)>; |
Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1399 | def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))), |
| 1400 | (VBROADCASTI64X4rm addr:$src)>; |
| 1401 | def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))), |
| 1402 | (VBROADCASTI64X4rm addr:$src)>; |
| 1403 | |
| 1404 | // Provide fallback in case the load node that is used in the patterns above |
| 1405 | // is used by additional users, which prevents the pattern selection. |
Ayman Musa | 7ec4ed5 | 2016-12-11 20:11:17 +0000 | [diff] [blame] | 1406 | def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))), |
| 1407 | (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 1408 | (v4f64 VR256X:$src), 1)>; |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1409 | def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))), |
| 1410 | (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1411 | (v8f32 VR256X:$src), 1)>; |
Ayman Musa | 7ec4ed5 | 2016-12-11 20:11:17 +0000 | [diff] [blame] | 1412 | def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))), |
| 1413 | (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 1414 | (v4i64 VR256X:$src), 1)>; |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1415 | def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))), |
| 1416 | (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1417 | (v8i32 VR256X:$src), 1)>; |
Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1418 | def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))), |
| 1419 | (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1420 | (v16i16 VR256X:$src), 1)>; |
| 1421 | def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))), |
| 1422 | (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm), |
| 1423 | (v32i8 VR256X:$src), 1)>; |
Craig Topper | a4dc340 | 2016-10-19 04:44:17 +0000 | [diff] [blame] | 1424 | |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1425 | def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))), |
| 1426 | (VBROADCASTF32X4rm addr:$src)>; |
| 1427 | def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))), |
| 1428 | (VBROADCASTI32X4rm addr:$src)>; |
Craig Topper | a4dc340 | 2016-10-19 04:44:17 +0000 | [diff] [blame] | 1429 | def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))), |
| 1430 | (VBROADCASTI32X4rm addr:$src)>; |
| 1431 | def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))), |
| 1432 | (VBROADCASTI32X4rm addr:$src)>; |
Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1433 | } |
| 1434 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1435 | let Predicates = [HasVLX] in { |
| 1436 | defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 1437 | v8i32x_info, v4i32x_info>, |
| 1438 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
| 1439 | defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4", |
| 1440 | v8f32x_info, v4f32x_info>, |
| 1441 | EVEX_V256, EVEX_CD8<32, CD8VT4>; |
Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1442 | |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1443 | def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))), |
| 1444 | (VBROADCASTF32X4Z256rm addr:$src)>; |
| 1445 | def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))), |
| 1446 | (VBROADCASTI32X4Z256rm addr:$src)>; |
Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1447 | def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))), |
| 1448 | (VBROADCASTI32X4Z256rm addr:$src)>; |
| 1449 | def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))), |
| 1450 | (VBROADCASTI32X4Z256rm addr:$src)>; |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1451 | |
Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1452 | // Provide fallback in case the load node that is used in the patterns above |
| 1453 | // is used by additional users, which prevents the pattern selection. |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1454 | def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))), |
| 1455 | (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 1456 | (v2f64 VR128X:$src), 1)>; |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1457 | def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))), |
Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1458 | (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1459 | (v4f32 VR128X:$src), 1)>; |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1460 | def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))), |
| 1461 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 1462 | (v2i64 VR128X:$src), 1)>; |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1463 | def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))), |
Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1464 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1465 | (v4i32 VR128X:$src), 1)>; |
| 1466 | def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))), |
Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1467 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1468 | (v8i16 VR128X:$src), 1)>; |
| 1469 | def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))), |
Simon Pilgrim | 6fe4a9e | 2016-08-25 15:45:27 +0000 | [diff] [blame] | 1470 | (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
Simon Pilgrim | 0ad9f3e | 2016-08-25 12:45:16 +0000 | [diff] [blame] | 1471 | (v16i8 VR128X:$src), 1)>; |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1472 | } |
Simon Pilgrim | ea0d4f9 | 2016-07-22 13:58:44 +0000 | [diff] [blame] | 1473 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1474 | let Predicates = [HasVLX, HasDQI] in { |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1475 | defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2", |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1476 | v4i64x_info, v2i64x_info>, VEX_W, |
| 1477 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1478 | defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2", |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1479 | v4f64x_info, v2f64x_info>, VEX_W, |
| 1480 | EVEX_V256, EVEX_CD8<64, CD8VT2>; |
Craig Topper | 715ad7f | 2016-10-16 23:29:51 +0000 | [diff] [blame] | 1481 | } |
| 1482 | |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1483 | let Predicates = [HasDQI] in { |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1484 | defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2", |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1485 | v8i64_info, v2i64x_info>, VEX_W, |
| 1486 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1487 | defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8", |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1488 | v16i32_info, v8i32x_info>, |
| 1489 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1490 | defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2", |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1491 | v8f64_info, v2f64x_info>, VEX_W, |
| 1492 | EVEX_V512, EVEX_CD8<64, CD8VT2>; |
Craig Topper | d6f4be9 | 2017-08-21 05:29:02 +0000 | [diff] [blame] | 1493 | defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8", |
Elena Demikhovsky | ad9c396 | 2015-05-18 06:42:57 +0000 | [diff] [blame] | 1494 | v16f32_info, v8f32x_info>, |
| 1495 | EVEX_V512, EVEX_CD8<32, CD8VT8>; |
| 1496 | } |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 1497 | |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1498 | multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr, |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1499 | AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> { |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1500 | let Predicates = [HasDQI] in |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1501 | defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info512, |
Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1502 | _Src.info512, _Src.info128, null_frag>, |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1503 | EVEX_V512; |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1504 | let Predicates = [HasDQI, HasVLX] in |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1505 | defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info256, |
Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1506 | _Src.info256, _Src.info128, null_frag>, |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1507 | EVEX_V256; |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1508 | } |
| 1509 | |
| 1510 | multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr, |
Igor Breger | 52bd1d5 | 2016-05-31 07:43:39 +0000 | [diff] [blame] | 1511 | AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> : |
| 1512 | avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> { |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1513 | |
| 1514 | let Predicates = [HasDQI, HasVLX] in |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1515 | defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, _Dst.info128, |
Craig Topper | bf0de9d | 2017-10-13 06:07:10 +0000 | [diff] [blame] | 1516 | _Src.info128, _Src.info128, null_frag>, |
Craig Topper | 17854ec | 2017-08-30 07:48:39 +0000 | [diff] [blame] | 1517 | EVEX_V128; |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1518 | } |
| 1519 | |
Craig Topper | 51e052f | 2016-10-15 16:26:02 +0000 | [diff] [blame] | 1520 | defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2", |
| 1521 | avx512vl_i32_info, avx512vl_i64_info>; |
| 1522 | defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2", |
| 1523 | avx512vl_f32_info, avx512vl_f64_info>; |
Igor Breger | fa798a9 | 2015-11-02 07:39:36 +0000 | [diff] [blame] | 1524 | |
Craig Topper | 52317e8 | 2017-01-15 05:47:45 +0000 | [diff] [blame] | 1525 | let Predicates = [HasVLX] in { |
| 1526 | def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))), |
| 1527 | (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>; |
| 1528 | def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))), |
| 1529 | (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>; |
| 1530 | } |
| 1531 | |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1532 | def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1533 | (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>; |
Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1534 | def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))), |
| 1535 | (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>; |
| 1536 | |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1537 | def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 1538 | (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>; |
Elena Demikhovsky | 08ce53c | 2015-05-18 07:06:23 +0000 | [diff] [blame] | 1539 | def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))), |
| 1540 | (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>; |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 1541 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1542 | //===----------------------------------------------------------------------===// |
| 1543 | // AVX-512 BROADCAST MASK TO VECTOR REGISTER |
| 1544 | //--- |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1545 | multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr, |
| 1546 | X86VectorVTInfo _, RegisterClass KRC> { |
| 1547 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1548 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1549 | [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1550 | } |
| 1551 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 1552 | multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr, |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1553 | AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> { |
| 1554 | let Predicates = [HasCDI] in |
| 1555 | defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512; |
| 1556 | let Predicates = [HasCDI, HasVLX] in { |
| 1557 | defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256; |
| 1558 | defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128; |
| 1559 | } |
| 1560 | } |
| 1561 | |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1562 | defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1563 | avx512vl_i32_info, VK16>; |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 1564 | defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", |
Asaf Badouh | 0d957b8 | 2015-11-18 09:42:45 +0000 | [diff] [blame] | 1565 | avx512vl_i64_info, VK8>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1566 | |
| 1567 | //===----------------------------------------------------------------------===// |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1568 | // -- VPERMI2 - 3 source operands form -- |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1569 | multiclass avx512_perm_i<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1570 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1571 | // The index operand in the pattern should really be an integer type. However, |
| 1572 | // if we do that and it happens to come from a bitcast, then it becomes |
| 1573 | // difficult to find the bitcast needed to convert the index to the |
| 1574 | // destination type for the passthru since it will be folded with the bitcast |
| 1575 | // of the index operand. |
| 1576 | defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1577 | (ins _.RC:$src2, _.RC:$src3), |
| 1578 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1579 | (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>, EVEX_4V, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1580 | AVX5128IBase; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1581 | |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1582 | defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1583 | (ins _.RC:$src2, _.MemOp:$src3), |
| 1584 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1585 | (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, |
Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1586 | (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>, |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1587 | EVEX_4V, AVX5128IBase; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1588 | } |
| 1589 | } |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1590 | multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr, |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1591 | X86VectorVTInfo _> { |
Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1592 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1593 | defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1594 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 1595 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 1596 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1597 | (_.VT (X86VPermi2X _.RC:$src1, |
Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1598 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), |
| 1599 | 1>, AVX5128IBase, EVEX_4V, EVEX_B; |
Adam Nemet | efe9c98 | 2014-07-02 21:25:58 +0000 | [diff] [blame] | 1600 | } |
| 1601 | |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1602 | multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr, |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1603 | AVX512VLVectorVTInfo VTInfo> { |
| 1604 | defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, |
| 1605 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1606 | let Predicates = [HasVLX] in { |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1607 | defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, |
| 1608 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1609 | defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, |
| 1610 | avx512_perm_i_mb<opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1611 | } |
| 1612 | } |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1613 | |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1614 | multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr, |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1615 | AVX512VLVectorVTInfo VTInfo, |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1616 | Predicate Prd> { |
| 1617 | let Predicates = [Prd] in |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1618 | defm NAME: avx512_perm_i<opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1619 | let Predicates = [Prd, HasVLX] in { |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1620 | defm NAME#128: avx512_perm_i<opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1621 | defm NAME#256: avx512_perm_i<opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1622 | } |
| 1623 | } |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1624 | |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1625 | defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1626 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1627 | defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1628 | avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1629 | defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1630 | avx512vl_i16_info, HasBWI>, |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1631 | VEX_W, EVEX_CD8<16, CD8VF>; |
| 1632 | defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1633 | avx512vl_i8_info, HasVBMI>, |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1634 | EVEX_CD8<8, CD8VF>; |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1635 | defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1636 | avx512vl_f32_info>, EVEX_CD8<32, CD8VF>; |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1637 | defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", |
Craig Topper | 4fa3b50 | 2016-09-06 06:56:59 +0000 | [diff] [blame] | 1638 | avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | d3057e5 | 2015-06-18 08:56:19 +0000 | [diff] [blame] | 1639 | |
Craig Topper | aad5f11 | 2015-11-30 00:13:24 +0000 | [diff] [blame] | 1640 | // VPERMT2 |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1641 | multiclass avx512_perm_t<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1642 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1643 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1644 | defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 1645 | (ins IdxVT.RC:$src2, _.RC:$src3), |
| 1646 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1647 | (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>, |
| 1648 | EVEX_4V, AVX5128IBase; |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1649 | |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1650 | defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1651 | (ins IdxVT.RC:$src2, _.MemOp:$src3), |
| 1652 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1653 | (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, |
Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1654 | (bitconvert (_.LdFrag addr:$src3)))), 1>, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1655 | EVEX_4V, AVX5128IBase; |
| 1656 | } |
| 1657 | } |
| 1658 | multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1659 | X86VectorVTInfo _, X86VectorVTInfo IdxVT> { |
Craig Topper | 4729fe8 | 2016-10-16 04:54:31 +0000 | [diff] [blame] | 1660 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1661 | defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 1662 | (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3), |
| 1663 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 1664 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1665 | (_.VT (X86VPermt2 _.RC:$src1, |
Craig Topper | cada9f2 | 2016-11-22 04:57:34 +0000 | [diff] [blame] | 1666 | IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), |
| 1667 | 1>, AVX5128IBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1668 | } |
| 1669 | |
| 1670 | multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1671 | AVX512VLVectorVTInfo VTInfo, |
| 1672 | AVX512VLVectorVTInfo ShuffleMask> { |
| 1673 | defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1674 | ShuffleMask.info512>, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1675 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info512, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1676 | ShuffleMask.info512>, EVEX_V512; |
| 1677 | let Predicates = [HasVLX] in { |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1678 | defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1679 | ShuffleMask.info128>, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1680 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info128, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1681 | ShuffleMask.info128>, EVEX_V128; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1682 | defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256, |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1683 | ShuffleMask.info256>, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1684 | avx512_perm_t_mb<opc, OpcodeStr, VTInfo.info256, |
| 1685 | ShuffleMask.info256>, EVEX_V256; |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1686 | } |
| 1687 | } |
| 1688 | |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1689 | multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr, |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1690 | AVX512VLVectorVTInfo VTInfo, |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1691 | AVX512VLVectorVTInfo Idx, |
| 1692 | Predicate Prd> { |
| 1693 | let Predicates = [Prd] in |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1694 | defm NAME: avx512_perm_t<opc, OpcodeStr, VTInfo.info512, |
| 1695 | Idx.info512>, EVEX_V512; |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1696 | let Predicates = [Prd, HasVLX] in { |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1697 | defm NAME#128: avx512_perm_t<opc, OpcodeStr, VTInfo.info128, |
| 1698 | Idx.info128>, EVEX_V128; |
| 1699 | defm NAME#256: avx512_perm_t<opc, OpcodeStr, VTInfo.info256, |
| 1700 | Idx.info256>, EVEX_V256; |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1701 | } |
| 1702 | } |
| 1703 | |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1704 | defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1705 | avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1706 | defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1707 | avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Michael Zuckerman | 4582bda | 2016-01-19 18:47:02 +0000 | [diff] [blame] | 1708 | defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", |
| 1709 | avx512vl_i16_info, avx512vl_i16_info, HasBWI>, |
| 1710 | VEX_W, EVEX_CD8<16, CD8VF>; |
| 1711 | defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", |
| 1712 | avx512vl_i8_info, avx512vl_i8_info, HasVBMI>, |
| 1713 | EVEX_CD8<8, CD8VF>; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1714 | defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1715 | avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
Craig Topper | a47576f | 2015-11-26 20:21:29 +0000 | [diff] [blame] | 1716 | defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", |
Elena Demikhovsky | f07df9f | 2015-11-25 08:17:56 +0000 | [diff] [blame] | 1717 | avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 299cf511 | 2014-04-29 09:09:15 +0000 | [diff] [blame] | 1718 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1719 | //===----------------------------------------------------------------------===// |
| 1720 | // AVX-512 - BLEND using mask |
| 1721 | // |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1722 | multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1723 | let ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1724 | def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1725 | (ins _.RC:$src1, _.RC:$src2), |
| 1726 | !strconcat(OpcodeStr, |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 1727 | "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1728 | []>, EVEX_4V; |
| 1729 | def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1730 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1731 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1732 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1733 | []>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1734 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1735 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1736 | !strconcat(OpcodeStr, |
| 1737 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1738 | []>, EVEX_4V, EVEX_KZ; |
Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1739 | let mayLoad = 1 in { |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1740 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1741 | (ins _.RC:$src1, _.MemOp:$src2), |
| 1742 | !strconcat(OpcodeStr, |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 1743 | "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1744 | []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 1745 | def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1746 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1747 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1748 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1749 | []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1750 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1751 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1752 | !strconcat(OpcodeStr, |
| 1753 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1754 | []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>; |
| 1755 | } |
Craig Topper | a74e308 | 2017-01-07 22:20:34 +0000 | [diff] [blame] | 1756 | } |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1757 | } |
| 1758 | multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| 1759 | |
Craig Topper | 81f20aa | 2017-01-07 22:20:26 +0000 | [diff] [blame] | 1760 | let mayLoad = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1761 | def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1762 | (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2), |
| 1763 | !strconcat(OpcodeStr, |
| 1764 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1765 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
Craig Topper | 81f20aa | 2017-01-07 22:20:26 +0000 | [diff] [blame] | 1766 | []>, EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1767 | |
| 1768 | def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1769 | (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1770 | !strconcat(OpcodeStr, |
| 1771 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1772 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
Elena Demikhovsky | 3121449 | 2014-12-23 09:36:28 +0000 | [diff] [blame] | 1773 | []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Craig Topper | 81f20aa | 2017-01-07 22:20:26 +0000 | [diff] [blame] | 1774 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1775 | } |
| 1776 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1777 | multiclass blendmask_dq <bits<8> opc, string OpcodeStr, |
| 1778 | AVX512VLVectorVTInfo VTInfo> { |
| 1779 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, |
| 1780 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1781 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1782 | let Predicates = [HasVLX] in { |
| 1783 | defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>, |
| 1784 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1785 | defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>, |
| 1786 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1787 | } |
| 1788 | } |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1789 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1790 | multiclass blendmask_bw <bits<8> opc, string OpcodeStr, |
| 1791 | AVX512VLVectorVTInfo VTInfo> { |
| 1792 | let Predicates = [HasBWI] in |
| 1793 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1794 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1795 | let Predicates = [HasBWI, HasVLX] in { |
| 1796 | defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1797 | defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1798 | } |
| 1799 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1800 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1801 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1802 | defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>; |
| 1803 | defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W; |
| 1804 | defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>; |
| 1805 | defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W; |
| 1806 | defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>; |
| 1807 | defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1808 | |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1809 | |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1810 | //===----------------------------------------------------------------------===// |
| 1811 | // Compare Instructions |
| 1812 | //===----------------------------------------------------------------------===// |
| 1813 | |
| 1814 | // avx512_cmp_scalar - AVX512 CMPSS and CMPSD |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1815 | |
| 1816 | multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd>{ |
| 1817 | |
| 1818 | defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1819 | (outs _.KRC:$dst), |
| 1820 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1821 | "vcmp${cc}"#_.Suffix, |
| 1822 | "$src2, $src1", "$src1, $src2", |
| 1823 | (OpNode (_.VT _.RC:$src1), |
| 1824 | (_.VT _.RC:$src2), |
| 1825 | imm:$cc)>, EVEX_4V; |
Ayman Musa | 62d1c71 | 2017-04-13 10:03:45 +0000 | [diff] [blame] | 1826 | let mayLoad = 1 in |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1827 | defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 1828 | (outs _.KRC:$dst), |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 1829 | (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1830 | "vcmp${cc}"#_.Suffix, |
| 1831 | "$src2, $src1", "$src1, $src2", |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 1832 | (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1833 | imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1834 | |
| 1835 | defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1836 | (outs _.KRC:$dst), |
| 1837 | (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1838 | "vcmp${cc}"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1839 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1840 | (OpNodeRnd (_.VT _.RC:$src1), |
| 1841 | (_.VT _.RC:$src2), |
| 1842 | imm:$cc, |
| 1843 | (i32 FROUND_NO_EXC))>, EVEX_4V, EVEX_B; |
| 1844 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1845 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1846 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1847 | (outs VK1:$dst), |
| 1848 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1849 | "vcmp"#_.Suffix, |
| 1850 | "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V; |
Ayman Musa | 62d1c71 | 2017-04-13 10:03:45 +0000 | [diff] [blame] | 1851 | let mayLoad = 1 in |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1852 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 1853 | (outs _.KRC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 1854 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1855 | "vcmp"#_.Suffix, |
| 1856 | "$cc, $src2, $src1", "$src1, $src2, $cc">, |
| 1857 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
| 1858 | |
| 1859 | defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1860 | (outs _.KRC:$dst), |
| 1861 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1862 | "vcmp"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 1863 | "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">, |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1864 | EVEX_4V, EVEX_B; |
| 1865 | }// let isAsmParserOnly = 1, hasSideEffects = 0 |
| 1866 | |
| 1867 | let isCodeGenOnly = 1 in { |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 1868 | let isCommutable = 1 in |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1869 | def rr : AVX512Ii8<0xC2, MRMSrcReg, |
| 1870 | (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc), |
| 1871 | !strconcat("vcmp${cc}", _.Suffix, |
| 1872 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1873 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, |
| 1874 | _.FRC:$src2, |
| 1875 | imm:$cc))], |
| 1876 | IIC_SSE_ALU_F32S_RR>, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 1877 | def rm : AVX512Ii8<0xC2, MRMSrcMem, |
| 1878 | (outs _.KRC:$dst), |
| 1879 | (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 1880 | !strconcat("vcmp${cc}", _.Suffix, |
| 1881 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1882 | [(set _.KRC:$dst, (OpNode _.FRC:$src1, |
| 1883 | (_.ScalarLdFrag addr:$src2), |
| 1884 | imm:$cc))], |
| 1885 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1886 | } |
| 1887 | } |
| 1888 | |
| 1889 | let Predicates = [HasAVX512] in { |
Craig Topper | d890db6 | 2017-02-21 04:26:04 +0000 | [diff] [blame] | 1890 | let ExeDomain = SSEPackedSingle in |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1891 | defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd>, |
| 1892 | AVX512XSIi8Base; |
Craig Topper | d890db6 | 2017-02-21 04:26:04 +0000 | [diff] [blame] | 1893 | let ExeDomain = SSEPackedDouble in |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 1894 | defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd>, |
| 1895 | AVX512XDIi8Base, VEX_W; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1896 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1897 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1898 | multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1899 | X86VectorVTInfo _, bit IsCommutable> { |
| 1900 | let isCommutable = IsCommutable in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1901 | def rr : AVX512BI<opc, MRMSrcReg, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1902 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2), |
| 1903 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1904 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1905 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
| 1906 | def rm : AVX512BI<opc, MRMSrcMem, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1907 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2), |
| 1908 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1909 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1910 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1911 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Craig Topper | e1d8103 | 2017-06-13 07:13:47 +0000 | [diff] [blame] | 1912 | let isCommutable = IsCommutable in |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1913 | def rrk : AVX512BI<opc, MRMSrcReg, |
| 1914 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1915 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1916 | "$dst {${mask}}, $src1, $src2}"), |
| 1917 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1918 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))], |
| 1919 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1920 | def rmk : AVX512BI<opc, MRMSrcMem, |
| 1921 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1922 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1923 | "$dst {${mask}}, $src1, $src2}"), |
| 1924 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1925 | (OpNode (_.VT _.RC:$src1), |
| 1926 | (_.VT (bitconvert |
| 1927 | (_.LdFrag addr:$src2))))))], |
| 1928 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1929 | } |
| 1930 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1931 | multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1932 | X86VectorVTInfo _, bit IsCommutable> : |
| 1933 | avx512_icmp_packed<opc, OpcodeStr, OpNode, _, IsCommutable> { |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1934 | def rmb : AVX512BI<opc, MRMSrcMem, |
| 1935 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1936 | !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst", |
| 1937 | "|$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1938 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1939 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))))], |
| 1940 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1941 | def rmbk : AVX512BI<opc, MRMSrcMem, |
| 1942 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
| 1943 | _.ScalarMemOp:$src2), |
| 1944 | !strconcat(OpcodeStr, |
| 1945 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1946 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1947 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1948 | (OpNode (_.VT _.RC:$src1), |
| 1949 | (X86VBroadcast |
| 1950 | (_.ScalarLdFrag addr:$src2)))))], |
| 1951 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1952 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1953 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1954 | multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1955 | AVX512VLVectorVTInfo VTInfo, Predicate prd, |
| 1956 | bit IsCommutable = 0> { |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1957 | let Predicates = [prd] in |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1958 | defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512, |
| 1959 | IsCommutable>, EVEX_V512; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1960 | |
| 1961 | let Predicates = [prd, HasVLX] in { |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1962 | defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256, |
| 1963 | IsCommutable>, EVEX_V256; |
| 1964 | defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128, |
| 1965 | IsCommutable>, EVEX_V128; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1966 | } |
| 1967 | } |
| 1968 | |
| 1969 | multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr, |
| 1970 | SDNode OpNode, AVX512VLVectorVTInfo VTInfo, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1971 | Predicate prd, bit IsCommutable = 0> { |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1972 | let Predicates = [prd] in |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1973 | defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, |
| 1974 | IsCommutable>, EVEX_V512; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1975 | |
| 1976 | let Predicates = [prd, HasVLX] in { |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1977 | defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, |
| 1978 | IsCommutable>, EVEX_V256; |
| 1979 | defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, |
| 1980 | IsCommutable>, EVEX_V128; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1981 | } |
| 1982 | } |
| 1983 | |
| 1984 | defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1985 | avx512vl_i8_info, HasBWI, 1>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 1986 | EVEX_CD8<8, CD8VF>, VEX_WIG; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1987 | |
| 1988 | defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1989 | avx512vl_i16_info, HasBWI, 1>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 1990 | EVEX_CD8<16, CD8VF>, VEX_WIG; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1991 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1992 | defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1993 | avx512vl_i32_info, HasAVX512, 1>, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1994 | EVEX_CD8<32, CD8VF>; |
| 1995 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1996 | defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm, |
Craig Topper | 392cd03 | 2016-09-03 16:28:03 +0000 | [diff] [blame] | 1997 | avx512vl_i64_info, HasAVX512, 1>, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1998 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1999 | |
| 2000 | defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm, |
| 2001 | avx512vl_i8_info, HasBWI>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 2002 | EVEX_CD8<8, CD8VF>, VEX_WIG; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2003 | |
| 2004 | defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm, |
| 2005 | avx512vl_i16_info, HasBWI>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 2006 | EVEX_CD8<16, CD8VF>, VEX_WIG; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2007 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2008 | defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2009 | avx512vl_i32_info, HasAVX512>, |
| 2010 | EVEX_CD8<32, CD8VF>; |
| 2011 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2012 | defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 2013 | avx512vl_i64_info, HasAVX512>, |
| 2014 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2015 | |
Craig Topper | a88306e | 2017-10-10 06:36:46 +0000 | [diff] [blame] | 2016 | // Transforms to swizzle an immediate to help matching memory operand in first |
| 2017 | // operand. |
| 2018 | def CommutePCMPCC : SDNodeXForm<imm, [{ |
| 2019 | uint8_t Imm = N->getZExtValue() & 0x7; |
| 2020 | switch (Imm) { |
| 2021 | default: llvm_unreachable("Unreachable!"); |
| 2022 | case 0x01: Imm = 0x06; break; // LT -> NLE |
| 2023 | case 0x02: Imm = 0x05; break; // LE -> NLT |
| 2024 | case 0x05: Imm = 0x02; break; // NLT -> LE |
| 2025 | case 0x06: Imm = 0x01; break; // NLE -> LT |
| 2026 | case 0x00: // EQ |
| 2027 | case 0x03: // FALSE |
| 2028 | case 0x04: // NE |
| 2029 | case 0x07: // TRUE |
| 2030 | break; |
| 2031 | } |
| 2032 | return getI8Imm(Imm, SDLoc(N)); |
| 2033 | }]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2034 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2035 | multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode, |
| 2036 | X86VectorVTInfo _> { |
Craig Topper | 149e6bd | 2016-09-09 01:36:10 +0000 | [diff] [blame] | 2037 | let isCommutable = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2038 | def rri : AVX512AIi8<opc, MRMSrcReg, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2039 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 2040 | !strconcat("vpcmp${cc}", Suffix, |
| 2041 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2042 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 2043 | imm:$cc))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2044 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
| 2045 | def rmi : AVX512AIi8<opc, MRMSrcMem, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2046 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 2047 | !strconcat("vpcmp${cc}", Suffix, |
| 2048 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2049 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 2050 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 2051 | imm:$cc))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2052 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Craig Topper | 8b87676 | 2017-06-13 07:13:50 +0000 | [diff] [blame] | 2053 | let isCommutable = 1 in |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2054 | def rrik : AVX512AIi8<opc, MRMSrcReg, |
| 2055 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2056 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2057 | !strconcat("vpcmp${cc}", Suffix, |
| 2058 | "\t{$src2, $src1, $dst {${mask}}|", |
| 2059 | "$dst {${mask}}, $src1, $src2}"), |
| 2060 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 2061 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 2062 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2063 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2064 | def rmik : AVX512AIi8<opc, MRMSrcMem, |
| 2065 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2066 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2067 | !strconcat("vpcmp${cc}", Suffix, |
| 2068 | "\t{$src2, $src1, $dst {${mask}}|", |
| 2069 | "$dst {${mask}}, $src1, $src2}"), |
| 2070 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 2071 | (OpNode (_.VT _.RC:$src1), |
| 2072 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 2073 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2074 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
| 2075 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2076 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 2077 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2078 | def rri_alt : AVX512AIi8<opc, MRMSrcReg, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2079 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2080 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 2081 | "$dst, $src1, $src2, $cc}"), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 2082 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 2083 | let mayLoad = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2084 | def rmi_alt : AVX512AIi8<opc, MRMSrcMem, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2085 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2086 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 2087 | "$dst, $src1, $src2, $cc}"), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 2088 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2089 | def rrik_alt : AVX512AIi8<opc, MRMSrcReg, |
| 2090 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2091 | u8imm:$cc), |
Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 2092 | !strconcat("vpcmp", Suffix, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2093 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 2094 | "$dst {${mask}}, $src1, $src2, $cc}"), |
| 2095 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 2096 | let mayLoad = 1 in |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2097 | def rmik_alt : AVX512AIi8<opc, MRMSrcMem, |
| 2098 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2099 | u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2100 | !strconcat("vpcmp", Suffix, |
| 2101 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 2102 | "$dst {${mask}}, $src1, $src2, $cc}"), |
Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 2103 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2104 | } |
Craig Topper | a88306e | 2017-10-10 06:36:46 +0000 | [diff] [blame] | 2105 | |
| 2106 | def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)), |
| 2107 | (_.VT _.RC:$src1), imm:$cc), |
| 2108 | (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2, |
| 2109 | (CommutePCMPCC imm:$cc))>; |
| 2110 | |
| 2111 | def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)), |
| 2112 | (_.VT _.RC:$src1), imm:$cc)), |
| 2113 | (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask, |
| 2114 | _.RC:$src1, addr:$src2, |
| 2115 | (CommutePCMPCC imm:$cc))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2116 | } |
| 2117 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2118 | multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode, |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2119 | X86VectorVTInfo _> : |
| 2120 | avx512_icmp_cc<opc, Suffix, OpNode, _> { |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2121 | def rmib : AVX512AIi8<opc, MRMSrcMem, |
| 2122 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2123 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2124 | !strconcat("vpcmp${cc}", Suffix, |
| 2125 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 2126 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 2127 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 2128 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 2129 | imm:$cc))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2130 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 2131 | def rmibk : AVX512AIi8<opc, MRMSrcMem, |
| 2132 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 2133 | _.ScalarMemOp:$src2, AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2134 | !strconcat("vpcmp${cc}", Suffix, |
| 2135 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 2136 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 2137 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 2138 | (OpNode (_.VT _.RC:$src1), |
| 2139 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 2140 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2141 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2142 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2143 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 2144 | let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in { |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2145 | def rmib_alt : AVX512AIi8<opc, MRMSrcMem, |
| 2146 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2147 | u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2148 | !strconcat("vpcmp", Suffix, |
| 2149 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 2150 | "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 2151 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 2152 | def rmibk_alt : AVX512AIi8<opc, MRMSrcMem, |
| 2153 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2154 | _.ScalarMemOp:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2155 | !strconcat("vpcmp", Suffix, |
| 2156 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 2157 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 2158 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
| 2159 | } |
Craig Topper | a88306e | 2017-10-10 06:36:46 +0000 | [diff] [blame] | 2160 | |
| 2161 | def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
| 2162 | (_.VT _.RC:$src1), imm:$cc), |
| 2163 | (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2, |
| 2164 | (CommutePCMPCC imm:$cc))>; |
| 2165 | |
| 2166 | def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast |
| 2167 | (_.ScalarLdFrag addr:$src2)), |
| 2168 | (_.VT _.RC:$src1), imm:$cc)), |
| 2169 | (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask, |
| 2170 | _.RC:$src1, addr:$src2, |
| 2171 | (CommutePCMPCC imm:$cc))>; |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2172 | } |
| 2173 | |
| 2174 | multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 2175 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 2176 | let Predicates = [prd] in |
| 2177 | defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512; |
| 2178 | |
| 2179 | let Predicates = [prd, HasVLX] in { |
| 2180 | defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256; |
| 2181 | defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128; |
| 2182 | } |
| 2183 | } |
| 2184 | |
| 2185 | multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 2186 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 2187 | let Predicates = [prd] in |
| 2188 | defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>, |
| 2189 | EVEX_V512; |
| 2190 | |
| 2191 | let Predicates = [prd, HasVLX] in { |
| 2192 | defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>, |
| 2193 | EVEX_V256; |
| 2194 | defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>, |
| 2195 | EVEX_V128; |
| 2196 | } |
| 2197 | } |
| 2198 | |
| 2199 | defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info, |
| 2200 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 2201 | defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info, |
| 2202 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 2203 | |
| 2204 | defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info, |
| 2205 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 2206 | defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info, |
| 2207 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 2208 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2209 | defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2210 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2211 | defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2212 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
| 2213 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2214 | defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2215 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 2216 | defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 2217 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2218 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2219 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2220 | multiclass avx512_vcmp_common<X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2221 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2222 | defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 2223 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc), |
| 2224 | "vcmp${cc}"#_.Suffix, |
| 2225 | "$src2, $src1", "$src1, $src2", |
| 2226 | (X86cmpm (_.VT _.RC:$src1), |
| 2227 | (_.VT _.RC:$src2), |
Craig Topper | 225da2c | 2016-08-27 05:22:15 +0000 | [diff] [blame] | 2228 | imm:$cc), 1>; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2229 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2230 | defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 2231 | (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc), |
| 2232 | "vcmp${cc}"#_.Suffix, |
| 2233 | "$src2, $src1", "$src1, $src2", |
| 2234 | (X86cmpm (_.VT _.RC:$src1), |
| 2235 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 2236 | imm:$cc)>; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2237 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2238 | defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 2239 | (outs _.KRC:$dst), |
| 2240 | (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 2241 | "vcmp${cc}"#_.Suffix, |
| 2242 | "${src2}"##_.BroadcastStr##", $src1", |
| 2243 | "$src1, ${src2}"##_.BroadcastStr, |
| 2244 | (X86cmpm (_.VT _.RC:$src1), |
| 2245 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 2246 | imm:$cc)>,EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2247 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 2248 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2249 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 2250 | (outs _.KRC:$dst), |
| 2251 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 2252 | "vcmp"#_.Suffix, |
| 2253 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 2254 | |
| 2255 | let mayLoad = 1 in { |
| 2256 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 2257 | (outs _.KRC:$dst), |
| 2258 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
| 2259 | "vcmp"#_.Suffix, |
| 2260 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 2261 | |
| 2262 | defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 2263 | (outs _.KRC:$dst), |
| 2264 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), |
| 2265 | "vcmp"#_.Suffix, |
| 2266 | "$cc, ${src2}"##_.BroadcastStr##", $src1", |
| 2267 | "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B; |
| 2268 | } |
Craig Topper | 6195698 | 2017-09-30 17:02:39 +0000 | [diff] [blame] | 2269 | } |
| 2270 | |
| 2271 | // Patterns for selecting with loads in other operand. |
| 2272 | def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1), |
| 2273 | CommutableCMPCC:$cc), |
| 2274 | (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2, |
| 2275 | imm:$cc)>; |
| 2276 | |
| 2277 | def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2), |
| 2278 | (_.VT _.RC:$src1), |
| 2279 | CommutableCMPCC:$cc)), |
| 2280 | (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask, |
| 2281 | _.RC:$src1, addr:$src2, |
| 2282 | imm:$cc)>; |
| 2283 | |
| 2284 | def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
| 2285 | (_.VT _.RC:$src1), CommutableCMPCC:$cc), |
| 2286 | (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2, |
| 2287 | imm:$cc)>; |
| 2288 | |
| 2289 | def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast |
| 2290 | (_.ScalarLdFrag addr:$src2)), |
| 2291 | (_.VT _.RC:$src1), |
| 2292 | CommutableCMPCC:$cc)), |
| 2293 | (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask, |
| 2294 | _.RC:$src1, addr:$src2, |
| 2295 | imm:$cc)>; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2296 | } |
| 2297 | |
| 2298 | multiclass avx512_vcmp_sae<X86VectorVTInfo _> { |
| 2299 | // comparison code form (VCMP[EQ/LT/LE/...] |
| 2300 | defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 2301 | (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 2302 | "vcmp${cc}"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 2303 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2304 | (X86cmpmRnd (_.VT _.RC:$src1), |
| 2305 | (_.VT _.RC:$src2), |
| 2306 | imm:$cc, |
| 2307 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 2308 | |
| 2309 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| 2310 | defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 2311 | (outs _.KRC:$dst), |
| 2312 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 2313 | "vcmp"#_.Suffix, |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 2314 | "$cc, {sae}, $src2, $src1", |
| 2315 | "$src1, $src2, {sae}, $cc">, EVEX_B; |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2316 | } |
| 2317 | } |
| 2318 | |
| 2319 | multiclass avx512_vcmp<AVX512VLVectorVTInfo _> { |
| 2320 | let Predicates = [HasAVX512] in { |
| 2321 | defm Z : avx512_vcmp_common<_.info512>, |
| 2322 | avx512_vcmp_sae<_.info512>, EVEX_V512; |
| 2323 | |
| 2324 | } |
| 2325 | let Predicates = [HasAVX512,HasVLX] in { |
| 2326 | defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128; |
| 2327 | defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2328 | } |
| 2329 | } |
| 2330 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2331 | defm VCMPPD : avx512_vcmp<avx512vl_f64_info>, |
| 2332 | AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 2333 | defm VCMPPS : avx512_vcmp<avx512vl_f32_info>, |
| 2334 | AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2335 | |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 2336 | |
Craig Topper | 6195698 | 2017-09-30 17:02:39 +0000 | [diff] [blame] | 2337 | // Patterns to select fp compares with load as first operand. |
| 2338 | let Predicates = [HasAVX512] in { |
| 2339 | def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1, |
| 2340 | CommutableCMPCC:$cc)), |
| 2341 | (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>; |
| 2342 | |
| 2343 | def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1, |
| 2344 | CommutableCMPCC:$cc)), |
| 2345 | (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>; |
| 2346 | } |
| 2347 | |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2348 | // ---------------------------------------------------------------- |
| 2349 | // FPClass |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2350 | //handle fpclass instruction mask = op(reg_scalar,imm) |
| 2351 | // op(mem_scalar,imm) |
| 2352 | multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 2353 | X86VectorVTInfo _, Predicate prd> { |
| 2354 | let Predicates = [prd] in { |
Craig Topper | 702097d | 2017-08-20 18:30:24 +0000 | [diff] [blame] | 2355 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2356 | (ins _.RC:$src1, i32u8imm:$src2), |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2357 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2358 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), |
| 2359 | (i32 imm:$src2)))], NoItinerary>; |
| 2360 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 2361 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), |
| 2362 | OpcodeStr##_.Suffix# |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2363 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2364 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2365 | (OpNode (_.VT _.RC:$src1), |
| 2366 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2367 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
Craig Topper | 702097d | 2017-08-20 18:30:24 +0000 | [diff] [blame] | 2368 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2369 | OpcodeStr##_.Suffix## |
| 2370 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 2371 | [(set _.KRC:$dst, |
Craig Topper | 702097d | 2017-08-20 18:30:24 +0000 | [diff] [blame] | 2372 | (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))), |
Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2373 | (i32 imm:$src2)))], NoItinerary>; |
| 2374 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
Craig Topper | 702097d | 2017-08-20 18:30:24 +0000 | [diff] [blame] | 2375 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2), |
Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2376 | OpcodeStr##_.Suffix## |
| 2377 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| 2378 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
Craig Topper | 702097d | 2017-08-20 18:30:24 +0000 | [diff] [blame] | 2379 | (OpNode (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src1))), |
Craig Topper | 63801df | 2017-02-19 21:44:35 +0000 | [diff] [blame] | 2380 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2381 | } |
| 2382 | } |
| 2383 | |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2384 | //handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm) |
| 2385 | // fpclass(reg_vec, mem_vec, imm) |
| 2386 | // fpclass(reg_vec, broadcast(eltVt), imm) |
| 2387 | multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 2388 | X86VectorVTInfo _, string mem, string broadcast>{ |
| 2389 | def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 2390 | (ins _.RC:$src1, i32u8imm:$src2), |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2391 | OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2392 | [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1), |
| 2393 | (i32 imm:$src2)))], NoItinerary>; |
| 2394 | def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst), |
| 2395 | (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2), |
| 2396 | OpcodeStr##_.Suffix# |
Craig Topper | 048e700 | 2016-01-08 06:09:20 +0000 | [diff] [blame] | 2397 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2398 | [(set _.KRC:$dst,(or _.KRCWM:$mask, |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2399 | (OpNode (_.VT _.RC:$src1), |
| 2400 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2401 | def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2402 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 2403 | OpcodeStr##_.Suffix##mem# |
| 2404 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2405 | [(set _.KRC:$dst,(OpNode |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2406 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 2407 | (i32 imm:$src2)))], NoItinerary>; |
| 2408 | def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2409 | (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2), |
| 2410 | OpcodeStr##_.Suffix##mem# |
| 2411 | "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2412 | [(set _.KRC:$dst, (or _.KRCWM:$mask, (OpNode |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2413 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 2414 | (i32 imm:$src2))))], NoItinerary>, EVEX_K; |
| 2415 | def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2416 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 2417 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## |
| 2418 | _.BroadcastStr##", $dst|$dst, ${src1}" |
| 2419 | ##_.BroadcastStr##", $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2420 | [(set _.KRC:$dst,(OpNode |
| 2421 | (_.VT (X86VBroadcast |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2422 | (_.ScalarLdFrag addr:$src1))), |
| 2423 | (i32 imm:$src2)))], NoItinerary>,EVEX_B; |
| 2424 | def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst), |
| 2425 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 2426 | OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"## |
| 2427 | _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"## |
| 2428 | _.BroadcastStr##", $src2}", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2429 | [(set _.KRC:$dst,(or _.KRCWM:$mask, (OpNode |
| 2430 | (_.VT (X86VBroadcast |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2431 | (_.ScalarLdFrag addr:$src1))), |
| 2432 | (i32 imm:$src2))))], NoItinerary>, |
| 2433 | EVEX_B, EVEX_K; |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2434 | } |
| 2435 | |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2436 | multiclass avx512_vector_fpclass_all<string OpcodeStr, |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2437 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd, |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2438 | string broadcast>{ |
| 2439 | let Predicates = [prd] in { |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2440 | defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info512, "{z}", |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2441 | broadcast>, EVEX_V512; |
| 2442 | } |
| 2443 | let Predicates = [prd, HasVLX] in { |
| 2444 | defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info128, "{x}", |
| 2445 | broadcast>, EVEX_V128; |
| 2446 | defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, _.info256, "{y}", |
| 2447 | broadcast>, EVEX_V256; |
| 2448 | } |
| 2449 | } |
| 2450 | |
| 2451 | multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2452 | bits<8> opcScalar, SDNode VecOpNode, SDNode ScalarOpNode, Predicate prd>{ |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 2453 | defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2454 | VecOpNode, prd, "{l}">, EVEX_CD8<32, CD8VF>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 2455 | defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec, |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2456 | VecOpNode, prd, "{q}">,EVEX_CD8<64, CD8VF> , VEX_W; |
| 2457 | defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, |
| 2458 | f32x_info, prd>, EVEX_CD8<32, CD8VT1>; |
| 2459 | defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode, |
| 2460 | f64x_info, prd>, EVEX_CD8<64, CD8VT1>, VEX_W; |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2461 | } |
| 2462 | |
Asaf Badouh | 696e8e0 | 2015-10-18 11:04:38 +0000 | [diff] [blame] | 2463 | defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass, |
| 2464 | X86Vfpclasss, HasDQI>, AVX512AIi8Base,EVEX; |
Asaf Badouh | 572bbce | 2015-09-20 08:46:07 +0000 | [diff] [blame] | 2465 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame] | 2466 | //----------------------------------------------------------------- |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2467 | // Mask register copy, including |
| 2468 | // - copy between mask registers |
| 2469 | // - load/store mask registers |
| 2470 | // - copy from GPR to mask register and vice versa |
| 2471 | // |
| 2472 | multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk, |
| 2473 | string OpcodeStr, RegisterClass KRC, |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2474 | ValueType vvt, X86MemOperand x86memop> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 2475 | let hasSideEffects = 0 in |
| 2476 | def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
| 2477 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
| 2478 | def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src), |
| 2479 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 2480 | [(set KRC:$dst, (vvt (load addr:$src)))]>; |
| 2481 | def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src), |
| 2482 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 2483 | [(store KRC:$src, addr:$dst)]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2484 | } |
| 2485 | |
| 2486 | multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk, |
| 2487 | string OpcodeStr, |
| 2488 | RegisterClass KRC, RegisterClass GRC> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 2489 | let hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2490 | def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2491 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2492 | def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2493 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2494 | } |
| 2495 | } |
| 2496 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2497 | let Predicates = [HasDQI] in |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2498 | defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2499 | avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>, |
| 2500 | VEX, PD; |
| 2501 | |
| 2502 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2503 | defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2504 | avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 2505 | VEX, PS; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2506 | |
| 2507 | let Predicates = [HasBWI] in { |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2508 | defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>, |
| 2509 | VEX, PD, VEX_W; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2510 | defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>, |
| 2511 | VEX, XD; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2512 | defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>, |
| 2513 | VEX, PS, VEX_W; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2514 | defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>, |
| 2515 | VEX, XD, VEX_W; |
| 2516 | } |
| 2517 | |
| 2518 | // GR from/to mask register |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2519 | def : Pat<(v16i1 (bitconvert (i16 GR16:$src))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2520 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2521 | def : Pat<(i16 (bitconvert (v16i1 VK16:$src))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2522 | (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2523 | |
| 2524 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2525 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2526 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2527 | (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2528 | |
| 2529 | def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))), |
Igor Breger | a2f8ca9 | 2016-09-05 08:26:51 +0000 | [diff] [blame] | 2530 | (KMOVWrk VK16:$src)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2531 | def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2532 | (COPY_TO_REGCLASS VK16:$src, GR32)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2533 | |
| 2534 | def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2535 | (MOVZX32rr8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit))>, Requires<[NoDQI]>; |
Igor Breger | a2f8ca9 | 2016-09-05 08:26:51 +0000 | [diff] [blame] | 2536 | def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))), |
| 2537 | (KMOVBrk VK8:$src)>, Requires<[HasDQI]>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2538 | def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 2539 | (COPY_TO_REGCLASS VK8:$src, GR32)>; |
Elena Demikhovsky | dca03be | 2016-08-07 13:05:58 +0000 | [diff] [blame] | 2540 | |
| 2541 | def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), |
| 2542 | (COPY_TO_REGCLASS GR32:$src, VK32)>; |
| 2543 | def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), |
| 2544 | (COPY_TO_REGCLASS VK32:$src, GR32)>; |
| 2545 | def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), |
| 2546 | (COPY_TO_REGCLASS GR64:$src, VK64)>; |
| 2547 | def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), |
| 2548 | (COPY_TO_REGCLASS VK64:$src, GR64)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2549 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2550 | // Load/store kreg |
| 2551 | let Predicates = [HasDQI] in { |
| 2552 | def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst), |
| 2553 | (KMOVBmk addr:$dst, VK8:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2554 | def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))), |
| 2555 | (KMOVBkm addr:$src)>; |
Elena Demikhovsky | 9f83c73 | 2015-09-02 09:20:58 +0000 | [diff] [blame] | 2556 | |
| 2557 | def : Pat<(store VK4:$src, addr:$dst), |
| 2558 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK4:$src, VK8))>; |
| 2559 | def : Pat<(store VK2:$src, addr:$dst), |
| 2560 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK2:$src, VK8))>; |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2561 | def : Pat<(store VK1:$src, addr:$dst), |
| 2562 | (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>; |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2563 | |
| 2564 | def : Pat<(v2i1 (load addr:$src)), |
| 2565 | (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>; |
| 2566 | def : Pat<(v4i1 (load addr:$src)), |
| 2567 | (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2568 | } |
| 2569 | let Predicates = [HasAVX512, NoDQI] in { |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2570 | def : Pat<(store VK1:$src, addr:$dst), |
| 2571 | (MOV8mr addr:$dst, |
Craig Topper | d9f5135 | 2017-03-29 07:31:56 +0000 | [diff] [blame] | 2572 | (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK1:$src, GR32)), |
| 2573 | sub_8bit)))>; |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2574 | def : Pat<(store VK2:$src, addr:$dst), |
| 2575 | (MOV8mr addr:$dst, |
Craig Topper | d9f5135 | 2017-03-29 07:31:56 +0000 | [diff] [blame] | 2576 | (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK2:$src, GR32)), |
| 2577 | sub_8bit)))>; |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2578 | def : Pat<(store VK4:$src, addr:$dst), |
| 2579 | (MOV8mr addr:$dst, |
Craig Topper | d9f5135 | 2017-03-29 07:31:56 +0000 | [diff] [blame] | 2580 | (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK4:$src, GR32)), |
| 2581 | sub_8bit)))>; |
Igor Breger | d6c187b | 2016-01-27 08:43:25 +0000 | [diff] [blame] | 2582 | def : Pat<(store VK8:$src, addr:$dst), |
| 2583 | (MOV8mr addr:$dst, |
Craig Topper | d9f5135 | 2017-03-29 07:31:56 +0000 | [diff] [blame] | 2584 | (i8 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), |
| 2585 | sub_8bit)))>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 2586 | |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2587 | def : Pat<(v8i1 (load addr:$src)), |
Craig Topper | 99e30e6 | 2016-06-14 03:13:00 +0000 | [diff] [blame] | 2588 | (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>; |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2589 | def : Pat<(v2i1 (load addr:$src)), |
Craig Topper | 99e30e6 | 2016-06-14 03:13:00 +0000 | [diff] [blame] | 2590 | (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK2)>; |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2591 | def : Pat<(v4i1 (load addr:$src)), |
Craig Topper | 99e30e6 | 2016-06-14 03:13:00 +0000 | [diff] [blame] | 2592 | (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK4)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2593 | } |
Elena Demikhovsky | 5e426f7 | 2016-04-03 08:41:12 +0000 | [diff] [blame] | 2594 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2595 | let Predicates = [HasAVX512] in { |
| 2596 | def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2597 | (KMOVWmk addr:$dst, VK16:$src)>; |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2598 | def : Pat<(v1i1 (load addr:$src)), |
Craig Topper | 34d9707 | 2016-06-14 03:13:03 +0000 | [diff] [blame] | 2599 | (COPY_TO_REGCLASS (AND32ri8 (MOVZX32rm8 addr:$src), (i32 1)), VK1)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2600 | def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))), |
| 2601 | (KMOVWkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2602 | } |
| 2603 | let Predicates = [HasBWI] in { |
| 2604 | def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst), |
| 2605 | (KMOVDmk addr:$dst, VK32:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2606 | def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))), |
| 2607 | (KMOVDkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2608 | def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst), |
| 2609 | (KMOVQmk addr:$dst, VK64:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 2610 | def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))), |
| 2611 | (KMOVQkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2612 | } |
Elena Demikhovsky | c5f6726 | 2013-12-17 08:33:15 +0000 | [diff] [blame] | 2613 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2614 | let Predicates = [HasAVX512] in { |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2615 | multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> { |
| 2616 | def : Pat<(maskVT (scalar_to_vector GR32:$src)), |
| 2617 | (COPY_TO_REGCLASS GR32:$src, maskRC)>; |
Elena Demikhovsky | 6e9b160 | 2016-07-31 06:48:01 +0000 | [diff] [blame] | 2618 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2619 | def : Pat<(i32 (X86Vextract maskRC:$src, (iPTR 0))), |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2620 | (COPY_TO_REGCLASS maskRC:$src, GR32)>; |
Elena Demikhovsky | 6e9b160 | 2016-07-31 06:48:01 +0000 | [diff] [blame] | 2621 | |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2622 | def : Pat<(maskVT (scalar_to_vector GR8:$src)), |
| 2623 | (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>; |
Elena Demikhovsky | b906df9 | 2016-09-13 07:57:00 +0000 | [diff] [blame] | 2624 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2625 | def : Pat<(i8 (X86Vextract maskRC:$src, (iPTR 0))), |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2626 | (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS maskRC:$src, GR32)), sub_8bit)>; |
Elena Demikhovsky | b906df9 | 2016-09-13 07:57:00 +0000 | [diff] [blame] | 2627 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 2628 | def : Pat<(i32 (anyext (i8 (X86Vextract maskRC:$src, (iPTR 0))))), |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2629 | (COPY_TO_REGCLASS maskRC:$src, GR32)>; |
| 2630 | } |
Elena Demikhovsky | 6e9b160 | 2016-07-31 06:48:01 +0000 | [diff] [blame] | 2631 | |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2632 | defm : operation_gpr_mask_copy_lowering<VK1, v1i1>; |
| 2633 | defm : operation_gpr_mask_copy_lowering<VK2, v2i1>; |
| 2634 | defm : operation_gpr_mask_copy_lowering<VK4, v4i1>; |
| 2635 | defm : operation_gpr_mask_copy_lowering<VK8, v8i1>; |
| 2636 | defm : operation_gpr_mask_copy_lowering<VK16, v16i1>; |
| 2637 | defm : operation_gpr_mask_copy_lowering<VK32, v32i1>; |
| 2638 | defm : operation_gpr_mask_copy_lowering<VK64, v64i1>; |
Elena Demikhovsky | b906df9 | 2016-09-13 07:57:00 +0000 | [diff] [blame] | 2639 | |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2640 | def : Pat<(X86kshiftr (X86kshiftl (v1i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) , |
| 2641 | (COPY_TO_REGCLASS |
| 2642 | (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), |
| 2643 | GR8:$src, sub_8bit), (i32 1))), VK1)>; |
| 2644 | def : Pat<(X86kshiftr (X86kshiftl (v16i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) , |
| 2645 | (COPY_TO_REGCLASS |
| 2646 | (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), |
| 2647 | GR8:$src, sub_8bit), (i32 1))), VK16)>; |
| 2648 | def : Pat<(X86kshiftr (X86kshiftl (v8i1 (scalar_to_vector GR8:$src)), (i8 15)), (i8 15)) , |
| 2649 | (COPY_TO_REGCLASS |
| 2650 | (KMOVWkr (AND32ri8 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), |
| 2651 | GR8:$src, sub_8bit), (i32 1))), VK8)>; |
Igor Breger | b7e1f9d | 2015-09-20 15:15:10 +0000 | [diff] [blame] | 2652 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2653 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2654 | |
| 2655 | // Mask unary operation |
| 2656 | // - KNOT |
| 2657 | multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2658 | RegisterClass KRC, SDPatternOperator OpNode, |
| 2659 | Predicate prd> { |
| 2660 | let Predicates = [prd] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2661 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2662 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2663 | [(set KRC:$dst, (OpNode KRC:$src))]>; |
| 2664 | } |
| 2665 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2666 | multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr, |
| 2667 | SDPatternOperator OpNode> { |
| 2668 | defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
| 2669 | HasDQI>, VEX, PD; |
| 2670 | defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
| 2671 | HasAVX512>, VEX, PS; |
| 2672 | defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
| 2673 | HasBWI>, VEX, PD, VEX_W; |
| 2674 | defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
| 2675 | HasBWI>, VEX, PS, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2676 | } |
| 2677 | |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2678 | defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2679 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 2680 | // KNL does not support KMOVB, 8-bit mask is promoted to 16-bit |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2681 | let Predicates = [HasAVX512, NoDQI] in |
| 2682 | def : Pat<(vnot VK8:$src), |
| 2683 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>; |
| 2684 | |
| 2685 | def : Pat<(vnot VK4:$src), |
| 2686 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>; |
| 2687 | def : Pat<(vnot VK2:$src), |
| 2688 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2689 | |
| 2690 | // Mask binary operation |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2691 | // - KAND, KANDN, KOR, KXNOR, KXOR |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2692 | multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr, |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2693 | RegisterClass KRC, SDPatternOperator OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2694 | Predicate prd, bit IsCommutable> { |
| 2695 | let Predicates = [prd], isCommutable = IsCommutable in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2696 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2), |
| 2697 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2698 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2699 | [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>; |
| 2700 | } |
| 2701 | |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2702 | multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr, |
Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 2703 | SDPatternOperator OpNode, bit IsCommutable, |
| 2704 | Predicate prdW = HasAVX512> { |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2705 | defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2706 | HasDQI, IsCommutable>, VEX_4V, VEX_L, PD; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2707 | defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
Igor Breger | 59ac339 | 2015-08-31 11:50:23 +0000 | [diff] [blame] | 2708 | prdW, IsCommutable>, VEX_4V, VEX_L, PS; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2709 | defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2710 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 2711 | defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2712 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2713 | } |
| 2714 | |
| 2715 | def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>; |
| 2716 | def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>; |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2717 | // These nodes use 'vnot' instead of 'not' to support vectors. |
| 2718 | def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>; |
| 2719 | def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2720 | |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2721 | defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>; |
| 2722 | defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>; |
| 2723 | defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, 1>; |
| 2724 | defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>; |
| 2725 | defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, 0>; |
| 2726 | defm KADD : avx512_mask_binop_all<0x4A, "kadd", add, 1, HasDQI>; |
Elena Demikhovsky | b64d7e8 | 2013-12-25 10:06:40 +0000 | [diff] [blame] | 2727 | |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2728 | multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode, |
| 2729 | Instruction Inst> { |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2730 | // With AVX512F, 8-bit mask is promoted to 16-bit mask, |
| 2731 | // for the DQI set, this type is legal and KxxxB instruction is used |
| 2732 | let Predicates = [NoDQI] in |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2733 | def : Pat<(VOpNode VK8:$src1, VK8:$src2), |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2734 | (COPY_TO_REGCLASS |
| 2735 | (Inst (COPY_TO_REGCLASS VK8:$src1, VK16), |
| 2736 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; |
| 2737 | |
| 2738 | // All types smaller than 8 bits require conversion anyway |
| 2739 | def : Pat<(OpNode VK1:$src1, VK1:$src2), |
| 2740 | (COPY_TO_REGCLASS (Inst |
| 2741 | (COPY_TO_REGCLASS VK1:$src1, VK16), |
| 2742 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2743 | def : Pat<(VOpNode VK2:$src1, VK2:$src2), |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2744 | (COPY_TO_REGCLASS (Inst |
| 2745 | (COPY_TO_REGCLASS VK2:$src1, VK16), |
| 2746 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>; |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2747 | def : Pat<(VOpNode VK4:$src1, VK4:$src2), |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2748 | (COPY_TO_REGCLASS (Inst |
| 2749 | (COPY_TO_REGCLASS VK4:$src1, VK16), |
| 2750 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2751 | } |
| 2752 | |
Craig Topper | 7b9cc14 | 2016-11-03 06:04:28 +0000 | [diff] [blame] | 2753 | defm : avx512_binop_pat<and, and, KANDWrr>; |
| 2754 | defm : avx512_binop_pat<vandn, andn, KANDNWrr>; |
| 2755 | defm : avx512_binop_pat<or, or, KORWrr>; |
| 2756 | defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>; |
| 2757 | defm : avx512_binop_pat<xor, xor, KXORWrr>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2758 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2759 | // Mask unpacking |
Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2760 | multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT, |
| 2761 | RegisterClass KRCSrc, Predicate prd> { |
| 2762 | let Predicates = [prd] in { |
Craig Topper | ad2ce36 | 2016-01-05 07:44:08 +0000 | [diff] [blame] | 2763 | let hasSideEffects = 0 in |
Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2764 | def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst), |
| 2765 | (ins KRC:$src1, KRC:$src2), |
| 2766 | "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 2767 | VEX_4V, VEX_L; |
| 2768 | |
| 2769 | def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)), |
| 2770 | (!cast<Instruction>(NAME##rr) |
| 2771 | (COPY_TO_REGCLASS KRCSrc:$src2, KRC), |
| 2772 | (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>; |
| 2773 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2774 | } |
| 2775 | |
Igor Breger | a54a1a8 | 2015-09-08 13:10:00 +0000 | [diff] [blame] | 2776 | defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, HasAVX512>, PD; |
| 2777 | defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, HasBWI>, PS; |
| 2778 | defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, HasBWI>, PS, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2779 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2780 | // Mask bit testing |
| 2781 | multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2782 | SDNode OpNode, Predicate prd> { |
| 2783 | let Predicates = [prd], Defs = [EFLAGS] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2784 | def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2785 | !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2786 | [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>; |
| 2787 | } |
| 2788 | |
Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2789 | multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 2790 | Predicate prdW = HasAVX512> { |
| 2791 | defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, HasDQI>, |
| 2792 | VEX, PD; |
| 2793 | defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, prdW>, |
| 2794 | VEX, PS; |
| 2795 | defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, HasBWI>, |
| 2796 | VEX, PS, VEX_W; |
| 2797 | defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, HasBWI>, |
| 2798 | VEX, PD, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2799 | } |
| 2800 | |
| 2801 | defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>; |
Igor Breger | 5ea0a681 | 2015-08-31 13:30:19 +0000 | [diff] [blame] | 2802 | defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, HasDQI>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2803 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2804 | // Mask shift |
| 2805 | multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
| 2806 | SDNode OpNode> { |
| 2807 | let Predicates = [HasAVX512] in |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2808 | def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2809 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2810 | "\t{$imm, $src, $dst|$dst, $src, $imm}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2811 | [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>; |
| 2812 | } |
| 2813 | |
| 2814 | multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr, |
| 2815 | SDNode OpNode> { |
| 2816 | defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>, |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2817 | VEX, TAPD, VEX_W; |
| 2818 | let Predicates = [HasDQI] in |
| 2819 | defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>, |
| 2820 | VEX, TAPD; |
| 2821 | let Predicates = [HasBWI] in { |
| 2822 | defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>, |
| 2823 | VEX, TAPD, VEX_W; |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2824 | defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>, |
| 2825 | VEX, TAPD; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 2826 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2827 | } |
| 2828 | |
Craig Topper | 3b7e823 | 2017-01-30 00:06:01 +0000 | [diff] [blame] | 2829 | defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl>; |
| 2830 | defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2831 | |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2832 | multiclass axv512_icmp_packed_no_vlx_lowering<SDNode OpNode, string InstStr> { |
| 2833 | def : Pat<(v8i1 (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
| 2834 | (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrr) |
| 2835 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 2836 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), VK8)>; |
| 2837 | |
Craig Topper | eb5c411 | 2017-09-24 05:24:52 +0000 | [diff] [blame] | 2838 | def : Pat<(v8i1 (and VK8:$mask, |
| 2839 | (OpNode (v8i32 VR256X:$src1), (v8i32 VR256X:$src2)))), |
| 2840 | (COPY_TO_REGCLASS |
| 2841 | (!cast<Instruction>(InstStr##Zrrk) |
| 2842 | (COPY_TO_REGCLASS VK8:$mask, VK16), |
| 2843 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 2844 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm))), |
| 2845 | VK8)>; |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2846 | } |
| 2847 | |
| 2848 | multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr, |
| 2849 | AVX512VLVectorVTInfo _> { |
| 2850 | def : Pat<(v8i1 (OpNode (_.info256.VT VR256X:$src1), (_.info256.VT VR256X:$src2), imm:$cc)), |
| 2851 | (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrri) |
| 2852 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 2853 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)), |
| 2854 | imm:$cc), VK8)>; |
| 2855 | |
Craig Topper | eb5c411 | 2017-09-24 05:24:52 +0000 | [diff] [blame] | 2856 | def : Pat<(v8i1 (and VK8:$mask, (OpNode (_.info256.VT VR256X:$src1), |
| 2857 | (_.info256.VT VR256X:$src2), imm:$cc))), |
| 2858 | (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik) |
| 2859 | (COPY_TO_REGCLASS VK8:$mask, VK16), |
| 2860 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 2861 | (_.info512.VT (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)), |
| 2862 | imm:$cc), VK8)>; |
Ayman Musa | 721d97f | 2017-06-27 12:08:37 +0000 | [diff] [blame] | 2863 | } |
| 2864 | |
| 2865 | let Predicates = [HasAVX512, NoVLX] in { |
| 2866 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD">; |
| 2867 | defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm, "VPCMPEQD">; |
| 2868 | |
| 2869 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", avx512vl_f32_info>; |
| 2870 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", avx512vl_i32_info>; |
| 2871 | defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", avx512vl_i32_info>; |
| 2872 | } |
| 2873 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2874 | // Mask setting all 0s or 1s |
| 2875 | multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> { |
| 2876 | let Predicates = [HasAVX512] in |
| 2877 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in |
| 2878 | def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "", |
| 2879 | [(set KRC:$dst, (VT Val))]>; |
| 2880 | } |
| 2881 | |
| 2882 | multiclass avx512_mask_setop_w<PatFrag Val> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2883 | defm W : avx512_mask_setop<VK16, v16i1, Val>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2884 | defm D : avx512_mask_setop<VK32, v32i1, Val>; |
| 2885 | defm Q : avx512_mask_setop<VK64, v64i1, Val>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2886 | } |
| 2887 | |
| 2888 | defm KSET0 : avx512_mask_setop_w<immAllZerosV>; |
| 2889 | defm KSET1 : avx512_mask_setop_w<immAllOnesV>; |
| 2890 | |
| 2891 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. |
| 2892 | let Predicates = [HasAVX512] in { |
| 2893 | def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>; |
Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 2894 | def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>; |
| 2895 | def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>; |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2896 | def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2897 | def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2898 | def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>; |
| 2899 | def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>; |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2900 | def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2901 | } |
Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 2902 | |
| 2903 | // Patterns for kmask insert_subvector/extract_subvector to/from index=0 |
| 2904 | multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT, |
| 2905 | RegisterClass RC, ValueType VT> { |
| 2906 | def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))), |
| 2907 | (subVT (COPY_TO_REGCLASS RC:$src, subRC))>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2908 | |
Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 2909 | def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 2910 | (VT (COPY_TO_REGCLASS subRC:$src, RC))>; |
Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 2911 | } |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 2912 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>; |
| 2913 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>; |
| 2914 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>; |
| 2915 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>; |
| 2916 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>; |
| 2917 | defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>; |
Igor Breger | f1bd761 | 2016-03-06 07:46:03 +0000 | [diff] [blame] | 2918 | |
| 2919 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>; |
| 2920 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>; |
| 2921 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>; |
| 2922 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>; |
| 2923 | defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>; |
| 2924 | |
| 2925 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>; |
| 2926 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>; |
| 2927 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>; |
| 2928 | defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>; |
| 2929 | |
| 2930 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>; |
| 2931 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>; |
| 2932 | defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>; |
| 2933 | |
| 2934 | defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>; |
| 2935 | defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>; |
| 2936 | |
| 2937 | defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2938 | |
Elena Demikhovsky | 86c7b46 | 2015-05-27 14:09:33 +0000 | [diff] [blame] | 2939 | |
Michael Zuckerman | 9e58831 | 2017-10-31 10:00:19 +0000 | [diff] [blame] | 2940 | multiclass vextract_for_mask_to_mask<string InstrStr, X86KVectorVTInfo From, |
| 2941 | X86KVectorVTInfo To, Predicate prd> { |
| 2942 | let Predicates = [prd] in |
| 2943 | def : |
| 2944 | Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))), |
| 2945 | (To.KVT(COPY_TO_REGCLASS |
| 2946 | (!cast<Instruction>(InstrStr#"ri") From.KVT:$src, |
| 2947 | (i8 imm:$imm8)), To.KRC))>; |
| 2948 | } |
| 2949 | |
| 2950 | multiclass vextract_for_mask_to_mask_legal_w<X86KVectorVTInfo From, |
| 2951 | X86KVectorVTInfo To> { |
| 2952 | def : |
| 2953 | Pat<(To.KVT(extract_subvector(From.KVT From.KRC:$src), (iPTR imm:$imm8))), |
| 2954 | (To.KVT(COPY_TO_REGCLASS |
| 2955 | (KSHIFTRWri(COPY_TO_REGCLASS From.KRC:$src, VK16), |
| 2956 | (i8 imm:$imm8)), To.KRC))>; |
| 2957 | } |
| 2958 | |
| 2959 | defm : vextract_for_mask_to_mask_legal_w<v2i1_info, v1i1_info>; |
| 2960 | defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v1i1_info>; |
| 2961 | defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v1i1_info>; |
| 2962 | defm : vextract_for_mask_to_mask_legal_w<v4i1_info, v2i1_info>; |
| 2963 | defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v2i1_info>; |
| 2964 | defm : vextract_for_mask_to_mask_legal_w<v8i1_info, v4i1_info>; |
| 2965 | |
| 2966 | defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v1i1_info, HasAVX512>; |
| 2967 | defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v1i1_info, HasBWI>; |
| 2968 | defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v1i1_info, HasBWI>; |
| 2969 | defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v2i1_info, HasAVX512>; |
| 2970 | defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v2i1_info, HasBWI>; |
| 2971 | defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v2i1_info, HasBWI>; |
| 2972 | defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v4i1_info, HasAVX512>; |
| 2973 | defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v4i1_info, HasBWI>; |
| 2974 | defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v4i1_info, HasBWI>; |
| 2975 | defm : vextract_for_mask_to_mask<"KSHIFTRW", v16i1_info, v8i1_info, HasAVX512>; |
| 2976 | defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v8i1_info, HasBWI>; |
| 2977 | defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v8i1_info, HasBWI>; |
| 2978 | defm : vextract_for_mask_to_mask<"KSHIFTRD", v32i1_info, v16i1_info, HasBWI>; |
| 2979 | defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v16i1_info, HasBWI>; |
| 2980 | defm : vextract_for_mask_to_mask<"KSHIFTRQ", v64i1_info, v32i1_info, HasBWI>; |
Elena Demikhovsky | 9737e38 | 2014-03-02 09:19:44 +0000 | [diff] [blame] | 2981 | |
Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 2982 | // Patterns for kmask shift |
| 2983 | multiclass mask_shift_lowering<RegisterClass RC, ValueType VT> { |
Craig Topper | 3b7e823 | 2017-01-30 00:06:01 +0000 | [diff] [blame] | 2984 | def : Pat<(VT (X86kshiftl RC:$src, (i8 imm:$imm))), |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 2985 | (VT (COPY_TO_REGCLASS |
Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 2986 | (KSHIFTLWri (COPY_TO_REGCLASS RC:$src, VK16), |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 2987 | (I8Imm $imm)), |
Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 2988 | RC))>; |
Craig Topper | 3b7e823 | 2017-01-30 00:06:01 +0000 | [diff] [blame] | 2989 | def : Pat<(VT (X86kshiftr RC:$src, (i8 imm:$imm))), |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 2990 | (VT (COPY_TO_REGCLASS |
Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 2991 | (KSHIFTRWri (COPY_TO_REGCLASS RC:$src, VK16), |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 2992 | (I8Imm $imm)), |
Igor Breger | 8672408 | 2016-08-14 05:25:07 +0000 | [diff] [blame] | 2993 | RC))>; |
| 2994 | } |
| 2995 | |
| 2996 | defm : mask_shift_lowering<VK8, v8i1>, Requires<[HasAVX512, NoDQI]>; |
| 2997 | defm : mask_shift_lowering<VK4, v4i1>, Requires<[HasAVX512]>; |
| 2998 | defm : mask_shift_lowering<VK2, v2i1>, Requires<[HasAVX512]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2999 | //===----------------------------------------------------------------------===// |
| 3000 | // AVX-512 - Aligned and unaligned load and store |
| 3001 | // |
| 3002 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3003 | |
| 3004 | multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3005 | PatFrag ld_frag, PatFrag mload, |
Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3006 | bit NoRMPattern = 0, |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3007 | SDPatternOperator SelectOprr = vselect> { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3008 | let hasSideEffects = 0 in { |
| 3009 | def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3010 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3011 | _.ExeDomain>, EVEX; |
| 3012 | def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 3013 | (ins _.KRCWM:$mask, _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3014 | !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|", |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 3015 | "${dst} {${mask}} {z}, $src}"), |
Craig Topper | 5c46c75 | 2017-01-08 05:46:21 +0000 | [diff] [blame] | 3016 | [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask, |
Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 3017 | (_.VT _.RC:$src), |
| 3018 | _.ImmAllZerosV)))], _.ExeDomain>, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3019 | EVEX, EVEX_KZ; |
| 3020 | |
Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3021 | let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3022 | SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3023 | def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3024 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3025 | !if(NoRMPattern, [], |
| 3026 | [(set _.RC:$dst, |
| 3027 | (_.VT (bitconvert (ld_frag addr:$src))))]), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3028 | _.ExeDomain>, EVEX; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3029 | |
Craig Topper | 63e2cd6 | 2017-01-14 07:50:52 +0000 | [diff] [blame] | 3030 | let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3031 | def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 3032 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1), |
| 3033 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 3034 | "${dst} {${mask}}, $src1}"), |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3035 | [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3036 | (_.VT _.RC:$src1), |
| 3037 | (_.VT _.RC:$src0))))], _.ExeDomain>, |
| 3038 | EVEX, EVEX_K; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3039 | let SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3040 | def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 3041 | (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3042 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 3043 | "${dst} {${mask}}, $src1}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3044 | [(set _.RC:$dst, (_.VT |
| 3045 | (vselect _.KRCWM:$mask, |
| 3046 | (_.VT (bitconvert (ld_frag addr:$src1))), |
| 3047 | (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 3048 | } |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3049 | let SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3050 | def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 3051 | (ins _.KRCWM:$mask, _.MemOp:$src), |
| 3052 | OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"# |
| 3053 | "${dst} {${mask}} {z}, $src}", |
| 3054 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, |
| 3055 | (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))], |
| 3056 | _.ExeDomain>, EVEX, EVEX_KZ; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3057 | } |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3058 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)), |
| 3059 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 3060 | |
| 3061 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)), |
| 3062 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 3063 | |
| 3064 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))), |
| 3065 | (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0, |
| 3066 | _.KRCWM:$mask, addr:$ptr)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3067 | } |
| 3068 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3069 | multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr, |
| 3070 | AVX512VLVectorVTInfo _, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3071 | Predicate prd> { |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3072 | let Predicates = [prd] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3073 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3074 | masked_load_aligned512>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3075 | |
| 3076 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3077 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3078 | masked_load_aligned256>, EVEX_V256; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3079 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag, |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3080 | masked_load_aligned128>, EVEX_V128; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3081 | } |
| 3082 | } |
| 3083 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3084 | multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, |
| 3085 | AVX512VLVectorVTInfo _, |
| 3086 | Predicate prd, |
Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3087 | bit NoRMPattern = 0, |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3088 | SDPatternOperator SelectOprr = vselect> { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3089 | let Predicates = [prd] in |
| 3090 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag, |
Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3091 | masked_load_unaligned, NoRMPattern, |
| 3092 | SelectOprr>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3093 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3094 | let Predicates = [prd, HasVLX] in { |
| 3095 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag, |
Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3096 | masked_load_unaligned, NoRMPattern, |
| 3097 | SelectOprr>, EVEX_V256; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3098 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag, |
Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3099 | masked_load_unaligned, NoRMPattern, |
| 3100 | SelectOprr>, EVEX_V128; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3101 | } |
| 3102 | } |
| 3103 | |
| 3104 | multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3105 | PatFrag st_frag, PatFrag mstore, string Name, |
| 3106 | bit NoMRPattern = 0> { |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3107 | |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 3108 | let hasSideEffects = 0 in { |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3109 | def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src), |
| 3110 | OpcodeStr # ".s\t{$src, $dst|$dst, $src}", |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3111 | [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>; |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3112 | def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
| 3113 | (ins _.KRCWM:$mask, _.RC:$src), |
| 3114 | OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"# |
| 3115 | "${dst} {${mask}}, $src}", |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3116 | [], _.ExeDomain>, EVEX, EVEX_K, FoldGenData<Name#rrk>; |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3117 | def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3118 | (ins _.KRCWM:$mask, _.RC:$src), |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3119 | OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" # |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3120 | "${dst} {${mask}} {z}, $src}", |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3121 | [], _.ExeDomain>, EVEX, EVEX_KZ, FoldGenData<Name#rrkz>; |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 3122 | } |
Igor Breger | 81b79de | 2015-11-19 07:43:43 +0000 | [diff] [blame] | 3123 | |
Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3124 | let hasSideEffects = 0, mayStore = 1 in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3125 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3126 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3127 | !if(NoMRPattern, [], |
| 3128 | [(st_frag (_.VT _.RC:$src), addr:$dst)]), |
| 3129 | _.ExeDomain>, EVEX; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 3130 | def mrk : AVX512PI<opc, MRMDestMem, (outs), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3131 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
| 3132 | OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}", |
| 3133 | [], _.ExeDomain>, EVEX, EVEX_K; |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3134 | |
| 3135 | def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)), |
| 3136 | (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr, |
| 3137 | _.KRCWM:$mask, _.RC:$src)>; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 3138 | } |
| 3139 | |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3140 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3141 | multiclass avx512_store_vl< bits<8> opc, string OpcodeStr, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3142 | AVX512VLVectorVTInfo _, Predicate prd, |
Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3143 | string Name, bit NoMRPattern = 0> { |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3144 | let Predicates = [prd] in |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3145 | defm Z : avx512_store<opc, OpcodeStr, _.info512, store, |
Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3146 | masked_store_unaligned, Name#Z, NoMRPattern>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3147 | |
| 3148 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3149 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store, |
Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3150 | masked_store_unaligned, Name#Z256, |
| 3151 | NoMRPattern>, EVEX_V256; |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3152 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store, |
Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3153 | masked_store_unaligned, Name#Z128, |
| 3154 | NoMRPattern>, EVEX_V128; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3155 | } |
| 3156 | } |
| 3157 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3158 | multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3159 | AVX512VLVectorVTInfo _, Predicate prd, |
| 3160 | string Name> { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3161 | let Predicates = [prd] in |
Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3162 | defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3163 | masked_store_aligned512, Name#Z>, EVEX_V512; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3164 | |
| 3165 | let Predicates = [prd, HasVLX] in { |
Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3166 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3167 | masked_store_aligned256, Name#Z256>, EVEX_V256; |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 3168 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3169 | masked_store_aligned128, Name#Z128>, EVEX_V128; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3170 | } |
| 3171 | } |
| 3172 | |
| 3173 | defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info, |
| 3174 | HasAVX512>, |
| 3175 | avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3176 | HasAVX512, "VMOVAPS">, |
| 3177 | PS, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3178 | |
| 3179 | defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info, |
| 3180 | HasAVX512>, |
| 3181 | avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3182 | HasAVX512, "VMOVAPD">, |
| 3183 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3184 | |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3185 | defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512, |
Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3186 | 0, null_frag>, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3187 | avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512, |
| 3188 | "VMOVUPS">, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3189 | PS, EVEX_CD8<32, CD8VF>; |
| 3190 | |
Craig Topper | 4e7b888 | 2016-10-03 02:00:29 +0000 | [diff] [blame] | 3191 | defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, |
Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3192 | 0, null_frag>, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3193 | avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512, |
| 3194 | "VMOVUPD">, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3195 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3196 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3197 | defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info, |
| 3198 | HasAVX512>, |
| 3199 | avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3200 | HasAVX512, "VMOVDQA32">, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3201 | PD, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3202 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3203 | defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info, |
| 3204 | HasAVX512>, |
| 3205 | avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3206 | HasAVX512, "VMOVDQA64">, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3207 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3208 | |
Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3209 | defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI, 1>, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3210 | avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, |
Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3211 | HasBWI, "VMOVDQU8", 1>, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3212 | XD, EVEX_CD8<8, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3213 | |
Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3214 | defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI, 1>, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3215 | avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, |
Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3216 | HasBWI, "VMOVDQU16", 1>, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3217 | XD, VEX_W, EVEX_CD8<16, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3218 | |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3219 | defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512, |
Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3220 | 0, null_frag>, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3221 | avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3222 | HasAVX512, "VMOVDQU32">, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3223 | XS, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3224 | |
Craig Topper | c929349 | 2016-02-26 06:50:29 +0000 | [diff] [blame] | 3225 | defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512, |
Craig Topper | cb0e749 | 2017-07-31 17:35:44 +0000 | [diff] [blame] | 3226 | 0, null_frag>, |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 3227 | avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3228 | HasAVX512, "VMOVDQU64">, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3229 | XS, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 1f3ed41 | 2013-10-22 09:19:28 +0000 | [diff] [blame] | 3230 | |
Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3231 | // Special instructions to help with spilling when we don't have VLX. We need |
| 3232 | // to load or store from a ZMM register instead. These are converted in |
| 3233 | // expandPostRAPseudos. |
Craig Topper | eab23d3 | 2016-10-03 02:22:33 +0000 | [diff] [blame] | 3234 | let isReMaterializable = 1, canFoldAsLoad = 1, |
Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3235 | isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in { |
| 3236 | def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src), |
| 3237 | "", []>; |
| 3238 | def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src), |
| 3239 | "", []>; |
| 3240 | def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src), |
| 3241 | "", []>; |
| 3242 | def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src), |
| 3243 | "", []>; |
| 3244 | } |
| 3245 | |
| 3246 | let isPseudo = 1, mayStore = 1, hasSideEffects = 0 in { |
Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3247 | def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src), |
Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3248 | "", []>; |
Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3249 | def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src), |
Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3250 | "", []>; |
Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3251 | def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src), |
Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3252 | "", []>; |
Craig Topper | f3e671e | 2016-09-30 05:35:47 +0000 | [diff] [blame] | 3253 | def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src), |
Craig Topper | d875d6b | 2016-09-29 06:07:09 +0000 | [diff] [blame] | 3254 | "", []>; |
| 3255 | } |
| 3256 | |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3257 | def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3258 | (v8i64 VR512:$src))), |
Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 3259 | (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)), |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3260 | VK8), VR512:$src)>; |
| 3261 | |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3262 | def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 3263 | (v16i32 VR512:$src))), |
Igor Breger | 7a000f5 | 2016-01-21 14:18:11 +0000 | [diff] [blame] | 3264 | (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>; |
Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 3265 | |
Craig Topper | 33c550c | 2016-05-22 00:39:30 +0000 | [diff] [blame] | 3266 | // These patterns exist to prevent the above patterns from introducing a second |
| 3267 | // mask inversion when one already exists. |
| 3268 | def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)), |
| 3269 | (bc_v8i64 (v16i32 immAllZerosV)), |
| 3270 | (v8i64 VR512:$src))), |
| 3271 | (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>; |
| 3272 | def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)), |
| 3273 | (v16i32 immAllZerosV), |
| 3274 | (v16i32 VR512:$src))), |
| 3275 | (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>; |
| 3276 | |
Craig Topper | 96ab6fd | 2017-01-09 04:19:34 +0000 | [diff] [blame] | 3277 | // Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't |
| 3278 | // available. Use a 512-bit operation and extract. |
| 3279 | let Predicates = [HasAVX512, NoVLX] in { |
| 3280 | def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1), |
| 3281 | (v8f32 VR256X:$src0))), |
| 3282 | (EXTRACT_SUBREG |
| 3283 | (v16f32 |
| 3284 | (VMOVAPSZrrk |
| 3285 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)), |
| 3286 | (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
| 3287 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), |
| 3288 | sub_ymm)>; |
| 3289 | |
| 3290 | def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1), |
| 3291 | (v8i32 VR256X:$src0))), |
| 3292 | (EXTRACT_SUBREG |
| 3293 | (v16i32 |
| 3294 | (VMOVDQA32Zrrk |
| 3295 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src0, sub_ymm)), |
| 3296 | (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
| 3297 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)))), |
| 3298 | sub_ymm)>; |
| 3299 | } |
| 3300 | |
Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3301 | let Predicates = [HasAVX512] in { |
| 3302 | // 512-bit store. |
Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3303 | def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst), |
Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3304 | (VMOVDQA32Zmr addr:$dst, VR512:$src)>; |
Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3305 | def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst), |
Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3306 | (VMOVDQA32Zmr addr:$dst, VR512:$src)>; |
| 3307 | def : Pat<(store (v32i16 VR512:$src), addr:$dst), |
| 3308 | (VMOVDQU32Zmr addr:$dst, VR512:$src)>; |
| 3309 | def : Pat<(store (v64i8 VR512:$src), addr:$dst), |
| 3310 | (VMOVDQU32Zmr addr:$dst, VR512:$src)>; |
| 3311 | } |
| 3312 | |
| 3313 | let Predicates = [HasVLX] in { |
| 3314 | // 128-bit store. |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3315 | def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst), |
| 3316 | (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>; |
| 3317 | def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst), |
| 3318 | (VMOVDQA32Z128mr addr:$dst, VR128X:$src)>; |
| 3319 | def : Pat<(store (v8i16 VR128X:$src), addr:$dst), |
| 3320 | (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>; |
| 3321 | def : Pat<(store (v16i8 VR128X:$src), addr:$dst), |
| 3322 | (VMOVDQU32Z128mr addr:$dst, VR128X:$src)>; |
Craig Topper | 14aa266 | 2016-08-11 06:04:04 +0000 | [diff] [blame] | 3323 | |
Craig Topper | 2462a71 | 2017-08-01 15:31:24 +0000 | [diff] [blame] | 3324 | // 256-bit store. |
Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3325 | def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3326 | (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>; |
Craig Topper | afa69ee | 2017-08-19 23:21:21 +0000 | [diff] [blame] | 3327 | def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 3328 | (VMOVDQA32Z256mr addr:$dst, VR256X:$src)>; |
| 3329 | def : Pat<(store (v16i16 VR256X:$src), addr:$dst), |
| 3330 | (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>; |
| 3331 | def : Pat<(store (v32i8 VR256X:$src), addr:$dst), |
| 3332 | (VMOVDQU32Z256mr addr:$dst, VR256X:$src)>; |
Craig Topper | 95bdabd | 2016-05-22 23:44:33 +0000 | [diff] [blame] | 3333 | } |
| 3334 | |
Craig Topper | 80075a5 | 2017-08-27 19:03:36 +0000 | [diff] [blame] | 3335 | multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From, |
| 3336 | X86VectorVTInfo To, X86VectorVTInfo Cast> { |
| 3337 | def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask, |
| 3338 | (bitconvert |
| 3339 | (To.VT (extract_subvector |
| 3340 | (From.VT From.RC:$src), (iPTR 0)))), |
| 3341 | To.RC:$src0)), |
| 3342 | (Cast.VT (!cast<Instruction>(InstrStr#"rrk") |
| 3343 | Cast.RC:$src0, Cast.KRCWM:$mask, |
| 3344 | (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>; |
| 3345 | |
| 3346 | def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask, |
| 3347 | (bitconvert |
| 3348 | (To.VT (extract_subvector |
| 3349 | (From.VT From.RC:$src), (iPTR 0)))), |
| 3350 | Cast.ImmAllZerosV)), |
| 3351 | (Cast.VT (!cast<Instruction>(InstrStr#"rrkz") |
| 3352 | Cast.KRCWM:$mask, |
| 3353 | (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>; |
| 3354 | } |
| 3355 | |
| 3356 | |
Craig Topper | d27386a | 2017-08-25 23:34:59 +0000 | [diff] [blame] | 3357 | let Predicates = [HasVLX] in { |
| 3358 | // A masked extract from the first 128-bits of a 256-bit vector can be |
| 3359 | // implemented with masked move. |
Craig Topper | 80075a5 | 2017-08-27 19:03:36 +0000 | [diff] [blame] | 3360 | defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>; |
| 3361 | defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>; |
| 3362 | defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>; |
| 3363 | defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>; |
| 3364 | defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>; |
| 3365 | defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>; |
| 3366 | defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>; |
| 3367 | defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>; |
| 3368 | defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>; |
| 3369 | defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>; |
| 3370 | defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>; |
| 3371 | defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>; |
Craig Topper | d27386a | 2017-08-25 23:34:59 +0000 | [diff] [blame] | 3372 | |
| 3373 | // A masked extract from the first 128-bits of a 512-bit vector can be |
| 3374 | // implemented with masked move. |
Craig Topper | 80075a5 | 2017-08-27 19:03:36 +0000 | [diff] [blame] | 3375 | defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>; |
| 3376 | defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>; |
| 3377 | defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>; |
| 3378 | defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>; |
| 3379 | defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>; |
| 3380 | defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>; |
| 3381 | defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>; |
| 3382 | defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>; |
| 3383 | defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>; |
| 3384 | defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>; |
| 3385 | defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>; |
| 3386 | defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>; |
Craig Topper | d27386a | 2017-08-25 23:34:59 +0000 | [diff] [blame] | 3387 | |
| 3388 | // A masked extract from the first 256-bits of a 512-bit vector can be |
| 3389 | // implemented with masked move. |
Craig Topper | 80075a5 | 2017-08-27 19:03:36 +0000 | [diff] [blame] | 3390 | defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>; |
| 3391 | defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>; |
| 3392 | defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>; |
| 3393 | defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>; |
| 3394 | defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>; |
| 3395 | defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>; |
| 3396 | defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>; |
| 3397 | defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>; |
| 3398 | defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>; |
| 3399 | defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>; |
| 3400 | defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>; |
| 3401 | defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>; |
Craig Topper | d27386a | 2017-08-25 23:34:59 +0000 | [diff] [blame] | 3402 | } |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3403 | |
| 3404 | // Move Int Doubleword to Packed Double Int |
| 3405 | // |
| 3406 | let ExeDomain = SSEPackedInt in { |
| 3407 | def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src), |
| 3408 | "vmovd\t{$src, $dst|$dst, $src}", |
| 3409 | [(set VR128X:$dst, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3410 | (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3411 | EVEX; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3412 | def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3413 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3414 | [(set VR128X:$dst, |
| 3415 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3416 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3417 | def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3418 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3419 | [(set VR128X:$dst, |
| 3420 | (v2i64 (scalar_to_vector GR64:$src)))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3421 | IIC_SSE_MOVDQ>, EVEX, VEX_W; |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3422 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in |
| 3423 | def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), |
| 3424 | (ins i64mem:$src), |
| 3425 | "vmovq\t{$src, $dst|$dst, $src}", []>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3426 | EVEX, VEX_W, EVEX_CD8<64, CD8VT1>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 3427 | let isCodeGenOnly = 1 in { |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3428 | def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3429 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3430 | [(set FR64X:$dst, (bitconvert GR64:$src))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3431 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
Craig Topper | 5971b54 | 2017-02-12 18:47:44 +0000 | [diff] [blame] | 3432 | def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src), |
| 3433 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3434 | [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>, |
| 3435 | EVEX, VEX_W, EVEX_CD8<8, CD8VT8>; |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3436 | def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3437 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3438 | [(set GR64:$dst, (bitconvert FR64X:$src))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3439 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3440 | def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3441 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | af88afb | 2015-12-28 06:11:45 +0000 | [diff] [blame] | 3442 | [(store (i64 (bitconvert FR64X:$src)), addr:$dst)], |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3443 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>, |
| 3444 | EVEX_CD8<64, CD8VT1>; |
| 3445 | } |
| 3446 | } // ExeDomain = SSEPackedInt |
| 3447 | |
| 3448 | // Move Int Doubleword to Single Scalar |
| 3449 | // |
| 3450 | let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in { |
| 3451 | def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src), |
| 3452 | "vmovd\t{$src, $dst|$dst, $src}", |
| 3453 | [(set FR32X:$dst, (bitconvert GR32:$src))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3454 | IIC_SSE_MOVDQ>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3455 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3456 | def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src), |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3457 | "vmovd\t{$src, $dst|$dst, $src}", |
| 3458 | [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))], |
| 3459 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
| 3460 | } // ExeDomain = SSEPackedInt, isCodeGenOnly = 1 |
| 3461 | |
| 3462 | // Move doubleword from xmm register to r/m32 |
| 3463 | // |
| 3464 | let ExeDomain = SSEPackedInt in { |
| 3465 | def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src), |
| 3466 | "vmovd\t{$src, $dst|$dst, $src}", |
| 3467 | [(set GR32:$dst, (extractelt (v4i32 VR128X:$src), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3468 | (iPTR 0)))], IIC_SSE_MOVD_ToGP>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3469 | EVEX; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3470 | def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3471 | (ins i32mem:$dst, VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3472 | "vmovd\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3473 | [(store (i32 (extractelt (v4i32 VR128X:$src), |
| 3474 | (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>, |
| 3475 | EVEX, EVEX_CD8<32, CD8VT1>; |
| 3476 | } // ExeDomain = SSEPackedInt |
| 3477 | |
| 3478 | // Move quadword from xmm1 register to r/m64 |
| 3479 | // |
| 3480 | let ExeDomain = SSEPackedInt in { |
| 3481 | def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src), |
| 3482 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3483 | [(set GR64:$dst, (extractelt (v2i64 VR128X:$src), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3484 | (iPTR 0)))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3485 | IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3486 | Requires<[HasAVX512, In64BitMode]>; |
| 3487 | |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3488 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in |
| 3489 | def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src), |
| 3490 | "vmovq\t{$src, $dst|$dst, $src}", |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3491 | [], IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_W, |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3492 | Requires<[HasAVX512, In64BitMode]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3493 | |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3494 | def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs), |
| 3495 | (ins i64mem:$dst, VR128X:$src), |
| 3496 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3497 | [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)), |
| 3498 | addr:$dst)], IIC_SSE_MOVDQ>, |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3499 | EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>, |
Craig Topper | c648c9b | 2015-12-28 06:11:42 +0000 | [diff] [blame] | 3500 | Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>; |
| 3501 | |
| 3502 | let hasSideEffects = 0 in |
| 3503 | def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst), |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3504 | (ins VR128X:$src), |
| 3505 | "vmovq.s\t{$src, $dst|$dst, $src}",[]>, |
| 3506 | EVEX, VEX_W; |
| 3507 | } // ExeDomain = SSEPackedInt |
| 3508 | |
| 3509 | // Move Scalar Single to Double Int |
| 3510 | // |
| 3511 | let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in { |
| 3512 | def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), |
| 3513 | (ins FR32X:$src), |
| 3514 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3515 | [(set GR32:$dst, (bitconvert FR32X:$src))], |
Craig Topper | 401675c | 2015-12-28 06:32:47 +0000 | [diff] [blame] | 3516 | IIC_SSE_MOVD_ToGP>, EVEX; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 3517 | def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3518 | (ins i32mem:$dst, FR32X:$src), |
Simon Pilgrim | b2a8095 | 2017-01-08 16:45:39 +0000 | [diff] [blame] | 3519 | "vmovd\t{$src, $dst|$dst, $src}", |
| 3520 | [(store (i32 (bitconvert FR32X:$src)), addr:$dst)], |
| 3521 | IIC_SSE_MOVDQ>, EVEX, EVEX_CD8<32, CD8VT1>; |
| 3522 | } // ExeDomain = SSEPackedInt, isCodeGenOnly = 1 |
| 3523 | |
| 3524 | // Move Quadword Int to Packed Quadword Int |
| 3525 | // |
| 3526 | let ExeDomain = SSEPackedInt in { |
| 3527 | def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst), |
| 3528 | (ins i64mem:$src), |
| 3529 | "vmovq\t{$src, $dst|$dst, $src}", |
| 3530 | [(set VR128X:$dst, |
| 3531 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, |
| 3532 | EVEX, VEX_W, EVEX_CD8<8, CD8VT8>; |
| 3533 | } // ExeDomain = SSEPackedInt |
| 3534 | |
| 3535 | //===----------------------------------------------------------------------===// |
| 3536 | // AVX-512 MOVSS, MOVSD |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3537 | //===----------------------------------------------------------------------===// |
| 3538 | |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3539 | multiclass avx512_move_scalar<string asm, SDNode OpNode, |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3540 | X86VectorVTInfo _> { |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3541 | def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3542 | (ins _.RC:$src1, _.RC:$src2), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3543 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3544 | [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))], |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3545 | _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V; |
| 3546 | def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3547 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3548 | !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|", |
| 3549 | "$dst {${mask}} {z}, $src1, $src2}"), |
| 3550 | [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask, |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3551 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3552 | _.ImmAllZerosV)))], |
| 3553 | _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_KZ; |
| 3554 | let Constraints = "$src0 = $dst" in |
| 3555 | def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3556 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3557 | !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|", |
| 3558 | "$dst {${mask}}, $src1, $src2}"), |
| 3559 | [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask, |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3560 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3561 | (_.VT _.RC:$src0))))], |
| 3562 | _.ExeDomain,IIC_SSE_MOV_S_RR>, EVEX_4V, EVEX_K; |
Craig Topper | e4f868e | 2016-07-29 06:06:04 +0000 | [diff] [blame] | 3563 | let canFoldAsLoad = 1, isReMaterializable = 1 in |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3564 | def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src), |
| 3565 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
| 3566 | [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))], |
| 3567 | _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX; |
| 3568 | let mayLoad = 1, hasSideEffects = 0 in { |
| 3569 | let Constraints = "$src0 = $dst" in |
| 3570 | def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst), |
| 3571 | (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src), |
| 3572 | !strconcat(asm, "\t{$src, $dst {${mask}}|", |
| 3573 | "$dst {${mask}}, $src}"), |
| 3574 | [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_K; |
| 3575 | def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst), |
| 3576 | (ins _.KRCWM:$mask, _.ScalarMemOp:$src), |
| 3577 | !strconcat(asm, "\t{$src, $dst {${mask}} {z}|", |
| 3578 | "$dst {${mask}} {z}, $src}"), |
| 3579 | [], _.ExeDomain, IIC_SSE_MOV_S_RM>, EVEX, EVEX_KZ; |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3580 | } |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3581 | def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src), |
| 3582 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
| 3583 | [(store _.FRC:$src, addr:$dst)], _.ExeDomain, IIC_SSE_MOV_S_MR>, |
| 3584 | EVEX; |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3585 | let mayStore = 1, hasSideEffects = 0 in |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 3586 | def mrk: AVX512PI<0x11, MRMDestMem, (outs), |
| 3587 | (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src), |
| 3588 | !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"), |
| 3589 | [], _.ExeDomain, IIC_SSE_MOV_S_MR>, EVEX, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3590 | } |
| 3591 | |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3592 | defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>, |
| 3593 | VEX_LIG, XS, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3594 | |
Asaf Badouh | 41ecf46 | 2015-12-06 13:26:56 +0000 | [diff] [blame] | 3595 | defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>, |
| 3596 | VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3597 | |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3598 | |
| 3599 | multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode, |
| 3600 | PatLeaf ZeroFP, X86VectorVTInfo _> { |
| 3601 | |
| 3602 | def : Pat<(_.VT (OpNode _.RC:$src0, |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3603 | (_.VT (scalar_to_vector |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3604 | (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))), |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3605 | (_.EltVT _.FRC:$src1), |
| 3606 | (_.EltVT _.FRC:$src2))))))), |
Craig Topper | 0023060 | 2017-10-01 23:53:50 +0000 | [diff] [blame] | 3607 | (!cast<Instruction>(InstrStr#rrk) |
| 3608 | (COPY_TO_REGCLASS _.FRC:$src2, _.RC), |
| 3609 | (COPY_TO_REGCLASS GR32:$mask, VK1WM), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3610 | (_.VT _.RC:$src0), |
| 3611 | (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>; |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3612 | |
| 3613 | def : Pat<(_.VT (OpNode _.RC:$src0, |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3614 | (_.VT (scalar_to_vector |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3615 | (_.EltVT (X86selects (scalar_to_vector (and (i8 (trunc GR32:$mask)), (i8 1))), |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3616 | (_.EltVT _.FRC:$src1), |
| 3617 | (_.EltVT ZeroFP))))))), |
Craig Topper | 0023060 | 2017-10-01 23:53:50 +0000 | [diff] [blame] | 3618 | (!cast<Instruction>(InstrStr#rrkz) |
| 3619 | (COPY_TO_REGCLASS GR32:$mask, VK1WM), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3620 | (_.VT _.RC:$src0), |
| 3621 | (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>; |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3622 | } |
| 3623 | |
| 3624 | multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _, |
| 3625 | dag Mask, RegisterClass MaskRC> { |
| 3626 | |
| 3627 | def : Pat<(masked_store addr:$dst, Mask, |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3628 | (_.info512.VT (insert_subvector undef, |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3629 | (_.info256.VT (insert_subvector undef, |
| 3630 | (_.info128.VT _.info128.RC:$src), |
Craig Topper | 7a5ee1c | 2017-03-14 06:40:04 +0000 | [diff] [blame] | 3631 | (iPTR 0))), |
| 3632 | (iPTR 0)))), |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3633 | (!cast<Instruction>(InstrStr#mrk) addr:$dst, |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3634 | (COPY_TO_REGCLASS MaskRC:$mask, VK1WM), |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3635 | (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>; |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3636 | |
| 3637 | } |
| 3638 | |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3639 | multiclass avx512_store_scalar_lowering_subreg<string InstrStr, |
| 3640 | AVX512VLVectorVTInfo _, |
| 3641 | dag Mask, RegisterClass MaskRC, |
| 3642 | SubRegIndex subreg> { |
| 3643 | |
| 3644 | def : Pat<(masked_store addr:$dst, Mask, |
| 3645 | (_.info512.VT (insert_subvector undef, |
| 3646 | (_.info256.VT (insert_subvector undef, |
| 3647 | (_.info128.VT _.info128.RC:$src), |
| 3648 | (iPTR 0))), |
| 3649 | (iPTR 0)))), |
| 3650 | (!cast<Instruction>(InstrStr#mrk) addr:$dst, |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3651 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3652 | (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>; |
| 3653 | |
| 3654 | } |
| 3655 | |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3656 | multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _, |
| 3657 | dag Mask, RegisterClass MaskRC> { |
| 3658 | |
| 3659 | def : Pat<(_.info128.VT (extract_subvector |
| 3660 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3661 | (_.info512.VT (bitconvert |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3662 | (v16i32 immAllZerosV))))), |
Craig Topper | 7a5ee1c | 2017-03-14 06:40:04 +0000 | [diff] [blame] | 3663 | (iPTR 0))), |
Simon Pilgrim | 3f10e99 | 2016-11-20 14:05:23 +0000 | [diff] [blame] | 3664 | (!cast<Instruction>(InstrStr#rmkz) |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3665 | (COPY_TO_REGCLASS MaskRC:$mask, VK1WM), |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3666 | addr:$srcAddr)>; |
| 3667 | |
| 3668 | def : Pat<(_.info128.VT (extract_subvector |
| 3669 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| 3670 | (_.info512.VT (insert_subvector undef, |
| 3671 | (_.info256.VT (insert_subvector undef, |
| 3672 | (_.info128.VT (X86vzmovl _.info128.RC:$src)), |
Craig Topper | 7a5ee1c | 2017-03-14 06:40:04 +0000 | [diff] [blame] | 3673 | (iPTR 0))), |
| 3674 | (iPTR 0))))), |
| 3675 | (iPTR 0))), |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3676 | (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src, |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3677 | (COPY_TO_REGCLASS MaskRC:$mask, VK1WM), |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3678 | addr:$srcAddr)>; |
| 3679 | |
| 3680 | } |
| 3681 | |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3682 | multiclass avx512_load_scalar_lowering_subreg<string InstrStr, |
| 3683 | AVX512VLVectorVTInfo _, |
| 3684 | dag Mask, RegisterClass MaskRC, |
| 3685 | SubRegIndex subreg> { |
| 3686 | |
| 3687 | def : Pat<(_.info128.VT (extract_subvector |
| 3688 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| 3689 | (_.info512.VT (bitconvert |
| 3690 | (v16i32 immAllZerosV))))), |
| 3691 | (iPTR 0))), |
| 3692 | (!cast<Instruction>(InstrStr#rmkz) |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3693 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3694 | addr:$srcAddr)>; |
| 3695 | |
| 3696 | def : Pat<(_.info128.VT (extract_subvector |
| 3697 | (_.info512.VT (masked_load addr:$srcAddr, Mask, |
| 3698 | (_.info512.VT (insert_subvector undef, |
| 3699 | (_.info256.VT (insert_subvector undef, |
| 3700 | (_.info128.VT (X86vzmovl _.info128.RC:$src)), |
| 3701 | (iPTR 0))), |
| 3702 | (iPTR 0))))), |
| 3703 | (iPTR 0))), |
| 3704 | (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src, |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3705 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM), |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3706 | addr:$srcAddr)>; |
| 3707 | |
| 3708 | } |
| 3709 | |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3710 | defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>; |
| 3711 | defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>; |
| 3712 | |
| 3713 | defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info, |
| 3714 | (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>; |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3715 | defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info, |
| 3716 | (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>; |
| 3717 | defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info, |
| 3718 | (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>; |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3719 | |
| 3720 | defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info, |
| 3721 | (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>; |
Craig Topper | 058f2f6 | 2017-03-28 16:35:29 +0000 | [diff] [blame] | 3722 | defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info, |
| 3723 | (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>; |
| 3724 | defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info, |
| 3725 | (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>; |
Ayman Musa | 46af8f9 | 2016-11-13 14:29:32 +0000 | [diff] [blame] | 3726 | |
Guy Blank | b169d56d | 2017-07-31 08:26:14 +0000 | [diff] [blame] | 3727 | def : Pat<(f32 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))), |
| 3728 | (f32 FR32X:$src1), (f32 FR32X:$src2))), |
| 3729 | (COPY_TO_REGCLASS |
| 3730 | (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X), |
| 3731 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 3732 | GR8:$mask, sub_8bit)), VK1WM), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3733 | (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)), |
| 3734 | FR32X)>; |
Guy Blank | b169d56d | 2017-07-31 08:26:14 +0000 | [diff] [blame] | 3735 | |
Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 3736 | def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3737 | (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3738 | VK1WM:$mask, (v4f32 (IMPLICIT_DEF)), |
| 3739 | (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 3740 | |
Guy Blank | b169d56d | 2017-07-31 08:26:14 +0000 | [diff] [blame] | 3741 | def : Pat<(f64 (X86selects (scalar_to_vector (and GR8:$mask, (i8 1))), |
| 3742 | (f64 FR64X:$src1), (f64 FR64X:$src2))), |
| 3743 | (COPY_TO_REGCLASS |
| 3744 | (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X), |
| 3745 | (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 3746 | GR8:$mask, sub_8bit)), VK1WM), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3747 | (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)), |
| 3748 | FR64X)>; |
Guy Blank | b169d56d | 2017-07-31 08:26:14 +0000 | [diff] [blame] | 3749 | |
Craig Topper | 74ed087 | 2016-05-18 06:55:59 +0000 | [diff] [blame] | 3750 | def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))), |
Craig Topper | c7de3a1 | 2016-07-29 02:49:08 +0000 | [diff] [blame] | 3751 | (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3752 | VK1WM:$mask, (v2f64 (IMPLICIT_DEF)), |
| 3753 | (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3754 | |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 3755 | def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask), |
Guy Blank | 548e22a | 2017-05-19 12:35:15 +0000 | [diff] [blame] | 3756 | (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM), |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 3757 | (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 3758 | |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3759 | let hasSideEffects = 0 in { |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3760 | def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3761 | (ins VR128X:$src1, VR128X:$src2), |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3762 | "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3763 | [], NoItinerary>, XS, EVEX_4V, VEX_LIG, |
| 3764 | FoldGenData<"VMOVSSZrr">; |
Igor Breger | 4424aaa | 2015-11-19 07:58:33 +0000 | [diff] [blame] | 3765 | |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3766 | let Constraints = "$src0 = $dst" in |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3767 | def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| 3768 | (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask, |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3769 | VR128X:$src1, VR128X:$src2), |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3770 | "vmovss.s\t{$src2, $src1, $dst {${mask}}|"# |
| 3771 | "$dst {${mask}}, $src1, $src2}", |
| 3772 | [], NoItinerary>, EVEX_K, XS, EVEX_4V, VEX_LIG, |
| 3773 | FoldGenData<"VMOVSSZrrk">; |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3774 | |
| 3775 | def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3776 | (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2), |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3777 | "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"# |
| 3778 | "$dst {${mask}} {z}, $src1, $src2}", |
| 3779 | [], NoItinerary>, EVEX_KZ, XS, EVEX_4V, VEX_LIG, |
| 3780 | FoldGenData<"VMOVSSZrrkz">; |
| 3781 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3782 | def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3783 | (ins VR128X:$src1, VR128X:$src2), |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3784 | "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3785 | [], NoItinerary>, XD, EVEX_4V, VEX_LIG, VEX_W, |
| 3786 | FoldGenData<"VMOVSDZrr">; |
| 3787 | |
| 3788 | let Constraints = "$src0 = $dst" in |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3789 | def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| 3790 | (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask, |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3791 | VR128X:$src1, VR128X:$src2), |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3792 | "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"# |
| 3793 | "$dst {${mask}}, $src1, $src2}", |
| 3794 | [], NoItinerary>, EVEX_K, XD, EVEX_4V, VEX_LIG, |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3795 | VEX_W, FoldGenData<"VMOVSDZrrk">; |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3796 | |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3797 | def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst), |
| 3798 | (ins f64x_info.KRCWM:$mask, VR128X:$src1, |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3799 | VR128X:$src2), |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3800 | "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"# |
| 3801 | "$dst {${mask}} {z}, $src1, $src2}", |
Simon Pilgrim | 64fff14 | 2017-07-16 18:37:23 +0000 | [diff] [blame] | 3802 | [], NoItinerary>, EVEX_KZ, XD, EVEX_4V, VEX_LIG, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 3803 | VEX_W, FoldGenData<"VMOVSDZrrkz">; |
| 3804 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3805 | |
| 3806 | let Predicates = [HasAVX512] in { |
| 3807 | let AddedComplexity = 15 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3808 | def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3809 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3810 | def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3811 | (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3812 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3813 | (VMOVSDZrr (v2f64 (AVX512_128_SET0)), |
| 3814 | (COPY_TO_REGCLASS FR64X:$src, VR128))>; |
Craig Topper | 3f8126e | 2016-08-13 05:43:20 +0000 | [diff] [blame] | 3815 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3816 | |
| 3817 | // Move low f32 and clear high bits. |
| 3818 | def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))), |
| 3819 | (SUBREG_TO_REG (i32 0), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 3820 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3821 | (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 3822 | def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))), |
| 3823 | (SUBREG_TO_REG (i32 0), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 3824 | (VMOVSSZrr (v4i32 (AVX512_128_SET0)), |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 3825 | (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>; |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 3826 | def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))), |
| 3827 | (SUBREG_TO_REG (i32 0), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 3828 | (VMOVSSZrr (v4f32 (AVX512_128_SET0)), |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 3829 | (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>; |
| 3830 | def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))), |
| 3831 | (SUBREG_TO_REG (i32 0), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 3832 | (VMOVSSZrr (v4i32 (AVX512_128_SET0)), |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 3833 | (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3834 | |
| 3835 | let AddedComplexity = 20 in { |
| 3836 | // MOVSSrm zeros the high parts of the register; represent this |
| 3837 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 3838 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))), |
| 3839 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 3840 | def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))), |
| 3841 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 3842 | def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))), |
| 3843 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 3844 | def : Pat<(v4f32 (X86vzload addr:$src)), |
| 3845 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3846 | |
| 3847 | // MOVSDrm zeros the high parts of the register; represent this |
| 3848 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 3849 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))), |
| 3850 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3851 | def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 3852 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3853 | def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))), |
| 3854 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3855 | def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))), |
| 3856 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3857 | def : Pat<(v2f64 (X86vzload addr:$src)), |
| 3858 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 3859 | |
| 3860 | // Represent the same patterns above but in the form they appear for |
| 3861 | // 256-bit types |
| 3862 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 3863 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), |
Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 3864 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3865 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 3866 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), |
| 3867 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 3868 | def : Pat<(v8f32 (X86vzload addr:$src)), |
| 3869 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3870 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 3871 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), |
| 3872 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 7823fd2 | 2016-02-04 19:27:51 +0000 | [diff] [blame] | 3873 | def : Pat<(v4f64 (X86vzload addr:$src)), |
| 3874 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 6788f33 | 2016-02-04 16:12:56 +0000 | [diff] [blame] | 3875 | |
| 3876 | // Represent the same patterns above but in the form they appear for |
| 3877 | // 512-bit types |
| 3878 | def : Pat<(v16i32 (X86vzmovl (insert_subvector undef, |
| 3879 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), |
| 3880 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
| 3881 | def : Pat<(v16f32 (X86vzmovl (insert_subvector undef, |
| 3882 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), |
| 3883 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 3884 | def : Pat<(v16f32 (X86vzload addr:$src)), |
| 3885 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 6788f33 | 2016-02-04 16:12:56 +0000 | [diff] [blame] | 3886 | def : Pat<(v8f64 (X86vzmovl (insert_subvector undef, |
| 3887 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), |
| 3888 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 7823fd2 | 2016-02-04 19:27:51 +0000 | [diff] [blame] | 3889 | def : Pat<(v8f64 (X86vzload addr:$src)), |
| 3890 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3891 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3892 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 3893 | (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))), |
Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 3894 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3895 | |
| 3896 | // Move low f64 and clear high bits. |
| 3897 | def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))), |
| 3898 | (SUBREG_TO_REG (i32 0), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 3899 | (VMOVSDZrr (v2f64 (AVX512_128_SET0)), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3900 | (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>; |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 3901 | def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))), |
| 3902 | (SUBREG_TO_REG (i32 0), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 3903 | (VMOVSDZrr (v2f64 (AVX512_128_SET0)), |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 3904 | (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3905 | |
| 3906 | def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 3907 | (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3908 | (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>; |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 3909 | def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))), |
Craig Topper | 09b7e0f | 2017-01-14 07:29:24 +0000 | [diff] [blame] | 3910 | (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)), |
Craig Topper | 600685d | 2016-08-13 05:33:12 +0000 | [diff] [blame] | 3911 | (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3912 | |
| 3913 | // Extract and store. |
Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 3914 | def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3915 | addr:$dst), |
| 3916 | (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3917 | |
| 3918 | // Shuffle with VMOVSS |
| 3919 | def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3920 | (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>; |
| 3921 | |
| 3922 | def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))), |
| 3923 | (VMOVSSZrr VR128X:$src1, |
| 3924 | (COPY_TO_REGCLASS FR32X:$src2, VR128X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3925 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3926 | // Shuffle with VMOVSD |
| 3927 | def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3928 | (VMOVSDZrr VR128X:$src1, VR128X:$src2)>; |
| 3929 | |
| 3930 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))), |
| 3931 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3932 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3933 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3934 | (VMOVSDZrr VR128X:$src1, VR128X:$src2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3935 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
Craig Topper | 6fb5571 | 2017-10-04 17:20:12 +0000 | [diff] [blame] | 3936 | (VMOVSDZrr VR128X:$src1, VR128X:$src2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3937 | } |
| 3938 | |
| 3939 | let AddedComplexity = 15 in |
| 3940 | def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst), |
| 3941 | (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3942 | "vmovq\t{$src, $dst|$dst, $src}", |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3943 | [(set VR128X:$dst, (v2i64 (X86vzmovl |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3944 | (v2i64 VR128X:$src))))], |
| 3945 | IIC_SSE_MOVQ_RR>, EVEX, VEX_W; |
| 3946 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3947 | let Predicates = [HasAVX512] in { |
Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 3948 | let AddedComplexity = 15 in { |
| 3949 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))), |
| 3950 | (VMOVDI2PDIZrr GR32:$src)>; |
| 3951 | |
| 3952 | def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))), |
| 3953 | (VMOV64toPQIZrr GR64:$src)>; |
| 3954 | |
| 3955 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 3956 | (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))), |
| 3957 | (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>; |
Craig Topper | f444231 | 2016-08-07 21:52:59 +0000 | [diff] [blame] | 3958 | |
| 3959 | def : Pat<(v8i64 (X86vzmovl (insert_subvector undef, |
| 3960 | (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))), |
| 3961 | (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>; |
Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 3962 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3963 | // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part. |
| 3964 | let AddedComplexity = 20 in { |
Simon Pilgrim | a4c350f | 2017-02-17 20:43:32 +0000 | [diff] [blame] | 3965 | def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))), |
| 3966 | (VMOVDI2PDIZrm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3967 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))), |
| 3968 | (VMOVDI2PDIZrm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3969 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))), |
| 3970 | (VMOVDI2PDIZrm addr:$src)>; |
| 3971 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))), |
| 3972 | (VMOVDI2PDIZrm addr:$src)>; |
Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 3973 | def : Pat<(v4i32 (X86vzload addr:$src)), |
| 3974 | (VMOVDI2PDIZrm addr:$src)>; |
| 3975 | def : Pat<(v8i32 (X86vzload addr:$src)), |
| 3976 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3977 | def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))), |
Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 3978 | (VMOVQI2PQIZrm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3979 | def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))), |
Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 3980 | (VMOVZPQILo2PQIZrr VR128X:$src)>; |
Cameron McInally | 30bbb21 | 2013-12-05 00:11:25 +0000 | [diff] [blame] | 3981 | def : Pat<(v2i64 (X86vzload addr:$src)), |
Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 3982 | (VMOVQI2PQIZrm addr:$src)>; |
Craig Topper | de54985 | 2016-05-22 06:09:34 +0000 | [diff] [blame] | 3983 | def : Pat<(v4i64 (X86vzload addr:$src)), |
Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 3984 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3985 | } |
Elena Demikhovsky | 3b75f5d | 2013-10-01 08:38:02 +0000 | [diff] [blame] | 3986 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3987 | // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext. |
| 3988 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 3989 | (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))), |
| 3990 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>; |
Craig Topper | f444231 | 2016-08-07 21:52:59 +0000 | [diff] [blame] | 3991 | def : Pat<(v16i32 (X86vzmovl (insert_subvector undef, |
| 3992 | (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))), |
| 3993 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>; |
| 3994 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 3995 | // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext. |
Simon Pilgrim | 6392b8d | 2016-08-24 10:46:40 +0000 | [diff] [blame] | 3996 | def : Pat<(v16i32 (X86vzload addr:$src)), |
| 3997 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 3998 | def : Pat<(v8i64 (X86vzload addr:$src)), |
Craig Topper | 3dcf45f | 2016-11-22 05:31:43 +0000 | [diff] [blame] | 3999 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4000 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4001 | //===----------------------------------------------------------------------===// |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4002 | // AVX-512 - Non-temporals |
| 4003 | //===----------------------------------------------------------------------===// |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4004 | let SchedRW = [WriteLoad] in { |
| 4005 | def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst), |
| 4006 | (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | 5a22eaa | 2017-04-14 15:05:35 +0000 | [diff] [blame] | 4007 | [], SSEPackedInt>, EVEX, T8PD, EVEX_V512, |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4008 | EVEX_CD8<64, CD8VF>; |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4009 | |
Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4010 | let Predicates = [HasVLX] in { |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4011 | def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst), |
Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4012 | (ins i256mem:$src), |
| 4013 | "vmovntdqa\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | 5a22eaa | 2017-04-14 15:05:35 +0000 | [diff] [blame] | 4014 | [], SSEPackedInt>, EVEX, T8PD, EVEX_V256, |
Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4015 | EVEX_CD8<64, CD8VF>; |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4016 | |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4017 | def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst), |
Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4018 | (ins i128mem:$src), |
| 4019 | "vmovntdqa\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | 5a22eaa | 2017-04-14 15:05:35 +0000 | [diff] [blame] | 4020 | [], SSEPackedInt>, EVEX, T8PD, EVEX_V128, |
Craig Topper | 2f90c1f | 2016-06-07 07:27:57 +0000 | [diff] [blame] | 4021 | EVEX_CD8<64, CD8VF>; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4022 | } |
Adam Nemet | efd0785 | 2014-06-18 16:51:10 +0000 | [diff] [blame] | 4023 | } |
| 4024 | |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4025 | multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 4026 | PatFrag st_frag = alignednontemporalstore, |
| 4027 | InstrItinClass itin = IIC_SSE_MOVNT> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4028 | let SchedRW = [WriteStore], AddedComplexity = 400 in |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4029 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4030 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4031 | [(st_frag (_.VT _.RC:$src), addr:$dst)], |
| 4032 | _.ExeDomain, itin>, EVEX, EVEX_CD8<_.EltSize, CD8VF>; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4033 | } |
| 4034 | |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4035 | multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, |
| 4036 | AVX512VLVectorVTInfo VTInfo> { |
| 4037 | let Predicates = [HasAVX512] in |
| 4038 | defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4039 | |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4040 | let Predicates = [HasAVX512, HasVLX] in { |
| 4041 | defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 4042 | defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4043 | } |
| 4044 | } |
| 4045 | |
Igor Breger | d3341f5 | 2016-01-20 13:11:47 +0000 | [diff] [blame] | 4046 | defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD; |
| 4047 | defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W; |
| 4048 | defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS; |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 4049 | |
Craig Topper | 707c89c | 2016-05-08 23:43:17 +0000 | [diff] [blame] | 4050 | let Predicates = [HasAVX512], AddedComplexity = 400 in { |
| 4051 | def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst), |
| 4052 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
| 4053 | def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst), |
| 4054 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
| 4055 | def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst), |
| 4056 | (VMOVNTDQZmr addr:$dst, VR512:$src)>; |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4057 | |
| 4058 | def : Pat<(v8f64 (alignednontemporalload addr:$src)), |
| 4059 | (VMOVNTDQAZrm addr:$src)>; |
| 4060 | def : Pat<(v16f32 (alignednontemporalload addr:$src)), |
| 4061 | (VMOVNTDQAZrm addr:$src)>; |
| 4062 | def : Pat<(v8i64 (alignednontemporalload addr:$src)), |
| 4063 | (VMOVNTDQAZrm addr:$src)>; |
Craig Topper | 707c89c | 2016-05-08 23:43:17 +0000 | [diff] [blame] | 4064 | } |
| 4065 | |
Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 4066 | let Predicates = [HasVLX], AddedComplexity = 400 in { |
| 4067 | def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst), |
| 4068 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 4069 | def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst), |
| 4070 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 4071 | def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst), |
| 4072 | (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>; |
| 4073 | |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4074 | def : Pat<(v4f64 (alignednontemporalload addr:$src)), |
| 4075 | (VMOVNTDQAZ256rm addr:$src)>; |
| 4076 | def : Pat<(v8f32 (alignednontemporalload addr:$src)), |
| 4077 | (VMOVNTDQAZ256rm addr:$src)>; |
| 4078 | def : Pat<(v4i64 (alignednontemporalload addr:$src)), |
| 4079 | (VMOVNTDQAZ256rm addr:$src)>; |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4080 | |
Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 4081 | def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst), |
| 4082 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
| 4083 | def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst), |
| 4084 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
| 4085 | def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst), |
| 4086 | (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>; |
Simon Pilgrim | 9a89623 | 2016-06-07 13:34:24 +0000 | [diff] [blame] | 4087 | |
| 4088 | def : Pat<(v2f64 (alignednontemporalload addr:$src)), |
| 4089 | (VMOVNTDQAZ128rm addr:$src)>; |
| 4090 | def : Pat<(v4f32 (alignednontemporalload addr:$src)), |
| 4091 | (VMOVNTDQAZ128rm addr:$src)>; |
| 4092 | def : Pat<(v2i64 (alignednontemporalload addr:$src)), |
| 4093 | (VMOVNTDQAZ128rm addr:$src)>; |
Craig Topper | c41320d | 2016-05-08 23:08:45 +0000 | [diff] [blame] | 4094 | } |
| 4095 | |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 4096 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4097 | // AVX-512 - Integer arithmetic |
| 4098 | // |
| 4099 | multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 4100 | X86VectorVTInfo _, OpndItins itins, |
| 4101 | bit IsCommutable = 0> { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 4102 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4103 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 4104 | "$src2, $src1", "$src1, $src2", |
| 4105 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4106 | itins.rr, IsCommutable>, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 4107 | AVX512BIBase, EVEX_4V; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 4108 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4109 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4110 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 4111 | "$src2, $src1", "$src1, $src2", |
| 4112 | (_.VT (OpNode _.RC:$src1, |
| 4113 | (bitconvert (_.LdFrag addr:$src2)))), |
| 4114 | itins.rm>, |
| 4115 | AVX512BIBase, EVEX_4V; |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4116 | } |
| 4117 | |
| 4118 | multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4119 | X86VectorVTInfo _, OpndItins itins, |
| 4120 | bit IsCommutable = 0> : |
| 4121 | avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4122 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4123 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 4124 | "${src2}"##_.BroadcastStr##", $src1", |
| 4125 | "$src1, ${src2}"##_.BroadcastStr, |
| 4126 | (_.VT (OpNode _.RC:$src1, |
| 4127 | (X86VBroadcast |
| 4128 | (_.ScalarLdFrag addr:$src2)))), |
| 4129 | itins.rm>, |
| 4130 | AVX512BIBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4131 | } |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 4132 | |
Robert Khasanov | d5b14f7 | 2014-10-09 08:38:48 +0000 | [diff] [blame] | 4133 | multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4134 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 4135 | Predicate prd, bit IsCommutable = 0> { |
| 4136 | let Predicates = [prd] in |
| 4137 | defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 4138 | IsCommutable>, EVEX_V512; |
| 4139 | |
| 4140 | let Predicates = [prd, HasVLX] in { |
| 4141 | defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 4142 | IsCommutable>, EVEX_V256; |
| 4143 | defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 4144 | IsCommutable>, EVEX_V128; |
| 4145 | } |
| 4146 | } |
| 4147 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4148 | multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4149 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 4150 | Predicate prd, bit IsCommutable = 0> { |
| 4151 | let Predicates = [prd] in |
| 4152 | defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 4153 | IsCommutable>, EVEX_V512; |
| 4154 | |
| 4155 | let Predicates = [prd, HasVLX] in { |
| 4156 | defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 4157 | IsCommutable>, EVEX_V256; |
| 4158 | defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 4159 | IsCommutable>, EVEX_V128; |
| 4160 | } |
| 4161 | } |
| 4162 | |
| 4163 | multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4164 | OpndItins itins, Predicate prd, |
| 4165 | bit IsCommutable = 0> { |
| 4166 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 4167 | itins, prd, IsCommutable>, |
| 4168 | VEX_W, EVEX_CD8<64, CD8VF>; |
| 4169 | } |
| 4170 | |
| 4171 | multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4172 | OpndItins itins, Predicate prd, |
| 4173 | bit IsCommutable = 0> { |
| 4174 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 4175 | itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>; |
| 4176 | } |
| 4177 | |
| 4178 | multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4179 | OpndItins itins, Predicate prd, |
| 4180 | bit IsCommutable = 0> { |
| 4181 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 4182 | itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>, |
| 4183 | VEX_WIG; |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4184 | } |
| 4185 | |
| 4186 | multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4187 | OpndItins itins, Predicate prd, |
| 4188 | bit IsCommutable = 0> { |
| 4189 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 4190 | itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>, |
| 4191 | VEX_WIG; |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4192 | } |
| 4193 | |
| 4194 | multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| 4195 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 4196 | bit IsCommutable = 0> { |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4197 | defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4198 | IsCommutable>; |
| 4199 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4200 | defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4201 | IsCommutable>; |
| 4202 | } |
| 4203 | |
| 4204 | multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| 4205 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 4206 | bit IsCommutable = 0> { |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4207 | defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4208 | IsCommutable>; |
| 4209 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4210 | defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, itins, prd, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4211 | IsCommutable>; |
| 4212 | } |
| 4213 | |
| 4214 | multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 4215 | bits<8> opc_d, bits<8> opc_q, |
| 4216 | string OpcodeStr, SDNode OpNode, |
| 4217 | OpndItins itins, bit IsCommutable = 0> { |
| 4218 | defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| 4219 | itins, HasAVX512, IsCommutable>, |
| 4220 | avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| 4221 | itins, HasBWI, IsCommutable>; |
| 4222 | } |
| 4223 | |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 4224 | multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4225 | SDNode OpNode,X86VectorVTInfo _Src, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4226 | X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct, |
| 4227 | bit IsCommutable = 0> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4228 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 4229 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4230 | "$src2, $src1","$src1, $src2", |
| 4231 | (_Dst.VT (OpNode |
| 4232 | (_Src.VT _Src.RC:$src1), |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 4233 | (_Src.VT _Src.RC:$src2))), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4234 | itins.rr, IsCommutable>, |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 4235 | AVX512BIBase, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4236 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 4237 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 4238 | "$src2, $src1", "$src1, $src2", |
| 4239 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 4240 | (bitconvert (_Src.LdFrag addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4241 | itins.rm>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4242 | AVX512BIBase, EVEX_4V; |
| 4243 | |
| 4244 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
Coby Tayree | 99a6639 | 2016-11-20 17:19:55 +0000 | [diff] [blame] | 4245 | (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4246 | OpcodeStr, |
| 4247 | "${src2}"##_Brdct.BroadcastStr##", $src1", |
Coby Tayree | 99a6639 | 2016-11-20 17:19:55 +0000 | [diff] [blame] | 4248 | "$src1, ${src2}"##_Brdct.BroadcastStr, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4249 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 4250 | (_Brdct.VT (X86VBroadcast |
| 4251 | (_Brdct.ScalarLdFrag addr:$src2)))))), |
| 4252 | itins.rm>, |
| 4253 | AVX512BIBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4254 | } |
| 4255 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4256 | defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add, |
| 4257 | SSE_INTALU_ITINS_P, 1>; |
| 4258 | defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub, |
| 4259 | SSE_INTALU_ITINS_P, 0>; |
Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 4260 | defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds, |
| 4261 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 4262 | defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs, |
| 4263 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
| 4264 | defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4265 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 4266 | defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4267 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4268 | defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4269 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4270 | defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4271 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4272 | defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4273 | SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4274 | defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SSE_INTALU_ITINS_P, |
Asaf Badouh | 73f26f8 | 2015-07-05 12:23:20 +0000 | [diff] [blame] | 4275 | HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4276 | defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SSE_INTMUL_ITINS_P, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4277 | HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4278 | defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs, SSE_INTMUL_ITINS_P, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4279 | HasBWI, 1>, T8PD; |
Asaf Badouh | 81f03c3 | 2015-06-18 12:30:53 +0000 | [diff] [blame] | 4280 | defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4281 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 4282 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4283 | multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4284 | AVX512VLVectorVTInfo _SrcVTInfo, AVX512VLVectorVTInfo _DstVTInfo, |
| 4285 | SDNode OpNode, Predicate prd, bit IsCommutable = 0> { |
| 4286 | let Predicates = [prd] in |
| 4287 | defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| 4288 | _SrcVTInfo.info512, _DstVTInfo.info512, |
| 4289 | v8i64_info, IsCommutable>, |
| 4290 | EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W; |
| 4291 | let Predicates = [HasVLX, prd] in { |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 4292 | defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4293 | _SrcVTInfo.info256, _DstVTInfo.info256, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4294 | v4i64x_info, IsCommutable>, |
| 4295 | EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W; |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 4296 | defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4297 | _SrcVTInfo.info128, _DstVTInfo.info128, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4298 | v2i64x_info, IsCommutable>, |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 4299 | EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W; |
| 4300 | } |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4301 | } |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 4302 | |
| 4303 | defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4304 | avx512vl_i32_info, avx512vl_i64_info, |
| 4305 | X86pmuldq, HasAVX512, 1>,T8PD; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 4306 | defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P, |
Asaf Badouh | 5a3a023 | 2016-02-01 15:48:21 +0000 | [diff] [blame] | 4307 | avx512vl_i32_info, avx512vl_i64_info, |
| 4308 | X86pmuludq, HasAVX512, 1>; |
| 4309 | defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SSE_INTALU_ITINS_P, |
| 4310 | avx512vl_i8_info, avx512vl_i8_info, |
| 4311 | X86multishift, HasVBMI, 0>, T8PD; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 4312 | |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4313 | multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4314 | X86VectorVTInfo _Src, X86VectorVTInfo _Dst> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4315 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 4316 | (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), |
| 4317 | OpcodeStr, |
| 4318 | "${src2}"##_Src.BroadcastStr##", $src1", |
| 4319 | "$src1, ${src2}"##_Src.BroadcastStr, |
| 4320 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 4321 | (_Src.VT (X86VBroadcast |
| 4322 | (_Src.ScalarLdFrag addr:$src2))))))>, |
| 4323 | EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4324 | } |
| 4325 | |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4326 | multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr, |
| 4327 | SDNode OpNode,X86VectorVTInfo _Src, |
Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4328 | X86VectorVTInfo _Dst, bit IsCommutable = 0> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4329 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4330 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4331 | "$src2, $src1","$src1, $src2", |
| 4332 | (_Dst.VT (OpNode |
| 4333 | (_Src.VT _Src.RC:$src1), |
Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4334 | (_Src.VT _Src.RC:$src2))), |
| 4335 | NoItinerary, IsCommutable>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4336 | EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4337 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 4338 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 4339 | "$src2, $src1", "$src1, $src2", |
| 4340 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 4341 | (bitconvert (_Src.LdFrag addr:$src2))))>, |
| 4342 | EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4343 | } |
| 4344 | |
| 4345 | multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr, |
| 4346 | SDNode OpNode> { |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4347 | let Predicates = [HasBWI] in |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4348 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info, |
| 4349 | v32i16_info>, |
| 4350 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info, |
| 4351 | v32i16_info>, EVEX_V512; |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4352 | let Predicates = [HasBWI, HasVLX] in { |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4353 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info, |
| 4354 | v16i16x_info>, |
| 4355 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info, |
| 4356 | v16i16x_info>, EVEX_V256; |
| 4357 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info, |
| 4358 | v8i16x_info>, |
| 4359 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info, |
| 4360 | v8i16x_info>, EVEX_V128; |
| 4361 | } |
| 4362 | } |
| 4363 | multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr, |
| 4364 | SDNode OpNode> { |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4365 | let Predicates = [HasBWI] in |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4366 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 4367 | v64i8_info>, EVEX_V512, VEX_WIG; |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4368 | let Predicates = [HasBWI, HasVLX] in { |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4369 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 4370 | v32i8x_info>, EVEX_V256, VEX_WIG; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4371 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 4372 | v16i8x_info>, EVEX_V128, VEX_WIG; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4373 | } |
| 4374 | } |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4375 | |
| 4376 | multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr, |
| 4377 | SDNode OpNode, AVX512VLVectorVTInfo _Src, |
Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4378 | AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> { |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4379 | let Predicates = [HasBWI] in |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4380 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512, |
Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4381 | _Dst.info512, IsCommutable>, EVEX_V512; |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4382 | let Predicates = [HasBWI, HasVLX] in { |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4383 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256, |
Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4384 | _Dst.info256, IsCommutable>, EVEX_V256; |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4385 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128, |
Craig Topper | 37e8c54 | 2016-08-14 17:57:22 +0000 | [diff] [blame] | 4386 | _Dst.info128, IsCommutable>, EVEX_V128; |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4387 | } |
| 4388 | } |
| 4389 | |
Craig Topper | b6da654 | 2016-05-01 17:38:32 +0000 | [diff] [blame] | 4390 | defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase; |
| 4391 | defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase; |
| 4392 | defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase; |
| 4393 | defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase; |
Igor Breger | f7fd547 | 2015-07-21 07:11:28 +0000 | [diff] [blame] | 4394 | |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4395 | defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 4396 | avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG; |
Craig Topper | 5acb5a1 | 2016-05-01 06:24:57 +0000 | [diff] [blame] | 4397 | defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 4398 | avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG; |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 4399 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4400 | defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4401 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4402 | defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4403 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 4404 | defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4405 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 4406 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4407 | defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4408 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4409 | defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4410 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 4411 | defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4412 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 4413 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4414 | defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4415 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4416 | defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4417 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 4418 | defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4419 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 4420 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4421 | defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4422 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 4423 | defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4424 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
Simon Pilgrim | 8b75659 | 2015-07-06 20:30:47 +0000 | [diff] [blame] | 4425 | defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin, |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 4426 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4427 | |
Simon Pilgrim | 47c1ff7 | 2016-10-27 17:07:40 +0000 | [diff] [blame] | 4428 | // PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX. |
| 4429 | let Predicates = [HasDQI, NoVLX] in { |
| 4430 | def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))), |
| 4431 | (EXTRACT_SUBREG |
| 4432 | (VPMULLQZrr |
| 4433 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm), |
| 4434 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)), |
| 4435 | sub_ymm)>; |
| 4436 | |
| 4437 | def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 4438 | (EXTRACT_SUBREG |
| 4439 | (VPMULLQZrr |
| 4440 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm), |
| 4441 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)), |
| 4442 | sub_xmm)>; |
| 4443 | } |
| 4444 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4445 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4446 | // AVX-512 Logical Instructions |
| 4447 | //===----------------------------------------------------------------------===// |
| 4448 | |
Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 4449 | // OpNodeMsk is the OpNode to use when element size is important. OpNode will |
| 4450 | // be set to null_frag for 32-bit elements. |
| 4451 | multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr, |
| 4452 | SDPatternOperator OpNode, |
| 4453 | SDNode OpNodeMsk, X86VectorVTInfo _, |
| 4454 | bit IsCommutable = 0> { |
| 4455 | let hasSideEffects = 0 in |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4456 | defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4457 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 4458 | "$src2, $src1", "$src1, $src2", |
| 4459 | (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)), |
| 4460 | (bitconvert (_.VT _.RC:$src2)))), |
Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 4461 | (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1, |
| 4462 | _.RC:$src2)))), |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4463 | IIC_SSE_BIT_P_RR, IsCommutable>, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4464 | AVX512BIBase, EVEX_4V; |
| 4465 | |
Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 4466 | let hasSideEffects = 0, mayLoad = 1 in |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4467 | defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4468 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 4469 | "$src2, $src1", "$src1, $src2", |
| 4470 | (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)), |
| 4471 | (bitconvert (_.LdFrag addr:$src2)))), |
Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 4472 | (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4473 | (bitconvert (_.LdFrag addr:$src2)))))), |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4474 | IIC_SSE_BIT_P_RM>, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4475 | AVX512BIBase, EVEX_4V; |
| 4476 | } |
| 4477 | |
Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 4478 | // OpNodeMsk is the OpNode to use where element size is important. So use |
| 4479 | // for all of the broadcast patterns. |
| 4480 | multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr, |
| 4481 | SDPatternOperator OpNode, |
| 4482 | SDNode OpNodeMsk, X86VectorVTInfo _, |
| 4483 | bit IsCommutable = 0> : |
| 4484 | avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, _, IsCommutable> { |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4485 | defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4486 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 4487 | "${src2}"##_.BroadcastStr##", $src1", |
| 4488 | "$src1, ${src2}"##_.BroadcastStr, |
Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 4489 | (_.i64VT (OpNodeMsk _.RC:$src1, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4490 | (bitconvert |
| 4491 | (_.VT (X86VBroadcast |
| 4492 | (_.ScalarLdFrag addr:$src2)))))), |
Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 4493 | (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4494 | (bitconvert |
| 4495 | (_.VT (X86VBroadcast |
| 4496 | (_.ScalarLdFrag addr:$src2)))))))), |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4497 | IIC_SSE_BIT_P_RM>, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4498 | AVX512BIBase, EVEX_4V, EVEX_B; |
| 4499 | } |
| 4500 | |
Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 4501 | multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr, |
| 4502 | SDPatternOperator OpNode, |
| 4503 | SDNode OpNodeMsk, AVX512VLVectorVTInfo VTInfo, |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4504 | bit IsCommutable = 0> { |
| 4505 | let Predicates = [HasAVX512] in |
Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 4506 | defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, VTInfo.info512, |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4507 | IsCommutable>, EVEX_V512; |
| 4508 | |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4509 | let Predicates = [HasAVX512, HasVLX] in { |
Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 4510 | defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, |
| 4511 | VTInfo.info256, IsCommutable>, EVEX_V256; |
| 4512 | defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, |
| 4513 | VTInfo.info128, IsCommutable>, EVEX_V128; |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4514 | } |
| 4515 | } |
| 4516 | |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4517 | multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4518 | SDNode OpNode, bit IsCommutable = 0> { |
Craig Topper | afce0ba | 2017-08-30 16:38:33 +0000 | [diff] [blame] | 4519 | defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, |
| 4520 | avx512vl_i64_info, IsCommutable>, |
| 4521 | VEX_W, EVEX_CD8<64, CD8VF>; |
| 4522 | defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, |
| 4523 | avx512vl_i32_info, IsCommutable>, |
| 4524 | EVEX_CD8<32, CD8VF>; |
Craig Topper | abe80cc | 2016-08-28 06:06:28 +0000 | [diff] [blame] | 4525 | } |
| 4526 | |
Craig Topper | b0cbd5b | 2017-01-24 06:25:34 +0000 | [diff] [blame] | 4527 | defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and, 1>; |
| 4528 | defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or, 1>; |
| 4529 | defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, 1>; |
| 4530 | defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4531 | |
| 4532 | //===----------------------------------------------------------------------===// |
| 4533 | // AVX-512 FP arithmetic |
| 4534 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4535 | multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 4536 | SDNode OpNode, SDNode VecNode, OpndItins itins, |
| 4537 | bit IsCommutable> { |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4538 | let ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4539 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4540 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 4541 | "$src2, $src1", "$src1, $src2", |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 4542 | (_.VT (VecNode _.RC:$src1, _.RC:$src2, |
| 4543 | (i32 FROUND_CURRENT))), |
Craig Topper | 26000f8 | 2016-07-26 08:06:14 +0000 | [diff] [blame] | 4544 | itins.rr>; |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4545 | |
| 4546 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 4547 | (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4548 | "$src2, $src1", "$src1, $src2", |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 4549 | (_.VT (VecNode _.RC:$src1, |
| 4550 | _.ScalarIntMemCPat:$src2, |
| 4551 | (i32 FROUND_CURRENT))), |
Craig Topper | 26000f8 | 2016-07-26 08:06:14 +0000 | [diff] [blame] | 4552 | itins.rm>; |
Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 4553 | let isCodeGenOnly = 1, Predicates = [HasAVX512] in { |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4554 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4555 | (ins _.FRC:$src1, _.FRC:$src2), |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4556 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4557 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 4558 | itins.rr> { |
| 4559 | let isCommutable = IsCommutable; |
| 4560 | } |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4561 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4562 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4563 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4564 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 4565 | (_.ScalarLdFrag addr:$src2)))], itins.rm>; |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4566 | } |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4567 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4568 | } |
| 4569 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4570 | multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 4571 | SDNode VecNode, OpndItins itins, bit IsCommutable = 0> { |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4572 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4573 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4574 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 4575 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 4576 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4577 | (i32 imm:$rc)), itins.rr, IsCommutable>, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4578 | EVEX_B, EVEX_RC; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4579 | } |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4580 | multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4581 | SDNode OpNode, SDNode VecNode, SDNode SaeNode, |
| 4582 | OpndItins itins, bit IsCommutable> { |
| 4583 | let ExeDomain = _.ExeDomain in { |
| 4584 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4585 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 4586 | "$src2, $src1", "$src1, $src2", |
| 4587 | (_.VT (VecNode _.RC:$src1, _.RC:$src2)), |
| 4588 | itins.rr>; |
| 4589 | |
| 4590 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4591 | (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr, |
| 4592 | "$src2, $src1", "$src1, $src2", |
| 4593 | (_.VT (VecNode _.RC:$src1, |
| 4594 | _.ScalarIntMemCPat:$src2)), |
| 4595 | itins.rm>; |
| 4596 | |
| 4597 | let isCodeGenOnly = 1, Predicates = [HasAVX512] in { |
| 4598 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
| 4599 | (ins _.FRC:$src1, _.FRC:$src2), |
| 4600 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4601 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
| 4602 | itins.rr> { |
| 4603 | let isCommutable = IsCommutable; |
| 4604 | } |
| 4605 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
| 4606 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 4607 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4608 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| 4609 | (_.ScalarLdFrag addr:$src2)))], itins.rm>; |
| 4610 | } |
| 4611 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4612 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4613 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4614 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4615 | (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4616 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4617 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4618 | } |
| 4619 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4620 | multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4621 | SDNode VecNode, |
| 4622 | SizeItins itins, bit IsCommutable> { |
| 4623 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, |
| 4624 | itins.s, IsCommutable>, |
| 4625 | avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode, |
| 4626 | itins.s, IsCommutable>, |
| 4627 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 4628 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, |
| 4629 | itins.d, IsCommutable>, |
| 4630 | avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode, |
| 4631 | itins.d, IsCommutable>, |
| 4632 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 4633 | } |
| 4634 | |
| 4635 | multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4636 | SDNode VecNode, SDNode SaeNode, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4637 | SizeItins itins, bit IsCommutable> { |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4638 | defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode, |
| 4639 | VecNode, SaeNode, itins.s, IsCommutable>, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4640 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4641 | defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode, |
| 4642 | VecNode, SaeNode, itins.d, IsCommutable>, |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4643 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 4644 | } |
Craig Topper | 8783bbb | 2017-02-24 07:21:10 +0000 | [diff] [blame] | 4645 | defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds, SSE_ALU_ITINS_S, 1>; |
| 4646 | defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds, SSE_MUL_ITINS_S, 1>; |
| 4647 | defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds, SSE_ALU_ITINS_S, 0>; |
| 4648 | defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds, SSE_DIV_ITINS_S, 0>; |
| 4649 | defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fmins, X86fminRnds, |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4650 | SSE_ALU_ITINS_S, 0>; |
Craig Topper | 8783bbb | 2017-02-24 07:21:10 +0000 | [diff] [blame] | 4651 | defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds, |
Craig Topper | 56d4022 | 2017-02-22 06:54:18 +0000 | [diff] [blame] | 4652 | SSE_ALU_ITINS_S, 0>; |
Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 4653 | |
| 4654 | // MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use |
| 4655 | // X86fminc and X86fmaxc instead of X86fmin and X86fmax |
| 4656 | multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr, |
| 4657 | X86VectorVTInfo _, SDNode OpNode, OpndItins itins> { |
Craig Topper | 0366933 | 2017-02-26 06:45:56 +0000 | [diff] [blame] | 4658 | let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 4659 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
| 4660 | (ins _.FRC:$src1, _.FRC:$src2), |
| 4661 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4662 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
Craig Topper | 79011a6 | 2016-07-26 08:06:18 +0000 | [diff] [blame] | 4663 | itins.rr> { |
| 4664 | let isCommutable = 1; |
| 4665 | } |
Elena Demikhovsky | d84f337 | 2016-07-11 06:08:06 +0000 | [diff] [blame] | 4666 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
| 4667 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 4668 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 4669 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| 4670 | (_.ScalarLdFrag addr:$src2)))], itins.rm>; |
| 4671 | } |
| 4672 | } |
| 4673 | defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc, |
| 4674 | SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG, |
| 4675 | EVEX_CD8<32, CD8VT1>; |
| 4676 | |
| 4677 | defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc, |
| 4678 | SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG, |
| 4679 | EVEX_CD8<64, CD8VT1>; |
| 4680 | |
| 4681 | defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc, |
| 4682 | SSE_ALU_ITINS_S.s>, XS, EVEX_4V, VEX_LIG, |
| 4683 | EVEX_CD8<32, CD8VT1>; |
| 4684 | |
| 4685 | defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc, |
| 4686 | SSE_ALU_ITINS_S.d>, XD, VEX_W, EVEX_4V, VEX_LIG, |
| 4687 | EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 4688 | |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4689 | multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4690 | X86VectorVTInfo _, OpndItins itins, |
| 4691 | bit IsCommutable> { |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4692 | let ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4693 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4694 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 4695 | "$src2, $src1", "$src1, $src2", |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4696 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), itins.rr, |
| 4697 | IsCommutable>, EVEX_4V; |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4698 | let mayLoad = 1 in { |
| 4699 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4700 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 4701 | "$src2, $src1", "$src1, $src2", |
| 4702 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2)), itins.rm>, |
| 4703 | EVEX_4V; |
| 4704 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4705 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 4706 | "${src2}"##_.BroadcastStr##", $src1", |
| 4707 | "$src1, ${src2}"##_.BroadcastStr, |
| 4708 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 4709 | (_.ScalarLdFrag addr:$src2)))), |
| 4710 | itins.rm>, EVEX_4V, EVEX_B; |
| 4711 | } |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4712 | } |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4713 | } |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 4714 | |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4715 | multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd, |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4716 | X86VectorVTInfo _> { |
| 4717 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 4718 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4719 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix, |
| 4720 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 4721 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>, |
| 4722 | EVEX_4V, EVEX_B, EVEX_RC; |
| 4723 | } |
| 4724 | |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4725 | |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4726 | multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNodeRnd, |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 4727 | X86VectorVTInfo _> { |
| 4728 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4729 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4730 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 4731 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
| 4732 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>, |
| 4733 | EVEX_4V, EVEX_B; |
| 4734 | } |
| 4735 | |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4736 | multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4737 | Predicate prd, SizeItins itins, |
| 4738 | bit IsCommutable = 0> { |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 4739 | let Predicates = [prd] in { |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4740 | defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4741 | itins.s, IsCommutable>, EVEX_V512, PS, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4742 | EVEX_CD8<32, CD8VF>; |
| 4743 | defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4744 | itins.d, IsCommutable>, EVEX_V512, PD, VEX_W, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4745 | EVEX_CD8<64, CD8VF>; |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 4746 | } |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 4747 | |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4748 | // Define only if AVX512VL feature is present. |
Craig Topper | db29066 | 2016-05-01 05:57:06 +0000 | [diff] [blame] | 4749 | let Predicates = [prd, HasVLX] in { |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4750 | defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4751 | itins.s, IsCommutable>, EVEX_V128, PS, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4752 | EVEX_CD8<32, CD8VF>; |
| 4753 | defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4754 | itins.s, IsCommutable>, EVEX_V256, PS, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4755 | EVEX_CD8<32, CD8VF>; |
| 4756 | defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4757 | itins.d, IsCommutable>, EVEX_V128, PD, VEX_W, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4758 | EVEX_CD8<64, CD8VF>; |
| 4759 | defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4760 | itins.d, IsCommutable>, EVEX_V256, PD, VEX_W, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 4761 | EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 4762 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4763 | } |
| 4764 | |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 4765 | multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4766 | defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 4767 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4768 | defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 4769 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| 4770 | } |
| 4771 | |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4772 | multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4773 | defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4774 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4775 | defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4776 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| 4777 | } |
| 4778 | |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4779 | defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512, |
| 4780 | SSE_ALU_ITINS_P, 1>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 4781 | avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>; |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4782 | defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512, |
| 4783 | SSE_MUL_ITINS_P, 1>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 4784 | avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>; |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4785 | defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512, SSE_ALU_ITINS_P>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 4786 | avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>; |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4787 | defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512, SSE_DIV_ITINS_P>, |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 4788 | avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>; |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4789 | defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512, |
| 4790 | SSE_ALU_ITINS_P, 0>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4791 | avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd>; |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4792 | defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512, |
| 4793 | SSE_ALU_ITINS_P, 0>, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 4794 | avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd>; |
Igor Breger | 58c0780 | 2016-05-03 11:51:45 +0000 | [diff] [blame] | 4795 | let isCodeGenOnly = 1 in { |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4796 | defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512, |
| 4797 | SSE_ALU_ITINS_P, 1>; |
| 4798 | defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512, |
| 4799 | SSE_ALU_ITINS_P, 1>; |
Igor Breger | 58c0780 | 2016-05-03 11:51:45 +0000 | [diff] [blame] | 4800 | } |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4801 | defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4802 | SSE_ALU_ITINS_P, 1>; |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4803 | defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4804 | SSE_ALU_ITINS_P, 0>; |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4805 | defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4806 | SSE_ALU_ITINS_P, 1>; |
Craig Topper | 375aa90 | 2016-12-19 00:42:28 +0000 | [diff] [blame] | 4807 | defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI, |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 4808 | SSE_ALU_ITINS_P, 1>; |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 4809 | |
Craig Topper | 8f6827c | 2016-08-31 05:37:52 +0000 | [diff] [blame] | 4810 | // Patterns catch floating point selects with bitcasted integer logic ops. |
Craig Topper | 45d6503 | 2016-09-02 05:29:13 +0000 | [diff] [blame] | 4811 | multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode, |
| 4812 | X86VectorVTInfo _, Predicate prd> { |
| 4813 | let Predicates = [prd] in { |
| 4814 | // Masked register-register logical operations. |
| 4815 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4816 | (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))), |
| 4817 | _.RC:$src0)), |
| 4818 | (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask, |
| 4819 | _.RC:$src1, _.RC:$src2)>; |
| 4820 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4821 | (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))), |
| 4822 | _.ImmAllZerosV)), |
| 4823 | (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1, |
| 4824 | _.RC:$src2)>; |
| 4825 | // Masked register-memory logical operations. |
| 4826 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4827 | (bitconvert (_.i64VT (OpNode _.RC:$src1, |
| 4828 | (load addr:$src2)))), |
| 4829 | _.RC:$src0)), |
| 4830 | (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask, |
| 4831 | _.RC:$src1, addr:$src2)>; |
| 4832 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4833 | (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))), |
| 4834 | _.ImmAllZerosV)), |
| 4835 | (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1, |
| 4836 | addr:$src2)>; |
| 4837 | // Register-broadcast logical operations. |
| 4838 | def : Pat<(_.i64VT (OpNode _.RC:$src1, |
| 4839 | (bitconvert (_.VT (X86VBroadcast |
| 4840 | (_.ScalarLdFrag addr:$src2)))))), |
| 4841 | (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>; |
| 4842 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4843 | (bitconvert |
| 4844 | (_.i64VT (OpNode _.RC:$src1, |
| 4845 | (bitconvert (_.VT |
| 4846 | (X86VBroadcast |
| 4847 | (_.ScalarLdFrag addr:$src2))))))), |
| 4848 | _.RC:$src0)), |
| 4849 | (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask, |
| 4850 | _.RC:$src1, addr:$src2)>; |
| 4851 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 4852 | (bitconvert |
| 4853 | (_.i64VT (OpNode _.RC:$src1, |
| 4854 | (bitconvert (_.VT |
| 4855 | (X86VBroadcast |
| 4856 | (_.ScalarLdFrag addr:$src2))))))), |
| 4857 | _.ImmAllZerosV)), |
| 4858 | (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask, |
| 4859 | _.RC:$src1, addr:$src2)>; |
| 4860 | } |
Craig Topper | 8f6827c | 2016-08-31 05:37:52 +0000 | [diff] [blame] | 4861 | } |
| 4862 | |
Craig Topper | 45d6503 | 2016-09-02 05:29:13 +0000 | [diff] [blame] | 4863 | multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> { |
| 4864 | defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>; |
| 4865 | defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>; |
| 4866 | defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>; |
| 4867 | defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>; |
| 4868 | defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>; |
| 4869 | defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>; |
Craig Topper | 8f6827c | 2016-08-31 05:37:52 +0000 | [diff] [blame] | 4870 | } |
| 4871 | |
Craig Topper | 45d6503 | 2016-09-02 05:29:13 +0000 | [diff] [blame] | 4872 | defm : avx512_fp_logical_lowering_sizes<"VPAND", and>; |
| 4873 | defm : avx512_fp_logical_lowering_sizes<"VPOR", or>; |
| 4874 | defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>; |
| 4875 | defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>; |
| 4876 | |
Craig Topper | 2baef8f | 2016-12-18 04:17:00 +0000 | [diff] [blame] | 4877 | let Predicates = [HasVLX,HasDQI] in { |
Craig Topper | d3295c6 | 2016-12-17 19:26:00 +0000 | [diff] [blame] | 4878 | // Use packed logical operations for scalar ops. |
| 4879 | def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)), |
| 4880 | (COPY_TO_REGCLASS (VANDPDZ128rr |
| 4881 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 4882 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 4883 | def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)), |
| 4884 | (COPY_TO_REGCLASS (VORPDZ128rr |
| 4885 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 4886 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 4887 | def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)), |
| 4888 | (COPY_TO_REGCLASS (VXORPDZ128rr |
| 4889 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 4890 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 4891 | def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)), |
| 4892 | (COPY_TO_REGCLASS (VANDNPDZ128rr |
| 4893 | (COPY_TO_REGCLASS FR64X:$src1, VR128X), |
| 4894 | (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>; |
| 4895 | |
| 4896 | def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)), |
| 4897 | (COPY_TO_REGCLASS (VANDPSZ128rr |
| 4898 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 4899 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 4900 | def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)), |
| 4901 | (COPY_TO_REGCLASS (VORPSZ128rr |
| 4902 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 4903 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 4904 | def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)), |
| 4905 | (COPY_TO_REGCLASS (VXORPSZ128rr |
| 4906 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 4907 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 4908 | def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)), |
| 4909 | (COPY_TO_REGCLASS (VANDNPSZ128rr |
| 4910 | (COPY_TO_REGCLASS FR32X:$src1, VR128X), |
| 4911 | (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>; |
| 4912 | } |
| 4913 | |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4914 | multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4915 | X86VectorVTInfo _> { |
Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 4916 | let ExeDomain = _.ExeDomain in { |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4917 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4918 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 4919 | "$src2, $src1", "$src1, $src2", |
| 4920 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4921 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4922 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 4923 | "$src2, $src1", "$src1, $src2", |
| 4924 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>, EVEX_4V; |
| 4925 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4926 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 4927 | "${src2}"##_.BroadcastStr##", $src1", |
| 4928 | "$src1, ${src2}"##_.BroadcastStr, |
| 4929 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 4930 | (_.ScalarLdFrag addr:$src2))), (i32 FROUND_CURRENT))>, |
| 4931 | EVEX_4V, EVEX_B; |
Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 4932 | } |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4933 | } |
| 4934 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 4935 | multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4936 | X86VectorVTInfo _> { |
Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 4937 | let ExeDomain = _.ExeDomain in { |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 4938 | defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4939 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 4940 | "$src2, $src1", "$src1, $src2", |
| 4941 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4942 | defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4943 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 4944 | "$src2, $src1", "$src1, $src2", |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 4945 | (OpNode _.RC:$src1, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 4946 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 4947 | (i32 FROUND_CURRENT))>; |
Craig Topper | aa8e903 | 2017-02-26 06:45:40 +0000 | [diff] [blame] | 4948 | } |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 4949 | } |
| 4950 | |
Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 4951 | multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr, SDNode OpNode, SDNode OpNodeScal> { |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4952 | defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v16f32_info>, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4953 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v16f32_info>, |
| 4954 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4955 | defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f64_info>, |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4956 | avx512_fp_round_packed<opc, OpcodeStr, OpNode, v8f64_info>, |
| 4957 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 4958 | defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f32x_info>, |
| 4959 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, SSE_ALU_ITINS_S.s>, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 4960 | EVEX_4V,EVEX_CD8<32, CD8VT1>; |
Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 4961 | defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, f64x_info>, |
| 4962 | avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, SSE_ALU_ITINS_S.d>, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 4963 | EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 4964 | |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4965 | // Define only if AVX512VL feature is present. |
| 4966 | let Predicates = [HasVLX] in { |
| 4967 | defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f32x_info>, |
| 4968 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 4969 | defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v8f32x_info>, |
| 4970 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 4971 | defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v2f64x_info>, |
| 4972 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 4973 | defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, v4f64x_info>, |
| 4974 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 4975 | } |
| 4976 | } |
Michael Zuckerman | 11b55b2 | 2016-05-21 11:09:53 +0000 | [diff] [blame] | 4977 | defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs>, T8PD; |
Asaf Badouh | 7ec4b7a | 2015-06-28 14:30:39 +0000 | [diff] [blame] | 4978 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4979 | //===----------------------------------------------------------------------===// |
| 4980 | // AVX-512 VPTESTM instructions |
| 4981 | //===----------------------------------------------------------------------===// |
| 4982 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4983 | multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4984 | X86VectorVTInfo _> { |
Igor Breger | 639fde7 | 2016-03-03 14:18:38 +0000 | [diff] [blame] | 4985 | let isCommutable = 1 in |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4986 | defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst), |
| 4987 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 4988 | "$src2, $src1", "$src1, $src2", |
| 4989 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, |
| 4990 | EVEX_4V; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4991 | defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 4992 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 4993 | "$src2, $src1", "$src1, $src2", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 4994 | (OpNode (_.VT _.RC:$src1), |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 4995 | (_.VT (bitconvert (_.LdFrag addr:$src2))))>, |
| 4996 | EVEX_4V, |
| 4997 | EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4998 | } |
| 4999 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5000 | multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5001 | X86VectorVTInfo _> { |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5002 | defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 5003 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 5004 | "${src2}"##_.BroadcastStr##", $src1", |
| 5005 | "$src1, ${src2}"##_.BroadcastStr, |
| 5006 | (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast |
| 5007 | (_.ScalarLdFrag addr:$src2))))>, |
| 5008 | EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5009 | } |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5010 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5011 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5012 | multiclass avx512_vptest_lowering<SDNode OpNode, X86VectorVTInfo ExtendInfo, |
| 5013 | X86VectorVTInfo _, string Suffix> { |
| 5014 | def : Pat<(_.KVT (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))), |
| 5015 | (_.KVT (COPY_TO_REGCLASS |
| 5016 | (!cast<Instruction>(NAME # Suffix # "Zrr") |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5017 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5018 | _.RC:$src1, _.SubRegIdx), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5019 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5020 | _.RC:$src2, _.SubRegIdx)), |
| 5021 | _.KRC))>; |
| 5022 | } |
| 5023 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5024 | multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5025 | AVX512VLVectorVTInfo _, string Suffix> { |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5026 | let Predicates = [HasAVX512] in |
| 5027 | defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>, |
| 5028 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 5029 | |
| 5030 | let Predicates = [HasAVX512, HasVLX] in { |
| 5031 | defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>, |
| 5032 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 5033 | defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>, |
| 5034 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 5035 | } |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5036 | let Predicates = [HasAVX512, NoVLX] in { |
| 5037 | defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>; |
| 5038 | defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5039 | } |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5040 | } |
| 5041 | |
| 5042 | multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5043 | defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5044 | avx512vl_i32_info, "D">; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5045 | defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5046 | avx512vl_i64_info, "Q">, VEX_W; |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5047 | } |
| 5048 | |
| 5049 | multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr, |
| 5050 | SDNode OpNode> { |
| 5051 | let Predicates = [HasBWI] in { |
| 5052 | defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>, |
| 5053 | EVEX_V512, VEX_W; |
| 5054 | defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>, |
| 5055 | EVEX_V512; |
| 5056 | } |
| 5057 | let Predicates = [HasVLX, HasBWI] in { |
| 5058 | |
| 5059 | defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>, |
| 5060 | EVEX_V256, VEX_W; |
| 5061 | defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>, |
| 5062 | EVEX_V128, VEX_W; |
| 5063 | defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>, |
| 5064 | EVEX_V256; |
| 5065 | defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>, |
| 5066 | EVEX_V128; |
| 5067 | } |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5068 | |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5069 | let Predicates = [HasAVX512, NoVLX] in { |
| 5070 | defm BZ256_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v32i8x_info, "B">; |
| 5071 | defm BZ128_Alt : avx512_vptest_lowering< OpNode, v64i8_info, v16i8x_info, "B">; |
| 5072 | defm WZ256_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v16i16x_info, "W">; |
| 5073 | defm WZ128_Alt : avx512_vptest_lowering< OpNode, v32i16_info, v8i16x_info, "W">; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5074 | } |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 5075 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 5076 | } |
| 5077 | |
| 5078 | multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr, |
| 5079 | SDNode OpNode> : |
| 5080 | avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>, |
| 5081 | avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>; |
| 5082 | |
| 5083 | defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD; |
| 5084 | defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 5085 | |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5086 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5087 | //===----------------------------------------------------------------------===// |
| 5088 | // AVX-512 Shift instructions |
| 5089 | //===----------------------------------------------------------------------===// |
| 5090 | multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM, |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5091 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5092 | let ExeDomain = _.ExeDomain in { |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5093 | defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 5094 | (ins _.RC:$src1, u8imm:$src2), OpcodeStr, |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5095 | "$src2, $src1", "$src1, $src2", |
| 5096 | (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5097 | SSE_INTSHIFT_ITINS_P.rr>; |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5098 | defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 5099 | (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr, |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 5100 | "$src2, $src1", "$src1, $src2", |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5101 | (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 5102 | (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5103 | SSE_INTSHIFT_ITINS_P.rm>; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5104 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5105 | } |
| 5106 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5107 | multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM, |
| 5108 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5109 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5110 | defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
| 5111 | (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr, |
| 5112 | "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2", |
| 5113 | (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))), |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5114 | SSE_INTSHIFT_ITINS_P.rm>, EVEX_B; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5115 | } |
| 5116 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5117 | multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5118 | ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> { |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5119 | // src2 is always 128-bit |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5120 | let ExeDomain = _.ExeDomain in { |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5121 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5122 | (ins _.RC:$src1, VR128X:$src2), OpcodeStr, |
| 5123 | "$src2, $src1", "$src1, $src2", |
| 5124 | (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5125 | SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V; |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5126 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5127 | (ins _.RC:$src1, i128mem:$src2), OpcodeStr, |
| 5128 | "$src2, $src1", "$src1, $src2", |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5129 | (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5130 | SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5131 | EVEX_4V; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5132 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5133 | } |
| 5134 | |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5135 | multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5136 | ValueType SrcVT, PatFrag bc_frag, |
| 5137 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 5138 | let Predicates = [prd] in |
| 5139 | defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 5140 | VTInfo.info512>, EVEX_V512, |
| 5141 | EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ; |
| 5142 | let Predicates = [prd, HasVLX] in { |
| 5143 | defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 5144 | VTInfo.info256>, EVEX_V256, |
| 5145 | EVEX_CD8<VTInfo.info256.EltSize, CD8VH>; |
| 5146 | defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 5147 | VTInfo.info128>, EVEX_V128, |
| 5148 | EVEX_CD8<VTInfo.info128.EltSize, CD8VF>; |
| 5149 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5150 | } |
| 5151 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5152 | multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw, |
| 5153 | string OpcodeStr, SDNode OpNode> { |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5154 | defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5155 | avx512vl_i32_info, HasAVX512>; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5156 | defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5157 | avx512vl_i64_info, HasAVX512>, VEX_W; |
| 5158 | defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16, |
| 5159 | avx512vl_i16_info, HasBWI>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5160 | } |
| 5161 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5162 | multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 5163 | string OpcodeStr, SDNode OpNode, |
| 5164 | AVX512VLVectorVTInfo VTInfo> { |
| 5165 | let Predicates = [HasAVX512] in |
| 5166 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5167 | VTInfo.info512>, |
| 5168 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 5169 | VTInfo.info512>, EVEX_V512; |
| 5170 | let Predicates = [HasAVX512, HasVLX] in { |
| 5171 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5172 | VTInfo.info256>, |
| 5173 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 5174 | VTInfo.info256>, EVEX_V256; |
| 5175 | defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5176 | VTInfo.info128>, |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5177 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5178 | VTInfo.info128>, EVEX_V128; |
| 5179 | } |
| 5180 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5181 | |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5182 | multiclass avx512_shift_rmi_w<bits<8> opcw, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5183 | Format ImmFormR, Format ImmFormM, |
| 5184 | string OpcodeStr, SDNode OpNode> { |
| 5185 | let Predicates = [HasBWI] in |
| 5186 | defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 5187 | v32i16_info>, EVEX_V512, VEX_WIG; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5188 | let Predicates = [HasVLX, HasBWI] in { |
| 5189 | defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 5190 | v16i16x_info>, EVEX_V256, VEX_WIG; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5191 | defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 5192 | v8i16x_info>, EVEX_V128, VEX_WIG; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5193 | } |
| 5194 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5195 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5196 | multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq, |
| 5197 | Format ImmFormR, Format ImmFormM, |
| 5198 | string OpcodeStr, SDNode OpNode> { |
| 5199 | defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode, |
| 5200 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 5201 | defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode, |
| 5202 | avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W; |
| 5203 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 5204 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5205 | defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5206 | avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5207 | |
| 5208 | defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5209 | avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5210 | |
Elena Demikhovsky | 1b2f2f1 | 2015-05-13 07:35:05 +0000 | [diff] [blame] | 5211 | defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5212 | avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5213 | |
Michael Zuckerman | 298a680 | 2016-01-13 12:39:33 +0000 | [diff] [blame] | 5214 | defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri>, AVX512BIi8Base, EVEX_4V; |
Michael Zuckerman | 2ddcbcf | 2016-01-12 21:19:17 +0000 | [diff] [blame] | 5215 | defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5216 | |
| 5217 | defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>; |
| 5218 | defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>; |
| 5219 | defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5220 | |
Simon Pilgrim | 5910ebe | 2017-02-20 12:16:38 +0000 | [diff] [blame] | 5221 | // Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX. |
| 5222 | let Predicates = [HasAVX512, NoVLX] in { |
| 5223 | def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))), |
| 5224 | (EXTRACT_SUBREG (v8i64 |
| 5225 | (VPSRAQZrr |
| 5226 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 5227 | VR128X:$src2)), sub_ymm)>; |
| 5228 | |
| 5229 | def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 5230 | (EXTRACT_SUBREG (v8i64 |
| 5231 | (VPSRAQZrr |
| 5232 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 5233 | VR128X:$src2)), sub_xmm)>; |
| 5234 | |
| 5235 | def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))), |
| 5236 | (EXTRACT_SUBREG (v8i64 |
| 5237 | (VPSRAQZri |
| 5238 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 5239 | imm:$src2)), sub_ymm)>; |
| 5240 | |
| 5241 | def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))), |
| 5242 | (EXTRACT_SUBREG (v8i64 |
| 5243 | (VPSRAQZri |
| 5244 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 5245 | imm:$src2)), sub_xmm)>; |
| 5246 | } |
| 5247 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5248 | //===-------------------------------------------------------------------===// |
| 5249 | // Variable Bit Shifts |
| 5250 | //===-------------------------------------------------------------------===// |
| 5251 | multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5252 | X86VectorVTInfo _> { |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5253 | let ExeDomain = _.ExeDomain in { |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5254 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5255 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 5256 | "$src2, $src1", "$src1, $src2", |
| 5257 | (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5258 | SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5259 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5260 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 5261 | "$src2, $src1", "$src1, $src2", |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 5262 | (_.VT (OpNode _.RC:$src1, |
| 5263 | (_.VT (bitconvert (_.LdFrag addr:$src2))))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5264 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5265 | EVEX_CD8<_.EltSize, CD8VF>; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5266 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5267 | } |
| 5268 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5269 | multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5270 | X86VectorVTInfo _> { |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5271 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5272 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5273 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 5274 | "${src2}"##_.BroadcastStr##", $src1", |
| 5275 | "$src1, ${src2}"##_.BroadcastStr, |
| 5276 | (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 5277 | (_.ScalarLdFrag addr:$src2))))), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 5278 | SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5279 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 5280 | } |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5281 | |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5282 | multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5283 | AVX512VLVectorVTInfo _> { |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5284 | let Predicates = [HasAVX512] in |
| 5285 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 5286 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 5287 | |
| 5288 | let Predicates = [HasAVX512, HasVLX] in { |
| 5289 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 5290 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 5291 | defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>, |
| 5292 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 5293 | } |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5294 | } |
| 5295 | |
| 5296 | multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr, |
| 5297 | SDNode OpNode> { |
| 5298 | defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5299 | avx512vl_i32_info>; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5300 | defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5301 | avx512vl_i64_info>, VEX_W; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 5302 | } |
| 5303 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5304 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5305 | multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr, |
| 5306 | SDNode OpNode, list<Predicate> p> { |
| 5307 | let Predicates = p in { |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5308 | def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1), |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 5309 | (_.info256.VT _.info256.RC:$src2))), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5310 | (EXTRACT_SUBREG |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5311 | (!cast<Instruction>(OpcodeStr#"Zrr") |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 5312 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm), |
| 5313 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)), |
| 5314 | sub_ymm)>; |
| 5315 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5316 | def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1), |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 5317 | (_.info128.VT _.info128.RC:$src2))), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5318 | (EXTRACT_SUBREG |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5319 | (!cast<Instruction>(OpcodeStr#"Zrr") |
Igor Breger | 7b46b4e | 2015-12-23 08:06:50 +0000 | [diff] [blame] | 5320 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm), |
| 5321 | (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)), |
| 5322 | sub_xmm)>; |
| 5323 | } |
| 5324 | } |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5325 | multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr, |
| 5326 | SDNode OpNode> { |
| 5327 | let Predicates = [HasBWI] in |
| 5328 | defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>, |
| 5329 | EVEX_V512, VEX_W; |
| 5330 | let Predicates = [HasVLX, HasBWI] in { |
| 5331 | |
| 5332 | defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>, |
| 5333 | EVEX_V256, VEX_W; |
| 5334 | defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>, |
| 5335 | EVEX_V128, VEX_W; |
| 5336 | } |
| 5337 | } |
| 5338 | |
| 5339 | defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>, |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5340 | avx512_var_shift_w<0x12, "vpsllvw", shl>; |
Igor Breger | e59165c | 2016-06-20 07:05:43 +0000 | [diff] [blame] | 5341 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5342 | defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>, |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5343 | avx512_var_shift_w<0x11, "vpsravw", sra>; |
Igor Breger | e59165c | 2016-06-20 07:05:43 +0000 | [diff] [blame] | 5344 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5345 | defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>, |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5346 | avx512_var_shift_w<0x10, "vpsrlvw", srl>; |
| 5347 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 5348 | defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>; |
| 5349 | defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5350 | |
Simon Pilgrim | 7f2a6d5 | 2017-01-13 13:16:19 +0000 | [diff] [blame] | 5351 | defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>; |
| 5352 | defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>; |
| 5353 | defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>; |
| 5354 | defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>; |
| 5355 | |
Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 5356 | // Special handing for handling VPSRAV intrinsics. |
| 5357 | multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _, |
| 5358 | list<Predicate> p> { |
| 5359 | let Predicates = p in { |
| 5360 | def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)), |
| 5361 | (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1, |
| 5362 | _.RC:$src2)>; |
| 5363 | def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))), |
| 5364 | (!cast<Instruction>(InstrStr#_.ZSuffix##rm) |
| 5365 | _.RC:$src1, addr:$src2)>; |
Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 5366 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5367 | (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)), |
| 5368 | (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0, |
| 5369 | _.KRC:$mask, _.RC:$src1, _.RC:$src2)>; |
| 5370 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5371 | (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))), |
| 5372 | _.RC:$src0)), |
| 5373 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0, |
| 5374 | _.KRC:$mask, _.RC:$src1, addr:$src2)>; |
Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 5375 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5376 | (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)), |
| 5377 | (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask, |
| 5378 | _.RC:$src1, _.RC:$src2)>; |
| 5379 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5380 | (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))), |
| 5381 | _.ImmAllZerosV)), |
| 5382 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask, |
| 5383 | _.RC:$src1, addr:$src2)>; |
Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 5384 | } |
| 5385 | } |
| 5386 | |
| 5387 | multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _, |
| 5388 | list<Predicate> p> : |
| 5389 | avx512_var_shift_int_lowering<InstrStr, _, p> { |
| 5390 | let Predicates = p in { |
| 5391 | def : Pat<(_.VT (X86vsrav _.RC:$src1, |
| 5392 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)))), |
| 5393 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmb) |
| 5394 | _.RC:$src1, addr:$src2)>; |
Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 5395 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5396 | (X86vsrav _.RC:$src1, |
| 5397 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))), |
| 5398 | _.RC:$src0)), |
| 5399 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0, |
| 5400 | _.KRC:$mask, _.RC:$src1, addr:$src2)>; |
Craig Topper | 05629d0 | 2016-07-24 07:32:45 +0000 | [diff] [blame] | 5401 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 5402 | (X86vsrav _.RC:$src1, |
| 5403 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))), |
| 5404 | _.ImmAllZerosV)), |
| 5405 | (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask, |
| 5406 | _.RC:$src1, addr:$src2)>; |
| 5407 | } |
| 5408 | } |
| 5409 | |
| 5410 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>; |
| 5411 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>; |
| 5412 | defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>; |
| 5413 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>; |
| 5414 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>; |
| 5415 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>; |
| 5416 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>; |
| 5417 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>; |
| 5418 | defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>; |
| 5419 | |
Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 5420 | |
| 5421 | // Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX. |
| 5422 | let Predicates = [HasAVX512, NoVLX] in { |
| 5423 | def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 5424 | (EXTRACT_SUBREG (v8i64 |
| 5425 | (VPROLVQZrr |
| 5426 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 5427 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))), |
Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 5428 | sub_xmm)>; |
| 5429 | def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))), |
| 5430 | (EXTRACT_SUBREG (v8i64 |
| 5431 | (VPROLVQZrr |
| 5432 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 5433 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))), |
Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 5434 | sub_ymm)>; |
| 5435 | |
| 5436 | def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))), |
| 5437 | (EXTRACT_SUBREG (v16i32 |
| 5438 | (VPROLVDZrr |
| 5439 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 5440 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))), |
Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 5441 | sub_xmm)>; |
| 5442 | def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
| 5443 | (EXTRACT_SUBREG (v16i32 |
| 5444 | (VPROLVDZrr |
| 5445 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 5446 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))), |
Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 5447 | sub_ymm)>; |
| 5448 | |
| 5449 | def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))), |
| 5450 | (EXTRACT_SUBREG (v8i64 |
| 5451 | (VPROLQZri |
| 5452 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 5453 | imm:$src2)), sub_xmm)>; |
| 5454 | def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))), |
| 5455 | (EXTRACT_SUBREG (v8i64 |
| 5456 | (VPROLQZri |
| 5457 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 5458 | imm:$src2)), sub_ymm)>; |
| 5459 | |
| 5460 | def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))), |
| 5461 | (EXTRACT_SUBREG (v16i32 |
| 5462 | (VPROLDZri |
| 5463 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 5464 | imm:$src2)), sub_xmm)>; |
| 5465 | def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))), |
| 5466 | (EXTRACT_SUBREG (v16i32 |
| 5467 | (VPROLDZri |
| 5468 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 5469 | imm:$src2)), sub_ymm)>; |
| 5470 | } |
| 5471 | |
| 5472 | // Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX. |
| 5473 | let Predicates = [HasAVX512, NoVLX] in { |
| 5474 | def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))), |
| 5475 | (EXTRACT_SUBREG (v8i64 |
| 5476 | (VPRORVQZrr |
| 5477 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 5478 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))), |
Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 5479 | sub_xmm)>; |
| 5480 | def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))), |
| 5481 | (EXTRACT_SUBREG (v8i64 |
| 5482 | (VPRORVQZrr |
| 5483 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 5484 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))), |
Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 5485 | sub_ymm)>; |
| 5486 | |
| 5487 | def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))), |
| 5488 | (EXTRACT_SUBREG (v16i32 |
| 5489 | (VPRORVDZrr |
| 5490 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 5491 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))), |
Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 5492 | sub_xmm)>; |
| 5493 | def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
| 5494 | (EXTRACT_SUBREG (v16i32 |
| 5495 | (VPRORVDZrr |
| 5496 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
Craig Topper | 688f0ca | 2017-11-01 07:11:32 +0000 | [diff] [blame] | 5497 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))), |
Simon Pilgrim | 1cbe8c2 | 2017-07-17 14:11:30 +0000 | [diff] [blame] | 5498 | sub_ymm)>; |
| 5499 | |
| 5500 | def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))), |
| 5501 | (EXTRACT_SUBREG (v8i64 |
| 5502 | (VPRORQZri |
| 5503 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 5504 | imm:$src2)), sub_xmm)>; |
| 5505 | def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))), |
| 5506 | (EXTRACT_SUBREG (v8i64 |
| 5507 | (VPRORQZri |
| 5508 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 5509 | imm:$src2)), sub_ymm)>; |
| 5510 | |
| 5511 | def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))), |
| 5512 | (EXTRACT_SUBREG (v16i32 |
| 5513 | (VPRORDZri |
| 5514 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)), |
| 5515 | imm:$src2)), sub_xmm)>; |
| 5516 | def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))), |
| 5517 | (EXTRACT_SUBREG (v16i32 |
| 5518 | (VPRORDZri |
| 5519 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)), |
| 5520 | imm:$src2)), sub_ymm)>; |
| 5521 | } |
| 5522 | |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 5523 | //===-------------------------------------------------------------------===// |
| 5524 | // 1-src variable permutation VPERMW/D/Q |
| 5525 | //===-------------------------------------------------------------------===// |
| 5526 | multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5527 | AVX512VLVectorVTInfo _> { |
| 5528 | let Predicates = [HasAVX512] in |
| 5529 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 5530 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 5531 | |
| 5532 | let Predicates = [HasAVX512, HasVLX] in |
| 5533 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 5534 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 5535 | } |
| 5536 | |
| 5537 | multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 5538 | string OpcodeStr, SDNode OpNode, |
| 5539 | AVX512VLVectorVTInfo VTInfo> { |
| 5540 | let Predicates = [HasAVX512] in |
| 5541 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5542 | VTInfo.info512>, |
| 5543 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 5544 | VTInfo.info512>, EVEX_V512; |
| 5545 | let Predicates = [HasAVX512, HasVLX] in |
| 5546 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 5547 | VTInfo.info256>, |
| 5548 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 5549 | VTInfo.info256>, EVEX_V256; |
| 5550 | } |
| 5551 | |
Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 5552 | multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr, |
| 5553 | Predicate prd, SDNode OpNode, |
| 5554 | AVX512VLVectorVTInfo _> { |
| 5555 | let Predicates = [prd] in |
| 5556 | defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 5557 | EVEX_V512 ; |
| 5558 | let Predicates = [HasVLX, prd] in { |
| 5559 | defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 5560 | EVEX_V256 ; |
| 5561 | defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>, |
| 5562 | EVEX_V128 ; |
| 5563 | } |
| 5564 | } |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 5565 | |
Michael Zuckerman | d9cac59 | 2016-01-19 17:07:43 +0000 | [diff] [blame] | 5566 | defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv, |
| 5567 | avx512vl_i16_info>, VEX_W; |
| 5568 | defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv, |
| 5569 | avx512vl_i8_info>; |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 5570 | |
| 5571 | defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv, |
| 5572 | avx512vl_i32_info>; |
| 5573 | defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv, |
| 5574 | avx512vl_i64_info>, VEX_W; |
| 5575 | defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv, |
| 5576 | avx512vl_f32_info>; |
| 5577 | defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv, |
| 5578 | avx512vl_f64_info>, VEX_W; |
| 5579 | |
| 5580 | defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq", |
| 5581 | X86VPermi, avx512vl_i64_info>, |
| 5582 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
| 5583 | defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd", |
| 5584 | X86VPermi, avx512vl_f64_info>, |
| 5585 | EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W; |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5586 | //===----------------------------------------------------------------------===// |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 5587 | // AVX-512 - VPERMIL |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5588 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 4078c75 | 2015-06-04 07:07:13 +0000 | [diff] [blame] | 5589 | |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5590 | multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode, |
| 5591 | X86VectorVTInfo _, X86VectorVTInfo Ctrl> { |
| 5592 | defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst), |
| 5593 | (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr, |
| 5594 | "$src2, $src1", "$src1, $src2", |
| 5595 | (_.VT (OpNode _.RC:$src1, |
| 5596 | (Ctrl.VT Ctrl.RC:$src2)))>, |
| 5597 | T8PD, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5598 | defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), |
| 5599 | (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr, |
| 5600 | "$src2, $src1", "$src1, $src2", |
| 5601 | (_.VT (OpNode |
| 5602 | _.RC:$src1, |
| 5603 | (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>, |
| 5604 | T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 5605 | defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst), |
| 5606 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 5607 | "${src2}"##_.BroadcastStr##", $src1", |
| 5608 | "$src1, ${src2}"##_.BroadcastStr, |
| 5609 | (_.VT (OpNode |
| 5610 | _.RC:$src1, |
| 5611 | (Ctrl.VT (X86VBroadcast |
| 5612 | (Ctrl.ScalarLdFrag addr:$src2)))))>, |
| 5613 | T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5614 | } |
| 5615 | |
| 5616 | multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar, |
| 5617 | AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{ |
| 5618 | let Predicates = [HasAVX512] in { |
| 5619 | defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info512, |
| 5620 | Ctrl.info512>, EVEX_V512; |
| 5621 | } |
| 5622 | let Predicates = [HasAVX512, HasVLX] in { |
| 5623 | defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info128, |
| 5624 | Ctrl.info128>, EVEX_V128; |
| 5625 | defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, _.info256, |
| 5626 | Ctrl.info256>, EVEX_V256; |
| 5627 | } |
| 5628 | } |
| 5629 | |
| 5630 | multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar, |
| 5631 | AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{ |
| 5632 | |
| 5633 | defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, _, Ctrl>; |
| 5634 | defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr, |
| 5635 | X86VPermilpi, _>, |
| 5636 | EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5637 | } |
| 5638 | |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5639 | let ExeDomain = SSEPackedSingle in |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5640 | defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info, |
| 5641 | avx512vl_i32_info>; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 5642 | let ExeDomain = SSEPackedDouble in |
Igor Breger | 78741a1 | 2015-10-04 07:20:41 +0000 | [diff] [blame] | 5643 | defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info, |
| 5644 | avx512vl_i64_info>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5645 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5646 | // AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW |
| 5647 | //===----------------------------------------------------------------------===// |
| 5648 | |
| 5649 | defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd", |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5650 | X86PShufd, avx512vl_i32_info>, |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5651 | EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>; |
| 5652 | defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw", |
Igor Breger | 1a6fd1c | 2015-10-07 06:31:18 +0000 | [diff] [blame] | 5653 | X86PShufhw>, EVEX, AVX512XSIi8Base; |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5654 | defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw", |
Igor Breger | 1a6fd1c | 2015-10-07 06:31:18 +0000 | [diff] [blame] | 5655 | X86PShuflw>, EVEX, AVX512XDIi8Base; |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 5656 | |
Elena Demikhovsky | 55a9974 | 2015-06-22 13:00:42 +0000 | [diff] [blame] | 5657 | multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 5658 | let Predicates = [HasBWI] in |
| 5659 | defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, v64i8_info>, EVEX_V512; |
| 5660 | |
| 5661 | let Predicates = [HasVLX, HasBWI] in { |
| 5662 | defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, v32i8x_info>, EVEX_V256; |
| 5663 | defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, v16i8x_info>, EVEX_V128; |
| 5664 | } |
| 5665 | } |
| 5666 | |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 5667 | defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb>, VEX_WIG; |
Elena Demikhovsky | 55a9974 | 2015-06-22 13:00:42 +0000 | [diff] [blame] | 5668 | |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 5669 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 5670 | // Move Low to High and High to Low packed FP Instructions |
| 5671 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5672 | def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst), |
| 5673 | (ins VR128X:$src1, VR128X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 5674 | "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5675 | [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))], |
| 5676 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 5677 | def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst), |
| 5678 | (ins VR128X:$src1, VR128X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 5679 | "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5680 | [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))], |
| 5681 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 5682 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5683 | //===----------------------------------------------------------------------===// |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5684 | // VMOVHPS/PD VMOVLPS Instructions |
| 5685 | // All patterns was taken from SSS implementation. |
| 5686 | //===----------------------------------------------------------------------===// |
| 5687 | multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 5688 | X86VectorVTInfo _> { |
Craig Topper | e70231b | 2017-02-26 06:45:54 +0000 | [diff] [blame] | 5689 | let ExeDomain = _.ExeDomain in |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5690 | def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst), |
| 5691 | (ins _.RC:$src1, f64mem:$src2), |
| 5692 | !strconcat(OpcodeStr, |
| 5693 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 5694 | [(set _.RC:$dst, |
| 5695 | (OpNode _.RC:$src1, |
| 5696 | (_.VT (bitconvert |
| 5697 | (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))], |
| 5698 | IIC_SSE_MOV_LH>, EVEX_4V; |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5699 | } |
| 5700 | |
| 5701 | defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps, |
| 5702 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; |
Craig Topper | 3b11fca | 2017-09-18 00:20:53 +0000 | [diff] [blame] | 5703 | defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl, |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5704 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; |
| 5705 | defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps, |
| 5706 | v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS; |
| 5707 | defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd, |
| 5708 | v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W; |
| 5709 | |
| 5710 | let Predicates = [HasAVX512] in { |
| 5711 | // VMOVHPS patterns |
| 5712 | def : Pat<(X86Movlhps VR128X:$src1, |
| 5713 | (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))), |
| 5714 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; |
| 5715 | def : Pat<(X86Movlhps VR128X:$src1, |
Craig Topper | 0a197df | 2017-09-17 18:59:32 +0000 | [diff] [blame] | 5716 | (bc_v4f32 (v2i64 (X86vzload addr:$src2)))), |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5717 | (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>; |
| 5718 | // VMOVHPD patterns |
| 5719 | def : Pat<(v2f64 (X86Unpckl VR128X:$src1, |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5720 | (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))), |
| 5721 | (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>; |
| 5722 | // VMOVLPS patterns |
| 5723 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))), |
| 5724 | (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>; |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5725 | // VMOVLPD patterns |
| 5726 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))), |
| 5727 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5728 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, |
| 5729 | (v2f64 (scalar_to_vector (loadf64 addr:$src2))))), |
| 5730 | (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>; |
| 5731 | } |
| 5732 | |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5733 | def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs), |
| 5734 | (ins f64mem:$dst, VR128X:$src), |
| 5735 | "vmovhps\t{$src, $dst|$dst, $src}", |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 5736 | [(store (f64 (extractelt |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5737 | (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)), |
| 5738 | (bc_v2f64 (v4f32 VR128X:$src))), |
| 5739 | (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>, |
| 5740 | EVEX, EVEX_CD8<32, CD8VT2>; |
| 5741 | def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs), |
| 5742 | (ins f64mem:$dst, VR128X:$src), |
| 5743 | "vmovhpd\t{$src, $dst|$dst, $src}", |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 5744 | [(store (f64 (extractelt |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5745 | (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)), |
| 5746 | (iPTR 0))), addr:$dst)], IIC_SSE_MOV_LH>, |
| 5747 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 5748 | def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs), |
| 5749 | (ins f64mem:$dst, VR128X:$src), |
| 5750 | "vmovlps\t{$src, $dst|$dst, $src}", |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 5751 | [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)), |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5752 | (iPTR 0))), addr:$dst)], |
| 5753 | IIC_SSE_MOV_LH>, |
| 5754 | EVEX, EVEX_CD8<32, CD8VT2>; |
| 5755 | def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs), |
| 5756 | (ins f64mem:$dst, VR128X:$src), |
| 5757 | "vmovlpd\t{$src, $dst|$dst, $src}", |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 5758 | [(store (f64 (extractelt (v2f64 VR128X:$src), |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5759 | (iPTR 0))), addr:$dst)], |
| 5760 | IIC_SSE_MOV_LH>, |
| 5761 | EVEX, EVEX_CD8<64, CD8VT1>, VEX_W; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5762 | |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5763 | let Predicates = [HasAVX512] in { |
| 5764 | // VMOVHPD patterns |
Craig Topper | c9b1923 | 2016-05-01 04:59:44 +0000 | [diff] [blame] | 5765 | def : Pat<(store (f64 (extractelt |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5766 | (v2f64 (X86VPermilpi VR128X:$src, (i8 1))), |
| 5767 | (iPTR 0))), addr:$dst), |
| 5768 | (VMOVHPDZ128mr addr:$dst, VR128X:$src)>; |
| 5769 | // VMOVLPS patterns |
| 5770 | def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)), |
| 5771 | addr:$src1), |
| 5772 | (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>; |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5773 | // VMOVLPD patterns |
| 5774 | def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)), |
| 5775 | addr:$src1), |
| 5776 | (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>; |
Igor Breger | b6b27af | 2015-11-10 07:09:07 +0000 | [diff] [blame] | 5777 | } |
| 5778 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5779 | // FMA - Fused Multiply Operations |
| 5780 | // |
Adam Nemet | 26371ce | 2014-10-24 00:02:55 +0000 | [diff] [blame] | 5781 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5782 | multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5783 | X86VectorVTInfo _, string Suff> { |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 5784 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 5785 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 5786 | (ins _.RC:$src2, _.RC:$src3), |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 5787 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 5788 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>, |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 5789 | AVX512FMA3Base; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5790 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5791 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5792 | (ins _.RC:$src2, _.MemOp:$src3), |
| 5793 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 5794 | (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5795 | AVX512FMA3Base; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 5796 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5797 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5798 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 5799 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 5800 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 5801 | (OpNode _.RC:$src2, |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 5802 | _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5803 | AVX512FMA3Base, EVEX_B; |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5804 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5805 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5806 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5807 | multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5808 | X86VectorVTInfo _, string Suff> { |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 5809 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5810 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 5811 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 5812 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 5813 | (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>, |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 5814 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5815 | } |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 5816 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5817 | multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5818 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _, |
| 5819 | string Suff> { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5820 | let Predicates = [HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5821 | defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info512, Suff>, |
| 5822 | avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, _.info512, |
| 5823 | Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 5824 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5825 | let Predicates = [HasVLX, HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5826 | defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info256, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5827 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5828 | defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, _.info128, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5829 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 5830 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5831 | } |
| 5832 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5833 | multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5834 | SDNode OpNodeRnd > { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5835 | defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5836 | avx512vl_f32_info, "PS">; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5837 | defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5838 | avx512vl_f64_info, "PD">, VEX_W; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5839 | } |
| 5840 | |
Craig Topper | af0b992 | 2017-09-04 06:59:50 +0000 | [diff] [blame] | 5841 | defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5842 | defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>; |
| 5843 | defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>; |
| 5844 | defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>; |
| 5845 | defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>; |
| 5846 | defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>; |
| 5847 | |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 5848 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5849 | multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5850 | X86VectorVTInfo _, string Suff> { |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 5851 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5852 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5853 | (ins _.RC:$src2, _.RC:$src3), |
| 5854 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 5855 | (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1, vselect, 1>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5856 | AVX512FMA3Base; |
| 5857 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5858 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5859 | (ins _.RC:$src2, _.MemOp:$src3), |
| 5860 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 5861 | (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5862 | AVX512FMA3Base; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5863 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5864 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5865 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 5866 | OpcodeStr, "${src3}"##_.BroadcastStr##", $src2", |
| 5867 | "$src2, ${src3}"##_.BroadcastStr, |
| 5868 | (_.VT (OpNode _.RC:$src2, |
| 5869 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
Vyacheslav Klochkov | 6daefcf | 2016-08-11 22:07:33 +0000 | [diff] [blame] | 5870 | _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B; |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5871 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5872 | } |
| 5873 | |
| 5874 | multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5875 | X86VectorVTInfo _, string Suff> { |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 5876 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5877 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5878 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 5879 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 5880 | (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))), 1, |
| 5881 | 1, vselect, 1>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5882 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5883 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5884 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5885 | multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5886 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _, |
| 5887 | string Suff> { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5888 | let Predicates = [HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5889 | defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info512, Suff>, |
| 5890 | avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, _.info512, |
| 5891 | Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 5892 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5893 | let Predicates = [HasVLX, HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5894 | defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info256, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5895 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5896 | defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, _.info128, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5897 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 5898 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5899 | } |
| 5900 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5901 | multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5902 | SDNode OpNodeRnd > { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5903 | defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5904 | avx512vl_f32_info, "PS">; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5905 | defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5906 | avx512vl_f64_info, "PD">, VEX_W; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5907 | } |
| 5908 | |
Craig Topper | af0b992 | 2017-09-04 06:59:50 +0000 | [diff] [blame] | 5909 | defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5910 | defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>; |
| 5911 | defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>; |
| 5912 | defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>; |
| 5913 | defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>; |
| 5914 | defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>; |
| 5915 | |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5916 | multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5917 | X86VectorVTInfo _, string Suff> { |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 5918 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5919 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 5920 | (ins _.RC:$src2, _.RC:$src3), |
| 5921 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 5922 | (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5923 | AVX512FMA3Base; |
| 5924 | |
Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 5925 | // Pattern is 312 order so that the load is in a different place from the |
| 5926 | // 213 and 231 patterns this helps tablegen's duplicate pattern detection. |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5927 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 5928 | (ins _.RC:$src2, _.MemOp:$src3), |
| 5929 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 5930 | (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5931 | AVX512FMA3Base; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5932 | |
Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 5933 | // Pattern is 312 order so that the load is in a different place from the |
| 5934 | // 213 and 231 patterns this helps tablegen's duplicate pattern detection. |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5935 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 5936 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 5937 | OpcodeStr, "${src3}"##_.BroadcastStr##", $src2", |
| 5938 | "$src2, ${src3}"##_.BroadcastStr, |
Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 5939 | (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 5940 | _.RC:$src1, _.RC:$src2)), 1, 0>, AVX512FMA3Base, EVEX_B; |
Craig Topper | 5ec33a9 | 2016-07-22 05:00:42 +0000 | [diff] [blame] | 5941 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5942 | } |
| 5943 | |
| 5944 | multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5945 | X86VectorVTInfo _, string Suff> { |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 5946 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5947 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | 6bcbf53 | 2016-07-25 07:20:28 +0000 | [diff] [blame] | 5948 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 5949 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 5950 | (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))), 1, |
| 5951 | 1, vselect, 1>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5952 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| 5953 | } |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5954 | |
| 5955 | multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5956 | SDNode OpNodeRnd, AVX512VLVectorVTInfo _, |
| 5957 | string Suff> { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5958 | let Predicates = [HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5959 | defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info512, Suff>, |
| 5960 | avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, _.info512, |
| 5961 | Suff>, EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5962 | } |
| 5963 | let Predicates = [HasVLX, HasAVX512] in { |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5964 | defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info256, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5965 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5966 | defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, _.info128, Suff>, |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5967 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| 5968 | } |
| 5969 | } |
| 5970 | |
| 5971 | multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5972 | SDNode OpNodeRnd > { |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5973 | defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5974 | avx512vl_f32_info, "PS">; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5975 | defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd, |
Craig Topper | 318e40b | 2016-07-25 07:20:31 +0000 | [diff] [blame] | 5976 | avx512vl_f64_info, "PD">, VEX_W; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5977 | } |
| 5978 | |
Craig Topper | af0b992 | 2017-09-04 06:59:50 +0000 | [diff] [blame] | 5979 | defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>; |
Igor Breger | a7a8e9a | 2015-06-29 09:10:00 +0000 | [diff] [blame] | 5980 | defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>; |
| 5981 | defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>; |
| 5982 | defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>; |
| 5983 | defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>; |
| 5984 | defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 5985 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5986 | // Scalar FMA |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 5987 | multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5988 | dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb, |
Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 5989 | dag RHS_r, dag RHS_m, bit MaskOnlyReg> { |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 5990 | let Constraints = "$src1 = $dst", hasSideEffects = 0 in { |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 5991 | defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5992 | (ins _.RC:$src2, _.RC:$src3), OpcodeStr, |
Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 5993 | "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>, AVX512FMA3Base; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5994 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 5995 | defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Craig Topper | d9fe664 | 2017-02-21 04:26:10 +0000 | [diff] [blame] | 5996 | (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr, |
Craig Topper | eafdbec | 2016-08-13 06:48:41 +0000 | [diff] [blame] | 5997 | "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>, AVX512FMA3Base; |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 5998 | |
| 5999 | defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6000 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6001 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>, |
| 6002 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6003 | |
Craig Topper | eafdbec | 2016-08-13 06:48:41 +0000 | [diff] [blame] | 6004 | let isCodeGenOnly = 1, isCommutable = 1 in { |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6005 | def r : AVX512FMA3<opc, MRMSrcReg, (outs _.FRC:$dst), |
| 6006 | (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3), |
| 6007 | !strconcat(OpcodeStr, |
| 6008 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6009 | !if(MaskOnlyReg, [], [RHS_r])>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6010 | def m : AVX512FMA3<opc, MRMSrcMem, (outs _.FRC:$dst), |
| 6011 | (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3), |
| 6012 | !strconcat(OpcodeStr, |
| 6013 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
| 6014 | [RHS_m]>; |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6015 | }// isCodeGenOnly = 1 |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6016 | }// Constraints = "$src1 = $dst" |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6017 | } |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6018 | |
| 6019 | multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
Craig Topper | 07dac55 | 2017-11-06 05:48:25 +0000 | [diff] [blame] | 6020 | string OpcodeStr, SDNode OpNode, SDNode OpNodes1, |
| 6021 | SDNode OpNodeRnds1, SDNode OpNodes3, |
| 6022 | SDNode OpNodeRnds3, X86VectorVTInfo _, |
| 6023 | string SUFF> { |
Craig Topper | 2caa97c | 2017-02-25 19:36:28 +0000 | [diff] [blame] | 6024 | let ExeDomain = _.ExeDomain in { |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6025 | defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _, |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6026 | // Operands for intrinsic are in 123 order to preserve passthu |
| 6027 | // semantics. |
Craig Topper | 07dac55 | 2017-11-06 05:48:25 +0000 | [diff] [blame] | 6028 | (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)), |
| 6029 | (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, |
| 6030 | _.ScalarIntMemCPat:$src3)), |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6031 | (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3, |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6032 | (i32 imm:$rc))), |
| 6033 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
| 6034 | _.FRC:$src3))), |
| 6035 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1, |
Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6036 | (_.ScalarLdFrag addr:$src3)))), 0>; |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6037 | |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6038 | defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _, |
Craig Topper | 07dac55 | 2017-11-06 05:48:25 +0000 | [diff] [blame] | 6039 | (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)), |
| 6040 | (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3, |
| 6041 | _.RC:$src1)), |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6042 | (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1, |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6043 | (i32 imm:$rc))), |
| 6044 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3, |
| 6045 | _.FRC:$src1))), |
| 6046 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, |
Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6047 | (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>; |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6048 | |
Craig Topper | eec768b | 2017-09-06 03:35:58 +0000 | [diff] [blame] | 6049 | // One pattern is 312 order so that the load is in a different place from the |
| 6050 | // 213 and 231 patterns this helps tablegen's duplicate pattern detection. |
Craig Topper | b16598d | 2017-09-01 07:58:16 +0000 | [diff] [blame] | 6051 | defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _, |
Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6052 | (null_frag), |
Craig Topper | 07dac55 | 2017-11-06 05:48:25 +0000 | [diff] [blame] | 6053 | (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3, |
| 6054 | _.RC:$src2)), |
Craig Topper | 69e2278 | 2017-09-04 07:35:05 +0000 | [diff] [blame] | 6055 | (null_frag), |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6056 | (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3, |
| 6057 | _.FRC:$src2))), |
Craig Topper | eec768b | 2017-09-06 03:35:58 +0000 | [diff] [blame] | 6058 | (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3), |
| 6059 | _.FRC:$src1, _.FRC:$src2))), 1>; |
Craig Topper | 2caa97c | 2017-02-25 19:36:28 +0000 | [diff] [blame] | 6060 | } |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6061 | } |
| 6062 | |
| 6063 | multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132, |
Craig Topper | 07dac55 | 2017-11-06 05:48:25 +0000 | [diff] [blame] | 6064 | string OpcodeStr, SDNode OpNode, SDNode OpNodes1, |
| 6065 | SDNode OpNodeRnds1, SDNode OpNodes3, |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6066 | SDNode OpNodeRnds3> { |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6067 | let Predicates = [HasAVX512] in { |
| 6068 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
Craig Topper | 07dac55 | 2017-11-06 05:48:25 +0000 | [diff] [blame] | 6069 | OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3, |
| 6070 | f32x_info, "SS">, |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6071 | EVEX_CD8<32, CD8VT1>, VEX_LIG; |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6072 | defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode, |
Craig Topper | 07dac55 | 2017-11-06 05:48:25 +0000 | [diff] [blame] | 6073 | OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3, |
| 6074 | f64x_info, "SD">, |
Craig Topper | a55b483 | 2016-12-09 06:42:28 +0000 | [diff] [blame] | 6075 | EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W; |
Igor Breger | 15820b0 | 2015-07-01 13:24:28 +0000 | [diff] [blame] | 6076 | } |
| 6077 | } |
| 6078 | |
Craig Topper | 07dac55 | 2017-11-06 05:48:25 +0000 | [diff] [blame] | 6079 | defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1, |
| 6080 | X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>; |
| 6081 | defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1, |
| 6082 | X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>; |
| 6083 | defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1, |
| 6084 | X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>; |
| 6085 | defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1, |
| 6086 | X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6087 | |
| 6088 | //===----------------------------------------------------------------------===// |
Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 6089 | // AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA |
| 6090 | //===----------------------------------------------------------------------===// |
| 6091 | let Constraints = "$src1 = $dst" in { |
| 6092 | multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6093 | X86VectorVTInfo _> { |
Craig Topper | 47e14ea | 2017-09-24 19:30:55 +0000 | [diff] [blame] | 6094 | // NOTE: The SDNode have the multiply operands first with the add last. |
| 6095 | // This enables commuted load patterns to be autogenerated by tablegen. |
Craig Topper | 6bf9b80 | 2017-02-26 06:45:45 +0000 | [diff] [blame] | 6096 | let ExeDomain = _.ExeDomain in { |
Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 6097 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6098 | (ins _.RC:$src2, _.RC:$src3), |
| 6099 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | 47e14ea | 2017-09-24 19:30:55 +0000 | [diff] [blame] | 6100 | (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>, |
Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 6101 | AVX512FMA3Base; |
| 6102 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6103 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6104 | (ins _.RC:$src2, _.MemOp:$src3), |
| 6105 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Craig Topper | 47e14ea | 2017-09-24 19:30:55 +0000 | [diff] [blame] | 6106 | (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6107 | AVX512FMA3Base; |
Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 6108 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6109 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 6110 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
| 6111 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 6112 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
Craig Topper | 47e14ea | 2017-09-24 19:30:55 +0000 | [diff] [blame] | 6113 | (OpNode _.RC:$src2, |
| 6114 | (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))), |
| 6115 | _.RC:$src1)>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6116 | AVX512FMA3Base, EVEX_B; |
Craig Topper | 6bf9b80 | 2017-02-26 06:45:45 +0000 | [diff] [blame] | 6117 | } |
Asaf Badouh | 655822a | 2016-01-25 11:14:24 +0000 | [diff] [blame] | 6118 | } |
| 6119 | } // Constraints = "$src1 = $dst" |
| 6120 | |
| 6121 | multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6122 | AVX512VLVectorVTInfo _> { |
| 6123 | let Predicates = [HasIFMA] in { |
| 6124 | defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info512>, |
| 6125 | EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>; |
| 6126 | } |
| 6127 | let Predicates = [HasVLX, HasIFMA] in { |
| 6128 | defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info256>, |
| 6129 | EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>; |
| 6130 | defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, _.info128>, |
| 6131 | EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>; |
| 6132 | } |
| 6133 | } |
| 6134 | |
| 6135 | defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l, |
| 6136 | avx512vl_i64_info>, VEX_W; |
| 6137 | defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h, |
| 6138 | avx512vl_i64_info>, VEX_W; |
| 6139 | |
| 6140 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6141 | // AVX-512 Scalar convert from sign integer to float/double |
| 6142 | //===----------------------------------------------------------------------===// |
| 6143 | |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6144 | multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
| 6145 | X86VectorVTInfo DstVT, X86MemOperand x86memop, |
| 6146 | PatFrag ld_frag, string asm> { |
| 6147 | let hasSideEffects = 0 in { |
| 6148 | def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst), |
| 6149 | (ins DstVT.FRC:$src1, SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6150 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6151 | EVEX_4V; |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6152 | let mayLoad = 1 in |
| 6153 | def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst), |
| 6154 | (ins DstVT.FRC:$src1, x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 6155 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6156 | EVEX_4V; |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6157 | } // hasSideEffects = 0 |
| 6158 | let isCodeGenOnly = 1 in { |
| 6159 | def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 6160 | (ins DstVT.RC:$src1, SrcRC:$src2), |
| 6161 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 6162 | [(set DstVT.RC:$dst, |
| 6163 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 6164 | SrcRC:$src2, |
| 6165 | (i32 FROUND_CURRENT)))]>, EVEX_4V; |
| 6166 | |
| 6167 | def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), |
| 6168 | (ins DstVT.RC:$src1, x86memop:$src2), |
| 6169 | !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 6170 | [(set DstVT.RC:$dst, |
| 6171 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 6172 | (ld_frag addr:$src2), |
| 6173 | (i32 FROUND_CURRENT)))]>, EVEX_4V; |
| 6174 | }//isCodeGenOnly = 1 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6175 | } |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 6176 | |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6177 | multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6178 | X86VectorVTInfo DstVT, string asm> { |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6179 | def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), |
| 6180 | (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc), |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6181 | !strconcat(asm, |
| 6182 | "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"), |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6183 | [(set DstVT.RC:$dst, |
| 6184 | (OpNode (DstVT.VT DstVT.RC:$src1), |
| 6185 | SrcRC:$src2, |
| 6186 | (i32 imm:$rc)))]>, EVEX_4V, EVEX_B, EVEX_RC; |
| 6187 | } |
| 6188 | |
| 6189 | multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6190 | X86VectorVTInfo DstVT, X86MemOperand x86memop, |
| 6191 | PatFrag ld_frag, string asm> { |
| 6192 | defm NAME : avx512_vcvtsi_round<opc, OpNode, SrcRC, DstVT, asm>, |
| 6193 | avx512_vcvtsi<opc, OpNode, SrcRC, DstVT, x86memop, ld_frag, asm>, |
| 6194 | VEX_LIG; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6195 | } |
| 6196 | |
Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 6197 | let Predicates = [HasAVX512] in { |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6198 | defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6199 | v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">, |
| 6200 | XS, EVEX_CD8<32, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6201 | defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6202 | v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">, |
| 6203 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6204 | defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6205 | v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">, |
| 6206 | XD, EVEX_CD8<32, CD8VT1>; |
Igor Breger | abe4a79 | 2015-06-14 12:44:55 +0000 | [diff] [blame] | 6207 | defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6208 | v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">, |
| 6209 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6210 | |
Craig Topper | 8f85ad1 | 2016-11-14 02:46:58 +0000 | [diff] [blame] | 6211 | def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 6212 | (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>; |
| 6213 | def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 6214 | (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>; |
| 6215 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6216 | def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))), |
| 6217 | (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 6218 | def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6219 | (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6220 | def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))), |
| 6221 | (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 6222 | def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6223 | (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6224 | |
| 6225 | def : Pat<(f32 (sint_to_fp GR32:$src)), |
| 6226 | (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 6227 | def : Pat<(f32 (sint_to_fp GR64:$src)), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6228 | (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6229 | def : Pat<(f64 (sint_to_fp GR32:$src)), |
| 6230 | (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 6231 | def : Pat<(f64 (sint_to_fp GR64:$src)), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6232 | (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
| 6233 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6234 | defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR32, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6235 | v4f32x_info, i32mem, loadi32, |
| 6236 | "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6237 | defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6238 | v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">, |
| 6239 | XS, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6240 | defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, GR32, v2f64x_info, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6241 | i32mem, loadi32, "cvtusi2sd{l}">, |
| 6242 | XD, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6243 | defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, GR64, |
Igor Breger | dfcc3d3 | 2015-06-17 07:23:57 +0000 | [diff] [blame] | 6244 | v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">, |
| 6245 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6246 | |
Craig Topper | 8f85ad1 | 2016-11-14 02:46:58 +0000 | [diff] [blame] | 6247 | def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 6248 | (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>; |
| 6249 | def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}", |
| 6250 | (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0>; |
| 6251 | |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6252 | def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))), |
| 6253 | (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 6254 | def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))), |
| 6255 | (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 6256 | def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))), |
| 6257 | (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 6258 | def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))), |
| 6259 | (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 6260 | |
| 6261 | def : Pat<(f32 (uint_to_fp GR32:$src)), |
| 6262 | (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 6263 | def : Pat<(f32 (uint_to_fp GR64:$src)), |
| 6264 | (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
| 6265 | def : Pat<(f64 (uint_to_fp GR32:$src)), |
| 6266 | (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 6267 | def : Pat<(f64 (uint_to_fp GR64:$src)), |
| 6268 | (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 6269 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6270 | |
| 6271 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6272 | // AVX-512 Scalar convert from float/double to integer |
| 6273 | //===----------------------------------------------------------------------===// |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6274 | multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT , |
| 6275 | X86VectorVTInfo DstVT, SDNode OpNode, string asm> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6276 | let Predicates = [HasAVX512] in { |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6277 | def rr : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6278 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6279 | [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>, |
| 6280 | EVEX, VEX_LIG; |
| 6281 | def rb : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc), |
| 6282 | !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6283 | [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6284 | EVEX, VEX_LIG, EVEX_B, EVEX_RC; |
Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 6285 | def rm : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src), |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6286 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6287 | [(set DstVT.RC:$dst, (OpNode |
Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 6288 | (SrcVT.VT SrcVT.ScalarIntMemCPat:$src), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6289 | (i32 FROUND_CURRENT)))]>, |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6290 | EVEX, VEX_LIG; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6291 | } // Predicates = [HasAVX512] |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6292 | } |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6293 | |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6294 | // Convert float/double to signed/unsigned int 32/64 |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6295 | defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6296 | X86cvts2si, "cvtss2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6297 | XS, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6298 | defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6299 | X86cvts2si, "cvtss2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6300 | XS, VEX_W, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6301 | defm VCVTSS2USIZ: avx512_cvt_s_int_round<0x79, f32x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6302 | X86cvts2usi, "cvtss2usi">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6303 | XS, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6304 | defm VCVTSS2USI64Z: avx512_cvt_s_int_round<0x79, f32x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6305 | X86cvts2usi, "cvtss2usi">, XS, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6306 | EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 6307 | defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6308 | X86cvts2si, "cvtsd2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6309 | XD, EVEX_CD8<64, CD8VT1>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6310 | defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6311 | X86cvts2si, "cvtsd2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6312 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6313 | defm VCVTSD2USIZ: avx512_cvt_s_int_round<0x79, f64x_info, i32x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6314 | X86cvts2usi, "cvtsd2usi">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6315 | XD, EVEX_CD8<64, CD8VT1>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6316 | defm VCVTSD2USI64Z: avx512_cvt_s_int_round<0x79, f64x_info, i64x_info, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6317 | X86cvts2usi, "cvtsd2usi">, XD, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6318 | EVEX_CD8<64, CD8VT1>; |
| 6319 | |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6320 | // The SSE version of these instructions are disabled for AVX512. |
| 6321 | // Therefore, the SSE intrinsics are mapped to the AVX512 instructions. |
| 6322 | let Predicates = [HasAVX512] in { |
| 6323 | def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6324 | (VCVTSS2SIZrr VR128X:$src)>; |
Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 6325 | def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)), |
| 6326 | (VCVTSS2SIZrm sse_load_f32:$src)>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6327 | def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6328 | (VCVTSS2SI64Zrr VR128X:$src)>; |
Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 6329 | def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)), |
| 6330 | (VCVTSS2SI64Zrm sse_load_f32:$src)>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6331 | def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6332 | (VCVTSD2SIZrr VR128X:$src)>; |
Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 6333 | def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)), |
| 6334 | (VCVTSD2SIZrm sse_load_f64:$src)>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6335 | def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6336 | (VCVTSD2SI64Zrr VR128X:$src)>; |
Craig Topper | 5a63ca2 | 2017-03-13 03:59:06 +0000 | [diff] [blame] | 6337 | def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)), |
| 6338 | (VCVTSD2SI64Zrm sse_load_f64:$src)>; |
Asaf Badouh | ad5c3fc | 2016-02-07 14:59:13 +0000 | [diff] [blame] | 6339 | } // HasAVX512 |
| 6340 | |
Craig Topper | ac941b9 | 2016-09-25 16:33:53 +0000 | [diff] [blame] | 6341 | let Predicates = [HasAVX512] in { |
| 6342 | def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2), |
| 6343 | (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>; |
| 6344 | def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)), |
| 6345 | (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>; |
| 6346 | def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2), |
| 6347 | (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>; |
| 6348 | def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)), |
| 6349 | (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>; |
| 6350 | def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2), |
| 6351 | (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>; |
| 6352 | def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)), |
| 6353 | (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>; |
| 6354 | def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2), |
| 6355 | (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>; |
| 6356 | def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)), |
| 6357 | (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>; |
| 6358 | def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2), |
| 6359 | (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>; |
| 6360 | def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)), |
| 6361 | (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>; |
| 6362 | } // Predicates = [HasAVX512] |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6363 | |
Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 6364 | // Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang |
| 6365 | // which produce unnecessary vmovs{s,d} instructions |
| 6366 | let Predicates = [HasAVX512] in { |
| 6367 | def : Pat<(v4f32 (X86Movss |
| 6368 | (v4f32 VR128X:$dst), |
| 6369 | (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))), |
| 6370 | (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>; |
| 6371 | |
| 6372 | def : Pat<(v4f32 (X86Movss |
| 6373 | (v4f32 VR128X:$dst), |
| 6374 | (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))), |
| 6375 | (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>; |
| 6376 | |
| 6377 | def : Pat<(v2f64 (X86Movsd |
| 6378 | (v2f64 VR128X:$dst), |
| 6379 | (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))), |
| 6380 | (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>; |
| 6381 | |
| 6382 | def : Pat<(v2f64 (X86Movsd |
| 6383 | (v2f64 VR128X:$dst), |
| 6384 | (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))), |
| 6385 | (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>; |
| 6386 | } // Predicates = [HasAVX512] |
| 6387 | |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6388 | // Convert float/double to signed/unsigned int 32/64 with truncation |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6389 | multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC, |
| 6390 | X86VectorVTInfo _DstRC, SDNode OpNode, |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6391 | SDNode OpNodeRnd, string aliasStr>{ |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6392 | let Predicates = [HasAVX512] in { |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6393 | def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6394 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 6395 | [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>, EVEX; |
Craig Topper | 0e47395 | 2016-09-07 04:46:15 +0000 | [diff] [blame] | 6396 | let hasSideEffects = 0 in |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6397 | def rb : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6398 | !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"), |
| 6399 | []>, EVEX, EVEX_B; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6400 | def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6401 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6402 | [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6403 | EVEX; |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 6404 | |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6405 | def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}", |
| 6406 | (!cast<Instruction>(NAME # "rr") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>; |
| 6407 | def : InstAlias<asm # aliasStr # "\t\t{{sae}, $src, $dst|$dst, $src, {sae}}", |
| 6408 | (!cast<Instruction>(NAME # "rb") _DstRC.RC:$dst, _SrcRC.FRC:$src), 0>; |
| 6409 | def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}", |
Simon Pilgrim | 916485c | 2016-08-18 11:22:22 +0000 | [diff] [blame] | 6410 | (!cast<Instruction>(NAME # "rm") _DstRC.RC:$dst, |
| 6411 | _SrcRC.ScalarMemOp:$src), 0>; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6412 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6413 | let isCodeGenOnly = 1 in { |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6414 | def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), |
| 6415 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 6416 | [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src), |
| 6417 | (i32 FROUND_CURRENT)))]>, EVEX, VEX_LIG; |
| 6418 | def rb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src), |
| 6419 | !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"), |
| 6420 | [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src), |
| 6421 | (i32 FROUND_NO_EXC)))]>, |
| 6422 | EVEX,VEX_LIG , EVEX_B; |
| 6423 | let mayLoad = 1, hasSideEffects = 0 in |
| 6424 | def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 6425 | (ins _SrcRC.IntScalarMemOp:$src), |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6426 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
| 6427 | []>, EVEX, VEX_LIG; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6428 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 6429 | } // isCodeGenOnly = 1 |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6430 | } //HasAVX512 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6431 | } |
| 6432 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6433 | |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6434 | defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info, |
| 6435 | fp_to_sint, X86cvtts2IntRnd, "{l}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6436 | XS, EVEX_CD8<32, CD8VT1>; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6437 | defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info, |
| 6438 | fp_to_sint, X86cvtts2IntRnd, "{q}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6439 | VEX_W, XS, EVEX_CD8<32, CD8VT1>; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6440 | defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info, |
| 6441 | fp_to_sint, X86cvtts2IntRnd, "{l}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6442 | XD, EVEX_CD8<64, CD8VT1>; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6443 | defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info, |
| 6444 | fp_to_sint, X86cvtts2IntRnd, "{q}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6445 | VEX_W, XD, EVEX_CD8<64, CD8VT1>; |
| 6446 | |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6447 | defm VCVTTSS2USIZ: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i32x_info, |
| 6448 | fp_to_uint, X86cvtts2UIntRnd, "{l}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6449 | XS, EVEX_CD8<32, CD8VT1>; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6450 | defm VCVTTSS2USI64Z: avx512_cvt_s_all<0x78, "vcvttss2usi", f32x_info, i64x_info, |
| 6451 | fp_to_uint, X86cvtts2UIntRnd, "{q}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6452 | XS,VEX_W, EVEX_CD8<32, CD8VT1>; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6453 | defm VCVTTSD2USIZ: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i32x_info, |
| 6454 | fp_to_uint, X86cvtts2UIntRnd, "{l}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6455 | XD, EVEX_CD8<64, CD8VT1>; |
Igor Breger | c59b3a2 | 2016-08-03 10:58:05 +0000 | [diff] [blame] | 6456 | defm VCVTTSD2USI64Z: avx512_cvt_s_all<0x78, "vcvttsd2usi", f64x_info, i64x_info, |
| 6457 | fp_to_uint, X86cvtts2UIntRnd, "{q}">, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6458 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 6459 | let Predicates = [HasAVX512] in { |
| 6460 | def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6461 | (VCVTTSS2SIZrr_Int VR128X:$src)>; |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 6462 | def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)), |
| 6463 | (VCVTTSS2SIZrm_Int ssmem:$src)>; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6464 | def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6465 | (VCVTTSS2SI64Zrr_Int VR128X:$src)>; |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 6466 | def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)), |
| 6467 | (VCVTTSS2SI64Zrm_Int ssmem:$src)>; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6468 | def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6469 | (VCVTTSD2SIZrr_Int VR128X:$src)>; |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 6470 | def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)), |
| 6471 | (VCVTTSD2SIZrm_Int sdmem:$src)>; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6472 | def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))), |
Craig Topper | 8c252bc | 2016-09-18 18:59:33 +0000 | [diff] [blame] | 6473 | (VCVTTSD2SI64Zrr_Int VR128X:$src)>; |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 6474 | def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)), |
| 6475 | (VCVTTSD2SI64Zrm_Int sdmem:$src)>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 6476 | } // HasAVX512 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 6477 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6478 | // AVX-512 Convert form float to double and back |
| 6479 | //===----------------------------------------------------------------------===// |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6480 | multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6481 | X86VectorVTInfo _Src, SDNode OpNode> { |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6482 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6483 | (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6484 | "$src2, $src1", "$src1, $src2", |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6485 | (_.VT (OpNode (_.VT _.RC:$src1), |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6486 | (_Src.VT _Src.RC:$src2), |
| 6487 | (i32 FROUND_CURRENT)))>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6488 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>; |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6489 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Craig Topper | 08b413a | 2017-03-13 05:14:44 +0000 | [diff] [blame] | 6490 | (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6491 | "$src2, $src1", "$src1, $src2", |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6492 | (_.VT (OpNode (_.VT _.RC:$src1), |
Craig Topper | 08b413a | 2017-03-13 05:14:44 +0000 | [diff] [blame] | 6493 | (_Src.VT _Src.ScalarIntMemCPat:$src2), |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6494 | (i32 FROUND_CURRENT)))>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6495 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>; |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6496 | |
Craig Topper | d2011e3 | 2017-02-25 18:43:42 +0000 | [diff] [blame] | 6497 | let isCodeGenOnly = 1, hasSideEffects = 0 in { |
| 6498 | def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst), |
| 6499 | (ins _.FRC:$src1, _Src.FRC:$src2), |
| 6500 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 6501 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>; |
| 6502 | let mayLoad = 1 in |
| 6503 | def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst), |
| 6504 | (ins _.FRC:$src1, _Src.ScalarMemOp:$src2), |
| 6505 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
| 6506 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>; |
| 6507 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6508 | } |
| 6509 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6510 | // Scalar Coversion with SAE - suppress all exceptions |
| 6511 | multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6512 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6513 | defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6514 | (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6515 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6516 | (_.VT (OpNodeRnd (_.VT _.RC:$src1), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6517 | (_Src.VT _Src.RC:$src2), |
| 6518 | (i32 FROUND_NO_EXC)))>, |
| 6519 | EVEX_4V, VEX_LIG, EVEX_B; |
| 6520 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6521 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6522 | // Scalar Conversion with rounding control (RC) |
| 6523 | multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6524 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6525 | defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6526 | (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6527 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
Craig Topper | a58abd1 | 2016-05-09 05:34:12 +0000 | [diff] [blame] | 6528 | (_.VT (OpNodeRnd (_.VT _.RC:$src1), |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6529 | (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>, |
| 6530 | EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>, |
| 6531 | EVEX_B, EVEX_RC; |
| 6532 | } |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6533 | multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6534 | SDNode OpNodeRnd, X86VectorVTInfo _src, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6535 | X86VectorVTInfo _dst> { |
| 6536 | let Predicates = [HasAVX512] in { |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6537 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6538 | avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src, |
Michael Zuckerman | 4b88a77 | 2016-12-18 14:29:00 +0000 | [diff] [blame] | 6539 | OpNodeRnd>, VEX_W, EVEX_CD8<64, CD8VT1>, XD; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6540 | } |
| 6541 | } |
| 6542 | |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6543 | multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6544 | SDNode OpNodeRnd, X86VectorVTInfo _src, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6545 | X86VectorVTInfo _dst> { |
| 6546 | let Predicates = [HasAVX512] in { |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6547 | defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 6548 | avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd>, |
Michael Zuckerman | 4b88a77 | 2016-12-18 14:29:00 +0000 | [diff] [blame] | 6549 | EVEX_CD8<32, CD8VT1>, XS; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6550 | } |
| 6551 | } |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6552 | defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss", |
Ayman Musa | 5fc6dc5 | 2017-10-08 08:32:56 +0000 | [diff] [blame] | 6553 | X86froundRnd, f64x_info, f32x_info>, |
| 6554 | NotMemoryFoldable; |
Craig Topper | a02e394 | 2016-09-23 06:24:43 +0000 | [diff] [blame] | 6555 | defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd", |
Ayman Musa | 5fc6dc5 | 2017-10-08 08:32:56 +0000 | [diff] [blame] | 6556 | X86fpextRnd,f32x_info, f64x_info >, |
| 6557 | NotMemoryFoldable; |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6558 | |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6559 | def : Pat<(f64 (fpextend FR32X:$src)), |
Craig Topper | afc3c82 | 2017-11-07 04:44:22 +0000 | [diff] [blame] | 6560 | (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6561 | Requires<[HasAVX512]>; |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6562 | def : Pat<(f64 (fpextend (loadf32 addr:$src))), |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6563 | (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6564 | Requires<[HasAVX512]>; |
| 6565 | |
| 6566 | def : Pat<(f64 (extloadf32 addr:$src)), |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6567 | (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6568 | Requires<[HasAVX512, OptForSize]>; |
| 6569 | |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6570 | def : Pat<(f64 (extloadf32 addr:$src)), |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6571 | (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>, |
Asaf Badouh | 2744d21 | 2015-09-20 14:31:19 +0000 | [diff] [blame] | 6572 | Requires<[HasAVX512, OptForSpeed]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6573 | |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6574 | def : Pat<(f32 (fpround FR64X:$src)), |
Craig Topper | afc3c82 | 2017-11-07 04:44:22 +0000 | [diff] [blame] | 6575 | (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6576 | Requires<[HasAVX512]>; |
Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 6577 | |
| 6578 | def : Pat<(v4f32 (X86Movss |
| 6579 | (v4f32 VR128X:$dst), |
| 6580 | (v4f32 (scalar_to_vector |
| 6581 | (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))), |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6582 | (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>, |
Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 6583 | Requires<[HasAVX512]>; |
| 6584 | |
| 6585 | def : Pat<(v2f64 (X86Movsd |
| 6586 | (v2f64 VR128X:$dst), |
| 6587 | (v2f64 (scalar_to_vector |
| 6588 | (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))), |
Ayman Musa | 6e670cf | 2017-02-23 07:24:21 +0000 | [diff] [blame] | 6589 | (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>, |
Elad Cohen | 0c26010 | 2017-01-11 09:11:48 +0000 | [diff] [blame] | 6590 | Requires<[HasAVX512]>; |
| 6591 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6592 | //===----------------------------------------------------------------------===// |
| 6593 | // AVX-512 Vector convert from signed/unsigned integer to float/double |
| 6594 | // and from float/double to signed/unsigned integer |
| 6595 | //===----------------------------------------------------------------------===// |
| 6596 | |
| 6597 | multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6598 | X86VectorVTInfo _Src, SDNode OpNode, |
| 6599 | string Broadcast = _.BroadcastStr, |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 6600 | string Alias = "", X86MemOperand MemOp = _Src.MemOp> { |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6601 | |
| 6602 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6603 | (ins _Src.RC:$src), OpcodeStr, "$src", "$src", |
| 6604 | (_.VT (OpNode (_Src.VT _Src.RC:$src)))>, EVEX; |
| 6605 | |
| 6606 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 6607 | (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src", |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6608 | (_.VT (OpNode (_Src.VT |
| 6609 | (bitconvert (_Src.LdFrag addr:$src)))))>, EVEX; |
| 6610 | |
| 6611 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 6612 | (ins _Src.ScalarMemOp:$src), OpcodeStr, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6613 | "${src}"##Broadcast, "${src}"##Broadcast, |
| 6614 | (_.VT (OpNode (_Src.VT |
| 6615 | (X86VBroadcast (_Src.ScalarLdFrag addr:$src))) |
| 6616 | ))>, EVEX, EVEX_B; |
| 6617 | } |
| 6618 | // Coversion with SAE - suppress all exceptions |
| 6619 | multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6620 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 6621 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6622 | (ins _Src.RC:$src), OpcodeStr, |
| 6623 | "{sae}, $src", "$src, {sae}", |
| 6624 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), |
| 6625 | (i32 FROUND_NO_EXC)))>, |
| 6626 | EVEX, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6627 | } |
| 6628 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6629 | // Conversion with rounding control (RC) |
| 6630 | multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 6631 | X86VectorVTInfo _Src, SDNode OpNodeRnd> { |
| 6632 | defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 6633 | (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr, |
| 6634 | "$rc, $src", "$src, $rc", |
| 6635 | (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>, |
| 6636 | EVEX, EVEX_B, EVEX_RC; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 6637 | } |
| 6638 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6639 | // Extend Float to Double |
| 6640 | multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr> { |
| 6641 | let Predicates = [HasAVX512] in { |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6642 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info, fpextend>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6643 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info, |
| 6644 | X86vfpextRnd>, EVEX_V512; |
| 6645 | } |
| 6646 | let Predicates = [HasVLX] in { |
| 6647 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info, |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 6648 | X86vfpext, "{1to2}", "", f64mem>, EVEX_V128; |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6649 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6650 | EVEX_V256; |
| 6651 | } |
| 6652 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6653 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6654 | // Truncate Double to Float |
| 6655 | multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr> { |
| 6656 | let Predicates = [HasAVX512] in { |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6657 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6658 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info, |
| 6659 | X86vfproundRnd>, EVEX_V512; |
| 6660 | } |
| 6661 | let Predicates = [HasVLX] in { |
| 6662 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info, |
| 6663 | X86vfpround, "{1to2}", "{x}">, EVEX_V128; |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 6664 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6665 | "{1to4}", "{y}">, EVEX_V256; |
Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 6666 | |
| 6667 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 6668 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 6669 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 6670 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>; |
| 6671 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 6672 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 6673 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 6674 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6675 | } |
| 6676 | } |
| 6677 | |
| 6678 | defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps">, |
| 6679 | VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 6680 | defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd">, |
| 6681 | PS, EVEX_CD8<32, CD8VH>; |
| 6682 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6683 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 6684 | (VCVTPS2PDZrm addr:$src)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6685 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6686 | let Predicates = [HasVLX] in { |
Craig Topper | ee277e1 | 2017-10-14 05:55:42 +0000 | [diff] [blame] | 6687 | let AddedComplexity = 15 in { |
| 6688 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 6689 | (v4f32 (X86vfpround (v2f64 VR128X:$src)))))), |
| 6690 | (VCVTPD2PSZ128rr VR128X:$src)>; |
| 6691 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 6692 | (v4f32 (X86vfpround (loadv2f64 addr:$src)))))), |
| 6693 | (VCVTPD2PSZ128rm addr:$src)>; |
| 6694 | } |
Craig Topper | 5471fc2 | 2016-11-06 04:12:52 +0000 | [diff] [blame] | 6695 | def : Pat<(v2f64 (extloadv2f32 addr:$src)), |
| 6696 | (VCVTPS2PDZ128rm addr:$src)>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6697 | def : Pat<(v4f64 (extloadv4f32 addr:$src)), |
| 6698 | (VCVTPS2PDZ256rm addr:$src)>; |
| 6699 | } |
Elena Demikhovsky | 3629b4a | 2014-01-06 08:45:54 +0000 | [diff] [blame] | 6700 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6701 | // Convert Signed/Unsigned Doubleword to Double |
| 6702 | multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6703 | SDNode OpNode128> { |
| 6704 | // No rounding in this op |
| 6705 | let Predicates = [HasAVX512] in |
| 6706 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode>, |
| 6707 | EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6708 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6709 | let Predicates = [HasVLX] in { |
| 6710 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info, |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 6711 | OpNode128, "{1to2}", "", i64mem>, EVEX_V128; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6712 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode>, |
| 6713 | EVEX_V256; |
| 6714 | } |
| 6715 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6716 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6717 | // Convert Signed/Unsigned Doubleword to Float |
| 6718 | multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6719 | SDNode OpNodeRnd> { |
| 6720 | let Predicates = [HasAVX512] in |
| 6721 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode>, |
| 6722 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info, |
| 6723 | OpNodeRnd>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6724 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6725 | let Predicates = [HasVLX] in { |
| 6726 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode>, |
| 6727 | EVEX_V128; |
| 6728 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode>, |
| 6729 | EVEX_V256; |
| 6730 | } |
| 6731 | } |
| 6732 | |
| 6733 | // Convert Float to Signed/Unsigned Doubleword with truncation |
| 6734 | multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, |
| 6735 | SDNode OpNode, SDNode OpNodeRnd> { |
| 6736 | let Predicates = [HasAVX512] in { |
| 6737 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, |
| 6738 | avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info, |
| 6739 | OpNodeRnd>, EVEX_V512; |
| 6740 | } |
| 6741 | let Predicates = [HasVLX] in { |
| 6742 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, |
| 6743 | EVEX_V128; |
| 6744 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, |
| 6745 | EVEX_V256; |
| 6746 | } |
| 6747 | } |
| 6748 | |
| 6749 | // Convert Float to Signed/Unsigned Doubleword |
| 6750 | multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, |
| 6751 | SDNode OpNode, SDNode OpNodeRnd> { |
| 6752 | let Predicates = [HasAVX512] in { |
| 6753 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode>, |
| 6754 | avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info, |
| 6755 | OpNodeRnd>, EVEX_V512; |
| 6756 | } |
| 6757 | let Predicates = [HasVLX] in { |
| 6758 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode>, |
| 6759 | EVEX_V128; |
| 6760 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode>, |
| 6761 | EVEX_V256; |
| 6762 | } |
| 6763 | } |
| 6764 | |
| 6765 | // Convert Double to Signed/Unsigned Doubleword with truncation |
Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 6766 | multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6767 | SDNode OpNode128, SDNode OpNodeRnd> { |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6768 | let Predicates = [HasAVX512] in { |
| 6769 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, |
| 6770 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| 6771 | OpNodeRnd>, EVEX_V512; |
| 6772 | } |
| 6773 | let Predicates = [HasVLX] in { |
| 6774 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 6775 | // memory forms of these instructions in Asm Parser. They have the same |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6776 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 6777 | // due to the same reason. |
Craig Topper | 731bf9c | 2016-11-09 07:31:32 +0000 | [diff] [blame] | 6778 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, |
| 6779 | OpNode128, "{1to2}", "{x}">, EVEX_V128; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6780 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| 6781 | "{1to4}", "{y}">, EVEX_V256; |
Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 6782 | |
| 6783 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 6784 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 6785 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 6786 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>; |
| 6787 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 6788 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 6789 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 6790 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6791 | } |
| 6792 | } |
| 6793 | |
| 6794 | // Convert Double to Signed/Unsigned Doubleword |
| 6795 | multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, |
| 6796 | SDNode OpNode, SDNode OpNodeRnd> { |
| 6797 | let Predicates = [HasAVX512] in { |
| 6798 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode>, |
| 6799 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info, |
| 6800 | OpNodeRnd>, EVEX_V512; |
| 6801 | } |
| 6802 | let Predicates = [HasVLX] in { |
| 6803 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 6804 | // memory forms of these instructions in Asm Parcer. They have the same |
| 6805 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 6806 | // due to the same reason. |
| 6807 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode, |
| 6808 | "{1to2}", "{x}">, EVEX_V128; |
| 6809 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode, |
| 6810 | "{1to4}", "{y}">, EVEX_V256; |
Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 6811 | |
| 6812 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 6813 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 6814 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 6815 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0>; |
| 6816 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 6817 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 6818 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 6819 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6820 | } |
| 6821 | } |
| 6822 | |
| 6823 | // Convert Double to Signed/Unsigned Quardword |
| 6824 | multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, |
| 6825 | SDNode OpNode, SDNode OpNodeRnd> { |
| 6826 | let Predicates = [HasDQI] in { |
| 6827 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, |
| 6828 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info, |
| 6829 | OpNodeRnd>, EVEX_V512; |
| 6830 | } |
| 6831 | let Predicates = [HasDQI, HasVLX] in { |
| 6832 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, |
| 6833 | EVEX_V128; |
| 6834 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, |
| 6835 | EVEX_V256; |
| 6836 | } |
| 6837 | } |
| 6838 | |
| 6839 | // Convert Double to Signed/Unsigned Quardword with truncation |
| 6840 | multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, |
| 6841 | SDNode OpNode, SDNode OpNodeRnd> { |
| 6842 | let Predicates = [HasDQI] in { |
| 6843 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode>, |
| 6844 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info, |
| 6845 | OpNodeRnd>, EVEX_V512; |
| 6846 | } |
| 6847 | let Predicates = [HasDQI, HasVLX] in { |
| 6848 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode>, |
| 6849 | EVEX_V128; |
| 6850 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode>, |
| 6851 | EVEX_V256; |
| 6852 | } |
| 6853 | } |
| 6854 | |
| 6855 | // Convert Signed/Unsigned Quardword to Double |
| 6856 | multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, |
| 6857 | SDNode OpNode, SDNode OpNodeRnd> { |
| 6858 | let Predicates = [HasDQI] in { |
| 6859 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode>, |
| 6860 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info, |
| 6861 | OpNodeRnd>, EVEX_V512; |
| 6862 | } |
| 6863 | let Predicates = [HasDQI, HasVLX] in { |
| 6864 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode>, |
| 6865 | EVEX_V128; |
| 6866 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode>, |
| 6867 | EVEX_V256; |
| 6868 | } |
| 6869 | } |
| 6870 | |
| 6871 | // Convert Float to Signed/Unsigned Quardword |
| 6872 | multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, |
| 6873 | SDNode OpNode, SDNode OpNodeRnd> { |
| 6874 | let Predicates = [HasDQI] in { |
| 6875 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, |
| 6876 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| 6877 | OpNodeRnd>, EVEX_V512; |
| 6878 | } |
| 6879 | let Predicates = [HasDQI, HasVLX] in { |
| 6880 | // Explicitly specified broadcast string, since we take only 2 elements |
| 6881 | // from v4f32x_info source |
| 6882 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode, |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 6883 | "{1to2}", "", f64mem>, EVEX_V128; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6884 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, |
| 6885 | EVEX_V256; |
| 6886 | } |
| 6887 | } |
| 6888 | |
| 6889 | // Convert Float to Signed/Unsigned Quardword with truncation |
Craig Topper | a39b650 | 2016-12-10 06:02:48 +0000 | [diff] [blame] | 6890 | multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6891 | SDNode OpNode128, SDNode OpNodeRnd> { |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6892 | let Predicates = [HasDQI] in { |
| 6893 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode>, |
| 6894 | avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info, |
| 6895 | OpNodeRnd>, EVEX_V512; |
| 6896 | } |
| 6897 | let Predicates = [HasDQI, HasVLX] in { |
| 6898 | // Explicitly specified broadcast string, since we take only 2 elements |
| 6899 | // from v4f32x_info source |
Craig Topper | a39b650 | 2016-12-10 06:02:48 +0000 | [diff] [blame] | 6900 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128, |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 6901 | "{1to2}", "", f64mem>, EVEX_V128; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6902 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode>, |
| 6903 | EVEX_V256; |
| 6904 | } |
| 6905 | } |
| 6906 | |
| 6907 | // Convert Signed/Unsigned Quardword to Float |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 6908 | multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 6909 | SDNode OpNode128, SDNode OpNodeRnd> { |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6910 | let Predicates = [HasDQI] in { |
| 6911 | defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode>, |
| 6912 | avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info, |
| 6913 | OpNodeRnd>, EVEX_V512; |
| 6914 | } |
| 6915 | let Predicates = [HasDQI, HasVLX] in { |
| 6916 | // we need "x"/"y" suffixes in order to distinguish between 128 and 256 |
| 6917 | // memory forms of these instructions in Asm Parcer. They have the same |
| 6918 | // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly |
| 6919 | // due to the same reason. |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 6920 | defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6921 | "{1to2}", "{x}">, EVEX_V128; |
| 6922 | defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode, |
| 6923 | "{1to4}", "{y}">, EVEX_V256; |
Craig Topper | b8596e4 | 2016-11-14 01:53:29 +0000 | [diff] [blame] | 6924 | |
| 6925 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 6926 | (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>; |
| 6927 | def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}", |
| 6928 | (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0>; |
| 6929 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 6930 | (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>; |
| 6931 | def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}", |
| 6932 | (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6933 | } |
| 6934 | } |
| 6935 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 6936 | defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP>, |
Coby Tayree | 97e9cf6 | 2016-11-20 17:09:56 +0000 | [diff] [blame] | 6937 | XS, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6938 | |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6939 | defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp, |
| 6940 | X86VSintToFpRnd>, |
| 6941 | PS, EVEX_CD8<32, CD8VF>; |
| 6942 | |
| 6943 | defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 6944 | X86cvttp2siRnd>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6945 | XS, EVEX_CD8<32, CD8VF>; |
| 6946 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 6947 | defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 6948 | X86cvttp2siRnd>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6949 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 6950 | |
| 6951 | defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 6952 | X86cvttp2uiRnd>, PS, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6953 | EVEX_CD8<32, CD8VF>; |
| 6954 | |
Craig Topper | f334ac19 | 2016-11-09 07:48:51 +0000 | [diff] [blame] | 6955 | defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint, |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 6956 | X86cvttp2ui, X86cvttp2uiRnd>, PS, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6957 | EVEX_CD8<64, CD8VF>; |
| 6958 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 6959 | defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp, X86VUintToFP>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6960 | XS, EVEX_CD8<32, CD8VH>; |
| 6961 | |
| 6962 | defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp, |
| 6963 | X86VUintToFpRnd>, XD, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6964 | EVEX_CD8<32, CD8VF>; |
| 6965 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6966 | defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int, |
| 6967 | X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 6968 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6969 | defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int, |
| 6970 | X86cvtp2IntRnd>, XD, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6971 | EVEX_CD8<64, CD8VF>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6972 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6973 | defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt, |
| 6974 | X86cvtp2UIntRnd>, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6975 | PS, EVEX_CD8<32, CD8VF>; |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6976 | defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt, |
| 6977 | X86cvtp2UIntRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6978 | PS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 6979 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6980 | defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int, |
| 6981 | X86cvtp2IntRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6982 | PD, EVEX_CD8<64, CD8VF>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 6983 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6984 | defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int, |
| 6985 | X86cvtp2IntRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 6986 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6987 | defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt, |
| 6988 | X86cvtp2UIntRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6989 | PD, EVEX_CD8<64, CD8VF>; |
| 6990 | |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 6991 | defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt, |
| 6992 | X86cvtp2UIntRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6993 | |
| 6994 | defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 6995 | X86cvttp2siRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 6996 | PD, EVEX_CD8<64, CD8VF>; |
| 6997 | |
Craig Topper | a39b650 | 2016-12-10 06:02:48 +0000 | [diff] [blame] | 6998 | defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 6999 | X86cvttp2siRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7000 | |
| 7001 | defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7002 | X86cvttp2uiRnd>, VEX_W, |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7003 | PD, EVEX_CD8<64, CD8VF>; |
| 7004 | |
Craig Topper | a39b650 | 2016-12-10 06:02:48 +0000 | [diff] [blame] | 7005 | defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui, |
Craig Topper | 3174b6e | 2016-09-23 06:24:39 +0000 | [diff] [blame] | 7006 | X86cvttp2uiRnd>, PD, EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7007 | |
| 7008 | defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7009 | X86VSintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7010 | |
| 7011 | defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7012 | X86VUintToFpRnd>, VEX_W, XS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7013 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7014 | defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7015 | X86VSintToFpRnd>, VEX_W, PS, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7016 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7017 | defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP, |
Craig Topper | 19e04b6 | 2016-05-19 06:13:58 +0000 | [diff] [blame] | 7018 | X86VUintToFpRnd>, VEX_W, XD, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 0f37093 | 2015-07-13 13:26:20 +0000 | [diff] [blame] | 7019 | |
Craig Topper | e38c57a | 2015-11-27 05:44:02 +0000 | [diff] [blame] | 7020 | let Predicates = [HasAVX512, NoVLX] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7021 | def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7022 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7023 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7024 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7025 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 7026 | def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))), |
| 7027 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7028 | (v16f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7029 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 7030 | |
Elena Demikhovsky | 95629ca | 2016-03-29 06:33:41 +0000 | [diff] [blame] | 7031 | def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))), |
| 7032 | (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7033 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7034 | VR256X:$src1, sub_ymm)))), sub_xmm)>; |
Elena Demikhovsky | 95629ca | 2016-03-29 06:33:41 +0000 | [diff] [blame] | 7035 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7036 | def : Pat<(v4i32 (X86cvttp2ui (v2f64 VR128X:$src))), |
Craig Topper | f334ac19 | 2016-11-09 07:48:51 +0000 | [diff] [blame] | 7037 | (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr |
| 7038 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7039 | VR128X:$src, sub_xmm)))), sub_xmm)>; |
| 7040 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 7041 | def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))), |
| 7042 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7043 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7044 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7045 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 7046 | def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))), |
| 7047 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7048 | (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7049 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7050 | |
Cameron McInally | f10a7c9 | 2014-06-18 14:04:37 +0000 | [diff] [blame] | 7051 | def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))), |
| 7052 | (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7053 | (v8i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7054 | VR128X:$src1, sub_xmm)))), sub_ymm)>; |
Simon Pilgrim | 096b6d4 | 2016-11-20 14:03:23 +0000 | [diff] [blame] | 7055 | |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7056 | def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))), |
Simon Pilgrim | 096b6d4 | 2016-11-20 14:03:23 +0000 | [diff] [blame] | 7057 | (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr |
| 7058 | (v8i32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7059 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 7060 | } |
| 7061 | |
Simon Pilgrim | 4ddc92b | 2016-10-18 07:42:15 +0000 | [diff] [blame] | 7062 | let Predicates = [HasAVX512, HasVLX] in { |
Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 7063 | let AddedComplexity = 15 in { |
| 7064 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
| 7065 | (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7066 | (VCVTPD2DQZ128rr VR128X:$src)>; |
Craig Topper | 009f0aa | 2017-10-14 04:18:10 +0000 | [diff] [blame] | 7067 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
Craig Topper | f7e7777 | 2017-10-14 07:04:48 +0000 | [diff] [blame] | 7068 | (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))), |
| 7069 | (VCVTPD2DQZ128rm addr:$src)>; |
| 7070 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
Craig Topper | 009f0aa | 2017-10-14 04:18:10 +0000 | [diff] [blame] | 7071 | (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7072 | (VCVTPD2UDQZ128rr VR128X:$src)>; |
Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 7073 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
Simon Pilgrim | a3af796 | 2016-11-24 12:13:46 +0000 | [diff] [blame] | 7074 | (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7075 | (VCVTTPD2DQZ128rr VR128X:$src)>; |
Craig Topper | 009f0aa | 2017-10-14 04:18:10 +0000 | [diff] [blame] | 7076 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
Craig Topper | f7e7777 | 2017-10-14 07:04:48 +0000 | [diff] [blame] | 7077 | (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))), |
| 7078 | (VCVTTPD2DQZ128rm addr:$src)>; |
| 7079 | def : Pat<(X86vzmovl (v2i64 (bitconvert |
Craig Topper | 009f0aa | 2017-10-14 04:18:10 +0000 | [diff] [blame] | 7080 | (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7081 | (VCVTTPD2UDQZ128rr VR128X:$src)>; |
Simon Pilgrim | 3ce6a54 | 2016-11-23 22:35:06 +0000 | [diff] [blame] | 7082 | } |
Craig Topper | d746747 | 2017-10-14 04:18:09 +0000 | [diff] [blame] | 7083 | |
| 7084 | def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 7085 | (VCVTDQ2PDZ128rm addr:$src)>; |
| 7086 | def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))), |
| 7087 | (VCVTDQ2PDZ128rm addr:$src)>; |
| 7088 | |
| 7089 | def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 7090 | (VCVTUDQ2PDZ128rm addr:$src)>; |
| 7091 | def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))), |
| 7092 | (VCVTUDQ2PDZ128rm addr:$src)>; |
Simon Pilgrim | 4ddc92b | 2016-10-18 07:42:15 +0000 | [diff] [blame] | 7093 | } |
| 7094 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7095 | let Predicates = [HasAVX512] in { |
Michael Kuperstein | 2bc3d4d | 2016-08-18 20:08:15 +0000 | [diff] [blame] | 7096 | def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7097 | (VCVTPD2PSZrm addr:$src)>; |
| 7098 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 7099 | (VCVTPS2PDZrm addr:$src)>; |
| 7100 | } |
| 7101 | |
Simon Pilgrim | 7c26a6f | 2016-11-24 14:02:30 +0000 | [diff] [blame] | 7102 | let Predicates = [HasDQI, HasVLX] in { |
| 7103 | let AddedComplexity = 15 in { |
| 7104 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 7105 | (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7106 | (VCVTQQ2PSZ128rr VR128X:$src)>; |
Simon Pilgrim | 7c26a6f | 2016-11-24 14:02:30 +0000 | [diff] [blame] | 7107 | def : Pat<(X86vzmovl (v2f64 (bitconvert |
| 7108 | (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))), |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 7109 | (VCVTUQQ2PSZ128rr VR128X:$src)>; |
Simon Pilgrim | 7c26a6f | 2016-11-24 14:02:30 +0000 | [diff] [blame] | 7110 | } |
| 7111 | } |
| 7112 | |
Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 7113 | let Predicates = [HasDQI, NoVLX] in { |
Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 7114 | def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))), |
| 7115 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr |
| 7116 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7117 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 7118 | |
Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 7119 | def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))), |
| 7120 | (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr |
| 7121 | (v8f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7122 | VR128X:$src1, sub_xmm)))), sub_ymm)>; |
| 7123 | |
| 7124 | def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))), |
| 7125 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr |
| 7126 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7127 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 7128 | |
Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 7129 | def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))), |
| 7130 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr |
| 7131 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7132 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 7133 | |
Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 7134 | def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))), |
| 7135 | (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr |
| 7136 | (v8f32 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7137 | VR128X:$src1, sub_xmm)))), sub_ymm)>; |
| 7138 | |
| 7139 | def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))), |
| 7140 | (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr |
| 7141 | (v8f64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7142 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 7143 | |
| 7144 | def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))), |
| 7145 | (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr |
| 7146 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7147 | VR256X:$src1, sub_ymm)))), sub_xmm)>; |
| 7148 | |
Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 7149 | def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))), |
| 7150 | (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr |
| 7151 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7152 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 7153 | |
Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 7154 | def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))), |
| 7155 | (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr |
| 7156 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7157 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 7158 | |
| 7159 | def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))), |
| 7160 | (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr |
| 7161 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7162 | VR256X:$src1, sub_ymm)))), sub_xmm)>; |
| 7163 | |
Simon Pilgrim | 841d7ca | 2016-11-24 14:46:55 +0000 | [diff] [blame] | 7164 | def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))), |
| 7165 | (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr |
| 7166 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7167 | VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 7168 | |
Simon Pilgrim | 4e9b9cb | 2016-11-23 14:01:18 +0000 | [diff] [blame] | 7169 | def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))), |
| 7170 | (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr |
| 7171 | (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
| 7172 | VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 7173 | } |
| 7174 | |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 7175 | //===----------------------------------------------------------------------===// |
| 7176 | // Half precision conversion instructions |
| 7177 | //===----------------------------------------------------------------------===// |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7178 | multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 7179 | X86MemOperand x86memop, PatFrag ld_frag> { |
Craig Topper | cf8e6d0 | 2017-11-07 07:13:03 +0000 | [diff] [blame^] | 7180 | defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst), |
| 7181 | (ins _src.RC:$src), "vcvtph2ps", "$src", "$src", |
| 7182 | (X86cvtph2ps (_src.VT _src.RC:$src))>, T8PD; |
| 7183 | defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst), |
| 7184 | (ins x86memop:$src), "vcvtph2ps", "$src", "$src", |
| 7185 | (X86cvtph2ps (_src.VT |
| 7186 | (bitconvert |
| 7187 | (ld_frag addr:$src))))>, T8PD; |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 7188 | } |
| 7189 | |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 7190 | multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> { |
Craig Topper | cf8e6d0 | 2017-11-07 07:13:03 +0000 | [diff] [blame^] | 7191 | defm rb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst), |
| 7192 | (ins _src.RC:$src), "vcvtph2ps", |
| 7193 | "{sae}, $src", "$src, {sae}", |
| 7194 | (X86cvtph2psRnd (_src.VT _src.RC:$src), |
| 7195 | (i32 FROUND_NO_EXC))>, T8PD, EVEX_B; |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 7196 | |
| 7197 | } |
| 7198 | |
| 7199 | let Predicates = [HasAVX512] in { |
| 7200 | defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64>, |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7201 | avx512_cvtph2ps_sae<v16f32_info, v16i16x_info>, |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 7202 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| 7203 | let Predicates = [HasVLX] in { |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7204 | defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem, |
Asaf Badouh | 7c52245 | 2015-10-22 14:01:16 +0000 | [diff] [blame] | 7205 | loadv2i64>,EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>; |
| 7206 | defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem, |
| 7207 | loadv2i64>, EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>; |
| 7208 | } |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 7209 | } |
| 7210 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 7211 | multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src, |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 7212 | X86MemOperand x86memop> { |
| 7213 | defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst), |
Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 7214 | (ins _src.RC:$src1, i32u8imm:$src2), |
| 7215 | "vcvtps2ph", "$src2, $src1", "$src1, $src2", |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 7216 | (X86cvtps2ph (_src.VT _src.RC:$src1), |
Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 7217 | (i32 imm:$src2)), |
Craig Topper | 75370b9 | 2017-09-19 17:19:45 +0000 | [diff] [blame] | 7218 | NoItinerary, 0, 0>, AVX512AIi8Base; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7219 | def mr : AVX512AIi8<0x1D, MRMDestMem, (outs), |
| 7220 | (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2), |
| 7221 | "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 7222 | [(store (_dest.VT (X86cvtps2ph (_src.VT _src.RC:$src1), |
Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 7223 | (i32 imm:$src2))), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7224 | addr:$dst)]>; |
| 7225 | let hasSideEffects = 0, mayStore = 1 in |
| 7226 | def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs), |
| 7227 | (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2), |
| 7228 | "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", |
| 7229 | []>, EVEX_K; |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 7230 | } |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 7231 | multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> { |
Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 7232 | let hasSideEffects = 0 in |
| 7233 | defm rb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest, |
| 7234 | (outs _dest.RC:$dst), |
Igor Breger | 73ee8ba | 2016-05-31 08:04:21 +0000 | [diff] [blame] | 7235 | (ins _src.RC:$src1, i32u8imm:$src2), |
| 7236 | "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", |
Craig Topper | d868870 | 2016-09-21 03:58:44 +0000 | [diff] [blame] | 7237 | []>, EVEX_B, AVX512AIi8Base; |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 7238 | } |
| 7239 | let Predicates = [HasAVX512] in { |
| 7240 | defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>, |
| 7241 | avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>, |
| 7242 | EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| 7243 | let Predicates = [HasVLX] in { |
| 7244 | defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>, |
| 7245 | EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>; |
Ayman Musa | f77219e | 2017-02-13 09:55:48 +0000 | [diff] [blame] | 7246 | defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>, |
Asaf Badouh | c7cb880 | 2015-10-27 15:37:17 +0000 | [diff] [blame] | 7247 | EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>; |
| 7248 | } |
| 7249 | } |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7250 | |
Craig Topper | 9820e34 | 2016-09-20 05:44:47 +0000 | [diff] [blame] | 7251 | // Patterns for matching conversions from float to half-float and vice versa. |
Craig Topper | b3b5033 | 2016-09-19 02:53:37 +0000 | [diff] [blame] | 7252 | let Predicates = [HasVLX] in { |
| 7253 | // Use MXCSR.RC for rounding instead of explicitly specifying the default |
| 7254 | // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the |
| 7255 | // configurations we support (the default). However, falling back to MXCSR is |
| 7256 | // more consistent with other instructions, which are always controlled by it. |
| 7257 | // It's encoded as 0b100. |
| 7258 | def : Pat<(fp_to_f16 FR32X:$src), |
| 7259 | (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr |
| 7260 | (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>; |
| 7261 | |
| 7262 | def : Pat<(f16_to_fp GR16:$src), |
| 7263 | (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr |
| 7264 | (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >; |
| 7265 | |
| 7266 | def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))), |
| 7267 | (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr |
| 7268 | (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >; |
| 7269 | } |
| 7270 | |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7271 | // Unordered/Ordered scalar fp compare with Sea and set EFLAGS |
Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 7272 | multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _, |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7273 | string OpcodeStr> { |
Craig Topper | 07a7d56 | 2017-07-23 03:59:39 +0000 | [diff] [blame] | 7274 | let hasSideEffects = 0 in |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7275 | def rb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2), |
| 7276 | !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), |
Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 7277 | [], IIC_SSE_COMIS_RR>, EVEX, EVEX_B, VEX_LIG, EVEX_V128, |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7278 | Sched<[WriteFAdd]>; |
| 7279 | } |
| 7280 | |
| 7281 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 7282 | defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss">, |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7283 | AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 7284 | defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd">, |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7285 | AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>; |
Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 7286 | defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss">, |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7287 | AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 7e664da | 2016-09-24 21:42:43 +0000 | [diff] [blame] | 7288 | defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd">, |
Asaf Badouh | 2489f35 | 2015-12-02 08:17:51 +0000 | [diff] [blame] | 7289 | AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 7290 | } |
| 7291 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7292 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
| 7293 | defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 7294 | "ucomiss">, PS, EVEX, VEX_LIG, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7295 | EVEX_CD8<32, CD8VT1>; |
| 7296 | defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 7297 | "ucomisd">, PD, EVEX, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7298 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 7299 | let Pattern = []<dag> in { |
Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 7300 | defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 7301 | "comiss">, PS, EVEX, VEX_LIG, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7302 | EVEX_CD8<32, CD8VT1>; |
Marina Yatsina | 7a4e1ba | 2015-08-20 11:21:36 +0000 | [diff] [blame] | 7303 | defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 7304 | "comisd">, PD, EVEX, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7305 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 7306 | } |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 7307 | let isCodeGenOnly = 1 in { |
Ayman Musa | 02f9533 | 2017-01-04 08:21:54 +0000 | [diff] [blame] | 7308 | defm Int_VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem, |
| 7309 | sse_load_f32, "ucomiss">, PS, EVEX, VEX_LIG, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 7310 | EVEX_CD8<32, CD8VT1>; |
Ayman Musa | 02f9533 | 2017-01-04 08:21:54 +0000 | [diff] [blame] | 7311 | defm Int_VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem, |
| 7312 | sse_load_f64, "ucomisd">, PD, EVEX, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 7313 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7314 | |
Ayman Musa | 02f9533 | 2017-01-04 08:21:54 +0000 | [diff] [blame] | 7315 | defm Int_VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem, |
| 7316 | sse_load_f32, "comiss">, PS, EVEX, VEX_LIG, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 7317 | EVEX_CD8<32, CD8VT1>; |
Ayman Musa | 02f9533 | 2017-01-04 08:21:54 +0000 | [diff] [blame] | 7318 | defm Int_VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem, |
| 7319 | sse_load_f64, "comisd">, PD, EVEX, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 7320 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 7321 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7322 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7323 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7324 | /// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 7325 | multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7326 | X86VectorVTInfo _> { |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7327 | let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in { |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 7328 | defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7329 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 7330 | "$src2, $src1", "$src1, $src2", |
| 7331 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, EVEX_4V; |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 7332 | defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 7333 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
Asaf Badouh | eaf2da1 | 2015-09-21 10:23:53 +0000 | [diff] [blame] | 7334 | "$src2, $src1", "$src1, $src2", |
| 7335 | (OpNode (_.VT _.RC:$src1), |
| 7336 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))))>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7337 | } |
| 7338 | } |
| 7339 | |
Craig Topper | 692c8ef | 2017-11-04 18:26:41 +0000 | [diff] [blame] | 7340 | defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, f32x_info>, |
Ayman Musa | 5fc6dc5 | 2017-10-08 08:32:56 +0000 | [diff] [blame] | 7341 | EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable; |
Craig Topper | 692c8ef | 2017-11-04 18:26:41 +0000 | [diff] [blame] | 7342 | defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, f64x_info>, |
Ayman Musa | 5fc6dc5 | 2017-10-08 08:32:56 +0000 | [diff] [blame] | 7343 | VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable; |
Craig Topper | 692c8ef | 2017-11-04 18:26:41 +0000 | [diff] [blame] | 7344 | defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s, f32x_info>, |
Ayman Musa | 5fc6dc5 | 2017-10-08 08:32:56 +0000 | [diff] [blame] | 7345 | EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable; |
Craig Topper | 692c8ef | 2017-11-04 18:26:41 +0000 | [diff] [blame] | 7346 | defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s, f64x_info>, |
Ayman Musa | 5fc6dc5 | 2017-10-08 08:32:56 +0000 | [diff] [blame] | 7347 | VEX_W, EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7348 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7349 | /// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd |
| 7350 | multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 7351 | X86VectorVTInfo _> { |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7352 | let ExeDomain = _.ExeDomain in { |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 7353 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7354 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 7355 | (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7356 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7357 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 7358 | (OpNode (_.FloatVT |
| 7359 | (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD; |
| 7360 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7361 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 7362 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 7363 | (OpNode (_.FloatVT |
| 7364 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 7365 | EVEX, T8PD, EVEX_B; |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7366 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7367 | } |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 7368 | |
| 7369 | multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 7370 | defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>, |
| 7371 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 7372 | defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>, |
| 7373 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| 7374 | |
| 7375 | // Define only if AVX512VL feature is present. |
| 7376 | let Predicates = [HasVLX] in { |
| 7377 | defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 7378 | OpNode, v4f32x_info>, |
| 7379 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 7380 | defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 7381 | OpNode, v8f32x_info>, |
| 7382 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 7383 | defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 7384 | OpNode, v2f64x_info>, |
| 7385 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 7386 | defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 7387 | OpNode, v4f64x_info>, |
| 7388 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 7389 | } |
| 7390 | } |
| 7391 | |
Craig Topper | 692c8ef | 2017-11-04 18:26:41 +0000 | [diff] [blame] | 7392 | defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14>; |
| 7393 | defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7394 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7395 | /// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7396 | multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 7397 | SDNode OpNode> { |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7398 | let ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7399 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7400 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 7401 | "$src2, $src1", "$src1, $src2", |
| 7402 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 7403 | (i32 FROUND_CURRENT))>; |
| 7404 | |
| 7405 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7406 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 7407 | "{sae}, $src2, $src1", "$src1, $src2, {sae}", |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7408 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 7409 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7410 | |
| 7411 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 7412 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7413 | "$src2, $src1", "$src1, $src2", |
| 7414 | (OpNode (_.VT _.RC:$src1), |
| 7415 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 7416 | (i32 FROUND_CURRENT))>; |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7417 | } |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7418 | } |
| 7419 | |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7420 | multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 7421 | defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>, |
| 7422 | EVEX_CD8<32, CD8VT1>; |
| 7423 | defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>, |
| 7424 | EVEX_CD8<64, CD8VT1>, VEX_W; |
| 7425 | } |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7426 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7427 | let Predicates = [HasERI] in { |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7428 | defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V; |
| 7429 | defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V; |
| 7430 | } |
Igor Breger | 8352a0d | 2015-07-28 06:53:28 +0000 | [diff] [blame] | 7431 | |
| 7432 | defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds>, T8PD, EVEX_4V; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7433 | /// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7434 | |
| 7435 | multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 7436 | SDNode OpNode> { |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7437 | let ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7438 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7439 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 7440 | (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>; |
| 7441 | |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7442 | defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7443 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 7444 | (OpNode (_.FloatVT |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 7445 | (bitconvert (_.LdFrag addr:$src))), |
| 7446 | (i32 FROUND_CURRENT))>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7447 | |
| 7448 | defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | 4511e76 | 2016-02-22 11:48:27 +0000 | [diff] [blame] | 7449 | (ins _.ScalarMemOp:$src), OpcodeStr, |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7450 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7451 | (OpNode (_.FloatVT |
| 7452 | (X86VBroadcast (_.ScalarLdFrag addr:$src))), |
| 7453 | (i32 FROUND_CURRENT))>, EVEX_B; |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7454 | } |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 7455 | } |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7456 | multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 7457 | SDNode OpNode> { |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7458 | let ExeDomain = _.ExeDomain in |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7459 | defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7460 | (ins _.RC:$src), OpcodeStr, |
| 7461 | "{sae}, $src", "$src, {sae}", |
| 7462 | (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>, EVEX_B; |
| 7463 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7464 | |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7465 | multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 7466 | defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>, |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7467 | avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode>, |
| 7468 | T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7469 | defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>, |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7470 | avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode>, |
| 7471 | T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7472 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7473 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7474 | multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr, |
| 7475 | SDNode OpNode> { |
| 7476 | // Define only if AVX512VL feature is present. |
| 7477 | let Predicates = [HasVLX] in { |
| 7478 | defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode>, |
| 7479 | EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>; |
| 7480 | defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode>, |
| 7481 | EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>; |
| 7482 | defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode>, |
| 7483 | EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| 7484 | defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode>, |
| 7485 | EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>; |
| 7486 | } |
| 7487 | } |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7488 | let Predicates = [HasERI] in { |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7489 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7490 | defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX; |
| 7491 | defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX; |
| 7492 | defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX; |
| 7493 | } |
| 7494 | defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd>, |
| 7495 | avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd> , EVEX; |
| 7496 | |
| 7497 | multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr, |
| 7498 | SDNode OpNodeRnd, X86VectorVTInfo _>{ |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7499 | let ExeDomain = _.ExeDomain in |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7500 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7501 | (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc", |
| 7502 | (_.VT (OpNodeRnd _.RC:$src, (i32 imm:$rc)))>, |
| 7503 | EVEX, EVEX_B, EVEX_RC; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 7504 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 7505 | |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 7506 | multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, |
| 7507 | SDNode OpNode, X86VectorVTInfo _>{ |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7508 | let ExeDomain = _.ExeDomain in { |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 7509 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 7510 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 7511 | (_.FloatVT (OpNode _.RC:$src))>, EVEX; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7512 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7513 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 7514 | (OpNode (_.FloatVT |
| 7515 | (bitconvert (_.LdFrag addr:$src))))>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7516 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7517 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7518 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 7519 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 7520 | (OpNode (_.FloatVT |
| 7521 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 7522 | EVEX, EVEX_B; |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7523 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7524 | } |
| 7525 | |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 7526 | multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr, |
| 7527 | SDNode OpNode> { |
| 7528 | defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, |
| 7529 | v16f32_info>, |
| 7530 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 7531 | defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, |
| 7532 | v8f64_info>, |
| 7533 | EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 7534 | // Define only if AVX512VL feature is present. |
| 7535 | let Predicates = [HasVLX] in { |
| 7536 | defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 7537 | OpNode, v4f32x_info>, |
| 7538 | EVEX_V128, PS, EVEX_CD8<32, CD8VF>; |
| 7539 | defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 7540 | OpNode, v8f32x_info>, |
| 7541 | EVEX_V256, PS, EVEX_CD8<32, CD8VF>; |
| 7542 | defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 7543 | OpNode, v2f64x_info>, |
| 7544 | EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 7545 | defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 7546 | OpNode, v4f64x_info>, |
| 7547 | EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 7548 | } |
| 7549 | } |
| 7550 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7551 | multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr, |
| 7552 | SDNode OpNodeRnd> { |
| 7553 | defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), OpNodeRnd, |
| 7554 | v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 7555 | defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), OpNodeRnd, |
| 7556 | v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 7557 | } |
| 7558 | |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7559 | multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
Craig Topper | eff606c | 2017-11-06 04:04:01 +0000 | [diff] [blame] | 7560 | string SUFF, SDNode OpNode, SDNode OpNodeRnd, |
| 7561 | Intrinsic Intr> { |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7562 | let ExeDomain = _.ExeDomain in { |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7563 | defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7564 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 7565 | "$src2, $src1", "$src1, $src2", |
| 7566 | (OpNodeRnd (_.VT _.RC:$src1), |
| 7567 | (_.VT _.RC:$src2), |
| 7568 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7569 | defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 7570 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 7571 | "$src2, $src1", "$src1, $src2", |
| 7572 | (OpNodeRnd (_.VT _.RC:$src1), |
| 7573 | (_.VT (scalar_to_vector |
| 7574 | (_.ScalarLdFrag addr:$src2))), |
| 7575 | (i32 FROUND_CURRENT))>; |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7576 | |
| 7577 | defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7578 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 7579 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 7580 | (OpNodeRnd (_.VT _.RC:$src1), |
| 7581 | (_.VT _.RC:$src2), |
| 7582 | (i32 imm:$rc))>, |
| 7583 | EVEX_B, EVEX_RC; |
| 7584 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7585 | let isCodeGenOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 0d0692d | 2015-12-01 12:43:46 +0000 | [diff] [blame] | 7586 | def r : I<opc, MRMSrcReg, (outs _.FRC:$dst), |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7587 | (ins _.FRC:$src1, _.FRC:$src2), |
| 7588 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>; |
| 7589 | |
| 7590 | let mayLoad = 1 in |
Elena Demikhovsky | 0d0692d | 2015-12-01 12:43:46 +0000 | [diff] [blame] | 7591 | def m : I<opc, MRMSrcMem, (outs _.FRC:$dst), |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7592 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 7593 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>; |
| 7594 | } |
Craig Topper | 176f331 | 2017-02-25 19:18:11 +0000 | [diff] [blame] | 7595 | } |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7596 | |
Craig Topper | d6471cb | 2017-11-05 21:14:06 +0000 | [diff] [blame] | 7597 | let Predicates = [HasAVX512] in { |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7598 | def : Pat<(_.EltVT (OpNode _.FRC:$src)), |
| 7599 | (!cast<Instruction>(NAME#SUFF#Zr) |
| 7600 | (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>; |
| 7601 | |
Craig Topper | eff606c | 2017-11-06 04:04:01 +0000 | [diff] [blame] | 7602 | def : Pat<(Intr VR128X:$src), |
| 7603 | (!cast<Instruction>(NAME#SUFF#Zr_Int) VR128X:$src, |
| 7604 | VR128X:$src)>; |
| 7605 | } |
| 7606 | |
| 7607 | let Predicates = [HasAVX512, OptForSize] in { |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7608 | def : Pat<(_.EltVT (OpNode (load addr:$src))), |
| 7609 | (!cast<Instruction>(NAME#SUFF#Zm) |
Craig Topper | eff606c | 2017-11-06 04:04:01 +0000 | [diff] [blame] | 7610 | (_.EltVT (IMPLICIT_DEF)), addr:$src)>; |
| 7611 | |
| 7612 | def : Pat<(Intr (scalar_to_vector (_.EltVT (load addr:$src2)))), |
| 7613 | (!cast<Instruction>(NAME#SUFF#Zm_Int) |
| 7614 | (_.VT (IMPLICIT_DEF)), addr:$src2)>; |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7615 | } |
Craig Topper | eff606c | 2017-11-06 04:04:01 +0000 | [diff] [blame] | 7616 | |
Craig Topper | d6471cb | 2017-11-05 21:14:06 +0000 | [diff] [blame] | 7617 | } |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7618 | |
| 7619 | multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr> { |
| 7620 | defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", f32x_info, "SS", fsqrt, |
Craig Topper | eff606c | 2017-11-06 04:04:01 +0000 | [diff] [blame] | 7621 | X86fsqrtRnds, int_x86_sse_sqrt_ss>, |
| 7622 | EVEX_CD8<32, CD8VT1>, EVEX_4V, XS, NotMemoryFoldable; |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7623 | defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", f64x_info, "SD", fsqrt, |
Craig Topper | eff606c | 2017-11-06 04:04:01 +0000 | [diff] [blame] | 7624 | X86fsqrtRnds, int_x86_sse2_sqrt_sd>, |
| 7625 | EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W, |
Ayman Musa | 5fc6dc5 | 2017-10-08 08:32:56 +0000 | [diff] [blame] | 7626 | NotMemoryFoldable; |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7627 | } |
| 7628 | |
Asaf Badouh | 402ebb3 | 2015-06-03 13:41:48 +0000 | [diff] [blame] | 7629 | defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>, |
| 7630 | avx512_sqrt_packed_all_round<0x51, "vsqrt", X86fsqrtRnd>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7631 | |
Igor Breger | 4c4cd78 | 2015-09-20 09:13:41 +0000 | [diff] [blame] | 7632 | defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt">, VEX_LIG; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7633 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7634 | multiclass |
| 7635 | avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 7636 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7637 | let ExeDomain = _.ExeDomain in { |
| 7638 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7639 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
| 7640 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7641 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7642 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 7643 | |
| 7644 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 7645 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7646 | "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3", |
| 7647 | (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Elena Demikhovsky | 0d7e936 | 2015-05-11 06:05:05 +0000 | [diff] [blame] | 7648 | (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7649 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7650 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7651 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
| 7652 | OpcodeStr, |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7653 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 7654 | (_.VT (X86RndScales (_.VT _.RC:$src1), |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7655 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 7656 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 7657 | } |
| 7658 | let Predicates = [HasAVX512] in { |
| 7659 | def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS |
| 7660 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 7661 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x9))), _.FRC)>; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7662 | def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS |
| 7663 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 7664 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xa))), _.FRC)>; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7665 | def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS |
| 7666 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 7667 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xb))), _.FRC)>; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7668 | def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS |
| 7669 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 7670 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>; |
| 7671 | def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS |
| 7672 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 7673 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>; |
| 7674 | |
| 7675 | def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 7676 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 7677 | addr:$src, (i32 0x9))), _.FRC)>; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7678 | def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 7679 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 7680 | addr:$src, (i32 0xa))), _.FRC)>; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7681 | def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 7682 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 7683 | addr:$src, (i32 0xb))), _.FRC)>; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7684 | def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 7685 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 7686 | addr:$src, (i32 0x4))), _.FRC)>; |
| 7687 | def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 7688 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 7689 | addr:$src, (i32 0xc))), _.FRC)>; |
| 7690 | } |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 7691 | } |
| 7692 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7693 | defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>, |
| 7694 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 7695 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 7696 | defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W, |
| 7697 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>; |
Eric Christopher | 0d94fa9 | 2015-02-20 00:45:28 +0000 | [diff] [blame] | 7698 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7699 | //------------------------------------------------- |
| 7700 | // Integer truncate and extend operations |
| 7701 | //------------------------------------------------- |
| 7702 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7703 | multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7704 | X86VectorVTInfo SrcInfo, X86VectorVTInfo DestInfo, |
| 7705 | X86MemOperand x86memop> { |
Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 7706 | let ExeDomain = DestInfo.ExeDomain in |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7707 | defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst), |
| 7708 | (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1", |
| 7709 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>, |
| 7710 | EVEX, T8XS; |
| 7711 | |
Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 7712 | let mayStore = 1, mayLoad = 1, hasSideEffects = 0, |
| 7713 | ExeDomain = DestInfo.ExeDomain in { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7714 | def mr : AVX512XS8I<opc, MRMDestMem, (outs), |
| 7715 | (ins x86memop:$dst, SrcInfo.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 7716 | OpcodeStr # "\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7717 | []>, EVEX; |
| 7718 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7719 | def mrk : AVX512XS8I<opc, MRMDestMem, (outs), |
| 7720 | (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 7721 | OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 7722 | []>, EVEX, EVEX_K; |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 7723 | }//mayStore = 1, mayLoad = 1, hasSideEffects = 0 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7724 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7725 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7726 | multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo, |
| 7727 | X86VectorVTInfo DestInfo, |
| 7728 | PatFrag truncFrag, PatFrag mtruncFrag > { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7729 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7730 | def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst), |
| 7731 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr) |
| 7732 | addr:$dst, SrcInfo.RC:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7733 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7734 | def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask, |
| 7735 | (SrcInfo.VT SrcInfo.RC:$src)), |
| 7736 | (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk) |
| 7737 | addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>; |
| 7738 | } |
| 7739 | |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7740 | multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7741 | AVX512VLVectorVTInfo VTSrcInfo, X86VectorVTInfo DestInfoZ128, |
| 7742 | X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ, |
| 7743 | X86MemOperand x86memopZ128, X86MemOperand x86memopZ256, |
| 7744 | X86MemOperand x86memopZ, PatFrag truncFrag, PatFrag mtruncFrag, |
| 7745 | Predicate prd = HasAVX512>{ |
| 7746 | |
| 7747 | let Predicates = [HasVLX, prd] in { |
| 7748 | defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info128, |
| 7749 | DestInfoZ128, x86memopZ128>, |
| 7750 | avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128, |
| 7751 | truncFrag, mtruncFrag>, EVEX_V128; |
| 7752 | |
| 7753 | defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info256, |
| 7754 | DestInfoZ256, x86memopZ256>, |
| 7755 | avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256, |
| 7756 | truncFrag, mtruncFrag>, EVEX_V256; |
| 7757 | } |
| 7758 | let Predicates = [prd] in |
| 7759 | defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode, VTSrcInfo.info512, |
| 7760 | DestInfoZ, x86memopZ>, |
| 7761 | avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ, |
| 7762 | truncFrag, mtruncFrag>, EVEX_V512; |
| 7763 | } |
| 7764 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7765 | multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7766 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7767 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 7768 | v16i8x_info, v16i8x_info, v16i8x_info, i16mem, i32mem, i64mem, |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7769 | StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VO>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7770 | } |
| 7771 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7772 | multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7773 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7774 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 7775 | v8i16x_info, v8i16x_info, v8i16x_info, i32mem, i64mem, i128mem, |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7776 | StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VQ>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7777 | } |
| 7778 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7779 | multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7780 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7781 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 7782 | v4i32x_info, v4i32x_info, v8i32x_info, i64mem, i128mem, i256mem, |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7783 | StoreNode, MaskedStoreNode>, EVEX_CD8<32, CD8VH>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7784 | } |
| 7785 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7786 | multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7787 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7788 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 7789 | v16i8x_info, v16i8x_info, v16i8x_info, i32mem, i64mem, i128mem, |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7790 | StoreNode, MaskedStoreNode>, EVEX_CD8<8, CD8VQ>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7791 | } |
| 7792 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7793 | multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7794 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7795 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 7796 | v8i16x_info, v8i16x_info, v16i16x_info, i64mem, i128mem, i256mem, |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7797 | StoreNode, MaskedStoreNode>, EVEX_CD8<16, CD8VH>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7798 | } |
| 7799 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7800 | multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 7801 | PatFrag StoreNode, PatFrag MaskedStoreNode> { |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7802 | defm NAME: avx512_trunc<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
| 7803 | v16i8x_info, v16i8x_info, v32i8x_info, i64mem, i128mem, i256mem, |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7804 | StoreNode, MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7805 | } |
| 7806 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7807 | defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", X86vtrunc, |
| 7808 | truncstorevi8, masked_truncstorevi8>; |
| 7809 | defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, |
| 7810 | truncstore_s_vi8, masked_truncstore_s_vi8>; |
| 7811 | defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, |
| 7812 | truncstore_us_vi8, masked_truncstore_us_vi8>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7813 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7814 | defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", X86vtrunc, |
| 7815 | truncstorevi16, masked_truncstorevi16>; |
| 7816 | defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, |
| 7817 | truncstore_s_vi16, masked_truncstore_s_vi16>; |
| 7818 | defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, |
| 7819 | truncstore_us_vi16, masked_truncstore_us_vi16>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7820 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7821 | defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", X86vtrunc, |
| 7822 | truncstorevi32, masked_truncstorevi32>; |
| 7823 | defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, |
| 7824 | truncstore_s_vi32, masked_truncstore_s_vi32>; |
| 7825 | defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, |
| 7826 | truncstore_us_vi32, masked_truncstore_us_vi32>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7827 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7828 | defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", X86vtrunc, |
| 7829 | truncstorevi8, masked_truncstorevi8>; |
| 7830 | defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, |
| 7831 | truncstore_s_vi8, masked_truncstore_s_vi8>; |
| 7832 | defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, |
| 7833 | truncstore_us_vi8, masked_truncstore_us_vi8>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7834 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7835 | defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", X86vtrunc, |
| 7836 | truncstorevi16, masked_truncstorevi16>; |
| 7837 | defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, |
| 7838 | truncstore_s_vi16, masked_truncstore_s_vi16>; |
| 7839 | defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, |
| 7840 | truncstore_us_vi16, masked_truncstore_us_vi16>; |
Igor Breger | 074a64e | 2015-07-24 17:24:15 +0000 | [diff] [blame] | 7841 | |
Elena Demikhovsky | 7c7bf1b | 2016-12-21 10:43:36 +0000 | [diff] [blame] | 7842 | defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", X86vtrunc, |
| 7843 | truncstorevi8, masked_truncstorevi8>; |
| 7844 | defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, |
| 7845 | truncstore_s_vi8, masked_truncstore_s_vi8>; |
| 7846 | defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, |
| 7847 | truncstore_us_vi8, masked_truncstore_us_vi8>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7848 | |
Zvi Rackover | 25799d9 | 2017-09-07 07:40:34 +0000 | [diff] [blame] | 7849 | def : Pat<(v16i16 (fp_to_uint (v16f32 VR512:$src1))), |
| 7850 | (VPMOVDWZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>; |
| 7851 | def : Pat<(v16i8 (fp_to_uint (v16f32 VR512:$src1))), |
| 7852 | (VPMOVDBZrr (v16i32 (VCVTTPS2UDQZrr VR512:$src1)))>, Requires<[HasAVX512]>; |
| 7853 | |
Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 7854 | let Predicates = [HasAVX512, NoVLX] in { |
| 7855 | def: Pat<(v8i16 (X86vtrunc (v8i32 VR256X:$src))), |
| 7856 | (v8i16 (EXTRACT_SUBREG |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7857 | (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), |
Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 7858 | VR256X:$src, sub_ymm)))), sub_xmm))>; |
| 7859 | def: Pat<(v4i32 (X86vtrunc (v4i64 VR256X:$src))), |
| 7860 | (v4i32 (EXTRACT_SUBREG |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7861 | (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), |
Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 7862 | VR256X:$src, sub_ymm)))), sub_xmm))>; |
| 7863 | } |
| 7864 | |
| 7865 | let Predicates = [HasBWI, NoVLX] in { |
| 7866 | def: Pat<(v16i8 (X86vtrunc (v16i16 VR256X:$src))), |
Craig Topper | 6140320 | 2016-09-19 02:53:43 +0000 | [diff] [blame] | 7867 | (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF), |
Elena Demikhovsky | db738d9 | 2015-11-01 11:45:47 +0000 | [diff] [blame] | 7868 | VR256X:$src, sub_ymm))), sub_xmm))>; |
| 7869 | } |
| 7870 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7871 | multiclass avx512_extend_common<bits<8> opc, string OpcodeStr, |
Igor Breger | 2ba64ab | 2016-05-22 10:21:04 +0000 | [diff] [blame] | 7872 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 7873 | X86MemOperand x86memop, PatFrag LdFrag, SDPatternOperator OpNode>{ |
Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 7874 | let ExeDomain = DestInfo.ExeDomain in { |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7875 | defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 7876 | (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src", |
| 7877 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>, |
| 7878 | EVEX; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 7879 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 7880 | defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 7881 | (ins x86memop:$src), OpcodeStr ,"$src", "$src", |
| 7882 | (DestInfo.VT (LdFrag addr:$src))>, |
| 7883 | EVEX; |
Craig Topper | 52e2e83 | 2016-07-22 05:46:44 +0000 | [diff] [blame] | 7884 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 7885 | } |
| 7886 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7887 | multiclass avx512_extend_BW<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 7888 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7889 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 7890 | let Predicates = [HasVLX, HasBWI] in { |
| 7891 | defm Z128: avx512_extend_common<opc, OpcodeStr, v8i16x_info, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 7892 | v16i8x_info, i64mem, LdFrag, InVecNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7893 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 7894 | |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7895 | defm Z256: avx512_extend_common<opc, OpcodeStr, v16i16x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 7896 | v16i8x_info, i128mem, LdFrag, OpNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7897 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7898 | } |
| 7899 | let Predicates = [HasBWI] in { |
| 7900 | defm Z : avx512_extend_common<opc, OpcodeStr, v32i16_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 7901 | v32i8x_info, i256mem, LdFrag, OpNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7902 | EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7903 | } |
| 7904 | } |
| 7905 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7906 | multiclass avx512_extend_BD<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 7907 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7908 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 7909 | let Predicates = [HasVLX, HasAVX512] in { |
| 7910 | defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 7911 | v16i8x_info, i32mem, LdFrag, InVecNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7912 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7913 | |
| 7914 | defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 7915 | v16i8x_info, i64mem, LdFrag, OpNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7916 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7917 | } |
| 7918 | let Predicates = [HasAVX512] in { |
| 7919 | defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 7920 | v16i8x_info, i128mem, LdFrag, OpNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7921 | EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7922 | } |
| 7923 | } |
| 7924 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7925 | multiclass avx512_extend_BQ<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 7926 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7927 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> { |
| 7928 | let Predicates = [HasVLX, HasAVX512] in { |
| 7929 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 7930 | v16i8x_info, i16mem, LdFrag, InVecNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7931 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7932 | |
| 7933 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 7934 | v16i8x_info, i32mem, LdFrag, OpNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7935 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7936 | } |
| 7937 | let Predicates = [HasAVX512] in { |
| 7938 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 7939 | v16i8x_info, i64mem, LdFrag, OpNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7940 | EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7941 | } |
| 7942 | } |
| 7943 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7944 | multiclass avx512_extend_WD<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 7945 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7946 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| 7947 | let Predicates = [HasVLX, HasAVX512] in { |
| 7948 | defm Z128: avx512_extend_common<opc, OpcodeStr, v4i32x_info, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 7949 | v8i16x_info, i64mem, LdFrag, InVecNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7950 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7951 | |
| 7952 | defm Z256: avx512_extend_common<opc, OpcodeStr, v8i32x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 7953 | v8i16x_info, i128mem, LdFrag, OpNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7954 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7955 | } |
| 7956 | let Predicates = [HasAVX512] in { |
| 7957 | defm Z : avx512_extend_common<opc, OpcodeStr, v16i32_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 7958 | v16i16x_info, i256mem, LdFrag, OpNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7959 | EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7960 | } |
| 7961 | } |
| 7962 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7963 | multiclass avx512_extend_WQ<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 7964 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7965 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> { |
| 7966 | let Predicates = [HasVLX, HasAVX512] in { |
| 7967 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 7968 | v8i16x_info, i32mem, LdFrag, InVecNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7969 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7970 | |
| 7971 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 7972 | v8i16x_info, i64mem, LdFrag, OpNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7973 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7974 | } |
| 7975 | let Predicates = [HasAVX512] in { |
| 7976 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 7977 | v8i16x_info, i128mem, LdFrag, OpNode>, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 7978 | EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7979 | } |
| 7980 | } |
| 7981 | |
Simon Pilgrim | b13961d | 2016-06-11 14:34:10 +0000 | [diff] [blame] | 7982 | multiclass avx512_extend_DQ<bits<8> opc, string OpcodeStr, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 7983 | SDPatternOperator OpNode, SDPatternOperator InVecNode, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7984 | string ExtTy,PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> { |
| 7985 | |
| 7986 | let Predicates = [HasVLX, HasAVX512] in { |
| 7987 | defm Z128: avx512_extend_common<opc, OpcodeStr, v2i64x_info, |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 7988 | v4i32x_info, i64mem, LdFrag, InVecNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7989 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128; |
| 7990 | |
| 7991 | defm Z256: avx512_extend_common<opc, OpcodeStr, v4i64x_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 7992 | v4i32x_info, i128mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7993 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256; |
| 7994 | } |
| 7995 | let Predicates = [HasAVX512] in { |
| 7996 | defm Z : avx512_extend_common<opc, OpcodeStr, v8i64_info, |
Craig Topper | 6840f11 | 2016-07-14 06:41:34 +0000 | [diff] [blame] | 7997 | v8i32x_info, i256mem, LdFrag, OpNode>, |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 7998 | EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512; |
| 7999 | } |
| 8000 | } |
| 8001 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8002 | defm VPMOVZXBW : avx512_extend_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z">; |
| 8003 | defm VPMOVZXBD : avx512_extend_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z">; |
| 8004 | defm VPMOVZXBQ : avx512_extend_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z">; |
| 8005 | defm VPMOVZXWD : avx512_extend_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z">; |
| 8006 | defm VPMOVZXWQ : avx512_extend_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z">; |
| 8007 | defm VPMOVZXDQ : avx512_extend_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z">; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8008 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8009 | defm VPMOVSXBW: avx512_extend_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s">; |
| 8010 | defm VPMOVSXBD: avx512_extend_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s">; |
| 8011 | defm VPMOVSXBQ: avx512_extend_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s">; |
| 8012 | defm VPMOVSXWD: avx512_extend_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s">; |
| 8013 | defm VPMOVSXWQ: avx512_extend_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s">; |
| 8014 | defm VPMOVSXDQ: avx512_extend_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s">; |
Elena Demikhovsky | 3948c59 | 2015-05-27 08:15:19 +0000 | [diff] [blame] | 8015 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8016 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8017 | multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp, |
| 8018 | SDNode InVecOp, PatFrag ExtLoad16> { |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8019 | // 128-bit patterns |
| 8020 | let Predicates = [HasVLX, HasBWI] in { |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8021 | def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8022 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8023 | def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8024 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8025 | def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8026 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8027 | def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8028 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8029 | def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8030 | (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>; |
| 8031 | } |
| 8032 | let Predicates = [HasVLX] in { |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8033 | def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8034 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8035 | def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8036 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8037 | def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8038 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8039 | def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8040 | (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>; |
| 8041 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8042 | def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (ExtLoad16 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8043 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8044 | def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8045 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8046 | def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8047 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8048 | def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8049 | (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>; |
| 8050 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8051 | def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8052 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8053 | def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8054 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8055 | def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8056 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8057 | def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8058 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8059 | def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8060 | (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>; |
| 8061 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8062 | def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8063 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8064 | def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8065 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8066 | def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8067 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8068 | def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8069 | (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>; |
| 8070 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8071 | def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8072 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8073 | def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8074 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8075 | def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8076 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8077 | def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8078 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8079 | def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))), |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8080 | (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>; |
| 8081 | } |
| 8082 | // 256-bit patterns |
| 8083 | let Predicates = [HasVLX, HasBWI] in { |
| 8084 | def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 8085 | (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>; |
| 8086 | def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))), |
| 8087 | (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>; |
| 8088 | def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))), |
| 8089 | (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>; |
| 8090 | } |
| 8091 | let Predicates = [HasVLX] in { |
| 8092 | def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 8093 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 8094 | def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))), |
| 8095 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 8096 | def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))), |
| 8097 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 8098 | def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 8099 | (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>; |
| 8100 | |
| 8101 | def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))), |
| 8102 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 8103 | def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))), |
| 8104 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 8105 | def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))), |
| 8106 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 8107 | def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 8108 | (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>; |
| 8109 | |
| 8110 | def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| 8111 | (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>; |
| 8112 | def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))), |
| 8113 | (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>; |
| 8114 | def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))), |
| 8115 | (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>; |
| 8116 | |
| 8117 | def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 8118 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 8119 | def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))), |
| 8120 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 8121 | def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))), |
| 8122 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 8123 | def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| 8124 | (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>; |
| 8125 | |
| 8126 | def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))), |
| 8127 | (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>; |
| 8128 | def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))), |
| 8129 | (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>; |
| 8130 | def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))), |
| 8131 | (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>; |
| 8132 | } |
| 8133 | // 512-bit patterns |
| 8134 | let Predicates = [HasBWI] in { |
| 8135 | def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))), |
| 8136 | (!cast<I>(OpcPrefix#BWZrm) addr:$src)>; |
| 8137 | } |
| 8138 | let Predicates = [HasAVX512] in { |
| 8139 | def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 8140 | (!cast<I>(OpcPrefix#BDZrm) addr:$src)>; |
| 8141 | |
| 8142 | def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))), |
| 8143 | (!cast<I>(OpcPrefix#BQZrm) addr:$src)>; |
Craig Topper | 9ece2f7 | 2016-10-10 06:25:48 +0000 | [diff] [blame] | 8144 | def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))), |
| 8145 | (!cast<I>(OpcPrefix#BQZrm) addr:$src)>; |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8146 | |
| 8147 | def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))), |
| 8148 | (!cast<I>(OpcPrefix#WDZrm) addr:$src)>; |
| 8149 | |
| 8150 | def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))), |
| 8151 | (!cast<I>(OpcPrefix#WQZrm) addr:$src)>; |
| 8152 | |
| 8153 | def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))), |
| 8154 | (!cast<I>(OpcPrefix#DQZrm) addr:$src)>; |
| 8155 | } |
| 8156 | } |
| 8157 | |
Simon Pilgrim | 9f5c251 | 2017-03-05 09:57:20 +0000 | [diff] [blame] | 8158 | defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec, extloadi32i16>; |
| 8159 | defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec, loadi16_anyext>; |
Craig Topper | 64378f4 | 2016-10-09 23:08:39 +0000 | [diff] [blame] | 8160 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8161 | //===----------------------------------------------------------------------===// |
| 8162 | // GATHER - SCATTER Operations |
| 8163 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 8164 | multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 8165 | X86MemOperand memop, PatFrag GatherNode> { |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8166 | let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb", |
| 8167 | ExeDomain = _.ExeDomain in |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 8168 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb), |
| 8169 | (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2), |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8170 | !strconcat(OpcodeStr#_.Suffix, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 8171 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 8172 | [(set _.RC:$dst, _.KRCWM:$mask_wb, |
| 8173 | (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask, |
| 8174 | vectoraddr:$src2))]>, EVEX, EVEX_K, |
| 8175 | EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8176 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 8177 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8178 | multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc, |
| 8179 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 8180 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8181 | vy512mem, mgatherv8i32>, EVEX_V512, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8182 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8183 | vz512mem, mgatherv8i64>, EVEX_V512, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8184 | let Predicates = [HasVLX] in { |
| 8185 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8186 | vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8187 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8188 | vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8189 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8190 | vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8191 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8192 | vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8193 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 8194 | } |
| 8195 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8196 | multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc, |
| 8197 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8198 | defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem, |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8199 | mgatherv16i32>, EVEX_V512; |
Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 8200 | defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem, |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8201 | mgatherv8i64>, EVEX_V512; |
| 8202 | let Predicates = [HasVLX] in { |
| 8203 | defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8204 | vy256xmem, mgatherv8i32>, EVEX_V256; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8205 | defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8206 | vy128xmem, mgatherv4i64>, EVEX_V256; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8207 | defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8208 | vx128xmem, mgatherv4i32>, EVEX_V128; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8209 | defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128, |
Elena Demikhovsky | 2dac0b4 | 2017-06-22 06:47:41 +0000 | [diff] [blame] | 8210 | vx64xmem, X86mgatherv2i64>, EVEX_V128; |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8211 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 8212 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8213 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8214 | |
Elena Demikhovsky | 6a1a357 | 2015-06-28 10:53:29 +0000 | [diff] [blame] | 8215 | defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">, |
| 8216 | avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">; |
| 8217 | |
| 8218 | defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">, |
| 8219 | avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8220 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 8221 | multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 8222 | X86MemOperand memop, PatFrag ScatterNode> { |
| 8223 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8224 | let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 8225 | |
| 8226 | def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb), |
| 8227 | (ins memop:$dst, _.KRCWM:$mask, _.RC:$src), |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8228 | !strconcat(OpcodeStr#_.Suffix, |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 8229 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"), |
| 8230 | [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src), |
| 8231 | _.KRCWM:$mask, vectoraddr:$dst))]>, |
| 8232 | EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8233 | } |
| 8234 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8235 | multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc, |
| 8236 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
| 8237 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8238 | vy512mem, mscatterv8i32>, EVEX_V512, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8239 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8240 | vz512mem, mscatterv8i64>, EVEX_V512, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8241 | let Predicates = [HasVLX] in { |
| 8242 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8243 | vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8244 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8245 | vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8246 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8247 | vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8248 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8249 | vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8250 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 8251 | } |
| 8252 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8253 | multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc, |
| 8254 | AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> { |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8255 | defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem, |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8256 | mscatterv16i32>, EVEX_V512; |
Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 8257 | defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem, |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8258 | mscatterv8i64>, EVEX_V512; |
| 8259 | let Predicates = [HasVLX] in { |
| 8260 | defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8261 | vy256xmem, mscatterv8i32>, EVEX_V256; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8262 | defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8263 | vy128xmem, mscatterv4i64>, EVEX_V256; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8264 | defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128, |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8265 | vx128xmem, mscatterv4i32>, EVEX_V128; |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8266 | defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128, |
| 8267 | vx64xmem, mscatterv2i64>, EVEX_V128; |
| 8268 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 8269 | } |
| 8270 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8271 | defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">, |
| 8272 | avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8273 | |
Elena Demikhovsky | 30bc4ca | 2015-06-29 12:14:24 +0000 | [diff] [blame] | 8274 | defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">, |
| 8275 | avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8276 | |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8277 | // prefetch |
| 8278 | multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr, |
| 8279 | RegisterClass KRC, X86MemOperand memop> { |
| 8280 | let Predicates = [HasPFI], hasSideEffects = 1 in |
| 8281 | def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 8282 | !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8283 | []>, EVEX, EVEX_K; |
| 8284 | } |
| 8285 | |
| 8286 | defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8287 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8288 | |
| 8289 | defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps", |
Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 8290 | VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8291 | |
| 8292 | defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8293 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8294 | |
| 8295 | defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8296 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8297 | |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8298 | defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8299 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8300 | |
| 8301 | defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps", |
Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 8302 | VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8303 | |
| 8304 | defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8305 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8306 | |
| 8307 | defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8308 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8309 | |
| 8310 | defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8311 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8312 | |
| 8313 | defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps", |
Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 8314 | VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8315 | |
| 8316 | defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8317 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8318 | |
| 8319 | defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8320 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8321 | |
| 8322 | defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8323 | VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8324 | |
| 8325 | defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps", |
Craig Topper | 7dfd583 | 2017-01-16 00:55:58 +0000 | [diff] [blame] | 8326 | VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8327 | |
| 8328 | defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8329 | VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 8330 | |
| 8331 | defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd", |
Igor Breger | 45ef10f | 2016-02-25 13:30:17 +0000 | [diff] [blame] | 8332 | VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 8333 | |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 8334 | // Helper fragments to match sext vXi1 to vXiY. |
Craig Topper | 850feaf | 2016-08-28 22:20:51 +0000 | [diff] [blame] | 8335 | def v64i1sextv64i8 : PatLeaf<(v64i8 |
| 8336 | (X86vsext |
| 8337 | (v64i1 (X86pcmpgtm |
| 8338 | (bc_v64i8 (v16i32 immAllZerosV)), |
| 8339 | VR512:$src))))>; |
| 8340 | def v32i1sextv32i16 : PatLeaf<(v32i16 (X86vsrai VR512:$src, (i8 15)))>; |
| 8341 | def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>; |
| 8342 | def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 8343 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 8344 | multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > { |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 8345 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 8346 | !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 8347 | [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX; |
| 8348 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 8349 | |
Michael Zuckerman | 85436ec | 2017-03-23 09:57:01 +0000 | [diff] [blame] | 8350 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
| 8351 | multiclass avx512_convert_mask_to_vector_lowering<X86VectorVTInfo X86Info, |
| 8352 | X86VectorVTInfo _> { |
| 8353 | |
| 8354 | def : Pat<(X86Info.VT (X86vsext (X86Info.KVT X86Info.KRC:$src))), |
| 8355 | (X86Info.VT (EXTRACT_SUBREG |
| 8356 | (_.VT (!cast<Instruction>(NAME#"Zrr") |
| 8357 | (_.KVT (COPY_TO_REGCLASS X86Info.KRC:$src,_.KRC)))), |
| 8358 | X86Info.SubRegIdx))>; |
| 8359 | } |
| 8360 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 8361 | multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo, |
| 8362 | string OpcodeStr, Predicate prd> { |
| 8363 | let Predicates = [prd] in |
| 8364 | defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 8365 | |
| 8366 | let Predicates = [prd, HasVLX] in { |
| 8367 | defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 8368 | defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 8369 | } |
Michael Zuckerman | 85436ec | 2017-03-23 09:57:01 +0000 | [diff] [blame] | 8370 | let Predicates = [prd, NoVLX] in { |
| 8371 | defm Z256_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info256,VTInfo.info512>; |
| 8372 | defm Z128_Alt : avx512_convert_mask_to_vector_lowering<VTInfo.info128,VTInfo.info512>; |
| 8373 | } |
| 8374 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 8375 | } |
| 8376 | |
Michael Zuckerman | 85436ec | 2017-03-23 09:57:01 +0000 | [diff] [blame] | 8377 | defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>; |
| 8378 | defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W; |
| 8379 | defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>; |
| 8380 | defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8381 | |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 8382 | multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > { |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 8383 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src), |
| 8384 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 8385 | [(set _.KRC:$dst, (X86cvt2mask (_.VT _.RC:$src)))]>, EVEX; |
| 8386 | } |
| 8387 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8388 | // Use 512bit version to implement 128/256 bit in case NoVLX. |
| 8389 | multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 8390 | X86VectorVTInfo _> { |
| 8391 | |
| 8392 | def : Pat<(_.KVT (X86cvt2mask (_.VT _.RC:$src))), |
| 8393 | (_.KVT (COPY_TO_REGCLASS |
| 8394 | (!cast<Instruction>(NAME#"Zrr") |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 8395 | (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)), |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 8396 | _.RC:$src, _.SubRegIdx)), |
| 8397 | _.KRC))>; |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 8398 | } |
| 8399 | |
| 8400 | multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 8401 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 8402 | let Predicates = [prd] in |
| 8403 | defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>, |
| 8404 | EVEX_V512; |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 8405 | |
| 8406 | let Predicates = [prd, HasVLX] in { |
| 8407 | defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 8408 | EVEX_V256; |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 8409 | defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>, |
Igor Breger | fca0a34 | 2016-01-28 13:19:25 +0000 | [diff] [blame] | 8410 | EVEX_V128; |
| 8411 | } |
| 8412 | let Predicates = [prd, NoVLX] in { |
| 8413 | defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>; |
| 8414 | defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>; |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 8415 | } |
| 8416 | } |
| 8417 | |
| 8418 | defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m", |
| 8419 | avx512vl_i8_info, HasBWI>; |
| 8420 | defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m", |
| 8421 | avx512vl_i16_info, HasBWI>, VEX_W; |
| 8422 | defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m", |
| 8423 | avx512vl_i32_info, HasDQI>; |
| 8424 | defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m", |
| 8425 | avx512vl_i64_info, HasDQI>, VEX_W; |
| 8426 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8427 | //===----------------------------------------------------------------------===// |
| 8428 | // AVX-512 - COMPRESS and EXPAND |
| 8429 | // |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8430 | |
Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 8431 | multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _, |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8432 | string OpcodeStr> { |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8433 | defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 8434 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8435 | (_.VT (X86compress _.RC:$src1))>, AVX5128IBase; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8436 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8437 | let mayStore = 1, hasSideEffects = 0 in |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8438 | def mr : AVX5128I<opc, MRMDestMem, (outs), |
| 8439 | (ins _.MemOp:$dst, _.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 8440 | OpcodeStr # "\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8441 | []>, EVEX_CD8<_.EltSize, CD8VT1>; |
| 8442 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8443 | def mrk : AVX5128I<opc, MRMDestMem, (outs), |
| 8444 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
Craig Topper | 9feea57 | 2016-01-11 00:44:58 +0000 | [diff] [blame] | 8445 | OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", |
Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 8446 | []>, |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8447 | EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8448 | } |
| 8449 | |
Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 8450 | multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > { |
| 8451 | |
| 8452 | def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask, |
| 8453 | (_.VT _.RC:$src)), |
| 8454 | (!cast<Instruction>(NAME#_.ZSuffix##mrk) |
| 8455 | addr:$dst, _.KRCWM:$mask, _.RC:$src)>; |
| 8456 | } |
| 8457 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8458 | multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr, |
| 8459 | AVX512VLVectorVTInfo VTInfo> { |
Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 8460 | defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr>, |
| 8461 | compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8462 | |
| 8463 | let Predicates = [HasVLX] in { |
Ayman Musa | d7a5ed4 | 2016-09-26 06:22:08 +0000 | [diff] [blame] | 8464 | defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr>, |
| 8465 | compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256; |
| 8466 | defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr>, |
| 8467 | compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 8468 | } |
| 8469 | } |
| 8470 | |
| 8471 | defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>, |
| 8472 | EVEX; |
| 8473 | defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>, |
| 8474 | EVEX, VEX_W; |
| 8475 | defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>, |
| 8476 | EVEX; |
| 8477 | defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>, |
| 8478 | EVEX, VEX_W; |
| 8479 | |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 8480 | // expand |
| 8481 | multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _, |
| 8482 | string OpcodeStr> { |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8483 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Michael Liao | 66233b7 | 2015-08-06 09:06:20 +0000 | [diff] [blame] | 8484 | (ins _.RC:$src1), OpcodeStr, "$src1", "$src1", |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8485 | (_.VT (X86expand _.RC:$src1))>, AVX5128IBase; |
Elena Demikhovsky | 75ede68 | 2015-06-01 07:17:23 +0000 | [diff] [blame] | 8486 | |
Elena Demikhovsky | ba5ab32 | 2015-06-22 11:16:30 +0000 | [diff] [blame] | 8487 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8488 | (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1", |
| 8489 | (_.VT (X86expand (_.VT (bitconvert |
| 8490 | (_.LdFrag addr:$src1)))))>, |
| 8491 | AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 8492 | } |
| 8493 | |
Elena Demikhovsky | 5b10aa1 | 2016-10-09 10:48:52 +0000 | [diff] [blame] | 8494 | multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > { |
| 8495 | |
| 8496 | def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)), |
| 8497 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) |
| 8498 | _.KRCWM:$mask, addr:$src)>; |
| 8499 | |
| 8500 | def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, |
| 8501 | (_.VT _.RC:$src0))), |
| 8502 | (!cast<Instruction>(NAME#_.ZSuffix##rmk) |
| 8503 | _.RC:$src0, _.KRCWM:$mask, addr:$src)>; |
| 8504 | } |
| 8505 | |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 8506 | multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr, |
| 8507 | AVX512VLVectorVTInfo VTInfo> { |
Elena Demikhovsky | 5b10aa1 | 2016-10-09 10:48:52 +0000 | [diff] [blame] | 8508 | defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, |
| 8509 | expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 8510 | |
| 8511 | let Predicates = [HasVLX] in { |
Elena Demikhovsky | 5b10aa1 | 2016-10-09 10:48:52 +0000 | [diff] [blame] | 8512 | defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, |
| 8513 | expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256; |
| 8514 | defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, |
| 8515 | expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128; |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 8516 | } |
| 8517 | } |
| 8518 | |
| 8519 | defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>, |
| 8520 | EVEX; |
| 8521 | defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>, |
| 8522 | EVEX, VEX_W; |
| 8523 | defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>, |
| 8524 | EVEX; |
| 8525 | defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>, |
| 8526 | EVEX, VEX_W; |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8527 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8528 | //handle instruction reg_vec1 = op(reg_vec,imm) |
| 8529 | // op(mem_vec,imm) |
| 8530 | // op(broadcast(eltVt),imm) |
| 8531 | //all instruction created with FROUND_CURRENT |
| 8532 | multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8533 | X86VectorVTInfo _>{ |
| 8534 | let ExeDomain = _.ExeDomain in { |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8535 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8536 | (ins _.RC:$src1, i32u8imm:$src2), |
Igor Breger | 252c2d9 | 2016-02-22 12:37:41 +0000 | [diff] [blame] | 8537 | OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8538 | (OpNode (_.VT _.RC:$src1), |
| 8539 | (i32 imm:$src2), |
| 8540 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8541 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8542 | (ins _.MemOp:$src1, i32u8imm:$src2), |
| 8543 | OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2", |
| 8544 | (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 8545 | (i32 imm:$src2), |
| 8546 | (i32 FROUND_CURRENT))>; |
| 8547 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8548 | (ins _.ScalarMemOp:$src1, i32u8imm:$src2), |
| 8549 | OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr, |
| 8550 | "${src1}"##_.BroadcastStr##", $src2", |
| 8551 | (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))), |
| 8552 | (i32 imm:$src2), |
| 8553 | (i32 FROUND_CURRENT))>, EVEX_B; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8554 | } |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8555 | } |
| 8556 | |
| 8557 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 8558 | multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| 8559 | SDNode OpNode, X86VectorVTInfo _>{ |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8560 | let ExeDomain = _.ExeDomain in |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8561 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8562 | (ins _.RC:$src1, i32u8imm:$src2), |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 8563 | OpcodeStr##_.Suffix, "$src2, {sae}, $src1", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8564 | "$src1, {sae}, $src2", |
| 8565 | (OpNode (_.VT _.RC:$src1), |
| 8566 | (i32 imm:$src2), |
| 8567 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 8568 | } |
| 8569 | |
| 8570 | multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr, |
| 8571 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
| 8572 | let Predicates = [prd] in { |
| 8573 | defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| 8574 | avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
| 8575 | EVEX_V512; |
| 8576 | } |
| 8577 | let Predicates = [prd, HasVLX] in { |
| 8578 | defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, |
| 8579 | EVEX_V128; |
| 8580 | defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, |
| 8581 | EVEX_V256; |
| 8582 | } |
| 8583 | } |
| 8584 | |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8585 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 8586 | // op(reg_vec2,mem_vec,imm) |
| 8587 | // op(reg_vec2,broadcast(eltVt),imm) |
| 8588 | //all instruction created with FROUND_CURRENT |
| 8589 | multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8590 | X86VectorVTInfo _>{ |
| 8591 | let ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8592 | defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8593 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8594 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 8595 | (OpNode (_.VT _.RC:$src1), |
| 8596 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8597 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8598 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8599 | defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8600 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), |
| 8601 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 8602 | (OpNode (_.VT _.RC:$src1), |
| 8603 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 8604 | (i32 imm:$src3), |
| 8605 | (i32 FROUND_CURRENT))>; |
| 8606 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8607 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
| 8608 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 8609 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 8610 | (OpNode (_.VT _.RC:$src1), |
| 8611 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 8612 | (i32 imm:$src3), |
| 8613 | (i32 FROUND_CURRENT))>, EVEX_B; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8614 | } |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8615 | } |
| 8616 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8617 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 8618 | // op(reg_vec2,mem_vec,imm) |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 8619 | multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 8620 | X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo>{ |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8621 | let ExeDomain = DestInfo.ExeDomain in { |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 8622 | defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst), |
| 8623 | (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3), |
| 8624 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 8625 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 8626 | (SrcInfo.VT SrcInfo.RC:$src2), |
| 8627 | (i8 imm:$src3)))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8628 | defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst), |
| 8629 | (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3), |
| 8630 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 8631 | (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1), |
| 8632 | (SrcInfo.VT (bitconvert |
| 8633 | (SrcInfo.LdFrag addr:$src2))), |
| 8634 | (i8 imm:$src3)))>; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8635 | } |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 8636 | } |
| 8637 | |
| 8638 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 8639 | // op(reg_vec2,mem_vec,imm) |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8640 | // op(reg_vec2,broadcast(eltVt),imm) |
| 8641 | multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 8642 | X86VectorVTInfo _>: |
| 8643 | avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, _, _>{ |
| 8644 | |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8645 | let ExeDomain = _.ExeDomain in |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8646 | defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 8647 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 8648 | OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1", |
| 8649 | "$src1, ${src2}"##_.BroadcastStr##", $src3", |
| 8650 | (OpNode (_.VT _.RC:$src1), |
| 8651 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 8652 | (i8 imm:$src3))>, EVEX_B; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8653 | } |
| 8654 | |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8655 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm) |
| 8656 | // op(reg_vec2,mem_scalar,imm) |
| 8657 | //all instruction created with FROUND_CURRENT |
| 8658 | multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8659 | X86VectorVTInfo _> { |
| 8660 | let ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8661 | defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8662 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8663 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 8664 | (OpNode (_.VT _.RC:$src1), |
| 8665 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8666 | (i32 imm:$src3), |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8667 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8668 | defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Igor Breger | e73ef85 | 2016-09-11 12:38:46 +0000 | [diff] [blame] | 8669 | (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3), |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 8670 | OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 8671 | (OpNode (_.VT _.RC:$src1), |
| 8672 | (_.VT (scalar_to_vector |
| 8673 | (_.ScalarLdFrag addr:$src2))), |
| 8674 | (i32 imm:$src3), |
| 8675 | (i32 FROUND_CURRENT))>; |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8676 | } |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8677 | } |
| 8678 | |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8679 | //handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 8680 | multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr, |
| 8681 | SDNode OpNode, X86VectorVTInfo _>{ |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 8682 | let ExeDomain = _.ExeDomain in |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8683 | defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8684 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 8685 | OpcodeStr, "$src3, {sae}, $src2, $src1", |
| 8686 | "$src1, $src2, {sae}, $src3", |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8687 | (OpNode (_.VT _.RC:$src1), |
| 8688 | (_.VT _.RC:$src2), |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8689 | (i32 imm:$src3), |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8690 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 8691 | } |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8692 | //handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae} |
| 8693 | multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, |
| 8694 | SDNode OpNode, X86VectorVTInfo _> { |
Craig Topper | cac5d69 | 2017-02-26 06:45:37 +0000 | [diff] [blame] | 8695 | let ExeDomain = _.ExeDomain in |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8696 | defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 8697 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), |
Craig Topper | bfe13ff | 2016-01-11 00:44:52 +0000 | [diff] [blame] | 8698 | OpcodeStr, "$src3, {sae}, $src2, $src1", |
| 8699 | "$src1, $src2, {sae}, $src3", |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8700 | (OpNode (_.VT _.RC:$src1), |
| 8701 | (_.VT _.RC:$src2), |
| 8702 | (i32 imm:$src3), |
| 8703 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8704 | } |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8705 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 8706 | multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr, |
| 8707 | AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8708 | let Predicates = [prd] in { |
| 8709 | defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 8710 | avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNode, _.info512>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8711 | EVEX_V512; |
| 8712 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8713 | } |
| 8714 | let Predicates = [prd, HasVLX] in { |
| 8715 | defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info128>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8716 | EVEX_V128; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8717 | defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, _.info256>, |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8718 | EVEX_V256; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8719 | } |
Elena Demikhovsky | 42c96d9 | 2015-06-01 06:50:49 +0000 | [diff] [blame] | 8720 | } |
| 8721 | |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 8722 | multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr, |
| 8723 | AVX512VLVectorVTInfo DestInfo, AVX512VLVectorVTInfo SrcInfo>{ |
| 8724 | let Predicates = [HasBWI] in { |
| 8725 | defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info512, |
| 8726 | SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V; |
| 8727 | } |
| 8728 | let Predicates = [HasBWI, HasVLX] in { |
| 8729 | defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info128, |
| 8730 | SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V; |
| 8731 | defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, DestInfo.info256, |
| 8732 | SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V; |
| 8733 | } |
| 8734 | } |
| 8735 | |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 8736 | multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _, |
| 8737 | bits<8> opc, SDNode OpNode>{ |
| 8738 | let Predicates = [HasAVX512] in { |
| 8739 | defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 8740 | } |
| 8741 | let Predicates = [HasAVX512, HasVLX] in { |
| 8742 | defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 8743 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 8744 | } |
| 8745 | } |
| 8746 | |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8747 | multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr, |
| 8748 | X86VectorVTInfo _, bits<8> opc, SDNode OpNode, Predicate prd>{ |
| 8749 | let Predicates = [prd] in { |
| 8750 | defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, _>, |
| 8751 | avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNode, _>; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8752 | } |
Elena Demikhovsky | 3425c93 | 2015-06-02 08:28:57 +0000 | [diff] [blame] | 8753 | } |
| 8754 | |
Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 8755 | multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr, |
| 8756 | bits<8> opcPs, bits<8> opcPd, SDNode OpNode, Predicate prd>{ |
| 8757 | defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info, |
| 8758 | opcPs, OpNode, prd>, EVEX_CD8<32, CD8VF>; |
| 8759 | defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info, |
| 8760 | opcPd, OpNode, prd>, EVEX_CD8<64, CD8VF>, VEX_W; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8761 | } |
| 8762 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 8763 | |
Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 8764 | defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56, |
| 8765 | X86VReduce, HasDQI>, AVX512AIi8Base, EVEX; |
| 8766 | defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09, |
| 8767 | X86VRndScale, HasAVX512>, AVX512AIi8Base, EVEX; |
| 8768 | defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26, |
| 8769 | X86VGetMant, HasAVX512>, AVX512AIi8Base, EVEX; |
| 8770 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8771 | |
Elena Demikhovsky | 3582eb3 | 2015-06-01 11:05:34 +0000 | [diff] [blame] | 8772 | defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info, |
| 8773 | 0x50, X86VRange, HasDQI>, |
| 8774 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 8775 | defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info, |
| 8776 | 0x50, X86VRange, HasDQI>, |
| 8777 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 8778 | |
Elena Demikhovsky | 8938f5a | 2015-06-02 14:12:54 +0000 | [diff] [blame] | 8779 | defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd", f64x_info, |
| 8780 | 0x51, X86VRange, HasDQI>, |
| 8781 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 8782 | defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info, |
| 8783 | 0x51, X86VRange, HasDQI>, |
| 8784 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 8785 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8786 | defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info, |
| 8787 | 0x57, X86Reduces, HasDQI>, |
| 8788 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 8789 | defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info, |
| 8790 | 0x57, X86Reduces, HasDQI>, |
| 8791 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8792 | |
Igor Breger | 1e58e8a | 2015-09-02 11:18:55 +0000 | [diff] [blame] | 8793 | defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info, |
| 8794 | 0x27, X86GetMants, HasAVX512>, |
| 8795 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
| 8796 | defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info, |
| 8797 | 0x27, X86GetMants, HasAVX512>, |
| 8798 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 8799 | |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8800 | let Predicates = [HasAVX512] in { |
| 8801 | def : Pat<(v16f32 (ffloor VR512:$src)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 8802 | (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8803 | def : Pat<(v16f32 (fnearbyint VR512:$src)), |
| 8804 | (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>; |
| 8805 | def : Pat<(v16f32 (fceil VR512:$src)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 8806 | (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8807 | def : Pat<(v16f32 (frint VR512:$src)), |
| 8808 | (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>; |
| 8809 | def : Pat<(v16f32 (ftrunc VR512:$src)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 8810 | (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8811 | |
| 8812 | def : Pat<(v8f64 (ffloor VR512:$src)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 8813 | (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8814 | def : Pat<(v8f64 (fnearbyint VR512:$src)), |
| 8815 | (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>; |
| 8816 | def : Pat<(v8f64 (fceil VR512:$src)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 8817 | (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8818 | def : Pat<(v8f64 (frint VR512:$src)), |
| 8819 | (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>; |
| 8820 | def : Pat<(v8f64 (ftrunc VR512:$src)), |
Ahmed Bougacha | 58a1974 | 2017-06-26 16:00:24 +0000 | [diff] [blame] | 8821 | (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>; |
Asaf Badouh | a5b2e5e | 2015-07-22 12:00:43 +0000 | [diff] [blame] | 8822 | } |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8823 | |
Craig Topper | 42a5353 | 2017-08-16 23:38:25 +0000 | [diff] [blame] | 8824 | multiclass avx512_shuff_packed_128<string OpcodeStr, AVX512VLVectorVTInfo _, |
| 8825 | bits<8> opc>{ |
| 8826 | let Predicates = [HasAVX512] in { |
| 8827 | defm Z : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info512>, EVEX_V512; |
| 8828 | |
| 8829 | } |
| 8830 | let Predicates = [HasAVX512, HasVLX] in { |
| 8831 | defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, X86Shuf128, _.info256>, EVEX_V256; |
| 8832 | } |
| 8833 | } |
| 8834 | |
Elena Demikhovsky | 9e38086 | 2015-06-03 10:56:40 +0000 | [diff] [blame] | 8835 | defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4",avx512vl_f32_info, 0x23>, |
| 8836 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 8837 | defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2",avx512vl_f64_info, 0x23>, |
| 8838 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 8839 | defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4",avx512vl_i32_info, 0x43>, |
| 8840 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
| 8841 | defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2",avx512vl_i64_info, 0x43>, |
| 8842 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 8843 | |
Craig Topper | b561e66 | 2017-01-19 02:34:29 +0000 | [diff] [blame] | 8844 | let Predicates = [HasAVX512] in { |
| 8845 | // Provide fallback in case the load node that is used in the broadcast |
| 8846 | // patterns above is used by additional users, which prevents the pattern |
| 8847 | // selection. |
| 8848 | def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))), |
| 8849 | (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 8850 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 8851 | 0)>; |
| 8852 | def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))), |
| 8853 | (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 8854 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 8855 | 0)>; |
| 8856 | |
| 8857 | def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))), |
| 8858 | (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 8859 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 8860 | 0)>; |
| 8861 | def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))), |
| 8862 | (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 8863 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 8864 | 0)>; |
| 8865 | |
| 8866 | def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))), |
| 8867 | (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 8868 | (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 8869 | 0)>; |
| 8870 | |
| 8871 | def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))), |
| 8872 | (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 8873 | (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 8874 | 0)>; |
| 8875 | } |
| 8876 | |
Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 8877 | multiclass avx512_valign<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I> { |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 8878 | defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign>, |
| 8879 | AVX512AIi8Base, EVEX_4V; |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 8880 | } |
| 8881 | |
Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 8882 | defm VALIGND: avx512_valign<"valignd", avx512vl_i32_info>, |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 8883 | EVEX_CD8<32, CD8VF>; |
Craig Topper | c48fa89 | 2015-12-27 19:45:21 +0000 | [diff] [blame] | 8884 | defm VALIGNQ: avx512_valign<"valignq", avx512vl_i64_info>, |
Igor Breger | 00d9f84 | 2015-06-08 14:03:17 +0000 | [diff] [blame] | 8885 | EVEX_CD8<64, CD8VF>, VEX_W; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 8886 | |
Craig Topper | 7a29930 | 2016-06-09 07:06:38 +0000 | [diff] [blame] | 8887 | defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr" , |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 8888 | avx512vl_i8_info, avx512vl_i8_info>, |
Igor Breger | 2ae0fe3 | 2015-08-31 11:14:02 +0000 | [diff] [blame] | 8889 | EVEX_CD8<8, CD8VF>; |
| 8890 | |
Craig Topper | 333897e | 2017-11-03 06:48:02 +0000 | [diff] [blame] | 8891 | // Fragments to help convert valignq into masked valignd. Or valignq/valignd |
| 8892 | // into vpalignr. |
| 8893 | def ValignqImm32XForm : SDNodeXForm<imm, [{ |
| 8894 | return getI8Imm(N->getZExtValue() * 2, SDLoc(N)); |
| 8895 | }]>; |
| 8896 | def ValignqImm8XForm : SDNodeXForm<imm, [{ |
| 8897 | return getI8Imm(N->getZExtValue() * 8, SDLoc(N)); |
| 8898 | }]>; |
| 8899 | def ValigndImm8XForm : SDNodeXForm<imm, [{ |
| 8900 | return getI8Imm(N->getZExtValue() * 4, SDLoc(N)); |
| 8901 | }]>; |
| 8902 | |
| 8903 | multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode, |
| 8904 | X86VectorVTInfo From, X86VectorVTInfo To, |
| 8905 | SDNodeXForm ImmXForm> { |
| 8906 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 8907 | (bitconvert |
| 8908 | (From.VT (OpNode From.RC:$src1, From.RC:$src2, |
| 8909 | imm:$src3))), |
| 8910 | To.RC:$src0)), |
| 8911 | (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask, |
| 8912 | To.RC:$src1, To.RC:$src2, |
| 8913 | (ImmXForm imm:$src3))>; |
| 8914 | |
| 8915 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 8916 | (bitconvert |
| 8917 | (From.VT (OpNode From.RC:$src1, From.RC:$src2, |
| 8918 | imm:$src3))), |
| 8919 | To.ImmAllZerosV)), |
| 8920 | (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask, |
| 8921 | To.RC:$src1, To.RC:$src2, |
| 8922 | (ImmXForm imm:$src3))>; |
| 8923 | |
| 8924 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 8925 | (bitconvert |
| 8926 | (From.VT (OpNode From.RC:$src1, |
| 8927 | (bitconvert (To.LdFrag addr:$src2)), |
| 8928 | imm:$src3))), |
| 8929 | To.RC:$src0)), |
| 8930 | (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask, |
| 8931 | To.RC:$src1, addr:$src2, |
| 8932 | (ImmXForm imm:$src3))>; |
| 8933 | |
| 8934 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 8935 | (bitconvert |
| 8936 | (From.VT (OpNode From.RC:$src1, |
| 8937 | (bitconvert (To.LdFrag addr:$src2)), |
| 8938 | imm:$src3))), |
| 8939 | To.ImmAllZerosV)), |
| 8940 | (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask, |
| 8941 | To.RC:$src1, addr:$src2, |
| 8942 | (ImmXForm imm:$src3))>; |
| 8943 | } |
| 8944 | |
| 8945 | multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode, |
| 8946 | X86VectorVTInfo From, |
| 8947 | X86VectorVTInfo To, |
| 8948 | SDNodeXForm ImmXForm> : |
| 8949 | avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> { |
| 8950 | def : Pat<(From.VT (OpNode From.RC:$src1, |
| 8951 | (bitconvert (To.VT (X86VBroadcast |
| 8952 | (To.ScalarLdFrag addr:$src2)))), |
| 8953 | imm:$src3)), |
| 8954 | (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2, |
| 8955 | (ImmXForm imm:$src3))>; |
| 8956 | |
| 8957 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 8958 | (bitconvert |
| 8959 | (From.VT (OpNode From.RC:$src1, |
| 8960 | (bitconvert |
| 8961 | (To.VT (X86VBroadcast |
| 8962 | (To.ScalarLdFrag addr:$src2)))), |
| 8963 | imm:$src3))), |
| 8964 | To.RC:$src0)), |
| 8965 | (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask, |
| 8966 | To.RC:$src1, addr:$src2, |
| 8967 | (ImmXForm imm:$src3))>; |
| 8968 | |
| 8969 | def : Pat<(To.VT (vselect To.KRCWM:$mask, |
| 8970 | (bitconvert |
| 8971 | (From.VT (OpNode From.RC:$src1, |
| 8972 | (bitconvert |
| 8973 | (To.VT (X86VBroadcast |
| 8974 | (To.ScalarLdFrag addr:$src2)))), |
| 8975 | imm:$src3))), |
| 8976 | To.ImmAllZerosV)), |
| 8977 | (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask, |
| 8978 | To.RC:$src1, addr:$src2, |
| 8979 | (ImmXForm imm:$src3))>; |
| 8980 | } |
| 8981 | |
| 8982 | let Predicates = [HasAVX512] in { |
| 8983 | // For 512-bit we lower to the widest element type we can. So we only need |
| 8984 | // to handle converting valignq to valignd. |
| 8985 | defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info, |
| 8986 | v16i32_info, ValignqImm32XForm>; |
| 8987 | } |
| 8988 | |
| 8989 | let Predicates = [HasVLX] in { |
| 8990 | // For 128-bit we lower to the widest element type we can. So we only need |
| 8991 | // to handle converting valignq to valignd. |
| 8992 | defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info, |
| 8993 | v4i32x_info, ValignqImm32XForm>; |
| 8994 | // For 256-bit we lower to the widest element type we can. So we only need |
| 8995 | // to handle converting valignq to valignd. |
| 8996 | defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info, |
| 8997 | v8i32x_info, ValignqImm32XForm>; |
| 8998 | } |
| 8999 | |
| 9000 | let Predicates = [HasVLX, HasBWI] in { |
| 9001 | // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR. |
| 9002 | defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info, |
| 9003 | v16i8x_info, ValignqImm8XForm>; |
| 9004 | defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info, |
| 9005 | v16i8x_info, ValigndImm8XForm>; |
| 9006 | } |
| 9007 | |
Igor Breger | f3ded81 | 2015-08-31 13:09:30 +0000 | [diff] [blame] | 9008 | defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw" , |
| 9009 | avx512vl_i16_info, avx512vl_i8_info>, EVEX_CD8<8, CD8VF>; |
| 9010 | |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9011 | multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9012 | X86VectorVTInfo _> { |
Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 9013 | let ExeDomain = _.ExeDomain in { |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9014 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9015 | (ins _.RC:$src1), OpcodeStr, |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9016 | "$src1", "$src1", |
| 9017 | (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase; |
| 9018 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9019 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9020 | (ins _.MemOp:$src1), OpcodeStr, |
| 9021 | "$src1", "$src1", |
| 9022 | (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>, |
| 9023 | EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>; |
Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 9024 | } |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9025 | } |
| 9026 | |
| 9027 | multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9028 | X86VectorVTInfo _> : |
| 9029 | avx512_unary_rm<opc, OpcodeStr, OpNode, _> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9030 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9031 | (ins _.ScalarMemOp:$src1), OpcodeStr, |
| 9032 | "${src1}"##_.BroadcastStr, |
| 9033 | "${src1}"##_.BroadcastStr, |
| 9034 | (_.VT (OpNode (X86VBroadcast |
| 9035 | (_.ScalarLdFrag addr:$src1))))>, |
| 9036 | EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9037 | } |
| 9038 | |
| 9039 | multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9040 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 9041 | let Predicates = [prd] in |
| 9042 | defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info512>, EVEX_V512; |
| 9043 | |
| 9044 | let Predicates = [prd, HasVLX] in { |
| 9045 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 9046 | EVEX_V256; |
| 9047 | defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 9048 | EVEX_V128; |
| 9049 | } |
| 9050 | } |
| 9051 | |
| 9052 | multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9053 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 9054 | let Predicates = [prd] in |
| 9055 | defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 9056 | EVEX_V512; |
| 9057 | |
| 9058 | let Predicates = [prd, HasVLX] in { |
| 9059 | defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 9060 | EVEX_V256; |
| 9061 | defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 9062 | EVEX_V128; |
| 9063 | } |
| 9064 | } |
| 9065 | |
| 9066 | multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| 9067 | SDNode OpNode, Predicate prd> { |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9068 | defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, avx512vl_i64_info, |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9069 | prd>, VEX_W; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9070 | defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, avx512vl_i32_info, |
| 9071 | prd>; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9072 | } |
| 9073 | |
| 9074 | multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| 9075 | SDNode OpNode, Predicate prd> { |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9076 | defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, avx512vl_i16_info, prd>, VEX_WIG; |
| 9077 | defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, avx512vl_i8_info, prd>, VEX_WIG; |
Elena Demikhovsky | 5e2f8c4 | 2015-06-23 08:19:46 +0000 | [diff] [blame] | 9078 | } |
| 9079 | |
| 9080 | multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 9081 | bits<8> opc_d, bits<8> opc_q, |
| 9082 | string OpcodeStr, SDNode OpNode> { |
| 9083 | defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| 9084 | HasAVX512>, |
| 9085 | avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| 9086 | HasBWI>; |
| 9087 | } |
| 9088 | |
Simon Pilgrim | cf2da96 | 2017-03-14 21:26:58 +0000 | [diff] [blame] | 9089 | defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 9090 | |
Simon Pilgrim | fea153f | 2017-05-06 19:11:59 +0000 | [diff] [blame] | 9091 | // VPABS: Use 512bit version to implement 128/256 bit in case NoVLX. |
| 9092 | let Predicates = [HasAVX512, NoVLX] in { |
| 9093 | def : Pat<(v4i64 (abs VR256X:$src)), |
| 9094 | (EXTRACT_SUBREG |
| 9095 | (VPABSQZrr |
| 9096 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)), |
| 9097 | sub_ymm)>; |
| 9098 | def : Pat<(v2i64 (abs VR128X:$src)), |
| 9099 | (EXTRACT_SUBREG |
| 9100 | (VPABSQZrr |
| 9101 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)), |
| 9102 | sub_xmm)>; |
| 9103 | } |
| 9104 | |
Igor Breger | 0dcd8bc | 2015-09-03 09:05:31 +0000 | [diff] [blame] | 9105 | multiclass avx512_ctlz<bits<8> opc, string OpcodeStr, Predicate prd>{ |
| 9106 | |
| 9107 | defm NAME : avx512_unary_rm_vl_dq<opc, opc, OpcodeStr, ctlz, prd>; |
Igor Breger | 0dcd8bc | 2015-09-03 09:05:31 +0000 | [diff] [blame] | 9108 | } |
| 9109 | |
| 9110 | defm VPLZCNT : avx512_ctlz<0x44, "vplzcnt", HasCDI>; |
| 9111 | defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict, HasCDI>; |
| 9112 | |
Simon Pilgrim | c89aa0b | 2017-05-05 12:20:34 +0000 | [diff] [blame] | 9113 | // VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX. |
| 9114 | let Predicates = [HasCDI, NoVLX] in { |
| 9115 | def : Pat<(v4i64 (ctlz VR256X:$src)), |
| 9116 | (EXTRACT_SUBREG |
| 9117 | (VPLZCNTQZrr |
| 9118 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)), |
| 9119 | sub_ymm)>; |
| 9120 | def : Pat<(v2i64 (ctlz VR128X:$src)), |
| 9121 | (EXTRACT_SUBREG |
| 9122 | (VPLZCNTQZrr |
| 9123 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)), |
| 9124 | sub_xmm)>; |
| 9125 | |
| 9126 | def : Pat<(v8i32 (ctlz VR256X:$src)), |
| 9127 | (EXTRACT_SUBREG |
| 9128 | (VPLZCNTDZrr |
| 9129 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)), |
| 9130 | sub_ymm)>; |
| 9131 | def : Pat<(v4i32 (ctlz VR128X:$src)), |
| 9132 | (EXTRACT_SUBREG |
| 9133 | (VPLZCNTDZrr |
| 9134 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)), |
| 9135 | sub_xmm)>; |
| 9136 | } |
| 9137 | |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9138 | //===---------------------------------------------------------------------===// |
Oren Ben Simhon | 7bf27f0 | 2017-05-25 13:45:23 +0000 | [diff] [blame] | 9139 | // Counts number of ones - VPOPCNTD and VPOPCNTQ |
| 9140 | //===---------------------------------------------------------------------===// |
| 9141 | |
| 9142 | multiclass avx512_unary_rmb_popcnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo VTInfo> { |
| 9143 | let Predicates = [HasVPOPCNTDQ] in |
| 9144 | defm Z : avx512_unary_rmb<opc, OpcodeStr, ctpop, VTInfo>, EVEX_V512; |
| 9145 | } |
| 9146 | |
| 9147 | // Use 512bit version to implement 128/256 bit. |
| 9148 | multiclass avx512_unary_lowering<SDNode OpNode, AVX512VLVectorVTInfo _, Predicate prd> { |
| 9149 | let Predicates = [prd] in { |
| 9150 | def Z256_Alt : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)), |
| 9151 | (EXTRACT_SUBREG |
| 9152 | (!cast<Instruction>(NAME # "Zrr") |
| 9153 | (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)), |
| 9154 | _.info256.RC:$src1, |
| 9155 | _.info256.SubRegIdx)), |
| 9156 | _.info256.SubRegIdx)>; |
| 9157 | |
| 9158 | def Z128_Alt : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)), |
| 9159 | (EXTRACT_SUBREG |
| 9160 | (!cast<Instruction>(NAME # "Zrr") |
| 9161 | (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)), |
| 9162 | _.info128.RC:$src1, |
| 9163 | _.info128.SubRegIdx)), |
| 9164 | _.info128.SubRegIdx)>; |
| 9165 | } |
| 9166 | } |
| 9167 | |
| 9168 | defm VPOPCNTD : avx512_unary_rmb_popcnt<0x55, "vpopcntd", v16i32_info>, |
| 9169 | avx512_unary_lowering<ctpop, avx512vl_i32_info, HasVPOPCNTDQ>; |
| 9170 | defm VPOPCNTQ : avx512_unary_rmb_popcnt<0x55, "vpopcntq", v8i64_info>, |
| 9171 | avx512_unary_lowering<ctpop, avx512vl_i64_info, HasVPOPCNTDQ>, VEX_W; |
| 9172 | |
| 9173 | //===---------------------------------------------------------------------===// |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9174 | // Replicate Single FP - MOVSHDUP and MOVSLDUP |
| 9175 | //===---------------------------------------------------------------------===// |
| 9176 | multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode>{ |
| 9177 | defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, avx512vl_f32_info, |
| 9178 | HasAVX512>, XS; |
Igor Breger | 24cab0f | 2015-11-16 07:22:00 +0000 | [diff] [blame] | 9179 | } |
| 9180 | |
| 9181 | defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup>; |
| 9182 | defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup>; |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9183 | |
| 9184 | //===----------------------------------------------------------------------===// |
| 9185 | // AVX-512 - MOVDDUP |
| 9186 | //===----------------------------------------------------------------------===// |
| 9187 | |
| 9188 | multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | f6c6956 | 2017-10-13 21:56:48 +0000 | [diff] [blame] | 9189 | X86VectorVTInfo _> { |
Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 9190 | let ExeDomain = _.ExeDomain in { |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9191 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9192 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 9193 | (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9194 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9195 | (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src", |
| 9196 | (_.VT (OpNode (_.VT (scalar_to_vector |
| 9197 | (_.ScalarLdFrag addr:$src)))))>, |
| 9198 | EVEX, EVEX_CD8<_.EltSize, CD8VH>; |
Craig Topper | e9e84c8 | 2017-01-31 05:18:24 +0000 | [diff] [blame] | 9199 | } |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9200 | } |
| 9201 | |
| 9202 | multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9203 | AVX512VLVectorVTInfo VTInfo> { |
| 9204 | |
Craig Topper | f6c6956 | 2017-10-13 21:56:48 +0000 | [diff] [blame] | 9205 | defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, VTInfo.info512>, EVEX_V512; |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9206 | |
| 9207 | let Predicates = [HasAVX512, HasVLX] in { |
Craig Topper | f6c6956 | 2017-10-13 21:56:48 +0000 | [diff] [blame] | 9208 | defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, VTInfo.info256>, |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9209 | EVEX_V256; |
Craig Topper | f6c6956 | 2017-10-13 21:56:48 +0000 | [diff] [blame] | 9210 | defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, VTInfo.info128>, |
| 9211 | EVEX_V128; |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9212 | } |
| 9213 | } |
| 9214 | |
| 9215 | multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode>{ |
| 9216 | defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, |
| 9217 | avx512vl_f64_info>, XD, VEX_W; |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9218 | } |
| 9219 | |
| 9220 | defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup>; |
| 9221 | |
Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 9222 | let Predicates = [HasVLX] in { |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9223 | def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))), |
Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 9224 | (VMOVDDUPZ128rm addr:$src)>; |
| 9225 | def : Pat<(v2f64 (X86VBroadcast f64:$src)), |
| 9226 | (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
Craig Topper | f6c6956 | 2017-10-13 21:56:48 +0000 | [diff] [blame] | 9227 | def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))), |
| 9228 | (VMOVDDUPZ128rm addr:$src)>; |
Craig Topper | da84ff3 | 2017-01-07 22:20:23 +0000 | [diff] [blame] | 9229 | |
| 9230 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)), |
| 9231 | (v2f64 VR128X:$src0)), |
| 9232 | (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask, |
| 9233 | (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
| 9234 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)), |
| 9235 | (bitconvert (v4i32 immAllZerosV))), |
| 9236 | (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
| 9237 | |
| 9238 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))), |
| 9239 | (v2f64 VR128X:$src0)), |
| 9240 | (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>; |
| 9241 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))), |
| 9242 | (bitconvert (v4i32 immAllZerosV))), |
| 9243 | (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>; |
Craig Topper | f6c6956 | 2017-10-13 21:56:48 +0000 | [diff] [blame] | 9244 | |
| 9245 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))), |
| 9246 | (v2f64 VR128X:$src0)), |
| 9247 | (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>; |
| 9248 | def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))), |
| 9249 | (bitconvert (v4i32 immAllZerosV))), |
| 9250 | (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>; |
Craig Topper | 7eb0e7c | 2016-09-29 05:54:43 +0000 | [diff] [blame] | 9251 | } |
Igor Breger | 1f78296 | 2015-11-19 08:26:56 +0000 | [diff] [blame] | 9252 | |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 9253 | //===----------------------------------------------------------------------===// |
| 9254 | // AVX-512 - Unpack Instructions |
| 9255 | //===----------------------------------------------------------------------===// |
Craig Topper | 9433f97 | 2016-08-02 06:16:53 +0000 | [diff] [blame] | 9256 | defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512, |
| 9257 | SSE_ALU_ITINS_S>; |
| 9258 | defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512, |
| 9259 | SSE_ALU_ITINS_S>; |
Igor Breger | f246011 | 2015-07-26 14:41:44 +0000 | [diff] [blame] | 9260 | |
| 9261 | defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl, |
| 9262 | SSE_INTALU_ITINS_P, HasBWI>; |
| 9263 | defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh, |
| 9264 | SSE_INTALU_ITINS_P, HasBWI>; |
| 9265 | defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl, |
| 9266 | SSE_INTALU_ITINS_P, HasBWI>; |
| 9267 | defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh, |
| 9268 | SSE_INTALU_ITINS_P, HasBWI>; |
| 9269 | |
| 9270 | defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl, |
| 9271 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 9272 | defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh, |
| 9273 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 9274 | defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl, |
| 9275 | SSE_INTALU_ITINS_P, HasAVX512>; |
| 9276 | defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh, |
| 9277 | SSE_INTALU_ITINS_P, HasAVX512>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 9278 | |
| 9279 | //===----------------------------------------------------------------------===// |
| 9280 | // AVX-512 - Extract & Insert Integer Instructions |
| 9281 | //===----------------------------------------------------------------------===// |
| 9282 | |
| 9283 | multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9284 | X86VectorVTInfo _> { |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9285 | def mr : AVX512Ii8<opc, MRMDestMem, (outs), |
| 9286 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), |
| 9287 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Simon Pilgrim | 1dcb913 | 2017-10-23 16:00:57 +0000 | [diff] [blame] | 9288 | [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))), |
| 9289 | addr:$dst)]>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9290 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 9291 | } |
| 9292 | |
| 9293 | multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> { |
| 9294 | let Predicates = [HasBWI] in { |
| 9295 | def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst), |
| 9296 | (ins _.RC:$src1, u8imm:$src2), |
| 9297 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 9298 | [(set GR32orGR64:$dst, |
| 9299 | (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>, |
| 9300 | EVEX, TAPD; |
| 9301 | |
| 9302 | defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD; |
| 9303 | } |
| 9304 | } |
| 9305 | |
| 9306 | multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> { |
| 9307 | let Predicates = [HasBWI] in { |
| 9308 | def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst), |
| 9309 | (ins _.RC:$src1, u8imm:$src2), |
| 9310 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 9311 | [(set GR32orGR64:$dst, |
| 9312 | (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>, |
| 9313 | EVEX, PD; |
| 9314 | |
Craig Topper | 99f6b62 | 2016-05-01 01:03:56 +0000 | [diff] [blame] | 9315 | let hasSideEffects = 0 in |
Igor Breger | 5574730 | 2015-11-18 08:46:16 +0000 | [diff] [blame] | 9316 | def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst), |
| 9317 | (ins _.RC:$src1, u8imm:$src2), |
| 9318 | OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, |
Ayman Musa | 0b4f97d | 2017-05-28 12:39:37 +0000 | [diff] [blame] | 9319 | EVEX, TAPD, FoldGenData<NAME#rr>; |
Igor Breger | 5574730 | 2015-11-18 08:46:16 +0000 | [diff] [blame] | 9320 | |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 9321 | defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD; |
| 9322 | } |
| 9323 | } |
| 9324 | |
| 9325 | multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _, |
| 9326 | RegisterClass GRC> { |
| 9327 | let Predicates = [HasDQI] in { |
| 9328 | def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst), |
| 9329 | (ins _.RC:$src1, u8imm:$src2), |
| 9330 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 9331 | [(set GRC:$dst, |
| 9332 | (extractelt (_.VT _.RC:$src1), imm:$src2))]>, |
| 9333 | EVEX, TAPD; |
| 9334 | |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9335 | def mr : AVX512Ii8<0x16, MRMDestMem, (outs), |
| 9336 | (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2), |
| 9337 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 9338 | [(store (extractelt (_.VT _.RC:$src1), |
| 9339 | imm:$src2),addr:$dst)]>, |
| 9340 | EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 9341 | } |
| 9342 | } |
| 9343 | |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9344 | defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG; |
| 9345 | defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 9346 | defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>; |
| 9347 | defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W; |
| 9348 | |
| 9349 | multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9350 | X86VectorVTInfo _, PatFrag LdFrag> { |
| 9351 | def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst), |
| 9352 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3), |
| 9353 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 9354 | [(set _.RC:$dst, |
| 9355 | (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>, |
| 9356 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>; |
| 9357 | } |
| 9358 | |
| 9359 | multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9360 | X86VectorVTInfo _, PatFrag LdFrag> { |
| 9361 | let Predicates = [HasBWI] in { |
| 9362 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), |
| 9363 | (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3), |
| 9364 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 9365 | [(set _.RC:$dst, |
| 9366 | (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V; |
| 9367 | |
| 9368 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>; |
| 9369 | } |
| 9370 | } |
| 9371 | |
| 9372 | multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr, |
| 9373 | X86VectorVTInfo _, RegisterClass GRC> { |
| 9374 | let Predicates = [HasDQI] in { |
| 9375 | def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst), |
| 9376 | (ins _.RC:$src1, GRC:$src2, u8imm:$src3), |
| 9377 | OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
| 9378 | [(set _.RC:$dst, |
| 9379 | (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>, |
| 9380 | EVEX_4V, TAPD; |
| 9381 | |
| 9382 | defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _, |
| 9383 | _.ScalarLdFrag>, TAPD; |
| 9384 | } |
| 9385 | } |
| 9386 | |
| 9387 | defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9388 | extloadi8>, TAPD, VEX_WIG; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 9389 | defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info, |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9390 | extloadi16>, PD, VEX_WIG; |
Igor Breger | defab3c | 2015-10-08 12:55:01 +0000 | [diff] [blame] | 9391 | defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>; |
| 9392 | defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W; |
Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 9393 | //===----------------------------------------------------------------------===// |
| 9394 | // VSHUFPS - VSHUFPD Operations |
| 9395 | //===----------------------------------------------------------------------===// |
| 9396 | multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I, |
| 9397 | AVX512VLVectorVTInfo VTInfo_FP>{ |
| 9398 | defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp>, |
| 9399 | EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>, |
| 9400 | AVX512AIi8Base, EVEX_4V; |
Igor Breger | a6297c7 | 2015-09-02 10:50:58 +0000 | [diff] [blame] | 9401 | } |
| 9402 | |
| 9403 | defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS; |
| 9404 | defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9405 | //===----------------------------------------------------------------------===// |
| 9406 | // AVX-512 - Byte shift Left/Right |
| 9407 | //===----------------------------------------------------------------------===// |
| 9408 | |
| 9409 | multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr, |
| 9410 | Format MRMm, string OpcodeStr, X86VectorVTInfo _>{ |
| 9411 | def rr : AVX512<opc, MRMr, |
| 9412 | (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2), |
| 9413 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 9414 | [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9415 | def rm : AVX512<opc, MRMm, |
| 9416 | (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2), |
| 9417 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 9418 | [(set _.RC:$dst,(_.VT (OpNode |
Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 9419 | (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 9420 | (i8 imm:$src2))))]>; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9421 | } |
| 9422 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9423 | multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr, |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9424 | Format MRMm, string OpcodeStr, Predicate prd>{ |
| 9425 | let Predicates = [prd] in |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9426 | defm Z512 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 9427 | OpcodeStr, v64i8_info>, EVEX_V512; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9428 | let Predicates = [prd, HasVLX] in { |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9429 | defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 9430 | OpcodeStr, v32i8x_info>, EVEX_V256; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9431 | defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, |
Simon Pilgrim | 255fdd0 | 2016-06-11 12:54:37 +0000 | [diff] [blame] | 9432 | OpcodeStr, v16i8x_info>, EVEX_V128; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9433 | } |
| 9434 | } |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9435 | defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq", |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9436 | HasBWI>, AVX512PDIi8Base, EVEX_4V, VEX_WIG; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9437 | defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq", |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9438 | HasBWI>, AVX512PDIi8Base, EVEX_4V, VEX_WIG; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9439 | |
| 9440 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9441 | multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode, |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 9442 | string OpcodeStr, X86VectorVTInfo _dst, |
| 9443 | X86VectorVTInfo _src>{ |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9444 | def rr : AVX512BI<opc, MRMSrcReg, |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 9445 | (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2), |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9446 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 9447 | [(set _dst.RC:$dst,(_dst.VT |
| 9448 | (OpNode (_src.VT _src.RC:$src1), |
| 9449 | (_src.VT _src.RC:$src2))))]>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9450 | def rm : AVX512BI<opc, MRMSrcMem, |
| 9451 | (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2), |
| 9452 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 9453 | [(set _dst.RC:$dst,(_dst.VT |
| 9454 | (OpNode (_src.VT _src.RC:$src1), |
| 9455 | (_src.VT (bitconvert |
| 9456 | (_src.LdFrag addr:$src2))))))]>; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9457 | } |
| 9458 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9459 | multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode, |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9460 | string OpcodeStr, Predicate prd> { |
| 9461 | let Predicates = [prd] in |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 9462 | defm Z512 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v8i64_info, |
| 9463 | v64i8_info>, EVEX_V512; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9464 | let Predicates = [prd, HasVLX] in { |
Cong Hou | db6220f | 2015-11-24 19:51:26 +0000 | [diff] [blame] | 9465 | defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v4i64x_info, |
| 9466 | v32i8x_info>, EVEX_V256; |
| 9467 | defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, v2i64x_info, |
| 9468 | v16i8x_info>, EVEX_V128; |
Asaf Badouh | d2c3599 | 2015-09-02 14:21:54 +0000 | [diff] [blame] | 9469 | } |
| 9470 | } |
| 9471 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9472 | defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw", |
Craig Topper | a33846a | 2017-10-22 06:18:23 +0000 | [diff] [blame] | 9473 | HasBWI>, EVEX_4V, VEX_WIG; |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 9474 | |
Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 9475 | // Transforms to swizzle an immediate to enable better matching when |
| 9476 | // memory operand isn't in the right place. |
| 9477 | def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{ |
| 9478 | // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2. |
| 9479 | uint8_t Imm = N->getZExtValue(); |
| 9480 | // Swap bits 1/4 and 3/6. |
| 9481 | uint8_t NewImm = Imm & 0xa5; |
| 9482 | if (Imm & 0x02) NewImm |= 0x10; |
| 9483 | if (Imm & 0x10) NewImm |= 0x02; |
| 9484 | if (Imm & 0x08) NewImm |= 0x40; |
| 9485 | if (Imm & 0x40) NewImm |= 0x08; |
| 9486 | return getI8Imm(NewImm, SDLoc(N)); |
| 9487 | }]>; |
| 9488 | def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{ |
| 9489 | // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2. |
| 9490 | uint8_t Imm = N->getZExtValue(); |
| 9491 | // Swap bits 2/4 and 3/5. |
| 9492 | uint8_t NewImm = Imm & 0xc3; |
Craig Topper | a5fa2e4 | 2017-02-20 07:00:34 +0000 | [diff] [blame] | 9493 | if (Imm & 0x04) NewImm |= 0x10; |
| 9494 | if (Imm & 0x10) NewImm |= 0x04; |
Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 9495 | if (Imm & 0x08) NewImm |= 0x20; |
| 9496 | if (Imm & 0x20) NewImm |= 0x08; |
| 9497 | return getI8Imm(NewImm, SDLoc(N)); |
| 9498 | }]>; |
Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 9499 | def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{ |
| 9500 | // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2. |
| 9501 | uint8_t Imm = N->getZExtValue(); |
| 9502 | // Swap bits 1/2 and 5/6. |
| 9503 | uint8_t NewImm = Imm & 0x99; |
| 9504 | if (Imm & 0x02) NewImm |= 0x04; |
| 9505 | if (Imm & 0x04) NewImm |= 0x02; |
| 9506 | if (Imm & 0x20) NewImm |= 0x40; |
| 9507 | if (Imm & 0x40) NewImm |= 0x20; |
| 9508 | return getI8Imm(NewImm, SDLoc(N)); |
| 9509 | }]>; |
Craig Topper | c6c68f5 | 2017-02-20 07:00:40 +0000 | [diff] [blame] | 9510 | def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{ |
| 9511 | // Convert a VPTERNLOG immediate by moving operand 1 to the end. |
| 9512 | uint8_t Imm = N->getZExtValue(); |
| 9513 | // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5 |
| 9514 | uint8_t NewImm = Imm & 0x81; |
| 9515 | if (Imm & 0x02) NewImm |= 0x04; |
| 9516 | if (Imm & 0x04) NewImm |= 0x10; |
| 9517 | if (Imm & 0x08) NewImm |= 0x40; |
| 9518 | if (Imm & 0x10) NewImm |= 0x02; |
| 9519 | if (Imm & 0x20) NewImm |= 0x08; |
| 9520 | if (Imm & 0x40) NewImm |= 0x20; |
| 9521 | return getI8Imm(NewImm, SDLoc(N)); |
| 9522 | }]>; |
| 9523 | def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{ |
| 9524 | // Convert a VPTERNLOG immediate by moving operand 2 to the beginning. |
| 9525 | uint8_t Imm = N->getZExtValue(); |
| 9526 | // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3 |
| 9527 | uint8_t NewImm = Imm & 0x81; |
| 9528 | if (Imm & 0x02) NewImm |= 0x10; |
| 9529 | if (Imm & 0x04) NewImm |= 0x02; |
| 9530 | if (Imm & 0x08) NewImm |= 0x20; |
| 9531 | if (Imm & 0x10) NewImm |= 0x04; |
| 9532 | if (Imm & 0x20) NewImm |= 0x40; |
| 9533 | if (Imm & 0x40) NewImm |= 0x08; |
| 9534 | return getI8Imm(NewImm, SDLoc(N)); |
| 9535 | }]>; |
Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 9536 | |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 9537 | multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9538 | X86VectorVTInfo _>{ |
| 9539 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 9540 | defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9541 | (ins _.RC:$src2, _.RC:$src3, u8imm:$src4), |
Igor Breger | 252c2d9 | 2016-02-22 12:37:41 +0000 | [diff] [blame] | 9542 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4", |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 9543 | (OpNode (_.VT _.RC:$src1), |
| 9544 | (_.VT _.RC:$src2), |
| 9545 | (_.VT _.RC:$src3), |
Craig Topper | 202b453 | 2016-09-22 03:00:50 +0000 | [diff] [blame] | 9546 | (i8 imm:$src4)), 1, 1>, AVX512AIi8Base, EVEX_4V; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9547 | defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9548 | (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4), |
| 9549 | OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 9550 | (OpNode (_.VT _.RC:$src1), |
| 9551 | (_.VT _.RC:$src2), |
| 9552 | (_.VT (bitconvert (_.LdFrag addr:$src3))), |
Craig Topper | 202b453 | 2016-09-22 03:00:50 +0000 | [diff] [blame] | 9553 | (i8 imm:$src4)), 1, 0>, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9554 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 9555 | defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9556 | (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4), |
| 9557 | OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2", |
| 9558 | "$src2, ${src3}"##_.BroadcastStr##", $src4", |
| 9559 | (OpNode (_.VT _.RC:$src1), |
| 9560 | (_.VT _.RC:$src2), |
| 9561 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
Craig Topper | 202b453 | 2016-09-22 03:00:50 +0000 | [diff] [blame] | 9562 | (i8 imm:$src4)), 1, 0>, EVEX_B, |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9563 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 9564 | }// Constraints = "$src1 = $dst" |
Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 9565 | |
| 9566 | // Additional patterns for matching passthru operand in other positions. |
Craig Topper | 4e794c7 | 2017-02-19 19:36:58 +0000 | [diff] [blame] | 9567 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9568 | (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 9569 | _.RC:$src1)), |
| 9570 | (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask, |
| 9571 | _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 9572 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9573 | (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)), |
| 9574 | _.RC:$src1)), |
| 9575 | (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask, |
| 9576 | _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>; |
Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 9577 | |
| 9578 | // Additional patterns for matching loads in other positions. |
| 9579 | def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 9580 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4))), |
| 9581 | (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2, |
| 9582 | addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 9583 | def : Pat<(_.VT (OpNode _.RC:$src1, |
| 9584 | (bitconvert (_.LdFrag addr:$src3)), |
| 9585 | _.RC:$src2, (i8 imm:$src4))), |
| 9586 | (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2, |
| 9587 | addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| 9588 | |
| 9589 | // Additional patterns for matching zero masking with loads in other |
| 9590 | // positions. |
Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 9591 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9592 | (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 9593 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 9594 | _.ImmAllZerosV)), |
| 9595 | (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask, |
| 9596 | _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 9597 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9598 | (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)), |
| 9599 | _.RC:$src2, (i8 imm:$src4)), |
| 9600 | _.ImmAllZerosV)), |
| 9601 | (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask, |
| 9602 | _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 9603 | |
| 9604 | // Additional patterns for matching masked loads with different |
| 9605 | // operand orders. |
Craig Topper | 4890577 | 2017-02-19 21:32:15 +0000 | [diff] [blame] | 9606 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9607 | (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)), |
| 9608 | _.RC:$src2, (i8 imm:$src4)), |
| 9609 | _.RC:$src1)), |
| 9610 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9611 | _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
Craig Topper | c6c68f5 | 2017-02-20 07:00:40 +0000 | [diff] [blame] | 9612 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9613 | (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 9614 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 9615 | _.RC:$src1)), |
| 9616 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9617 | _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 9618 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9619 | (OpNode _.RC:$src2, _.RC:$src1, |
| 9620 | (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)), |
| 9621 | _.RC:$src1)), |
| 9622 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9623 | _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>; |
| 9624 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9625 | (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)), |
| 9626 | _.RC:$src1, (i8 imm:$src4)), |
| 9627 | _.RC:$src1)), |
| 9628 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9629 | _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>; |
| 9630 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9631 | (OpNode (bitconvert (_.LdFrag addr:$src3)), |
| 9632 | _.RC:$src1, _.RC:$src2, (i8 imm:$src4)), |
| 9633 | _.RC:$src1)), |
| 9634 | (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask, |
| 9635 | _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>; |
Craig Topper | 5b4e36a | 2017-02-20 02:47:42 +0000 | [diff] [blame] | 9636 | |
| 9637 | // Additional patterns for matching broadcasts in other positions. |
| 9638 | def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9639 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4))), |
| 9640 | (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2, |
| 9641 | addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 9642 | def : Pat<(_.VT (OpNode _.RC:$src1, |
| 9643 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9644 | _.RC:$src2, (i8 imm:$src4))), |
| 9645 | (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2, |
| 9646 | addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
| 9647 | |
| 9648 | // Additional patterns for matching zero masking with broadcasts in other |
| 9649 | // positions. |
| 9650 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9651 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9652 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 9653 | _.ImmAllZerosV)), |
| 9654 | (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1, |
| 9655 | _.KRCWM:$mask, _.RC:$src2, addr:$src3, |
| 9656 | (VPTERNLOG321_imm8 imm:$src4))>; |
| 9657 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9658 | (OpNode _.RC:$src1, |
| 9659 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9660 | _.RC:$src2, (i8 imm:$src4)), |
| 9661 | _.ImmAllZerosV)), |
| 9662 | (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1, |
| 9663 | _.KRCWM:$mask, _.RC:$src2, addr:$src3, |
| 9664 | (VPTERNLOG132_imm8 imm:$src4))>; |
| 9665 | |
| 9666 | // Additional patterns for matching masked broadcasts with different |
| 9667 | // operand orders. |
| 9668 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9669 | (OpNode _.RC:$src1, |
| 9670 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9671 | _.RC:$src2, (i8 imm:$src4)), |
| 9672 | _.RC:$src1)), |
| 9673 | (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask, |
| 9674 | _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>; |
Craig Topper | 2012dda | 2017-02-20 17:44:09 +0000 | [diff] [blame] | 9675 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9676 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9677 | _.RC:$src2, _.RC:$src1, (i8 imm:$src4)), |
| 9678 | _.RC:$src1)), |
Cameron McInally | 9d64101 | 2017-10-06 22:31:29 +0000 | [diff] [blame] | 9679 | (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask, |
Craig Topper | 2012dda | 2017-02-20 17:44:09 +0000 | [diff] [blame] | 9680 | _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>; |
| 9681 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9682 | (OpNode _.RC:$src2, _.RC:$src1, |
| 9683 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9684 | (i8 imm:$src4)), _.RC:$src1)), |
Cameron McInally | 9d64101 | 2017-10-06 22:31:29 +0000 | [diff] [blame] | 9685 | (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask, |
Craig Topper | 2012dda | 2017-02-20 17:44:09 +0000 | [diff] [blame] | 9686 | _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>; |
| 9687 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9688 | (OpNode _.RC:$src2, |
| 9689 | (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9690 | _.RC:$src1, (i8 imm:$src4)), |
| 9691 | _.RC:$src1)), |
Cameron McInally | 9d64101 | 2017-10-06 22:31:29 +0000 | [diff] [blame] | 9692 | (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask, |
Craig Topper | 2012dda | 2017-02-20 17:44:09 +0000 | [diff] [blame] | 9693 | _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>; |
| 9694 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
| 9695 | (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)), |
| 9696 | _.RC:$src1, _.RC:$src2, (i8 imm:$src4)), |
| 9697 | _.RC:$src1)), |
Cameron McInally | 9d64101 | 2017-10-06 22:31:29 +0000 | [diff] [blame] | 9698 | (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask, |
Craig Topper | 2012dda | 2017-02-20 17:44:09 +0000 | [diff] [blame] | 9699 | _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>; |
Igor Breger | b4bb190 | 2015-10-15 12:33:24 +0000 | [diff] [blame] | 9700 | } |
| 9701 | |
| 9702 | multiclass avx512_common_ternlog<string OpcodeStr, AVX512VLVectorVTInfo _>{ |
| 9703 | let Predicates = [HasAVX512] in |
| 9704 | defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info512>, EVEX_V512; |
| 9705 | let Predicates = [HasAVX512, HasVLX] in { |
| 9706 | defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info128>, EVEX_V128; |
| 9707 | defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, _.info256>, EVEX_V256; |
| 9708 | } |
| 9709 | } |
| 9710 | |
| 9711 | defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", avx512vl_i32_info>; |
| 9712 | defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", avx512vl_i64_info>, VEX_W; |
| 9713 | |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9714 | //===----------------------------------------------------------------------===// |
| 9715 | // AVX-512 - FixupImm |
| 9716 | //===----------------------------------------------------------------------===// |
| 9717 | |
| 9718 | multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9719 | X86VectorVTInfo _>{ |
| 9720 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9721 | defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9722 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 9723 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 9724 | (OpNode (_.VT _.RC:$src1), |
| 9725 | (_.VT _.RC:$src2), |
| 9726 | (_.IntVT _.RC:$src3), |
| 9727 | (i32 imm:$src4), |
| 9728 | (i32 FROUND_CURRENT))>; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9729 | defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9730 | (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4), |
| 9731 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 9732 | (OpNode (_.VT _.RC:$src1), |
| 9733 | (_.VT _.RC:$src2), |
| 9734 | (_.IntVT (bitconvert (_.LdFrag addr:$src3))), |
| 9735 | (i32 imm:$src4), |
| 9736 | (i32 FROUND_CURRENT))>; |
| 9737 | defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9738 | (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4), |
| 9739 | OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2", |
| 9740 | "$src2, ${src3}"##_.BroadcastStr##", $src4", |
| 9741 | (OpNode (_.VT _.RC:$src1), |
| 9742 | (_.VT _.RC:$src2), |
| 9743 | (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))), |
| 9744 | (i32 imm:$src4), |
| 9745 | (i32 FROUND_CURRENT))>, EVEX_B; |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9746 | } // Constraints = "$src1 = $dst" |
| 9747 | } |
| 9748 | |
| 9749 | multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr, |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9750 | SDNode OpNode, X86VectorVTInfo _>{ |
| 9751 | let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in { |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9752 | defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9753 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9754 | OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2", |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9755 | "$src2, $src3, {sae}, $src4", |
| 9756 | (OpNode (_.VT _.RC:$src1), |
| 9757 | (_.VT _.RC:$src2), |
| 9758 | (_.IntVT _.RC:$src3), |
| 9759 | (i32 imm:$src4), |
| 9760 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 9761 | } |
| 9762 | } |
| 9763 | |
| 9764 | multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 9765 | X86VectorVTInfo _, X86VectorVTInfo _src3VT> { |
Craig Topper | 05948fb | 2016-08-02 05:11:15 +0000 | [diff] [blame] | 9766 | let Constraints = "$src1 = $dst" , Predicates = [HasAVX512], |
| 9767 | ExeDomain = _.ExeDomain in { |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9768 | defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9769 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 9770 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 9771 | (OpNode (_.VT _.RC:$src1), |
| 9772 | (_.VT _.RC:$src2), |
| 9773 | (_src3VT.VT _src3VT.RC:$src3), |
| 9774 | (i32 imm:$src4), |
| 9775 | (i32 FROUND_CURRENT))>; |
| 9776 | |
| 9777 | defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 9778 | (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4), |
| 9779 | OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2", |
| 9780 | "$src2, $src3, {sae}, $src4", |
| 9781 | (OpNode (_.VT _.RC:$src1), |
| 9782 | (_.VT _.RC:$src2), |
| 9783 | (_src3VT.VT _src3VT.RC:$src3), |
| 9784 | (i32 imm:$src4), |
| 9785 | (i32 FROUND_NO_EXC))>, EVEX_B; |
Craig Topper | e1cac15 | 2016-06-07 07:27:54 +0000 | [diff] [blame] | 9786 | defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 9787 | (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4), |
| 9788 | OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4", |
| 9789 | (OpNode (_.VT _.RC:$src1), |
| 9790 | (_.VT _.RC:$src2), |
| 9791 | (_src3VT.VT (scalar_to_vector |
| 9792 | (_src3VT.ScalarLdFrag addr:$src3))), |
| 9793 | (i32 imm:$src4), |
| 9794 | (i32 FROUND_CURRENT))>; |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9795 | } |
| 9796 | } |
| 9797 | |
| 9798 | multiclass avx512_fixupimm_packed_all<AVX512VLVectorVTInfo _Vec>{ |
| 9799 | let Predicates = [HasAVX512] in |
| 9800 | defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>, |
| 9801 | avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, _Vec.info512>, |
| 9802 | AVX512AIi8Base, EVEX_4V, EVEX_V512; |
| 9803 | let Predicates = [HasAVX512, HasVLX] in { |
| 9804 | defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info128>, |
| 9805 | AVX512AIi8Base, EVEX_4V, EVEX_V128; |
| 9806 | defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, _Vec.info256>, |
| 9807 | AVX512AIi8Base, EVEX_4V, EVEX_V256; |
| 9808 | } |
| 9809 | } |
| 9810 | |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9811 | defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar, |
| 9812 | f32x_info, v4i32x_info>, |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9813 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9814 | defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar, |
| 9815 | f64x_info, v2i64x_info>, |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9816 | AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9817 | defm VFIXUPIMMPS : avx512_fixupimm_packed_all<avx512vl_f32_info>, |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9818 | EVEX_CD8<32, CD8VF>; |
Simon Pilgrim | 18bcf93 | 2016-02-03 09:41:59 +0000 | [diff] [blame] | 9819 | defm VFIXUPIMMPD : avx512_fixupimm_packed_all<avx512vl_f64_info>, |
Asaf Badouh | d4a0d9a | 2016-01-19 14:21:39 +0000 | [diff] [blame] | 9820 | EVEX_CD8<64, CD8VF>, VEX_W; |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 9821 | |
| 9822 | |
| 9823 | |
| 9824 | // Patterns used to select SSE scalar fp arithmetic instructions from |
| 9825 | // either: |
| 9826 | // |
| 9827 | // (1) a scalar fp operation followed by a blend |
| 9828 | // |
| 9829 | // The effect is that the backend no longer emits unnecessary vector |
| 9830 | // insert instructions immediately after SSE scalar fp instructions |
| 9831 | // like addss or mulss. |
| 9832 | // |
| 9833 | // For example, given the following code: |
| 9834 | // __m128 foo(__m128 A, __m128 B) { |
| 9835 | // A[0] += B[0]; |
| 9836 | // return A; |
| 9837 | // } |
| 9838 | // |
| 9839 | // Previously we generated: |
| 9840 | // addss %xmm0, %xmm1 |
| 9841 | // movss %xmm1, %xmm0 |
| 9842 | // |
| 9843 | // We now generate: |
| 9844 | // addss %xmm1, %xmm0 |
| 9845 | // |
| 9846 | // (2) a vector packed single/double fp operation followed by a vector insert |
| 9847 | // |
| 9848 | // The effect is that the backend converts the packed fp instruction |
| 9849 | // followed by a vector insert into a single SSE scalar fp instruction. |
| 9850 | // |
| 9851 | // For example, given the following code: |
| 9852 | // __m128 foo(__m128 A, __m128 B) { |
| 9853 | // __m128 C = A + B; |
| 9854 | // return (__m128) {c[0], a[1], a[2], a[3]}; |
| 9855 | // } |
| 9856 | // |
| 9857 | // Previously we generated: |
| 9858 | // addps %xmm0, %xmm1 |
| 9859 | // movss %xmm1, %xmm0 |
| 9860 | // |
| 9861 | // We now generate: |
| 9862 | // addss %xmm1, %xmm0 |
| 9863 | |
| 9864 | // TODO: Some canonicalization in lowering would simplify the number of |
| 9865 | // patterns we have to try to match. |
| 9866 | multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> { |
| 9867 | let Predicates = [HasAVX512] in { |
Simon Pilgrim | ae17cf2 | 2016-10-01 15:33:01 +0000 | [diff] [blame] | 9868 | // extracted scalar math op with insert via movss |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 9869 | def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector |
| 9870 | (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))), |
| 9871 | FR32X:$src))))), |
Simon Pilgrim | ae17cf2 | 2016-10-01 15:33:01 +0000 | [diff] [blame] | 9872 | (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 9873 | (COPY_TO_REGCLASS FR32X:$src, VR128X))>; |
Simon Pilgrim | ae17cf2 | 2016-10-01 15:33:01 +0000 | [diff] [blame] | 9874 | |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 9875 | // vector math op with insert via movss |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 9876 | def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), |
| 9877 | (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))), |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 9878 | (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>; |
| 9879 | |
Craig Topper | 83f2145 | 2016-12-27 01:56:24 +0000 | [diff] [blame] | 9880 | // extracted masked scalar math op with insert via movss |
| 9881 | def : Pat<(X86Movss (v4f32 VR128X:$src1), |
| 9882 | (scalar_to_vector |
| 9883 | (X86selects VK1WM:$mask, |
| 9884 | (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))), |
| 9885 | FR32X:$src2), |
| 9886 | FR32X:$src0))), |
| 9887 | (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X), |
| 9888 | VK1WM:$mask, v4f32:$src1, |
| 9889 | (COPY_TO_REGCLASS FR32X:$src2, VR128X))>; |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 9890 | } |
| 9891 | } |
| 9892 | |
| 9893 | defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">; |
| 9894 | defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">; |
| 9895 | defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">; |
| 9896 | defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">; |
| 9897 | |
| 9898 | multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> { |
| 9899 | let Predicates = [HasAVX512] in { |
| 9900 | // extracted scalar math op with insert via movsd |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 9901 | def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector |
| 9902 | (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))), |
| 9903 | FR64X:$src))))), |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 9904 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 9905 | (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 9906 | |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 9907 | // vector math op with insert via movsd |
Craig Topper | 5ef13ba | 2016-12-26 07:26:07 +0000 | [diff] [blame] | 9908 | def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), |
| 9909 | (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))), |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 9910 | (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>; |
| 9911 | |
Craig Topper | 83f2145 | 2016-12-27 01:56:24 +0000 | [diff] [blame] | 9912 | // extracted masked scalar math op with insert via movss |
| 9913 | def : Pat<(X86Movsd (v2f64 VR128X:$src1), |
| 9914 | (scalar_to_vector |
| 9915 | (X86selects VK1WM:$mask, |
| 9916 | (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))), |
| 9917 | FR64X:$src2), |
| 9918 | FR64X:$src0))), |
| 9919 | (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X), |
| 9920 | VK1WM:$mask, v2f64:$src1, |
| 9921 | (COPY_TO_REGCLASS FR64X:$src2, VR128X))>; |
Craig Topper | 5625d24 | 2016-07-29 06:06:00 +0000 | [diff] [blame] | 9922 | } |
| 9923 | } |
| 9924 | |
| 9925 | defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">; |
| 9926 | defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">; |
| 9927 | defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">; |
| 9928 | defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">; |