blob: 5ac91c0fc2ef92bd6f4e24d69a047f08fc178905 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
Igor Bregerfca0a342016-01-28 13:19:25 +000033 // The mask VT.
Guy Blank548e22a2017-05-19 12:35:15 +000034 ValueType KVT = !cast<ValueType>("v" # NumElts # "i1");
Simon Pilgrimb13961d2016-06-11 14:34:10 +000035
Adam Nemet5ed17da2014-08-21 19:50:07 +000036 // Suffix used in the instruction mnemonic.
37 string Suffix = suffix;
38
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000039 // VTName is a string name for vector VT. For vector types it will be
40 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
41 // It is a little bit complex for scalar types, where NumElts = 1.
42 // In this case we build v4f32 or v2f64
43 string VTName = "v" # !if (!eq (NumElts, 1),
44 !if (!eq (EltVT.Size, 32), 4,
45 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000046
Adam Nemet5ed17da2014-08-21 19:50:07 +000047 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000048 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000049
50 string EltTypeName = !cast<string>(EltVT);
51 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
53 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000054
55 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000057
58 // Size of RC in bits, e.g. 512 for VR512.
59 int Size = VT.Size;
60
61 // The corresponding memory operand, e.g. i512mem for VR512.
62 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000063 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
Ayman Musaf77219e2017-02-13 09:55:48 +000064 // FP scalar memory operand for intrinsics - ssmem/sdmem.
65 Operand IntScalarMemOp = !if (!eq (EltTypeName, "f32"), !cast<Operand>("ssmem"),
66 !if (!eq (EltTypeName, "f64"), !cast<Operand>("sdmem"), ?));
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067
68 // Load patterns
69 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
70 // due to load promotion during legalization
71 PatFrag LdFrag = !cast<PatFrag>("load" #
72 !if (!eq (TypeVariantName, "i"),
73 !if (!eq (Size, 128), "v2i64",
74 !if (!eq (Size, 256), "v4i64",
Craig Toppera78b7682016-08-11 06:04:07 +000075 !if (!eq (Size, 512), "v8i64",
76 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
Craig Toppera78b7682016-08-11 06:04:07 +000079 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512), "v8i64",
83 VTName))), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000084
Robert Khasanov2ea081d2014-08-25 14:49:34 +000085 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000086
Craig Topperd9fe6642017-02-21 04:26:10 +000087 ComplexPattern ScalarIntMemCPat = !if (!eq (EltTypeName, "f32"),
88 !cast<ComplexPattern>("sse_load_f32"),
89 !if (!eq (EltTypeName, "f64"),
90 !cast<ComplexPattern>("sse_load_f64"),
91 ?));
92
Adam Nemet5ed17da2014-08-21 19:50:07 +000093 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000094 // Note: For EltSize < 32, FloatVT is illegal and TableGen
95 // fails to compile, so we choose FloatVT = VT
96 ValueType FloatVT = !cast<ValueType>(
97 !if (!eq (!srl(EltSize,5),0),
98 VTName,
99 !if (!eq(TypeVariantName, "i"),
100 "v" # NumElts # "f" # EltSize,
101 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000102
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000103 ValueType IntVT = !cast<ValueType>(
104 !if (!eq (!srl(EltSize,5),0),
105 VTName,
106 !if (!eq(TypeVariantName, "f"),
107 "v" # NumElts # "i" # EltSize,
108 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000109 // The string to specify embedded broadcast in assembly.
110 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000111
Adam Nemet449b3f02014-10-15 23:42:09 +0000112 // 8-bit compressed displacement tuple/subvector format. This is only
113 // defined for NumElts <= 8.
114 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
115 !cast<CD8VForm>("CD8VT" # NumElts), ?);
116
Adam Nemet55536c62014-09-25 23:48:45 +0000117 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
118 !if (!eq (Size, 256), sub_ymm, ?));
119
120 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
121 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
122 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000123
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000124 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
125
Craig Topperabe80cc2016-08-28 06:06:28 +0000126 // A vector tye of the same width with element type i64. This is used to
127 // create patterns for logic ops.
128 ValueType i64VT = !cast<ValueType>("v" # !srl(Size, 6) # "i64");
129
Adam Nemet09377232014-10-08 23:25:31 +0000130 // A vector type of the same width with element type i32. This is used to
131 // create the canonical constant zero node ImmAllZerosV.
132 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
133 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000134
135 string ZSuffix = !if (!eq (Size, 128), "Z128",
136 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000137}
138
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000139def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
140def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000141def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
142def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000143def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
144def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000145
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000146// "x" in v32i8x_info means RC = VR256X
147def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
148def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
149def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
150def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000151def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
152def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000153
154def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
155def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
156def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
157def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000158def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
159def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000160
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000161// We map scalar types to the smallest (128-bit) vector type
162// with the appropriate element type. This allows to use the same masking logic.
Asaf Badouh2744d212015-09-20 14:31:19 +0000163def i32x_info : X86VectorVTInfo<1, i32, GR32, "si">;
164def i64x_info : X86VectorVTInfo<1, i64, GR64, "sq">;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000165def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
166def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
167
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000168class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
169 X86VectorVTInfo i128> {
170 X86VectorVTInfo info512 = i512;
171 X86VectorVTInfo info256 = i256;
172 X86VectorVTInfo info128 = i128;
173}
174
175def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
176 v16i8x_info>;
177def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
178 v8i16x_info>;
179def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
180 v4i32x_info>;
181def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
182 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000183def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
184 v4f32x_info>;
185def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
186 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000187
Ayman Musa721d97f2017-06-27 12:08:37 +0000188class X86KVectorVTInfo<RegisterClass _krc, RegisterClass _krcwm,
189 ValueType _vt> {
190 RegisterClass KRC = _krc;
191 RegisterClass KRCWM = _krcwm;
192 ValueType KVT = _vt;
193}
194
Michael Zuckerman9e588312017-10-31 10:00:19 +0000195def v1i1_info : X86KVectorVTInfo<VK1, VK1WM, v1i1>;
Ayman Musa721d97f2017-06-27 12:08:37 +0000196def v2i1_info : X86KVectorVTInfo<VK2, VK2WM, v2i1>;
197def v4i1_info : X86KVectorVTInfo<VK4, VK4WM, v4i1>;
198def v8i1_info : X86KVectorVTInfo<VK8, VK8WM, v8i1>;
199def v16i1_info : X86KVectorVTInfo<VK16, VK16WM, v16i1>;
200def v32i1_info : X86KVectorVTInfo<VK32, VK32WM, v32i1>;
201def v64i1_info : X86KVectorVTInfo<VK64, VK64WM, v64i1>;
202
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000203// This multiclass generates the masking variants from the non-masking
204// variant. It only provides the assembly pieces for the masking variants.
205// It assumes custom ISel patterns for masking which can be provided as
206// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000207multiclass AVX512_maskable_custom<bits<8> O, Format F,
208 dag Outs,
209 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
210 string OpcodeStr,
211 string AttSrcAsm, string IntelSrcAsm,
212 list<dag> Pattern,
213 list<dag> MaskingPattern,
214 list<dag> ZeroMaskingPattern,
215 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000216 bit IsCommutable = 0,
217 bit IsKCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000218 let isCommutable = IsCommutable in
219 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000220 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
Craig Topper9d2cab72016-01-11 01:03:40 +0000221 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000222 Pattern>;
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000223
224 // Prefer over VMOV*rrk Pat<>
Craig Topper63801df2017-02-19 21:44:35 +0000225 let isCommutable = IsKCommutable in
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000226 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000227 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
228 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000229 MaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000230 EVEX_K {
231 // In case of the 3src subclass this is overridden with a let.
232 string Constraints = MaskingConstraint;
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000233 }
234
235 // Zero mask does not add any restrictions to commute operands transformation.
236 // So, it is Ok to use IsCommutable instead of IsKCommutable.
Craig Topper63801df2017-02-19 21:44:35 +0000237 let isCommutable = IsCommutable in // Prefer over VMOV*rrkz Pat<>
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000238 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000239 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}|"#
240 "$dst {${mask}} {z}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000241 ZeroMaskingPattern>,
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000242 EVEX_KZ;
243}
244
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000245
Adam Nemet34801422014-10-08 23:25:39 +0000246// Common base class of AVX512_maskable and AVX512_maskable_3src.
247multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
248 dag Outs,
249 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
250 string OpcodeStr,
251 string AttSrcAsm, string IntelSrcAsm,
252 dag RHS, dag MaskingRHS,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000253 SDNode Select = vselect,
Adam Nemet34801422014-10-08 23:25:39 +0000254 string MaskingConstraint = "",
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000255 bit IsCommutable = 0,
256 bit IsKCommutable = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000257 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
258 AttSrcAsm, IntelSrcAsm,
259 [(set _.RC:$dst, RHS)],
260 [(set _.RC:$dst, MaskingRHS)],
261 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000262 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000263 MaskingConstraint, IsCommutable,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000264 IsKCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000265
Adam Nemet2e91ee52014-08-14 17:13:19 +0000266// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000267// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000268// perserved vector elements come from a new dummy input operand tied to $dst.
Craig Topper3a622a12017-08-17 15:40:25 +0000269// This version uses a separate dag for non-masking and masking.
270multiclass AVX512_maskable_split<bits<8> O, Format F, X86VectorVTInfo _,
271 dag Outs, dag Ins, string OpcodeStr,
272 string AttSrcAsm, string IntelSrcAsm,
273 dag RHS, dag MaskRHS,
Craig Topper3a622a12017-08-17 15:40:25 +0000274 bit IsCommutable = 0, bit IsKCommutable = 0,
275 SDNode Select = vselect> :
276 AVX512_maskable_custom<O, F, Outs, Ins,
277 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
278 !con((ins _.KRCWM:$mask), Ins),
279 OpcodeStr, AttSrcAsm, IntelSrcAsm,
280 [(set _.RC:$dst, RHS)],
281 [(set _.RC:$dst,
282 (Select _.KRCWM:$mask, MaskRHS, _.RC:$src0))],
283 [(set _.RC:$dst,
284 (Select _.KRCWM:$mask, MaskRHS, _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000285 "$src0 = $dst", IsCommutable, IsKCommutable>;
Craig Topper3a622a12017-08-17 15:40:25 +0000286
287// This multiclass generates the unconditional/non-masking, the masking and
288// the zero-masking variant of the vector instruction. In the masking case, the
289// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000290multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
291 dag Outs, dag Ins, string OpcodeStr,
292 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000293 dag RHS,
Vyacheslav Klochkov6daefcf2016-08-11 22:07:33 +0000294 bit IsCommutable = 0, bit IsKCommutable = 0,
295 SDNode Select = vselect> :
Adam Nemet34801422014-10-08 23:25:39 +0000296 AVX512_maskable_common<O, F, _, Outs, Ins,
297 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
298 !con((ins _.KRCWM:$mask), Ins),
299 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000300 (Select _.KRCWM:$mask, RHS, _.RC:$src0),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000301 Select, "$src0 = $dst", IsCommutable, IsKCommutable>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000302
303// This multiclass generates the unconditional/non-masking, the masking and
304// the zero-masking variant of the scalar instruction.
305multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
306 dag Outs, dag Ins, string OpcodeStr,
307 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000308 dag RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000309 bit IsCommutable = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000310 AVX512_maskable<O, F, _, Outs, Ins, OpcodeStr, AttSrcAsm, IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000311 RHS, IsCommutable, 0, X86selects>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000312
Adam Nemet34801422014-10-08 23:25:39 +0000313// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000314// ($src1) is already tied to $dst so we just use that for the preserved
315// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
316// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000317multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
318 dag Outs, dag NonTiedIns, string OpcodeStr,
319 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000320 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000321 bit IsCommutable = 0,
Craig Topper1aa49ca2017-09-01 07:58:14 +0000322 bit IsKCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000323 SDNode Select = vselect,
324 bit MaskOnly = 0> :
Adam Nemet34801422014-10-08 23:25:39 +0000325 AVX512_maskable_common<O, F, _, Outs,
326 !con((ins _.RC:$src1), NonTiedIns),
327 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
328 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
Craig Topperb16598d2017-09-01 07:58:16 +0000329 OpcodeStr, AttSrcAsm, IntelSrcAsm,
330 !if(MaskOnly, (null_frag), RHS),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000331 (Select _.KRCWM:$mask, RHS, _.RC:$src1),
Simon Pilgrim07dc6d62017-12-06 13:14:44 +0000332 Select, "", IsCommutable, IsKCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000333
Igor Breger15820b02015-07-01 13:24:28 +0000334multiclass AVX512_maskable_3src_scalar<bits<8> O, Format F, X86VectorVTInfo _,
335 dag Outs, dag NonTiedIns, string OpcodeStr,
336 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000337 dag RHS,
Simon Pilgrim6a009702017-11-29 17:21:15 +0000338 bit IsCommutable = 0,
Craig Topperb16598d2017-09-01 07:58:16 +0000339 bit IsKCommutable = 0,
340 bit MaskOnly = 0> :
Craig Topper1aa49ca2017-09-01 07:58:14 +0000341 AVX512_maskable_3src<O, F, _, Outs, NonTiedIns, OpcodeStr, AttSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000342 IntelSrcAsm, RHS, IsCommutable, IsKCommutable,
Craig Topperb16598d2017-09-01 07:58:16 +0000343 X86selects, MaskOnly>;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000344
Adam Nemet34801422014-10-08 23:25:39 +0000345multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
346 dag Outs, dag Ins,
347 string OpcodeStr,
348 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000349 list<dag> Pattern> :
Adam Nemet34801422014-10-08 23:25:39 +0000350 AVX512_maskable_custom<O, F, Outs, Ins,
351 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
352 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +0000353 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000354 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000355
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000356
357// Instruction with mask that puts result in mask register,
358// like "compare" and "vptest"
359multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
360 dag Outs,
361 dag Ins, dag MaskingIns,
362 string OpcodeStr,
363 string AttSrcAsm, string IntelSrcAsm,
364 list<dag> Pattern,
Craig Topper225da2c2016-08-27 05:22:15 +0000365 list<dag> MaskingPattern,
366 bit IsCommutable = 0> {
367 let isCommutable = IsCommutable in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000368 def NAME: AVX512<O, F, Outs, Ins,
Craig Topper156622a2016-01-11 00:44:56 +0000369 OpcodeStr#"\t{"#AttSrcAsm#", $dst|"#
370 "$dst, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000371 Pattern>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000372
373 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Craig Topper156622a2016-01-11 00:44:56 +0000374 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}|"#
375 "$dst {${mask}}, "#IntelSrcAsm#"}",
Simon Pilgrim0e456342018-04-12 20:47:34 +0000376 MaskingPattern>, EVEX_K;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000377}
378
379multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
380 dag Outs,
381 dag Ins, dag MaskingIns,
382 string OpcodeStr,
383 string AttSrcAsm, string IntelSrcAsm,
Craig Topper225da2c2016-08-27 05:22:15 +0000384 dag RHS, dag MaskingRHS,
385 bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000386 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
387 AttSrcAsm, IntelSrcAsm,
388 [(set _.KRC:$dst, RHS)],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000389 [(set _.KRC:$dst, MaskingRHS)], IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000390
391multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
392 dag Outs, dag Ins, string OpcodeStr,
393 string AttSrcAsm, string IntelSrcAsm,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000394 dag RHS, bit IsCommutable = 0> :
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000395 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
396 !con((ins _.KRCWM:$mask), Ins),
397 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000398 (and _.KRCWM:$mask, RHS), IsCommutable>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000399
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000400multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _,
401 dag Outs, dag Ins, string OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000402 string AttSrcAsm, string IntelSrcAsm> :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000403 AVX512_maskable_custom_cmp<O, F, Outs,
404 Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +0000405 AttSrcAsm, IntelSrcAsm, [], []>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000406
Craig Topperabe80cc2016-08-28 06:06:28 +0000407// This multiclass generates the unconditional/non-masking, the masking and
408// the zero-masking variant of the vector instruction. In the masking case, the
409// perserved vector elements come from a new dummy input operand tied to $dst.
410multiclass AVX512_maskable_logic<bits<8> O, Format F, X86VectorVTInfo _,
411 dag Outs, dag Ins, string OpcodeStr,
412 string AttSrcAsm, string IntelSrcAsm,
413 dag RHS, dag MaskedRHS,
Craig Topperabe80cc2016-08-28 06:06:28 +0000414 bit IsCommutable = 0, SDNode Select = vselect> :
415 AVX512_maskable_custom<O, F, Outs, Ins,
416 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
417 !con((ins _.KRCWM:$mask), Ins),
418 OpcodeStr, AttSrcAsm, IntelSrcAsm,
419 [(set _.RC:$dst, RHS)],
420 [(set _.RC:$dst,
421 (Select _.KRCWM:$mask, MaskedRHS, _.RC:$src0))],
422 [(set _.RC:$dst,
423 (Select _.KRCWM:$mask, MaskedRHS,
424 _.ImmAllZerosV))],
Simon Pilgrim0e456342018-04-12 20:47:34 +0000425 "$src0 = $dst", IsCommutable>;
Craig Topperabe80cc2016-08-28 06:06:28 +0000426
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000427
Craig Topper9d9251b2016-05-08 20:10:20 +0000428// Alias instruction that maps zero vector to pxor / xorp* for AVX-512.
429// This is expanded by ExpandPostRAPseudos to an xorps / vxorps, and then
Marina Yatsina6fc2aaa2018-01-22 10:05:23 +0000430// swizzled by ExecutionDomainFix to pxor.
Craig Topper9d9251b2016-05-08 20:10:20 +0000431// We set canFoldAsLoad because this can be converted to a constant-pool
432// load of an all-zeros value if folding it would be beneficial.
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000433let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper86748492016-07-11 05:36:41 +0000434 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000435def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
Craig Topper9d9251b2016-05-08 20:10:20 +0000436 [(set VR512:$dst, (v16i32 immAllZerosV))]>;
Craig Topper516e14c2016-07-11 05:36:48 +0000437def AVX512_512_SETALLONES : I<0, Pseudo, (outs VR512:$dst), (ins), "",
438 [(set VR512:$dst, (v16i32 immAllOnesV))]>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000439}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000440
Craig Topper6393afc2017-01-09 02:44:34 +0000441// Alias instructions that allow VPTERNLOG to be used with a mask to create
442// a mix of all ones and all zeros elements. This is done this way to force
443// the same register to be used as input for all three sources.
Simon Pilgrim26f106f2017-12-08 15:17:32 +0000444let isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteVecALU] in {
Craig Topper6393afc2017-01-09 02:44:34 +0000445def AVX512_512_SEXT_MASK_32 : I<0, Pseudo, (outs VR512:$dst),
446 (ins VK16WM:$mask), "",
447 [(set VR512:$dst, (vselect (v16i1 VK16WM:$mask),
448 (v16i32 immAllOnesV),
449 (v16i32 immAllZerosV)))]>;
450def AVX512_512_SEXT_MASK_64 : I<0, Pseudo, (outs VR512:$dst),
451 (ins VK8WM:$mask), "",
452 [(set VR512:$dst, (vselect (v8i1 VK8WM:$mask),
453 (bc_v8i64 (v16i32 immAllOnesV)),
454 (bc_v8i64 (v16i32 immAllZerosV))))]>;
455}
456
Craig Toppere5ce84a2016-05-08 21:33:53 +0000457let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000458 isPseudo = 1, Predicates = [HasAVX512], SchedRW = [WriteZero] in {
Craig Toppere5ce84a2016-05-08 21:33:53 +0000459def AVX512_128_SET0 : I<0, Pseudo, (outs VR128X:$dst), (ins), "",
460 [(set VR128X:$dst, (v4i32 immAllZerosV))]>;
461def AVX512_256_SET0 : I<0, Pseudo, (outs VR256X:$dst), (ins), "",
462 [(set VR256X:$dst, (v8i32 immAllZerosV))]>;
463}
464
Craig Topperadd9cc62016-12-18 06:23:14 +0000465// Alias instructions that map fld0 to xorps for sse or vxorps for avx.
466// This is expanded by ExpandPostRAPseudos.
467let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Craig Topper09b7e0f2017-01-14 07:29:24 +0000468 isPseudo = 1, SchedRW = [WriteZero], Predicates = [HasAVX512] in {
Craig Topperadd9cc62016-12-18 06:23:14 +0000469 def AVX512_FsFLD0SS : I<0, Pseudo, (outs FR32X:$dst), (ins), "",
470 [(set FR32X:$dst, fp32imm0)]>;
471 def AVX512_FsFLD0SD : I<0, Pseudo, (outs FR64X:$dst), (ins), "",
472 [(set FR64X:$dst, fpimm0)]>;
473}
474
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000475//===----------------------------------------------------------------------===//
476// AVX-512 - VECTOR INSERT
477//
Craig Topper3a622a12017-08-17 15:40:25 +0000478
479// Supports two different pattern operators for mask and unmasked ops. Allows
480// null_frag to be passed for one.
481multiclass vinsert_for_size_split<int Opcode, X86VectorVTInfo From,
482 X86VectorVTInfo To,
483 SDPatternOperator vinsert_insert,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000484 SDPatternOperator vinsert_for_mask,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000485 X86FoldableSchedWrite sched> {
Craig Topperc228d792017-09-05 05:49:44 +0000486 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000487 defm rr : AVX512_maskable_split<Opcode, MRMSrcReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000488 (ins To.RC:$src1, From.RC:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000489 "vinsert" # From.EltTypeName # "x" # From.NumElts,
490 "$src3, $src2, $src1", "$src1, $src2, $src3",
491 (vinsert_insert:$src3 (To.VT To.RC:$src1),
492 (From.VT From.RC:$src2),
Craig Topper3a622a12017-08-17 15:40:25 +0000493 (iPTR imm)),
494 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
495 (From.VT From.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000496 (iPTR imm))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000497 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Topperc228d792017-09-05 05:49:44 +0000498 let mayLoad = 1 in
Craig Topper3a622a12017-08-17 15:40:25 +0000499 defm rm : AVX512_maskable_split<Opcode, MRMSrcMem, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000500 (ins To.RC:$src1, From.MemOp:$src2, u8imm:$src3),
Igor Breger0ede3cb2015-09-20 06:52:42 +0000501 "vinsert" # From.EltTypeName # "x" # From.NumElts,
502 "$src3, $src2, $src1", "$src1, $src2, $src3",
503 (vinsert_insert:$src3 (To.VT To.RC:$src1),
504 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Craig Topper3a622a12017-08-17 15:40:25 +0000505 (iPTR imm)),
506 (vinsert_for_mask:$src3 (To.VT To.RC:$src1),
507 (From.VT (bitconvert (From.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +0000508 (iPTR imm))>, AVX512AIi8Base, EVEX_4V,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000509 EVEX_CD8<From.EltSize, From.CD8TupleForm>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000510 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000511 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000512}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000513
Craig Topper3a622a12017-08-17 15:40:25 +0000514// Passes the same pattern operator for masked and unmasked ops.
515multiclass vinsert_for_size<int Opcode, X86VectorVTInfo From,
516 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000517 SDPatternOperator vinsert_insert,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000518 X86FoldableSchedWrite sched> :
519 vinsert_for_size_split<Opcode, From, To, vinsert_insert, vinsert_insert, sched>;
Craig Topper3a622a12017-08-17 15:40:25 +0000520
Igor Breger0ede3cb2015-09-20 06:52:42 +0000521multiclass vinsert_for_size_lowering<string InstrStr, X86VectorVTInfo From,
522 X86VectorVTInfo To, PatFrag vinsert_insert,
523 SDNodeXForm INSERT_get_vinsert_imm , list<Predicate> p> {
524 let Predicates = p in {
Adam Nemet4285c1f2014-10-15 23:42:17 +0000525 def : Pat<(vinsert_insert:$ins
Igor Breger0ede3cb2015-09-20 06:52:42 +0000526 (To.VT To.RC:$src1), (From.VT From.RC:$src2), (iPTR imm)),
527 (To.VT (!cast<Instruction>(InstrStr#"rr")
528 To.RC:$src1, From.RC:$src2,
529 (INSERT_get_vinsert_imm To.RC:$ins)))>;
530
531 def : Pat<(vinsert_insert:$ins
532 (To.VT To.RC:$src1),
533 (From.VT (bitconvert (From.LdFrag addr:$src2))),
534 (iPTR imm)),
535 (To.VT (!cast<Instruction>(InstrStr#"rm")
536 To.RC:$src1, addr:$src2,
537 (INSERT_get_vinsert_imm To.RC:$ins)))>;
538 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000539}
540
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000541multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000542 ValueType EltVT64, int Opcode256,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000543 X86FoldableSchedWrite sched> {
Igor Breger0ede3cb2015-09-20 06:52:42 +0000544
545 let Predicates = [HasVLX] in
546 defm NAME # "32x4Z256" : vinsert_for_size<Opcode128,
547 X86VectorVTInfo< 4, EltVT32, VR128X>,
548 X86VectorVTInfo< 8, EltVT32, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000549 vinsert128_insert, sched>, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000550
551 defm NAME # "32x4Z" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000552 X86VectorVTInfo< 4, EltVT32, VR128X>,
553 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000554 vinsert128_insert, sched>, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000555
556 defm NAME # "64x4Z" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000557 X86VectorVTInfo< 4, EltVT64, VR256X>,
558 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000559 vinsert256_insert, sched>, VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000560
Craig Topper3a622a12017-08-17 15:40:25 +0000561 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000562 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000563 defm NAME # "64x2Z256" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000564 X86VectorVTInfo< 2, EltVT64, VR128X>,
565 X86VectorVTInfo< 4, EltVT64, VR256X>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000566 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000567 VEX_W, EVEX_V256;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000568
Craig Topper3a622a12017-08-17 15:40:25 +0000569 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000570 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000571 defm NAME # "64x2Z" : vinsert_for_size_split<Opcode128,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000572 X86VectorVTInfo< 2, EltVT64, VR128X>,
573 X86VectorVTInfo< 8, EltVT64, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000574 null_frag, vinsert128_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000575 VEX_W, EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000576
Craig Topper3a622a12017-08-17 15:40:25 +0000577 defm NAME # "32x8Z" : vinsert_for_size_split<Opcode256,
Igor Breger0ede3cb2015-09-20 06:52:42 +0000578 X86VectorVTInfo< 8, EltVT32, VR256X>,
579 X86VectorVTInfo<16, EltVT32, VR512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +0000580 null_frag, vinsert256_insert, sched>,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000581 EVEX_V512;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000582 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583}
584
Simon Pilgrim21e89792018-04-13 14:36:59 +0000585// FIXME: Is there a better scheduler class for VINSERTF/VINSERTI?
586defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a, WriteFShuffle256>;
587defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a, WriteShuffle256>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000588
Igor Breger0ede3cb2015-09-20 06:52:42 +0000589// Codegen pattern with the alternative types,
Craig Topper3a622a12017-08-17 15:40:25 +0000590// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Breger0ede3cb2015-09-20 06:52:42 +0000591defm : vinsert_for_size_lowering<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000592 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000593defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000594 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000595
596defm : vinsert_for_size_lowering<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000597 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000598defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000599 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000600
601defm : vinsert_for_size_lowering<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000602 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000603defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000604 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
Igor Breger0ede3cb2015-09-20 06:52:42 +0000605
606// Codegen pattern with the alternative types insert VEC128 into VEC256
607defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
608 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
609defm : vinsert_for_size_lowering<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
610 vinsert128_insert, INSERT_get_vinsert128_imm, [HasVLX]>;
611// Codegen pattern with the alternative types insert VEC128 into VEC512
612defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
613 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
614defm : vinsert_for_size_lowering<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
615 vinsert128_insert, INSERT_get_vinsert128_imm, [HasAVX512]>;
616// Codegen pattern with the alternative types insert VEC256 into VEC512
617defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
618 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
619defm : vinsert_for_size_lowering<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
620 vinsert256_insert, INSERT_get_vinsert256_imm, [HasAVX512]>;
621
Craig Topperf7a19db2017-10-08 01:33:40 +0000622
623multiclass vinsert_for_mask_cast<string InstrStr, X86VectorVTInfo From,
624 X86VectorVTInfo To, X86VectorVTInfo Cast,
625 PatFrag vinsert_insert,
626 SDNodeXForm INSERT_get_vinsert_imm,
627 list<Predicate> p> {
628let Predicates = p in {
629 def : Pat<(Cast.VT
630 (vselect Cast.KRCWM:$mask,
631 (bitconvert
632 (vinsert_insert:$ins (To.VT To.RC:$src1),
633 (From.VT From.RC:$src2),
634 (iPTR imm))),
635 Cast.RC:$src0)),
636 (!cast<Instruction>(InstrStr#"rrk")
637 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
638 (INSERT_get_vinsert_imm To.RC:$ins))>;
639 def : Pat<(Cast.VT
640 (vselect Cast.KRCWM:$mask,
641 (bitconvert
642 (vinsert_insert:$ins (To.VT To.RC:$src1),
643 (From.VT
644 (bitconvert
645 (From.LdFrag addr:$src2))),
646 (iPTR imm))),
647 Cast.RC:$src0)),
648 (!cast<Instruction>(InstrStr#"rmk")
649 Cast.RC:$src0, Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
650 (INSERT_get_vinsert_imm To.RC:$ins))>;
651
652 def : Pat<(Cast.VT
653 (vselect Cast.KRCWM:$mask,
654 (bitconvert
655 (vinsert_insert:$ins (To.VT To.RC:$src1),
656 (From.VT From.RC:$src2),
657 (iPTR imm))),
658 Cast.ImmAllZerosV)),
659 (!cast<Instruction>(InstrStr#"rrkz")
660 Cast.KRCWM:$mask, To.RC:$src1, From.RC:$src2,
661 (INSERT_get_vinsert_imm To.RC:$ins))>;
662 def : Pat<(Cast.VT
663 (vselect Cast.KRCWM:$mask,
664 (bitconvert
665 (vinsert_insert:$ins (To.VT To.RC:$src1),
666 (From.VT
667 (bitconvert
668 (From.LdFrag addr:$src2))),
669 (iPTR imm))),
670 Cast.ImmAllZerosV)),
671 (!cast<Instruction>(InstrStr#"rmkz")
672 Cast.KRCWM:$mask, To.RC:$src1, addr:$src2,
673 (INSERT_get_vinsert_imm To.RC:$ins))>;
674}
675}
676
677defm : vinsert_for_mask_cast<"VINSERTF32x4Z256", v2f64x_info, v4f64x_info,
678 v8f32x_info, vinsert128_insert,
679 INSERT_get_vinsert128_imm, [HasVLX]>;
680defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4f32x_info, v8f32x_info,
681 v4f64x_info, vinsert128_insert,
682 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
683
684defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v2i64x_info, v4i64x_info,
685 v8i32x_info, vinsert128_insert,
686 INSERT_get_vinsert128_imm, [HasVLX]>;
687defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v8i16x_info, v16i16x_info,
688 v8i32x_info, vinsert128_insert,
689 INSERT_get_vinsert128_imm, [HasVLX]>;
690defm : vinsert_for_mask_cast<"VINSERTI32x4Z256", v16i8x_info, v32i8x_info,
691 v8i32x_info, vinsert128_insert,
692 INSERT_get_vinsert128_imm, [HasVLX]>;
693defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v4i32x_info, v8i32x_info,
694 v4i64x_info, vinsert128_insert,
695 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
696defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v8i16x_info, v16i16x_info,
697 v4i64x_info, vinsert128_insert,
698 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
699defm : vinsert_for_mask_cast<"VINSERTF64x2Z256", v16i8x_info, v32i8x_info,
700 v4i64x_info, vinsert128_insert,
701 INSERT_get_vinsert128_imm, [HasDQI, HasVLX]>;
702
703defm : vinsert_for_mask_cast<"VINSERTF32x4Z", v2f64x_info, v8f64_info,
704 v16f32_info, vinsert128_insert,
705 INSERT_get_vinsert128_imm, [HasAVX512]>;
706defm : vinsert_for_mask_cast<"VINSERTF64x2Z", v4f32x_info, v16f32_info,
707 v8f64_info, vinsert128_insert,
708 INSERT_get_vinsert128_imm, [HasDQI]>;
709
710defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v2i64x_info, v8i64_info,
711 v16i32_info, vinsert128_insert,
712 INSERT_get_vinsert128_imm, [HasAVX512]>;
713defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v8i16x_info, v32i16_info,
714 v16i32_info, vinsert128_insert,
715 INSERT_get_vinsert128_imm, [HasAVX512]>;
716defm : vinsert_for_mask_cast<"VINSERTI32x4Z", v16i8x_info, v64i8_info,
717 v16i32_info, vinsert128_insert,
718 INSERT_get_vinsert128_imm, [HasAVX512]>;
719defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v4i32x_info, v16i32_info,
720 v8i64_info, vinsert128_insert,
721 INSERT_get_vinsert128_imm, [HasDQI]>;
722defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v8i16x_info, v32i16_info,
723 v8i64_info, vinsert128_insert,
724 INSERT_get_vinsert128_imm, [HasDQI]>;
725defm : vinsert_for_mask_cast<"VINSERTI64x2Z", v16i8x_info, v64i8_info,
726 v8i64_info, vinsert128_insert,
727 INSERT_get_vinsert128_imm, [HasDQI]>;
728
729defm : vinsert_for_mask_cast<"VINSERTF32x8Z", v4f64x_info, v8f64_info,
730 v16f32_info, vinsert256_insert,
731 INSERT_get_vinsert256_imm, [HasDQI]>;
732defm : vinsert_for_mask_cast<"VINSERTF64x4Z", v8f32x_info, v16f32_info,
733 v8f64_info, vinsert256_insert,
734 INSERT_get_vinsert256_imm, [HasAVX512]>;
735
736defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v4i64x_info, v8i64_info,
737 v16i32_info, vinsert256_insert,
738 INSERT_get_vinsert256_imm, [HasDQI]>;
739defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v16i16x_info, v32i16_info,
740 v16i32_info, vinsert256_insert,
741 INSERT_get_vinsert256_imm, [HasDQI]>;
742defm : vinsert_for_mask_cast<"VINSERTI32x8Z", v32i8x_info, v64i8_info,
743 v16i32_info, vinsert256_insert,
744 INSERT_get_vinsert256_imm, [HasDQI]>;
745defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v8i32x_info, v16i32_info,
746 v8i64_info, vinsert256_insert,
747 INSERT_get_vinsert256_imm, [HasAVX512]>;
748defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v16i16x_info, v32i16_info,
749 v8i64_info, vinsert256_insert,
750 INSERT_get_vinsert256_imm, [HasAVX512]>;
751defm : vinsert_for_mask_cast<"VINSERTI64x4Z", v32i8x_info, v64i8_info,
752 v8i64_info, vinsert256_insert,
753 INSERT_get_vinsert256_imm, [HasAVX512]>;
754
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000755// vinsertps - insert f32 to XMM
Craig Topper43973152016-10-09 06:41:47 +0000756let ExeDomain = SSEPackedSingle in {
Craig Topper6189d3e2016-07-19 01:26:19 +0000757def VINSERTPSZrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000758 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000759 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim577ae242018-04-12 19:25:07 +0000760 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000761 EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topper6189d3e2016-07-19 01:26:19 +0000762def VINSERTPSZrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000763 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000764 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000765 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000766 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Simon Pilgrim577ae242018-04-12 19:25:07 +0000767 imm:$src3))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +0000768 EVEX_4V, EVEX_CD8<32, CD8VT1>,
769 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>;
Craig Topper43973152016-10-09 06:41:47 +0000770}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000771
772//===----------------------------------------------------------------------===//
773// AVX-512 VECTOR EXTRACT
774//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000775
Craig Topper3a622a12017-08-17 15:40:25 +0000776// Supports two different pattern operators for mask and unmasked ops. Allows
777// null_frag to be passed for one.
778multiclass vextract_for_size_split<int Opcode,
779 X86VectorVTInfo From, X86VectorVTInfo To,
780 SDPatternOperator vextract_extract,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000781 SDPatternOperator vextract_for_mask,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000782 SchedWrite SchedRR, SchedWrite SchedMR> {
Igor Breger7f69a992015-09-10 12:54:54 +0000783
784 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Craig Topper3a622a12017-08-17 15:40:25 +0000785 defm rr : AVX512_maskable_split<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Ayman Musaf77219e2017-02-13 09:55:48 +0000786 (ins From.RC:$src1, u8imm:$idx),
Igor Breger7f69a992015-09-10 12:54:54 +0000787 "vextract" # To.EltTypeName # "x" # To.NumElts,
788 "$idx, $src1", "$src1, $idx",
Craig Topper3a622a12017-08-17 15:40:25 +0000789 (vextract_extract:$idx (From.VT From.RC:$src1), (iPTR imm)),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000790 (vextract_for_mask:$idx (From.VT From.RC:$src1), (iPTR imm))>,
791 AVX512AIi8Base, EVEX, Sched<[SchedRR]>;
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000792
Craig Toppere1cac152016-06-07 07:27:54 +0000793 def mr : AVX512AIi8<Opcode, MRMDestMem, (outs),
Ayman Musaf77219e2017-02-13 09:55:48 +0000794 (ins To.MemOp:$dst, From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000795 "vextract" # To.EltTypeName # "x" # To.NumElts #
796 "\t{$idx, $src1, $dst|$dst, $src1, $idx}",
797 [(store (To.VT (vextract_extract:$idx
798 (From.VT From.RC:$src1), (iPTR imm))),
Simon Pilgrim0e456342018-04-12 20:47:34 +0000799 addr:$dst)]>, EVEX,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000800 Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000801
Craig Toppere1cac152016-06-07 07:27:54 +0000802 let mayStore = 1, hasSideEffects = 0 in
803 def mrk : AVX512AIi8<Opcode, MRMDestMem, (outs),
804 (ins To.MemOp:$dst, To.KRCWM:$mask,
Ayman Musaf77219e2017-02-13 09:55:48 +0000805 From.RC:$src1, u8imm:$idx),
Craig Toppere1cac152016-06-07 07:27:54 +0000806 "vextract" # To.EltTypeName # "x" # To.NumElts #
807 "\t{$idx, $src1, $dst {${mask}}|"
Simon Pilgrim0e456342018-04-12 20:47:34 +0000808 "$dst {${mask}}, $src1, $idx}", []>,
809 EVEX_K, EVEX, Sched<[SchedMR]>;
Igor Breger7f69a992015-09-10 12:54:54 +0000810 }
Igor Bregerac29a822015-09-09 14:35:09 +0000811}
812
Craig Topper3a622a12017-08-17 15:40:25 +0000813// Passes the same pattern operator for masked and unmasked ops.
814multiclass vextract_for_size<int Opcode, X86VectorVTInfo From,
815 X86VectorVTInfo To,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000816 SDPatternOperator vextract_extract,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000817 SchedWrite SchedRR, SchedWrite SchedMR> :
818 vextract_for_size_split<Opcode, From, To, vextract_extract, vextract_extract, SchedRR, SchedMR>;
Craig Topper3a622a12017-08-17 15:40:25 +0000819
Igor Bregerdefab3c2015-10-08 12:55:01 +0000820// Codegen pattern for the alternative types
821multiclass vextract_for_size_lowering<string InstrStr, X86VectorVTInfo From,
822 X86VectorVTInfo To, PatFrag vextract_extract,
Craig Topper5f3fef82016-05-22 07:40:58 +0000823 SDNodeXForm EXTRACT_get_vextract_imm, list<Predicate> p> {
Craig Topperdb960ed2016-05-21 22:50:14 +0000824 let Predicates = p in {
Igor Bregerdefab3c2015-10-08 12:55:01 +0000825 def : Pat<(vextract_extract:$ext (From.VT From.RC:$src1), (iPTR imm)),
826 (To.VT (!cast<Instruction>(InstrStr#"rr")
827 From.RC:$src1,
828 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
Craig Topperdb960ed2016-05-21 22:50:14 +0000829 def : Pat<(store (To.VT (vextract_extract:$ext (From.VT From.RC:$src1),
830 (iPTR imm))), addr:$dst),
831 (!cast<Instruction>(InstrStr#"mr") addr:$dst, From.RC:$src1,
832 (EXTRACT_get_vextract_imm To.RC:$ext))>;
833 }
Igor Breger7f69a992015-09-10 12:54:54 +0000834}
835
836multiclass vextract_for_type<ValueType EltVT32, int Opcode128,
Simon Pilgrim031d8b72017-12-01 18:40:32 +0000837 ValueType EltVT64, int Opcode256,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000838 SchedWrite SchedRR, SchedWrite SchedMR> {
Craig Topperaadec702017-08-14 01:53:10 +0000839 let Predicates = [HasAVX512] in {
840 defm NAME # "32x4Z" : vextract_for_size<Opcode128,
841 X86VectorVTInfo<16, EltVT32, VR512>,
842 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000843 vextract128_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000844 EVEX_V512, EVEX_CD8<32, CD8VT4>;
845 defm NAME # "64x4Z" : vextract_for_size<Opcode256,
846 X86VectorVTInfo< 8, EltVT64, VR512>,
847 X86VectorVTInfo< 4, EltVT64, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000848 vextract256_extract, SchedRR, SchedMR>,
Craig Topperaadec702017-08-14 01:53:10 +0000849 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT4>;
850 }
Igor Breger7f69a992015-09-10 12:54:54 +0000851 let Predicates = [HasVLX] in
Igor Bregerdefab3c2015-10-08 12:55:01 +0000852 defm NAME # "32x4Z256" : vextract_for_size<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000853 X86VectorVTInfo< 8, EltVT32, VR256X>,
854 X86VectorVTInfo< 4, EltVT32, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000855 vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000856 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Craig Topper3a622a12017-08-17 15:40:25 +0000857
858 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000859 let Predicates = [HasVLX, HasDQI] in
Craig Topper3a622a12017-08-17 15:40:25 +0000860 defm NAME # "64x2Z256" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000861 X86VectorVTInfo< 4, EltVT64, VR256X>,
862 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000863 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000864 VEX_W, EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000865
866 // Even with DQI we'd like to only use these instructions for masking.
Igor Breger7f69a992015-09-10 12:54:54 +0000867 let Predicates = [HasDQI] in {
Craig Topper3a622a12017-08-17 15:40:25 +0000868 defm NAME # "64x2Z" : vextract_for_size_split<Opcode128,
Igor Breger7f69a992015-09-10 12:54:54 +0000869 X86VectorVTInfo< 8, EltVT64, VR512>,
870 X86VectorVTInfo< 2, EltVT64, VR128X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000871 null_frag, vextract128_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000872 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topper3a622a12017-08-17 15:40:25 +0000873 defm NAME # "32x8Z" : vextract_for_size_split<Opcode256,
Igor Breger7f69a992015-09-10 12:54:54 +0000874 X86VectorVTInfo<16, EltVT32, VR512>,
875 X86VectorVTInfo< 8, EltVT32, VR256X>,
Craig Topper5fb1dc22018-04-02 02:44:55 +0000876 null_frag, vextract256_extract, SchedRR, SchedMR>,
Igor Breger7f69a992015-09-10 12:54:54 +0000877 EVEX_V512, EVEX_CD8<32, CD8VT8>;
878 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000879}
880
Craig Topper5fb1dc22018-04-02 02:44:55 +0000881defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b, WriteFShuffle256, WriteFStore>;
882defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b, WriteShuffle256, WriteVecStore>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000883
Igor Bregerdefab3c2015-10-08 12:55:01 +0000884// extract_subvector codegen patterns with the alternative types.
Craig Topper3a622a12017-08-17 15:40:25 +0000885// Even with AVX512DQ we'll still use these for unmasked operations.
Igor Bregerdefab3c2015-10-08 12:55:01 +0000886defm : vextract_for_size_lowering<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000887 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000888defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000889 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000890
891defm : vextract_for_size_lowering<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000892 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000893defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000894 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000895
896defm : vextract_for_size_lowering<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000897 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000898defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
Craig Topper3a622a12017-08-17 15:40:25 +0000899 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +0000900
Craig Topper08a68572016-05-21 22:50:04 +0000901// Codegen pattern with the alternative types extract VEC128 from VEC256
Craig Topper02626c02016-05-21 07:08:56 +0000902defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
903 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
904defm : vextract_for_size_lowering<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
905 vextract128_extract, EXTRACT_get_vextract128_imm, [HasVLX]>;
906
907// Codegen pattern with the alternative types extract VEC128 from VEC512
Igor Bregerdefab3c2015-10-08 12:55:01 +0000908defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
909 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
910defm : vextract_for_size_lowering<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
911 vextract128_extract, EXTRACT_get_vextract128_imm, [HasAVX512]>;
912// Codegen pattern with the alternative types extract VEC256 from VEC512
913defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
914 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
915defm : vextract_for_size_lowering<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
916 vextract256_extract, EXTRACT_get_vextract256_imm, [HasAVX512]>;
917
Craig Topper5f3fef82016-05-22 07:40:58 +0000918
Craig Topper48a79172017-08-30 07:26:12 +0000919// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
920// smaller extract to enable EVEX->VEX.
921let Predicates = [NoVLX] in {
922def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
923 (v2i64 (VEXTRACTI128rr
924 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
925 (iPTR 1)))>;
926def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
927 (v2f64 (VEXTRACTF128rr
928 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
929 (iPTR 1)))>;
930def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
931 (v4i32 (VEXTRACTI128rr
932 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
933 (iPTR 1)))>;
934def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
935 (v4f32 (VEXTRACTF128rr
936 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
937 (iPTR 1)))>;
938def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
939 (v8i16 (VEXTRACTI128rr
940 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
941 (iPTR 1)))>;
942def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
943 (v16i8 (VEXTRACTI128rr
944 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
945 (iPTR 1)))>;
946}
947
948// A 128-bit extract from bits [255:128] of a 512-bit vector should use a
949// smaller extract to enable EVEX->VEX.
950let Predicates = [HasVLX] in {
951def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 2))),
952 (v2i64 (VEXTRACTI32x4Z256rr
953 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm)),
954 (iPTR 1)))>;
955def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 2))),
956 (v2f64 (VEXTRACTF32x4Z256rr
957 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm)),
958 (iPTR 1)))>;
959def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 4))),
960 (v4i32 (VEXTRACTI32x4Z256rr
961 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm)),
962 (iPTR 1)))>;
963def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 4))),
964 (v4f32 (VEXTRACTF32x4Z256rr
965 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm)),
966 (iPTR 1)))>;
967def : Pat<(v8i16 (extract_subvector (v32i16 VR512:$src), (iPTR 8))),
968 (v8i16 (VEXTRACTI32x4Z256rr
969 (v16i16 (EXTRACT_SUBREG (v32i16 VR512:$src), sub_ymm)),
970 (iPTR 1)))>;
971def : Pat<(v16i8 (extract_subvector (v64i8 VR512:$src), (iPTR 16))),
972 (v16i8 (VEXTRACTI32x4Z256rr
973 (v32i8 (EXTRACT_SUBREG (v64i8 VR512:$src), sub_ymm)),
974 (iPTR 1)))>;
975}
976
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000977
Craig Toppera0883622017-08-26 22:24:57 +0000978// Additional patterns for handling a bitcast between the vselect and the
979// extract_subvector.
980multiclass vextract_for_mask_cast<string InstrStr, X86VectorVTInfo From,
981 X86VectorVTInfo To, X86VectorVTInfo Cast,
982 PatFrag vextract_extract,
983 SDNodeXForm EXTRACT_get_vextract_imm,
984 list<Predicate> p> {
985let Predicates = p in {
986 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
987 (bitconvert
988 (To.VT (vextract_extract:$ext
989 (From.VT From.RC:$src), (iPTR imm)))),
990 To.RC:$src0)),
991 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
992 Cast.RC:$src0, Cast.KRCWM:$mask, From.RC:$src,
993 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
994
995 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
996 (bitconvert
997 (To.VT (vextract_extract:$ext
998 (From.VT From.RC:$src), (iPTR imm)))),
999 Cast.ImmAllZerosV)),
1000 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
1001 Cast.KRCWM:$mask, From.RC:$src,
1002 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
1003}
1004}
1005
1006defm : vextract_for_mask_cast<"VEXTRACTF32x4Z256", v4f64x_info, v2f64x_info,
1007 v4f32x_info, vextract128_extract,
1008 EXTRACT_get_vextract128_imm, [HasVLX]>;
1009defm : vextract_for_mask_cast<"VEXTRACTF64x2Z256", v8f32x_info, v4f32x_info,
1010 v2f64x_info, vextract128_extract,
1011 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1012
1013defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v4i64x_info, v2i64x_info,
1014 v4i32x_info, vextract128_extract,
1015 EXTRACT_get_vextract128_imm, [HasVLX]>;
1016defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v16i16x_info, v8i16x_info,
1017 v4i32x_info, vextract128_extract,
1018 EXTRACT_get_vextract128_imm, [HasVLX]>;
1019defm : vextract_for_mask_cast<"VEXTRACTI32x4Z256", v32i8x_info, v16i8x_info,
1020 v4i32x_info, vextract128_extract,
1021 EXTRACT_get_vextract128_imm, [HasVLX]>;
1022defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v8i32x_info, v4i32x_info,
1023 v2i64x_info, vextract128_extract,
1024 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1025defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v16i16x_info, v8i16x_info,
1026 v2i64x_info, vextract128_extract,
1027 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1028defm : vextract_for_mask_cast<"VEXTRACTI64x2Z256", v32i8x_info, v16i8x_info,
1029 v2i64x_info, vextract128_extract,
1030 EXTRACT_get_vextract128_imm, [HasDQI, HasVLX]>;
1031
1032defm : vextract_for_mask_cast<"VEXTRACTF32x4Z", v8f64_info, v2f64x_info,
1033 v4f32x_info, vextract128_extract,
1034 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1035defm : vextract_for_mask_cast<"VEXTRACTF64x2Z", v16f32_info, v4f32x_info,
1036 v2f64x_info, vextract128_extract,
1037 EXTRACT_get_vextract128_imm, [HasDQI]>;
1038
1039defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v8i64_info, v2i64x_info,
1040 v4i32x_info, vextract128_extract,
1041 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1042defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v32i16_info, v8i16x_info,
1043 v4i32x_info, vextract128_extract,
1044 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1045defm : vextract_for_mask_cast<"VEXTRACTI32x4Z", v64i8_info, v16i8x_info,
1046 v4i32x_info, vextract128_extract,
1047 EXTRACT_get_vextract128_imm, [HasAVX512]>;
1048defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v16i32_info, v4i32x_info,
1049 v2i64x_info, vextract128_extract,
1050 EXTRACT_get_vextract128_imm, [HasDQI]>;
1051defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v32i16_info, v8i16x_info,
1052 v2i64x_info, vextract128_extract,
1053 EXTRACT_get_vextract128_imm, [HasDQI]>;
1054defm : vextract_for_mask_cast<"VEXTRACTI64x2Z", v64i8_info, v16i8x_info,
1055 v2i64x_info, vextract128_extract,
1056 EXTRACT_get_vextract128_imm, [HasDQI]>;
1057
1058defm : vextract_for_mask_cast<"VEXTRACTF32x8Z", v8f64_info, v4f64x_info,
1059 v8f32x_info, vextract256_extract,
1060 EXTRACT_get_vextract256_imm, [HasDQI]>;
1061defm : vextract_for_mask_cast<"VEXTRACTF64x4Z", v16f32_info, v8f32x_info,
1062 v4f64x_info, vextract256_extract,
1063 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1064
1065defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v8i64_info, v4i64x_info,
1066 v8i32x_info, vextract256_extract,
1067 EXTRACT_get_vextract256_imm, [HasDQI]>;
1068defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v32i16_info, v16i16x_info,
1069 v8i32x_info, vextract256_extract,
1070 EXTRACT_get_vextract256_imm, [HasDQI]>;
1071defm : vextract_for_mask_cast<"VEXTRACTI32x8Z", v64i8_info, v32i8x_info,
1072 v8i32x_info, vextract256_extract,
1073 EXTRACT_get_vextract256_imm, [HasDQI]>;
1074defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v16i32_info, v8i32x_info,
1075 v4i64x_info, vextract256_extract,
1076 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1077defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v32i16_info, v16i16x_info,
1078 v4i64x_info, vextract256_extract,
1079 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1080defm : vextract_for_mask_cast<"VEXTRACTI64x4Z", v64i8_info, v32i8x_info,
1081 v4i64x_info, vextract256_extract,
1082 EXTRACT_get_vextract256_imm, [HasAVX512]>;
1083
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001084// vextractps - extract 32 bits from XMM
Craig Topper03b849e2016-05-21 22:50:11 +00001085def VEXTRACTPSZrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +00001086 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001087 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00001088 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001089 EVEX, VEX_WIG, Sched<[WriteVecExtract]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001090
Craig Topper03b849e2016-05-21 22:50:11 +00001091def VEXTRACTPSZmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +00001092 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001093 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001094 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001095 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00001096 EVEX, VEX_WIG, EVEX_CD8<32, CD8VT1>, Sched<[WriteVecExtractSt]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001097
1098//===---------------------------------------------------------------------===//
1099// AVX-512 BROADCAST
1100//---
Igor Breger131008f2016-05-01 08:40:00 +00001101// broadcast with a scalar argument.
1102multiclass avx512_broadcast_scalar<bits<8> opc, string OpcodeStr,
1103 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo> {
Craig Topperf6df4a62017-01-30 06:59:06 +00001104 def : Pat<(DestInfo.VT (X86VBroadcast SrcInfo.FRC:$src)),
1105 (!cast<Instruction>(NAME#DestInfo.ZSuffix#r)
1106 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1107 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1108 (X86VBroadcast SrcInfo.FRC:$src),
1109 DestInfo.RC:$src0)),
1110 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rk)
1111 DestInfo.RC:$src0, DestInfo.KRCWM:$mask,
1112 (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
1113 def : Pat<(DestInfo.VT (vselect DestInfo.KRCWM:$mask,
1114 (X86VBroadcast SrcInfo.FRC:$src),
1115 DestInfo.ImmAllZerosV)),
1116 (!cast<Instruction>(NAME#DestInfo.ZSuffix#rkz)
1117 DestInfo.KRCWM:$mask, (COPY_TO_REGCLASS SrcInfo.FRC:$src, SrcInfo.RC))>;
Igor Breger131008f2016-05-01 08:40:00 +00001118}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001119
Craig Topper17854ec2017-08-30 07:48:39 +00001120// Split version to allow mask and broadcast node to be different types. This
1121// helps support the 32x2 broadcasts.
1122multiclass avx512_broadcast_rm_split<bits<8> opc, string OpcodeStr,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001123 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001124 X86VectorVTInfo MaskInfo,
1125 X86VectorVTInfo DestInfo,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001126 X86VectorVTInfo SrcInfo,
1127 SDPatternOperator UnmaskedOp = X86VBroadcast> {
1128 let ExeDomain = DestInfo.ExeDomain, hasSideEffects = 0 in {
1129 defm r : AVX512_maskable_split<opc, MRMSrcReg, MaskInfo,
1130 (outs MaskInfo.RC:$dst),
Igor Breger21296d22015-10-20 11:56:42 +00001131 (ins SrcInfo.RC:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001132 (MaskInfo.VT
1133 (bitconvert
1134 (DestInfo.VT
Craig Topperbf0de9d2017-10-13 06:07:10 +00001135 (UnmaskedOp (SrcInfo.VT SrcInfo.RC:$src))))),
1136 (MaskInfo.VT
1137 (bitconvert
1138 (DestInfo.VT
Simon Pilgrim0e456342018-04-12 20:47:34 +00001139 (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src)))))>,
1140 T8PD, EVEX, Sched<[SchedRR]>;
Craig Topperbf0de9d2017-10-13 06:07:10 +00001141 let mayLoad = 1 in
1142 defm m : AVX512_maskable_split<opc, MRMSrcMem, MaskInfo,
1143 (outs MaskInfo.RC:$dst),
Igor Breger52bd1d52016-05-31 07:43:39 +00001144 (ins SrcInfo.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper17854ec2017-08-30 07:48:39 +00001145 (MaskInfo.VT
1146 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001147 (DestInfo.VT (UnmaskedOp
1148 (SrcInfo.ScalarLdFrag addr:$src))))),
1149 (MaskInfo.VT
1150 (bitconvert
Craig Topper17854ec2017-08-30 07:48:39 +00001151 (DestInfo.VT (X86VBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001152 (SrcInfo.ScalarLdFrag addr:$src)))))>,
1153 T8PD, EVEX, EVEX_CD8<SrcInfo.EltSize, CD8VT1>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001154 Sched<[SchedRM]>;
Craig Topper80934372016-07-16 03:42:59 +00001155 }
Craig Toppere1cac152016-06-07 07:27:54 +00001156
Craig Topper17854ec2017-08-30 07:48:39 +00001157 def : Pat<(MaskInfo.VT
1158 (bitconvert
Craig Topperbf0de9d2017-10-13 06:07:10 +00001159 (DestInfo.VT (UnmaskedOp
Craig Topper17854ec2017-08-30 07:48:39 +00001160 (SrcInfo.VT (scalar_to_vector
1161 (SrcInfo.ScalarLdFrag addr:$src))))))),
1162 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#m) addr:$src)>;
1163 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1164 (bitconvert
1165 (DestInfo.VT
1166 (X86VBroadcast
1167 (SrcInfo.VT (scalar_to_vector
1168 (SrcInfo.ScalarLdFrag addr:$src)))))),
1169 MaskInfo.RC:$src0)),
Craig Topper80934372016-07-16 03:42:59 +00001170 (!cast<Instruction>(NAME#DestInfo.ZSuffix#mk)
Craig Topper17854ec2017-08-30 07:48:39 +00001171 MaskInfo.RC:$src0, MaskInfo.KRCWM:$mask, addr:$src)>;
1172 def : Pat<(MaskInfo.VT (vselect MaskInfo.KRCWM:$mask,
1173 (bitconvert
1174 (DestInfo.VT
1175 (X86VBroadcast
1176 (SrcInfo.VT (scalar_to_vector
1177 (SrcInfo.ScalarLdFrag addr:$src)))))),
1178 MaskInfo.ImmAllZerosV)),
1179 (!cast<Instruction>(NAME#MaskInfo.ZSuffix#mkz)
1180 MaskInfo.KRCWM:$mask, addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001181}
Robert Khasanovaf318f72014-10-30 14:21:47 +00001182
Craig Topper17854ec2017-08-30 07:48:39 +00001183// Helper class to force mask and broadcast result to same type.
1184multiclass avx512_broadcast_rm<bits<8> opc, string OpcodeStr,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001185 SchedWrite SchedRR, SchedWrite SchedRM,
Craig Topper17854ec2017-08-30 07:48:39 +00001186 X86VectorVTInfo DestInfo,
1187 X86VectorVTInfo SrcInfo> :
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001188 avx512_broadcast_rm_split<opc, OpcodeStr, SchedRR, SchedRM,
1189 DestInfo, DestInfo, SrcInfo>;
Craig Topper17854ec2017-08-30 07:48:39 +00001190
Craig Topper80934372016-07-16 03:42:59 +00001191multiclass avx512_fp_broadcast_sd<bits<8> opc, string OpcodeStr,
Igor Breger21296d22015-10-20 11:56:42 +00001192 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001193 let Predicates = [HasAVX512] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001194 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1195 WriteFShuffle256Ld, _.info512, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001196 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001197 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001198 }
Robert Khasanovaf318f72014-10-30 14:21:47 +00001199
1200 let Predicates = [HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001201 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1202 WriteFShuffle256Ld, _.info256, _.info128>,
Igor Breger131008f2016-05-01 08:40:00 +00001203 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001204 EVEX_V256;
Robert Khasanovaf318f72014-10-30 14:21:47 +00001205 }
1206}
1207
Craig Topper80934372016-07-16 03:42:59 +00001208multiclass avx512_fp_broadcast_ss<bits<8> opc, string OpcodeStr,
1209 AVX512VLVectorVTInfo _> {
Clement Courbet41a13742018-01-15 12:05:33 +00001210 let Predicates = [HasAVX512] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001211 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1212 WriteFShuffle256Ld, _.info512, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001213 avx512_broadcast_scalar<opc, OpcodeStr, _.info512, _.info128>,
1214 EVEX_V512;
Clement Courbet41a13742018-01-15 12:05:33 +00001215 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001216
Craig Topper80934372016-07-16 03:42:59 +00001217 let Predicates = [HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001218 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1219 WriteFShuffle256Ld, _.info256, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001220 avx512_broadcast_scalar<opc, OpcodeStr, _.info256, _.info128>,
1221 EVEX_V256;
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001222 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, WriteFShuffle256,
1223 WriteFShuffle256Ld, _.info128, _.info128>,
Craig Topper80934372016-07-16 03:42:59 +00001224 avx512_broadcast_scalar<opc, OpcodeStr, _.info128, _.info128>,
1225 EVEX_V128;
1226 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001227}
Craig Topper80934372016-07-16 03:42:59 +00001228defm VBROADCASTSS : avx512_fp_broadcast_ss<0x18, "vbroadcastss",
1229 avx512vl_f32_info>;
1230defm VBROADCASTSD : avx512_fp_broadcast_sd<0x19, "vbroadcastsd",
1231 avx512vl_f64_info>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001232
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001233def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001234 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001235def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001236 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +00001237
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001238multiclass avx512_int_broadcast_reg<bits<8> opc, SchedWrite SchedRR,
1239 X86VectorVTInfo _, SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001240 RegisterClass SrcRC> {
Craig Topperfe259882017-02-26 06:45:51 +00001241 let ExeDomain = _.ExeDomain in
Igor Breger0aeda372016-02-07 08:30:50 +00001242 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001243 (ins SrcRC:$src),
1244 "vpbroadcast"##_.Suffix, "$src", "$src",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001245 (_.VT (OpNode SrcRC:$src))>, T8PD, EVEX,
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001246 Sched<[SchedRR]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001247}
1248
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001249multiclass avx512_int_broadcastbw_reg<bits<8> opc, string Name, SchedWrite SchedRR,
Guy Blank7f60c992017-08-09 17:21:01 +00001250 X86VectorVTInfo _, SDPatternOperator OpNode,
1251 RegisterClass SrcRC, SubRegIndex Subreg> {
Craig Topper508aa972017-08-14 05:09:34 +00001252 let hasSideEffects = 0, ExeDomain = _.ExeDomain in
Guy Blank7f60c992017-08-09 17:21:01 +00001253 defm r : AVX512_maskable_custom<opc, MRMSrcReg,
1254 (outs _.RC:$dst), (ins GR32:$src),
1255 !con((ins _.RC:$src0, _.KRCWM:$mask), (ins GR32:$src)),
1256 !con((ins _.KRCWM:$mask), (ins GR32:$src)),
1257 "vpbroadcast"##_.Suffix, "$src", "$src", [], [], [],
Simon Pilgrim0e456342018-04-12 20:47:34 +00001258 "$src0 = $dst">, T8PD, EVEX, Sched<[SchedRR]>;
Guy Blank7f60c992017-08-09 17:21:01 +00001259
1260 def : Pat <(_.VT (OpNode SrcRC:$src)),
1261 (!cast<Instruction>(Name#r)
1262 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1263
1264 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.RC:$src0),
1265 (!cast<Instruction>(Name#rk) _.RC:$src0, _.KRCWM:$mask,
1266 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1267
1268 def : Pat <(vselect _.KRCWM:$mask, (_.VT (OpNode SrcRC:$src)), _.ImmAllZerosV),
1269 (!cast<Instruction>(Name#rkz) _.KRCWM:$mask,
1270 (i32 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), SrcRC:$src, Subreg)))>;
1271}
1272
1273multiclass avx512_int_broadcastbw_reg_vl<bits<8> opc, string Name,
1274 AVX512VLVectorVTInfo _, SDPatternOperator OpNode,
1275 RegisterClass SrcRC, SubRegIndex Subreg, Predicate prd> {
1276 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001277 defm Z : avx512_int_broadcastbw_reg<opc, Name#Z, WriteShuffle256, _.info512,
1278 OpNode, SrcRC, Subreg>, EVEX_V512;
Guy Blank7f60c992017-08-09 17:21:01 +00001279 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001280 defm Z256 : avx512_int_broadcastbw_reg<opc, Name#Z256, WriteShuffle256,
1281 _.info256, OpNode, SrcRC, Subreg>, EVEX_V256;
1282 defm Z128 : avx512_int_broadcastbw_reg<opc, Name#Z128, WriteShuffle,
1283 _.info128, OpNode, SrcRC, Subreg>, EVEX_V128;
Guy Blank7f60c992017-08-09 17:21:01 +00001284 }
1285}
1286
Robert Khasanovcbc57032014-12-09 16:38:41 +00001287multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
Craig Topper49ba3f52017-02-26 06:45:48 +00001288 SDPatternOperator OpNode,
Robert Khasanovcbc57032014-12-09 16:38:41 +00001289 RegisterClass SrcRC, Predicate prd> {
1290 let Predicates = [prd] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001291 defm Z : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info512, OpNode,
1292 SrcRC>, EVEX_V512;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001293 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001294 defm Z256 : avx512_int_broadcast_reg<opc, WriteShuffle256, _.info256, OpNode,
1295 SrcRC>, EVEX_V256;
1296 defm Z128 : avx512_int_broadcast_reg<opc, WriteShuffle, _.info128, OpNode,
1297 SrcRC>, EVEX_V128;
Robert Khasanovcbc57032014-12-09 16:38:41 +00001298 }
1299}
1300
Guy Blank7f60c992017-08-09 17:21:01 +00001301defm VPBROADCASTBr : avx512_int_broadcastbw_reg_vl<0x7A, "VPBROADCASTBr",
1302 avx512vl_i8_info, X86VBroadcast, GR8, sub_8bit, HasBWI>;
1303defm VPBROADCASTWr : avx512_int_broadcastbw_reg_vl<0x7B, "VPBROADCASTWr",
1304 avx512vl_i16_info, X86VBroadcast, GR16, sub_16bit,
1305 HasBWI>;
Craig Topper49ba3f52017-02-26 06:45:48 +00001306defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info,
1307 X86VBroadcast, GR32, HasAVX512>;
1308defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info,
1309 X86VBroadcast, GR64, HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +00001310
Igor Breger21296d22015-10-20 11:56:42 +00001311// Provide aliases for broadcast from the same register class that
1312// automatically does the extract.
1313multiclass avx512_int_broadcast_rm_lowering<X86VectorVTInfo DestInfo,
1314 X86VectorVTInfo SrcInfo> {
1315 def : Pat<(DestInfo.VT (X86VBroadcast (SrcInfo.VT SrcInfo.RC:$src))),
1316 (!cast<Instruction>(NAME#DestInfo.ZSuffix#"r")
1317 (EXTRACT_SUBREG (SrcInfo.VT SrcInfo.RC:$src), sub_xmm))>;
1318}
1319
1320multiclass avx512_int_broadcast_rm_vl<bits<8> opc, string OpcodeStr,
1321 AVX512VLVectorVTInfo _, Predicate prd> {
1322 let Predicates = [prd] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001323 defm Z : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle256,
1324 WriteShuffle256Ld, _.info512, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001325 avx512_int_broadcast_rm_lowering<_.info512, _.info256>,
1326 EVEX_V512;
1327 // Defined separately to avoid redefinition.
1328 defm Z_Alt : avx512_int_broadcast_rm_lowering<_.info512, _.info512>;
1329 }
1330 let Predicates = [prd, HasVLX] in {
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001331 defm Z256 : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle256,
1332 WriteShuffle256Ld, _.info256, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001333 avx512_int_broadcast_rm_lowering<_.info256, _.info256>,
1334 EVEX_V256;
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001335 defm Z128 : avx512_broadcast_rm<opc, OpcodeStr, WriteShuffle,
1336 WriteShuffleLd, _.info128, _.info128>,
Igor Breger21296d22015-10-20 11:56:42 +00001337 EVEX_V128;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00001338 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001339}
1340
Igor Breger21296d22015-10-20 11:56:42 +00001341defm VPBROADCASTB : avx512_int_broadcast_rm_vl<0x78, "vpbroadcastb",
1342 avx512vl_i8_info, HasBWI>;
1343defm VPBROADCASTW : avx512_int_broadcast_rm_vl<0x79, "vpbroadcastw",
1344 avx512vl_i16_info, HasBWI>;
1345defm VPBROADCASTD : avx512_int_broadcast_rm_vl<0x58, "vpbroadcastd",
1346 avx512vl_i32_info, HasAVX512>;
1347defm VPBROADCASTQ : avx512_int_broadcast_rm_vl<0x59, "vpbroadcastq",
1348 avx512vl_i64_info, HasAVX512>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001349
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001350multiclass avx512_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
1351 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001352 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00001353 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1354 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001355 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1356 AVX5128IBase, EVEX, Sched<[WriteShuffleLd]>;
Adam Nemet73f72e12014-06-27 00:43:38 +00001357}
1358
Craig Topperd6f4be92017-08-21 05:29:02 +00001359// This should be used for the AVX512DQ broadcast instructions. It disables
1360// the unmasked patterns so that we only use the DQ instructions when masking
1361// is requested.
1362multiclass avx512_subvec_broadcast_rm_dq<bits<8> opc, string OpcodeStr,
1363 X86VectorVTInfo _Dst, X86VectorVTInfo _Src> {
Craig Topperc228d792017-09-05 05:49:44 +00001364 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperd6f4be92017-08-21 05:29:02 +00001365 defm rm : AVX512_maskable_split<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
1366 (ins _Src.MemOp:$src), OpcodeStr, "$src", "$src",
1367 (null_frag),
1368 (_Dst.VT (X86SubVBroadcast
Simon Pilgrim0e456342018-04-12 20:47:34 +00001369 (_Src.VT (bitconvert (_Src.LdFrag addr:$src)))))>,
1370 AVX5128IBase, EVEX, Sched<[WriteShuffleLd]>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001371}
1372
Simon Pilgrim79195582017-02-21 16:41:44 +00001373let Predicates = [HasAVX512] in {
1374 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1375 def : Pat<(v8i64 (X86VBroadcast (v8i64 (X86vzload addr:$src)))),
1376 (VPBROADCASTQZm addr:$src)>;
1377}
1378
Craig Topperad3d0312017-10-10 21:07:14 +00001379let Predicates = [HasVLX] in {
Simon Pilgrim79195582017-02-21 16:41:44 +00001380 // 32-bit targets will fail to load a i64 directly but can use ZEXT_LOAD.
1381 def : Pat<(v2i64 (X86VBroadcast (v2i64 (X86vzload addr:$src)))),
1382 (VPBROADCASTQZ128m addr:$src)>;
1383 def : Pat<(v4i64 (X86VBroadcast (v4i64 (X86vzload addr:$src)))),
1384 (VPBROADCASTQZ256m addr:$src)>;
Craig Topperad3d0312017-10-10 21:07:14 +00001385}
1386let Predicates = [HasVLX, HasBWI] in {
Craig Topperbe351ee2016-10-01 06:01:23 +00001387 // loadi16 is tricky to fold, because !isTypeDesirableForOp, justifiably.
1388 // This means we'll encounter truncated i32 loads; match that here.
1389 def : Pat<(v8i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1390 (VPBROADCASTWZ128m addr:$src)>;
1391 def : Pat<(v16i16 (X86VBroadcast (i16 (trunc (i32 (load addr:$src)))))),
1392 (VPBROADCASTWZ256m addr:$src)>;
1393 def : Pat<(v8i16 (X86VBroadcast
1394 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1395 (VPBROADCASTWZ128m addr:$src)>;
1396 def : Pat<(v16i16 (X86VBroadcast
1397 (i16 (trunc (i32 (zextloadi16 addr:$src)))))),
1398 (VPBROADCASTWZ256m addr:$src)>;
1399}
1400
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001401//===----------------------------------------------------------------------===//
1402// AVX-512 BROADCAST SUBVECTORS
1403//
1404
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001405defm VBROADCASTI32X4 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1406 v16i32_info, v4i32x_info>,
Adam Nemet73f72e12014-06-27 00:43:38 +00001407 EVEX_V512, EVEX_CD8<32, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001408defm VBROADCASTF32X4 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1409 v16f32_info, v4f32x_info>,
1410 EVEX_V512, EVEX_CD8<32, CD8VT4>;
1411defm VBROADCASTI64X4 : avx512_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
1412 v8i64_info, v4i64x_info>, VEX_W,
Adam Nemet73f72e12014-06-27 00:43:38 +00001413 EVEX_V512, EVEX_CD8<64, CD8VT4>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001414defm VBROADCASTF64X4 : avx512_subvec_broadcast_rm<0x1b, "vbroadcastf64x4",
1415 v8f64_info, v4f64x_info>, VEX_W,
1416 EVEX_V512, EVEX_CD8<64, CD8VT4>;
1417
Craig Topper715ad7f2016-10-16 23:29:51 +00001418let Predicates = [HasAVX512] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001419def : Pat<(v16f32 (X86SubVBroadcast (loadv8f32 addr:$src))),
1420 (VBROADCASTF64X4rm addr:$src)>;
1421def : Pat<(v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src)))),
1422 (VBROADCASTI64X4rm addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001423def : Pat<(v32i16 (X86SubVBroadcast (bc_v16i16 (loadv4i64 addr:$src)))),
1424 (VBROADCASTI64X4rm addr:$src)>;
1425def : Pat<(v64i8 (X86SubVBroadcast (bc_v32i8 (loadv4i64 addr:$src)))),
1426 (VBROADCASTI64X4rm addr:$src)>;
1427
1428// Provide fallback in case the load node that is used in the patterns above
1429// is used by additional users, which prevents the pattern selection.
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001430def : Pat<(v8f64 (X86SubVBroadcast (v4f64 VR256X:$src))),
1431 (VINSERTF64x4Zrr (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001432 (v4f64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001433def : Pat<(v16f32 (X86SubVBroadcast (v8f32 VR256X:$src))),
1434 (VINSERTF64x4Zrr (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1435 (v8f32 VR256X:$src), 1)>;
Ayman Musa7ec4ed52016-12-11 20:11:17 +00001436def : Pat<(v8i64 (X86SubVBroadcast (v4i64 VR256X:$src))),
1437 (VINSERTI64x4Zrr (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00001438 (v4i64 VR256X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001439def : Pat<(v16i32 (X86SubVBroadcast (v8i32 VR256X:$src))),
1440 (VINSERTI64x4Zrr (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1441 (v8i32 VR256X:$src), 1)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001442def : Pat<(v32i16 (X86SubVBroadcast (v16i16 VR256X:$src))),
1443 (VINSERTI64x4Zrr (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1444 (v16i16 VR256X:$src), 1)>;
1445def : Pat<(v64i8 (X86SubVBroadcast (v32i8 VR256X:$src))),
1446 (VINSERTI64x4Zrr (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
1447 (v32i8 VR256X:$src), 1)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001448
Craig Topperd6f4be92017-08-21 05:29:02 +00001449def : Pat<(v8f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1450 (VBROADCASTF32X4rm addr:$src)>;
1451def : Pat<(v8i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1452 (VBROADCASTI32X4rm addr:$src)>;
Craig Toppera4dc3402016-10-19 04:44:17 +00001453def : Pat<(v32i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1454 (VBROADCASTI32X4rm addr:$src)>;
1455def : Pat<(v64i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1456 (VBROADCASTI32X4rm addr:$src)>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001457
1458// Patterns for selects of bitcasted operations.
1459def : Pat<(vselect VK16WM:$mask,
1460 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1461 (bc_v16f32 (v16i32 immAllZerosV))),
1462 (VBROADCASTF32X4rmkz VK16WM:$mask, addr:$src)>;
1463def : Pat<(vselect VK16WM:$mask,
1464 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1465 VR512:$src0),
1466 (VBROADCASTF32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1467def : Pat<(vselect VK16WM:$mask,
1468 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1469 (v16i32 immAllZerosV)),
1470 (VBROADCASTI32X4rmkz VK16WM:$mask, addr:$src)>;
1471def : Pat<(vselect VK16WM:$mask,
1472 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1473 VR512:$src0),
1474 (VBROADCASTI32X4rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1475
1476def : Pat<(vselect VK8WM:$mask,
1477 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1478 (bc_v8f64 (v16i32 immAllZerosV))),
1479 (VBROADCASTF64X4rmkz VK8WM:$mask, addr:$src)>;
1480def : Pat<(vselect VK8WM:$mask,
1481 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv8f32 addr:$src)))),
1482 VR512:$src0),
1483 (VBROADCASTF64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1484def : Pat<(vselect VK8WM:$mask,
1485 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1486 (bc_v8i64 (v16i32 immAllZerosV))),
1487 (VBROADCASTI64X4rmkz VK8WM:$mask, addr:$src)>;
1488def : Pat<(vselect VK8WM:$mask,
1489 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v8i32 (loadv4i64 addr:$src))))),
1490 VR512:$src0),
1491 (VBROADCASTI64X4rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001492}
1493
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001494let Predicates = [HasVLX] in {
1495defm VBROADCASTI32X4Z256 : avx512_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
1496 v8i32x_info, v4i32x_info>,
1497 EVEX_V256, EVEX_CD8<32, CD8VT4>;
1498defm VBROADCASTF32X4Z256 : avx512_subvec_broadcast_rm<0x1a, "vbroadcastf32x4",
1499 v8f32x_info, v4f32x_info>,
1500 EVEX_V256, EVEX_CD8<32, CD8VT4>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001501
Craig Topperd6f4be92017-08-21 05:29:02 +00001502def : Pat<(v4f64 (X86SubVBroadcast (loadv2f64 addr:$src))),
1503 (VBROADCASTF32X4Z256rm addr:$src)>;
1504def : Pat<(v4i64 (X86SubVBroadcast (loadv2i64 addr:$src))),
1505 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001506def : Pat<(v16i16 (X86SubVBroadcast (bc_v8i16 (loadv2i64 addr:$src)))),
1507 (VBROADCASTI32X4Z256rm addr:$src)>;
1508def : Pat<(v32i8 (X86SubVBroadcast (bc_v16i8 (loadv2i64 addr:$src)))),
1509 (VBROADCASTI32X4Z256rm addr:$src)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001510
Craig Topper5a2bd992018-02-05 08:37:37 +00001511// Patterns for selects of bitcasted operations.
1512def : Pat<(vselect VK8WM:$mask,
1513 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1514 (bc_v8f32 (v8i32 immAllZerosV))),
1515 (VBROADCASTF32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1516def : Pat<(vselect VK8WM:$mask,
1517 (bc_v8f32 (v4f64 (X86SubVBroadcast (loadv2f64 addr:$src)))),
1518 VR256X:$src0),
1519 (VBROADCASTF32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1520def : Pat<(vselect VK8WM:$mask,
1521 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1522 (v8i32 immAllZerosV)),
1523 (VBROADCASTI32X4Z256rmkz VK8WM:$mask, addr:$src)>;
1524def : Pat<(vselect VK8WM:$mask,
1525 (bc_v8i32 (v4i64 (X86SubVBroadcast (loadv2i64 addr:$src)))),
1526 VR256X:$src0),
1527 (VBROADCASTI32X4Z256rmk VR256X:$src0, VK8WM:$mask, addr:$src)>;
1528
1529
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001530// Provide fallback in case the load node that is used in the patterns above
1531// is used by additional users, which prevents the pattern selection.
Craig Topperd6f4be92017-08-21 05:29:02 +00001532def : Pat<(v4f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
1533 (VINSERTF32x4Z256rr (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1534 (v2f64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001535def : Pat<(v8f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001536 (VINSERTF32x4Z256rr (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001537 (v4f32 VR128X:$src), 1)>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001538def : Pat<(v4i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
1539 (VINSERTI32x4Z256rr (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
1540 (v2i64 VR128X:$src), 1)>;
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001541def : Pat<(v8i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001542 (VINSERTI32x4Z256rr (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001543 (v4i32 VR128X:$src), 1)>;
1544def : Pat<(v16i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001545 (VINSERTI32x4Z256rr (INSERT_SUBREG (v16i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001546 (v8i16 VR128X:$src), 1)>;
1547def : Pat<(v32i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
Simon Pilgrim6fe4a9e2016-08-25 15:45:27 +00001548 (VINSERTI32x4Z256rr (INSERT_SUBREG (v32i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
Simon Pilgrim0ad9f3e2016-08-25 12:45:16 +00001549 (v16i8 VR128X:$src), 1)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001550}
Simon Pilgrimea0d4f92016-07-22 13:58:44 +00001551
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001552let Predicates = [HasVLX, HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001553defm VBROADCASTI64X2Z128 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001554 v4i64x_info, v2i64x_info>, VEX_W,
1555 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001556defm VBROADCASTF64X2Z128 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001557 v4f64x_info, v2f64x_info>, VEX_W,
1558 EVEX_V256, EVEX_CD8<64, CD8VT2>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001559
1560// Patterns for selects of bitcasted operations.
1561def : Pat<(vselect VK4WM:$mask,
1562 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1563 (bc_v4f64 (v8i32 immAllZerosV))),
1564 (VBROADCASTF64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1565def : Pat<(vselect VK4WM:$mask,
1566 (bc_v4f64 (v8f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1567 VR256X:$src0),
1568 (VBROADCASTF64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
1569def : Pat<(vselect VK4WM:$mask,
1570 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1571 (bc_v4i64 (v8i32 immAllZerosV))),
1572 (VBROADCASTI64X2Z128rmkz VK4WM:$mask, addr:$src)>;
1573def : Pat<(vselect VK4WM:$mask,
1574 (bc_v4i64 (v8i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1575 VR256X:$src0),
1576 (VBROADCASTI64X2Z128rmk VR256X:$src0, VK4WM:$mask, addr:$src)>;
Craig Topper715ad7f2016-10-16 23:29:51 +00001577}
1578
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001579let Predicates = [HasDQI] in {
Craig Topperd6f4be92017-08-21 05:29:02 +00001580defm VBROADCASTI64X2 : avx512_subvec_broadcast_rm_dq<0x5a, "vbroadcasti64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001581 v8i64_info, v2i64x_info>, VEX_W,
1582 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001583defm VBROADCASTI32X8 : avx512_subvec_broadcast_rm_dq<0x5b, "vbroadcasti32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001584 v16i32_info, v8i32x_info>,
1585 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001586defm VBROADCASTF64X2 : avx512_subvec_broadcast_rm_dq<0x1a, "vbroadcastf64x2",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001587 v8f64_info, v2f64x_info>, VEX_W,
1588 EVEX_V512, EVEX_CD8<64, CD8VT2>;
Craig Topperd6f4be92017-08-21 05:29:02 +00001589defm VBROADCASTF32X8 : avx512_subvec_broadcast_rm_dq<0x1b, "vbroadcastf32x8",
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001590 v16f32_info, v8f32x_info>,
1591 EVEX_V512, EVEX_CD8<32, CD8VT8>;
Craig Topper5a2bd992018-02-05 08:37:37 +00001592
1593// Patterns for selects of bitcasted operations.
1594def : Pat<(vselect VK16WM:$mask,
1595 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1596 (bc_v16f32 (v16i32 immAllZerosV))),
1597 (VBROADCASTF32X8rmkz VK16WM:$mask, addr:$src)>;
1598def : Pat<(vselect VK16WM:$mask,
1599 (bc_v16f32 (v8f64 (X86SubVBroadcast (loadv4f64 addr:$src)))),
1600 VR512:$src0),
1601 (VBROADCASTF32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1602def : Pat<(vselect VK16WM:$mask,
1603 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1604 (v16i32 immAllZerosV)),
1605 (VBROADCASTI32X8rmkz VK16WM:$mask, addr:$src)>;
1606def : Pat<(vselect VK16WM:$mask,
1607 (bc_v16i32 (v8i64 (X86SubVBroadcast (loadv4i64 addr:$src)))),
1608 VR512:$src0),
1609 (VBROADCASTI32X8rmk VR512:$src0, VK16WM:$mask, addr:$src)>;
1610
1611def : Pat<(vselect VK8WM:$mask,
1612 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1613 (bc_v8f64 (v16i32 immAllZerosV))),
1614 (VBROADCASTF64X2rmkz VK8WM:$mask, addr:$src)>;
1615def : Pat<(vselect VK8WM:$mask,
1616 (bc_v8f64 (v16f32 (X86SubVBroadcast (loadv4f32 addr:$src)))),
1617 VR512:$src0),
1618 (VBROADCASTF64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
1619def : Pat<(vselect VK8WM:$mask,
1620 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1621 (bc_v8i64 (v16i32 immAllZerosV))),
1622 (VBROADCASTI64X2rmkz VK8WM:$mask, addr:$src)>;
1623def : Pat<(vselect VK8WM:$mask,
1624 (bc_v8i64 (v16i32 (X86SubVBroadcast (bc_v4i32 (loadv2i64 addr:$src))))),
1625 VR512:$src0),
1626 (VBROADCASTI64X2rmk VR512:$src0, VK8WM:$mask, addr:$src)>;
Elena Demikhovskyad9c3962015-05-18 06:42:57 +00001627}
Adam Nemet73f72e12014-06-27 00:43:38 +00001628
Igor Bregerfa798a92015-11-02 07:39:36 +00001629multiclass avx512_common_broadcast_32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001630 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001631 let Predicates = [HasDQI] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001632 defm Z : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle256,
1633 WriteShuffle256Ld, _Dst.info512,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001634 _Src.info512, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001635 EVEX_V512;
Igor Bregerfa798a92015-11-02 07:39:36 +00001636 let Predicates = [HasDQI, HasVLX] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001637 defm Z256 : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle256,
1638 WriteShuffle256Ld, _Dst.info256,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001639 _Src.info256, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001640 EVEX_V256;
Igor Bregerfa798a92015-11-02 07:39:36 +00001641}
1642
1643multiclass avx512_common_broadcast_i32x2<bits<8> opc, string OpcodeStr,
Igor Breger52bd1d52016-05-31 07:43:39 +00001644 AVX512VLVectorVTInfo _Dst, AVX512VLVectorVTInfo _Src> :
1645 avx512_common_broadcast_32x2<opc, OpcodeStr, _Dst, _Src> {
Igor Bregerfa798a92015-11-02 07:39:36 +00001646
1647 let Predicates = [HasDQI, HasVLX] in
Simon Pilgrimaa902be2017-12-06 15:48:40 +00001648 defm Z128 : avx512_broadcast_rm_split<opc, OpcodeStr, WriteShuffle,
1649 WriteShuffleLd, _Dst.info128,
Craig Topperbf0de9d2017-10-13 06:07:10 +00001650 _Src.info128, _Src.info128, null_frag>,
Craig Topper17854ec2017-08-30 07:48:39 +00001651 EVEX_V128;
Igor Bregerfa798a92015-11-02 07:39:36 +00001652}
1653
Craig Topper51e052f2016-10-15 16:26:02 +00001654defm VBROADCASTI32X2 : avx512_common_broadcast_i32x2<0x59, "vbroadcasti32x2",
1655 avx512vl_i32_info, avx512vl_i64_info>;
1656defm VBROADCASTF32X2 : avx512_common_broadcast_32x2<0x19, "vbroadcastf32x2",
1657 avx512vl_f32_info, avx512vl_f64_info>;
Igor Bregerfa798a92015-11-02 07:39:36 +00001658
Craig Topper52317e82017-01-15 05:47:45 +00001659let Predicates = [HasVLX] in {
1660def : Pat<(v8f32 (X86VBroadcast (v8f32 VR256X:$src))),
1661 (VBROADCASTSSZ256r (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1662def : Pat<(v4f64 (X86VBroadcast (v4f64 VR256X:$src))),
1663 (VBROADCASTSDZ256r (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
1664}
1665
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001666def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001667 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001668def : Pat<(v16f32 (X86VBroadcast (v8f32 VR256X:$src))),
1669 (VBROADCASTSSZr (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm))>;
1670
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001671def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +00001672 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Elena Demikhovsky08ce53c2015-05-18 07:06:23 +00001673def : Pat<(v8f64 (X86VBroadcast (v4f64 VR256X:$src))),
1674 (VBROADCASTSDZr (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +00001675
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001676//===----------------------------------------------------------------------===//
1677// AVX-512 BROADCAST MASK TO VECTOR REGISTER
1678//---
Asaf Badouh0d957b82015-11-18 09:42:45 +00001679multiclass avx512_mask_broadcastm<bits<8> opc, string OpcodeStr,
1680 X86VectorVTInfo _, RegisterClass KRC> {
1681 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.RC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001682 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00001683 [(set _.RC:$dst, (_.VT (X86VBroadcastm KRC:$src)))]>,
1684 EVEX, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001685}
1686
Simon Pilgrimb13961d2016-06-11 14:34:10 +00001687multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Asaf Badouh0d957b82015-11-18 09:42:45 +00001688 AVX512VLVectorVTInfo VTInfo, RegisterClass KRC> {
1689 let Predicates = [HasCDI] in
1690 defm Z : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info512, KRC>, EVEX_V512;
1691 let Predicates = [HasCDI, HasVLX] in {
1692 defm Z256 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info256, KRC>, EVEX_V256;
1693 defm Z128 : avx512_mask_broadcastm<opc, OpcodeStr, VTInfo.info128, KRC>, EVEX_V128;
1694 }
1695}
1696
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001697defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001698 avx512vl_i32_info, VK16>;
Elena Demikhovsky4b01b732014-10-26 09:52:24 +00001699defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
Asaf Badouh0d957b82015-11-18 09:42:45 +00001700 avx512vl_i64_info, VK8>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001701
1702//===----------------------------------------------------------------------===//
Craig Topperaad5f112015-11-30 00:13:24 +00001703// -- VPERMI2 - 3 source operands form --
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001704
Simon Pilgrim21e89792018-04-13 14:36:59 +00001705multiclass avx512_perm_i<bits<8> opc, string OpcodeStr,
1706 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001707let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Craig Topper4fa3b502016-09-06 06:56:59 +00001708 // The index operand in the pattern should really be an integer type. However,
1709 // if we do that and it happens to come from a bitcast, then it becomes
1710 // difficult to find the bitcast needed to convert the index to the
1711 // destination type for the passthru since it will be folded with the bitcast
1712 // of the index operand.
1713 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001714 (ins _.RC:$src2, _.RC:$src3),
1715 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001716 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001717 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001718
Craig Topper4fa3b502016-09-06 06:56:59 +00001719 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001720 (ins _.RC:$src2, _.MemOp:$src3),
1721 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Topper4fa3b502016-09-06 06:56:59 +00001722 (_.VT (X86VPermi2X _.RC:$src1, _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001723 (_.VT (bitconvert (_.LdFrag addr:$src3))))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001724 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001725 }
1726}
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001727
Simon Pilgrim21e89792018-04-13 14:36:59 +00001728multiclass avx512_perm_i_mb<bits<8> opc, string OpcodeStr,
1729 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper4729fe82016-10-16 04:54:31 +00001730 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Craig Topper4fa3b502016-09-06 06:56:59 +00001731 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001732 (ins _.RC:$src2, _.ScalarMemOp:$src3),
1733 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1734 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper4fa3b502016-09-06 06:56:59 +00001735 (_.VT (X86VPermi2X _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001736 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1737 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001738 Sched<[sched.Folded, ReadAfterLd]>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001739}
1740
Simon Pilgrim21e89792018-04-13 14:36:59 +00001741multiclass avx512_perm_i_sizes<bits<8> opc, string OpcodeStr,
1742 X86FoldableSchedWrite sched,
Craig Topper4fa3b502016-09-06 06:56:59 +00001743 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001744 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512>,
1745 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001746 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001747 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128>,
1748 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info128>, EVEX_V128;
1749 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256>,
1750 avx512_perm_i_mb<opc, OpcodeStr, sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001751 }
1752}
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001753
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001754multiclass avx512_perm_i_sizes_bw<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001755 X86FoldableSchedWrite sched,
Simon Pilgrimfb01cb12017-12-01 17:23:06 +00001756 AVX512VLVectorVTInfo VTInfo,
1757 Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001758 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001759 defm NAME: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001760 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001761 defm NAME#128: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info128>, EVEX_V128;
1762 defm NAME#256: avx512_perm_i<opc, OpcodeStr, sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001763 }
1764}
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001765
Simon Pilgrim21e89792018-04-13 14:36:59 +00001766defm VPERMI2D : avx512_perm_i_sizes<0x76, "vpermi2d", WriteVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001767 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001768defm VPERMI2Q : avx512_perm_i_sizes<0x76, "vpermi2q", WriteVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001769 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001770defm VPERMI2W : avx512_perm_i_sizes_bw<0x75, "vpermi2w", WriteVarShuffle256,
1771 avx512vl_i16_info, HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1772defm VPERMI2B : avx512_perm_i_sizes_bw<0x75, "vpermi2b", WriteVarShuffle256,
1773 avx512vl_i8_info, HasVBMI>, EVEX_CD8<8, CD8VF>;
1774defm VPERMI2PS : avx512_perm_i_sizes<0x77, "vpermi2ps", WriteFVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001775 avx512vl_f32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001776defm VPERMI2PD : avx512_perm_i_sizes<0x77, "vpermi2pd", WriteFVarShuffle256,
Craig Topper4fa3b502016-09-06 06:56:59 +00001777 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyd3057e52015-06-18 08:56:19 +00001778
Craig Topperaad5f112015-11-30 00:13:24 +00001779// VPERMT2
Simon Pilgrim21e89792018-04-13 14:36:59 +00001780multiclass avx512_perm_t<bits<8> opc, string OpcodeStr,
1781 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001782 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001783let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001784 defm rr: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
1785 (ins IdxVT.RC:$src2, _.RC:$src3),
1786 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00001787 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2, _.RC:$src3)), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001788 EVEX_4V, AVX5128IBase, Sched<[sched]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001789
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001790 defm rm: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1791 (ins IdxVT.RC:$src2, _.MemOp:$src3),
1792 OpcodeStr, "$src3, $src2", "$src2, $src3",
Craig Toppera47576f2015-11-26 20:21:29 +00001793 (_.VT (X86VPermt2 _.RC:$src1, IdxVT.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001794 (bitconvert (_.LdFrag addr:$src3)))), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001795 EVEX_4V, AVX5128IBase, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001796 }
1797}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001798multiclass avx512_perm_t_mb<bits<8> opc, string OpcodeStr,
1799 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001800 X86VectorVTInfo _, X86VectorVTInfo IdxVT> {
Craig Topper4729fe82016-10-16 04:54:31 +00001801 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001802 defm rmb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
1803 (ins IdxVT.RC:$src2, _.ScalarMemOp:$src3),
1804 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
1805 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Toppera47576f2015-11-26 20:21:29 +00001806 (_.VT (X86VPermt2 _.RC:$src1,
Simon Pilgrim0e456342018-04-12 20:47:34 +00001807 IdxVT.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))), 1>,
1808 AVX5128IBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001809 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001810}
1811
Simon Pilgrim21e89792018-04-13 14:36:59 +00001812multiclass avx512_perm_t_sizes<bits<8> opc, string OpcodeStr,
1813 X86FoldableSchedWrite sched,
Craig Toppera47576f2015-11-26 20:21:29 +00001814 AVX512VLVectorVTInfo VTInfo,
1815 AVX512VLVectorVTInfo ShuffleMask> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001816 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001817 ShuffleMask.info512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001818 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info512,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001819 ShuffleMask.info512>, EVEX_V512;
1820 let Predicates = [HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001821 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001822 ShuffleMask.info128>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001823 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info128,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001824 ShuffleMask.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001825 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001826 ShuffleMask.info256>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001827 avx512_perm_t_mb<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001828 ShuffleMask.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001829 }
1830}
1831
Simon Pilgrim21e89792018-04-13 14:36:59 +00001832multiclass avx512_perm_t_sizes_bw<bits<8> opc, string OpcodeStr,
1833 X86FoldableSchedWrite sched,
1834 AVX512VLVectorVTInfo VTInfo,
1835 AVX512VLVectorVTInfo Idx, Predicate Prd> {
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001836 let Predicates = [Prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00001837 defm NAME: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info512,
Craig Toppera47576f2015-11-26 20:21:29 +00001838 Idx.info512>, EVEX_V512;
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001839 let Predicates = [Prd, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00001840 defm NAME#128: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info128,
Craig Toppera47576f2015-11-26 20:21:29 +00001841 Idx.info128>, EVEX_V128;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001842 defm NAME#256: avx512_perm_t<opc, OpcodeStr, sched, VTInfo.info256,
Craig Toppera47576f2015-11-26 20:21:29 +00001843 Idx.info256>, EVEX_V256;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001844 }
1845}
Simon Pilgrim8d5e4692017-12-01 17:24:15 +00001846
Simon Pilgrim21e89792018-04-13 14:36:59 +00001847defm VPERMT2D : avx512_perm_t_sizes<0x7E, "vpermt2d", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001848 avx512vl_i32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001849defm VPERMT2Q : avx512_perm_t_sizes<0x7E, "vpermt2q", WriteVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001850 avx512vl_i64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001851defm VPERMT2W : avx512_perm_t_sizes_bw<0x7D, "vpermt2w", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001852 avx512vl_i16_info, avx512vl_i16_info, HasBWI>,
1853 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001854defm VPERMT2B : avx512_perm_t_sizes_bw<0x7D, "vpermt2b", WriteVarShuffle256,
Michael Zuckerman4582bda2016-01-19 18:47:02 +00001855 avx512vl_i8_info, avx512vl_i8_info, HasVBMI>,
1856 EVEX_CD8<8, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001857defm VPERMT2PS : avx512_perm_t_sizes<0x7F, "vpermt2ps", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001858 avx512vl_f32_info, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00001859defm VPERMT2PD : avx512_perm_t_sizes<0x7F, "vpermt2pd", WriteFVarShuffle256,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +00001860 avx512vl_f64_info, avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001861
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001862//===----------------------------------------------------------------------===//
1863// AVX-512 - BLEND using mask
1864//
Simon Pilgrimd4953012017-12-05 21:05:25 +00001865
Simon Pilgrim21e89792018-04-13 14:36:59 +00001866multiclass WriteFVarBlendask<bits<8> opc, string OpcodeStr,
1867 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppera74e3082017-01-07 22:20:34 +00001868 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001869 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1870 (ins _.RC:$src1, _.RC:$src2),
1871 !strconcat(OpcodeStr,
Simon Pilgrime9376b92018-04-12 19:59:35 +00001872 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001873 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001874 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1875 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001876 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001877 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001878 []>, EVEX_4V, EVEX_K, Sched<[sched]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001879 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1880 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1881 !strconcat(OpcodeStr,
1882 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001883 []>, EVEX_4V, EVEX_KZ, Sched<[sched]>;
Craig Toppera74e3082017-01-07 22:20:34 +00001884 let mayLoad = 1 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001885 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1886 (ins _.RC:$src1, _.MemOp:$src2),
1887 !strconcat(OpcodeStr,
Craig Topper9feea572016-01-11 00:44:58 +00001888 "\t{$src2, $src1, ${dst}|${dst}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001889 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001890 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001891 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1892 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001893 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001894 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001895 []>, EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001896 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001897 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1898 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1899 !strconcat(OpcodeStr,
1900 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00001901 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001902 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001903 }
Craig Toppera74e3082017-01-07 22:20:34 +00001904 }
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001905}
Simon Pilgrim21e89792018-04-13 14:36:59 +00001906multiclass WriteFVarBlendask_rmb<bits<8> opc, string OpcodeStr,
1907 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper81f20aa2017-01-07 22:20:26 +00001908 let mayLoad = 1, hasSideEffects = 0 in {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001909 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1910 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1911 !strconcat(OpcodeStr,
1912 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001913 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1914 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001915 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001916
Craig Topper16b20242018-02-23 20:48:44 +00001917 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1918 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1919 !strconcat(OpcodeStr,
1920 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}} {z}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001921 "$dst {${mask}} {z}, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1922 EVEX_4V, EVEX_KZ, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001923 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper16b20242018-02-23 20:48:44 +00001924
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001925 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1926 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1927 !strconcat(OpcodeStr,
1928 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00001929 "$dst, $src1, ${src2}", _.BroadcastStr, "}"), []>,
1930 EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001931 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper81f20aa2017-01-07 22:20:26 +00001932 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001933}
1934
Simon Pilgrim3c354082018-04-30 18:18:38 +00001935multiclass blendmask_dq<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001936 AVX512VLVectorVTInfo VTInfo> {
Simon Pilgrim3c354082018-04-30 18:18:38 +00001937 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
1938 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
1939 EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001940
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001941 let Predicates = [HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00001942 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
1943 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
1944 EVEX_V256;
1945 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
1946 WriteFVarBlendask_rmb<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
1947 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001948 }
1949}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001950
Simon Pilgrim3c354082018-04-30 18:18:38 +00001951multiclass blendmask_bw<bits<8> opc, string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001952 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001953 let Predicates = [HasBWI] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00001954 defm Z : WriteFVarBlendask<opc, OpcodeStr, sched.ZMM, VTInfo.info512>,
1955 EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001956
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001957 let Predicates = [HasBWI, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00001958 defm Z256 : WriteFVarBlendask<opc, OpcodeStr, sched.YMM, VTInfo.info256>,
1959 EVEX_V256;
1960 defm Z128 : WriteFVarBlendask<opc, OpcodeStr, sched.XMM, VTInfo.info128>,
1961 EVEX_V128;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001962 }
1963}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001964
Simon Pilgrim3c354082018-04-30 18:18:38 +00001965defm VBLENDMPS : blendmask_dq<0x65, "vblendmps", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001966 avx512vl_f32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001967defm VBLENDMPD : blendmask_dq<0x65, "vblendmpd", SchedWriteFVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001968 avx512vl_f64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001969defm VPBLENDMD : blendmask_dq<0x64, "vpblendmd", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001970 avx512vl_i32_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001971defm VPBLENDMQ : blendmask_dq<0x64, "vpblendmq", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001972 avx512vl_i64_info>, VEX_W;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001973defm VPBLENDMB : blendmask_bw<0x66, "vpblendmb", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001974 avx512vl_i8_info>;
Simon Pilgrim3c354082018-04-30 18:18:38 +00001975defm VPBLENDMW : blendmask_bw<0x66, "vpblendmw", SchedWriteVarBlend,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00001976 avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001977
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001978//===----------------------------------------------------------------------===//
1979// Compare Instructions
1980//===----------------------------------------------------------------------===//
1981
1982// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001983
Simon Pilgrim71660c62017-12-05 14:34:42 +00001984multiclass avx512_cmp_scalar<X86VectorVTInfo _, SDNode OpNode, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00001985 X86FoldableSchedWrite sched> {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00001986 defm rr_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
1987 (outs _.KRC:$dst),
1988 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
1989 "vcmp${cc}"#_.Suffix,
1990 "$src2, $src1", "$src1, $src2",
1991 (OpNode (_.VT _.RC:$src1),
1992 (_.VT _.RC:$src2),
Simon Pilgrim21e89792018-04-13 14:36:59 +00001993 imm:$cc)>, EVEX_4V, Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00001994 let mayLoad = 1 in
Craig Toppere1cac152016-06-07 07:27:54 +00001995 defm rm_Int : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
1996 (outs _.KRC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00001997 (ins _.RC:$src1, _.IntScalarMemOp:$src2, AVXCC:$cc),
Craig Toppere1cac152016-06-07 07:27:54 +00001998 "vcmp${cc}"#_.Suffix,
1999 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00002000 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002001 imm:$cc)>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002002 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002003
2004 defm rrb_Int : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2005 (outs _.KRC:$dst),
2006 (ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2007 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002008 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002009 (OpNodeRnd (_.VT _.RC:$src1),
2010 (_.VT _.RC:$src2),
2011 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002012 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002013 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002014 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002015 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002016 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2017 (outs VK1:$dst),
2018 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2019 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002020 "$cc, $src2, $src1", "$src1, $src2, $cc">, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002021 Sched<[sched]>;
Ayman Musa62d1c712017-04-13 10:03:45 +00002022 let mayLoad = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002023 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2024 (outs _.KRC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00002025 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002026 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002027 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim71660c62017-12-05 14:34:42 +00002028 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002029 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002030
2031 defm rrb_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2032 (outs _.KRC:$dst),
2033 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2034 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002035 "$cc, {sae}, $src2, $src1","$src1, $src2, {sae}, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002036 EVEX_4V, EVEX_B, Sched<[sched]>;
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002037 }// let isAsmParserOnly = 1, hasSideEffects = 0
2038
2039 let isCodeGenOnly = 1 in {
Craig Topper225da2c2016-08-27 05:22:15 +00002040 let isCommutable = 1 in
Igor Bregerb7e1f9d2015-09-20 15:15:10 +00002041 def rr : AVX512Ii8<0xC2, MRMSrcReg,
2042 (outs _.KRC:$dst), (ins _.FRC:$src1, _.FRC:$src2, AVXCC:$cc),
2043 !strconcat("vcmp${cc}", _.Suffix,
2044 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2045 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2046 _.FRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002047 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002048 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002049 def rm : AVX512Ii8<0xC2, MRMSrcMem,
2050 (outs _.KRC:$dst),
2051 (ins _.FRC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2052 !strconcat("vcmp${cc}", _.Suffix,
2053 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2054 [(set _.KRC:$dst, (OpNode _.FRC:$src1,
2055 (_.ScalarLdFrag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002056 imm:$cc))]>,
2057 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002058 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002059 }
2060}
2061
2062let Predicates = [HasAVX512] in {
Craig Topperd890db62017-02-21 04:26:04 +00002063 let ExeDomain = SSEPackedSingle in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002064 defm VCMPSSZ : avx512_cmp_scalar<f32x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002065 SchedWriteFCmp.Scl>, AVX512XSIi8Base;
Craig Topperd890db62017-02-21 04:26:04 +00002066 let ExeDomain = SSEPackedDouble in
Simon Pilgrim71660c62017-12-05 14:34:42 +00002067 defm VCMPSDZ : avx512_cmp_scalar<f64x_info, X86cmpms, X86cmpmsRnd,
Simon Pilgrimc546f942018-05-01 16:50:16 +00002068 SchedWriteFCmp.Scl>, AVX512XDIi8Base, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002069}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002070
Craig Topper513d3fa2018-01-27 20:19:02 +00002071multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002072 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2073 bit IsCommutable> {
Craig Topper392cd032016-09-03 16:28:03 +00002074 let isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002076 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
2077 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002078 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002079 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002080 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002081 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
2082 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
2083 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002084 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002085 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1d81032017-06-13 07:13:47 +00002086 let isCommutable = IsCommutable in
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002087 def rrk : AVX512BI<opc, MRMSrcReg,
2088 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
2089 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2090 "$dst {${mask}}, $src1, $src2}"),
2091 [(set _.KRC:$dst, (and _.KRCWM:$mask,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002092 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002093 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002094 def rmk : AVX512BI<opc, MRMSrcMem,
2095 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
2096 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
2097 "$dst {${mask}}, $src1, $src2}"),
2098 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2099 (OpNode (_.VT _.RC:$src1),
2100 (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00002101 (_.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002102 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002103}
2104
Craig Topper513d3fa2018-01-27 20:19:02 +00002105multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002106 X86FoldableSchedWrite sched, X86VectorVTInfo _,
2107 bit IsCommutable> :
2108 avx512_icmp_packed<opc, OpcodeStr, OpNode, sched, _, IsCommutable> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002109 def rmb : AVX512BI<opc, MRMSrcMem,
2110 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
2111 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
2112 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2113 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002114 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002115 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002116 def rmbk : AVX512BI<opc, MRMSrcMem,
2117 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
2118 _.ScalarMemOp:$src2),
2119 !strconcat(OpcodeStr,
2120 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2121 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2122 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2123 (OpNode (_.VT _.RC:$src1),
2124 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00002125 (_.ScalarLdFrag addr:$src2)))))]>,
2126 EVEX_4V, EVEX_K, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002127 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002128}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002129
Craig Topper513d3fa2018-01-27 20:19:02 +00002130multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002131 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002132 AVX512VLVectorVTInfo VTInfo, Predicate prd,
2133 bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002134 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002135 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.ZMM,
2136 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002137
2138 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002139 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.YMM,
2140 VTInfo.info256, IsCommutable>, EVEX_V256;
2141 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, sched.XMM,
2142 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002143 }
2144}
2145
2146multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002147 PatFrag OpNode, X86SchedWriteWidths sched,
Simon Pilgrima2b58622017-12-05 12:02:22 +00002148 AVX512VLVectorVTInfo VTInfo,
2149 Predicate prd, bit IsCommutable = 0> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002150 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002151 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.ZMM,
2152 VTInfo.info512, IsCommutable>, EVEX_V512;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002153
2154 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002155 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.YMM,
2156 VTInfo.info256, IsCommutable>, EVEX_V256;
2157 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, sched.XMM,
2158 VTInfo.info128, IsCommutable>, EVEX_V128;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002159 }
2160}
2161
Craig Topper9471a7c2018-02-19 19:23:31 +00002162// This fragment treats X86cmpm as commutable to help match loads in both
2163// operands for PCMPEQ.
2164def X86pcmpeqm_c : PatFrag<(ops node:$src1, node:$src2),
2165 (X86cmpm_c node:$src1, node:$src2, (i8 0))>;
Craig Topper513d3fa2018-01-27 20:19:02 +00002166def X86pcmpgtm : PatFrag<(ops node:$src1, node:$src2),
2167 (X86cmpm node:$src1, node:$src2, (i8 6))>;
2168
Simon Pilgrim21e89792018-04-13 14:36:59 +00002169// FIXME: Is there a better scheduler class for VPCMP?
Craig Topper9471a7c2018-02-19 19:23:31 +00002170defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002171 SchedWriteVecALU, avx512vl_i8_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002172 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002173
Craig Topper9471a7c2018-02-19 19:23:31 +00002174defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002175 SchedWriteVecALU, avx512vl_i16_info, HasBWI, 1>,
Craig Toppera33846a2017-10-22 06:18:23 +00002176 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002177
Craig Topper9471a7c2018-02-19 19:23:31 +00002178defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002179 SchedWriteVecALU, avx512vl_i32_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002180 EVEX_CD8<32, CD8VF>;
2181
Craig Topper9471a7c2018-02-19 19:23:31 +00002182defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm_c,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002183 SchedWriteVecALU, avx512vl_i64_info, HasAVX512, 1>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002184 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
2185
2186defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002187 SchedWriteVecALU, avx512vl_i8_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002188 EVEX_CD8<8, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002189
2190defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002191 SchedWriteVecALU, avx512vl_i16_info, HasBWI>,
Craig Toppera33846a2017-10-22 06:18:23 +00002192 EVEX_CD8<16, CD8VF>, VEX_WIG;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002193
Robert Khasanovf70f7982014-09-18 14:06:55 +00002194defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002195 SchedWriteVecALU, avx512vl_i32_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002196 EVEX_CD8<32, CD8VF>;
2197
Robert Khasanovf70f7982014-09-18 14:06:55 +00002198defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002199 SchedWriteVecALU, avx512vl_i64_info, HasAVX512>,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00002200 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002201
Craig Toppera88306e2017-10-10 06:36:46 +00002202// Transforms to swizzle an immediate to help matching memory operand in first
2203// operand.
2204def CommutePCMPCC : SDNodeXForm<imm, [{
2205 uint8_t Imm = N->getZExtValue() & 0x7;
Craig Topper9b64bf52018-02-20 03:58:11 +00002206 Imm = X86::getSwappedVPCMPImm(Imm);
Craig Toppera88306e2017-10-10 06:36:46 +00002207 return getI8Imm(Imm, SDLoc(N));
2208}]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209
Robert Khasanov29e3b962014-08-27 09:34:37 +00002210multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002211 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper149e6bd2016-09-09 01:36:10 +00002212 let isCommutable = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002213 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002214 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002215 !strconcat("vpcmp${cc}", Suffix,
2216 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002217 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002218 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002219 EVEX_4V, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002220 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002221 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00002222 !strconcat("vpcmp${cc}", Suffix,
2223 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002224 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2225 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002226 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002227 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper8b876762017-06-13 07:13:50 +00002228 let isCommutable = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002229 def rrik : AVX512AIi8<opc, MRMSrcReg,
2230 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002231 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002232 !strconcat("vpcmp${cc}", Suffix,
2233 "\t{$src2, $src1, $dst {${mask}}|",
2234 "$dst {${mask}}, $src1, $src2}"),
2235 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2236 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002237 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002238 EVEX_4V, EVEX_K, Sched<[sched]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002239 def rmik : AVX512AIi8<opc, MRMSrcMem,
2240 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002241 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002242 !strconcat("vpcmp${cc}", Suffix,
2243 "\t{$src2, $src1, $dst {${mask}}|",
2244 "$dst {${mask}}, $src1, $src2}"),
2245 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2246 (OpNode (_.VT _.RC:$src1),
2247 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002248 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002249 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002250
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002251 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002252 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002253 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002254 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002255 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002256 "$dst, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002257 EVEX_4V, Sched<[sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002258 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002259 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002260 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002261 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002262 "$dst, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002263 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002264 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
2265 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002266 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00002267 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00002268 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002269 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002270 EVEX_4V, EVEX_K, Sched<[sched]>;
Craig Topper9f4d4852015-01-20 12:15:30 +00002271 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00002272 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
2273 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002274 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002275 !strconcat("vpcmp", Suffix,
2276 "\t{$cc, $src2, $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002277 "$dst {${mask}}, $src1, $src2, $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002278 EVEX_4V, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002279 }
Craig Toppera88306e2017-10-10 06:36:46 +00002280
2281 def : Pat<(OpNode (bitconvert (_.LdFrag addr:$src2)),
2282 (_.VT _.RC:$src1), imm:$cc),
2283 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2284 (CommutePCMPCC imm:$cc))>;
2285
2286 def : Pat<(and _.KRCWM:$mask, (OpNode (bitconvert (_.LdFrag addr:$src2)),
2287 (_.VT _.RC:$src1), imm:$cc)),
2288 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2289 _.RC:$src1, addr:$src2,
2290 (CommutePCMPCC imm:$cc))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002291}
2292
Robert Khasanov29e3b962014-08-27 09:34:37 +00002293multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002294 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
2295 avx512_icmp_cc<opc, Suffix, OpNode, sched, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002296 def rmib : AVX512AIi8<opc, MRMSrcMem,
2297 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002298 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002299 !strconcat("vpcmp${cc}", Suffix,
2300 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
2301 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
2302 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
2303 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002304 imm:$cc))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002305 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002306 def rmibk : AVX512AIi8<opc, MRMSrcMem,
2307 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00002308 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002309 !strconcat("vpcmp${cc}", Suffix,
2310 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
2311 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
2312 [(set _.KRC:$dst, (and _.KRCWM:$mask,
2313 (OpNode (_.VT _.RC:$src1),
2314 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002315 imm:$cc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002316 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002317
Robert Khasanov29e3b962014-08-27 09:34:37 +00002318 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00002319 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002320 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
2321 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002322 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002323 !strconcat("vpcmp", Suffix,
2324 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002325 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002326 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002327 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
2328 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00002329 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00002330 !strconcat("vpcmp", Suffix,
2331 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002332 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002333 EVEX_4V, EVEX_K, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002334 }
Craig Toppera88306e2017-10-10 06:36:46 +00002335
2336 def : Pat<(OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2337 (_.VT _.RC:$src1), imm:$cc),
2338 (!cast<Instruction>(NAME#_.ZSuffix#"rmib") _.RC:$src1, addr:$src2,
2339 (CommutePCMPCC imm:$cc))>;
2340
2341 def : Pat<(and _.KRCWM:$mask, (OpNode (X86VBroadcast
2342 (_.ScalarLdFrag addr:$src2)),
2343 (_.VT _.RC:$src1), imm:$cc)),
2344 (!cast<Instruction>(NAME#_.ZSuffix#"rmibk") _.KRCWM:$mask,
2345 _.RC:$src1, addr:$src2,
2346 (CommutePCMPCC imm:$cc))>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002347}
2348
2349multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002350 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002351 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002352 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002353 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002354 EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002355
2356 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002357 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, sched.YMM, VTInfo.info256>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002358 EVEX_V256;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002359 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, sched.XMM, VTInfo.info128>,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002360 EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002361 }
2362}
2363
2364multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002365 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002366 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00002367 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002368 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.ZMM,
2369 VTInfo.info512>, EVEX_V512;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002370
2371 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002372 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.YMM,
2373 VTInfo.info256>, EVEX_V256;
2374 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, sched.XMM,
2375 VTInfo.info128>, EVEX_V128;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002376 }
2377}
2378
Simon Pilgrim21e89792018-04-13 14:36:59 +00002379// FIXME: Is there a better scheduler class for VPCMP/VPCMPU?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002380defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002381 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002382defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002383 avx512vl_i8_info, HasBWI>, EVEX_CD8<8, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002384
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002385defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002386 avx512vl_i16_info, HasBWI>,
2387 VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002388defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002389 avx512vl_i16_info, HasBWI>,
2390 VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002391
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002392defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002393 avx512vl_i32_info, HasAVX512>,
2394 EVEX_CD8<32, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002395defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002396 avx512vl_i32_info, HasAVX512>,
2397 EVEX_CD8<32, CD8VF>;
Robert Khasanov29e3b962014-08-27 09:34:37 +00002398
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002399defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002400 avx512vl_i64_info, HasAVX512>,
2401 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00002402defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, SchedWriteVecALU,
Simon Pilgrimaa911552017-12-05 12:14:36 +00002403 avx512vl_i64_info, HasAVX512>,
2404 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002405
Simon Pilgrim21e89792018-04-13 14:36:59 +00002406multiclass avx512_vcmp_common<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002407 defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2408 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc),
2409 "vcmp${cc}"#_.Suffix,
2410 "$src2, $src1", "$src1, $src2",
2411 (X86cmpm (_.VT _.RC:$src1),
2412 (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00002413 imm:$cc), 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002414 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002415
Craig Toppere1cac152016-06-07 07:27:54 +00002416 defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2417 (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc),
2418 "vcmp${cc}"#_.Suffix,
2419 "$src2, $src1", "$src1, $src2",
2420 (X86cmpm (_.VT _.RC:$src1),
2421 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002422 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002423 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002424
Craig Toppere1cac152016-06-07 07:27:54 +00002425 defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _,
2426 (outs _.KRC:$dst),
2427 (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc),
2428 "vcmp${cc}"#_.Suffix,
2429 "${src2}"##_.BroadcastStr##", $src1",
2430 "$src1, ${src2}"##_.BroadcastStr,
2431 (X86cmpm (_.VT _.RC:$src1),
2432 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002433 imm:$cc)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002434 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002435 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00002436 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002437 defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2438 (outs _.KRC:$dst),
2439 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2440 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002441 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002442 Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002443
2444 let mayLoad = 1 in {
2445 defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2446 (outs _.KRC:$dst),
2447 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
2448 "vcmp"#_.Suffix,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002449 "$cc, $src2, $src1", "$src1, $src2, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002450 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002451
2452 defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _,
2453 (outs _.KRC:$dst),
2454 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc),
2455 "vcmp"#_.Suffix,
2456 "$cc, ${src2}"##_.BroadcastStr##", $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002457 "$src1, ${src2}"##_.BroadcastStr##", $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002458 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002459 }
Craig Topper61956982017-09-30 17:02:39 +00002460 }
2461
2462 // Patterns for selecting with loads in other operand.
2463 def : Pat<(X86cmpm (_.LdFrag addr:$src2), (_.VT _.RC:$src1),
2464 CommutableCMPCC:$cc),
2465 (!cast<Instruction>(NAME#_.ZSuffix#"rmi") _.RC:$src1, addr:$src2,
2466 imm:$cc)>;
2467
2468 def : Pat<(and _.KRCWM:$mask, (X86cmpm (_.LdFrag addr:$src2),
2469 (_.VT _.RC:$src1),
2470 CommutableCMPCC:$cc)),
2471 (!cast<Instruction>(NAME#_.ZSuffix#"rmik") _.KRCWM:$mask,
2472 _.RC:$src1, addr:$src2,
2473 imm:$cc)>;
2474
2475 def : Pat<(X86cmpm (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
2476 (_.VT _.RC:$src1), CommutableCMPCC:$cc),
2477 (!cast<Instruction>(NAME#_.ZSuffix#"rmbi") _.RC:$src1, addr:$src2,
2478 imm:$cc)>;
2479
2480 def : Pat<(and _.KRCWM:$mask, (X86cmpm (X86VBroadcast
2481 (_.ScalarLdFrag addr:$src2)),
2482 (_.VT _.RC:$src1),
2483 CommutableCMPCC:$cc)),
2484 (!cast<Instruction>(NAME#_.ZSuffix#"rmbik") _.KRCWM:$mask,
2485 _.RC:$src1, addr:$src2,
2486 imm:$cc)>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002487}
2488
Simon Pilgrim21e89792018-04-13 14:36:59 +00002489multiclass avx512_vcmp_sae<X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002490 // comparison code form (VCMP[EQ/LT/LE/...]
2491 defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _,
2492 (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc),
2493 "vcmp${cc}"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002494 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002495 (X86cmpmRnd (_.VT _.RC:$src1),
2496 (_.VT _.RC:$src2),
2497 imm:$cc,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002498 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002499 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002500
2501 let isAsmParserOnly = 1, hasSideEffects = 0 in {
2502 defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _,
2503 (outs _.KRC:$dst),
2504 (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
2505 "vcmp"#_.Suffix,
Craig Topperbfe13ff2016-01-11 00:44:52 +00002506 "$cc, {sae}, $src2, $src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00002507 "$src1, $src2, {sae}, $cc">,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002508 EVEX_B, Sched<[sched]>;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002509 }
2510}
2511
Simon Pilgrimc546f942018-05-01 16:50:16 +00002512multiclass avx512_vcmp<X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002513 let Predicates = [HasAVX512] in {
Simon Pilgrimc546f942018-05-01 16:50:16 +00002514 defm Z : avx512_vcmp_common<sched.ZMM, _.info512>,
2515 avx512_vcmp_sae<sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002516
2517 }
2518 let Predicates = [HasAVX512,HasVLX] in {
Simon Pilgrimc546f942018-05-01 16:50:16 +00002519 defm Z128 : avx512_vcmp_common<sched.XMM, _.info128>, EVEX_V128;
2520 defm Z256 : avx512_vcmp_common<sched.YMM, _.info256>, EVEX_V256;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002521 }
2522}
2523
Simon Pilgrimc546f942018-05-01 16:50:16 +00002524defm VCMPPD : avx512_vcmp<SchedWriteFCmp, avx512vl_f64_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002525 AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimc546f942018-05-01 16:50:16 +00002526defm VCMPPS : avx512_vcmp<SchedWriteFCmp, avx512vl_f32_info>,
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002527 AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002528
Craig Topper61956982017-09-30 17:02:39 +00002529// Patterns to select fp compares with load as first operand.
2530let Predicates = [HasAVX512] in {
2531 def : Pat<(v1i1 (X86cmpms (loadf64 addr:$src2), FR64X:$src1,
2532 CommutableCMPCC:$cc)),
2533 (VCMPSDZrm FR64X:$src1, addr:$src2, imm:$cc)>;
2534
2535 def : Pat<(v1i1 (X86cmpms (loadf32 addr:$src2), FR32X:$src1,
2536 CommutableCMPCC:$cc)),
2537 (VCMPSSZrm FR32X:$src1, addr:$src2, imm:$cc)>;
2538}
2539
Asaf Badouh572bbce2015-09-20 08:46:07 +00002540// ----------------------------------------------------------------
2541// FPClass
Asaf Badouh696e8e02015-10-18 11:04:38 +00002542//handle fpclass instruction mask = op(reg_scalar,imm)
2543// op(mem_scalar,imm)
2544multiclass avx512_scalar_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002545 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002546 Predicate prd> {
Craig Topper4a638432017-11-11 06:57:44 +00002547 let Predicates = [prd], ExeDomain = _.ExeDomain in {
Craig Topper702097d2017-08-20 18:30:24 +00002548 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
Asaf Badouh696e8e02015-10-18 11:04:38 +00002549 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002550 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh696e8e02015-10-18 11:04:38 +00002551 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002552 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002553 Sched<[sched]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002554 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2555 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2556 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002557 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002558 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh696e8e02015-10-18 11:04:38 +00002559 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002560 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002561 EVEX_K, Sched<[sched]>;
Craig Topper63801df2017-02-19 21:44:35 +00002562 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002563 (ins _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002564 OpcodeStr##_.Suffix##
2565 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
2566 [(set _.KRC:$dst,
Craig Topperca8abed2017-11-13 06:46:48 +00002567 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002568 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002569 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper63801df2017-02-19 21:44:35 +00002570 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
Craig Topperca8abed2017-11-13 06:46:48 +00002571 (ins _.KRCWM:$mask, _.IntScalarMemOp:$src1, i32u8imm:$src2),
Craig Topper63801df2017-02-19 21:44:35 +00002572 OpcodeStr##_.Suffix##
2573 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002574 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Craig Topperca8abed2017-11-13 06:46:48 +00002575 (OpNode _.ScalarIntMemCPat:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00002576 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002577 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002578 }
2579}
2580
Asaf Badouh572bbce2015-09-20 08:46:07 +00002581//handle fpclass instruction mask = fpclass(reg_vec, reg_vec, imm)
2582// fpclass(reg_vec, mem_vec, imm)
2583// fpclass(reg_vec, broadcast(eltVt), imm)
2584multiclass avx512_vector_fpclass<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002585 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002586 string mem, string broadcast>{
Craig Topper4a638432017-11-11 06:57:44 +00002587 let ExeDomain = _.ExeDomain in {
Asaf Badouh572bbce2015-09-20 08:46:07 +00002588 def rr : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2589 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topper048e7002016-01-08 06:09:20 +00002590 OpcodeStr##_.Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Asaf Badouh572bbce2015-09-20 08:46:07 +00002591 [(set _.KRC:$dst,(OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002592 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002593 Sched<[sched]>;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002594 def rrk : AVX512<opc, MRMSrcReg, (outs _.KRC:$dst),
2595 (ins _.KRCWM:$mask, _.RC:$src1, i32u8imm:$src2),
2596 OpcodeStr##_.Suffix#
Craig Topper048e7002016-01-08 06:09:20 +00002597 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002598 [(set _.KRC:$dst,(and _.KRCWM:$mask,
Asaf Badouh572bbce2015-09-20 08:46:07 +00002599 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002600 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002601 EVEX_K, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002602 def rm : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2603 (ins _.MemOp:$src1, i32u8imm:$src2),
2604 OpcodeStr##_.Suffix##mem#
2605 "\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002606 [(set _.KRC:$dst,(OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002607 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002608 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002609 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002610 def rmk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2611 (ins _.KRCWM:$mask, _.MemOp:$src1, i32u8imm:$src2),
2612 OpcodeStr##_.Suffix##mem#
2613 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002614 [(set _.KRC:$dst, (and _.KRCWM:$mask, (OpNode
Craig Toppere1cac152016-06-07 07:27:54 +00002615 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002616 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002617 EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002618 def rmb : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2619 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
2620 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2621 _.BroadcastStr##", $dst|$dst, ${src1}"
2622 ##_.BroadcastStr##", $src2}",
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002623 [(set _.KRC:$dst,(OpNode
2624 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002625 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002626 (i32 imm:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002627 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002628 def rmbk : AVX512<opc, MRMSrcMem, (outs _.KRC:$dst),
2629 (ins _.KRCWM:$mask, _.ScalarMemOp:$src1, i32u8imm:$src2),
2630 OpcodeStr##_.Suffix##broadcast##"\t{$src2, ${src1}"##
2631 _.BroadcastStr##", $dst {${mask}}|$dst {${mask}}, ${src1}"##
2632 _.BroadcastStr##", $src2}",
Craig Topperac799b02018-02-28 06:19:55 +00002633 [(set _.KRC:$dst,(and _.KRCWM:$mask, (OpNode
Simon Pilgrimb13961d2016-06-11 14:34:10 +00002634 (_.VT (X86VBroadcast
Craig Toppere1cac152016-06-07 07:27:54 +00002635 (_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002636 (i32 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002637 EVEX_B, EVEX_K, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper4a638432017-11-11 06:57:44 +00002638 }
Asaf Badouh572bbce2015-09-20 08:46:07 +00002639}
2640
Simon Pilgrim54c60832017-12-01 16:51:48 +00002641multiclass avx512_vector_fpclass_all<string OpcodeStr, AVX512VLVectorVTInfo _,
2642 bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002643 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002644 string broadcast>{
Asaf Badouh572bbce2015-09-20 08:46:07 +00002645 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002646 defm Z : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002647 _.info512, "{z}", broadcast>, EVEX_V512;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002648 }
2649 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002650 defm Z128 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002651 _.info128, "{x}", broadcast>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002652 defm Z256 : avx512_vector_fpclass<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002653 _.info256, "{y}", broadcast>, EVEX_V256;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002654 }
2655}
2656
2657multiclass avx512_fp_fpclass_all<string OpcodeStr, bits<8> opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002658 bits<8> opcScalar, SDNode VecOpNode,
2659 SDNode ScalarOpNode, X86SchedWriteWidths sched,
2660 Predicate prd> {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002661 defm PS : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f32_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002662 VecOpNode, sched, prd, "{l}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002663 EVEX_CD8<32, CD8VF>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00002664 defm PD : avx512_vector_fpclass_all<OpcodeStr, avx512vl_f64_info, opcVec,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002665 VecOpNode, sched, prd, "{q}">,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002666 EVEX_CD8<64, CD8VF> , VEX_W;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002667 defm SS : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002668 sched.Scl, f32x_info, prd>,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002669 EVEX_CD8<32, CD8VT1>;
Asaf Badouh696e8e02015-10-18 11:04:38 +00002670 defm SD : avx512_scalar_fpclass<opcScalar, OpcodeStr, ScalarOpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002671 sched.Scl, f64x_info, prd>,
Simon Pilgrim54c60832017-12-01 16:51:48 +00002672 EVEX_CD8<64, CD8VT1>, VEX_W;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002673}
2674
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002675// FIXME: Is there a better scheduler class for VFPCLASS?
Asaf Badouh696e8e02015-10-18 11:04:38 +00002676defm VFPCLASS : avx512_fp_fpclass_all<"vfpclass", 0x66, 0x67, X86Vfpclass,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00002677 X86Vfpclasss, SchedWriteFAdd, HasDQI>,
2678 AVX512AIi8Base, EVEX;
Asaf Badouh572bbce2015-09-20 08:46:07 +00002679
Elena Demikhovsky29792e92015-05-07 11:24:42 +00002680//-----------------------------------------------------------------
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002681// Mask register copy, including
2682// - copy between mask registers
2683// - load/store mask registers
2684// - copy from GPR to mask register and vice versa
2685//
2686multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
2687 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00002688 ValueType vvt, X86MemOperand x86memop> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002689 let hasSideEffects = 0, SchedRW = [WriteMove] in
Craig Toppere1cac152016-06-07 07:27:54 +00002690 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002691 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2692 Sched<[WriteMove]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002693 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
2694 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002695 [(set KRC:$dst, (vvt (load addr:$src)))]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002696 Sched<[WriteLoad]>;
Craig Toppere1cac152016-06-07 07:27:54 +00002697 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
2698 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002699 [(store KRC:$src, addr:$dst)]>,
Simon Pilgrim07e13372018-02-12 16:59:04 +00002700 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002701}
2702
2703multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
2704 string OpcodeStr,
2705 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002706 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002707 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002708 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2709 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002710 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00002711 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>,
2712 Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002713 }
2714}
2715
Robert Khasanov74acbb72014-07-23 14:49:42 +00002716let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002717 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002718 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
2719 VEX, PD;
2720
2721let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00002722 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002723 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002724 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002725
2726let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00002727 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
2728 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002729 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
2730 VEX, XD;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002731 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
2732 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002733 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
2734 VEX, XD, VEX_W;
2735}
2736
2737// GR from/to mask register
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002738def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002739 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR16:$src, sub_16bit)), VK16)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002740def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002741 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK16:$src, GR32)), sub_16bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002742
2743def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002744 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$src, sub_8bit)), VK8)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002745def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
Craig Topper058f2f62017-03-28 16:35:29 +00002746 (EXTRACT_SUBREG (i32 (COPY_TO_REGCLASS VK8:$src, GR32)), sub_8bit)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002747
2748def : Pat<(i32 (zext (i16 (bitconvert (v16i1 VK16:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002749 (KMOVWrk VK16:$src)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002750def : Pat<(i32 (anyext (i16 (bitconvert (v16i1 VK16:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002751 (COPY_TO_REGCLASS VK16:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002752
2753def : Pat<(i32 (zext (i8 (bitconvert (v8i1 VK8:$src))))),
Igor Bregera2f8ca92016-09-05 08:26:51 +00002754 (KMOVBrk VK8:$src)>, Requires<[HasDQI]>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002755def : Pat<(i32 (anyext (i8 (bitconvert (v8i1 VK8:$src))))),
Craig Topper058f2f62017-03-28 16:35:29 +00002756 (COPY_TO_REGCLASS VK8:$src, GR32)>;
Elena Demikhovskydca03be2016-08-07 13:05:58 +00002757
2758def : Pat<(v32i1 (bitconvert (i32 GR32:$src))),
2759 (COPY_TO_REGCLASS GR32:$src, VK32)>;
2760def : Pat<(i32 (bitconvert (v32i1 VK32:$src))),
2761 (COPY_TO_REGCLASS VK32:$src, GR32)>;
2762def : Pat<(v64i1 (bitconvert (i64 GR64:$src))),
2763 (COPY_TO_REGCLASS GR64:$src, VK64)>;
2764def : Pat<(i64 (bitconvert (v64i1 VK64:$src))),
2765 (COPY_TO_REGCLASS VK64:$src, GR64)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002766
Robert Khasanov74acbb72014-07-23 14:49:42 +00002767// Load/store kreg
2768let Predicates = [HasDQI] in {
Igor Bregerd6c187b2016-01-27 08:43:25 +00002769 def : Pat<(store VK1:$src, addr:$dst),
2770 (KMOVBmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK8))>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002771
Craig Topperbe315852018-03-04 01:48:00 +00002772 def : Pat<(v1i1 (load addr:$src)),
2773 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK1)>;
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002774 def : Pat<(v2i1 (load addr:$src)),
2775 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK2)>;
2776 def : Pat<(v4i1 (load addr:$src)),
2777 (COPY_TO_REGCLASS (KMOVBkm addr:$src), VK4)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00002778}
Elena Demikhovsky5e426f72016-04-03 08:41:12 +00002779
Robert Khasanov74acbb72014-07-23 14:49:42 +00002780let Predicates = [HasAVX512] in {
Craig Topper876ec0b2017-12-31 07:38:41 +00002781 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
2782 (COPY_TO_REGCLASS (MOVZX32rm8 addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002783}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002784
Robert Khasanov74acbb72014-07-23 14:49:42 +00002785let Predicates = [HasAVX512] in {
Guy Blank548e22a2017-05-19 12:35:15 +00002786 multiclass operation_gpr_mask_copy_lowering<RegisterClass maskRC, ValueType maskVT> {
2787 def : Pat<(maskVT (scalar_to_vector GR32:$src)),
2788 (COPY_TO_REGCLASS GR32:$src, maskRC)>;
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002789
Guy Blank548e22a2017-05-19 12:35:15 +00002790 def : Pat<(maskVT (scalar_to_vector GR8:$src)),
2791 (COPY_TO_REGCLASS (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit), maskRC)>;
Guy Blank548e22a2017-05-19 12:35:15 +00002792 }
Elena Demikhovsky6e9b1602016-07-31 06:48:01 +00002793
Guy Blank548e22a2017-05-19 12:35:15 +00002794 defm : operation_gpr_mask_copy_lowering<VK1, v1i1>;
2795 defm : operation_gpr_mask_copy_lowering<VK2, v2i1>;
2796 defm : operation_gpr_mask_copy_lowering<VK4, v4i1>;
2797 defm : operation_gpr_mask_copy_lowering<VK8, v8i1>;
2798 defm : operation_gpr_mask_copy_lowering<VK16, v16i1>;
2799 defm : operation_gpr_mask_copy_lowering<VK32, v32i1>;
2800 defm : operation_gpr_mask_copy_lowering<VK64, v64i1>;
Elena Demikhovskyb906df92016-09-13 07:57:00 +00002801
Craig Topper26a701f2018-01-23 05:36:53 +00002802 def : Pat<(insert_subvector (v16i1 immAllZerosV),
2803 (v1i1 (scalar_to_vector GR8:$src)), (iPTR 0)),
Guy Blank548e22a2017-05-19 12:35:15 +00002804 (COPY_TO_REGCLASS
Craig Topper26a701f2018-01-23 05:36:53 +00002805 (KMOVWkr (AND32ri8
2806 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR8:$src, sub_8bit),
2807 (i32 1))), VK16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002809
2810// Mask unary operation
2811// - KNOT
2812multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00002813 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002814 X86FoldableSchedWrite sched, Predicate prd> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002815 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002816 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002817 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002818 [(set KRC:$dst, (OpNode KRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002819 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002820}
2821
Robert Khasanov74acbb72014-07-23 14:49:42 +00002822multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002823 SDPatternOperator OpNode,
2824 X86FoldableSchedWrite sched> {
Robert Khasanov74acbb72014-07-23 14:49:42 +00002825 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002826 sched, HasDQI>, VEX, PD;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002827 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002828 sched, HasAVX512>, VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002829 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002830 sched, HasBWI>, VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00002831 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002832 sched, HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002833}
2834
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002835// TODO - do we need a X86SchedWriteWidths::KMASK type?
2836defm KNOT : avx512_mask_unop_all<0x44, "knot", vnot, SchedWriteVecLogic.XMM>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002837
Robert Khasanov74acbb72014-07-23 14:49:42 +00002838// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Craig Topper7b9cc142016-11-03 06:04:28 +00002839let Predicates = [HasAVX512, NoDQI] in
2840def : Pat<(vnot VK8:$src),
2841 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
2842
2843def : Pat<(vnot VK4:$src),
2844 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src, VK16)), VK4)>;
2845def : Pat<(vnot VK2:$src),
2846 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002847
2848// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002849// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002850multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00002851 RegisterClass KRC, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002852 X86FoldableSchedWrite sched, Predicate prd,
2853 bit IsCommutable> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002854 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002855 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
2856 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002857 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002858 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002859 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002860}
2861
Robert Khasanov595683d2014-07-28 13:46:45 +00002862multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002863 SDPatternOperator OpNode,
2864 X86FoldableSchedWrite sched, bit IsCommutable,
2865 Predicate prdW = HasAVX512> {
Robert Khasanov595683d2014-07-28 13:46:45 +00002866 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002867 sched, HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002868 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002869 sched, prdW, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00002870 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002871 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00002872 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002873 sched, HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002874}
2875
2876def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
2877def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002878// These nodes use 'vnot' instead of 'not' to support vectors.
2879def vandn : PatFrag<(ops node:$i0, node:$i1), (and (vnot node:$i0), node:$i1)>;
2880def vxnor : PatFrag<(ops node:$i0, node:$i1), (vnot (xor node:$i0, node:$i1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002881
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002882// TODO - do we need a X86SchedWriteWidths::KMASK type?
2883defm KAND : avx512_mask_binop_all<0x41, "kand", and, SchedWriteVecLogic.XMM, 1>;
2884defm KOR : avx512_mask_binop_all<0x45, "kor", or, SchedWriteVecLogic.XMM, 1>;
2885defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", vxnor, SchedWriteVecLogic.XMM, 1>;
2886defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, SchedWriteVecLogic.XMM, 1>;
2887defm KANDN : avx512_mask_binop_all<0x42, "kandn", vandn, SchedWriteVecLogic.XMM, 0>;
2888defm KADD : avx512_mask_binop_all<0x4A, "kadd", X86kadd, SchedWriteVecLogic.XMM, 1, HasDQI>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00002889
Craig Topper7b9cc142016-11-03 06:04:28 +00002890multiclass avx512_binop_pat<SDPatternOperator VOpNode, SDPatternOperator OpNode,
2891 Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002892 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
2893 // for the DQI set, this type is legal and KxxxB instruction is used
2894 let Predicates = [NoDQI] in
Craig Topper7b9cc142016-11-03 06:04:28 +00002895 def : Pat<(VOpNode VK8:$src1, VK8:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002896 (COPY_TO_REGCLASS
2897 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
2898 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2899
2900 // All types smaller than 8 bits require conversion anyway
2901 def : Pat<(OpNode VK1:$src1, VK1:$src2),
2902 (COPY_TO_REGCLASS (Inst
2903 (COPY_TO_REGCLASS VK1:$src1, VK16),
2904 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002905 def : Pat<(VOpNode VK2:$src1, VK2:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002906 (COPY_TO_REGCLASS (Inst
2907 (COPY_TO_REGCLASS VK2:$src1, VK16),
2908 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
Craig Topper7b9cc142016-11-03 06:04:28 +00002909 def : Pat<(VOpNode VK4:$src1, VK4:$src2),
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002910 (COPY_TO_REGCLASS (Inst
2911 (COPY_TO_REGCLASS VK4:$src1, VK16),
2912 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002913}
2914
Craig Topper7b9cc142016-11-03 06:04:28 +00002915defm : avx512_binop_pat<and, and, KANDWrr>;
2916defm : avx512_binop_pat<vandn, andn, KANDNWrr>;
2917defm : avx512_binop_pat<or, or, KORWrr>;
2918defm : avx512_binop_pat<vxnor, xnor, KXNORWrr>;
2919defm : avx512_binop_pat<xor, xor, KXORWrr>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002920
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002921// Mask unpacking
Igor Bregera54a1a82015-09-08 13:10:00 +00002922multiclass avx512_mask_unpck<string Suffix,RegisterClass KRC, ValueType VT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002923 RegisterClass KRCSrc, X86FoldableSchedWrite sched,
2924 Predicate prd> {
Igor Bregera54a1a82015-09-08 13:10:00 +00002925 let Predicates = [prd] in {
Craig Topperad2ce362016-01-05 07:44:08 +00002926 let hasSideEffects = 0 in
Igor Bregera54a1a82015-09-08 13:10:00 +00002927 def rr : I<0x4b, MRMSrcReg, (outs KRC:$dst),
2928 (ins KRC:$src1, KRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002929 "kunpck"#Suffix#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002930 VEX_4V, VEX_L, Sched<[sched]>;
Igor Bregera54a1a82015-09-08 13:10:00 +00002931
2932 def : Pat<(VT (concat_vectors KRCSrc:$src1, KRCSrc:$src2)),
2933 (!cast<Instruction>(NAME##rr)
2934 (COPY_TO_REGCLASS KRCSrc:$src2, KRC),
2935 (COPY_TO_REGCLASS KRCSrc:$src1, KRC))>;
2936 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002937}
2938
Simon Pilgrim21e89792018-04-13 14:36:59 +00002939defm KUNPCKBW : avx512_mask_unpck<"bw", VK16, v16i1, VK8, WriteShuffle, HasAVX512>, PD;
2940defm KUNPCKWD : avx512_mask_unpck<"wd", VK32, v32i1, VK16, WriteShuffle, HasBWI>, PS;
2941defm KUNPCKDQ : avx512_mask_unpck<"dq", VK64, v64i1, VK32, WriteShuffle, HasBWI>, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002942
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002943// Mask bit testing
2944multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002945 SDNode OpNode, X86FoldableSchedWrite sched,
2946 Predicate prd> {
Igor Breger5ea0a6812015-08-31 13:30:19 +00002947 let Predicates = [prd], Defs = [EFLAGS] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002948 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002949 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002950 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002951 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002952}
2953
Igor Breger5ea0a6812015-08-31 13:30:19 +00002954multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002955 X86FoldableSchedWrite sched,
2956 Predicate prdW = HasAVX512> {
2957 defm B : avx512_mask_testop<opc, OpcodeStr#"b", VK8, OpNode, sched, HasDQI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002958 VEX, PD;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002959 defm W : avx512_mask_testop<opc, OpcodeStr#"w", VK16, OpNode, sched, prdW>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002960 VEX, PS;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002961 defm Q : avx512_mask_testop<opc, OpcodeStr#"q", VK64, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002962 VEX, PS, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00002963 defm D : avx512_mask_testop<opc, OpcodeStr#"d", VK32, OpNode, sched, HasBWI>,
Igor Breger5ea0a6812015-08-31 13:30:19 +00002964 VEX, PD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002965}
2966
Simon Pilgrim6f710a62018-05-01 12:15:29 +00002967// TODO - do we need a X86SchedWriteWidths::KMASK type?
2968defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest, SchedWriteVecLogic.XMM>;
2969defm KTEST : avx512_mask_testop_w<0x99, "ktest", X86ktest, SchedWriteVecLogic.XMM, HasDQI>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002970
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002971// Mask shift
2972multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002973 SDNode OpNode, X86FoldableSchedWrite sched> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002974 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002975 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002976 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002977 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00002978 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002979 Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002980}
2981
2982multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002983 SDNode OpNode, X86FoldableSchedWrite sched> {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002984 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002985 sched>, VEX, TAPD, VEX_W;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002986 let Predicates = [HasDQI] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002987 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002988 sched>, VEX, TAPD;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002989 let Predicates = [HasBWI] in {
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002990 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002991 sched>, VEX, TAPD, VEX_W;
Simon Pilgrim9afbe772017-12-06 19:36:00 +00002992 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00002993 sched>, VEX, TAPD;
Michael Liao66233b72015-08-06 09:06:20 +00002994 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002995}
2996
Simon Pilgrim21e89792018-04-13 14:36:59 +00002997defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86kshiftl, WriteShuffle>;
2998defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86kshiftr, WriteShuffle>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002999
Craig Topper513d3fa2018-01-27 20:19:02 +00003000multiclass axv512_icmp_packed_no_vlx_lowering<PatFrag Frag, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003001 X86VectorVTInfo Narrow,
3002 X86VectorVTInfo Wide> {
Craig Topper5e4b4532018-01-27 23:49:14 +00003003 def : Pat<(Narrow.KVT (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003004 (Narrow.VT Narrow.RC:$src2))),
3005 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003006 (!cast<Instruction>(InstStr#"Zrr")
Craig Topperd58c1652018-01-07 18:20:37 +00003007 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3008 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3009 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003010
Craig Topper5e4b4532018-01-27 23:49:14 +00003011 def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3012 (Frag (Narrow.VT Narrow.RC:$src1),
Craig Topperd58c1652018-01-07 18:20:37 +00003013 (Narrow.VT Narrow.RC:$src2)))),
Craig Toppereb5c4112017-09-24 05:24:52 +00003014 (COPY_TO_REGCLASS
Craig Topper5e4b4532018-01-27 23:49:14 +00003015 (!cast<Instruction>(InstStr#"Zrrk")
Craig Topperd58c1652018-01-07 18:20:37 +00003016 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3017 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3018 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx))),
3019 Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003020}
3021
3022multiclass axv512_icmp_packed_cc_no_vlx_lowering<SDNode OpNode, string InstStr,
Craig Topperd58c1652018-01-07 18:20:37 +00003023 X86VectorVTInfo Narrow,
3024 X86VectorVTInfo Wide> {
3025def : Pat<(Narrow.KVT (OpNode (Narrow.VT Narrow.RC:$src1),
3026 (Narrow.VT Narrow.RC:$src2), imm:$cc)),
3027 (COPY_TO_REGCLASS
3028 (!cast<Instruction>(InstStr##Zrri)
3029 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3030 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3031 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003032
Craig Topperd58c1652018-01-07 18:20:37 +00003033def : Pat<(Narrow.KVT (and Narrow.KRC:$mask,
3034 (OpNode (Narrow.VT Narrow.RC:$src1),
3035 (Narrow.VT Narrow.RC:$src2), imm:$cc))),
3036 (COPY_TO_REGCLASS (!cast<Instruction>(InstStr##Zrrik)
3037 (COPY_TO_REGCLASS Narrow.KRC:$mask, Wide.KRC),
3038 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)),
3039 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src2, Narrow.SubRegIdx)),
3040 imm:$cc), Narrow.KRC)>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003041}
3042
3043let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003044 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v8i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003045 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v8i32x_info, v16i32_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003046
Craig Topperd58c1652018-01-07 18:20:37 +00003047 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTD", v4i32x_info, v16i32_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003048 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQD", v4i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003049
3050 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v4i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003051 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v4i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003052
3053 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTQ", v2i64x_info, v8i64_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003054 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQQ", v2i64x_info, v8i64_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003055
3056 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v8f32x_info, v16f32_info>;
3057 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", v8i32x_info, v16i32_info>;
3058 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", v8i32x_info, v16i32_info>;
3059
3060 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPS", v4f32x_info, v16f32_info>;
3061 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPD", v4i32x_info, v16i32_info>;
3062 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUD", v4i32x_info, v16i32_info>;
3063
3064 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v4f64x_info, v8f64_info>;
3065 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPQ", v4i64x_info, v8i64_info>;
3066 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUQ", v4i64x_info, v8i64_info>;
3067
3068 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VCMPPD", v2f64x_info, v8f64_info>;
3069 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPQ", v2i64x_info, v8i64_info>;
3070 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUQ", v2i64x_info, v8i64_info>;
Ayman Musa721d97f2017-06-27 12:08:37 +00003071}
3072
Craig Toppera2018e792018-01-08 06:53:52 +00003073let Predicates = [HasBWI, NoVLX] in {
3074 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v32i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003075 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v32i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003076
3077 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTB", v16i8x_info, v64i8_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003078 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQB", v16i8x_info, v64i8_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003079
3080 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v16i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003081 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v16i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003082
3083 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpgtm, "VPCMPGTW", v8i16x_info, v32i16_info>;
Craig Topper9471a7c2018-02-19 19:23:31 +00003084 defm : axv512_icmp_packed_no_vlx_lowering<X86pcmpeqm_c, "VPCMPEQW", v8i16x_info, v32i16_info>;
Craig Toppera2018e792018-01-08 06:53:52 +00003085
3086 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPB", v32i8x_info, v64i8_info>;
3087 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUB", v32i8x_info, v64i8_info>;
3088
3089 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPB", v16i8x_info, v64i8_info>;
3090 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUB", v16i8x_info, v64i8_info>;
3091
3092 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPW", v16i16x_info, v32i16_info>;
3093 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUW", v16i16x_info, v32i16_info>;
3094
3095 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpm, "VPCMPW", v8i16x_info, v32i16_info>;
3096 defm : axv512_icmp_packed_cc_no_vlx_lowering<X86cmpmu, "VPCMPUW", v8i16x_info, v32i16_info>;
3097}
3098
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003099// Mask setting all 0s or 1s
3100multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
3101 let Predicates = [HasAVX512] in
Simon Pilgrim9afbe772017-12-06 19:36:00 +00003102 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1,
3103 SchedRW = [WriteZero] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003104 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
3105 [(set KRC:$dst, (VT Val))]>;
3106}
3107
3108multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003110 defm D : avx512_mask_setop<VK32, v32i1, Val>;
3111 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112}
3113
3114defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
3115defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
3116
3117// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
3118let Predicates = [HasAVX512] in {
3119 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
Igor Breger86724082016-08-14 05:25:07 +00003120 def : Pat<(v4i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK4)>;
3121 def : Pat<(v2i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003122 def : Pat<(v1i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003123 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00003124 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
3125 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Guy Blank548e22a2017-05-19 12:35:15 +00003126 def : Pat<(v1i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003127}
Igor Bregerf1bd7612016-03-06 07:46:03 +00003128
3129// Patterns for kmask insert_subvector/extract_subvector to/from index=0
3130multiclass operation_subvector_mask_lowering<RegisterClass subRC, ValueType subVT,
3131 RegisterClass RC, ValueType VT> {
3132 def : Pat<(subVT (extract_subvector (VT RC:$src), (iPTR 0))),
3133 (subVT (COPY_TO_REGCLASS RC:$src, subRC))>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003134
Igor Bregerf1bd7612016-03-06 07:46:03 +00003135 def : Pat<(VT (insert_subvector undef, subRC:$src, (iPTR 0))),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00003136 (VT (COPY_TO_REGCLASS subRC:$src, RC))>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003137}
Guy Blank548e22a2017-05-19 12:35:15 +00003138defm : operation_subvector_mask_lowering<VK1, v1i1, VK2, v2i1>;
3139defm : operation_subvector_mask_lowering<VK1, v1i1, VK4, v4i1>;
3140defm : operation_subvector_mask_lowering<VK1, v1i1, VK8, v8i1>;
3141defm : operation_subvector_mask_lowering<VK1, v1i1, VK16, v16i1>;
3142defm : operation_subvector_mask_lowering<VK1, v1i1, VK32, v32i1>;
3143defm : operation_subvector_mask_lowering<VK1, v1i1, VK64, v64i1>;
Igor Bregerf1bd7612016-03-06 07:46:03 +00003144
3145defm : operation_subvector_mask_lowering<VK2, v2i1, VK4, v4i1>;
3146defm : operation_subvector_mask_lowering<VK2, v2i1, VK8, v8i1>;
3147defm : operation_subvector_mask_lowering<VK2, v2i1, VK16, v16i1>;
3148defm : operation_subvector_mask_lowering<VK2, v2i1, VK32, v32i1>;
3149defm : operation_subvector_mask_lowering<VK2, v2i1, VK64, v64i1>;
3150
3151defm : operation_subvector_mask_lowering<VK4, v4i1, VK8, v8i1>;
3152defm : operation_subvector_mask_lowering<VK4, v4i1, VK16, v16i1>;
3153defm : operation_subvector_mask_lowering<VK4, v4i1, VK32, v32i1>;
3154defm : operation_subvector_mask_lowering<VK4, v4i1, VK64, v64i1>;
3155
3156defm : operation_subvector_mask_lowering<VK8, v8i1, VK16, v16i1>;
3157defm : operation_subvector_mask_lowering<VK8, v8i1, VK32, v32i1>;
3158defm : operation_subvector_mask_lowering<VK8, v8i1, VK64, v64i1>;
3159
3160defm : operation_subvector_mask_lowering<VK16, v16i1, VK32, v32i1>;
3161defm : operation_subvector_mask_lowering<VK16, v16i1, VK64, v64i1>;
3162
3163defm : operation_subvector_mask_lowering<VK32, v32i1, VK64, v64i1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003164
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165//===----------------------------------------------------------------------===//
3166// AVX-512 - Aligned and unaligned load and store
3167//
3168
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003169
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003170multiclass avx512_load<bits<8> opc, string OpcodeStr,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003171 X86VectorVTInfo _, PatFrag ld_frag, PatFrag mload,
Craig Topper9eec2022018-04-05 18:38:45 +00003172 SchedWrite SchedRR, SchedWrite SchedRM,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003173 bit NoRMPattern = 0,
3174 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003175 let hasSideEffects = 0 in {
3176 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003177 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Simon Pilgrime9376b92018-04-12 19:59:35 +00003178 _.ExeDomain>, EVEX, Sched<[SchedRR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003179 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3180 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003181 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Simon Pilgrim18bcf932016-02-03 09:41:59 +00003182 "${dst} {${mask}} {z}, $src}"),
Craig Topper5c46c752017-01-08 05:46:21 +00003183 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
Igor Breger7a000f52016-01-21 14:18:11 +00003184 (_.VT _.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003185 _.ImmAllZerosV)))], _.ExeDomain>,
3186 EVEX, EVEX_KZ, Sched<[SchedRR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003187
Simon Pilgrimdf052512017-12-06 17:59:26 +00003188 let mayLoad = 1, canFoldAsLoad = 1, isReMaterializable = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003189 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003190 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Toppercb0e7492017-07-31 17:35:44 +00003191 !if(NoRMPattern, [],
3192 [(set _.RC:$dst,
3193 (_.VT (bitconvert (ld_frag addr:$src))))]),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003194 _.ExeDomain>, EVEX, Sched<[SchedRM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003195
Craig Topper63e2cd62017-01-14 07:50:52 +00003196 let Constraints = "$src0 = $dst", isConvertibleToThreeAddress = 1 in {
Simon Pilgrimdf052512017-12-06 17:59:26 +00003197 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
3198 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
3199 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3200 "${dst} {${mask}}, $src1}"),
3201 [(set _.RC:$dst, (_.VT (SelectOprr _.KRCWM:$mask,
3202 (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003203 (_.VT _.RC:$src0))))], _.ExeDomain>,
3204 EVEX, EVEX_K, Sched<[SchedRR]>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003205 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3206 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003207 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
3208 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003209 [(set _.RC:$dst, (_.VT
3210 (vselect _.KRCWM:$mask,
3211 (_.VT (bitconvert (ld_frag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003212 (_.VT _.RC:$src0))))], _.ExeDomain>,
Craig Topper9eec2022018-04-05 18:38:45 +00003213 EVEX, EVEX_K, Sched<[SchedRM]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003214 }
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003215 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
3216 (ins _.KRCWM:$mask, _.MemOp:$src),
3217 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
3218 "${dst} {${mask}} {z}, $src}",
3219 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
3220 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
Simon Pilgrime9376b92018-04-12 19:59:35 +00003221 _.ExeDomain>, EVEX, EVEX_KZ, Sched<[SchedRM]>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003222 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003223 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
3224 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3225
3226 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
3227 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
3228
3229 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
3230 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
3231 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003232}
3233
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003234multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
3235 AVX512VLVectorVTInfo _,
Craig Topper9eec2022018-04-05 18:38:45 +00003236 Predicate prd, SchedWrite SchedRR,
3237 SchedWrite SchedRM, bit NoRMPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003238 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003239 defm Z : avx512_load<opc, OpcodeStr, _.info512,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003240 _.info512.AlignedLdFrag, masked_load_aligned512,
Craig Topper9eec2022018-04-05 18:38:45 +00003241 SchedRR, SchedRM, NoRMPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003242
3243 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003244 defm Z256 : avx512_load<opc, OpcodeStr, _.info256,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003245 _.info256.AlignedLdFrag, masked_load_aligned256,
Craig Topper9eec2022018-04-05 18:38:45 +00003246 SchedRR, SchedRM, NoRMPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003247 defm Z128 : avx512_load<opc, OpcodeStr, _.info128,
Craig Topper21c8a8f2018-01-18 07:44:06 +00003248 _.info128.AlignedLdFrag, masked_load_aligned128,
Craig Topper9eec2022018-04-05 18:38:45 +00003249 SchedRR, SchedRM, NoRMPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003250 }
3251}
3252
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003253multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
3254 AVX512VLVectorVTInfo _,
Craig Topper9eec2022018-04-05 18:38:45 +00003255 Predicate prd, SchedWrite SchedRR,
3256 SchedWrite SchedRM, bit NoRMPattern = 0,
Craig Topperc9293492016-02-26 06:50:29 +00003257 SDPatternOperator SelectOprr = vselect> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003258 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003259 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Craig Topper9eec2022018-04-05 18:38:45 +00003260 masked_load_unaligned, SchedRR, SchedRM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003261 SelectOprr>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003262
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003263 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003264 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Craig Topper9eec2022018-04-05 18:38:45 +00003265 masked_load_unaligned, SchedRR, SchedRM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003266 SelectOprr>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003267 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Craig Topper9eec2022018-04-05 18:38:45 +00003268 masked_load_unaligned, SchedRR, SchedRM, NoRMPattern,
Craig Toppercb0e7492017-07-31 17:35:44 +00003269 SelectOprr>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003270 }
3271}
3272
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003273multiclass avx512_store<bits<8> opc, string OpcodeStr,
Simon Pilgrimdf052512017-12-06 17:59:26 +00003274 X86VectorVTInfo _, PatFrag st_frag, PatFrag mstore,
Craig Topper9eec2022018-04-05 18:38:45 +00003275 string Name, SchedWrite SchedRR, SchedWrite SchedMR,
3276 bit NoMRPattern = 0> {
Craig Topper99f6b622016-05-01 01:03:56 +00003277 let hasSideEffects = 0 in {
Igor Breger81b79de2015-11-19 07:43:43 +00003278 def rr_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
3279 OpcodeStr # ".s\t{$src, $dst|$dst, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003280 [], _.ExeDomain>, EVEX, FoldGenData<Name#rr>,
Craig Topper9eec2022018-04-05 18:38:45 +00003281 Sched<[SchedRR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003282 def rrk_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
3283 (ins _.KRCWM:$mask, _.RC:$src),
3284 OpcodeStr # ".s\t{$src, ${dst} {${mask}}|"#
3285 "${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003286 [], _.ExeDomain>, EVEX, EVEX_K,
Craig Topper9eec2022018-04-05 18:38:45 +00003287 FoldGenData<Name#rrk>, Sched<[SchedRR]>;
Igor Breger81b79de2015-11-19 07:43:43 +00003288 def rrkz_REV : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003289 (ins _.KRCWM:$mask, _.RC:$src),
Igor Breger81b79de2015-11-19 07:43:43 +00003290 OpcodeStr # ".s\t{$src, ${dst} {${mask}} {z}|" #
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003291 "${dst} {${mask}} {z}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003292 [], _.ExeDomain>, EVEX, EVEX_KZ,
Craig Topper9eec2022018-04-05 18:38:45 +00003293 FoldGenData<Name#rrkz>, Sched<[SchedRR]>;
Craig Topper99f6b622016-05-01 01:03:56 +00003294 }
Igor Breger81b79de2015-11-19 07:43:43 +00003295
Craig Topper2462a712017-08-01 15:31:24 +00003296 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003297 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003298 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Craig Topper2462a712017-08-01 15:31:24 +00003299 !if(NoMRPattern, [],
3300 [(st_frag (_.VT _.RC:$src), addr:$dst)]),
Simon Pilgrime9376b92018-04-12 19:59:35 +00003301 _.ExeDomain>, EVEX, Sched<[SchedMR]>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003302 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003303 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
3304 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00003305 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[SchedMR]>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00003306
3307 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
3308 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
3309 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00003310}
3311
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003312
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003313multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003314 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper9eec2022018-04-05 18:38:45 +00003315 string Name, SchedWrite SchedRR, SchedWrite SchedMR,
3316 bit NoMRPattern = 0> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003317 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003318 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
Craig Topper9eec2022018-04-05 18:38:45 +00003319 masked_store_unaligned, Name#Z, SchedRR, SchedMR,
3320 NoMRPattern>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003321 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003322 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
Craig Topper9eec2022018-04-05 18:38:45 +00003323 masked_store_unaligned, Name#Z256, SchedRR,
3324 SchedMR, NoMRPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003325 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
Craig Topper9eec2022018-04-05 18:38:45 +00003326 masked_store_unaligned, Name#Z128, SchedRR,
3327 SchedMR, NoMRPattern>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003328 }
3329}
3330
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003331multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003332 AVX512VLVectorVTInfo _, Predicate prd,
Craig Topper9eec2022018-04-05 18:38:45 +00003333 string Name, SchedWrite SchedRR,
3334 SchedWrite SchedMR, bit NoMRPattern = 0> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003335 let Predicates = [prd] in
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003336 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore,
Craig Topper9eec2022018-04-05 18:38:45 +00003337 masked_store_aligned512, Name#Z, SchedRR, SchedMR,
Craig Topper571231a2018-01-29 23:27:23 +00003338 NoMRPattern>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003339
3340 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003341 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore,
Craig Topper9eec2022018-04-05 18:38:45 +00003342 masked_store_aligned256, Name#Z256, SchedRR,
3343 SchedMR, NoMRPattern>, EVEX_V256;
Simon Pilgrim1f070c32018-04-12 22:57:34 +00003344 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
Craig Topper9eec2022018-04-05 18:38:45 +00003345 masked_store_aligned128, Name#Z128, SchedRR,
3346 SchedMR, NoMRPattern>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003347 }
3348}
3349
3350defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003351 HasAVX512, WriteFMove, WriteFLoad>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003352 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003353 HasAVX512, "VMOVAPS", WriteFMove,
3354 WriteFStore>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003355 PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003356
3357defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003358 HasAVX512, WriteFMove, WriteFLoad>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003359 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003360 HasAVX512, "VMOVAPD", WriteFMove,
3361 WriteFStore>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003362 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003363
Craig Topperc9293492016-02-26 06:50:29 +00003364defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper9eec2022018-04-05 18:38:45 +00003365 WriteFMove, WriteFLoad, 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003366 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512,
Craig Topper9eec2022018-04-05 18:38:45 +00003367 "VMOVUPS", WriteFMove, WriteFStore>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003368 PS, EVEX_CD8<32, CD8VF>;
3369
Craig Topper4e7b8882016-10-03 02:00:29 +00003370defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topper9eec2022018-04-05 18:38:45 +00003371 WriteFMove, WriteFLoad, 0, null_frag>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003372 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512,
Craig Topper9eec2022018-04-05 18:38:45 +00003373 "VMOVUPD", WriteFMove, WriteFStore>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003374 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003375
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003376defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003377 HasAVX512, WriteVecMove, WriteVecLoad,
3378 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003379 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003380 HasAVX512, "VMOVDQA32", WriteVecMove,
3381 WriteVecStore, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003382 PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003383
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003384defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003385 HasAVX512, WriteVecMove, WriteVecLoad>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003386 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003387 HasAVX512, "VMOVDQA64", WriteVecMove,
3388 WriteVecStore>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003389 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003390
Craig Topper9eec2022018-04-05 18:38:45 +00003391defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI,
3392 WriteVecMove, WriteVecLoad, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003393 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003394 HasBWI, "VMOVDQU8", WriteVecMove,
3395 WriteVecStore, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003396 XD, EVEX_CD8<8, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003397
Craig Topper9eec2022018-04-05 18:38:45 +00003398defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI,
3399 WriteVecMove, WriteVecLoad, 1>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003400 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003401 HasBWI, "VMOVDQU16", WriteVecMove,
3402 WriteVecStore, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003403 XD, VEX_W, EVEX_CD8<16, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003404
Craig Topperc9293492016-02-26 06:50:29 +00003405defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512,
Craig Topper9eec2022018-04-05 18:38:45 +00003406 WriteVecMove, WriteVecLoad, 1, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003407 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003408 HasAVX512, "VMOVDQU32", WriteVecMove,
3409 WriteVecStore, 1>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003410 XS, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003411
Craig Topperc9293492016-02-26 06:50:29 +00003412defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512,
Craig Topper9eec2022018-04-05 18:38:45 +00003413 WriteVecMove, WriteVecLoad, 0, null_frag>,
Elena Demikhovsky2689d782015-03-02 12:46:21 +00003414 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Craig Topper9eec2022018-04-05 18:38:45 +00003415 HasAVX512, "VMOVDQU64", WriteVecMove,
3416 WriteVecStore>,
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003417 XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00003418
Craig Topperd875d6b2016-09-29 06:07:09 +00003419// Special instructions to help with spilling when we don't have VLX. We need
3420// to load or store from a ZMM register instead. These are converted in
3421// expandPostRAPseudos.
Craig Toppereab23d32016-10-03 02:22:33 +00003422let isReMaterializable = 1, canFoldAsLoad = 1,
Craig Topperd875d6b2016-09-29 06:07:09 +00003423 isPseudo = 1, SchedRW = [WriteLoad], mayLoad = 1, hasSideEffects = 0 in {
3424def VMOVAPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003425 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003426def VMOVAPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003427 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003428def VMOVUPSZ128rm_NOVLX : I<0, Pseudo, (outs VR128X:$dst), (ins f128mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003429 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003430def VMOVUPSZ256rm_NOVLX : I<0, Pseudo, (outs VR256X:$dst), (ins f256mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003431 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003432}
3433
Simon Pilgrimdf052512017-12-06 17:59:26 +00003434let isPseudo = 1, SchedRW = [WriteStore], mayStore = 1, hasSideEffects = 0 in {
Craig Topperf3e671e2016-09-30 05:35:47 +00003435def VMOVAPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003436 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003437def VMOVAPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003438 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003439def VMOVUPSZ128mr_NOVLX : I<0, Pseudo, (outs), (ins f128mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003440 "", []>;
Craig Topperf3e671e2016-09-30 05:35:47 +00003441def VMOVUPSZ256mr_NOVLX : I<0, Pseudo, (outs), (ins f256mem:$dst, VR256X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003442 "", []>;
Craig Topperd875d6b2016-09-29 06:07:09 +00003443}
3444
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003445def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003446 (v8i64 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003447 (VMOVDQA64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003448 VK8), VR512:$src)>;
3449
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003450def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00003451 (v16i32 VR512:$src))),
Igor Breger7a000f52016-01-21 14:18:11 +00003452 (VMOVDQA32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003453
Craig Topper33c550c2016-05-22 00:39:30 +00003454// These patterns exist to prevent the above patterns from introducing a second
3455// mask inversion when one already exists.
3456def : Pat<(v8i64 (vselect (xor VK8:$mask, (v8i1 immAllOnesV)),
3457 (bc_v8i64 (v16i32 immAllZerosV)),
3458 (v8i64 VR512:$src))),
3459 (VMOVDQA64Zrrkz VK8:$mask, VR512:$src)>;
3460def : Pat<(v16i32 (vselect (xor VK16:$mask, (v16i1 immAllOnesV)),
3461 (v16i32 immAllZerosV),
3462 (v16i32 VR512:$src))),
3463 (VMOVDQA32Zrrkz VK16WM:$mask, VR512:$src)>;
3464
Craig Topperfc3ce492018-01-01 01:11:29 +00003465multiclass mask_move_lowering<string InstrStr, X86VectorVTInfo Narrow,
3466 X86VectorVTInfo Wide> {
3467 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3468 Narrow.RC:$src1, Narrow.RC:$src0)),
3469 (EXTRACT_SUBREG
3470 (Wide.VT
3471 (!cast<Instruction>(InstrStr#"rrk")
3472 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src0, Narrow.SubRegIdx)),
3473 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3474 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3475 Narrow.SubRegIdx)>;
3476
3477 def : Pat<(Narrow.VT (vselect (Narrow.KVT Narrow.KRCWM:$mask),
3478 Narrow.RC:$src1, Narrow.ImmAllZerosV)),
3479 (EXTRACT_SUBREG
3480 (Wide.VT
3481 (!cast<Instruction>(InstrStr#"rrkz")
3482 (COPY_TO_REGCLASS Narrow.KRCWM:$mask, Wide.KRCWM),
3483 (Wide.VT (INSERT_SUBREG (IMPLICIT_DEF), Narrow.RC:$src1, Narrow.SubRegIdx)))),
3484 Narrow.SubRegIdx)>;
3485}
3486
Craig Topper96ab6fd2017-01-09 04:19:34 +00003487// Patterns for handling v8i1 selects of 256-bit vectors when VLX isn't
3488// available. Use a 512-bit operation and extract.
3489let Predicates = [HasAVX512, NoVLX] in {
Craig Topperd58c1652018-01-07 18:20:37 +00003490 defm : mask_move_lowering<"VMOVAPSZ", v4f32x_info, v16f32_info>;
3491 defm : mask_move_lowering<"VMOVDQA32Z", v4i32x_info, v16i32_info>;
Craig Topperfc3ce492018-01-01 01:11:29 +00003492 defm : mask_move_lowering<"VMOVAPSZ", v8f32x_info, v16f32_info>;
3493 defm : mask_move_lowering<"VMOVDQA32Z", v8i32x_info, v16i32_info>;
Craig Topperd58c1652018-01-07 18:20:37 +00003494
3495 defm : mask_move_lowering<"VMOVAPDZ", v2f64x_info, v8f64_info>;
3496 defm : mask_move_lowering<"VMOVDQA64Z", v2i64x_info, v8i64_info>;
3497 defm : mask_move_lowering<"VMOVAPDZ", v4f64x_info, v8f64_info>;
3498 defm : mask_move_lowering<"VMOVDQA64Z", v4i64x_info, v8i64_info>;
Craig Topper96ab6fd2017-01-09 04:19:34 +00003499}
3500
Craig Toppere9fc0cd2018-01-14 02:05:51 +00003501let Predicates = [HasBWI, NoVLX] in {
3502 defm : mask_move_lowering<"VMOVDQU8Z", v16i8x_info, v64i8_info>;
3503 defm : mask_move_lowering<"VMOVDQU8Z", v32i8x_info, v64i8_info>;
3504
3505 defm : mask_move_lowering<"VMOVDQU16Z", v8i16x_info, v32i16_info>;
3506 defm : mask_move_lowering<"VMOVDQU16Z", v16i16x_info, v32i16_info>;
3507}
3508
Craig Topper2462a712017-08-01 15:31:24 +00003509let Predicates = [HasAVX512] in {
3510 // 512-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003511 def : Pat<(alignedstore (v16i32 VR512:$src), addr:$dst),
3512 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003513 def : Pat<(alignedstore (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003514 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003515 def : Pat<(alignedstore (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003516 (VMOVDQA64Zmr addr:$dst, VR512:$src)>;
3517 def : Pat<(store (v16i32 VR512:$src), addr:$dst),
3518 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003519 def : Pat<(store (v32i16 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003520 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003521 def : Pat<(store (v64i8 VR512:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003522 (VMOVDQU64Zmr addr:$dst, VR512:$src)>;
Craig Topper2462a712017-08-01 15:31:24 +00003523}
3524
3525let Predicates = [HasVLX] in {
3526 // 128-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003527 def : Pat<(alignedstore (v4i32 VR128X:$src), addr:$dst),
3528 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003529 def : Pat<(alignedstore (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003530 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003531 def : Pat<(alignedstore (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003532 (VMOVDQA64Z128mr addr:$dst, VR128X:$src)>;
3533 def : Pat<(store (v4i32 VR128X:$src), addr:$dst),
3534 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003535 def : Pat<(store (v8i16 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003536 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003537 def : Pat<(store (v16i8 VR128X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003538 (VMOVDQU64Z128mr addr:$dst, VR128X:$src)>;
Craig Topper14aa2662016-08-11 06:04:04 +00003539
Craig Topper2462a712017-08-01 15:31:24 +00003540 // 256-bit store.
Craig Topper571231a2018-01-29 23:27:23 +00003541 def : Pat<(alignedstore (v8i32 VR256X:$src), addr:$dst),
3542 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003543 def : Pat<(alignedstore (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003544 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
Craig Topperafa69ee2017-08-19 23:21:21 +00003545 def : Pat<(alignedstore (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003546 (VMOVDQA64Z256mr addr:$dst, VR256X:$src)>;
3547 def : Pat<(store (v8i32 VR256X:$src), addr:$dst),
3548 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003549 def : Pat<(store (v16i16 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003550 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper5ef13ba2016-12-26 07:26:07 +00003551 def : Pat<(store (v32i8 VR256X:$src), addr:$dst),
Craig Topper83b0a982018-01-18 07:44:09 +00003552 (VMOVDQU64Z256mr addr:$dst, VR256X:$src)>;
Craig Topper95bdabd2016-05-22 23:44:33 +00003553}
3554
Craig Topper80075a52017-08-27 19:03:36 +00003555multiclass masked_move_for_extract<string InstrStr, X86VectorVTInfo From,
3556 X86VectorVTInfo To, X86VectorVTInfo Cast> {
3557 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3558 (bitconvert
3559 (To.VT (extract_subvector
3560 (From.VT From.RC:$src), (iPTR 0)))),
3561 To.RC:$src0)),
3562 (Cast.VT (!cast<Instruction>(InstrStr#"rrk")
3563 Cast.RC:$src0, Cast.KRCWM:$mask,
3564 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3565
3566 def : Pat<(Cast.VT (vselect Cast.KRCWM:$mask,
3567 (bitconvert
3568 (To.VT (extract_subvector
3569 (From.VT From.RC:$src), (iPTR 0)))),
3570 Cast.ImmAllZerosV)),
3571 (Cast.VT (!cast<Instruction>(InstrStr#"rrkz")
3572 Cast.KRCWM:$mask,
3573 (EXTRACT_SUBREG From.RC:$src, To.SubRegIdx)))>;
3574}
3575
3576
Craig Topperd27386a2017-08-25 23:34:59 +00003577let Predicates = [HasVLX] in {
3578// A masked extract from the first 128-bits of a 256-bit vector can be
3579// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003580defm : masked_move_for_extract<"VMOVDQA64Z128", v4i64x_info, v2i64x_info, v2i64x_info>;
3581defm : masked_move_for_extract<"VMOVDQA64Z128", v8i32x_info, v4i32x_info, v2i64x_info>;
3582defm : masked_move_for_extract<"VMOVDQA64Z128", v16i16x_info, v8i16x_info, v2i64x_info>;
3583defm : masked_move_for_extract<"VMOVDQA64Z128", v32i8x_info, v16i8x_info, v2i64x_info>;
3584defm : masked_move_for_extract<"VMOVDQA32Z128", v4i64x_info, v2i64x_info, v4i32x_info>;
3585defm : masked_move_for_extract<"VMOVDQA32Z128", v8i32x_info, v4i32x_info, v4i32x_info>;
3586defm : masked_move_for_extract<"VMOVDQA32Z128", v16i16x_info, v8i16x_info, v4i32x_info>;
3587defm : masked_move_for_extract<"VMOVDQA32Z128", v32i8x_info, v16i8x_info, v4i32x_info>;
3588defm : masked_move_for_extract<"VMOVAPDZ128", v4f64x_info, v2f64x_info, v2f64x_info>;
3589defm : masked_move_for_extract<"VMOVAPDZ128", v8f32x_info, v4f32x_info, v2f64x_info>;
3590defm : masked_move_for_extract<"VMOVAPSZ128", v4f64x_info, v2f64x_info, v4f32x_info>;
3591defm : masked_move_for_extract<"VMOVAPSZ128", v8f32x_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003592
3593// A masked extract from the first 128-bits of a 512-bit vector can be
3594// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003595defm : masked_move_for_extract<"VMOVDQA64Z128", v8i64_info, v2i64x_info, v2i64x_info>;
3596defm : masked_move_for_extract<"VMOVDQA64Z128", v16i32_info, v4i32x_info, v2i64x_info>;
3597defm : masked_move_for_extract<"VMOVDQA64Z128", v32i16_info, v8i16x_info, v2i64x_info>;
3598defm : masked_move_for_extract<"VMOVDQA64Z128", v64i8_info, v16i8x_info, v2i64x_info>;
3599defm : masked_move_for_extract<"VMOVDQA32Z128", v8i64_info, v2i64x_info, v4i32x_info>;
3600defm : masked_move_for_extract<"VMOVDQA32Z128", v16i32_info, v4i32x_info, v4i32x_info>;
3601defm : masked_move_for_extract<"VMOVDQA32Z128", v32i16_info, v8i16x_info, v4i32x_info>;
3602defm : masked_move_for_extract<"VMOVDQA32Z128", v64i8_info, v16i8x_info, v4i32x_info>;
3603defm : masked_move_for_extract<"VMOVAPDZ128", v8f64_info, v2f64x_info, v2f64x_info>;
3604defm : masked_move_for_extract<"VMOVAPDZ128", v16f32_info, v4f32x_info, v2f64x_info>;
3605defm : masked_move_for_extract<"VMOVAPSZ128", v8f64_info, v2f64x_info, v4f32x_info>;
3606defm : masked_move_for_extract<"VMOVAPSZ128", v16f32_info, v4f32x_info, v4f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003607
3608// A masked extract from the first 256-bits of a 512-bit vector can be
3609// implemented with masked move.
Craig Topper80075a52017-08-27 19:03:36 +00003610defm : masked_move_for_extract<"VMOVDQA64Z256", v8i64_info, v4i64x_info, v4i64x_info>;
3611defm : masked_move_for_extract<"VMOVDQA64Z256", v16i32_info, v8i32x_info, v4i64x_info>;
3612defm : masked_move_for_extract<"VMOVDQA64Z256", v32i16_info, v16i16x_info, v4i64x_info>;
3613defm : masked_move_for_extract<"VMOVDQA64Z256", v64i8_info, v32i8x_info, v4i64x_info>;
3614defm : masked_move_for_extract<"VMOVDQA32Z256", v8i64_info, v4i64x_info, v8i32x_info>;
3615defm : masked_move_for_extract<"VMOVDQA32Z256", v16i32_info, v8i32x_info, v8i32x_info>;
3616defm : masked_move_for_extract<"VMOVDQA32Z256", v32i16_info, v16i16x_info, v8i32x_info>;
3617defm : masked_move_for_extract<"VMOVDQA32Z256", v64i8_info, v32i8x_info, v8i32x_info>;
3618defm : masked_move_for_extract<"VMOVAPDZ256", v8f64_info, v4f64x_info, v4f64x_info>;
3619defm : masked_move_for_extract<"VMOVAPDZ256", v16f32_info, v8f32x_info, v4f64x_info>;
3620defm : masked_move_for_extract<"VMOVAPSZ256", v8f64_info, v4f64x_info, v8f32x_info>;
3621defm : masked_move_for_extract<"VMOVAPSZ256", v16f32_info, v8f32x_info, v8f32x_info>;
Craig Topperd27386a2017-08-25 23:34:59 +00003622}
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003623
3624// Move Int Doubleword to Packed Double Int
3625//
3626let ExeDomain = SSEPackedInt in {
3627def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
3628 "vmovd\t{$src, $dst|$dst, $src}",
3629 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003630 (v4i32 (scalar_to_vector GR32:$src)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003631 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003632def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003633 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003634 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003635 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>,
3636 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003637def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003638 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003639 [(set VR128X:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +00003640 (v2i64 (scalar_to_vector GR64:$src)))]>,
3641 EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperc648c9b2015-12-28 06:11:42 +00003642let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayLoad = 1 in
3643def VMOV64toPQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
3644 (ins i64mem:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003645 "vmovq\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003646 EVEX, VEX_W, EVEX_CD8<64, CD8VT1>, Sched<[WriteLoad]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00003647let isCodeGenOnly = 1 in {
Craig Topperaf88afb2015-12-28 06:11:45 +00003648def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003649 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003650 [(set FR64X:$dst, (bitconvert GR64:$src))]>,
3651 EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper5971b542017-02-12 18:47:44 +00003652def VMOV64toSDZrm : AVX512XSI<0x7E, MRMSrcMem, (outs FR64X:$dst), (ins i64mem:$src),
3653 "vmovq\t{$src, $dst|$dst, $src}",
3654 [(set FR64X:$dst, (bitconvert (loadi64 addr:$src)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003655 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteLoad]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003656def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003657 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003658 [(set GR64:$dst, (bitconvert FR64X:$src))]>,
3659 EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topperaf88afb2015-12-28 06:11:45 +00003660def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003661 "vmovq\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003662 [(store (i64 (bitconvert FR64X:$src)), addr:$dst)]>,
3663 EVEX, VEX_W, Sched<[WriteStore]>,
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003664 EVEX_CD8<64, CD8VT1>;
3665}
3666} // ExeDomain = SSEPackedInt
3667
3668// Move Int Doubleword to Single Scalar
3669//
3670let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3671def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
3672 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003673 [(set FR32X:$dst, (bitconvert GR32:$src))]>,
3674 EVEX, Sched<[WriteMove]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003675
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003676def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003677 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003678 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))]>,
3679 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003680} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3681
3682// Move doubleword from xmm register to r/m32
3683//
3684let ExeDomain = SSEPackedInt in {
3685def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
3686 "vmovd\t{$src, $dst|$dst, $src}",
3687 [(set GR32:$dst, (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003688 (iPTR 0)))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003689 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003690def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003691 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003692 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003693 [(store (i32 (extractelt (v4i32 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003694 (iPTR 0))), addr:$dst)]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003695 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003696} // ExeDomain = SSEPackedInt
3697
3698// Move quadword from xmm1 register to r/m64
3699//
3700let ExeDomain = SSEPackedInt in {
3701def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
3702 "vmovq\t{$src, $dst|$dst, $src}",
3703 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003704 (iPTR 0)))]>,
3705 PD, EVEX, VEX_W, Sched<[WriteMove]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003706 Requires<[HasAVX512, In64BitMode]>;
3707
Craig Topperc648c9b2015-12-28 06:11:42 +00003708let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0, mayStore = 1 in
3709def VMOVPQIto64Zmr : I<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003710 "vmovq\t{$src, $dst|$dst, $src}", []>, PD,
3711 EVEX, VEX_W, Sched<[WriteStore]>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003712 Requires<[HasAVX512, In64BitMode]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003713
Craig Topperc648c9b2015-12-28 06:11:42 +00003714def VMOVPQI2QIZmr : I<0xD6, MRMDestMem, (outs),
3715 (ins i64mem:$dst, VR128X:$src),
3716 "vmovq\t{$src, $dst|$dst, $src}",
3717 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003718 addr:$dst)]>,
Craig Topper401675c2015-12-28 06:32:47 +00003719 EVEX, PD, VEX_W, EVEX_CD8<64, CD8VT1>,
Craig Topperc648c9b2015-12-28 06:11:42 +00003720 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
3721
3722let hasSideEffects = 0 in
3723def VMOVPQI2QIZrr : AVX512BI<0xD6, MRMDestReg, (outs VR128X:$dst),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003724 (ins VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003725 "vmovq.s\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00003726 EVEX, VEX_W, Sched<[SchedWriteVecLogic.XMM]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003727} // ExeDomain = SSEPackedInt
3728
3729// Move Scalar Single to Double Int
3730//
3731let ExeDomain = SSEPackedInt, isCodeGenOnly = 1 in {
3732def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
3733 (ins FR32X:$src),
3734 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003735 [(set GR32:$dst, (bitconvert FR32X:$src))]>,
3736 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00003737def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003738 (ins i32mem:$dst, FR32X:$src),
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003739 "vmovd\t{$src, $dst|$dst, $src}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003740 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)]>,
3741 EVEX, EVEX_CD8<32, CD8VT1>, Sched<[WriteStore]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003742} // ExeDomain = SSEPackedInt, isCodeGenOnly = 1
3743
3744// Move Quadword Int to Packed Quadword Int
3745//
3746let ExeDomain = SSEPackedInt in {
3747def VMOVQI2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
3748 (ins i64mem:$src),
3749 "vmovq\t{$src, $dst|$dst, $src}",
3750 [(set VR128X:$dst,
3751 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003752 EVEX, VEX_W, EVEX_CD8<8, CD8VT8>, Sched<[WriteLoad]>;
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003753} // ExeDomain = SSEPackedInt
3754
Craig Topper29476ab2018-01-05 21:57:23 +00003755// Allow "vmovd" but print "vmovq".
3756def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3757 (VMOV64toPQIZrr VR128X:$dst, GR64:$src), 0>;
3758def : InstAlias<"vmovd\t{$src, $dst|$dst, $src}",
3759 (VMOVPQIto64Zrr GR64:$dst, VR128X:$src), 0>;
3760
Simon Pilgrimb2a80952017-01-08 16:45:39 +00003761//===----------------------------------------------------------------------===//
3762// AVX-512 MOVSS, MOVSD
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003763//===----------------------------------------------------------------------===//
3764
Craig Topperc7de3a12016-07-29 02:49:08 +00003765multiclass avx512_move_scalar<string asm, SDNode OpNode,
Asaf Badouh41ecf462015-12-06 13:26:56 +00003766 X86VectorVTInfo _> {
Craig Topperc7de3a12016-07-29 02:49:08 +00003767 def rr : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003768 (ins _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003769 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6fb55712017-10-04 17:20:12 +00003770 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, _.RC:$src2)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003771 _.ExeDomain>, EVEX_4V, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003772 def rrkz : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003773 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003774 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}} {z}|",
3775 "$dst {${mask}} {z}, $src1, $src2}"),
3776 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003777 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003778 _.ImmAllZerosV)))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003779 _.ExeDomain>, EVEX_4V, EVEX_KZ, Sched<[SchedWriteFShuffle.XMM]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003780 let Constraints = "$src0 = $dst" in
3781 def rrk : AVX512PI<0x10, MRMSrcReg, (outs _.RC:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003782 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Craig Topperc7de3a12016-07-29 02:49:08 +00003783 !strconcat(asm, "\t{$src2, $src1, $dst {${mask}}|",
3784 "$dst {${mask}}, $src1, $src2}"),
3785 [(set _.RC:$dst, (_.VT (X86selects _.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003786 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Craig Topperc7de3a12016-07-29 02:49:08 +00003787 (_.VT _.RC:$src0))))],
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003788 _.ExeDomain>, EVEX_4V, EVEX_K, Sched<[SchedWriteFShuffle.XMM]>;
Craig Toppere4f868e2016-07-29 06:06:04 +00003789 let canFoldAsLoad = 1, isReMaterializable = 1 in
Craig Topperc7de3a12016-07-29 02:49:08 +00003790 def rm : AVX512PI<0x10, MRMSrcMem, (outs _.FRC:$dst), (ins _.ScalarMemOp:$src),
3791 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
3792 [(set _.FRC:$dst, (_.ScalarLdFrag addr:$src))],
Simon Pilgrim577ae242018-04-12 19:25:07 +00003793 _.ExeDomain>, EVEX, Sched<[WriteLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003794 let mayLoad = 1, hasSideEffects = 0 in {
3795 let Constraints = "$src0 = $dst" in
3796 def rmk : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3797 (ins _.RC:$src0, _.KRCWM:$mask, _.ScalarMemOp:$src),
3798 !strconcat(asm, "\t{$src, $dst {${mask}}|",
3799 "$dst {${mask}}, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003800 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteLoad]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003801 def rmkz : AVX512PI<0x10, MRMSrcMem, (outs _.RC:$dst),
3802 (ins _.KRCWM:$mask, _.ScalarMemOp:$src),
3803 !strconcat(asm, "\t{$src, $dst {${mask}} {z}|",
3804 "$dst {${mask}} {z}, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003805 [], _.ExeDomain>, EVEX, EVEX_KZ, Sched<[WriteLoad]>;
Asaf Badouh41ecf462015-12-06 13:26:56 +00003806 }
Craig Toppere1cac152016-06-07 07:27:54 +00003807 def mr: AVX512PI<0x11, MRMDestMem, (outs), (ins _.ScalarMemOp:$dst, _.FRC:$src),
3808 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003809 [(store _.FRC:$src, addr:$dst)], _.ExeDomain>,
Simon Pilgrim75673942017-12-06 11:23:13 +00003810 EVEX, Sched<[WriteStore]>;
Craig Topperc7de3a12016-07-29 02:49:08 +00003811 let mayStore = 1, hasSideEffects = 0 in
Craig Toppere1cac152016-06-07 07:27:54 +00003812 def mrk: AVX512PI<0x11, MRMDestMem, (outs),
3813 (ins _.ScalarMemOp:$dst, VK1WM:$mask, _.FRC:$src),
3814 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00003815 [], _.ExeDomain>, EVEX, EVEX_K, Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003816}
3817
Asaf Badouh41ecf462015-12-06 13:26:56 +00003818defm VMOVSSZ : avx512_move_scalar<"vmovss", X86Movss, f32x_info>,
3819 VEX_LIG, XS, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003820
Asaf Badouh41ecf462015-12-06 13:26:56 +00003821defm VMOVSDZ : avx512_move_scalar<"vmovsd", X86Movsd, f64x_info>,
3822 VEX_LIG, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003823
Ayman Musa46af8f92016-11-13 14:29:32 +00003824
3825multiclass avx512_move_scalar_lowering<string InstrStr, SDNode OpNode,
3826 PatLeaf ZeroFP, X86VectorVTInfo _> {
3827
3828def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003829 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00003830 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00003831 (_.EltVT _.FRC:$src1),
3832 (_.EltVT _.FRC:$src2))))))),
Craig Topper00230602017-10-01 23:53:50 +00003833 (!cast<Instruction>(InstrStr#rrk)
3834 (COPY_TO_REGCLASS _.FRC:$src2, _.RC),
Craig Topper7bcac492018-02-24 00:15:05 +00003835 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003836 (_.VT _.RC:$src0),
3837 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003838
3839def : Pat<(_.VT (OpNode _.RC:$src0,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003840 (_.VT (scalar_to_vector
Craig Topper7bcac492018-02-24 00:15:05 +00003841 (_.EltVT (X86selects VK1WM:$mask,
Ayman Musa46af8f92016-11-13 14:29:32 +00003842 (_.EltVT _.FRC:$src1),
3843 (_.EltVT ZeroFP))))))),
Craig Topper00230602017-10-01 23:53:50 +00003844 (!cast<Instruction>(InstrStr#rrkz)
Craig Topper7bcac492018-02-24 00:15:05 +00003845 VK1WM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003846 (_.VT _.RC:$src0),
3847 (COPY_TO_REGCLASS _.FRC:$src1, _.RC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003848}
3849
3850multiclass avx512_store_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3851 dag Mask, RegisterClass MaskRC> {
3852
3853def : Pat<(masked_store addr:$dst, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003854 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003855 (_.info128.VT _.info128.RC:$src),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003856 (iPTR 0)))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003857 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003858 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003859 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003860
3861}
3862
Craig Topper058f2f62017-03-28 16:35:29 +00003863multiclass avx512_store_scalar_lowering_subreg<string InstrStr,
3864 AVX512VLVectorVTInfo _,
3865 dag Mask, RegisterClass MaskRC,
3866 SubRegIndex subreg> {
3867
3868def : Pat<(masked_store addr:$dst, Mask,
3869 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003870 (_.info128.VT _.info128.RC:$src),
Craig Topper058f2f62017-03-28 16:35:29 +00003871 (iPTR 0)))),
3872 (!cast<Instruction>(InstrStr#mrk) addr:$dst,
Guy Blank548e22a2017-05-19 12:35:15 +00003873 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003874 (COPY_TO_REGCLASS _.info128.RC:$src, _.info128.FRC))>;
3875
3876}
3877
Ayman Musa46af8f92016-11-13 14:29:32 +00003878multiclass avx512_load_scalar_lowering<string InstrStr, AVX512VLVectorVTInfo _,
3879 dag Mask, RegisterClass MaskRC> {
3880
3881def : Pat<(_.info128.VT (extract_subvector
3882 (_.info512.VT (masked_load addr:$srcAddr, Mask,
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003883 (_.info512.VT (bitconvert
Ayman Musa46af8f92016-11-13 14:29:32 +00003884 (v16i32 immAllZerosV))))),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003885 (iPTR 0))),
Simon Pilgrim3f10e992016-11-20 14:05:23 +00003886 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003887 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003888 addr:$srcAddr)>;
3889
3890def : Pat<(_.info128.VT (extract_subvector
3891 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3892 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003893 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper7a5ee1c2017-03-14 06:40:04 +00003894 (iPTR 0))))),
3895 (iPTR 0))),
Ayman Musa46af8f92016-11-13 14:29:32 +00003896 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003897 (COPY_TO_REGCLASS MaskRC:$mask, VK1WM),
Ayman Musa46af8f92016-11-13 14:29:32 +00003898 addr:$srcAddr)>;
3899
3900}
3901
Craig Topper058f2f62017-03-28 16:35:29 +00003902multiclass avx512_load_scalar_lowering_subreg<string InstrStr,
3903 AVX512VLVectorVTInfo _,
3904 dag Mask, RegisterClass MaskRC,
3905 SubRegIndex subreg> {
3906
3907def : Pat<(_.info128.VT (extract_subvector
3908 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3909 (_.info512.VT (bitconvert
3910 (v16i32 immAllZerosV))))),
3911 (iPTR 0))),
3912 (!cast<Instruction>(InstrStr#rmkz)
Guy Blank548e22a2017-05-19 12:35:15 +00003913 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003914 addr:$srcAddr)>;
3915
3916def : Pat<(_.info128.VT (extract_subvector
3917 (_.info512.VT (masked_load addr:$srcAddr, Mask,
3918 (_.info512.VT (insert_subvector undef,
Craig Toppercc060e92018-03-13 22:05:25 +00003919 (_.info128.VT (X86vzmovl _.info128.RC:$src)),
Craig Topper058f2f62017-03-28 16:35:29 +00003920 (iPTR 0))))),
3921 (iPTR 0))),
3922 (!cast<Instruction>(InstrStr#rmk) _.info128.RC:$src,
Guy Blank548e22a2017-05-19 12:35:15 +00003923 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), MaskRC:$mask, subreg)), VK1WM),
Craig Topper058f2f62017-03-28 16:35:29 +00003924 addr:$srcAddr)>;
3925
3926}
3927
Ayman Musa46af8f92016-11-13 14:29:32 +00003928defm : avx512_move_scalar_lowering<"VMOVSSZ", X86Movss, fp32imm0, v4f32x_info>;
3929defm : avx512_move_scalar_lowering<"VMOVSDZ", X86Movsd, fp64imm0, v2f64x_info>;
3930
3931defm : avx512_store_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3932 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003933defm : avx512_store_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3934 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3935defm : avx512_store_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3936 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003937
3938defm : avx512_load_scalar_lowering<"VMOVSSZ", avx512vl_f32_info,
3939 (v16i1 (bitconvert (i16 (trunc (and GR32:$mask, (i32 1)))))), GR32>;
Craig Topper058f2f62017-03-28 16:35:29 +00003940defm : avx512_load_scalar_lowering_subreg<"VMOVSSZ", avx512vl_f32_info,
3941 (v16i1 (bitconvert (i16 (and GR16:$mask, (i16 1))))), GR16, sub_16bit>;
3942defm : avx512_load_scalar_lowering_subreg<"VMOVSDZ", avx512vl_f64_info,
3943 (v8i1 (bitconvert (i8 (and GR8:$mask, (i8 1))))), GR8, sub_8bit>;
Ayman Musa46af8f92016-11-13 14:29:32 +00003944
Craig Topper61d6ddb2018-02-23 20:13:42 +00003945def : Pat<(f32 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00003946 (f32 FR32X:$src1), (f32 FR32X:$src2))),
3947 (COPY_TO_REGCLASS
3948 (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
3949 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3950 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003951 (v4f32 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR32X:$src1, VR128X)),
3952 FR32X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003953
Craig Topper74ed0872016-05-18 06:55:59 +00003954def : Pat<(f32 (X86selects VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003955 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003956 VK1WM:$mask, (v4f32 (IMPLICIT_DEF)),
3957 (COPY_TO_REGCLASS FR32X:$src1, VR128X)), FR32X)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00003958
Craig Topper61d6ddb2018-02-23 20:13:42 +00003959def : Pat<(f64 (X86selects (scalar_to_vector GR8:$mask),
Guy Blankb169d56d2017-07-31 08:26:14 +00003960 (f64 FR64X:$src1), (f64 FR64X:$src2))),
3961 (COPY_TO_REGCLASS
3962 (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
3963 (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF),
3964 GR8:$mask, sub_8bit)), VK1WM),
Craig Topper6fb55712017-10-04 17:20:12 +00003965 (v2f64 (IMPLICIT_DEF)), (COPY_TO_REGCLASS FR64X:$src1, VR128X)),
3966 FR64X)>;
Guy Blankb169d56d2017-07-31 08:26:14 +00003967
Craig Topper74ed0872016-05-18 06:55:59 +00003968def : Pat<(f64 (X86selects VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
Craig Topperc7de3a12016-07-29 02:49:08 +00003969 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
Craig Topper6fb55712017-10-04 17:20:12 +00003970 VK1WM:$mask, (v2f64 (IMPLICIT_DEF)),
3971 (COPY_TO_REGCLASS FR64X:$src1, VR128X)), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003972
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003973def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
Guy Blank548e22a2017-05-19 12:35:15 +00003974 (VMOVSSZmrk addr:$dst, (COPY_TO_REGCLASS (i32 (INSERT_SUBREG (IMPLICIT_DEF), GR8:$mask, sub_8bit)), VK1WM),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00003975 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
3976
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003977let hasSideEffects = 0 in {
Simon Pilgrim64fff142017-07-16 18:37:23 +00003978 def VMOVSSZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003979 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003980 "vmovss.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003981 []>, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003982 FoldGenData<"VMOVSSZrr">,
3983 Sched<[SchedWriteFShuffle.XMM]>;
Igor Breger4424aaa2015-11-19 07:58:33 +00003984
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003985let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00003986 def VMOVSSZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
3987 (ins f32x_info.RC:$src0, f32x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00003988 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003989 "vmovss.s\t{$src2, $src1, $dst {${mask}}|"#
3990 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003991 []>, EVEX_K, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00003992 FoldGenData<"VMOVSSZrrk">,
3993 Sched<[SchedWriteFShuffle.XMM]>;
Simon Pilgrim64fff142017-07-16 18:37:23 +00003994
3995 def VMOVSSZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00003996 (ins f32x_info.KRCWM:$mask, VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00003997 "vmovss.s\t{$src2, $src1, $dst {${mask}} {z}|"#
3998 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00003999 []>, EVEX_KZ, XS, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004000 FoldGenData<"VMOVSSZrrkz">,
4001 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004002
Simon Pilgrim64fff142017-07-16 18:37:23 +00004003 def VMOVSDZrr_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
Craig Topper6fb55712017-10-04 17:20:12 +00004004 (ins VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004005 "vmovsd.s\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004006 []>, XD, EVEX_4V, VEX_LIG, VEX_W,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004007 FoldGenData<"VMOVSDZrr">,
4008 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004009
4010let Constraints = "$src0 = $dst" in
Simon Pilgrim64fff142017-07-16 18:37:23 +00004011 def VMOVSDZrrk_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4012 (ins f64x_info.RC:$src0, f64x_info.KRCWM:$mask,
Craig Topper6fb55712017-10-04 17:20:12 +00004013 VR128X:$src1, VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004014 "vmovsd.s\t{$src2, $src1, $dst {${mask}}|"#
4015 "$dst {${mask}}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004016 []>, EVEX_K, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004017 VEX_W, FoldGenData<"VMOVSDZrrk">,
4018 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004019
Simon Pilgrim64fff142017-07-16 18:37:23 +00004020 def VMOVSDZrrkz_REV: AVX512<0x11, MRMDestReg, (outs VR128X:$dst),
4021 (ins f64x_info.KRCWM:$mask, VR128X:$src1,
Craig Topper6fb55712017-10-04 17:20:12 +00004022 VR128X:$src2),
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004023 "vmovsd.s\t{$src2, $src1, $dst {${mask}} {z}|"#
4024 "$dst {${mask}} {z}, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00004025 []>, EVEX_KZ, XD, EVEX_4V, VEX_LIG,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00004026 VEX_W, FoldGenData<"VMOVSDZrrkz">,
4027 Sched<[SchedWriteFShuffle.XMM]>;
Ayman Musa0b4f97d2017-05-28 12:39:37 +00004028}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004029
4030let Predicates = [HasAVX512] in {
4031 let AddedComplexity = 15 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004032 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004033 (VMOVSSZrr (v4f32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004034 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
Craig Topper6fb55712017-10-04 17:20:12 +00004035 (VMOVSSZrr (v4i32 (AVX512_128_SET0)), VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004036 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
Craig Topper6fb55712017-10-04 17:20:12 +00004037 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
4038 (COPY_TO_REGCLASS FR64X:$src, VR128))>;
Craig Topper3f8126e2016-08-13 05:43:20 +00004039 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004040
4041 // Move low f32 and clear high bits.
4042 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
4043 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004044 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004045 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
4046 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
4047 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004048 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004049 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004050 def : Pat<(v16f32 (X86vzmovl (v16f32 VR512:$src))),
4051 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004052 (VMOVSSZrr (v4f32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004053 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm)), sub_xmm)>;
4054 def : Pat<(v16i32 (X86vzmovl (v16i32 VR512:$src))),
4055 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004056 (VMOVSSZrr (v4i32 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004057 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058
4059 let AddedComplexity = 20 in {
4060 // MOVSSrm zeros the high parts of the register; represent this
4061 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4062 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
4063 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4064 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
4065 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
4066 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
4067 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004068 def : Pat<(v4f32 (X86vzload addr:$src)),
4069 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004070
4071 // MOVSDrm zeros the high parts of the register; represent this
4072 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
4073 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
4074 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4075 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
4076 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4077 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
4078 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4079 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
4080 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4081 def : Pat<(v2f64 (X86vzload addr:$src)),
4082 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
4083
4084 // Represent the same patterns above but in the form they appear for
4085 // 256-bit types
4086 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4087 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004088 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004089 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
4090 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4091 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004092 def : Pat<(v8f32 (X86vzload addr:$src)),
4093 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004094 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
4095 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4096 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004097 def : Pat<(v4f64 (X86vzload addr:$src)),
4098 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004099
4100 // Represent the same patterns above but in the form they appear for
4101 // 512-bit types
4102 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4103 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
4104 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
4105 def : Pat<(v16f32 (X86vzmovl (insert_subvector undef,
4106 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
4107 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004108 def : Pat<(v16f32 (X86vzload addr:$src)),
4109 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
Simon Pilgrim6788f332016-02-04 16:12:56 +00004110 def : Pat<(v8f64 (X86vzmovl (insert_subvector undef,
4111 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
4112 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Simon Pilgrim7823fd22016-02-04 19:27:51 +00004113 def : Pat<(v8f64 (X86vzload addr:$src)),
4114 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004115 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004116 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4117 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00004118 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004119
4120 // Move low f64 and clear high bits.
4121 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
4122 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004123 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004124 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004125 def : Pat<(v8f64 (X86vzmovl (v8f64 VR512:$src))),
4126 (SUBREG_TO_REG (i32 0),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004127 (VMOVSDZrr (v2f64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004128 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004129
4130 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004131 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004132 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
Craig Topper600685d2016-08-13 05:33:12 +00004133 def : Pat<(v8i64 (X86vzmovl (v8i64 VR512:$src))),
Craig Topper09b7e0f2017-01-14 07:29:24 +00004134 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (AVX512_128_SET0)),
Craig Topper600685d2016-08-13 05:33:12 +00004135 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm)), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004136
4137 // Extract and store.
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +00004138 def : Pat<(store (f32 (extractelt (v4f32 VR128X:$src), (iPTR 0))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004139 addr:$dst),
4140 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004141
4142 // Shuffle with VMOVSS
4143 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004144 (VMOVSSZrr (v4i32 VR128X:$src1), VR128X:$src2)>;
4145
4146 def : Pat<(v4f32 (X86Movss VR128X:$src1, (scalar_to_vector FR32X:$src2))),
4147 (VMOVSSZrr VR128X:$src1,
4148 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004149
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004150 // Shuffle with VMOVSD
4151 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004152 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
4153
4154 def : Pat<(v2f64 (X86Movsd VR128X:$src1, (scalar_to_vector FR64X:$src2))),
4155 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004156
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004157 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004158 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004159 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
Craig Topper6fb55712017-10-04 17:20:12 +00004160 (VMOVSDZrr VR128X:$src1, VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004161}
4162
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004163let ExeDomain = SSEPackedInt, SchedRW = [SchedWriteVecLogic.XMM] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004164let AddedComplexity = 15 in
4165def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
4166 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004167 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00004168 [(set VR128X:$dst, (v2i64 (X86vzmovl
Simon Pilgrim577ae242018-04-12 19:25:07 +00004169 (v2i64 VR128X:$src))))]>,
4170 EVEX, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00004171}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004172
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004173let Predicates = [HasAVX512] in {
Craig Topperde549852016-05-22 06:09:34 +00004174 let AddedComplexity = 15 in {
4175 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
4176 (VMOVDI2PDIZrr GR32:$src)>;
4177
4178 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
4179 (VMOV64toPQIZrr GR64:$src)>;
4180
4181 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
4182 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4183 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004184
4185 def : Pat<(v8i64 (X86vzmovl (insert_subvector undef,
4186 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
4187 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
Craig Topperde549852016-05-22 06:09:34 +00004188 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004189 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
4190 let AddedComplexity = 20 in {
Simon Pilgrima4c350f2017-02-17 20:43:32 +00004191 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector (zextloadi64i32 addr:$src))))),
4192 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004193 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
4194 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004195 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
4196 (VMOVDI2PDIZrm addr:$src)>;
4197 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
4198 (VMOVDI2PDIZrm addr:$src)>;
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004199 def : Pat<(v4i32 (X86vzload addr:$src)),
4200 (VMOVDI2PDIZrm addr:$src)>;
4201 def : Pat<(v8i32 (X86vzload addr:$src)),
4202 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004203 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004204 (VMOVQI2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004205 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004206 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00004207 def : Pat<(v2i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004208 (VMOVQI2PQIZrm addr:$src)>;
Craig Topperde549852016-05-22 06:09:34 +00004209 def : Pat<(v4i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004210 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004211 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00004212
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004213 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
4214 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
4215 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4216 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
Craig Topperf4442312016-08-07 21:52:59 +00004217 def : Pat<(v16i32 (X86vzmovl (insert_subvector undef,
4218 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
4219 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
4220
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004221 // Use regular 128-bit instructions to match 512-bit scalar_to_vec+zext.
Simon Pilgrim6392b8d2016-08-24 10:46:40 +00004222 def : Pat<(v16i32 (X86vzload addr:$src)),
4223 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004224 def : Pat<(v8i64 (X86vzload addr:$src)),
Craig Topper3dcf45f2016-11-22 05:31:43 +00004225 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004226}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004227//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00004228// AVX-512 - Non-temporals
4229//===----------------------------------------------------------------------===//
Craig Topper9eec2022018-04-05 18:38:45 +00004230let SchedRW = [WriteVecLoad] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004231 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
4232 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004233 [], SSEPackedInt>, EVEX, T8PD, EVEX_V512,
Robert Khasanoved882972014-08-13 10:46:00 +00004234 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004235
Craig Topper2f90c1f2016-06-07 07:27:57 +00004236 let Predicates = [HasVLX] in {
Robert Khasanoved882972014-08-13 10:46:00 +00004237 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004238 (ins i256mem:$src),
4239 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004240 [], SSEPackedInt>, EVEX, T8PD, EVEX_V256,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004241 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00004242
Robert Khasanoved882972014-08-13 10:46:00 +00004243 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
Craig Topper2f90c1f2016-06-07 07:27:57 +00004244 (ins i128mem:$src),
4245 "vmovntdqa\t{$src, $dst|$dst, $src}",
Simon Pilgrim5a22eaa2017-04-14 15:05:35 +00004246 [], SSEPackedInt>, EVEX, T8PD, EVEX_V128,
Craig Topper2f90c1f2016-06-07 07:27:57 +00004247 EVEX_CD8<64, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004248 }
Adam Nemetefd07852014-06-18 16:51:10 +00004249}
4250
Igor Bregerd3341f52016-01-20 13:11:47 +00004251multiclass avx512_movnt<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim8904a862018-04-12 14:31:42 +00004252 PatFrag st_frag = alignednontemporalstore> {
Craig Topper9eec2022018-04-05 18:38:45 +00004253 let SchedRW = [WriteVecStore], AddedComplexity = 400 in
Igor Bregerd3341f52016-01-20 13:11:47 +00004254 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanoved882972014-08-13 10:46:00 +00004255 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Igor Bregerd3341f52016-01-20 13:11:47 +00004256 [(st_frag (_.VT _.RC:$src), addr:$dst)],
Simon Pilgrim8904a862018-04-12 14:31:42 +00004257 _.ExeDomain>, EVEX, EVEX_CD8<_.EltSize, CD8VF>;
Robert Khasanoved882972014-08-13 10:46:00 +00004258}
4259
Igor Bregerd3341f52016-01-20 13:11:47 +00004260multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr,
4261 AVX512VLVectorVTInfo VTInfo> {
4262 let Predicates = [HasAVX512] in
4263 defm Z : avx512_movnt<opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Robert Khasanoved882972014-08-13 10:46:00 +00004264
Igor Bregerd3341f52016-01-20 13:11:47 +00004265 let Predicates = [HasAVX512, HasVLX] in {
4266 defm Z256 : avx512_movnt<opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
4267 defm Z128 : avx512_movnt<opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
Robert Khasanoved882972014-08-13 10:46:00 +00004268 }
4269}
4270
Igor Bregerd3341f52016-01-20 13:11:47 +00004271defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", avx512vl_i64_info>, PD;
4272defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", avx512vl_f64_info>, PD, VEX_W;
4273defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", avx512vl_f32_info>, PS;
Robert Khasanoved882972014-08-13 10:46:00 +00004274
Craig Topper707c89c2016-05-08 23:43:17 +00004275let Predicates = [HasAVX512], AddedComplexity = 400 in {
4276 def : Pat<(alignednontemporalstore (v16i32 VR512:$src), addr:$dst),
4277 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4278 def : Pat<(alignednontemporalstore (v32i16 VR512:$src), addr:$dst),
4279 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
4280 def : Pat<(alignednontemporalstore (v64i8 VR512:$src), addr:$dst),
4281 (VMOVNTDQZmr addr:$dst, VR512:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004282
4283 def : Pat<(v8f64 (alignednontemporalload addr:$src)),
4284 (VMOVNTDQAZrm addr:$src)>;
4285 def : Pat<(v16f32 (alignednontemporalload addr:$src)),
4286 (VMOVNTDQAZrm addr:$src)>;
4287 def : Pat<(v8i64 (alignednontemporalload addr:$src)),
4288 (VMOVNTDQAZrm addr:$src)>;
Craig Topper707c89c2016-05-08 23:43:17 +00004289}
4290
Craig Topperc41320d2016-05-08 23:08:45 +00004291let Predicates = [HasVLX], AddedComplexity = 400 in {
4292 def : Pat<(alignednontemporalstore (v8i32 VR256X:$src), addr:$dst),
4293 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4294 def : Pat<(alignednontemporalstore (v16i16 VR256X:$src), addr:$dst),
4295 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4296 def : Pat<(alignednontemporalstore (v32i8 VR256X:$src), addr:$dst),
4297 (VMOVNTDQZ256mr addr:$dst, VR256X:$src)>;
4298
Simon Pilgrim9a896232016-06-07 13:34:24 +00004299 def : Pat<(v4f64 (alignednontemporalload addr:$src)),
4300 (VMOVNTDQAZ256rm addr:$src)>;
4301 def : Pat<(v8f32 (alignednontemporalload addr:$src)),
4302 (VMOVNTDQAZ256rm addr:$src)>;
4303 def : Pat<(v4i64 (alignednontemporalload addr:$src)),
4304 (VMOVNTDQAZ256rm addr:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004305
Craig Topperc41320d2016-05-08 23:08:45 +00004306 def : Pat<(alignednontemporalstore (v4i32 VR128X:$src), addr:$dst),
4307 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4308 def : Pat<(alignednontemporalstore (v8i16 VR128X:$src), addr:$dst),
4309 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
4310 def : Pat<(alignednontemporalstore (v16i8 VR128X:$src), addr:$dst),
4311 (VMOVNTDQZ128mr addr:$dst, VR128X:$src)>;
Simon Pilgrim9a896232016-06-07 13:34:24 +00004312
4313 def : Pat<(v2f64 (alignednontemporalload addr:$src)),
4314 (VMOVNTDQAZ128rm addr:$src)>;
4315 def : Pat<(v4f32 (alignednontemporalload addr:$src)),
4316 (VMOVNTDQAZ128rm addr:$src)>;
4317 def : Pat<(v2i64 (alignednontemporalload addr:$src)),
4318 (VMOVNTDQAZ128rm addr:$src)>;
Craig Topperc41320d2016-05-08 23:08:45 +00004319}
4320
Adam Nemet7f62b232014-06-10 16:39:53 +00004321//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004322// AVX-512 - Integer arithmetic
4323//
4324multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004325 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov44241442014-10-08 14:37:45 +00004326 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00004327 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Bregerf2460112015-07-26 14:41:44 +00004328 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Robert Khasanov44241442014-10-08 14:37:45 +00004329 "$src2, $src1", "$src1, $src2",
4330 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004331 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004332 Sched<[sched]>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004333
Craig Toppere1cac152016-06-07 07:27:54 +00004334 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4335 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4336 "$src2, $src1", "$src1, $src2",
4337 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004338 (bitconvert (_.LdFrag addr:$src2))))>,
4339 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004340 Sched<[sched.Folded, ReadAfterLd]>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004341}
4342
4343multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004344 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004345 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004346 avx512_binop_rm<opc, OpcodeStr, OpNode, _, sched, IsCommutable> {
Craig Toppere1cac152016-06-07 07:27:54 +00004347 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4348 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4349 "${src2}"##_.BroadcastStr##", $src1",
4350 "$src1, ${src2}"##_.BroadcastStr,
4351 (_.VT (OpNode _.RC:$src1,
4352 (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004353 (_.ScalarLdFrag addr:$src2))))>,
4354 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004355 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004356}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004357
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004358multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004359 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004360 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004361 bit IsCommutable = 0> {
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004362 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004363 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004364 IsCommutable>, EVEX_V512;
4365
4366 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004367 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256,
4368 sched.YMM, IsCommutable>, EVEX_V256;
4369 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128,
4370 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanovd5b14f72014-10-09 08:38:48 +00004371 }
4372}
4373
Robert Khasanov545d1b72014-10-14 14:36:19 +00004374multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004375 AVX512VLVectorVTInfo VTInfo,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004376 X86SchedWriteWidths sched, Predicate prd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004377 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004378 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004379 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, sched.ZMM,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004380 IsCommutable>, EVEX_V512;
4381
4382 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004383 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256,
4384 sched.YMM, IsCommutable>, EVEX_V256;
4385 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128,
4386 sched.XMM, IsCommutable>, EVEX_V128;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004387 }
4388}
4389
4390multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004391 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004392 bit IsCommutable = 0> {
4393 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004394 sched, prd, IsCommutable>,
4395 VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004396}
4397
4398multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004399 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004400 bit IsCommutable = 0> {
4401 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004402 sched, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004403}
4404
4405multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004406 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004407 bit IsCommutable = 0> {
4408 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004409 sched, prd, IsCommutable>, EVEX_CD8<16, CD8VF>,
4410 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004411}
4412
4413multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004414 X86SchedWriteWidths sched, Predicate prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004415 bit IsCommutable = 0> {
4416 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004417 sched, prd, IsCommutable>, EVEX_CD8<8, CD8VF>,
4418 VEX_WIG;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004419}
4420
4421multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004422 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004423 Predicate prd, bit IsCommutable = 0> {
4424 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr#"q", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004425 IsCommutable>;
4426
Simon Pilgrim21e89792018-04-13 14:36:59 +00004427 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr#"d", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004428 IsCommutable>;
4429}
4430
4431multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004432 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004433 Predicate prd, bit IsCommutable = 0> {
4434 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr#"w", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004435 IsCommutable>;
4436
Simon Pilgrim21e89792018-04-13 14:36:59 +00004437 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr#"b", OpNode, sched, prd,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004438 IsCommutable>;
4439}
4440
4441multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
4442 bits<8> opc_d, bits<8> opc_q,
4443 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004444 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004445 bit IsCommutable = 0> {
Robert Khasanov545d1b72014-10-14 14:36:19 +00004446 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004447 sched, HasAVX512, IsCommutable>,
Robert Khasanov545d1b72014-10-14 14:36:19 +00004448 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004449 sched, HasBWI, IsCommutable>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004450}
4451
Simon Pilgrim21e89792018-04-13 14:36:59 +00004452multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr,
4453 X86FoldableSchedWrite sched,
Michael Liao66233b72015-08-06 09:06:20 +00004454 SDNode OpNode,X86VectorVTInfo _Src,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004455 X86VectorVTInfo _Dst, X86VectorVTInfo _Brdct,
4456 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004457 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004458 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004459 "$src2, $src1","$src1, $src2",
4460 (_Dst.VT (OpNode
4461 (_Src.VT _Src.RC:$src1),
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00004462 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004463 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004464 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004465 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4466 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4467 "$src2, $src1", "$src1, $src2",
4468 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004469 (bitconvert (_Src.LdFrag addr:$src2))))>,
4470 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004471 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004472
4473 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
Coby Tayree99a66392016-11-20 17:19:55 +00004474 (ins _Src.RC:$src1, _Brdct.ScalarMemOp:$src2),
Craig Toppere1cac152016-06-07 07:27:54 +00004475 OpcodeStr,
4476 "${src2}"##_Brdct.BroadcastStr##", $src1",
Coby Tayree99a66392016-11-20 17:19:55 +00004477 "$src1, ${src2}"##_Brdct.BroadcastStr,
Craig Toppere1cac152016-06-07 07:27:54 +00004478 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4479 (_Brdct.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004480 (_Brdct.ScalarLdFrag addr:$src2))))))>,
4481 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004482 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004483}
4484
Robert Khasanov545d1b72014-10-14 14:36:19 +00004485defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004486 SchedWriteVecALU, 1>;
Robert Khasanov545d1b72014-10-14 14:36:19 +00004487defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004488 SchedWriteVecALU, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004489defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004490 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004491defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004492 SchedWriteVecALU, HasBWI, 0>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004493defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004494 SchedWriteVecALU, HasBWI, 1>;
Elena Demikhovsky52266382015-05-04 12:35:55 +00004495defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004496 SchedWriteVecALU, HasBWI, 0>;
Igor Bregerf2460112015-07-26 14:41:44 +00004497defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmulld", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004498 SchedWritePMULLD, HasAVX512, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004499defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmullw", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004500 SchedWriteVecIMul, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004501defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmullq", mul,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004502 SchedWriteVecIMul, HasDQI, 1>, T8PD;
4503defm VPMULHW : avx512_binop_rm_vl_w<0xE5, "vpmulhw", mulhs, SchedWriteVecIMul,
Asaf Badouh73f26f82015-07-05 12:23:20 +00004504 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004505defm VPMULHUW : avx512_binop_rm_vl_w<0xE4, "vpmulhuw", mulhu, SchedWriteVecIMul,
Michael Liao66233b72015-08-06 09:06:20 +00004506 HasBWI, 1>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004507defm VPMULHRSW : avx512_binop_rm_vl_w<0x0B, "vpmulhrsw", X86mulhrs,
4508 SchedWriteVecIMul, HasBWI, 1>, T8PD;
Asaf Badouh81f03c32015-06-18 12:30:53 +00004509defm VPAVG : avx512_binop_rm_vl_bw<0xE0, 0xE3, "vpavg", X86avg,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004510 SchedWriteVecIMul, HasBWI, 1>;
Craig Toppera4067962018-03-08 08:02:52 +00004511defm VPMULDQ : avx512_binop_rm_vl_q<0x28, "vpmuldq", X86pmuldq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004512 SchedWriteVecIMul, HasAVX512, 1>, T8PD;
Craig Toppera4067962018-03-08 08:02:52 +00004513defm VPMULUDQ : avx512_binop_rm_vl_q<0xF4, "vpmuludq", X86pmuludq,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004514 SchedWriteVecIMul, HasAVX512, 1>;
Michael Liao66233b72015-08-06 09:06:20 +00004515
Simon Pilgrim21e89792018-04-13 14:36:59 +00004516multiclass avx512_binop_all<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004517 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004518 AVX512VLVectorVTInfo _SrcVTInfo,
4519 AVX512VLVectorVTInfo _DstVTInfo,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004520 SDNode OpNode, Predicate prd, bit IsCommutable = 0> {
4521 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004522 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, sched.ZMM, OpNode,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004523 _SrcVTInfo.info512, _DstVTInfo.info512,
4524 v8i64_info, IsCommutable>,
4525 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
4526 let Predicates = [HasVLX, prd] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004527 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, sched.YMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004528 _SrcVTInfo.info256, _DstVTInfo.info256,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004529 v4i64x_info, IsCommutable>,
4530 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004531 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, sched.XMM, OpNode,
Simon Pilgrim18bcf932016-02-03 09:41:59 +00004532 _SrcVTInfo.info128, _DstVTInfo.info128,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004533 v2i64x_info, IsCommutable>,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004534 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
4535 }
Michael Liao66233b72015-08-06 09:06:20 +00004536}
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00004537
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004538defm VPMULTISHIFTQB : avx512_binop_all<0x83, "vpmultishiftqb", SchedWriteVecALU,
Asaf Badouh5a3a0232016-02-01 15:48:21 +00004539 avx512vl_i8_info, avx512vl_i8_info,
4540 X86multishift, HasVBMI, 0>, T8PD;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004541
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004542multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004543 X86VectorVTInfo _Src, X86VectorVTInfo _Dst,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004544 X86FoldableSchedWrite sched> {
Craig Toppere1cac152016-06-07 07:27:54 +00004545 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4546 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
4547 OpcodeStr,
4548 "${src2}"##_Src.BroadcastStr##", $src1",
4549 "$src1, ${src2}"##_Src.BroadcastStr,
4550 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
4551 (_Src.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004552 (_Src.ScalarLdFrag addr:$src2))))))>,
4553 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004554 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004555}
4556
Michael Liao66233b72015-08-06 09:06:20 +00004557multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
4558 SDNode OpNode,X86VectorVTInfo _Src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004559 X86VectorVTInfo _Dst, X86FoldableSchedWrite sched,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004560 bit IsCommutable = 0> {
Michael Liao66233b72015-08-06 09:06:20 +00004561 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004562 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
Michael Liao66233b72015-08-06 09:06:20 +00004563 "$src2, $src1","$src1, $src2",
4564 (_Dst.VT (OpNode
4565 (_Src.VT _Src.RC:$src1),
Craig Topper37e8c542016-08-14 17:57:22 +00004566 (_Src.VT _Src.RC:$src2))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004567 IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004568 EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00004569 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
4570 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
4571 "$src2, $src1", "$src1, $src2",
4572 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004573 (bitconvert (_Src.LdFrag addr:$src2))))>,
Simon Pilgrim4ac95c92017-11-27 18:14:18 +00004574 EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004575 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004576}
4577
4578multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
4579 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004580 let Predicates = [HasBWI] in
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004581 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004582 v32i16_info, SchedWriteShuffle.ZMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004583 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004584 v32i16_info, SchedWriteShuffle.ZMM>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004585 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004586 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004587 v16i16x_info, SchedWriteShuffle.YMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004588 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004589 v16i16x_info, SchedWriteShuffle.YMM>,
4590 EVEX_V256;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004591 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004592 v8i16x_info, SchedWriteShuffle.XMM>,
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004593 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004594 v8i16x_info, SchedWriteShuffle.XMM>,
4595 EVEX_V128;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004596 }
4597}
4598multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
4599 SDNode OpNode> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004600 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004601 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, v64i8_info,
4602 SchedWriteShuffle.ZMM>, EVEX_V512, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004603 let Predicates = [HasBWI, HasVLX] in {
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004604 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004605 v32i8x_info, SchedWriteShuffle.YMM>,
4606 EVEX_V256, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004607 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004608 v16i8x_info, SchedWriteShuffle.XMM>,
4609 EVEX_V128, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004610 }
4611}
Igor Bregerf7fd5472015-07-21 07:11:28 +00004612
4613multiclass avx512_vpmadd<bits<8> opc, string OpcodeStr,
4614 SDNode OpNode, AVX512VLVectorVTInfo _Src,
Craig Topper37e8c542016-08-14 17:57:22 +00004615 AVX512VLVectorVTInfo _Dst, bit IsCommutable = 0> {
Craig Topper5acb5a12016-05-01 06:24:57 +00004616 let Predicates = [HasBWI] in
Igor Bregerf7fd5472015-07-21 07:11:28 +00004617 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info512,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004618 _Dst.info512, SchedWriteVecIMul.ZMM,
4619 IsCommutable>, EVEX_V512;
Craig Topper5acb5a12016-05-01 06:24:57 +00004620 let Predicates = [HasBWI, HasVLX] in {
Igor Bregerf7fd5472015-07-21 07:11:28 +00004621 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info256,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004622 _Dst.info256, SchedWriteVecIMul.YMM,
4623 IsCommutable>, EVEX_V256;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004624 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, _Src.info128,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004625 _Dst.info128, SchedWriteVecIMul.XMM,
4626 IsCommutable>, EVEX_V128;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004627 }
4628}
4629
Craig Topperb6da6542016-05-01 17:38:32 +00004630defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, AVX512BIBase;
4631defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, AVX5128IBase;
4632defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase;
4633defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase;
Igor Bregerf7fd5472015-07-21 07:11:28 +00004634
Craig Topper5acb5a12016-05-01 06:24:57 +00004635defm VPMADDUBSW : avx512_vpmadd<0x04, "vpmaddubsw", X86vpmaddubsw,
Craig Toppera33846a2017-10-22 06:18:23 +00004636 avx512vl_i8_info, avx512vl_i16_info>, AVX512BIBase, T8PD, VEX_WIG;
Craig Topper5acb5a12016-05-01 06:24:57 +00004637defm VPMADDWD : avx512_vpmadd<0xF5, "vpmaddwd", X86vpmaddwd,
Craig Toppera33846a2017-10-22 06:18:23 +00004638 avx512vl_i16_info, avx512vl_i32_info, 1>, AVX512BIBase, VEX_WIG;
Elena Demikhovsky2557a222015-05-04 09:14:02 +00004639
Igor Bregerf2460112015-07-26 14:41:44 +00004640defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxsb", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004641 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004642defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxsw", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004643 SchedWriteVecALU, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004644defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", smax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004645 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004646
Igor Bregerf2460112015-07-26 14:41:44 +00004647defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxub", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004648 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004649defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxuw", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004650 SchedWriteVecALU, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004651defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", umax,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004652 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004653
Igor Bregerf2460112015-07-26 14:41:44 +00004654defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpminsb", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004655 SchedWriteVecALU, HasBWI, 1>, T8PD;
Igor Bregerf2460112015-07-26 14:41:44 +00004656defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpminsw", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004657 SchedWriteVecALU, HasBWI, 1>;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004658defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", smin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004659 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00004660
Igor Bregerf2460112015-07-26 14:41:44 +00004661defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminub", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004662 SchedWriteVecALU, HasBWI, 1>;
Igor Bregerf2460112015-07-26 14:41:44 +00004663defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminuw", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004664 SchedWriteVecALU, HasBWI, 1>, T8PD;
Simon Pilgrim8b756592015-07-06 20:30:47 +00004665defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", umin,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00004666 SchedWriteVecALU, HasAVX512, 1>, T8PD;
Craig Topperabe80cc2016-08-28 06:06:28 +00004667
Simon Pilgrim47c1ff72016-10-27 17:07:40 +00004668// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4669let Predicates = [HasDQI, NoVLX] in {
4670 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4671 (EXTRACT_SUBREG
4672 (VPMULLQZrr
4673 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4674 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4675 sub_ymm)>;
4676
4677 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4678 (EXTRACT_SUBREG
4679 (VPMULLQZrr
4680 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4681 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4682 sub_xmm)>;
4683}
4684
Craig Topper4520d4f2017-12-04 07:21:01 +00004685// PMULLQ: Use 512bit version to implement 128/256 bit in case NoVLX.
4686let Predicates = [HasDQI, NoVLX] in {
4687 def : Pat<(v4i64 (mul (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
4688 (EXTRACT_SUBREG
4689 (VPMULLQZrr
4690 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4691 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4692 sub_ymm)>;
4693
4694 def : Pat<(v2i64 (mul (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
4695 (EXTRACT_SUBREG
4696 (VPMULLQZrr
4697 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4698 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4699 sub_xmm)>;
4700}
4701
4702multiclass avx512_min_max_lowering<Instruction Instr, SDNode OpNode> {
4703 def : Pat<(v4i64 (OpNode VR256X:$src1, VR256X:$src2)),
4704 (EXTRACT_SUBREG
4705 (Instr
4706 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
4707 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
4708 sub_ymm)>;
4709
4710 def : Pat<(v2i64 (OpNode VR128X:$src1, VR128X:$src2)),
4711 (EXTRACT_SUBREG
4712 (Instr
4713 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
4714 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
4715 sub_xmm)>;
4716}
4717
Craig Topper694c73a2018-01-01 01:11:32 +00004718let Predicates = [HasAVX512, NoVLX] in {
Craig Topper4520d4f2017-12-04 07:21:01 +00004719 defm : avx512_min_max_lowering<VPMAXUQZrr, umax>;
4720 defm : avx512_min_max_lowering<VPMINUQZrr, umin>;
4721 defm : avx512_min_max_lowering<VPMAXSQZrr, smax>;
4722 defm : avx512_min_max_lowering<VPMINSQZrr, smin>;
4723}
4724
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004725//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004726// AVX-512 Logical Instructions
4727//===----------------------------------------------------------------------===//
4728
Craig Topperafce0ba2017-08-30 16:38:33 +00004729// OpNodeMsk is the OpNode to use when element size is important. OpNode will
4730// be set to null_frag for 32-bit elements.
4731multiclass avx512_logic_rm<bits<8> opc, string OpcodeStr,
4732 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004733 SDNode OpNodeMsk, X86FoldableSchedWrite sched,
4734 X86VectorVTInfo _, bit IsCommutable = 0> {
Craig Topperafce0ba2017-08-30 16:38:33 +00004735 let hasSideEffects = 0 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004736 defm rr : AVX512_maskable_logic<opc, MRMSrcReg, _, (outs _.RC:$dst),
4737 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4738 "$src2, $src1", "$src1, $src2",
4739 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4740 (bitconvert (_.VT _.RC:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004741 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
4742 _.RC:$src2)))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004743 IsCommutable>, AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004744 Sched<[sched]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004745
Craig Topperafce0ba2017-08-30 16:38:33 +00004746 let hasSideEffects = 0, mayLoad = 1 in
Craig Topperabe80cc2016-08-28 06:06:28 +00004747 defm rm : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4748 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4749 "$src2, $src1", "$src1, $src2",
4750 (_.i64VT (OpNode (bitconvert (_.VT _.RC:$src1)),
4751 (bitconvert (_.LdFrag addr:$src2)))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004752 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004753 (bitconvert (_.LdFrag addr:$src2))))))>,
4754 AVX512BIBase, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004755 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004756}
4757
Craig Topperafce0ba2017-08-30 16:38:33 +00004758// OpNodeMsk is the OpNode to use where element size is important. So use
4759// for all of the broadcast patterns.
4760multiclass avx512_logic_rmb<bits<8> opc, string OpcodeStr,
4761 SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004762 SDNode OpNodeMsk, X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topperafce0ba2017-08-30 16:38:33 +00004763 bit IsCommutable = 0> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00004764 avx512_logic_rm<opc, OpcodeStr, OpNode, OpNodeMsk, sched, _,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004765 IsCommutable> {
Craig Topperabe80cc2016-08-28 06:06:28 +00004766 defm rmb : AVX512_maskable_logic<opc, MRMSrcMem, _, (outs _.RC:$dst),
4767 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
4768 "${src2}"##_.BroadcastStr##", $src1",
4769 "$src1, ${src2}"##_.BroadcastStr,
Craig Topperafce0ba2017-08-30 16:38:33 +00004770 (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004771 (bitconvert
4772 (_.VT (X86VBroadcast
4773 (_.ScalarLdFrag addr:$src2)))))),
Craig Topperafce0ba2017-08-30 16:38:33 +00004774 (_.VT (bitconvert (_.i64VT (OpNodeMsk _.RC:$src1,
Craig Topperabe80cc2016-08-28 06:06:28 +00004775 (bitconvert
4776 (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00004777 (_.ScalarLdFrag addr:$src2))))))))>,
4778 AVX512BIBase, EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004779 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004780}
4781
Craig Topperafce0ba2017-08-30 16:38:33 +00004782multiclass avx512_logic_rmb_vl<bits<8> opc, string OpcodeStr,
4783 SDPatternOperator OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004784 SDNode OpNodeMsk, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004785 AVX512VLVectorVTInfo VTInfo,
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004786 bit IsCommutable = 0> {
4787 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004788 defm Z : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.ZMM,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004789 VTInfo.info512, IsCommutable>, EVEX_V512;
Craig Topperabe80cc2016-08-28 06:06:28 +00004790
Craig Topperb0cbd5b2017-01-24 06:25:34 +00004791 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004792 defm Z256 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.YMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00004793 VTInfo.info256, IsCommutable>, EVEX_V256;
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004794 defm Z128 : avx512_logic_rmb<opc, OpcodeStr, OpNode, OpNodeMsk, sched.XMM,
Craig Topperafce0ba2017-08-30 16:38:33 +00004795 VTInfo.info128, IsCommutable>, EVEX_V128;
Craig Topperabe80cc2016-08-28 06:06:28 +00004796 }
4797}
4798
Craig Topperabe80cc2016-08-28 06:06:28 +00004799multiclass avx512_logic_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004800 SDNode OpNode, X86SchedWriteWidths sched,
Simon Pilgrimb9b46392017-12-05 14:04:23 +00004801 bit IsCommutable = 0> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00004802 defm Q : avx512_logic_rmb_vl<opc_q, OpcodeStr#"q", OpNode, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00004803 avx512vl_i64_info, IsCommutable>,
4804 VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00004805 defm D : avx512_logic_rmb_vl<opc_d, OpcodeStr#"d", null_frag, OpNode, sched,
Craig Topperafce0ba2017-08-30 16:38:33 +00004806 avx512vl_i32_info, IsCommutable>,
4807 EVEX_CD8<32, CD8VF>;
Craig Topperabe80cc2016-08-28 06:06:28 +00004808}
4809
Simon Pilgrim6f710a62018-05-01 12:15:29 +00004810defm VPAND : avx512_logic_rm_vl_dq<0xDB, 0xDB, "vpand", and,
4811 SchedWriteVecLogic, 1>;
4812defm VPOR : avx512_logic_rm_vl_dq<0xEB, 0xEB, "vpor", or,
4813 SchedWriteVecLogic, 1>;
4814defm VPXOR : avx512_logic_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
4815 SchedWriteVecLogic, 1>;
4816defm VPANDN : avx512_logic_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
4817 SchedWriteVecLogic>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004818
4819//===----------------------------------------------------------------------===//
4820// AVX-512 FP arithmetic
4821//===----------------------------------------------------------------------===//
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00004822
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004823multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004824 SDNode OpNode, SDNode VecNode,
4825 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004826 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004827 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4828 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4829 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004830 (_.VT (VecNode _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004831 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004832 Sched<[sched]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004833
4834 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00004835 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004836 "$src2, $src1", "$src1, $src2",
Craig Topperd9fe6642017-02-21 04:26:10 +00004837 (_.VT (VecNode _.RC:$src1,
4838 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004839 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004840 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper79011a62016-07-26 08:06:18 +00004841 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004842 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004843 (ins _.FRC:$src1, _.FRC:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004844 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004845 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004846 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004847 let isCommutable = IsCommutable;
4848 }
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004849 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00004850 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004851 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4852 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004853 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004854 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004855 }
Craig Topper5ec33a92016-07-22 05:00:42 +00004856 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004857}
4858
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004859multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004860 SDNode VecNode, X86FoldableSchedWrite sched,
4861 bit IsCommutable = 0> {
Craig Topper5ec33a92016-07-22 05:00:42 +00004862 let ExeDomain = _.ExeDomain in
Craig Topperda7e78e2017-12-10 04:07:28 +00004863 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004864 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
4865 "$rc, $src2, $src1", "$src1, $src2, $rc",
4866 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrim0e456342018-04-12 20:47:34 +00004867 (i32 imm:$rc)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004868 EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004869}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004870multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Craig Topper56d40222017-02-22 06:54:18 +00004871 SDNode OpNode, SDNode VecNode, SDNode SaeNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004872 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004873 let ExeDomain = _.ExeDomain in {
4874 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4875 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4876 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004877 (_.VT (VecNode _.RC:$src1, _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004878 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004879
4880 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4881 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
4882 "$src2, $src1", "$src1, $src2",
4883 (_.VT (VecNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004884 _.ScalarIntMemCPat:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004885 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004886
4887 let isCodeGenOnly = 1, Predicates = [HasAVX512] in {
4888 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4889 (ins _.FRC:$src1, _.FRC:$src2),
4890 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004891 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004892 Sched<[sched]> {
Craig Topper56d40222017-02-22 06:54:18 +00004893 let isCommutable = IsCommutable;
4894 }
4895 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4896 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4897 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4898 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004899 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004900 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper56d40222017-02-22 06:54:18 +00004901 }
4902
Craig Topperda7e78e2017-12-10 04:07:28 +00004903 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004904 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00004905 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Topper56d40222017-02-22 06:54:18 +00004906 (SaeNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00004907 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004908 Sched<[sched]>;
Craig Topper56d40222017-02-22 06:54:18 +00004909 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004910}
4911
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004912multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004913 SDNode VecNode, X86FoldableSchedWrite sched,
4914 bit IsCommutable> {
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004915 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004916 sched, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004917 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004918 sched, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004919 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
4920 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004921 sched, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004922 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004923 sched, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004924 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4925}
4926
4927multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004928 SDNode VecNode, SDNode SaeNode,
4929 X86FoldableSchedWrite sched, bit IsCommutable> {
Craig Topper56d40222017-02-22 06:54:18 +00004930 defm SSZ : avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004931 VecNode, SaeNode, sched, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004932 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper56d40222017-02-22 06:54:18 +00004933 defm SDZ : avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004934 VecNode, SaeNode, sched, IsCommutable>,
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004935 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4936}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00004937defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnds,
4938 SchedWriteFAdd.Scl, 1>;
4939defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnds,
4940 SchedWriteFMul.Scl, 1>;
4941defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnds,
4942 SchedWriteFAdd.Scl, 0>;
4943defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnds,
4944 SchedWriteFDiv.Scl, 0>;
4945defm VMIN : avx512_binop_s_sae<0x5D, "vmin", X86fmin, X86fmins, X86fminRnds,
4946 SchedWriteFCmp.Scl, 0>;
4947defm VMAX : avx512_binop_s_sae<0x5F, "vmax", X86fmax, X86fmaxs, X86fmaxRnds,
4948 SchedWriteFCmp.Scl, 0>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004949
4950// MIN/MAX nodes are commutable under "unsafe-fp-math". In this case we use
4951// X86fminc and X86fmaxc instead of X86fmin and X86fmax
4952multiclass avx512_comutable_binop_s<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004953 X86VectorVTInfo _, SDNode OpNode,
4954 X86FoldableSchedWrite sched> {
Craig Topper03669332017-02-26 06:45:56 +00004955 let isCodeGenOnly = 1, Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004956 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
4957 (ins _.FRC:$src1, _.FRC:$src2),
4958 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00004959 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004960 Sched<[sched]> {
Craig Topper79011a62016-07-26 08:06:18 +00004961 let isCommutable = 1;
4962 }
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004963 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
4964 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
4965 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4966 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00004967 (_.ScalarLdFrag addr:$src2)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004968 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004969 }
4970}
4971defm VMINCSSZ : avx512_comutable_binop_s<0x5D, "vminss", f32x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00004972 SchedWriteFCmp.Scl>, XS, EVEX_4V,
4973 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004974
4975defm VMINCSDZ : avx512_comutable_binop_s<0x5D, "vminsd", f64x_info, X86fminc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00004976 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
4977 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004978
4979defm VMAXCSSZ : avx512_comutable_binop_s<0x5F, "vmaxss", f32x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00004980 SchedWriteFCmp.Scl>, XS, EVEX_4V,
4981 VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyd84f3372016-07-11 06:08:06 +00004982
4983defm VMAXCSDZ : avx512_comutable_binop_s<0x5F, "vmaxsd", f64x_info, X86fmaxc,
Simon Pilgrimc546f942018-05-01 16:50:16 +00004984 SchedWriteFCmp.Scl>, XD, VEX_W, EVEX_4V,
4985 VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00004986
Craig Topper375aa902016-12-19 00:42:28 +00004987multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004988 X86VectorVTInfo _, X86FoldableSchedWrite sched,
Craig Topper9433f972016-08-02 06:16:53 +00004989 bit IsCommutable> {
Craig Topper375aa902016-12-19 00:42:28 +00004990 let ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00004991 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4992 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
4993 "$src2, $src1", "$src1, $src2",
Simon Pilgrim0e456342018-04-12 20:47:34 +00004994 (_.VT (OpNode _.RC:$src1, _.RC:$src2)), IsCommutable>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00004995 EVEX_4V, Sched<[sched]>;
Craig Topper375aa902016-12-19 00:42:28 +00004996 let mayLoad = 1 in {
4997 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4998 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
4999 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005000 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005001 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005002 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5003 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5004 "${src2}"##_.BroadcastStr##", $src1",
5005 "$src1, ${src2}"##_.BroadcastStr,
5006 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005007 (_.ScalarLdFrag addr:$src2))))>,
5008 EVEX_4V, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005009 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper375aa902016-12-19 00:42:28 +00005010 }
Craig Topper5ec33a92016-07-22 05:00:42 +00005011 }
Robert Khasanov595e5982014-10-29 15:43:02 +00005012}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005013
Simon Pilgrim21e89792018-04-13 14:36:59 +00005014multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr,
5015 SDPatternOperator OpNodeRnd,
5016 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005017 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005018 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005019 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
5020 "$rc, $src2, $src1", "$src1, $src2, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005021 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005022 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005023}
5024
Simon Pilgrim21e89792018-04-13 14:36:59 +00005025multiclass avx512_fp_sae_packed<bits<8> opc, string OpcodeStr,
5026 SDPatternOperator OpNodeRnd,
5027 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper5ec33a92016-07-22 05:00:42 +00005028 let ExeDomain = _.ExeDomain in
Craig Topperc89e2822017-12-10 09:14:38 +00005029 defm rrb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005030 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5031 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005032 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005033 EVEX_4V, EVEX_B, Sched<[sched]>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005034}
5035
Craig Topper375aa902016-12-19 00:42:28 +00005036multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDPatternOperator OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005037 Predicate prd, X86SchedWriteWidths sched,
Craig Topper9433f972016-08-02 06:16:53 +00005038 bit IsCommutable = 0> {
Craig Topperdb290662016-05-01 05:57:06 +00005039 let Predicates = [prd] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005040 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005041 sched.ZMM, IsCommutable>, EVEX_V512, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005042 EVEX_CD8<32, CD8VF>;
5043 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005044 sched.ZMM, IsCommutable>, EVEX_V512, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005045 EVEX_CD8<64, CD8VF>;
Craig Topperdb290662016-05-01 05:57:06 +00005046 }
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005047
Robert Khasanov595e5982014-10-29 15:43:02 +00005048 // Define only if AVX512VL feature is present.
Craig Topperdb290662016-05-01 05:57:06 +00005049 let Predicates = [prd, HasVLX] in {
Robert Khasanov595e5982014-10-29 15:43:02 +00005050 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005051 sched.XMM, IsCommutable>, EVEX_V128, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005052 EVEX_CD8<32, CD8VF>;
5053 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005054 sched.YMM, IsCommutable>, EVEX_V256, PS,
Robert Khasanov595e5982014-10-29 15:43:02 +00005055 EVEX_CD8<32, CD8VF>;
5056 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005057 sched.XMM, IsCommutable>, EVEX_V128, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005058 EVEX_CD8<64, CD8VF>;
5059 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005060 sched.YMM, IsCommutable>, EVEX_V256, PD, VEX_W,
Robert Khasanov595e5982014-10-29 15:43:02 +00005061 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00005062 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005063}
5064
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005065multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005066 X86SchedWriteWidths sched> {
5067 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
5068 v16f32_info>,
5069 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5070 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
5071 v8f64_info>,
5072 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00005073}
5074
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005075multiclass avx512_fp_binop_p_sae<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005076 X86SchedWriteWidths sched> {
5077 defm PSZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
5078 v16f32_info>,
5079 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
5080 defm PDZ : avx512_fp_sae_packed<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
5081 v8f64_info>,
5082 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00005083}
5084
Craig Topper9433f972016-08-02 06:16:53 +00005085defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, HasAVX512,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005086 SchedWriteFAdd, 1>,
5087 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd, SchedWriteFAdd>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005088defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, HasAVX512,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005089 SchedWriteFMul, 1>,
5090 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd, SchedWriteFMul>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005091defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub, HasAVX512,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005092 SchedWriteFAdd>,
5093 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd, SchedWriteFAdd>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005094defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv, HasAVX512,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005095 SchedWriteFDiv>,
5096 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd, SchedWriteFDiv>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005097defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, HasAVX512,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005098 SchedWriteFCmp, 0>,
5099 avx512_fp_binop_p_sae<0x5D, "vmin", X86fminRnd, SchedWriteFCmp>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005100defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, HasAVX512,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005101 SchedWriteFCmp, 0>,
5102 avx512_fp_binop_p_sae<0x5F, "vmax", X86fmaxRnd, SchedWriteFCmp>;
Igor Breger58c07802016-05-03 11:51:45 +00005103let isCodeGenOnly = 1 in {
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005104 defm VMINC : avx512_fp_binop_p<0x5D, "vmin", X86fminc, HasAVX512,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005105 SchedWriteFCmp, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005106 defm VMAXC : avx512_fp_binop_p<0x5F, "vmax", X86fmaxc, HasAVX512,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005107 SchedWriteFCmp, 1>;
Igor Breger58c07802016-05-03 11:51:45 +00005108}
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005109defm VAND : avx512_fp_binop_p<0x54, "vand", null_frag, HasDQI,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005110 SchedWriteFLogic, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005111defm VANDN : avx512_fp_binop_p<0x55, "vandn", null_frag, HasDQI,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005112 SchedWriteFLogic, 0>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005113defm VOR : avx512_fp_binop_p<0x56, "vor", null_frag, HasDQI,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005114 SchedWriteFLogic, 1>;
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +00005115defm VXOR : avx512_fp_binop_p<0x57, "vxor", null_frag, HasDQI,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005116 SchedWriteFLogic, 1>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00005117
Craig Topper8f6827c2016-08-31 05:37:52 +00005118// Patterns catch floating point selects with bitcasted integer logic ops.
Craig Topper45d65032016-09-02 05:29:13 +00005119multiclass avx512_fp_logical_lowering<string InstrStr, SDNode OpNode,
5120 X86VectorVTInfo _, Predicate prd> {
5121let Predicates = [prd] in {
5122 // Masked register-register logical operations.
5123 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5124 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5125 _.RC:$src0)),
5126 (!cast<Instruction>(InstrStr#rrk) _.RC:$src0, _.KRCWM:$mask,
5127 _.RC:$src1, _.RC:$src2)>;
5128 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5129 (bitconvert (_.i64VT (OpNode _.RC:$src1, _.RC:$src2))),
5130 _.ImmAllZerosV)),
5131 (!cast<Instruction>(InstrStr#rrkz) _.KRCWM:$mask, _.RC:$src1,
5132 _.RC:$src2)>;
5133 // Masked register-memory logical operations.
5134 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5135 (bitconvert (_.i64VT (OpNode _.RC:$src1,
5136 (load addr:$src2)))),
5137 _.RC:$src0)),
5138 (!cast<Instruction>(InstrStr#rmk) _.RC:$src0, _.KRCWM:$mask,
5139 _.RC:$src1, addr:$src2)>;
5140 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5141 (bitconvert (_.i64VT (OpNode _.RC:$src1, (load addr:$src2)))),
5142 _.ImmAllZerosV)),
5143 (!cast<Instruction>(InstrStr#rmkz) _.KRCWM:$mask, _.RC:$src1,
5144 addr:$src2)>;
5145 // Register-broadcast logical operations.
5146 def : Pat<(_.i64VT (OpNode _.RC:$src1,
5147 (bitconvert (_.VT (X86VBroadcast
5148 (_.ScalarLdFrag addr:$src2)))))),
5149 (!cast<Instruction>(InstrStr#rmb) _.RC:$src1, addr:$src2)>;
5150 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5151 (bitconvert
5152 (_.i64VT (OpNode _.RC:$src1,
5153 (bitconvert (_.VT
5154 (X86VBroadcast
5155 (_.ScalarLdFrag addr:$src2))))))),
5156 _.RC:$src0)),
5157 (!cast<Instruction>(InstrStr#rmbk) _.RC:$src0, _.KRCWM:$mask,
5158 _.RC:$src1, addr:$src2)>;
5159 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5160 (bitconvert
5161 (_.i64VT (OpNode _.RC:$src1,
5162 (bitconvert (_.VT
5163 (X86VBroadcast
5164 (_.ScalarLdFrag addr:$src2))))))),
5165 _.ImmAllZerosV)),
5166 (!cast<Instruction>(InstrStr#rmbkz) _.KRCWM:$mask,
5167 _.RC:$src1, addr:$src2)>;
5168}
Craig Topper8f6827c2016-08-31 05:37:52 +00005169}
5170
Craig Topper45d65032016-09-02 05:29:13 +00005171multiclass avx512_fp_logical_lowering_sizes<string InstrStr, SDNode OpNode> {
5172 defm : avx512_fp_logical_lowering<InstrStr#DZ128, OpNode, v4f32x_info, HasVLX>;
5173 defm : avx512_fp_logical_lowering<InstrStr#QZ128, OpNode, v2f64x_info, HasVLX>;
5174 defm : avx512_fp_logical_lowering<InstrStr#DZ256, OpNode, v8f32x_info, HasVLX>;
5175 defm : avx512_fp_logical_lowering<InstrStr#QZ256, OpNode, v4f64x_info, HasVLX>;
5176 defm : avx512_fp_logical_lowering<InstrStr#DZ, OpNode, v16f32_info, HasAVX512>;
5177 defm : avx512_fp_logical_lowering<InstrStr#QZ, OpNode, v8f64_info, HasAVX512>;
Craig Topper8f6827c2016-08-31 05:37:52 +00005178}
5179
Craig Topper45d65032016-09-02 05:29:13 +00005180defm : avx512_fp_logical_lowering_sizes<"VPAND", and>;
5181defm : avx512_fp_logical_lowering_sizes<"VPOR", or>;
5182defm : avx512_fp_logical_lowering_sizes<"VPXOR", xor>;
5183defm : avx512_fp_logical_lowering_sizes<"VPANDN", X86andnp>;
5184
Craig Topper2baef8f2016-12-18 04:17:00 +00005185let Predicates = [HasVLX,HasDQI] in {
Craig Topperd3295c62016-12-17 19:26:00 +00005186 // Use packed logical operations for scalar ops.
5187 def : Pat<(f64 (X86fand FR64X:$src1, FR64X:$src2)),
5188 (COPY_TO_REGCLASS (VANDPDZ128rr
5189 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5190 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5191 def : Pat<(f64 (X86for FR64X:$src1, FR64X:$src2)),
5192 (COPY_TO_REGCLASS (VORPDZ128rr
5193 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5194 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5195 def : Pat<(f64 (X86fxor FR64X:$src1, FR64X:$src2)),
5196 (COPY_TO_REGCLASS (VXORPDZ128rr
5197 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5198 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5199 def : Pat<(f64 (X86fandn FR64X:$src1, FR64X:$src2)),
5200 (COPY_TO_REGCLASS (VANDNPDZ128rr
5201 (COPY_TO_REGCLASS FR64X:$src1, VR128X),
5202 (COPY_TO_REGCLASS FR64X:$src2, VR128X)), FR64X)>;
5203
5204 def : Pat<(f32 (X86fand FR32X:$src1, FR32X:$src2)),
5205 (COPY_TO_REGCLASS (VANDPSZ128rr
5206 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5207 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5208 def : Pat<(f32 (X86for FR32X:$src1, FR32X:$src2)),
5209 (COPY_TO_REGCLASS (VORPSZ128rr
5210 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5211 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5212 def : Pat<(f32 (X86fxor FR32X:$src1, FR32X:$src2)),
5213 (COPY_TO_REGCLASS (VXORPSZ128rr
5214 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5215 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5216 def : Pat<(f32 (X86fandn FR32X:$src1, FR32X:$src2)),
5217 (COPY_TO_REGCLASS (VANDNPSZ128rr
5218 (COPY_TO_REGCLASS FR32X:$src1, VR128X),
5219 (COPY_TO_REGCLASS FR32X:$src2, VR128X)), FR32X)>;
5220}
5221
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005222multiclass avx512_fp_scalef_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005223 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005224 let ExeDomain = _.ExeDomain in {
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005225 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5226 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5227 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005228 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005229 EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005230 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5231 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
5232 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005233 (OpNode _.RC:$src1, (_.LdFrag addr:$src2), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005234 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005235 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5236 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
5237 "${src2}"##_.BroadcastStr##", $src1",
5238 "$src1, ${src2}"##_.BroadcastStr,
5239 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00005240 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005241 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005242 EVEX_4V, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005243 }
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005244}
5245
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005246multiclass avx512_fp_scalef_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005247 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topperaa8e9032017-02-26 06:45:40 +00005248 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005249 defm rr: AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5250 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
5251 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005252 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005253 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005254 defm rm: AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00005255 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr##_.Suffix,
Craig Toppere1cac152016-06-07 07:27:54 +00005256 "$src2, $src1", "$src1, $src2",
Craig Topper75d71542017-11-13 08:07:33 +00005257 (OpNode _.RC:$src1, _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005258 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005259 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperaa8e9032017-02-26 06:45:40 +00005260 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005261}
5262
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005263multiclass avx512_fp_scalef_all<bits<8> opc, bits<8> opcScaler, string OpcodeStr,
5264 SDNode OpNode, SDNode OpNodeScal,
5265 X86SchedWriteWidths sched> {
5266 defm PSZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
5267 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v16f32_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005268 EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005269 defm PDZ : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
5270 avx512_fp_round_packed<opc, OpcodeStr, OpNode, sched.ZMM, v8f64_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005271 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005272 defm SSZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f32x_info>,
5273 avx512_fp_scalar_round<opcScaler, OpcodeStr##"ss", f32x_info, OpNodeScal, sched.Scl>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005274 EVEX_4V,EVEX_CD8<32, CD8VT1>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005275 defm SDZ128 : avx512_fp_scalef_scalar<opcScaler, OpcodeStr, OpNodeScal, sched.Scl, f64x_info>,
5276 avx512_fp_scalar_round<opcScaler, OpcodeStr##"sd", f64x_info, OpNodeScal, sched.Scl>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00005277 EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
5278
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005279 // Define only if AVX512VL feature is present.
5280 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005281 defm PSZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v4f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005282 EVEX_V128, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005283 defm PSZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v8f32x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005284 EVEX_V256, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005285 defm PDZ128 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.XMM, v2f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005286 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005287 defm PDZ256 : avx512_fp_scalef_p<opc, OpcodeStr, OpNode, sched.YMM, v4f64x_info>,
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005288 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
5289 }
5290}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00005291defm VSCALEF : avx512_fp_scalef_all<0x2C, 0x2D, "vscalef", X86scalef, X86scalefs,
5292 SchedWriteFAdd>, T8PD;
Asaf Badouh7ec4b7a2015-06-28 14:30:39 +00005293
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005294//===----------------------------------------------------------------------===//
5295// AVX-512 VPTESTM instructions
5296//===----------------------------------------------------------------------===//
5297
Craig Topper15d69732018-01-28 00:56:30 +00005298multiclass avx512_vptest<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005299 X86FoldableSchedWrite sched, X86VectorVTInfo _,
5300 string Suffix> {
Craig Topper1a093932017-11-11 06:19:12 +00005301 let ExeDomain = _.ExeDomain in {
Igor Breger639fde72016-03-03 14:18:38 +00005302 let isCommutable = 1 in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005303 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
5304 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5305 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005306 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005307 _.ImmAllZerosV)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005308 EVEX_4V, Sched<[sched]>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005309 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5310 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5311 "$src2, $src1", "$src1, $src2",
Craig Topper15d69732018-01-28 00:56:30 +00005312 (OpNode (bitconvert
5313 (_.i64VT (and _.RC:$src1,
5314 (bitconvert (_.LdFrag addr:$src2))))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005315 _.ImmAllZerosV)>,
5316 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005317 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper1a093932017-11-11 06:19:12 +00005318 }
Craig Topper15d69732018-01-28 00:56:30 +00005319
5320 // Patterns for compare with 0 that just use the same source twice.
5321 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5322 (_.KVT (!cast<Instruction>(NAME # Suffix # _.ZSuffix # "rr")
5323 _.RC:$src, _.RC:$src))>;
5324
5325 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5326 (_.KVT (!cast<Instruction>(NAME # Suffix # _.ZSuffix # "rrk")
5327 _.KRC:$mask, _.RC:$src, _.RC:$src))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005328}
5329
Craig Topper15d69732018-01-28 00:56:30 +00005330multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005331 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper1a093932017-11-11 06:19:12 +00005332 let ExeDomain = _.ExeDomain in
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005333 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
5334 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5335 "${src2}"##_.BroadcastStr##", $src1",
5336 "$src1, ${src2}"##_.BroadcastStr,
Craig Topper15d69732018-01-28 00:56:30 +00005337 (OpNode (and _.RC:$src1,
5338 (X86VBroadcast
5339 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005340 _.ImmAllZerosV)>,
5341 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005342 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00005343}
Igor Bregerfca0a342016-01-28 13:19:25 +00005344
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005345// Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topper15d69732018-01-28 00:56:30 +00005346multiclass avx512_vptest_lowering<PatFrag OpNode, X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00005347 X86VectorVTInfo _, string Suffix> {
Craig Topper15d69732018-01-28 00:56:30 +00005348 def : Pat<(_.KVT (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5349 _.ImmAllZerosV)),
Craig Topper5e4b4532018-01-27 23:49:14 +00005350 (_.KVT (COPY_TO_REGCLASS
5351 (!cast<Instruction>(NAME # Suffix # "Zrr")
5352 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5353 _.RC:$src1, _.SubRegIdx),
5354 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5355 _.RC:$src2, _.SubRegIdx)),
5356 _.KRC))>;
5357
5358 def : Pat<(_.KVT (and _.KRC:$mask,
Craig Topper15d69732018-01-28 00:56:30 +00005359 (OpNode (bitconvert (_.i64VT (and _.RC:$src1, _.RC:$src2))),
5360 _.ImmAllZerosV))),
Craig Topper5e4b4532018-01-27 23:49:14 +00005361 (COPY_TO_REGCLASS
5362 (!cast<Instruction>(NAME # Suffix # "Zrrk")
5363 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5364 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5365 _.RC:$src1, _.SubRegIdx),
5366 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5367 _.RC:$src2, _.SubRegIdx)),
5368 _.KRC)>;
Craig Topper15d69732018-01-28 00:56:30 +00005369
5370 def : Pat<(_.KVT (OpNode _.RC:$src, _.ImmAllZerosV)),
5371 (_.KVT (COPY_TO_REGCLASS
5372 (!cast<Instruction>(NAME # Suffix # "Zrr")
5373 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5374 _.RC:$src, _.SubRegIdx),
5375 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5376 _.RC:$src, _.SubRegIdx)),
5377 _.KRC))>;
5378
5379 def : Pat<(_.KVT (and _.KRC:$mask, (OpNode _.RC:$src, _.ImmAllZerosV))),
5380 (COPY_TO_REGCLASS
5381 (!cast<Instruction>(NAME # Suffix # "Zrrk")
5382 (COPY_TO_REGCLASS _.KRC:$mask, ExtendInfo.KRC),
5383 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5384 _.RC:$src, _.SubRegIdx),
5385 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
5386 _.RC:$src, _.SubRegIdx)),
5387 _.KRC)>;
Igor Bregerfca0a342016-01-28 13:19:25 +00005388}
5389
Craig Topper15d69732018-01-28 00:56:30 +00005390multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005391 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _,
Simon Pilgrimbb791b32017-11-30 13:18:06 +00005392 string Suffix> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005393 let Predicates = [HasAVX512] in
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005394 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, sched.ZMM, _.info512, Suffix>,
5395 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005396
5397 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005398 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, sched.YMM, _.info256, Suffix>,
5399 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
5400 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, sched.XMM, _.info128, Suffix>,
5401 avx512_vptest_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005402 }
Igor Bregerfca0a342016-01-28 13:19:25 +00005403 let Predicates = [HasAVX512, NoVLX] in {
5404 defm Z256_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info256, Suffix>;
5405 defm Z128_Alt : avx512_vptest_lowering< OpNode, _.info512, _.info128, Suffix>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005406 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005407}
5408
Craig Topper15d69732018-01-28 00:56:30 +00005409multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, PatFrag OpNode,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005410 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005411 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, sched,
Igor Bregerfca0a342016-01-28 13:19:25 +00005412 avx512vl_i32_info, "D">;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005413 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, sched,
Igor Bregerfca0a342016-01-28 13:19:25 +00005414 avx512vl_i64_info, "Q">, VEX_W;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005415}
5416
5417multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005418 PatFrag OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005419 let Predicates = [HasBWI] in {
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005420 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.ZMM,
5421 v32i16_info, "W">, EVEX_V512, VEX_W;
5422 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.ZMM,
5423 v64i8_info, "B">, EVEX_V512;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005424 }
5425 let Predicates = [HasVLX, HasBWI] in {
5426
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005427 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.YMM,
5428 v16i16x_info, "W">, EVEX_V256, VEX_W;
5429 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, sched.XMM,
5430 v8i16x_info, "W">, EVEX_V128, VEX_W;
5431 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.YMM,
5432 v32i8x_info, "B">, EVEX_V256;
5433 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, sched.XMM,
5434 v16i8x_info, "B">, EVEX_V128;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005435 }
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005436
Igor Bregerfca0a342016-01-28 13:19:25 +00005437 let Predicates = [HasAVX512, NoVLX] in {
Craig Topper15d69732018-01-28 00:56:30 +00005438 defm BZ256_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v32i8x_info, "B">;
5439 defm BZ128_Alt : avx512_vptest_lowering<OpNode, v64i8_info, v16i8x_info, "B">;
5440 defm WZ256_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v16i16x_info, "W">;
5441 defm WZ128_Alt : avx512_vptest_lowering<OpNode, v32i16_info, v8i16x_info, "W">;
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005442 }
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005443}
5444
Craig Topper9471a7c2018-02-19 19:23:31 +00005445// These patterns are used to match vptestm/vptestnm. We don't treat pcmpeqm
5446// as commutable here because we already canonicalized all zeros vectors to the
5447// RHS during lowering.
5448def X86pcmpeqm : PatFrag<(ops node:$src1, node:$src2),
5449 (X86cmpm node:$src1, node:$src2, (i8 0))>;
5450def X86pcmpnem : PatFrag<(ops node:$src1, node:$src2),
5451 (X86cmpm node:$src1, node:$src2, (i8 4))>;
5452
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005453multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005454 PatFrag OpNode, X86SchedWriteWidths sched> :
5455 avx512_vptest_wb<opc_wb, OpcodeStr, OpNode, sched>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005456 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode, sched>;
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00005457
Craig Topper15d69732018-01-28 00:56:30 +00005458defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86pcmpnem,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005459 SchedWriteVecLogic>, T8PD;
Craig Topper15d69732018-01-28 00:56:30 +00005460defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86pcmpeqm,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005461 SchedWriteVecLogic>, T8XS;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005462
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005463//===----------------------------------------------------------------------===//
5464// AVX-512 Shift instructions
5465//===----------------------------------------------------------------------===//
Simon Pilgrim6f710a62018-05-01 12:15:29 +00005466
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005467multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005468 string OpcodeStr, SDNode OpNode,
5469 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005470 let ExeDomain = _.ExeDomain in {
Cameron McInally04400442014-11-14 15:43:00 +00005471 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005472 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005473 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005474 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005475 Sched<[sched]>;
Cameron McInally04400442014-11-14 15:43:00 +00005476 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005477 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00005478 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005479 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00005480 (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005481 Sched<[sched.Folded]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005482 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005483}
5484
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005485multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005486 string OpcodeStr, SDNode OpNode,
5487 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005488 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005489 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
5490 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
5491 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005492 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005493 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005494}
5495
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005496multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005497 X86FoldableSchedWrite sched, ValueType SrcVT,
5498 PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005499 // src2 is always 128-bit
Craig Topper05948fb2016-08-02 05:11:15 +00005500 let ExeDomain = _.ExeDomain in {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005501 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5502 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
5503 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005504 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005505 AVX512BIBase, EVEX_4V, Sched<[sched]>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005506 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5507 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
5508 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005509 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2))))>,
5510 AVX512BIBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005511 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005512 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005513}
5514
Cameron McInally5fb084e2014-12-11 17:13:05 +00005515multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005516 X86SchedWriteWidths sched, ValueType SrcVT,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005517 PatFrag bc_frag, AVX512VLVectorVTInfo VTInfo,
5518 Predicate prd> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005519 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005520 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.ZMM, SrcVT,
5521 bc_frag, VTInfo.info512>, EVEX_V512,
5522 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005523 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005524 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.YMM, SrcVT,
5525 bc_frag, VTInfo.info256>, EVEX_V256,
5526 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
5527 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, sched.XMM, SrcVT,
5528 bc_frag, VTInfo.info128>, EVEX_V128,
5529 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005530 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005531}
5532
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005533multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005534 string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005535 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005536 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, sched, v4i32,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005537 bc_v4i32, avx512vl_i32_info, HasAVX512>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005538 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, sched, v2i64,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005539 bc_v2i64, avx512vl_i64_info, HasAVX512>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005540 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, sched, v8i16,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005541 bc_v2i64, avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005542}
5543
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005544multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005545 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005546 X86SchedWriteWidths sched,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005547 AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005548 let Predicates = [HasAVX512] in
Simon Pilgrim3c354082018-04-30 18:18:38 +00005549 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5550 sched.ZMM, VTInfo.info512>,
5551 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005552 VTInfo.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005553 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00005554 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5555 sched.YMM, VTInfo.info256>,
5556 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005557 VTInfo.info256>, EVEX_V256;
Simon Pilgrim3c354082018-04-30 18:18:38 +00005558 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
5559 sched.XMM, VTInfo.info128>,
5560 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005561 VTInfo.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005562 }
5563}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005564
Simon Pilgrim21e89792018-04-13 14:36:59 +00005565multiclass avx512_shift_rmi_w<bits<8> opcw, Format ImmFormR, Format ImmFormM,
5566 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005567 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005568 let Predicates = [HasBWI] in
5569 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005570 sched.ZMM, v32i16_info>, EVEX_V512, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005571 let Predicates = [HasVLX, HasBWI] in {
5572 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005573 sched.YMM, v16i16x_info>, EVEX_V256, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005574 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005575 sched.XMM, v8i16x_info>, EVEX_V128, VEX_WIG;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005576 }
5577}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005578
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005579multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005580 Format ImmFormR, Format ImmFormM,
5581 string OpcodeStr, SDNode OpNode,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005582 X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005583 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005584 sched, avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005585 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005586 sched, avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005587}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00005588
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005589defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005590 SchedWriteVecShift>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005591 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005592 SchedWriteVecShift>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005593
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005594defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005595 SchedWriteVecShift>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005596 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005597 SchedWriteVecShift>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005598
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005599defm VPSRA : avx512_shift_rmi_dq<0x72, 0x72, MRM4r, MRM4m, "vpsra", X86vsrai,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005600 SchedWriteVecShift>,
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005601 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005602 SchedWriteVecShift>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005603
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005604defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", X86vrotri,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005605 SchedWriteVecShift>, AVX512BIi8Base, EVEX_4V;
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00005606defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", X86vrotli,
Simon Pilgrim3c354082018-04-30 18:18:38 +00005607 SchedWriteVecShift>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005608
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005609defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl,
5610 SchedWriteVecShift>;
5611defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra,
5612 SchedWriteVecShift>;
5613defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl,
5614 SchedWriteVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005615
Simon Pilgrim5910ebe2017-02-20 12:16:38 +00005616// Use 512bit VPSRA/VPSRAI version to implement v2i64/v4i64 in case NoVLX.
5617let Predicates = [HasAVX512, NoVLX] in {
5618 def : Pat<(v4i64 (X86vsra (v4i64 VR256X:$src1), (v2i64 VR128X:$src2))),
5619 (EXTRACT_SUBREG (v8i64
5620 (VPSRAQZrr
5621 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5622 VR128X:$src2)), sub_ymm)>;
5623
5624 def : Pat<(v2i64 (X86vsra (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5625 (EXTRACT_SUBREG (v8i64
5626 (VPSRAQZrr
5627 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5628 VR128X:$src2)), sub_xmm)>;
5629
5630 def : Pat<(v4i64 (X86vsrai (v4i64 VR256X:$src1), (i8 imm:$src2))),
5631 (EXTRACT_SUBREG (v8i64
5632 (VPSRAQZri
5633 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5634 imm:$src2)), sub_ymm)>;
5635
5636 def : Pat<(v2i64 (X86vsrai (v2i64 VR128X:$src1), (i8 imm:$src2))),
5637 (EXTRACT_SUBREG (v8i64
5638 (VPSRAQZri
5639 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5640 imm:$src2)), sub_xmm)>;
5641}
5642
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005643//===-------------------------------------------------------------------===//
5644// Variable Bit Shifts
5645//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005646
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005647multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005648 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005649 let ExeDomain = _.ExeDomain in {
Cameron McInally5fb084e2014-12-11 17:13:05 +00005650 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
5651 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
5652 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00005653 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005654 AVX5128IBase, EVEX_4V, Sched<[sched]>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005655 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5656 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
5657 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005658 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005659 (_.VT (bitconvert (_.LdFrag addr:$src2)))))>,
5660 AVX5128IBase, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005661 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00005662 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005663}
5664
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005665multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005666 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00005667 let ExeDomain = _.ExeDomain in
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005668 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
5669 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
5670 "${src2}"##_.BroadcastStr##", $src1",
5671 "$src1, ${src2}"##_.BroadcastStr,
5672 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00005673 (_.ScalarLdFrag addr:$src2)))))>,
5674 AVX5128IBase, EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005675 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005676}
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005677
Cameron McInally5fb084e2014-12-11 17:13:05 +00005678multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005679 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005680 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005681 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
5682 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>, EVEX_V512;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005683
5684 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005685 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
5686 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.YMM, _.info256>, EVEX_V256;
5687 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
5688 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched.XMM, _.info128>, EVEX_V128;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005689 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00005690}
5691
5692multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005693 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005694 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005695 avx512vl_i32_info>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005696 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, sched,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005697 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00005698}
5699
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005700// Use 512bit version to implement 128/256 bit in case NoVLX.
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005701multiclass avx512_var_shift_lowering<AVX512VLVectorVTInfo _, string OpcodeStr,
5702 SDNode OpNode, list<Predicate> p> {
5703 let Predicates = p in {
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005704 def : Pat<(_.info256.VT (OpNode (_.info256.VT _.info256.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005705 (_.info256.VT _.info256.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005706 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005707 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005708 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src1, sub_ymm),
5709 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR256X:$src2, sub_ymm)),
5710 sub_ymm)>;
5711
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005712 def : Pat<(_.info128.VT (OpNode (_.info128.VT _.info128.RC:$src1),
Igor Breger7b46b4e2015-12-23 08:06:50 +00005713 (_.info128.VT _.info128.RC:$src2))),
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005714 (EXTRACT_SUBREG
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005715 (!cast<Instruction>(OpcodeStr#"Zrr")
Igor Breger7b46b4e2015-12-23 08:06:50 +00005716 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src1, sub_xmm),
5717 (INSERT_SUBREG (_.info512.VT (IMPLICIT_DEF)), VR128X:$src2, sub_xmm)),
5718 sub_xmm)>;
5719 }
5720}
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005721multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005722 SDNode OpNode, X86SchedWriteWidths sched> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005723 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005724 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v32i16_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005725 EVEX_V512, VEX_W;
5726 let Predicates = [HasVLX, HasBWI] in {
5727
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005728 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v16i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005729 EVEX_V256, VEX_W;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005730 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v8i16x_info>,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00005731 EVEX_V128, VEX_W;
5732 }
5733}
5734
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005735defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl, SchedWriteVarVecShift>,
5736 avx512_var_shift_w<0x12, "vpsllvw", shl, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00005737
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005738defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra, SchedWriteVarVecShift>,
5739 avx512_var_shift_w<0x11, "vpsravw", sra, SchedWriteVarVecShift>;
Igor Bregere59165c2016-06-20 07:05:43 +00005740
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005741defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl, SchedWriteVarVecShift>,
5742 avx512_var_shift_w<0x10, "vpsrlvw", srl, SchedWriteVarVecShift>;
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005743
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00005744defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr, SchedWriteVarVecShift>;
5745defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl, SchedWriteVarVecShift>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005746
Simon Pilgrim7f2a6d52017-01-13 13:16:19 +00005747defm : avx512_var_shift_lowering<avx512vl_i64_info, "VPSRAVQ", sra, [HasAVX512, NoVLX]>;
5748defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSLLVW", shl, [HasBWI, NoVLX]>;
5749defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRAVW", sra, [HasBWI, NoVLX]>;
5750defm : avx512_var_shift_lowering<avx512vl_i16_info, "VPSRLVW", srl, [HasBWI, NoVLX]>;
5751
Craig Topper05629d02016-07-24 07:32:45 +00005752// Special handing for handling VPSRAV intrinsics.
5753multiclass avx512_var_shift_int_lowering<string InstrStr, X86VectorVTInfo _,
5754 list<Predicate> p> {
5755 let Predicates = p in {
5756 def : Pat<(_.VT (X86vsrav _.RC:$src1, _.RC:$src2)),
5757 (!cast<Instruction>(InstrStr#_.ZSuffix#rr) _.RC:$src1,
5758 _.RC:$src2)>;
5759 def : Pat<(_.VT (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2)))),
5760 (!cast<Instruction>(InstrStr#_.ZSuffix##rm)
5761 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005762 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5763 (X86vsrav _.RC:$src1, _.RC:$src2), _.RC:$src0)),
5764 (!cast<Instruction>(InstrStr#_.ZSuffix#rrk) _.RC:$src0,
5765 _.KRC:$mask, _.RC:$src1, _.RC:$src2)>;
5766 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5767 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5768 _.RC:$src0)),
5769 (!cast<Instruction>(InstrStr#_.ZSuffix##rmk) _.RC:$src0,
5770 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005771 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5772 (X86vsrav _.RC:$src1, _.RC:$src2), _.ImmAllZerosV)),
5773 (!cast<Instruction>(InstrStr#_.ZSuffix#rrkz) _.KRC:$mask,
5774 _.RC:$src1, _.RC:$src2)>;
5775 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5776 (X86vsrav _.RC:$src1, (bitconvert (_.LdFrag addr:$src2))),
5777 _.ImmAllZerosV)),
5778 (!cast<Instruction>(InstrStr#_.ZSuffix##rmkz) _.KRC:$mask,
5779 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005780 }
5781}
5782
5783multiclass avx512_var_shift_int_lowering_mb<string InstrStr, X86VectorVTInfo _,
5784 list<Predicate> p> :
5785 avx512_var_shift_int_lowering<InstrStr, _, p> {
5786 let Predicates = p in {
5787 def : Pat<(_.VT (X86vsrav _.RC:$src1,
5788 (X86VBroadcast (_.ScalarLdFrag addr:$src2)))),
5789 (!cast<Instruction>(InstrStr#_.ZSuffix##rmb)
5790 _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005791 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5792 (X86vsrav _.RC:$src1,
5793 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5794 _.RC:$src0)),
5795 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbk) _.RC:$src0,
5796 _.KRC:$mask, _.RC:$src1, addr:$src2)>;
Craig Topper05629d02016-07-24 07:32:45 +00005797 def : Pat<(_.VT (vselect _.KRCWM:$mask,
5798 (X86vsrav _.RC:$src1,
5799 (X86VBroadcast (_.ScalarLdFrag addr:$src2))),
5800 _.ImmAllZerosV)),
5801 (!cast<Instruction>(InstrStr#_.ZSuffix##rmbkz) _.KRC:$mask,
5802 _.RC:$src1, addr:$src2)>;
5803 }
5804}
5805
5806defm : avx512_var_shift_int_lowering<"VPSRAVW", v8i16x_info, [HasVLX, HasBWI]>;
5807defm : avx512_var_shift_int_lowering<"VPSRAVW", v16i16x_info, [HasVLX, HasBWI]>;
5808defm : avx512_var_shift_int_lowering<"VPSRAVW", v32i16_info, [HasBWI]>;
5809defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v4i32x_info, [HasVLX]>;
5810defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v8i32x_info, [HasVLX]>;
5811defm : avx512_var_shift_int_lowering_mb<"VPSRAVD", v16i32_info, [HasAVX512]>;
5812defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v2i64x_info, [HasVLX]>;
5813defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v4i64x_info, [HasVLX]>;
5814defm : avx512_var_shift_int_lowering_mb<"VPSRAVQ", v8i64_info, [HasAVX512]>;
5815
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005816// Use 512bit VPROL/VPROLI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5817let Predicates = [HasAVX512, NoVLX] in {
5818 def : Pat<(v2i64 (rotl (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5819 (EXTRACT_SUBREG (v8i64
5820 (VPROLVQZrr
5821 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005822 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005823 sub_xmm)>;
5824 def : Pat<(v4i64 (rotl (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5825 (EXTRACT_SUBREG (v8i64
5826 (VPROLVQZrr
5827 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005828 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005829 sub_ymm)>;
5830
5831 def : Pat<(v4i32 (rotl (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5832 (EXTRACT_SUBREG (v16i32
5833 (VPROLVDZrr
5834 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005835 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005836 sub_xmm)>;
5837 def : Pat<(v8i32 (rotl (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5838 (EXTRACT_SUBREG (v16i32
5839 (VPROLVDZrr
5840 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005841 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005842 sub_ymm)>;
5843
5844 def : Pat<(v2i64 (X86vrotli (v2i64 VR128X:$src1), (i8 imm:$src2))),
5845 (EXTRACT_SUBREG (v8i64
5846 (VPROLQZri
5847 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5848 imm:$src2)), sub_xmm)>;
5849 def : Pat<(v4i64 (X86vrotli (v4i64 VR256X:$src1), (i8 imm:$src2))),
5850 (EXTRACT_SUBREG (v8i64
5851 (VPROLQZri
5852 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5853 imm:$src2)), sub_ymm)>;
5854
5855 def : Pat<(v4i32 (X86vrotli (v4i32 VR128X:$src1), (i8 imm:$src2))),
5856 (EXTRACT_SUBREG (v16i32
5857 (VPROLDZri
5858 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5859 imm:$src2)), sub_xmm)>;
5860 def : Pat<(v8i32 (X86vrotli (v8i32 VR256X:$src1), (i8 imm:$src2))),
5861 (EXTRACT_SUBREG (v16i32
5862 (VPROLDZri
5863 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5864 imm:$src2)), sub_ymm)>;
5865}
5866
5867// Use 512bit VPROR/VPRORI version to implement v2i64/v4i64 + v4i32/v8i32 in case NoVLX.
5868let Predicates = [HasAVX512, NoVLX] in {
5869 def : Pat<(v2i64 (rotr (v2i64 VR128X:$src1), (v2i64 VR128X:$src2))),
5870 (EXTRACT_SUBREG (v8i64
5871 (VPRORVQZrr
5872 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005873 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005874 sub_xmm)>;
5875 def : Pat<(v4i64 (rotr (v4i64 VR256X:$src1), (v4i64 VR256X:$src2))),
5876 (EXTRACT_SUBREG (v8i64
5877 (VPRORVQZrr
5878 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005879 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005880 sub_ymm)>;
5881
5882 def : Pat<(v4i32 (rotr (v4i32 VR128X:$src1), (v4i32 VR128X:$src2))),
5883 (EXTRACT_SUBREG (v16i32
5884 (VPRORVDZrr
5885 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005886 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src2, sub_xmm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005887 sub_xmm)>;
5888 def : Pat<(v8i32 (rotr (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
5889 (EXTRACT_SUBREG (v16i32
5890 (VPRORVDZrr
5891 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
Craig Topper688f0ca2017-11-01 07:11:32 +00005892 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src2, sub_ymm)))),
Simon Pilgrim1cbe8c22017-07-17 14:11:30 +00005893 sub_ymm)>;
5894
5895 def : Pat<(v2i64 (X86vrotri (v2i64 VR128X:$src1), (i8 imm:$src2))),
5896 (EXTRACT_SUBREG (v8i64
5897 (VPRORQZri
5898 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5899 imm:$src2)), sub_xmm)>;
5900 def : Pat<(v4i64 (X86vrotri (v4i64 VR256X:$src1), (i8 imm:$src2))),
5901 (EXTRACT_SUBREG (v8i64
5902 (VPRORQZri
5903 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5904 imm:$src2)), sub_ymm)>;
5905
5906 def : Pat<(v4i32 (X86vrotri (v4i32 VR128X:$src1), (i8 imm:$src2))),
5907 (EXTRACT_SUBREG (v16i32
5908 (VPRORDZri
5909 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR128X:$src1, sub_xmm)),
5910 imm:$src2)), sub_xmm)>;
5911 def : Pat<(v8i32 (X86vrotri (v8i32 VR256X:$src1), (i8 imm:$src2))),
5912 (EXTRACT_SUBREG (v16i32
5913 (VPRORDZri
5914 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF), VR256X:$src1, sub_ymm)),
5915 imm:$src2)), sub_ymm)>;
5916}
5917
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005918//===-------------------------------------------------------------------===//
5919// 1-src variable permutation VPERMW/D/Q
5920//===-------------------------------------------------------------------===//
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005921
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005922multiclass avx512_vperm_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005923 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005924 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005925 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
5926 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005927
5928 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005929 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
5930 avx512_var_shift_mb<opc, OpcodeStr, OpNode, sched, _.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005931}
5932
5933multiclass avx512_vpermi_dq_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
5934 string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005935 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo VTInfo> {
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005936 let Predicates = [HasAVX512] in
5937 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005938 sched, VTInfo.info512>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005939 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005940 sched, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005941 let Predicates = [HasAVX512, HasVLX] in
5942 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005943 sched, VTInfo.info256>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005944 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005945 sched, VTInfo.info256>, EVEX_V256;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005946}
5947
Michael Zuckermand9cac592016-01-19 17:07:43 +00005948multiclass avx512_vperm_bw<bits<8> opc, string OpcodeStr,
5949 Predicate prd, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005950 X86FoldableSchedWrite sched, AVX512VLVectorVTInfo _> {
Michael Zuckermand9cac592016-01-19 17:07:43 +00005951 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00005952 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info512>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005953 EVEX_V512 ;
5954 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00005955 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info256>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005956 EVEX_V256 ;
Simon Pilgrim21e89792018-04-13 14:36:59 +00005957 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched, _.info128>,
Michael Zuckermand9cac592016-01-19 17:07:43 +00005958 EVEX_V128 ;
5959 }
5960}
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005961
Michael Zuckermand9cac592016-01-19 17:07:43 +00005962defm VPERMW : avx512_vperm_bw<0x8D, "vpermw", HasBWI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005963 WriteVarShuffle256, avx512vl_i16_info>, VEX_W;
Michael Zuckermand9cac592016-01-19 17:07:43 +00005964defm VPERMB : avx512_vperm_bw<0x8D, "vpermb", HasVBMI, X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005965 WriteVarShuffle256, avx512vl_i8_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005966
5967defm VPERMD : avx512_vperm_dq_sizes<0x36, "vpermd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005968 WriteVarShuffle256, avx512vl_i32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005969defm VPERMQ : avx512_vperm_dq_sizes<0x36, "vpermq", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005970 WriteVarShuffle256, avx512vl_i64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005971defm VPERMPS : avx512_vperm_dq_sizes<0x16, "vpermps", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005972 WriteFVarShuffle256, avx512vl_f32_info>;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005973defm VPERMPD : avx512_vperm_dq_sizes<0x16, "vpermpd", X86VPermv,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005974 WriteFVarShuffle256, avx512vl_f64_info>, VEX_W;
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005975
5976defm VPERMQ : avx512_vpermi_dq_sizes<0x00, MRMSrcReg, MRMSrcMem, "vpermq",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005977 X86VPermi, WriteShuffle256, avx512vl_i64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005978 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
5979defm VPERMPD : avx512_vpermi_dq_sizes<0x01, MRMSrcReg, MRMSrcMem, "vpermpd",
Simon Pilgrimcf0199a2018-04-24 17:59:54 +00005980 X86VPermi, WriteFShuffle256, avx512vl_f64_info>,
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005981 EVEX, AVX512AIi8Base, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00005982
Igor Breger78741a12015-10-04 07:20:41 +00005983//===----------------------------------------------------------------------===//
Simon Pilgrim18bcf932016-02-03 09:41:59 +00005984// AVX-512 - VPERMIL
Igor Breger78741a12015-10-04 07:20:41 +00005985//===----------------------------------------------------------------------===//
Elena Demikhovsky4078c752015-06-04 07:07:13 +00005986
Simon Pilgrim1401a752017-11-29 14:58:34 +00005987multiclass avx512_permil_vec<bits<8> OpcVar, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005988 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00005989 X86VectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00005990 defm rr: AVX512_maskable<OpcVar, MRMSrcReg, _, (outs _.RC:$dst),
5991 (ins _.RC:$src1, Ctrl.RC:$src2), OpcodeStr,
5992 "$src2, $src1", "$src1, $src2",
5993 (_.VT (OpNode _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00005994 (Ctrl.VT Ctrl.RC:$src2)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00005995 T8PD, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00005996 defm rm: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
5997 (ins _.RC:$src1, Ctrl.MemOp:$src2), OpcodeStr,
5998 "$src2, $src1", "$src1, $src2",
5999 (_.VT (OpNode
6000 _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006001 (Ctrl.VT (bitconvert(Ctrl.LdFrag addr:$src2)))))>,
6002 T8PD, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006003 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00006004 defm rmb: AVX512_maskable<OpcVar, MRMSrcMem, _, (outs _.RC:$dst),
6005 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
6006 "${src2}"##_.BroadcastStr##", $src1",
6007 "$src1, ${src2}"##_.BroadcastStr,
6008 (_.VT (OpNode
6009 _.RC:$src1,
6010 (Ctrl.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00006011 (Ctrl.ScalarLdFrag addr:$src2)))))>,
6012 T8PD, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006013 Sched<[sched.Folded, ReadAfterLd]>;
Igor Breger78741a12015-10-04 07:20:41 +00006014}
6015
6016multiclass avx512_permil_vec_common<string OpcodeStr, bits<8> OpcVar,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006017 X86SchedWriteWidths sched,
Simon Pilgrim8a937e02018-04-27 18:19:48 +00006018 AVX512VLVectorVTInfo _,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006019 AVX512VLVectorVTInfo Ctrl> {
Igor Breger78741a12015-10-04 07:20:41 +00006020 let Predicates = [HasAVX512] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006021 defm Z : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.ZMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006022 _.info512, Ctrl.info512>, EVEX_V512;
Igor Breger78741a12015-10-04 07:20:41 +00006023 }
6024 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3c354082018-04-30 18:18:38 +00006025 defm Z128 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.XMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006026 _.info128, Ctrl.info128>, EVEX_V128;
Simon Pilgrim3c354082018-04-30 18:18:38 +00006027 defm Z256 : avx512_permil_vec<OpcVar, OpcodeStr, X86VPermilpv, sched.YMM,
Simon Pilgrim1401a752017-11-29 14:58:34 +00006028 _.info256, Ctrl.info256>, EVEX_V256;
Igor Breger78741a12015-10-04 07:20:41 +00006029 }
6030}
6031
6032multiclass avx512_permil<string OpcodeStr, bits<8> OpcImm, bits<8> OpcVar,
6033 AVX512VLVectorVTInfo _, AVX512VLVectorVTInfo Ctrl>{
Simon Pilgrim3c354082018-04-30 18:18:38 +00006034 defm NAME: avx512_permil_vec_common<OpcodeStr, OpcVar, SchedWriteFVarShuffle,
6035 _, Ctrl>;
Igor Breger78741a12015-10-04 07:20:41 +00006036 defm NAME: avx512_shift_rmi_sizes<OpcImm, MRMSrcReg, MRMSrcMem, OpcodeStr,
Simon Pilgrim3c354082018-04-30 18:18:38 +00006037 X86VPermilpi, SchedWriteFShuffle, _>,
Igor Breger78741a12015-10-04 07:20:41 +00006038 EVEX, AVX512AIi8Base, EVEX_CD8<_.info128.EltSize, CD8VF>;
Igor Breger78741a12015-10-04 07:20:41 +00006039}
6040
Craig Topper05948fb2016-08-02 05:11:15 +00006041let ExeDomain = SSEPackedSingle in
Igor Breger78741a12015-10-04 07:20:41 +00006042defm VPERMILPS : avx512_permil<"vpermilps", 0x04, 0x0C, avx512vl_f32_info,
6043 avx512vl_i32_info>;
Craig Topper05948fb2016-08-02 05:11:15 +00006044let ExeDomain = SSEPackedDouble in
Igor Breger78741a12015-10-04 07:20:41 +00006045defm VPERMILPD : avx512_permil<"vpermilpd", 0x05, 0x0D, avx512vl_f64_info,
6046 avx512vl_i64_info>, VEX_W;
Simon Pilgrim1401a752017-11-29 14:58:34 +00006047
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006048//===----------------------------------------------------------------------===//
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006049// AVX-512 - VPSHUFD, VPSHUFLW, VPSHUFHW
6050//===----------------------------------------------------------------------===//
6051
6052defm VPSHUFD : avx512_shift_rmi_sizes<0x70, MRMSrcReg, MRMSrcMem, "vpshufd",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006053 X86PShufd, SchedWriteShuffle, avx512vl_i32_info>,
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006054 EVEX, AVX512BIi8Base, EVEX_CD8<32, CD8VF>;
6055defm VPSHUFH : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshufhw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006056 X86PShufhw, SchedWriteShuffle>,
6057 EVEX, AVX512XSIi8Base;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006058defm VPSHUFL : avx512_shift_rmi_w<0x70, MRMSrcReg, MRMSrcMem, "vpshuflw",
Simon Pilgrim3c354082018-04-30 18:18:38 +00006059 X86PShuflw, SchedWriteShuffle>,
6060 EVEX, AVX512XDIi8Base;
Michael Liao66233b72015-08-06 09:06:20 +00006061
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006062//===----------------------------------------------------------------------===//
6063// AVX-512 - VPSHUFB
6064//===----------------------------------------------------------------------===//
6065
Simon Pilgrim2dc4ff12017-12-01 13:25:54 +00006066multiclass avx512_pshufb_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006067 X86SchedWriteWidths sched> {
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006068 let Predicates = [HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006069 defm Z: avx512_var_shift<opc, OpcodeStr, OpNode, sched.ZMM, v64i8_info>,
6070 EVEX_V512;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006071
6072 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006073 defm Z256: avx512_var_shift<opc, OpcodeStr, OpNode, sched.YMM, v32i8x_info>,
6074 EVEX_V256;
6075 defm Z128: avx512_var_shift<opc, OpcodeStr, OpNode, sched.XMM, v16i8x_info>,
6076 EVEX_V128;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006077 }
6078}
6079
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006080defm VPSHUFB: avx512_pshufb_sizes<0x00, "vpshufb", X86pshufb,
6081 SchedWriteVarShuffle>, VEX_WIG;
Elena Demikhovsky55a99742015-06-22 13:00:42 +00006082
Elena Demikhovsky75ede682015-06-01 07:17:23 +00006083//===----------------------------------------------------------------------===//
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00006084// Move Low to High and High to Low packed FP Instructions
6085//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006086
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006087def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
6088 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006089 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006090 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006091 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006092def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
6093 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00006094 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim577ae242018-04-12 19:25:07 +00006095 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006096 Sched<[SchedWriteFShuffle.XMM]>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006097
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006098//===----------------------------------------------------------------------===//
Igor Bregerb6b27af2015-11-10 07:09:07 +00006099// VMOVHPS/PD VMOVLPS Instructions
6100// All patterns was taken from SSS implementation.
6101//===----------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006102
Igor Bregerb6b27af2015-11-10 07:09:07 +00006103multiclass avx512_mov_hilo_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
6104 X86VectorVTInfo _> {
Craig Toppere70231b2017-02-26 06:45:54 +00006105 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00006106 def rm : AVX512<opc, MRMSrcMem, (outs _.RC:$dst),
6107 (ins _.RC:$src1, f64mem:$src2),
6108 !strconcat(OpcodeStr,
6109 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6110 [(set _.RC:$dst,
6111 (OpNode _.RC:$src1,
6112 (_.VT (bitconvert
Simon Pilgrim577ae242018-04-12 19:25:07 +00006113 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))))))]>,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00006114 Sched<[SchedWriteFShuffle.XMM.Folded, ReadAfterLd]>, EVEX_4V;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006115}
6116
6117defm VMOVHPSZ128 : avx512_mov_hilo_packed<0x16, "vmovhps", X86Movlhps,
6118 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
Craig Topper3b11fca2017-09-18 00:20:53 +00006119defm VMOVHPDZ128 : avx512_mov_hilo_packed<0x16, "vmovhpd", X86Unpckl,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006120 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6121defm VMOVLPSZ128 : avx512_mov_hilo_packed<0x12, "vmovlps", X86Movlps,
6122 v4f32x_info>, EVEX_CD8<32, CD8VT2>, PS;
6123defm VMOVLPDZ128 : avx512_mov_hilo_packed<0x12, "vmovlpd", X86Movlpd,
6124 v2f64x_info>, EVEX_CD8<64, CD8VT1>, PD, VEX_W;
6125
6126let Predicates = [HasAVX512] in {
6127 // VMOVHPS patterns
6128 def : Pat<(X86Movlhps VR128X:$src1,
6129 (bc_v4f32 (v2i64 (scalar_to_vector (loadi64 addr:$src2))))),
6130 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6131 def : Pat<(X86Movlhps VR128X:$src1,
Craig Topper0a197df2017-09-17 18:59:32 +00006132 (bc_v4f32 (v2i64 (X86vzload addr:$src2)))),
Igor Bregerb6b27af2015-11-10 07:09:07 +00006133 (VMOVHPSZ128rm VR128X:$src1, addr:$src2)>;
6134 // VMOVHPD patterns
6135 def : Pat<(v2f64 (X86Unpckl VR128X:$src1,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006136 (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src2)))))),
6137 (VMOVHPDZ128rm VR128X:$src1, addr:$src2)>;
6138 // VMOVLPS patterns
6139 def : Pat<(v4f32 (X86Movlps VR128X:$src1, (load addr:$src2))),
6140 (VMOVLPSZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006141 // VMOVLPD patterns
6142 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, (load addr:$src2))),
6143 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006144 def : Pat<(v2f64 (X86Movsd VR128X:$src1,
6145 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))),
6146 (VMOVLPDZ128rm VR128X:$src1, addr:$src2)>;
6147}
6148
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006149let SchedRW = [WriteStore] in {
Igor Bregerb6b27af2015-11-10 07:09:07 +00006150def VMOVHPSZ128mr : AVX512PSI<0x17, MRMDestMem, (outs),
6151 (ins f64mem:$dst, VR128X:$src),
6152 "vmovhps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006153 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006154 (X86Unpckh (bc_v2f64 (v4f32 VR128X:$src)),
6155 (bc_v2f64 (v4f32 VR128X:$src))),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006156 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006157 EVEX, EVEX_CD8<32, CD8VT2>;
6158def VMOVHPDZ128mr : AVX512PDI<0x17, MRMDestMem, (outs),
6159 (ins f64mem:$dst, VR128X:$src),
6160 "vmovhpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006161 [(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006162 (v2f64 (X86Unpckh VR128X:$src, VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006163 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006164 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
6165def VMOVLPSZ128mr : AVX512PSI<0x13, MRMDestMem, (outs),
6166 (ins f64mem:$dst, VR128X:$src),
6167 "vmovlps\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006168 [(store (f64 (extractelt (bc_v2f64 (v4f32 VR128X:$src)),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006169 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006170 EVEX, EVEX_CD8<32, CD8VT2>;
6171def VMOVLPDZ128mr : AVX512PDI<0x13, MRMDestMem, (outs),
6172 (ins f64mem:$dst, VR128X:$src),
6173 "vmovlpd\t{$src, $dst|$dst, $src}",
Craig Topperc9b19232016-05-01 04:59:44 +00006174 [(store (f64 (extractelt (v2f64 VR128X:$src),
Simon Pilgrim577ae242018-04-12 19:25:07 +00006175 (iPTR 0))), addr:$dst)]>,
Igor Bregerb6b27af2015-11-10 07:09:07 +00006176 EVEX, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim369e59d2018-02-12 16:18:36 +00006177} // SchedRW
Craig Toppere1cac152016-06-07 07:27:54 +00006178
Igor Bregerb6b27af2015-11-10 07:09:07 +00006179let Predicates = [HasAVX512] in {
6180 // VMOVHPD patterns
Craig Topperc9b19232016-05-01 04:59:44 +00006181 def : Pat<(store (f64 (extractelt
Igor Bregerb6b27af2015-11-10 07:09:07 +00006182 (v2f64 (X86VPermilpi VR128X:$src, (i8 1))),
6183 (iPTR 0))), addr:$dst),
6184 (VMOVHPDZ128mr addr:$dst, VR128X:$src)>;
6185 // VMOVLPS patterns
6186 def : Pat<(store (v4f32 (X86Movlps (load addr:$src1), VR128X:$src2)),
6187 addr:$src1),
6188 (VMOVLPSZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006189 // VMOVLPD patterns
6190 def : Pat<(store (v2f64 (X86Movlpd (load addr:$src1), VR128X:$src2)),
6191 addr:$src1),
6192 (VMOVLPDZ128mr addr:$src1, VR128X:$src2)>;
Igor Bregerb6b27af2015-11-10 07:09:07 +00006193}
6194//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006195// FMA - Fused Multiply Operations
6196//
Adam Nemet26371ce2014-10-24 00:02:55 +00006197
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006198multiclass avx512_fma3p_213_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006199 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006200 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006201 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Adam Nemet34801422014-10-08 23:25:39 +00006202 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00006203 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00006204 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006205 (_.VT (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3)), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006206 AVX512FMA3Base, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006207
Craig Toppere1cac152016-06-07 07:27:54 +00006208 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6209 (ins _.RC:$src2, _.MemOp:$src3),
6210 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006211 (_.VT (OpNode _.RC:$src2, _.RC:$src1, (_.LdFrag addr:$src3))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006212 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006213
Craig Toppere1cac152016-06-07 07:27:54 +00006214 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6215 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6216 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6217 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper6bcbf532016-07-25 07:20:28 +00006218 (OpNode _.RC:$src2,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006219 _.RC:$src1,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3)))), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006220 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006221 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006222}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006223
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006224multiclass avx512_fma3_213_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006225 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006226 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006227 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006228 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006229 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6230 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006231 (_.VT ( OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i32 imm:$rc))), 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006232 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006233}
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00006234
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006235multiclass avx512_fma3p_213_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006236 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6237 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006238 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006239 defm Z : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006240 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006241 avx512_fma3_213_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006242 _.info512, Suff>,
6243 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006244 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006245 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006246 defm Z256 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006247 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006248 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006249 defm Z128 : avx512_fma3p_213_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006250 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006251 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006252 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006253}
6254
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006255multiclass avx512_fma3p_213_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006256 SDNode OpNodeRnd> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006257 defm PS : avx512_fma3p_213_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006258 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006259 defm PD : avx512_fma3p_213_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006260 SchedWriteFMA, avx512vl_f64_info, "PD">,
6261 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006262}
6263
Craig Topperaf0b9922017-09-04 06:59:50 +00006264defm VFMADD213 : avx512_fma3p_213_f<0xA8, "vfmadd213", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006265defm VFMSUB213 : avx512_fma3p_213_f<0xAA, "vfmsub213", X86Fmsub, X86FmsubRnd>;
6266defm VFMADDSUB213 : avx512_fma3p_213_f<0xA6, "vfmaddsub213", X86Fmaddsub, X86FmaddsubRnd>;
6267defm VFMSUBADD213 : avx512_fma3p_213_f<0xA7, "vfmsubadd213", X86Fmsubadd, X86FmsubaddRnd>;
6268defm VFNMADD213 : avx512_fma3p_213_f<0xAC, "vfnmadd213", X86Fnmadd, X86FnmaddRnd>;
6269defm VFNMSUB213 : avx512_fma3p_213_f<0xAE, "vfnmsub213", X86Fnmsub, X86FnmsubRnd>;
6270
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006271
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006272multiclass avx512_fma3p_231_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006273 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006274 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006275 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006276 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6277 (ins _.RC:$src2, _.RC:$src3),
6278 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006279 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006280 vselect, 1>, AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006281
Craig Toppere1cac152016-06-07 07:27:54 +00006282 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6283 (ins _.RC:$src2, _.MemOp:$src3),
6284 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006285 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006286 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006287
Craig Toppere1cac152016-06-07 07:27:54 +00006288 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6289 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6290 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6291 "$src2, ${src3}"##_.BroadcastStr,
6292 (_.VT (OpNode _.RC:$src2,
6293 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006294 _.RC:$src1)), 1, 0>, AVX512FMA3Base, EVEX_B,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006295 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006296 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006297}
6298
6299multiclass avx512_fma3_231_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006300 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006301 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006302 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006303 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6304 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6305 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006306 (_.VT ( OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006307 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006308 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006309}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006310
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006311multiclass avx512_fma3p_231_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006312 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6313 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006314 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006315 defm Z : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006316 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006317 avx512_fma3_231_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006318 _.info512, Suff>,
6319 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006320 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006321 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006322 defm Z256 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006323 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006324 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006325 defm Z128 : avx512_fma3p_231_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006326 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006327 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006328 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006329}
6330
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006331multiclass avx512_fma3p_231_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006332 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006333 defm PS : avx512_fma3p_231_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006334 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006335 defm PD : avx512_fma3p_231_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006336 SchedWriteFMA, avx512vl_f64_info, "PD">,
6337 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006338}
6339
Craig Topperaf0b9922017-09-04 06:59:50 +00006340defm VFMADD231 : avx512_fma3p_231_f<0xB8, "vfmadd231", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006341defm VFMSUB231 : avx512_fma3p_231_f<0xBA, "vfmsub231", X86Fmsub, X86FmsubRnd>;
6342defm VFMADDSUB231 : avx512_fma3p_231_f<0xB6, "vfmaddsub231", X86Fmaddsub, X86FmaddsubRnd>;
6343defm VFMSUBADD231 : avx512_fma3p_231_f<0xB7, "vfmsubadd231", X86Fmsubadd, X86FmsubaddRnd>;
6344defm VFNMADD231 : avx512_fma3p_231_f<0xBC, "vfnmadd231", X86Fnmadd, X86FnmaddRnd>;
6345defm VFNMSUB231 : avx512_fma3p_231_f<0xBE, "vfnmsub231", X86Fnmsub, X86FnmsubRnd>;
6346
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006347multiclass avx512_fma3p_132_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006348 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006349 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006350 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006351 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006352 (ins _.RC:$src2, _.RC:$src3),
6353 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006354 (_.VT (OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2)), 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006355 AVX512FMA3Base, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006356
Craig Topper69e22782017-09-04 07:35:05 +00006357 // Pattern is 312 order so that the load is in a different place from the
6358 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006359 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006360 (ins _.RC:$src2, _.MemOp:$src3),
6361 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006362 (_.VT (OpNode (_.LdFrag addr:$src3), _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006363 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006364
Craig Topper69e22782017-09-04 07:35:05 +00006365 // Pattern is 312 order so that the load is in a different place from the
6366 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Toppere1cac152016-06-07 07:27:54 +00006367 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006368 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6369 OpcodeStr, "${src3}"##_.BroadcastStr##", $src2",
6370 "$src2, ${src3}"##_.BroadcastStr,
Craig Topper69e22782017-09-04 07:35:05 +00006371 (_.VT (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006372 _.RC:$src1, _.RC:$src2)), 1, 0>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006373 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper5ec33a92016-07-22 05:00:42 +00006374 }
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006375}
6376
6377multiclass avx512_fma3_132_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006378 X86FoldableSchedWrite sched,
Craig Topper318e40b2016-07-25 07:20:31 +00006379 X86VectorVTInfo _, string Suff> {
Craig Topperb16598d2017-09-01 07:58:16 +00006380 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain, hasSideEffects = 0 in
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006381 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper6bcbf532016-07-25 07:20:28 +00006382 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
6383 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
Simon Pilgrim6a009702017-11-29 17:21:15 +00006384 (_.VT ( OpNode _.RC:$src1, _.RC:$src3, _.RC:$src2, (i32 imm:$rc))),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006385 1, 1, vselect, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006386 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006387}
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006388
6389multiclass avx512_fma3p_132_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006390 SDNode OpNodeRnd, X86SchedWriteWidths sched,
6391 AVX512VLVectorVTInfo _, string Suff> {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006392 let Predicates = [HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006393 defm Z : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006394 _.info512, Suff>,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006395 avx512_fma3_132_round<opc, OpcodeStr, OpNodeRnd, sched.ZMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006396 _.info512, Suff>,
6397 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006398 }
6399 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006400 defm Z256 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006401 _.info256, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006402 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006403 defm Z128 : avx512_fma3p_132_rm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006404 _.info128, Suff>,
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006405 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6406 }
6407}
6408
6409multiclass avx512_fma3p_132_f<bits<8> opc, string OpcodeStr, SDNode OpNode,
Craig Topper318e40b2016-07-25 07:20:31 +00006410 SDNode OpNodeRnd > {
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006411 defm PS : avx512_fma3p_132_common<opc, OpcodeStr#"ps", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006412 SchedWriteFMA, avx512vl_f32_info, "PS">;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006413 defm PD : avx512_fma3p_132_common<opc, OpcodeStr#"pd", OpNode, OpNodeRnd,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006414 SchedWriteFMA, avx512vl_f64_info, "PD">,
6415 VEX_W;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006416}
6417
Craig Topperaf0b9922017-09-04 06:59:50 +00006418defm VFMADD132 : avx512_fma3p_132_f<0x98, "vfmadd132", X86Fmadd, X86FmaddRnd>;
Igor Bregera7a8e9a2015-06-29 09:10:00 +00006419defm VFMSUB132 : avx512_fma3p_132_f<0x9A, "vfmsub132", X86Fmsub, X86FmsubRnd>;
6420defm VFMADDSUB132 : avx512_fma3p_132_f<0x96, "vfmaddsub132", X86Fmaddsub, X86FmaddsubRnd>;
6421defm VFMSUBADD132 : avx512_fma3p_132_f<0x97, "vfmsubadd132", X86Fmsubadd, X86FmsubaddRnd>;
6422defm VFNMADD132 : avx512_fma3p_132_f<0x9C, "vfnmadd132", X86Fnmadd, X86FnmaddRnd>;
6423defm VFNMSUB132 : avx512_fma3p_132_f<0x9E, "vfnmsub132", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00006424
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006425// Scalar FMA
Igor Breger15820b02015-07-01 13:24:28 +00006426multiclass avx512_fma3s_common<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
6427 dag RHS_VEC_r, dag RHS_VEC_m, dag RHS_VEC_rb,
Craig Topper69e22782017-09-04 07:35:05 +00006428 dag RHS_r, dag RHS_m, bit MaskOnlyReg> {
Craig Topperb16598d2017-09-01 07:58:16 +00006429let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Igor Breger15820b02015-07-01 13:24:28 +00006430 defm r_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6431 (ins _.RC:$src2, _.RC:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006432 "$src3, $src2", "$src2, $src3", RHS_VEC_r, 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006433 AVX512FMA3Base, Sched<[WriteFMAS]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006434
Craig Toppere1cac152016-06-07 07:27:54 +00006435 defm m_Int: AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperd9fe6642017-02-21 04:26:10 +00006436 (ins _.RC:$src2, _.IntScalarMemOp:$src3), OpcodeStr,
Simon Pilgrim0e456342018-04-12 20:47:34 +00006437 "$src3, $src2", "$src2, $src3", RHS_VEC_m, 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006438 AVX512FMA3Base, Sched<[WriteFMASLd, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006439
6440 defm rb_Int: AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
6441 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
Simon Pilgrim0e456342018-04-12 20:47:34 +00006442 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", RHS_VEC_rb, 1, 1>,
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006443 AVX512FMA3Base, EVEX_B, EVEX_RC, Sched<[WriteFMAS]>;
Igor Breger15820b02015-07-01 13:24:28 +00006444
Craig Toppereafdbec2016-08-13 06:48:41 +00006445 let isCodeGenOnly = 1, isCommutable = 1 in {
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006446 def r : AVX512FMA3S<opc, MRMSrcReg, (outs _.FRC:$dst),
Igor Breger15820b02015-07-01 13:24:28 +00006447 (ins _.FRC:$src1, _.FRC:$src2, _.FRC:$src3),
6448 !strconcat(OpcodeStr,
6449 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006450 !if(MaskOnlyReg, [], [RHS_r])>, Sched<[WriteFMAS]>;
Craig Topper5bfa5ff2017-11-09 08:26:26 +00006451 def m : AVX512FMA3S<opc, MRMSrcMem, (outs _.FRC:$dst),
Craig Toppere1cac152016-06-07 07:27:54 +00006452 (ins _.FRC:$src1, _.FRC:$src2, _.ScalarMemOp:$src3),
6453 !strconcat(OpcodeStr,
6454 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +00006455 [RHS_m]>, Sched<[WriteFMASLd, ReadAfterLd]>;
Igor Breger15820b02015-07-01 13:24:28 +00006456 }// isCodeGenOnly = 1
Igor Breger15820b02015-07-01 13:24:28 +00006457}// Constraints = "$src1 = $dst"
Craig Topperb16598d2017-09-01 07:58:16 +00006458}
Igor Breger15820b02015-07-01 13:24:28 +00006459
6460multiclass avx512_fma3s_all<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006461 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6462 SDNode OpNodeRnds1, SDNode OpNodes3,
6463 SDNode OpNodeRnds3, X86VectorVTInfo _,
6464 string SUFF> {
Craig Topper2caa97c2017-02-25 19:36:28 +00006465 let ExeDomain = _.ExeDomain in {
Craig Topperb16598d2017-09-01 07:58:16 +00006466 defm NAME#213#SUFF#Z: avx512_fma3s_common<opc213, OpcodeStr#"213"#_.Suffix, _,
Craig Toppera55b4832016-12-09 06:42:28 +00006467 // Operands for intrinsic are in 123 order to preserve passthu
6468 // semantics.
Craig Topper07dac552017-11-06 05:48:25 +00006469 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2, _.RC:$src3)),
6470 (_.VT (OpNodes1 _.RC:$src1, _.RC:$src2,
6471 _.ScalarIntMemCPat:$src3)),
Craig Toppera55b4832016-12-09 06:42:28 +00006472 (_.VT (OpNodeRnds1 _.RC:$src1, _.RC:$src2, _.RC:$src3,
Igor Breger15820b02015-07-01 13:24:28 +00006473 (i32 imm:$rc))),
6474 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
6475 _.FRC:$src3))),
6476 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src1,
Craig Topper69e22782017-09-04 07:35:05 +00006477 (_.ScalarLdFrag addr:$src3)))), 0>;
Igor Breger15820b02015-07-01 13:24:28 +00006478
Craig Topperb16598d2017-09-01 07:58:16 +00006479 defm NAME#231#SUFF#Z: avx512_fma3s_common<opc231, OpcodeStr#"231"#_.Suffix, _,
Craig Topper07dac552017-11-06 05:48:25 +00006480 (_.VT (OpNodes3 _.RC:$src2, _.RC:$src3, _.RC:$src1)),
6481 (_.VT (OpNodes3 _.RC:$src2, _.ScalarIntMemCPat:$src3,
6482 _.RC:$src1)),
Craig Toppera55b4832016-12-09 06:42:28 +00006483 (_.VT ( OpNodeRnds3 _.RC:$src2, _.RC:$src3, _.RC:$src1,
Igor Breger15820b02015-07-01 13:24:28 +00006484 (i32 imm:$rc))),
6485 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2, _.FRC:$src3,
6486 _.FRC:$src1))),
6487 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src2,
Craig Topper69e22782017-09-04 07:35:05 +00006488 (_.ScalarLdFrag addr:$src3), _.FRC:$src1))), 1>;
Igor Breger15820b02015-07-01 13:24:28 +00006489
Craig Toppereec768b2017-09-06 03:35:58 +00006490 // One pattern is 312 order so that the load is in a different place from the
6491 // 213 and 231 patterns this helps tablegen's duplicate pattern detection.
Craig Topperb16598d2017-09-01 07:58:16 +00006492 defm NAME#132#SUFF#Z: avx512_fma3s_common<opc132, OpcodeStr#"132"#_.Suffix, _,
Craig Topper69e22782017-09-04 07:35:05 +00006493 (null_frag),
Craig Topper07dac552017-11-06 05:48:25 +00006494 (_.VT (OpNodes1 _.RC:$src1, _.ScalarIntMemCPat:$src3,
6495 _.RC:$src2)),
Craig Topper69e22782017-09-04 07:35:05 +00006496 (null_frag),
Igor Breger15820b02015-07-01 13:24:28 +00006497 (set _.FRC:$dst, (_.EltVT (OpNode _.FRC:$src1, _.FRC:$src3,
6498 _.FRC:$src2))),
Craig Toppereec768b2017-09-06 03:35:58 +00006499 (set _.FRC:$dst, (_.EltVT (OpNode (_.ScalarLdFrag addr:$src3),
6500 _.FRC:$src1, _.FRC:$src2))), 1>;
Craig Topper2caa97c2017-02-25 19:36:28 +00006501 }
Igor Breger15820b02015-07-01 13:24:28 +00006502}
6503
6504multiclass avx512_fma3s<bits<8> opc213, bits<8> opc231, bits<8> opc132,
Craig Topper07dac552017-11-06 05:48:25 +00006505 string OpcodeStr, SDNode OpNode, SDNode OpNodes1,
6506 SDNode OpNodeRnds1, SDNode OpNodes3,
Craig Toppera55b4832016-12-09 06:42:28 +00006507 SDNode OpNodeRnds3> {
Igor Breger15820b02015-07-01 13:24:28 +00006508 let Predicates = [HasAVX512] in {
6509 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006510 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6511 f32x_info, "SS">,
Craig Toppera55b4832016-12-09 06:42:28 +00006512 EVEX_CD8<32, CD8VT1>, VEX_LIG;
Igor Breger15820b02015-07-01 13:24:28 +00006513 defm NAME : avx512_fma3s_all<opc213, opc231, opc132, OpcodeStr, OpNode,
Craig Topper07dac552017-11-06 05:48:25 +00006514 OpNodes1, OpNodeRnds1, OpNodes3, OpNodeRnds3,
6515 f64x_info, "SD">,
Craig Toppera55b4832016-12-09 06:42:28 +00006516 EVEX_CD8<64, CD8VT1>, VEX_LIG, VEX_W;
Igor Breger15820b02015-07-01 13:24:28 +00006517 }
6518}
6519
Craig Topper07dac552017-11-06 05:48:25 +00006520defm VFMADD : avx512_fma3s<0xA9, 0xB9, 0x99, "vfmadd", X86Fmadd, X86Fmadds1,
6521 X86FmaddRnds1, X86Fmadds3, X86FmaddRnds3>;
6522defm VFMSUB : avx512_fma3s<0xAB, 0xBB, 0x9B, "vfmsub", X86Fmsub, X86Fmsubs1,
6523 X86FmsubRnds1, X86Fmsubs3, X86FmsubRnds3>;
6524defm VFNMADD : avx512_fma3s<0xAD, 0xBD, 0x9D, "vfnmadd", X86Fnmadd, X86Fnmadds1,
6525 X86FnmaddRnds1, X86Fnmadds3, X86FnmaddRnds3>;
6526defm VFNMSUB : avx512_fma3s<0xAF, 0xBF, 0x9F, "vfnmsub", X86Fnmsub, X86Fnmsubs1,
6527 X86FnmsubRnds1, X86Fnmsubs3, X86FnmsubRnds3>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006528
6529//===----------------------------------------------------------------------===//
Asaf Badouh655822a2016-01-25 11:14:24 +00006530// AVX-512 Packed Multiply of Unsigned 52-bit Integers and Add the Low 52-bit IFMA
6531//===----------------------------------------------------------------------===//
6532let Constraints = "$src1 = $dst" in {
6533multiclass avx512_pmadd52_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006534 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper47e14ea2017-09-24 19:30:55 +00006535 // NOTE: The SDNode have the multiply operands first with the add last.
6536 // This enables commuted load patterns to be autogenerated by tablegen.
Craig Topper6bf9b802017-02-26 06:45:45 +00006537 let ExeDomain = _.ExeDomain in {
Asaf Badouh655822a2016-01-25 11:14:24 +00006538 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
6539 (ins _.RC:$src2, _.RC:$src3),
6540 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrim0e456342018-04-12 20:47:34 +00006541 (_.VT (OpNode _.RC:$src2, _.RC:$src3, _.RC:$src1)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006542 AVX512FMA3Base, Sched<[sched]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006543
Craig Toppere1cac152016-06-07 07:27:54 +00006544 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6545 (ins _.RC:$src2, _.MemOp:$src3),
6546 OpcodeStr, "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +00006547 (_.VT (OpNode _.RC:$src2, (_.LdFrag addr:$src3), _.RC:$src1))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006548 AVX512FMA3Base, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouh655822a2016-01-25 11:14:24 +00006549
Craig Toppere1cac152016-06-07 07:27:54 +00006550 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
6551 (ins _.RC:$src2, _.ScalarMemOp:$src3),
6552 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
6553 !strconcat("$src2, ${src3}", _.BroadcastStr ),
Craig Topper47e14ea2017-09-24 19:30:55 +00006554 (OpNode _.RC:$src2,
6555 (_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006556 _.RC:$src1)>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006557 AVX512FMA3Base, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper6bf9b802017-02-26 06:45:45 +00006558 }
Asaf Badouh655822a2016-01-25 11:14:24 +00006559}
6560} // Constraints = "$src1 = $dst"
6561
6562multiclass avx512_pmadd52_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006563 X86SchedWriteWidths sched, AVX512VLVectorVTInfo _> {
Asaf Badouh655822a2016-01-25 11:14:24 +00006564 let Predicates = [HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006565 defm Z : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006566 EVEX_V512, EVEX_CD8<_.info512.EltSize, CD8VF>;
6567 }
6568 let Predicates = [HasVLX, HasIFMA] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006569 defm Z256 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006570 EVEX_V256, EVEX_CD8<_.info256.EltSize, CD8VF>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006571 defm Z128 : avx512_pmadd52_rm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Asaf Badouh655822a2016-01-25 11:14:24 +00006572 EVEX_V128, EVEX_CD8<_.info128.EltSize, CD8VF>;
6573 }
6574}
6575
6576defm VPMADD52LUQ : avx512_pmadd52_common<0xb4, "vpmadd52luq", x86vpmadd52l,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006577 SchedWriteVecIMul, avx512vl_i64_info>,
6578 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006579defm VPMADD52HUQ : avx512_pmadd52_common<0xb5, "vpmadd52huq", x86vpmadd52h,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00006580 SchedWriteVecIMul, avx512vl_i64_info>,
6581 VEX_W;
Asaf Badouh655822a2016-01-25 11:14:24 +00006582
6583//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006584// AVX-512 Scalar convert from sign integer to float/double
6585//===----------------------------------------------------------------------===//
6586
Simon Pilgrim21e89792018-04-13 14:36:59 +00006587multiclass avx512_vcvtsi<bits<8> opc, SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006588 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6589 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006590 let hasSideEffects = 0 in {
6591 def rr : SI<opc, MRMSrcReg, (outs DstVT.FRC:$dst),
6592 (ins DstVT.FRC:$src1, SrcRC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006593 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006594 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006595 let mayLoad = 1 in
6596 def rm : SI<opc, MRMSrcMem, (outs DstVT.FRC:$dst),
6597 (ins DstVT.FRC:$src1, x86memop:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006598 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006599 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006600 } // hasSideEffects = 0
6601 let isCodeGenOnly = 1 in {
6602 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6603 (ins DstVT.RC:$src1, SrcRC:$src2),
6604 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6605 [(set DstVT.RC:$dst,
6606 (OpNode (DstVT.VT DstVT.RC:$src1),
6607 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006608 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006609 EVEX_4V, Sched<[sched]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006610
6611 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst),
6612 (ins DstVT.RC:$src1, x86memop:$src2),
6613 !strconcat(asm,"\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
6614 [(set DstVT.RC:$dst,
6615 (OpNode (DstVT.VT DstVT.RC:$src1),
6616 (ld_frag addr:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006617 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006618 EVEX_4V, Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006619 }//isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006620}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00006621
Simon Pilgrim21e89792018-04-13 14:36:59 +00006622multiclass avx512_vcvtsi_round<bits<8> opc, SDNode OpNode,
6623 X86FoldableSchedWrite sched, RegisterClass SrcRC,
6624 X86VectorVTInfo DstVT, string asm> {
Igor Bregerabe4a792015-06-14 12:44:55 +00006625 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst),
6626 (ins DstVT.RC:$src1, SrcRC:$src2, AVX512RC:$rc),
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006627 !strconcat(asm,
6628 "\t{$src2, $rc, $src1, $dst|$dst, $src1, $rc, $src2}"),
Igor Bregerabe4a792015-06-14 12:44:55 +00006629 [(set DstVT.RC:$dst,
6630 (OpNode (DstVT.VT DstVT.RC:$src1),
6631 SrcRC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00006632 (i32 imm:$rc)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006633 EVEX_4V, EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Bregerabe4a792015-06-14 12:44:55 +00006634}
6635
Simon Pilgrim21e89792018-04-13 14:36:59 +00006636multiclass avx512_vcvtsi_common<bits<8> opc, SDNode OpNode,
6637 X86FoldableSchedWrite sched,
6638 RegisterClass SrcRC, X86VectorVTInfo DstVT,
6639 X86MemOperand x86memop, PatFrag ld_frag, string asm> {
6640 defm NAME : avx512_vcvtsi_round<opc, OpNode, sched, SrcRC, DstVT, asm>,
6641 avx512_vcvtsi<opc, OpNode, sched, SrcRC, DstVT, x86memop,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006642 ld_frag, asm>, VEX_LIG;
Igor Bregerabe4a792015-06-14 12:44:55 +00006643}
6644
Andrew Trick15a47742013-10-09 05:11:10 +00006645let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00006646defm VCVTSI2SSZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006647 v4f32x_info, i32mem, loadi32, "cvtsi2ss{l}">,
6648 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006649defm VCVTSI642SSZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006650 v4f32x_info, i64mem, loadi64, "cvtsi2ss{q}">,
6651 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006652defm VCVTSI2SDZ : avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006653 v2f64x_info, i32mem, loadi32, "cvtsi2sd{l}">,
6654 XD, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006655defm VCVTSI642SDZ: avx512_vcvtsi_common<0x2A, X86SintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006656 v2f64x_info, i64mem, loadi64, "cvtsi2sd{q}">,
6657 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006658
Craig Topper8f85ad12016-11-14 02:46:58 +00006659def : InstAlias<"vcvtsi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006660 (VCVTSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006661def : InstAlias<"vcvtsi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006662 (VCVTSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006663
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006664def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
6665 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6666def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006667 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006668def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
6669 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6670def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006671 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006672
6673def : Pat<(f32 (sint_to_fp GR32:$src)),
6674 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6675def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006676 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006677def : Pat<(f64 (sint_to_fp GR32:$src)),
6678 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6679def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006680 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
6681
Simon Pilgrim21e89792018-04-13 14:36:59 +00006682defm VCVTUSI2SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2F, GR32,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006683 v4f32x_info, i32mem, loadi32,
6684 "cvtusi2ss{l}">, XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006685defm VCVTUSI642SSZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006686 v4f32x_info, i64mem, loadi64, "cvtusi2ss{q}">,
6687 XS, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006688defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, X86UintToFpRnd, WriteCvtI2F, GR32, v2f64x_info,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006689 i32mem, loadi32, "cvtusi2sd{l}">,
6690 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00006691defm VCVTUSI642SDZ : avx512_vcvtsi_common<0x7B, X86UintToFpRnd, WriteCvtI2F, GR64,
Igor Bregerdfcc3d32015-06-17 07:23:57 +00006692 v2f64x_info, i64mem, loadi64, "cvtusi2sd{q}">,
6693 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006694
Craig Topper8f85ad12016-11-14 02:46:58 +00006695def : InstAlias<"vcvtusi2ss\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006696 (VCVTUSI2SSZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006697def : InstAlias<"vcvtusi2sd\t{$src, $src1, $dst|$dst, $src1, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006698 (VCVTUSI2SDZrm FR64X:$dst, FR64X:$src1, i32mem:$src), 0, "att">;
Craig Topper8f85ad12016-11-14 02:46:58 +00006699
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006700def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
6701 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6702def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
6703 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
6704def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
6705 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6706def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
6707 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
6708
6709def : Pat<(f32 (uint_to_fp GR32:$src)),
6710 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
6711def : Pat<(f32 (uint_to_fp GR64:$src)),
6712 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
6713def : Pat<(f64 (uint_to_fp GR32:$src)),
6714 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
6715def : Pat<(f64 (uint_to_fp GR64:$src)),
6716 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00006717}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006718
6719//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006720// AVX-512 Scalar convert from float/double to integer
6721//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006722
6723multiclass avx512_cvt_s_int_round<bits<8> opc, X86VectorVTInfo SrcVT,
6724 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006725 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00006726 string aliasStr,
6727 bit CodeGenOnly = 1> {
Craig Toppere1cac152016-06-07 07:27:54 +00006728 let Predicates = [HasAVX512] in {
Craig Toppera0be5a02017-12-10 19:47:56 +00006729 def rr_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006730 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006731 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006732 EVEX, VEX_LIG, Sched<[sched]>;
Craig Toppera0be5a02017-12-10 19:47:56 +00006733 def rrb_Int : SI<opc, MRMSrcReg, (outs DstVT.RC:$dst), (ins SrcVT.RC:$src, AVX512RC:$rc),
Craig Topper1de942b2017-12-10 17:42:44 +00006734 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006735 [(set DstVT.RC:$dst, (OpNode (SrcVT.VT SrcVT.RC:$src),(i32 imm:$rc)))]>,
6736 EVEX, VEX_LIG, EVEX_B, EVEX_RC,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006737 Sched<[sched]>;
Craig Toppera49c3542018-01-06 19:20:33 +00006738 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Toppera0be5a02017-12-10 19:47:56 +00006739 def rm_Int : SI<opc, MRMSrcMem, (outs DstVT.RC:$dst), (ins SrcVT.IntScalarMemOp:$src),
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006740 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006741 [(set DstVT.RC:$dst, (OpNode
Craig Topper5a63ca22017-03-13 03:59:06 +00006742 (SrcVT.VT SrcVT.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006743 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006744 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere2659d82018-01-05 23:13:54 +00006745
6746 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006747 (!cast<Instruction>(NAME # "rr_Int") DstVT.RC:$dst, SrcVT.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00006748 def : InstAlias<"v" # asm # aliasStr # "\t{$rc, $src, $dst|$dst, $src, $rc}",
Craig Topper06624e12018-04-28 18:46:11 +00006749 (!cast<Instruction>(NAME # "rrb_Int") DstVT.RC:$dst, SrcVT.RC:$src, AVX512RC:$rc), 0, "att">;
Craig Toppera49c3542018-01-06 19:20:33 +00006750 } // Predicates = [HasAVX512]
6751}
6752
6753multiclass avx512_cvt_s_int_round_aliases<bits<8> opc, X86VectorVTInfo SrcVT,
6754 X86VectorVTInfo DstVT, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006755 X86FoldableSchedWrite sched, string asm,
Craig Toppera49c3542018-01-06 19:20:33 +00006756 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00006757 avx512_cvt_s_int_round<opc, SrcVT, DstVT, OpNode, sched, asm, aliasStr, 0> {
Craig Toppera49c3542018-01-06 19:20:33 +00006758 let Predicates = [HasAVX512] in {
Craig Toppere2659d82018-01-05 23:13:54 +00006759 def : InstAlias<"v" # asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6760 (!cast<Instruction>(NAME # "rm_Int") DstVT.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00006761 SrcVT.IntScalarMemOp:$src), 0, "att">;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006762 } // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006763}
Asaf Badouh2744d212015-09-20 14:31:19 +00006764
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006765// Convert float/double to signed/unsigned int 32/64
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006766defm VCVTSS2SIZ: avx512_cvt_s_int_round<0x2D, f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006767 X86cvts2si, WriteCvtF2I, "cvtss2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006768 XS, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006769defm VCVTSS2SI64Z: avx512_cvt_s_int_round<0x2D, f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006770 X86cvts2si, WriteCvtF2I, "cvtss2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006771 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006772defm VCVTSS2USIZ: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006773 X86cvts2usi, WriteCvtF2I, "cvtss2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006774 XS, EVEX_CD8<32, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006775defm VCVTSS2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006776 X86cvts2usi, WriteCvtF2I, "cvtss2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006777 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
Simon Pilgrimb13961d2016-06-11 14:34:10 +00006778defm VCVTSD2SIZ: avx512_cvt_s_int_round<0x2D, f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006779 X86cvts2si, WriteCvtF2I, "cvtsd2si", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006780 XD, EVEX_CD8<64, CD8VT1>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006781defm VCVTSD2SI64Z: avx512_cvt_s_int_round<0x2D, f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006782 X86cvts2si, WriteCvtF2I, "cvtsd2si", "{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006783 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006784defm VCVTSD2USIZ: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006785 X86cvts2usi, WriteCvtF2I, "cvtsd2usi", "{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006786 XD, EVEX_CD8<64, CD8VT1>;
Craig Toppera49c3542018-01-06 19:20:33 +00006787defm VCVTSD2USI64Z: avx512_cvt_s_int_round_aliases<0x79, f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006788 X86cvts2usi, WriteCvtF2I, "cvtsd2usi", "{q}">,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006789 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006790
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006791// The SSE version of these instructions are disabled for AVX512.
6792// Therefore, the SSE intrinsics are mapped to the AVX512 instructions.
6793let Predicates = [HasAVX512] in {
6794 def : Pat<(i32 (int_x86_sse_cvtss2si (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006795 (VCVTSS2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006796 def : Pat<(i32 (int_x86_sse_cvtss2si sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006797 (VCVTSS2SIZrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006798 def : Pat<(i64 (int_x86_sse_cvtss2si64 (v4f32 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006799 (VCVTSS2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006800 def : Pat<(i64 (int_x86_sse_cvtss2si64 sse_load_f32:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006801 (VCVTSS2SI64Zrm_Int sse_load_f32:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006802 def : Pat<(i32 (int_x86_sse2_cvtsd2si (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006803 (VCVTSD2SIZrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006804 def : Pat<(i32 (int_x86_sse2_cvtsd2si sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006805 (VCVTSD2SIZrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006806 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 (v2f64 VR128X:$src))),
Craig Toppera0be5a02017-12-10 19:47:56 +00006807 (VCVTSD2SI64Zrr_Int VR128X:$src)>;
Craig Topper5a63ca22017-03-13 03:59:06 +00006808 def : Pat<(i64 (int_x86_sse2_cvtsd2si64 sse_load_f64:$src)),
Craig Toppera0be5a02017-12-10 19:47:56 +00006809 (VCVTSD2SI64Zrm_Int sse_load_f64:$src)>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +00006810} // HasAVX512
6811
Craig Topperac941b92016-09-25 16:33:53 +00006812let Predicates = [HasAVX512] in {
6813 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, GR32:$src2),
6814 (VCVTSI2SSZrr_Int VR128X:$src1, GR32:$src2)>;
6815 def : Pat<(int_x86_sse_cvtsi2ss VR128X:$src1, (loadi32 addr:$src2)),
6816 (VCVTSI2SSZrm_Int VR128X:$src1, addr:$src2)>;
6817 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, GR64:$src2),
6818 (VCVTSI642SSZrr_Int VR128X:$src1, GR64:$src2)>;
6819 def : Pat<(int_x86_sse_cvtsi642ss VR128X:$src1, (loadi64 addr:$src2)),
6820 (VCVTSI642SSZrm_Int VR128X:$src1, addr:$src2)>;
6821 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, GR32:$src2),
6822 (VCVTSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6823 def : Pat<(int_x86_sse2_cvtsi2sd VR128X:$src1, (loadi32 addr:$src2)),
6824 (VCVTSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6825 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, GR64:$src2),
6826 (VCVTSI642SDZrr_Int VR128X:$src1, GR64:$src2)>;
6827 def : Pat<(int_x86_sse2_cvtsi642sd VR128X:$src1, (loadi64 addr:$src2)),
6828 (VCVTSI642SDZrm_Int VR128X:$src1, addr:$src2)>;
6829 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, GR32:$src2),
6830 (VCVTUSI2SDZrr_Int VR128X:$src1, GR32:$src2)>;
6831 def : Pat<(int_x86_avx512_cvtusi2sd VR128X:$src1, (loadi32 addr:$src2)),
6832 (VCVTUSI2SDZrm_Int VR128X:$src1, addr:$src2)>;
6833} // Predicates = [HasAVX512]
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006834
Elad Cohen0c260102017-01-11 09:11:48 +00006835// Patterns used for matching vcvtsi2s{s,d} intrinsic sequences from clang
6836// which produce unnecessary vmovs{s,d} instructions
6837let Predicates = [HasAVX512] in {
6838def : Pat<(v4f32 (X86Movss
6839 (v4f32 VR128X:$dst),
6840 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR64:$src)))))),
6841 (VCVTSI642SSZrr_Int VR128X:$dst, GR64:$src)>;
6842
6843def : Pat<(v4f32 (X86Movss
6844 (v4f32 VR128X:$dst),
6845 (v4f32 (scalar_to_vector (f32 (sint_to_fp GR32:$src)))))),
6846 (VCVTSI2SSZrr_Int VR128X:$dst, GR32:$src)>;
6847
6848def : Pat<(v2f64 (X86Movsd
6849 (v2f64 VR128X:$dst),
6850 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR64:$src)))))),
6851 (VCVTSI642SDZrr_Int VR128X:$dst, GR64:$src)>;
6852
6853def : Pat<(v2f64 (X86Movsd
6854 (v2f64 VR128X:$dst),
6855 (v2f64 (scalar_to_vector (f64 (sint_to_fp GR32:$src)))))),
6856 (VCVTSI2SDZrr_Int VR128X:$dst, GR32:$src)>;
6857} // Predicates = [HasAVX512]
6858
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006859// Convert float/double to signed/unsigned int 32/64 with truncation
Simon Pilgrim18bcf932016-02-03 09:41:59 +00006860multiclass avx512_cvt_s_all<bits<8> opc, string asm, X86VectorVTInfo _SrcRC,
6861 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006862 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
6863 string aliasStr, bit CodeGenOnly = 1>{
Asaf Badouh2744d212015-09-20 14:31:19 +00006864let Predicates = [HasAVX512] in {
Craig Topper90353a92018-01-06 21:02:22 +00006865 let isCodeGenOnly = 1 in {
Igor Bregerc59b3a22016-08-03 10:58:05 +00006866 def rr : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.FRC:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006867 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006868 [(set _DstRC.RC:$dst, (OpNode _SrcRC.FRC:$src))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006869 EVEX, Sched<[sched]>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006870 def rm : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst), (ins _SrcRC.ScalarMemOp:$src),
Asaf Badouh2744d212015-09-20 14:31:19 +00006871 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006872 [(set _DstRC.RC:$dst, (OpNode (_SrcRC.ScalarLdFrag addr:$src)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006873 EVEX, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper90353a92018-01-06 21:02:22 +00006874 }
6875
6876 def rr_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6877 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6878 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006879 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006880 EVEX, VEX_LIG, Sched<[sched]>;
Craig Topper90353a92018-01-06 21:02:22 +00006881 def rrb_Int : AVX512<opc, MRMSrcReg, (outs _DstRC.RC:$dst), (ins _SrcRC.RC:$src),
6882 !strconcat(asm,"\t{{sae}, $src, $dst|$dst, $src, {sae}}"),
6883 [(set _DstRC.RC:$dst, (OpNodeRnd (_SrcRC.VT _SrcRC.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006884 (i32 FROUND_NO_EXC)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006885 EVEX,VEX_LIG , EVEX_B, Sched<[sched]>;
Craig Topper61d8a602018-01-06 21:27:25 +00006886 let isCodeGenOnly = CodeGenOnly, ForceDisassemble = CodeGenOnly in
Craig Topper0f4ccb72018-01-06 21:02:26 +00006887 def rm_Int : AVX512<opc, MRMSrcMem, (outs _DstRC.RC:$dst),
6888 (ins _SrcRC.IntScalarMemOp:$src),
6889 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
6890 [(set _DstRC.RC:$dst, (OpNodeRnd
6891 (_SrcRC.VT _SrcRC.ScalarIntMemCPat:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006892 (i32 FROUND_CURRENT)))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006893 EVEX, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Simon Pilgrim916485c2016-08-18 11:22:22 +00006894
Igor Bregerc59b3a22016-08-03 10:58:05 +00006895 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00006896 (!cast<Instruction>(NAME # "rr_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Craig Toppere2659d82018-01-05 23:13:54 +00006897 def : InstAlias<asm # aliasStr # "\t{{sae}, $src, $dst|$dst, $src, {sae}}",
Craig Topper06624e12018-04-28 18:46:11 +00006898 (!cast<Instruction>(NAME # "rrb_Int") _DstRC.RC:$dst, _SrcRC.RC:$src), 0, "att">;
Asaf Badouh2744d212015-09-20 14:31:19 +00006899} //HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006900}
6901
Craig Topper61d8a602018-01-06 21:27:25 +00006902multiclass avx512_cvt_s_all_unsigned<bits<8> opc, string asm,
6903 X86VectorVTInfo _SrcRC,
6904 X86VectorVTInfo _DstRC, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006905 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Craig Topper61d8a602018-01-06 21:27:25 +00006906 string aliasStr> :
Simon Pilgrim21e89792018-04-13 14:36:59 +00006907 avx512_cvt_s_all<opc, asm, _SrcRC, _DstRC, OpNode, OpNodeRnd, sched,
Craig Topper61d8a602018-01-06 21:27:25 +00006908 aliasStr, 0> {
6909let Predicates = [HasAVX512] in {
6910 def : InstAlias<asm # aliasStr # "\t{$src, $dst|$dst, $src}",
6911 (!cast<Instruction>(NAME # "rm_Int") _DstRC.RC:$dst,
Craig Topper06624e12018-04-28 18:46:11 +00006912 _SrcRC.IntScalarMemOp:$src), 0, "att">;
Craig Topper61d8a602018-01-06 21:27:25 +00006913}
6914}
Asaf Badouh2744d212015-09-20 14:31:19 +00006915
Igor Bregerc59b3a22016-08-03 10:58:05 +00006916defm VCVTTSS2SIZ: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006917 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006918 XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006919defm VCVTTSS2SI64Z: avx512_cvt_s_all<0x2C, "vcvttss2si", f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006920 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006921 VEX_W, XS, EVEX_CD8<32, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006922defm VCVTTSD2SIZ: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006923 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006924 XD, EVEX_CD8<64, CD8VT1>;
Igor Bregerc59b3a22016-08-03 10:58:05 +00006925defm VCVTTSD2SI64Z: avx512_cvt_s_all<0x2C, "vcvttsd2si", f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006926 fp_to_sint, X86cvtts2IntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006927 VEX_W, XD, EVEX_CD8<64, CD8VT1>;
6928
Craig Topper61d8a602018-01-06 21:27:25 +00006929defm VCVTTSS2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006930 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006931 XS, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00006932defm VCVTTSS2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttss2usi", f32x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006933 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006934 XS,VEX_W, EVEX_CD8<32, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00006935defm VCVTTSD2USIZ: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006936 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{l}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006937 XD, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00006938defm VCVTTSD2USI64Z: avx512_cvt_s_all_unsigned<0x78, "vcvttsd2usi", f64x_info, i64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006939 fp_to_uint, X86cvtts2UIntRnd, WriteCvtF2I, "{q}">,
Asaf Badouh2744d212015-09-20 14:31:19 +00006940 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper61d8a602018-01-06 21:27:25 +00006941
Asaf Badouh2744d212015-09-20 14:31:19 +00006942let Predicates = [HasAVX512] in {
6943 def : Pat<(i32 (int_x86_sse_cvttss2si (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006944 (VCVTTSS2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006945 def : Pat<(i32 (int_x86_sse_cvttss2si sse_load_f32:$src)),
6946 (VCVTTSS2SIZrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006947 def : Pat<(i64 (int_x86_sse_cvttss2si64 (v4f32 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006948 (VCVTTSS2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006949 def : Pat<(i64 (int_x86_sse_cvttss2si64 sse_load_f32:$src)),
6950 (VCVTTSS2SI64Zrm_Int ssmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006951 def : Pat<(i32 (int_x86_sse2_cvttsd2si (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006952 (VCVTTSD2SIZrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006953 def : Pat<(i32 (int_x86_sse2_cvttsd2si sse_load_f64:$src)),
6954 (VCVTTSD2SIZrm_Int sdmem:$src)>;
Asaf Badouh2744d212015-09-20 14:31:19 +00006955 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 (v2f64 VR128X:$src))),
Craig Topper8c252bc2016-09-18 18:59:33 +00006956 (VCVTTSD2SI64Zrr_Int VR128X:$src)>;
Ayman Musaf77219e2017-02-13 09:55:48 +00006957 def : Pat<(i64 (int_x86_sse2_cvttsd2si64 sse_load_f64:$src)),
6958 (VCVTTSD2SI64Zrm_Int sdmem:$src)>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00006959} // HasAVX512
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006960
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00006961//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006962// AVX-512 Convert form float to double and back
6963//===----------------------------------------------------------------------===//
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006964
Asaf Badouh2744d212015-09-20 14:31:19 +00006965multiclass avx512_cvt_fp_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006966 X86VectorVTInfo _Src, SDNode OpNode,
6967 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00006968 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00006969 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006970 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006971 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Toppera02e3942016-09-23 06:24:43 +00006972 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006973 (i32 FROUND_CURRENT)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006974 EVEX_4V, VEX_LIG, Sched<[sched]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006975 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper08b413a2017-03-13 05:14:44 +00006976 (ins _.RC:$src1, _Src.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00006977 "$src2, $src1", "$src1, $src2",
Craig Toppera58abd12016-05-09 05:34:12 +00006978 (_.VT (OpNode (_.VT _.RC:$src1),
Craig Topper08b413a2017-03-13 05:14:44 +00006979 (_Src.VT _Src.ScalarIntMemCPat:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006980 (i32 FROUND_CURRENT)))>,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00006981 EVEX_4V, VEX_LIG,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006982 Sched<[sched.Folded, ReadAfterLd]>;
Ayman Musa6e670cf2017-02-23 07:24:21 +00006983
Craig Topperd2011e32017-02-25 18:43:42 +00006984 let isCodeGenOnly = 1, hasSideEffects = 0 in {
6985 def rr : I<opc, MRMSrcReg, (outs _.FRC:$dst),
6986 (ins _.FRC:$src1, _Src.FRC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006987 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006988 EVEX_4V, VEX_LIG, Sched<[sched]>;
Craig Topperd2011e32017-02-25 18:43:42 +00006989 let mayLoad = 1 in
6990 def rm : I<opc, MRMSrcMem, (outs _.FRC:$dst),
6991 (ins _.FRC:$src1, _Src.ScalarMemOp:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00006992 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006993 EVEX_4V, VEX_LIG, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topperd2011e32017-02-25 18:43:42 +00006994 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00006995}
6996
Asaf Badouh2744d212015-09-20 14:31:19 +00006997// Scalar Coversion with SAE - suppress all exceptions
6998multiclass avx512_cvt_fp_sae_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00006999 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7000 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007001 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007002 (ins _.RC:$src1, _Src.RC:$src2), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007003 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Craig Toppera58abd12016-05-09 05:34:12 +00007004 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Asaf Badouh2744d212015-09-20 14:31:19 +00007005 (_Src.VT _Src.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007006 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007007 EVEX_4V, VEX_LIG, EVEX_B, Sched<[sched]>;
Asaf Badouh2744d212015-09-20 14:31:19 +00007008}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007009
Asaf Badouh2744d212015-09-20 14:31:19 +00007010// Scalar Conversion with rounding control (RC)
7011multiclass avx512_cvt_fp_rc_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007012 X86VectorVTInfo _Src, SDNode OpNodeRnd,
7013 X86FoldableSchedWrite sched> {
Ayman Musa6e670cf2017-02-23 07:24:21 +00007014 defm rrb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Craig Toppera58abd12016-05-09 05:34:12 +00007015 (ins _.RC:$src1, _Src.RC:$src2, AVX512RC:$rc), OpcodeStr,
Asaf Badouh2744d212015-09-20 14:31:19 +00007016 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Toppera58abd12016-05-09 05:34:12 +00007017 (_.VT (OpNodeRnd (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007018 (_Src.VT _Src.RC:$src2), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007019 EVEX_4V, VEX_LIG, Sched<[sched]>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007020 EVEX_B, EVEX_RC;
7021}
Craig Toppera02e3942016-09-23 06:24:43 +00007022multiclass avx512_cvt_fp_scalar_sd2ss<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007023 SDNode OpNodeRnd, X86FoldableSchedWrite sched,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007024 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007025 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007026 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007027 avx512_cvt_fp_rc_scalar<opc, OpcodeStr, _dst, _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007028 OpNodeRnd, sched>, VEX_W, EVEX_CD8<64, CD8VT1>, XD;
Asaf Badouh2744d212015-09-20 14:31:19 +00007029 }
7030}
7031
Simon Pilgrim21e89792018-04-13 14:36:59 +00007032multiclass avx512_cvt_fp_scalar_ss2sd<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
7033 X86FoldableSchedWrite sched,
7034 X86VectorVTInfo _src, X86VectorVTInfo _dst> {
Asaf Badouh2744d212015-09-20 14:31:19 +00007035 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007036 defm Z : avx512_cvt_fp_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
7037 avx512_cvt_fp_sae_scalar<opc, OpcodeStr, _dst, _src, OpNodeRnd, sched>,
Michael Zuckerman4b88a772016-12-18 14:29:00 +00007038 EVEX_CD8<32, CD8VT1>, XS;
Asaf Badouh2744d212015-09-20 14:31:19 +00007039 }
7040}
Craig Toppera02e3942016-09-23 06:24:43 +00007041defm VCVTSD2SS : avx512_cvt_fp_scalar_sd2ss<0x5A, "vcvtsd2ss",
Simon Pilgrim21e89792018-04-13 14:36:59 +00007042 X86froundRnd, WriteCvtF2F, f64x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007043 f32x_info>, NotMemoryFoldable;
Craig Toppera02e3942016-09-23 06:24:43 +00007044defm VCVTSS2SD : avx512_cvt_fp_scalar_ss2sd<0x5A, "vcvtss2sd",
Simon Pilgrim21e89792018-04-13 14:36:59 +00007045 X86fpextRnd, WriteCvtF2F, f32x_info,
Simon Pilgrimfd3a2632017-12-05 13:49:44 +00007046 f64x_info>, NotMemoryFoldable;
Asaf Badouh2744d212015-09-20 14:31:19 +00007047
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007048def : Pat<(f64 (fpextend FR32X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007049 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), FR32X:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007050 Requires<[HasAVX512]>;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007051def : Pat<(f64 (fpextend (loadf32 addr:$src))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007052 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007053 Requires<[HasAVX512]>;
7054
7055def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007056 (VCVTSS2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007057 Requires<[HasAVX512, OptForSize]>;
7058
Asaf Badouh2744d212015-09-20 14:31:19 +00007059def : Pat<(f64 (extloadf32 addr:$src)),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007060 (VCVTSS2SDZrr (f64 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
Asaf Badouh2744d212015-09-20 14:31:19 +00007061 Requires<[HasAVX512, OptForSpeed]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007062
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007063def : Pat<(f32 (fpround FR64X:$src)),
Craig Topperafc3c822017-11-07 04:44:22 +00007064 (VCVTSD2SSZrr (f32 (IMPLICIT_DEF)), FR64X:$src)>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007065 Requires<[HasAVX512]>;
Elad Cohen0c260102017-01-11 09:11:48 +00007066
7067def : Pat<(v4f32 (X86Movss
7068 (v4f32 VR128X:$dst),
7069 (v4f32 (scalar_to_vector
7070 (f32 (fpround (f64 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007071 (VCVTSD2SSZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007072 Requires<[HasAVX512]>;
7073
7074def : Pat<(v2f64 (X86Movsd
7075 (v2f64 VR128X:$dst),
7076 (v2f64 (scalar_to_vector
7077 (f64 (fpextend (f32 (extractelt VR128X:$src, (iPTR 0))))))))),
Ayman Musa6e670cf2017-02-23 07:24:21 +00007078 (VCVTSS2SDZrr_Int VR128X:$dst, VR128X:$src)>,
Elad Cohen0c260102017-01-11 09:11:48 +00007079 Requires<[HasAVX512]>;
7080
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007081//===----------------------------------------------------------------------===//
7082// AVX-512 Vector convert from signed/unsigned integer to float/double
7083// and from float/double to signed/unsigned integer
7084//===----------------------------------------------------------------------===//
7085
7086multiclass avx512_vcvt_fp<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007087 X86VectorVTInfo _Src, SDNode OpNode,
7088 X86FoldableSchedWrite sched,
7089 string Broadcast = _.BroadcastStr,
7090 string Alias = "", X86MemOperand MemOp = _Src.MemOp> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007091
7092 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7093 (ins _Src.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007094 (_.VT (OpNode (_Src.VT _Src.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007095 EVEX, Sched<[sched]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007096
7097 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Coby Tayree97e9cf62016-11-20 17:09:56 +00007098 (ins MemOp:$src), OpcodeStr#Alias, "$src", "$src",
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007099 (_.VT (OpNode (_Src.VT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007100 (bitconvert (_Src.LdFrag addr:$src)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007101 EVEX, Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007102
7103 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00007104 (ins _Src.ScalarMemOp:$src), OpcodeStr,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007105 "${src}"##Broadcast, "${src}"##Broadcast,
7106 (_.VT (OpNode (_Src.VT
7107 (X86VBroadcast (_Src.ScalarLdFrag addr:$src)))
Simon Pilgrime9376b92018-04-12 19:59:35 +00007108 ))>, EVEX, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007109 Sched<[sched.Folded]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007110}
7111// Coversion with SAE - suppress all exceptions
7112multiclass avx512_vcvt_fp_sae<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007113 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007114 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007115 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7116 (ins _Src.RC:$src), OpcodeStr,
7117 "{sae}, $src", "$src, {sae}",
7118 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007119 (i32 FROUND_NO_EXC)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007120 EVEX, EVEX_B, Sched<[sched]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007121}
7122
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007123// Conversion with rounding control (RC)
7124multiclass avx512_vcvt_fp_rc<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007125 X86VectorVTInfo _Src, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007126 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007127 defm rrb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7128 (ins _Src.RC:$src, AVX512RC:$rc), OpcodeStr,
7129 "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007130 (_.VT (OpNodeRnd (_Src.VT _Src.RC:$src), (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007131 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007132}
7133
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007134// Extend Float to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007135multiclass avx512_cvtps2pd<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007136 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007137 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007138 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007139 fpextend, sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007140 avx512_vcvt_fp_sae<opc, OpcodeStr, v8f64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007141 X86vfpextRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007142 }
7143 let Predicates = [HasVLX] in {
7144 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007145 X86vfpext, sched, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007146 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4f32x_info, fpextend,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007147 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007148 }
7149}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007150
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007151// Truncate Double to Float
Simon Pilgrim21e89792018-04-13 14:36:59 +00007152multiclass avx512_cvtpd2ps<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007153 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007154 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8f64_info, fpround, sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007155 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007156 X86vfproundRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007157 }
7158 let Predicates = [HasVLX] in {
7159 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2f64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007160 X86vfpround, sched, "{1to2}", "{x}">, EVEX_V128;
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007161 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4f64x_info, fpround,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007162 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007163
7164 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7165 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7166 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007167 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007168 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7169 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7170 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007171 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007172 }
7173}
7174
Simon Pilgrim21e89792018-04-13 14:36:59 +00007175defm VCVTPD2PS : avx512_cvtpd2ps<0x5A, "vcvtpd2ps", WriteCvtF2F>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007176 VEX_W, PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007177defm VCVTPS2PD : avx512_cvtps2pd<0x5A, "vcvtps2pd", WriteCvtF2F>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007178 PS, EVEX_CD8<32, CD8VH>;
7179
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007180def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7181 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007182
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007183let Predicates = [HasVLX] in {
Craig Topperee277e12017-10-14 05:55:42 +00007184 let AddedComplexity = 15 in {
7185 def : Pat<(X86vzmovl (v2f64 (bitconvert
7186 (v4f32 (X86vfpround (v2f64 VR128X:$src)))))),
7187 (VCVTPD2PSZ128rr VR128X:$src)>;
7188 def : Pat<(X86vzmovl (v2f64 (bitconvert
7189 (v4f32 (X86vfpround (loadv2f64 addr:$src)))))),
7190 (VCVTPD2PSZ128rm addr:$src)>;
7191 }
Craig Topper5471fc22016-11-06 04:12:52 +00007192 def : Pat<(v2f64 (extloadv2f32 addr:$src)),
7193 (VCVTPS2PDZ128rm addr:$src)>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007194 def : Pat<(v4f64 (extloadv4f32 addr:$src)),
7195 (VCVTPS2PDZ256rm addr:$src)>;
7196}
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00007197
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007198// Convert Signed/Unsigned Doubleword to Double
7199multiclass avx512_cvtdq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007200 SDNode OpNode128, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007201 // No rounding in this op
7202 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007203 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007204 sched>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007205
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007206 let Predicates = [HasVLX] in {
7207 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v4i32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007208 OpNode128, sched, "{1to2}", "", i64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007209 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007210 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007211 }
7212}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007213
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007214// Convert Signed/Unsigned Doubleword to Float
7215multiclass avx512_cvtdq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007216 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007217 let Predicates = [HasAVX512] in
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007218 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16f32_info, v16i32_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007219 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007220 avx512_vcvt_fp_rc<opc, OpcodeStr, v16f32_info, v16i32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007221 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007222
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007223 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007224 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007225 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007226 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007227 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007228 }
7229}
7230
7231// Convert Float to Signed/Unsigned Doubleword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007232multiclass avx512_cvttps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007233 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007234 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007235 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007236 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007237 avx512_vcvt_fp_sae<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007238 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007239 }
7240 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007241 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007242 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007243 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007244 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007245 }
7246}
7247
7248// Convert Float to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007249multiclass avx512_cvtps2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007250 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007251 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007252 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v16i32_info, v16f32_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007253 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007254 avx512_vcvt_fp_rc<opc, OpcodeStr, v16i32_info, v16f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007255 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007256 }
7257 let Predicates = [HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007258 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007259 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007260 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007261 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007262 }
7263}
7264
7265// Convert Double to Signed/Unsigned Doubleword with truncation
Craig Topper731bf9c2016-11-09 07:31:32 +00007266multiclass avx512_cvttpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007267 SDNode OpNode128, SDNode OpNodeRnd,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007268 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007269 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007270 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007271 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007272 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007273 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007274 }
7275 let Predicates = [HasVLX] in {
7276 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
Craig Topper731bf9c2016-11-09 07:31:32 +00007277 // memory forms of these instructions in Asm Parser. They have the same
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007278 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7279 // due to the same reason.
Craig Topper731bf9c2016-11-09 07:31:32 +00007280 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007281 OpNode128, sched, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007282 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007283 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007284
7285 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7286 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7287 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007288 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007289 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7290 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7291 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007292 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007293 }
7294}
7295
7296// Convert Double to Signed/Unsigned Doubleword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007297multiclass avx512_cvtpd2dq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007298 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007299 let Predicates = [HasAVX512] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007300 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i32x_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007301 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007302 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i32x_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007303 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007304 }
7305 let Predicates = [HasVLX] in {
7306 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7307 // memory forms of these instructions in Asm Parcer. They have the same
7308 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7309 // due to the same reason.
7310 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v2f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007311 sched, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007312 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i32x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007313 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007314
7315 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7316 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7317 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007318 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, f128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007319 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7320 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7321 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007322 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, f256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007323 }
7324}
7325
7326// Convert Double to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007327multiclass avx512_cvtpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007328 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007329 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007330 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007331 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007332 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007333 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007334 }
7335 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007336 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007337 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007338 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007339 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007340 }
7341}
7342
7343// Convert Double to Signed/Unsigned Quardword with truncation
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007344multiclass avx512_cvttpd2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007345 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007346 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007347 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007348 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007349 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007350 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007351 }
7352 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007353 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v2f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007354 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007355 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007356 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007357 }
7358}
7359
7360// Convert Signed/Unsigned Quardword to Double
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007361multiclass avx512_cvtqq2pd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007362 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007363 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007364 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f64_info, v8i64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007365 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007366 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f64_info, v8i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007367 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007368 }
7369 let Predicates = [HasDQI, HasVLX] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007370 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2f64x_info, v2i64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007371 sched>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007372 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f64x_info, v4i64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007373 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007374 }
7375}
7376
7377// Convert Float to Signed/Unsigned Quardword
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007378multiclass avx512_cvtps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007379 SDNode OpNodeRnd, X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007380 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007381 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007382 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007383 avx512_vcvt_fp_rc<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007384 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007385 }
7386 let Predicates = [HasDQI, HasVLX] in {
7387 // Explicitly specified broadcast string, since we take only 2 elements
7388 // from v4f32x_info source
7389 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007390 sched, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007391 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007392 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007393 }
7394}
7395
7396// Convert Float to Signed/Unsigned Quardword with truncation
Craig Toppera39b6502016-12-10 06:02:48 +00007397multiclass avx512_cvttps2qq<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007398 SDNode OpNode128, SDNode OpNodeRnd,
7399 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007400 let Predicates = [HasDQI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00007401 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8i64_info, v8f32x_info, OpNode, sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007402 avx512_vcvt_fp_sae<opc, OpcodeStr, v8i64_info, v8f32x_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007403 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007404 }
7405 let Predicates = [HasDQI, HasVLX] in {
7406 // Explicitly specified broadcast string, since we take only 2 elements
7407 // from v4f32x_info source
Craig Toppera39b6502016-12-10 06:02:48 +00007408 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v2i64x_info, v4f32x_info, OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007409 sched, "{1to2}", "", f64mem>, EVEX_V128;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007410 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4i64x_info, v4f32x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007411 sched>, EVEX_V256;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007412 }
7413}
7414
7415// Convert Signed/Unsigned Quardword to Float
Simon Pilgrima3af7962016-11-24 12:13:46 +00007416multiclass avx512_cvtqq2ps<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007417 SDNode OpNode128, SDNode OpNodeRnd,
7418 X86FoldableSchedWrite sched> {
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007419 let Predicates = [HasDQI] in {
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007420 defm Z : avx512_vcvt_fp<opc, OpcodeStr, v8f32x_info, v8i64_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007421 sched>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007422 avx512_vcvt_fp_rc<opc, OpcodeStr, v8f32x_info, v8i64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007423 OpNodeRnd, sched>, EVEX_V512;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007424 }
7425 let Predicates = [HasDQI, HasVLX] in {
7426 // we need "x"/"y" suffixes in order to distinguish between 128 and 256
7427 // memory forms of these instructions in Asm Parcer. They have the same
7428 // dest type - 'v4i32x_info'. We also specify the broadcast string explicitly
7429 // due to the same reason.
Simon Pilgrima3af7962016-11-24 12:13:46 +00007430 defm Z128 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v2i64x_info, OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007431 sched, "{1to2}", "{x}">, EVEX_V128;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007432 defm Z256 : avx512_vcvt_fp<opc, OpcodeStr, v4f32x_info, v4i64x_info, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007433 sched, "{1to4}", "{y}">, EVEX_V256;
Craig Topperb8596e42016-11-14 01:53:29 +00007434
7435 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
7436 (!cast<Instruction>(NAME # "Z128rr") VR128X:$dst, VR128X:$src), 0>;
7437 def : InstAlias<OpcodeStr##"x\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007438 (!cast<Instruction>(NAME # "Z128rm") VR128X:$dst, i128mem:$src), 0, "intel">;
Craig Topperb8596e42016-11-14 01:53:29 +00007439 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
7440 (!cast<Instruction>(NAME # "Z256rr") VR128X:$dst, VR256X:$src), 0>;
7441 def : InstAlias<OpcodeStr##"y\t{$src, $dst|$dst, $src}",
Craig Topper06624e12018-04-28 18:46:11 +00007442 (!cast<Instruction>(NAME # "Z256rm") VR128X:$dst, i256mem:$src), 0, "intel">;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007443 }
7444}
7445
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007446defm VCVTDQ2PD : avx512_cvtdq2pd<0xE6, "vcvtdq2pd", sint_to_fp, X86VSintToFP,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007447 WriteCvtI2F>, XS, EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007448
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007449defm VCVTDQ2PS : avx512_cvtdq2ps<0x5B, "vcvtdq2ps", sint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007450 X86VSintToFpRnd, WriteCvtI2F>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007451 PS, EVEX_CD8<32, CD8VF>;
7452
7453defm VCVTTPS2DQ : avx512_cvttps2dq<0x5B, "vcvttps2dq", fp_to_sint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007454 X86cvttp2siRnd, WriteCvtF2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007455 XS, EVEX_CD8<32, CD8VF>;
7456
Simon Pilgrima3af7962016-11-24 12:13:46 +00007457defm VCVTTPD2DQ : avx512_cvttpd2dq<0xE6, "vcvttpd2dq", fp_to_sint, X86cvttp2si,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007458 X86cvttp2siRnd, WriteCvtF2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007459 PD, VEX_W, EVEX_CD8<64, CD8VF>;
7460
7461defm VCVTTPS2UDQ : avx512_cvttps2dq<0x78, "vcvttps2udq", fp_to_uint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007462 X86cvttp2uiRnd, WriteCvtF2I>, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007463 EVEX_CD8<32, CD8VF>;
7464
Craig Topperf334ac192016-11-09 07:48:51 +00007465defm VCVTTPD2UDQ : avx512_cvttpd2dq<0x78, "vcvttpd2udq", fp_to_uint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007466 X86cvttp2ui, X86cvttp2uiRnd, WriteCvtF2I>,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007467 PS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007468
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007469defm VCVTUDQ2PD : avx512_cvtdq2pd<0x7A, "vcvtudq2pd", uint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007470 X86VUintToFP, WriteCvtI2F>, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007471 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007472
7473defm VCVTUDQ2PS : avx512_cvtdq2ps<0x7A, "vcvtudq2ps", uint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007474 X86VUintToFpRnd, WriteCvtI2F>, XD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007475 EVEX_CD8<32, CD8VF>;
7476
Craig Topper19e04b62016-05-19 06:13:58 +00007477defm VCVTPS2DQ : avx512_cvtps2dq<0x5B, "vcvtps2dq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007478 X86cvtp2IntRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007479 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007480
Craig Topper19e04b62016-05-19 06:13:58 +00007481defm VCVTPD2DQ : avx512_cvtpd2dq<0xE6, "vcvtpd2dq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007482 X86cvtp2IntRnd, WriteCvtF2I>, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007483 VEX_W, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007484
Craig Topper19e04b62016-05-19 06:13:58 +00007485defm VCVTPS2UDQ : avx512_cvtps2dq<0x79, "vcvtps2udq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007486 X86cvtp2UIntRnd, WriteCvtF2I>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007487 PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007488
Craig Topper19e04b62016-05-19 06:13:58 +00007489defm VCVTPD2UDQ : avx512_cvtpd2dq<0x79, "vcvtpd2udq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007490 X86cvtp2UIntRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007491 PS, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007492
Craig Topper19e04b62016-05-19 06:13:58 +00007493defm VCVTPD2QQ : avx512_cvtpd2qq<0x7B, "vcvtpd2qq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007494 X86cvtp2IntRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007495 PD, EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00007496
Craig Topper19e04b62016-05-19 06:13:58 +00007497defm VCVTPS2QQ : avx512_cvtps2qq<0x7B, "vcvtps2qq", X86cvtp2Int,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007498 X86cvtp2IntRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007499 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007500
Craig Topper19e04b62016-05-19 06:13:58 +00007501defm VCVTPD2UQQ : avx512_cvtpd2qq<0x79, "vcvtpd2uqq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007502 X86cvtp2UIntRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007503 PD, EVEX_CD8<64, CD8VF>;
7504
Craig Topper19e04b62016-05-19 06:13:58 +00007505defm VCVTPS2UQQ : avx512_cvtps2qq<0x79, "vcvtps2uqq", X86cvtp2UInt,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007506 X86cvtp2UIntRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007507 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007508
7509defm VCVTTPD2QQ : avx512_cvttpd2qq<0x7A, "vcvttpd2qq", fp_to_sint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007510 X86cvttp2siRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007511 PD, EVEX_CD8<64, CD8VF>;
7512
Craig Toppera39b6502016-12-10 06:02:48 +00007513defm VCVTTPS2QQ : avx512_cvttps2qq<0x7A, "vcvttps2qq", fp_to_sint, X86cvttp2si,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007514 X86cvttp2siRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007515 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007516
7517defm VCVTTPD2UQQ : avx512_cvttpd2qq<0x78, "vcvttpd2uqq", fp_to_uint,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007518 X86cvttp2uiRnd, WriteCvtF2I>, VEX_W,
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007519 PD, EVEX_CD8<64, CD8VF>;
7520
Craig Toppera39b6502016-12-10 06:02:48 +00007521defm VCVTTPS2UQQ : avx512_cvttps2qq<0x78, "vcvttps2uqq", fp_to_uint, X86cvttp2ui,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007522 X86cvttp2uiRnd, WriteCvtF2I>, PD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007523 EVEX_CD8<32, CD8VH>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007524
7525defm VCVTQQ2PD : avx512_cvtqq2pd<0xE6, "vcvtqq2pd", sint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007526 X86VSintToFpRnd, WriteCvtI2F>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007527 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007528
7529defm VCVTUQQ2PD : avx512_cvtqq2pd<0x7A, "vcvtuqq2pd", uint_to_fp,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007530 X86VUintToFpRnd, WriteCvtI2F>, VEX_W, XS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007531 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007532
Simon Pilgrima3af7962016-11-24 12:13:46 +00007533defm VCVTQQ2PS : avx512_cvtqq2ps<0x5B, "vcvtqq2ps", sint_to_fp, X86VSintToFP,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007534 X86VSintToFpRnd, WriteCvtI2F>, VEX_W, PS,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007535 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007536
Simon Pilgrima3af7962016-11-24 12:13:46 +00007537defm VCVTUQQ2PS : avx512_cvtqq2ps<0x7A, "vcvtuqq2ps", uint_to_fp, X86VUintToFP,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007538 X86VUintToFpRnd, WriteCvtI2F>, VEX_W, XD,
Simon Pilgrim465a88b2017-12-03 21:16:12 +00007539 EVEX_CD8<64, CD8VF>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +00007540
Craig Toppere38c57a2015-11-27 05:44:02 +00007541let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007542def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00007543 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007544 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7545 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007546
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007547def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
7548 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007549 (v16f32 (INSERT_SUBREG (IMPLICIT_DEF),
7550 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007551
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007552def : Pat<(v4i32 (fp_to_uint (v4f64 VR256X:$src1))),
7553 (EXTRACT_SUBREG (v8i32 (VCVTTPD2UDQZrr
Craig Topper61403202016-09-19 02:53:43 +00007554 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7555 VR256X:$src1, sub_ymm)))), sub_xmm)>;
Elena Demikhovsky95629ca2016-03-29 06:33:41 +00007556
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007557def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
7558 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007559 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7560 VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00007561
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00007562def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
7563 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
Craig Topper61403202016-09-19 02:53:43 +00007564 (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
7565 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007566
Cameron McInallyf10a7c92014-06-18 14:04:37 +00007567def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
7568 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
Craig Topper61403202016-09-19 02:53:43 +00007569 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7570 VR128X:$src1, sub_xmm)))), sub_ymm)>;
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007571
Simon Pilgrima3af7962016-11-24 12:13:46 +00007572def : Pat<(v2f64 (X86VUintToFP (v4i32 VR128X:$src1))),
Simon Pilgrim096b6d42016-11-20 14:03:23 +00007573 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
7574 (v8i32 (INSERT_SUBREG (IMPLICIT_DEF),
7575 VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00007576}
7577
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007578let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007579 let AddedComplexity = 15 in {
7580 def : Pat<(X86vzmovl (v2i64 (bitconvert
7581 (v4i32 (X86cvtp2Int (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007582 (VCVTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007583 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007584 (v4i32 (X86cvtp2Int (loadv2f64 addr:$src)))))),
7585 (VCVTPD2DQZ128rm addr:$src)>;
7586 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007587 (v4i32 (X86cvtp2UInt (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007588 (VCVTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007589 def : Pat<(X86vzmovl (v2i64 (bitconvert
Simon Pilgrima3af7962016-11-24 12:13:46 +00007590 (v4i32 (X86cvttp2si (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007591 (VCVTTPD2DQZ128rr VR128X:$src)>;
Craig Topper009f0aa2017-10-14 04:18:10 +00007592 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topperf7e77772017-10-14 07:04:48 +00007593 (v4i32 (X86cvttp2si (loadv2f64 addr:$src)))))),
7594 (VCVTTPD2DQZ128rm addr:$src)>;
7595 def : Pat<(X86vzmovl (v2i64 (bitconvert
Craig Topper009f0aa2017-10-14 04:18:10 +00007596 (v4i32 (X86cvttp2ui (v2f64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007597 (VCVTTPD2UDQZ128rr VR128X:$src)>;
Simon Pilgrim3ce6a542016-11-23 22:35:06 +00007598 }
Craig Topperd7467472017-10-14 04:18:09 +00007599
7600 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7601 (VCVTDQ2PDZ128rm addr:$src)>;
7602 def : Pat<(v2f64 (X86VSintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7603 (VCVTDQ2PDZ128rm addr:$src)>;
7604
7605 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
7606 (VCVTUDQ2PDZ128rm addr:$src)>;
7607 def : Pat<(v2f64 (X86VUintToFP (bc_v4i32 (v2i64 (X86vzload addr:$src))))),
7608 (VCVTUDQ2PDZ128rm addr:$src)>;
Simon Pilgrim4ddc92b2016-10-18 07:42:15 +00007609}
7610
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007611let Predicates = [HasAVX512] in {
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +00007612 def : Pat<(v8f32 (fpround (loadv8f64 addr:$src))),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007613 (VCVTPD2PSZrm addr:$src)>;
7614 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
7615 (VCVTPS2PDZrm addr:$src)>;
7616}
7617
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007618let Predicates = [HasDQI, HasVLX] in {
7619 let AddedComplexity = 15 in {
7620 def : Pat<(X86vzmovl (v2f64 (bitconvert
7621 (v4f32 (X86VSintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007622 (VCVTQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007623 def : Pat<(X86vzmovl (v2f64 (bitconvert
7624 (v4f32 (X86VUintToFP (v2i64 VR128X:$src)))))),
Craig Topper5ef13ba2016-12-26 07:26:07 +00007625 (VCVTUQQ2PSZ128rr VR128X:$src)>;
Simon Pilgrim7c26a6f2016-11-24 14:02:30 +00007626 }
7627}
7628
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007629let Predicates = [HasDQI, NoVLX] in {
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007630def : Pat<(v2i64 (fp_to_sint (v2f64 VR128X:$src1))),
7631 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7632 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7633 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7634
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007635def : Pat<(v4i64 (fp_to_sint (v4f32 VR128X:$src1))),
7636 (EXTRACT_SUBREG (v8i64 (VCVTTPS2QQZrr
7637 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7638 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7639
7640def : Pat<(v4i64 (fp_to_sint (v4f64 VR256X:$src1))),
7641 (EXTRACT_SUBREG (v8i64 (VCVTTPD2QQZrr
7642 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7643 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7644
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007645def : Pat<(v2i64 (fp_to_uint (v2f64 VR128X:$src1))),
7646 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7647 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7648 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7649
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007650def : Pat<(v4i64 (fp_to_uint (v4f32 VR128X:$src1))),
7651 (EXTRACT_SUBREG (v8i64 (VCVTTPS2UQQZrr
7652 (v8f32 (INSERT_SUBREG (IMPLICIT_DEF),
7653 VR128X:$src1, sub_xmm)))), sub_ymm)>;
7654
7655def : Pat<(v4i64 (fp_to_uint (v4f64 VR256X:$src1))),
7656 (EXTRACT_SUBREG (v8i64 (VCVTTPD2UQQZrr
7657 (v8f64 (INSERT_SUBREG (IMPLICIT_DEF),
7658 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7659
7660def : Pat<(v4f32 (sint_to_fp (v4i64 VR256X:$src1))),
7661 (EXTRACT_SUBREG (v8f32 (VCVTQQ2PSZrr
7662 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7663 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7664
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007665def : Pat<(v2f64 (sint_to_fp (v2i64 VR128X:$src1))),
7666 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7667 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7668 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7669
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007670def : Pat<(v4f64 (sint_to_fp (v4i64 VR256X:$src1))),
7671 (EXTRACT_SUBREG (v8f64 (VCVTQQ2PDZrr
7672 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7673 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7674
7675def : Pat<(v4f32 (uint_to_fp (v4i64 VR256X:$src1))),
7676 (EXTRACT_SUBREG (v8f32 (VCVTUQQ2PSZrr
7677 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7678 VR256X:$src1, sub_ymm)))), sub_xmm)>;
7679
Simon Pilgrim841d7ca2016-11-24 14:46:55 +00007680def : Pat<(v2f64 (uint_to_fp (v2i64 VR128X:$src1))),
7681 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7682 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7683 VR128X:$src1, sub_xmm)))), sub_xmm)>;
7684
Simon Pilgrim4e9b9cb2016-11-23 14:01:18 +00007685def : Pat<(v4f64 (uint_to_fp (v4i64 VR256X:$src1))),
7686 (EXTRACT_SUBREG (v8f64 (VCVTUQQ2PDZrr
7687 (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
7688 VR256X:$src1, sub_ymm)))), sub_ymm)>;
7689}
7690
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007691//===----------------------------------------------------------------------===//
7692// Half precision conversion instructions
7693//===----------------------------------------------------------------------===//
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007694
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007695multiclass avx512_cvtph2ps<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007696 X86MemOperand x86memop, PatFrag ld_frag,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007697 X86FoldableSchedWrite sched> {
Craig Toppercf8e6d02017-11-07 07:13:03 +00007698 defm rr : AVX512_maskable<0x13, MRMSrcReg, _dest ,(outs _dest.RC:$dst),
7699 (ins _src.RC:$src), "vcvtph2ps", "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007700 (X86cvtph2ps (_src.VT _src.RC:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007701 T8PD, Sched<[sched]>;
Craig Toppercf8e6d02017-11-07 07:13:03 +00007702 defm rm : AVX512_maskable<0x13, MRMSrcMem, _dest, (outs _dest.RC:$dst),
7703 (ins x86memop:$src), "vcvtph2ps", "$src", "$src",
7704 (X86cvtph2ps (_src.VT
7705 (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00007706 (ld_frag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007707 T8PD, Sched<[sched.Folded]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007708}
7709
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007710multiclass avx512_cvtph2ps_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007711 X86FoldableSchedWrite sched> {
Craig Topperc89e2822017-12-10 09:14:38 +00007712 defm rrb : AVX512_maskable<0x13, MRMSrcReg, _dest, (outs _dest.RC:$dst),
7713 (ins _src.RC:$src), "vcvtph2ps",
7714 "{sae}, $src", "$src, {sae}",
7715 (X86cvtph2psRnd (_src.VT _src.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007716 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007717 T8PD, EVEX_B, Sched<[sched]>;
Asaf Badouh7c522452015-10-22 14:01:16 +00007718}
7719
Craig Toppere7fb3002017-11-07 07:13:07 +00007720let Predicates = [HasAVX512] in
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007721 defm VCVTPH2PSZ : avx512_cvtph2ps<v16f32_info, v16i16x_info, f256mem, loadv4i64,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007722 WriteCvtF2F>,
7723 avx512_cvtph2ps_sae<v16f32_info, v16i16x_info, WriteCvtF2F>,
Asaf Badouh7c522452015-10-22 14:01:16 +00007724 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007725
7726let Predicates = [HasVLX] in {
7727 defm VCVTPH2PSZ256 : avx512_cvtph2ps<v8f32x_info, v8i16x_info, f128mem,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007728 loadv2i64, WriteCvtF2F>, EVEX, EVEX_V256,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007729 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007730 defm VCVTPH2PSZ128 : avx512_cvtph2ps<v4f32x_info, v8i16x_info, f64mem,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007731 loadv2i64, WriteCvtF2F>, EVEX, EVEX_V128,
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007732 EVEX_CD8<32, CD8VH>;
Craig Toppere7fb3002017-11-07 07:13:07 +00007733
7734 // Pattern match vcvtph2ps of a scalar i64 load.
7735 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzmovl_v2i64 addr:$src)))),
7736 (VCVTPH2PSZ128rm addr:$src)>;
7737 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (vzload_v2i64 addr:$src)))),
7738 (VCVTPH2PSZ128rm addr:$src)>;
7739 def : Pat<(v4f32 (X86cvtph2ps (v8i16 (bitconvert
7740 (v2i64 (scalar_to_vector (loadi64 addr:$src))))))),
7741 (VCVTPH2PSZ128rm addr:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007742}
7743
Simon Pilgrim18bcf932016-02-03 09:41:59 +00007744multiclass avx512_cvtps2ph<X86VectorVTInfo _dest, X86VectorVTInfo _src,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007745 X86MemOperand x86memop> {
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007746 defm rr : AVX512_maskable<0x1D, MRMDestReg, _dest ,(outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007747 (ins _src.RC:$src1, i32u8imm:$src2),
7748 "vcvtps2ph", "$src2, $src1", "$src1, $src2",
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007749 (X86cvtps2ph (_src.VT _src.RC:$src1),
Simon Pilgrim0e456342018-04-12 20:47:34 +00007750 (i32 imm:$src2)), 0, 0>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007751 AVX512AIi8Base, Sched<[WriteCvtF2F]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007752 let hasSideEffects = 0, mayStore = 1 in {
7753 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
7754 (ins x86memop:$dst, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007755 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007756 Sched<[WriteCvtF2FSt]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007757 def mrk : AVX512AIi8<0x1D, MRMDestMem, (outs),
7758 (ins x86memop:$dst, _dest.KRCWM:$mask, _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007759 "vcvtps2ph\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}", []>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007760 EVEX_K, Sched<[WriteCvtF2FSt]>;
Craig Topper65e6d0b2017-11-08 04:00:31 +00007761 }
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00007762}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007763
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007764multiclass avx512_cvtps2ph_sae<X86VectorVTInfo _dest, X86VectorVTInfo _src> {
Craig Topperd8688702016-09-21 03:58:44 +00007765 let hasSideEffects = 0 in
Craig Topper1de942b2017-12-10 17:42:44 +00007766 defm rrb : AVX512_maskable_in_asm<0x1D, MRMDestReg, _dest,
Craig Topperd8688702016-09-21 03:58:44 +00007767 (outs _dest.RC:$dst),
Igor Breger73ee8ba2016-05-31 08:04:21 +00007768 (ins _src.RC:$src1, i32u8imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007769 "vcvtps2ph", "$src2, {sae}, $src1", "$src1, {sae}, $src2", []>,
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007770 EVEX_B, AVX512AIi8Base, Sched<[WriteCvtF2F]>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007771}
Simon Pilgrim569e53b2017-12-03 21:43:54 +00007772
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007773let Predicates = [HasAVX512] in {
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007774 defm VCVTPS2PHZ : avx512_cvtps2ph<v16i16x_info, v16f32_info, f256mem>,
7775 avx512_cvtps2ph_sae<v16i16x_info, v16f32_info>,
7776 EVEX, EVEX_V512, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007777 let Predicates = [HasVLX] in {
Simon Pilgrimf0945aa2018-04-24 16:43:07 +00007778 defm VCVTPS2PHZ256 : avx512_cvtps2ph<v8i16x_info, v8f32x_info, f128mem>,
7779 EVEX, EVEX_V256, EVEX_CD8<32, CD8VH>;
7780 defm VCVTPS2PHZ128 : avx512_cvtps2ph<v8i16x_info, v4f32x_info, f64mem>,
7781 EVEX, EVEX_V128, EVEX_CD8<32, CD8VH>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007782 }
Craig Topper65e6d0b2017-11-08 04:00:31 +00007783
7784 def : Pat<(store (f64 (extractelt
7785 (bc_v2f64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7786 (iPTR 0))), addr:$dst),
7787 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7788 def : Pat<(store (i64 (extractelt
7789 (bc_v2i64 (v8i16 (X86cvtps2ph VR128X:$src1, i32:$src2))),
7790 (iPTR 0))), addr:$dst),
7791 (VCVTPS2PHZ128mr addr:$dst, VR128X:$src1, imm:$src2)>;
7792 def : Pat<(store (v8i16 (X86cvtps2ph VR256X:$src1, i32:$src2)), addr:$dst),
7793 (VCVTPS2PHZ256mr addr:$dst, VR256X:$src1, imm:$src2)>;
7794 def : Pat<(store (v16i16 (X86cvtps2ph VR512:$src1, i32:$src2)), addr:$dst),
7795 (VCVTPS2PHZmr addr:$dst, VR512:$src1, imm:$src2)>;
Asaf Badouhc7cb8802015-10-27 15:37:17 +00007796}
Asaf Badouh2489f352015-12-02 08:17:51 +00007797
Craig Topper9820e342016-09-20 05:44:47 +00007798// Patterns for matching conversions from float to half-float and vice versa.
Craig Topperb3b50332016-09-19 02:53:37 +00007799let Predicates = [HasVLX] in {
7800 // Use MXCSR.RC for rounding instead of explicitly specifying the default
7801 // rounding mode (Nearest-Even, encoded as 0). Both are equivalent in the
7802 // configurations we support (the default). However, falling back to MXCSR is
7803 // more consistent with other instructions, which are always controlled by it.
7804 // It's encoded as 0b100.
7805 def : Pat<(fp_to_f16 FR32X:$src),
7806 (i16 (EXTRACT_SUBREG (VMOVPDI2DIZrr (VCVTPS2PHZ128rr
7807 (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), sub_16bit))>;
7808
7809 def : Pat<(f16_to_fp GR16:$src),
7810 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7811 (COPY_TO_REGCLASS (MOVSX32rr16 GR16:$src), VR128X)), FR32X)) >;
7812
7813 def : Pat<(f16_to_fp (i16 (fp_to_f16 FR32X:$src))),
7814 (f32 (COPY_TO_REGCLASS (VCVTPH2PSZ128rr
7815 (VCVTPS2PHZ128rr (COPY_TO_REGCLASS FR32X:$src, VR128X), 4)), FR32X)) >;
7816}
7817
Asaf Badouh2489f352015-12-02 08:17:51 +00007818// Unordered/Ordered scalar fp compare with Sea and set EFLAGS
Craig Topper7e664da2016-09-24 21:42:43 +00007819multiclass avx512_ord_cmp_sae<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007820 string OpcodeStr, X86FoldableSchedWrite sched> {
Craig Topper07a7d562017-07-23 03:59:39 +00007821 let hasSideEffects = 0 in
Craig Topperc89e2822017-12-10 09:14:38 +00007822 def rrb: AVX512<opc, MRMSrcReg, (outs), (ins _.RC:$src1, _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007823 !strconcat(OpcodeStr, "\t{{sae}, $src2, $src1|$src1, $src2, {sae}}"), []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007824 EVEX, EVEX_B, VEX_LIG, EVEX_V128, Sched<[sched]>;
Asaf Badouh2489f352015-12-02 08:17:51 +00007825}
7826
7827let Defs = [EFLAGS], Predicates = [HasAVX512] in {
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007828 defm VUCOMISSZ : avx512_ord_cmp_sae<0x2E, v4f32x_info, "vucomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007829 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007830 defm VUCOMISDZ : avx512_ord_cmp_sae<0x2E, v2f64x_info, "vucomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007831 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007832 defm VCOMISSZ : avx512_ord_cmp_sae<0x2F, v4f32x_info, "vcomiss", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007833 AVX512PSIi8Base, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007834 defm VCOMISDZ : avx512_ord_cmp_sae<0x2F, v2f64x_info, "vcomisd", WriteFCom>,
Asaf Badouh2489f352015-12-02 08:17:51 +00007835 AVX512PDIi8Base, VEX_W, EVEX_CD8<64, CD8VT1>;
7836}
7837
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007838let Defs = [EFLAGS], Predicates = [HasAVX512] in {
7839 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007840 "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007841 EVEX_CD8<32, CD8VT1>;
7842 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007843 "ucomisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007844 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7845 let Pattern = []<dag> in {
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007846 defm VCOMISSZ : sse12_ord_cmp<0x2F, FR32X, undef, f32, f32mem, loadf32,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007847 "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007848 EVEX_CD8<32, CD8VT1>;
Marina Yatsina7a4e1ba2015-08-20 11:21:36 +00007849 defm VCOMISDZ : sse12_ord_cmp<0x2F, FR64X, undef, f64, f64mem, loadf64,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007850 "comisd", WriteFCom>, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007851 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
7852 }
Craig Topper9dd48c82014-01-02 17:28:14 +00007853 let isCodeGenOnly = 1 in {
Craig Topper00265772018-01-23 21:37:51 +00007854 defm VUCOMISSZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007855 sse_load_f32, "ucomiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00007856 EVEX_CD8<32, CD8VT1>;
7857 defm VUCOMISDZ : sse12_ord_cmp_int<0x2E, VR128X, X86ucomi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007858 sse_load_f64, "ucomisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00007859 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007860
Craig Topper00265772018-01-23 21:37:51 +00007861 defm VCOMISSZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v4f32, ssmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007862 sse_load_f32, "comiss", WriteFCom>, PS, EVEX, VEX_LIG,
Craig Topper00265772018-01-23 21:37:51 +00007863 EVEX_CD8<32, CD8VT1>;
7864 defm VCOMISDZ : sse12_ord_cmp_int<0x2F, VR128X, X86comi, v2f64, sdmem,
Simon Pilgrim86e3c2692018-04-17 07:22:44 +00007865 sse_load_f64, "comisd", WriteFCom>, PD, EVEX,
Craig Topper00265772018-01-23 21:37:51 +00007866 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00007867 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007868}
Michael Liao5bf95782014-12-04 05:20:33 +00007869
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007870/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
Asaf Badouheaf2da12015-09-21 10:23:53 +00007871multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007872 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007873 let Predicates = [HasAVX512], ExeDomain = _.ExeDomain in {
Asaf Badouheaf2da12015-09-21 10:23:53 +00007874 defm rr : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7875 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7876 "$src2, $src1", "$src1, $src2",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007877 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007878 EVEX_4V, Sched<[sched]>;
Asaf Badouheaf2da12015-09-21 10:23:53 +00007879 defm rm : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper75d71542017-11-13 08:07:33 +00007880 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Asaf Badouheaf2da12015-09-21 10:23:53 +00007881 "$src2, $src1", "$src1, $src2",
7882 (OpNode (_.VT _.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007883 _.ScalarIntMemCPat:$src2)>, EVEX_4V,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007884 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00007885}
7886}
7887
Simon Pilgrimc7088682018-05-01 18:06:07 +00007888defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", X86rcp14s, SchedWriteFRcp.Scl,
7889 f32x_info>, EVEX_CD8<32, CD8VT1>,
7890 T8PD, NotMemoryFoldable;
7891defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", X86rcp14s, SchedWriteFRcp.Scl,
7892 f64x_info>, VEX_W, EVEX_CD8<64, CD8VT1>,
7893 T8PD, NotMemoryFoldable;
7894defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", X86rsqrt14s,
7895 SchedWriteFRsqrt.Scl, f32x_info>,
7896 EVEX_CD8<32, CD8VT1>, T8PD, NotMemoryFoldable;
7897defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", X86rsqrt14s,
7898 SchedWriteFRsqrt.Scl, f64x_info>, VEX_W,
7899 EVEX_CD8<64, CD8VT1>, T8PD, NotMemoryFoldable;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007900
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007901/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
7902multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007903 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper176f3312017-02-25 19:18:11 +00007904 let ExeDomain = _.ExeDomain in {
Robert Khasanov3e534c92014-10-28 16:37:13 +00007905 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
7906 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00007907 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007908 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007909 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7910 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
7911 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007912 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007913 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00007914 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
7915 (ins _.ScalarMemOp:$src), OpcodeStr,
7916 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
7917 (OpNode (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00007918 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007919 EVEX, T8PD, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007920 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007921}
Robert Khasanov3e534c92014-10-28 16:37:13 +00007922
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007923multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimc7088682018-05-01 18:06:07 +00007924 X86SchedWriteWidths sched> {
7925 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007926 v16f32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrimc7088682018-05-01 18:06:07 +00007927 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, sched.ZMM,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007928 v8f64_info>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov3e534c92014-10-28 16:37:13 +00007929
7930 // Define only if AVX512VL feature is present.
7931 let Predicates = [HasVLX] in {
7932 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00007933 OpNode, sched.XMM, v4f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007934 EVEX_V128, EVEX_CD8<32, CD8VF>;
7935 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00007936 OpNode, sched.YMM, v8f32x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007937 EVEX_V256, EVEX_CD8<32, CD8VF>;
7938 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00007939 OpNode, sched.XMM, v2f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007940 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
7941 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00007942 OpNode, sched.YMM, v4f64x_info>,
Robert Khasanov3e534c92014-10-28 16:37:13 +00007943 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
7944 }
7945}
7946
Simon Pilgrimc7088682018-05-01 18:06:07 +00007947defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86rsqrt14, SchedWriteFRsqrt>;
7948defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86rcp14, SchedWriteFRcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007949
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007950/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007951multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007952 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00007953 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007954 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7955 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
7956 "$src2, $src1", "$src1, $src2",
7957 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007958 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007959 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007960
7961 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
7962 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
Elena Demikhovsky0d7e9362015-05-11 06:05:05 +00007963 "{sae}, $src2, $src1", "$src1, $src2, {sae}",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007964 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00007965 (i32 FROUND_NO_EXC))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007966 Sched<[sched]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007967
7968 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topper512e9e72017-11-19 05:42:54 +00007969 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007970 "$src2, $src1", "$src1, $src2",
Craig Topper512e9e72017-11-19 05:42:54 +00007971 (OpNode (_.VT _.RC:$src1), _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00007972 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007973 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00007974 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007975}
7976
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007977multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007978 X86FoldableSchedWrite sched> {
7979 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode, sched>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007980 EVEX_CD8<32, CD8VT1>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00007981 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode, sched>,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007982 EVEX_CD8<64, CD8VT1>, VEX_W;
7983}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00007984
Craig Toppere1cac152016-06-07 07:27:54 +00007985let Predicates = [HasERI] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00007986 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s, SchedWriteFRcp.Scl>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00007987 T8PD, EVEX_4V;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00007988 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s,
7989 SchedWriteFRsqrt.Scl>, T8PD, EVEX_4V;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00007990}
Igor Breger8352a0d2015-07-28 06:53:28 +00007991
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00007992defm VGETEXP : avx512_eri_s<0x43, "vgetexp", X86fgetexpRnds,
7993 SchedWriteFAdd.Scl>, T8PD, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00007994/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007995
7996multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00007997 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00007998 let ExeDomain = _.ExeDomain in {
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00007999 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8000 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008001 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008002 Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008003
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008004 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8005 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
8006 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00008007 (bitconvert (_.LdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008008 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008009 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008010
8011 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Breger4511e762016-02-22 11:48:27 +00008012 (ins _.ScalarMemOp:$src), OpcodeStr,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008013 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008014 (OpNode (_.FloatVT
8015 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008016 (i32 FROUND_CURRENT))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008017 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008018 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00008019}
Asaf Badouh402ebb32015-06-03 13:41:48 +00008020multiclass avx512_fp28_p_round<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008021 SDNode OpNode, X86FoldableSchedWrite sched> {
Craig Topper176f3312017-02-25 19:18:11 +00008022 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008023 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8024 (ins _.RC:$src), OpcodeStr,
8025 "{sae}, $src", "$src, {sae}",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008026 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008027 EVEX_B, Sched<[sched]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008028}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008029
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008030multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008031 X86SchedWriteWidths sched> {
8032 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
8033 avx512_fp28_p_round<opc, OpcodeStr#"ps", v16f32_info, OpNode, sched.ZMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008034 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008035 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
8036 avx512_fp28_p_round<opc, OpcodeStr#"pd", v8f64_info, OpNode, sched.ZMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008037 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008038}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008039
Asaf Badouh402ebb32015-06-03 13:41:48 +00008040multiclass avx512_fp_unaryop_packed<bits<8> opc, string OpcodeStr,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008041 SDNode OpNode, X86SchedWriteWidths sched> {
Asaf Badouh402ebb32015-06-03 13:41:48 +00008042 // Define only if AVX512VL feature is present.
8043 let Predicates = [HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008044 defm PSZ128 : avx512_fp28_p<opc, OpcodeStr#"ps", v4f32x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008045 EVEX_V128, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008046 defm PSZ256 : avx512_fp28_p<opc, OpcodeStr#"ps", v8f32x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008047 EVEX_V256, T8PD, EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008048 defm PDZ128 : avx512_fp28_p<opc, OpcodeStr#"pd", v2f64x_info, OpNode, sched.XMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008049 EVEX_V128, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008050 defm PDZ256 : avx512_fp28_p<opc, OpcodeStr#"pd", v4f64x_info, OpNode, sched.YMM>,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008051 EVEX_V256, VEX_W, T8PD, EVEX_CD8<64, CD8VF>;
8052 }
8053}
Michael Liao5bf95782014-12-04 05:20:33 +00008054
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008055let Predicates = [HasERI] in {
8056 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28, SchedWriteFRsqrt>, EVEX;
8057 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28, SchedWriteFRcp>, EVEX;
8058 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2, SchedWriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008059}
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008060defm VGETEXP : avx512_eri<0x42, "vgetexp", X86fgetexpRnd, SchedWriteFAdd>,
Simon Pilgrim3e5987c2017-11-30 10:48:47 +00008061 avx512_fp_unaryop_packed<0x42, "vgetexp", X86fgetexpRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008062 SchedWriteFAdd>, EVEX;
Asaf Badouh402ebb32015-06-03 13:41:48 +00008063
Simon Pilgrim21e89792018-04-13 14:36:59 +00008064multiclass avx512_sqrt_packed_round<bits<8> opc, string OpcodeStr,
8065 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008066 let ExeDomain = _.ExeDomain in
Asaf Badouh402ebb32015-06-03 13:41:48 +00008067 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
8068 (ins _.RC:$src, AVX512RC:$rc), OpcodeStr, "$rc, $src", "$src, $rc",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008069 (_.VT (X86fsqrtRnd _.RC:$src, (i32 imm:$rc)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008070 EVEX, EVEX_B, EVEX_RC, Sched<[sched]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00008071}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00008072
Simon Pilgrim21e89792018-04-13 14:36:59 +00008073multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
8074 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper176f3312017-02-25 19:18:11 +00008075 let ExeDomain = _.ExeDomain in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00008076 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00008077 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008078 (_.FloatVT (fsqrt _.RC:$src))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008079 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008080 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8081 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
Craig Topper80405072017-11-11 08:24:12 +00008082 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008083 (bitconvert (_.LdFrag addr:$src))))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008084 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00008085 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
8086 (ins _.ScalarMemOp:$src), OpcodeStr,
8087 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
Craig Topper80405072017-11-11 08:24:12 +00008088 (fsqrt (_.FloatVT
Simon Pilgrime9376b92018-04-12 19:59:35 +00008089 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008090 EVEX, EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper176f3312017-02-25 19:18:11 +00008091 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008092}
8093
Simon Pilgrimc7088682018-05-01 18:06:07 +00008094multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
8095 X86SchedWriteWidths sched> {
8096 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), sched.ZMM, v16f32_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008097 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimc7088682018-05-01 18:06:07 +00008098 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), sched.ZMM, v8f64_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008099 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8100 // Define only if AVX512VL feature is present.
8101 let Predicates = [HasVLX] in {
8102 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008103 sched.XMM, v4f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008104 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
8105 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008106 sched.YMM, v8f32x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008107 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
8108 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008109 sched.XMM, v2f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008110 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8111 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
Simon Pilgrimc7088682018-05-01 18:06:07 +00008112 sched.YMM, v4f64x_info>,
Robert Khasanoveb126392014-10-28 18:15:20 +00008113 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8114 }
8115}
8116
Simon Pilgrimc7088682018-05-01 18:06:07 +00008117multiclass avx512_sqrt_packed_all_round<bits<8> opc, string OpcodeStr,
8118 X86SchedWriteWidths sched> {
8119 defm PSZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "ps"), sched.ZMM,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008120 v16f32_info>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Simon Pilgrimc7088682018-05-01 18:06:07 +00008121 defm PDZ : avx512_sqrt_packed_round<opc, !strconcat(OpcodeStr, "pd"), sched.ZMM,
Asaf Badouh402ebb32015-06-03 13:41:48 +00008122 v8f64_info>, EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
8123}
8124
Simon Pilgrim21e89792018-04-13 14:36:59 +00008125multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim647dd6a2017-11-27 16:43:18 +00008126 X86VectorVTInfo _, string SUFF, Intrinsic Intr> {
Craig Topper176f3312017-02-25 19:18:11 +00008127 let ExeDomain = _.ExeDomain in {
Clement Courbet41a13742018-01-15 12:05:33 +00008128 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008129 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
8130 "$src2, $src1", "$src1, $src2",
Craig Topper80405072017-11-11 08:24:12 +00008131 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008132 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008133 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008134 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008135 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
8136 (ins _.RC:$src1, _.IntScalarMemOp:$src2), OpcodeStr,
8137 "$src2, $src1", "$src1, $src2",
8138 (X86fsqrtRnds (_.VT _.RC:$src1),
8139 _.ScalarIntMemCPat:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008140 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008141 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008142 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger4c4cd782015-09-20 09:13:41 +00008143 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
8144 "$rc, $src2, $src1", "$src1, $src2, $rc",
Craig Topper80405072017-11-11 08:24:12 +00008145 (X86fsqrtRnds (_.VT _.RC:$src1),
Igor Breger4c4cd782015-09-20 09:13:41 +00008146 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008147 (i32 imm:$rc))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008148 EVEX_B, EVEX_RC, Sched<[sched]>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008149
Clement Courbet41a13742018-01-15 12:05:33 +00008150 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates=[HasAVX512] in {
8151 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008152 (ins _.FRC:$src1, _.FRC:$src2),
8153 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008154 Sched<[sched]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008155 let mayLoad = 1 in
8156 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008157 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
8158 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008159 Sched<[sched.Folded, ReadAfterLd]>;
Clement Courbet41a13742018-01-15 12:05:33 +00008160 }
Craig Topper176f3312017-02-25 19:18:11 +00008161 }
Igor Breger4c4cd782015-09-20 09:13:41 +00008162
Clement Courbet41a13742018-01-15 12:05:33 +00008163 let Predicates = [HasAVX512] in {
8164 def : Pat<(_.EltVT (fsqrt _.FRC:$src)),
8165 (!cast<Instruction>(NAME#SUFF#Zr)
8166 (_.EltVT (IMPLICIT_DEF)), _.FRC:$src)>;
Igor Breger4c4cd782015-09-20 09:13:41 +00008167
Clement Courbet41a13742018-01-15 12:05:33 +00008168 def : Pat<(Intr VR128X:$src),
8169 (!cast<Instruction>(NAME#SUFF#Zr_Int) VR128X:$src,
Craig Toppereff606c2017-11-06 04:04:01 +00008170 VR128X:$src)>;
Clement Courbet41a13742018-01-15 12:05:33 +00008171 }
Craig Toppereff606c2017-11-06 04:04:01 +00008172
Clement Courbet41a13742018-01-15 12:05:33 +00008173 let Predicates = [HasAVX512, OptForSize] in {
8174 def : Pat<(_.EltVT (fsqrt (load addr:$src))),
8175 (!cast<Instruction>(NAME#SUFF#Zm)
8176 (_.EltVT (IMPLICIT_DEF)), addr:$src)>;
Craig Toppereff606c2017-11-06 04:04:01 +00008177
Clement Courbet41a13742018-01-15 12:05:33 +00008178 def : Pat<(Intr _.ScalarIntMemCPat:$src2),
8179 (!cast<Instruction>(NAME#SUFF#Zm_Int)
8180 (_.VT (IMPLICIT_DEF)), addr:$src2)>;
8181 }
Craig Topperd6471cb2017-11-05 21:14:06 +00008182}
Igor Breger4c4cd782015-09-20 09:13:41 +00008183
Simon Pilgrimc7088682018-05-01 18:06:07 +00008184multiclass avx512_sqrt_scalar_all<bits<8> opc, string OpcodeStr,
8185 X86SchedWriteWidths sched> {
8186 defm SSZ : avx512_sqrt_scalar<opc, OpcodeStr#"ss", sched.Scl, f32x_info, "SS",
Craig Topper80405072017-11-11 08:24:12 +00008187 int_x86_sse_sqrt_ss>,
Craig Toppereff606c2017-11-06 04:04:01 +00008188 EVEX_CD8<32, CD8VT1>, EVEX_4V, XS, NotMemoryFoldable;
Simon Pilgrimc7088682018-05-01 18:06:07 +00008189 defm SDZ : avx512_sqrt_scalar<opc, OpcodeStr#"sd", sched.Scl, f64x_info, "SD",
Craig Topper80405072017-11-11 08:24:12 +00008190 int_x86_sse2_sqrt_sd>,
Craig Toppereff606c2017-11-06 04:04:01 +00008191 EVEX_CD8<64, CD8VT1>, EVEX_4V, XD, VEX_W,
Ayman Musa5fc6dc52017-10-08 08:32:56 +00008192 NotMemoryFoldable;
Igor Breger4c4cd782015-09-20 09:13:41 +00008193}
8194
Simon Pilgrimc7088682018-05-01 18:06:07 +00008195defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", SchedWriteFSqrt>,
8196 avx512_sqrt_packed_all_round<0x51, "vsqrt", SchedWriteFSqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008197
Simon Pilgrimc7088682018-05-01 18:06:07 +00008198defm VSQRT : avx512_sqrt_scalar_all<0x51, "vsqrt", SchedWriteFSqrt>, VEX_LIG;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008199
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00008200multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008201 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008202 let ExeDomain = _.ExeDomain in {
Craig Topper0ccec702017-11-11 08:24:15 +00008203 defm r_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008204 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
8205 "$src3, $src2, $src1", "$src1, $src2, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008206 (_.VT (X86RndScales (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008207 (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008208 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008209
Craig Topper0ccec702017-11-11 08:24:15 +00008210 defm rb_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008211 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00008212 "$src3, {sae}, $src2, $src1", "$src1, $src2, {sae}, $src3",
Craig Topper0af48f12017-11-13 02:02:58 +00008213 (_.VT (X86RndScalesRnd (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008214 (i32 imm:$src3), (i32 FROUND_NO_EXC)))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008215 Sched<[sched]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008216
Craig Topper0ccec702017-11-11 08:24:15 +00008217 defm m_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Craig Topperbece74c2017-11-19 06:24:26 +00008218 (ins _.RC:$src1, _.IntScalarMemOp:$src2, i32u8imm:$src3),
Simon Pilgrimb13961d2016-06-11 14:34:10 +00008219 OpcodeStr,
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008220 "$src3, $src2, $src1", "$src1, $src2, $src3",
Craig Topperdeee24b2017-11-13 02:03:01 +00008221 (_.VT (X86RndScales _.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +00008222 _.ScalarIntMemCPat:$src2, (i32 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008223 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008224
Clement Courbetda1fad32018-01-15 14:24:07 +00008225 let isCodeGenOnly = 1, hasSideEffects = 0, Predicates = [HasAVX512] in {
Craig Topper0ccec702017-11-11 08:24:15 +00008226 def r : I<opc, MRMSrcReg, (outs _.FRC:$dst),
8227 (ins _.FRC:$src1, _.FRC:$src2, i32u8imm:$src3),
8228 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008229 []>, Sched<[sched]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008230
8231 let mayLoad = 1 in
8232 def m : I<opc, MRMSrcMem, (outs _.FRC:$dst),
8233 (ins _.FRC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
8234 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Simon Pilgrim21e89792018-04-13 14:36:59 +00008235 []>, Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper0ccec702017-11-11 08:24:15 +00008236 }
8237 }
8238
8239 let Predicates = [HasAVX512] in {
8240 def : Pat<(ffloor _.FRC:$src),
8241 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8242 _.FRC:$src, (i32 0x9)))>;
8243 def : Pat<(fceil _.FRC:$src),
8244 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8245 _.FRC:$src, (i32 0xa)))>;
8246 def : Pat<(ftrunc _.FRC:$src),
8247 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8248 _.FRC:$src, (i32 0xb)))>;
8249 def : Pat<(frint _.FRC:$src),
8250 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8251 _.FRC:$src, (i32 0x4)))>;
8252 def : Pat<(fnearbyint _.FRC:$src),
8253 (_.EltVT (!cast<Instruction>(NAME##r) (_.EltVT (IMPLICIT_DEF)),
8254 _.FRC:$src, (i32 0xc)))>;
8255 }
8256
8257 let Predicates = [HasAVX512, OptForSize] in {
8258 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)),
8259 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8260 addr:$src, (i32 0x9)))>;
8261 def : Pat<(fceil (_.ScalarLdFrag addr:$src)),
8262 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8263 addr:$src, (i32 0xa)))>;
8264 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)),
8265 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8266 addr:$src, (i32 0xb)))>;
8267 def : Pat<(frint (_.ScalarLdFrag addr:$src)),
8268 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8269 addr:$src, (i32 0x4)))>;
8270 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)),
8271 (_.EltVT (!cast<Instruction>(NAME##m) (_.EltVT (IMPLICIT_DEF)),
8272 addr:$src, (i32 0xc)))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00008273 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00008274}
8275
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008276defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless",
8277 SchedWriteFAdd.Scl, f32x_info>,
8278 AVX512AIi8Base, EVEX_4V,
8279 EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008280
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00008281defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd",
8282 SchedWriteFAdd.Scl, f64x_info>,
8283 VEX_W, AVX512AIi8Base, EVEX_4V,
8284 EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00008285
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008286//-------------------------------------------------
8287// Integer truncate and extend operations
8288//-------------------------------------------------
8289
Igor Breger074a64e2015-07-24 17:24:15 +00008290multiclass avx512_trunc_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008291 X86FoldableSchedWrite sched, X86VectorVTInfo SrcInfo,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008292 X86VectorVTInfo DestInfo, X86MemOperand x86memop> {
Craig Topper52e2e832016-07-22 05:46:44 +00008293 let ExeDomain = DestInfo.ExeDomain in
Igor Breger074a64e2015-07-24 17:24:15 +00008294 defm rr : AVX512_maskable<opc, MRMDestReg, DestInfo, (outs DestInfo.RC:$dst),
8295 (ins SrcInfo.RC:$src1), OpcodeStr ,"$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008296 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008297 EVEX, T8XS, Sched<[sched]>;
Igor Breger074a64e2015-07-24 17:24:15 +00008298
Craig Topper52e2e832016-07-22 05:46:44 +00008299 let mayStore = 1, mayLoad = 1, hasSideEffects = 0,
8300 ExeDomain = DestInfo.ExeDomain in {
Igor Breger074a64e2015-07-24 17:24:15 +00008301 def mr : AVX512XS8I<opc, MRMDestMem, (outs),
8302 (ins x86memop:$dst, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008303 OpcodeStr # "\t{$src, $dst|$dst, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008304 EVEX, Sched<[sched.Folded]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008305
Igor Breger074a64e2015-07-24 17:24:15 +00008306 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
8307 (ins x86memop:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src),
Simon Pilgrime9376b92018-04-12 19:59:35 +00008308 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}", []>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008309 EVEX, EVEX_K, Sched<[sched.Folded]>;
Craig Topper99f6b622016-05-01 01:03:56 +00008310 }//mayStore = 1, mayLoad = 1, hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008311}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008312
Igor Breger074a64e2015-07-24 17:24:15 +00008313multiclass avx512_trunc_mr_lowering<X86VectorVTInfo SrcInfo,
8314 X86VectorVTInfo DestInfo,
8315 PatFrag truncFrag, PatFrag mtruncFrag > {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008316
Igor Breger074a64e2015-07-24 17:24:15 +00008317 def : Pat<(truncFrag (SrcInfo.VT SrcInfo.RC:$src), addr:$dst),
8318 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mr)
8319 addr:$dst, SrcInfo.RC:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008320
Igor Breger074a64e2015-07-24 17:24:15 +00008321 def : Pat<(mtruncFrag addr:$dst, SrcInfo.KRCWM:$mask,
8322 (SrcInfo.VT SrcInfo.RC:$src)),
8323 (!cast<Instruction>(NAME#SrcInfo.ZSuffix##mrk)
8324 addr:$dst, SrcInfo.KRCWM:$mask, SrcInfo.RC:$src)>;
8325}
8326
Craig Topperb2868232018-01-14 08:11:36 +00008327multiclass avx512_trunc<bits<8> opc, string OpcodeStr, SDNode OpNode128,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008328 SDNode OpNode256, SDNode OpNode512, X86FoldableSchedWrite sched,
Craig Topperb2868232018-01-14 08:11:36 +00008329 AVX512VLVectorVTInfo VTSrcInfo,
8330 X86VectorVTInfo DestInfoZ128,
8331 X86VectorVTInfo DestInfoZ256, X86VectorVTInfo DestInfoZ,
8332 X86MemOperand x86memopZ128, X86MemOperand x86memopZ256,
8333 X86MemOperand x86memopZ, PatFrag truncFrag,
8334 PatFrag mtruncFrag, Predicate prd = HasAVX512>{
Igor Breger074a64e2015-07-24 17:24:15 +00008335
8336 let Predicates = [HasVLX, prd] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008337 defm Z128: avx512_trunc_common<opc, OpcodeStr, OpNode128, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008338 VTSrcInfo.info128, DestInfoZ128, x86memopZ128>,
Igor Breger074a64e2015-07-24 17:24:15 +00008339 avx512_trunc_mr_lowering<VTSrcInfo.info128, DestInfoZ128,
8340 truncFrag, mtruncFrag>, EVEX_V128;
8341
Simon Pilgrim21e89792018-04-13 14:36:59 +00008342 defm Z256: avx512_trunc_common<opc, OpcodeStr, OpNode256, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008343 VTSrcInfo.info256, DestInfoZ256, x86memopZ256>,
Igor Breger074a64e2015-07-24 17:24:15 +00008344 avx512_trunc_mr_lowering<VTSrcInfo.info256, DestInfoZ256,
8345 truncFrag, mtruncFrag>, EVEX_V256;
8346 }
8347 let Predicates = [prd] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00008348 defm Z: avx512_trunc_common<opc, OpcodeStr, OpNode512, sched,
Simon Pilgrim833c2602017-12-05 19:21:28 +00008349 VTSrcInfo.info512, DestInfoZ, x86memopZ>,
Igor Breger074a64e2015-07-24 17:24:15 +00008350 avx512_trunc_mr_lowering<VTSrcInfo.info512, DestInfoZ,
8351 truncFrag, mtruncFrag>, EVEX_V512;
8352}
8353
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008354multiclass avx512_trunc_qb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008355 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008356 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008357 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, InVecNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008358 avx512vl_i64_info, v16i8x_info, v16i8x_info,
8359 v16i8x_info, i16mem, i32mem, i64mem, StoreNode,
8360 MaskedStoreNode>, EVEX_CD8<8, CD8VO>;
Igor Breger074a64e2015-07-24 17:24:15 +00008361}
8362
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008363multiclass avx512_trunc_qw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008364 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008365 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008366 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008367 avx512vl_i64_info, v8i16x_info, v8i16x_info,
8368 v8i16x_info, i32mem, i64mem, i128mem, StoreNode,
8369 MaskedStoreNode>, EVEX_CD8<16, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008370}
8371
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008372multiclass avx512_trunc_qd<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008373 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008374 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008375 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008376 avx512vl_i64_info, v4i32x_info, v4i32x_info,
8377 v8i32x_info, i64mem, i128mem, i256mem, StoreNode,
8378 MaskedStoreNode>, EVEX_CD8<32, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008379}
8380
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008381multiclass avx512_trunc_db<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008382 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008383 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008384 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, InVecNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008385 avx512vl_i32_info, v16i8x_info, v16i8x_info,
8386 v16i8x_info, i32mem, i64mem, i128mem, StoreNode,
8387 MaskedStoreNode>, EVEX_CD8<8, CD8VQ>;
Igor Breger074a64e2015-07-24 17:24:15 +00008388}
8389
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008390multiclass avx512_trunc_dw<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008391 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008392 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008393 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode, sched,
Craig Topperb2868232018-01-14 08:11:36 +00008394 avx512vl_i32_info, v8i16x_info, v8i16x_info,
8395 v16i16x_info, i64mem, i128mem, i256mem, StoreNode,
8396 MaskedStoreNode>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008397}
8398
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008399multiclass avx512_trunc_wb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008400 X86FoldableSchedWrite sched, PatFrag StoreNode,
Craig Topperb2868232018-01-14 08:11:36 +00008401 PatFrag MaskedStoreNode, SDNode InVecNode = OpNode> {
8402 defm NAME: avx512_trunc<opc, OpcodeStr, InVecNode, OpNode, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008403 sched, avx512vl_i16_info, v16i8x_info, v16i8x_info,
Craig Topperb2868232018-01-14 08:11:36 +00008404 v32i8x_info, i64mem, i128mem, i256mem, StoreNode,
8405 MaskedStoreNode, HasBWI>, EVEX_CD8<16, CD8VH>;
Igor Breger074a64e2015-07-24 17:24:15 +00008406}
8407
Simon Pilgrim21e89792018-04-13 14:36:59 +00008408defm VPMOVQB : avx512_trunc_qb<0x32, "vpmovqb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008409 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008410defm VPMOVSQB : avx512_trunc_qb<0x22, "vpmovsqb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008411 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008412defm VPMOVUSQB : avx512_trunc_qb<0x12, "vpmovusqb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008413 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008414
Simon Pilgrim21e89792018-04-13 14:36:59 +00008415defm VPMOVQW : avx512_trunc_qw<0x34, "vpmovqw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008416 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008417defm VPMOVSQW : avx512_trunc_qw<0x24, "vpmovsqw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008418 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008419defm VPMOVUSQW : avx512_trunc_qw<0x14, "vpmovusqw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008420 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008421
Simon Pilgrim21e89792018-04-13 14:36:59 +00008422defm VPMOVQD : avx512_trunc_qd<0x35, "vpmovqd", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008423 truncstorevi32, masked_truncstorevi32, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008424defm VPMOVSQD : avx512_trunc_qd<0x25, "vpmovsqd", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008425 truncstore_s_vi32, masked_truncstore_s_vi32>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008426defm VPMOVUSQD : avx512_trunc_qd<0x15, "vpmovusqd", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008427 truncstore_us_vi32, masked_truncstore_us_vi32>;
Igor Breger074a64e2015-07-24 17:24:15 +00008428
Simon Pilgrim21e89792018-04-13 14:36:59 +00008429defm VPMOVDB : avx512_trunc_db<0x31, "vpmovdb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008430 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008431defm VPMOVSDB : avx512_trunc_db<0x21, "vpmovsdb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008432 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008433defm VPMOVUSDB : avx512_trunc_db<0x11, "vpmovusdb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008434 truncstore_us_vi8, masked_truncstore_us_vi8>;
Igor Breger074a64e2015-07-24 17:24:15 +00008435
Simon Pilgrim21e89792018-04-13 14:36:59 +00008436defm VPMOVDW : avx512_trunc_dw<0x33, "vpmovdw", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008437 truncstorevi16, masked_truncstorevi16, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008438defm VPMOVSDW : avx512_trunc_dw<0x23, "vpmovsdw", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008439 truncstore_s_vi16, masked_truncstore_s_vi16>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008440defm VPMOVUSDW : avx512_trunc_dw<0x13, "vpmovusdw", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008441 truncstore_us_vi16, masked_truncstore_us_vi16>;
Igor Breger074a64e2015-07-24 17:24:15 +00008442
Simon Pilgrim21e89792018-04-13 14:36:59 +00008443defm VPMOVWB : avx512_trunc_wb<0x30, "vpmovwb", trunc, WriteShuffle256,
Craig Topperb2868232018-01-14 08:11:36 +00008444 truncstorevi8, masked_truncstorevi8, X86vtrunc>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008445defm VPMOVSWB : avx512_trunc_wb<0x20, "vpmovswb", X86vtruncs, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008446 truncstore_s_vi8, masked_truncstore_s_vi8>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00008447defm VPMOVUSWB : avx512_trunc_wb<0x10, "vpmovuswb", X86vtruncus, WriteShuffle256,
Elena Demikhovsky7c7bf1b2016-12-21 10:43:36 +00008448 truncstore_us_vi8, masked_truncstore_us_vi8>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008449
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008450let Predicates = [HasAVX512, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00008451def: Pat<(v8i16 (trunc (v8i32 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008452 (v8i16 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008453 (v16i16 (VPMOVDWZrr (v16i32 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008454 VR256X:$src, sub_ymm)))), sub_xmm))>;
Craig Topperb2868232018-01-14 08:11:36 +00008455def: Pat<(v4i32 (trunc (v4i64 VR256X:$src))),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008456 (v4i32 (EXTRACT_SUBREG
Craig Topper61403202016-09-19 02:53:43 +00008457 (v8i32 (VPMOVQDZrr (v8i64 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008458 VR256X:$src, sub_ymm)))), sub_xmm))>;
8459}
8460
8461let Predicates = [HasBWI, NoVLX] in {
Craig Topperb2868232018-01-14 08:11:36 +00008462def: Pat<(v16i8 (trunc (v16i16 VR256X:$src))),
Craig Topper61403202016-09-19 02:53:43 +00008463 (v16i8 (EXTRACT_SUBREG (VPMOVWBZrr (v32i16 (INSERT_SUBREG (IMPLICIT_DEF),
Elena Demikhovskydb738d92015-11-01 11:45:47 +00008464 VR256X:$src, sub_ymm))), sub_xmm))>;
8465}
8466
Simon Pilgrim21e89792018-04-13 14:36:59 +00008467multiclass WriteShuffle256_common<bits<8> opc, string OpcodeStr, X86FoldableSchedWrite sched,
Igor Breger2ba64ab2016-05-22 10:21:04 +00008468 X86VectorVTInfo DestInfo, X86VectorVTInfo SrcInfo,
Craig Topper6694df12018-02-25 06:21:04 +00008469 X86MemOperand x86memop, PatFrag LdFrag, SDNode OpNode>{
Craig Topper52e2e832016-07-22 05:46:44 +00008470 let ExeDomain = DestInfo.ExeDomain in {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008471 defm rr : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
8472 (ins SrcInfo.RC:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008473 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008474 EVEX, Sched<[sched]>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008475
Craig Toppere1cac152016-06-07 07:27:54 +00008476 defm rm : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
8477 (ins x86memop:$src), OpcodeStr ,"$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00008478 (DestInfo.VT (LdFrag addr:$src))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008479 EVEX, Sched<[sched.Folded]>;
Craig Topper52e2e832016-07-22 05:46:44 +00008480 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008481}
8482
Simon Pilgrim21e89792018-04-13 14:36:59 +00008483multiclass WriteShuffle256_BW<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008484 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008485 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008486 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008487 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v8i16x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008488 v16i8x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008489 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00008490
Simon Pilgrim21e89792018-04-13 14:36:59 +00008491 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v16i16x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008492 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008493 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008494 }
8495 let Predicates = [HasBWI] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008496 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v32i16_info,
Craig Topper6840f112016-07-14 06:41:34 +00008497 v32i8x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008498 EVEX_CD8<8, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008499 }
8500}
8501
Simon Pilgrim21e89792018-04-13 14:36:59 +00008502multiclass WriteShuffle256_BD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008503 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008504 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008505 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008506 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008507 v16i8x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008508 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008509
Simon Pilgrim21e89792018-04-13 14:36:59 +00008510 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008511 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008512 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008513 }
8514 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008515 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008516 v16i8x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008517 EVEX_CD8<8, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008518 }
8519}
8520
Simon Pilgrim21e89792018-04-13 14:36:59 +00008521multiclass WriteShuffle256_BQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008522 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008523 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi8")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008524 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008525 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008526 v16i8x_info, i16mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008527 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008528
Simon Pilgrim21e89792018-04-13 14:36:59 +00008529 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008530 v16i8x_info, i32mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008531 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008532 }
8533 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008534 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008535 v16i8x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008536 EVEX_CD8<8, CD8VO>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008537 }
8538}
8539
Simon Pilgrim21e89792018-04-13 14:36:59 +00008540multiclass WriteShuffle256_WD<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008541 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008542 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008543 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008544 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v4i32x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008545 v8i16x_info, i64mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008546 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008547
Simon Pilgrim21e89792018-04-13 14:36:59 +00008548 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v8i32x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008549 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008550 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008551 }
8552 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008553 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v16i32_info,
Craig Topper6840f112016-07-14 06:41:34 +00008554 v16i16x_info, i256mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008555 EVEX_CD8<16, CD8VH>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008556 }
8557}
8558
Simon Pilgrim21e89792018-04-13 14:36:59 +00008559multiclass WriteShuffle256_WQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008560 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008561 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi16")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008562 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008563 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008564 v8i16x_info, i32mem, LdFrag, InVecNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008565 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V128, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008566
Simon Pilgrim21e89792018-04-13 14:36:59 +00008567 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008568 v8i16x_info, i64mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008569 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V256, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008570 }
8571 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008572 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008573 v8i16x_info, i128mem, LdFrag, OpNode>,
Craig Toppera33846a2017-10-22 06:18:23 +00008574 EVEX_CD8<16, CD8VQ>, T8PD, EVEX_V512, VEX_WIG;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008575 }
8576}
8577
Simon Pilgrim21e89792018-04-13 14:36:59 +00008578multiclass WriteShuffle256_DQ<bits<8> opc, string OpcodeStr,
Craig Topper6694df12018-02-25 06:21:04 +00008579 SDNode OpNode, SDNode InVecNode, string ExtTy,
Simon Pilgrim21e89792018-04-13 14:36:59 +00008580 X86FoldableSchedWrite sched, PatFrag LdFrag = !cast<PatFrag>(ExtTy#"extloadvi32")> {
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008581
8582 let Predicates = [HasVLX, HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008583 defm Z128: WriteShuffle256_common<opc, OpcodeStr, sched, v2i64x_info,
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008584 v4i32x_info, i64mem, LdFrag, InVecNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008585 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V128;
8586
Simon Pilgrim21e89792018-04-13 14:36:59 +00008587 defm Z256: WriteShuffle256_common<opc, OpcodeStr, sched, v4i64x_info,
Craig Topper6840f112016-07-14 06:41:34 +00008588 v4i32x_info, i128mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008589 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V256;
8590 }
8591 let Predicates = [HasAVX512] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00008592 defm Z : WriteShuffle256_common<opc, OpcodeStr, sched, v8i64_info,
Craig Topper6840f112016-07-14 06:41:34 +00008593 v8i32x_info, i256mem, LdFrag, OpNode>,
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008594 EVEX_CD8<32, CD8VH>, T8PD, EVEX_V512;
8595 }
8596}
8597
Simon Pilgrim21e89792018-04-13 14:36:59 +00008598defm VPMOVZXBW : WriteShuffle256_BW<0x30, "vpmovzxbw", X86vzext, zext_invec, "z", WriteShuffle256>;
8599defm VPMOVZXBD : WriteShuffle256_BD<0x31, "vpmovzxbd", X86vzext, zext_invec, "z", WriteShuffle256>;
8600defm VPMOVZXBQ : WriteShuffle256_BQ<0x32, "vpmovzxbq", X86vzext, zext_invec, "z", WriteShuffle256>;
8601defm VPMOVZXWD : WriteShuffle256_WD<0x33, "vpmovzxwd", X86vzext, zext_invec, "z", WriteShuffle256>;
8602defm VPMOVZXWQ : WriteShuffle256_WQ<0x34, "vpmovzxwq", X86vzext, zext_invec, "z", WriteShuffle256>;
8603defm VPMOVZXDQ : WriteShuffle256_DQ<0x35, "vpmovzxdq", X86vzext, zext_invec, "z", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008604
Simon Pilgrim21e89792018-04-13 14:36:59 +00008605defm VPMOVSXBW: WriteShuffle256_BW<0x20, "vpmovsxbw", X86vsext, sext_invec, "s", WriteShuffle256>;
8606defm VPMOVSXBD: WriteShuffle256_BD<0x21, "vpmovsxbd", X86vsext, sext_invec, "s", WriteShuffle256>;
8607defm VPMOVSXBQ: WriteShuffle256_BQ<0x22, "vpmovsxbq", X86vsext, sext_invec, "s", WriteShuffle256>;
8608defm VPMOVSXWD: WriteShuffle256_WD<0x23, "vpmovsxwd", X86vsext, sext_invec, "s", WriteShuffle256>;
8609defm VPMOVSXWQ: WriteShuffle256_WQ<0x24, "vpmovsxwq", X86vsext, sext_invec, "s", WriteShuffle256>;
8610defm VPMOVSXDQ: WriteShuffle256_DQ<0x25, "vpmovsxdq", X86vsext, sext_invec, "s", WriteShuffle256>;
Elena Demikhovsky3948c592015-05-27 08:15:19 +00008611
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008612
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008613multiclass AVX512_pmovx_patterns<string OpcPrefix, SDNode ExtOp,
Craig Toppera30db992018-04-04 07:00:24 +00008614 SDNode InVecOp> {
Craig Topper64378f42016-10-09 23:08:39 +00008615 // 128-bit patterns
8616 let Predicates = [HasVLX, HasBWI] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008617 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008618 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008619 def : Pat<(v8i16 (InVecOp (bc_v16i8 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008620 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008621 def : Pat<(v8i16 (InVecOp (v16i8 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008622 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008623 def : Pat<(v8i16 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008624 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008625 def : Pat<(v8i16 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008626 (!cast<I>(OpcPrefix#BWZ128rm) addr:$src)>;
8627 }
8628 let Predicates = [HasVLX] in {
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008629 def : Pat<(v4i32 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008630 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008631 def : Pat<(v4i32 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008632 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008633 def : Pat<(v4i32 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008634 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008635 def : Pat<(v4i32 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008636 (!cast<I>(OpcPrefix#BDZ128rm) addr:$src)>;
8637
Craig Toppera30db992018-04-04 07:00:24 +00008638 def : Pat<(v2i64 (InVecOp (bc_v16i8 (v4i32 (scalar_to_vector (extloadi32i16 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008639 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008640 def : Pat<(v2i64 (InVecOp (v16i8 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008641 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008642 def : Pat<(v2i64 (InVecOp (v16i8 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008643 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008644 def : Pat<(v2i64 (InVecOp (bc_v16i8 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008645 (!cast<I>(OpcPrefix#BQZ128rm) addr:$src)>;
8646
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008647 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008648 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008649 def : Pat<(v4i32 (InVecOp (bc_v8i16 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008650 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008651 def : Pat<(v4i32 (InVecOp (v8i16 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008652 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008653 def : Pat<(v4i32 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008654 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008655 def : Pat<(v4i32 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008656 (!cast<I>(OpcPrefix#WDZ128rm) addr:$src)>;
8657
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008658 def : Pat<(v2i64 (InVecOp (bc_v8i16 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008659 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008660 def : Pat<(v2i64 (InVecOp (v8i16 (vzmovl_v4i32 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008661 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008662 def : Pat<(v2i64 (InVecOp (v8i16 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008663 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008664 def : Pat<(v2i64 (InVecOp (bc_v8i16 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008665 (!cast<I>(OpcPrefix#WQZ128rm) addr:$src)>;
8666
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008667 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008668 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008669 def : Pat<(v2i64 (InVecOp (bc_v4i32 (v2f64 (scalar_to_vector (loadf64 addr:$src)))))),
Craig Topper64378f42016-10-09 23:08:39 +00008670 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008671 def : Pat<(v2i64 (InVecOp (v4i32 (vzmovl_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008672 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008673 def : Pat<(v2i64 (InVecOp (v4i32 (vzload_v2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008674 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
Simon Pilgrim9f5c2512017-03-05 09:57:20 +00008675 def : Pat<(v2i64 (InVecOp (bc_v4i32 (loadv2i64 addr:$src)))),
Craig Topper64378f42016-10-09 23:08:39 +00008676 (!cast<I>(OpcPrefix#DQZ128rm) addr:$src)>;
8677 }
8678 // 256-bit patterns
8679 let Predicates = [HasVLX, HasBWI] in {
8680 def : Pat<(v16i16 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8681 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8682 def : Pat<(v16i16 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8683 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8684 def : Pat<(v16i16 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8685 (!cast<I>(OpcPrefix#BWZ256rm) addr:$src)>;
8686 }
8687 let Predicates = [HasVLX] in {
8688 def : Pat<(v8i32 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8689 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8690 def : Pat<(v8i32 (ExtOp (v16i8 (vzmovl_v2i64 addr:$src)))),
8691 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8692 def : Pat<(v8i32 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8693 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8694 def : Pat<(v8i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8695 (!cast<I>(OpcPrefix#BDZ256rm) addr:$src)>;
8696
8697 def : Pat<(v4i64 (ExtOp (bc_v16i8 (v4i32 (scalar_to_vector (loadi32 addr:$src)))))),
8698 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8699 def : Pat<(v4i64 (ExtOp (v16i8 (vzmovl_v4i32 addr:$src)))),
8700 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8701 def : Pat<(v4i64 (ExtOp (v16i8 (vzload_v2i64 addr:$src)))),
8702 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8703 def : Pat<(v4i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8704 (!cast<I>(OpcPrefix#BQZ256rm) addr:$src)>;
8705
8706 def : Pat<(v8i32 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8707 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8708 def : Pat<(v8i32 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8709 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8710 def : Pat<(v8i32 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8711 (!cast<I>(OpcPrefix#WDZ256rm) addr:$src)>;
8712
8713 def : Pat<(v4i64 (ExtOp (bc_v8i16 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8714 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8715 def : Pat<(v4i64 (ExtOp (v8i16 (vzmovl_v2i64 addr:$src)))),
8716 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8717 def : Pat<(v4i64 (ExtOp (v8i16 (vzload_v2i64 addr:$src)))),
8718 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8719 def : Pat<(v4i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8720 (!cast<I>(OpcPrefix#WQZ256rm) addr:$src)>;
8721
8722 def : Pat<(v4i64 (ExtOp (bc_v4i32 (loadv2i64 addr:$src)))),
8723 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8724 def : Pat<(v4i64 (ExtOp (v4i32 (vzmovl_v2i64 addr:$src)))),
8725 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8726 def : Pat<(v4i64 (ExtOp (v4i32 (vzload_v2i64 addr:$src)))),
8727 (!cast<I>(OpcPrefix#DQZ256rm) addr:$src)>;
8728 }
8729 // 512-bit patterns
8730 let Predicates = [HasBWI] in {
8731 def : Pat<(v32i16 (ExtOp (bc_v32i8 (loadv4i64 addr:$src)))),
8732 (!cast<I>(OpcPrefix#BWZrm) addr:$src)>;
8733 }
8734 let Predicates = [HasAVX512] in {
8735 def : Pat<(v16i32 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8736 (!cast<I>(OpcPrefix#BDZrm) addr:$src)>;
8737
8738 def : Pat<(v8i64 (ExtOp (bc_v16i8 (v2i64 (scalar_to_vector (loadi64 addr:$src)))))),
8739 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper9ece2f72016-10-10 06:25:48 +00008740 def : Pat<(v8i64 (ExtOp (bc_v16i8 (loadv2i64 addr:$src)))),
8741 (!cast<I>(OpcPrefix#BQZrm) addr:$src)>;
Craig Topper64378f42016-10-09 23:08:39 +00008742
8743 def : Pat<(v16i32 (ExtOp (bc_v16i16 (loadv4i64 addr:$src)))),
8744 (!cast<I>(OpcPrefix#WDZrm) addr:$src)>;
8745
8746 def : Pat<(v8i64 (ExtOp (bc_v8i16 (loadv2i64 addr:$src)))),
8747 (!cast<I>(OpcPrefix#WQZrm) addr:$src)>;
8748
8749 def : Pat<(v8i64 (ExtOp (bc_v8i32 (loadv4i64 addr:$src)))),
8750 (!cast<I>(OpcPrefix#DQZrm) addr:$src)>;
8751 }
8752}
8753
Craig Toppera30db992018-04-04 07:00:24 +00008754defm : AVX512_pmovx_patterns<"VPMOVSX", X86vsext, sext_invec>;
8755defm : AVX512_pmovx_patterns<"VPMOVZX", X86vzext, zext_invec>;
Craig Topper64378f42016-10-09 23:08:39 +00008756
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008757//===----------------------------------------------------------------------===//
8758// GATHER - SCATTER Operations
8759
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008760// FIXME: Improve scheduling of gather/scatter instructions.
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008761multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper16a91ce2017-11-15 07:46:43 +00008762 X86MemOperand memop, PatFrag GatherNode,
8763 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008764 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb",
8765 ExeDomain = _.ExeDomain in
Craig Topper16a91ce2017-11-15 07:46:43 +00008766 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, MaskRC:$mask_wb),
8767 (ins _.RC:$src1, MaskRC:$mask, memop:$src2),
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008768 !strconcat(OpcodeStr#_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00008769 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Craig Topper16a91ce2017-11-15 07:46:43 +00008770 [(set _.RC:$dst, MaskRC:$mask_wb,
8771 (GatherNode (_.VT _.RC:$src1), MaskRC:$mask,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008772 vectoraddr:$src2))]>, EVEX, EVEX_K,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008773 EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteLoad]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008774}
Cameron McInally45325962014-03-26 13:50:50 +00008775
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008776multiclass avx512_gather_q_pd<bits<8> dopc, bits<8> qopc,
8777 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8778 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008779 vy512mem, mgatherv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008780 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008781 vz512mem, mgatherv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008782let Predicates = [HasVLX] in {
8783 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008784 vx256xmem, mgatherv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008785 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008786 vy256xmem, mgatherv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008787 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008788 vx128xmem, mgatherv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008789 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008790 vx128xmem, mgatherv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008791}
Cameron McInally45325962014-03-26 13:50:50 +00008792}
8793
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008794multiclass avx512_gather_d_ps<bits<8> dopc, bits<8> qopc,
8795 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008796 defm NAME##D##SUFF##Z: avx512_gather<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008797 mgatherv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008798 defm NAME##Q##SUFF##Z: avx512_gather<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008799 mgatherv8i64>, EVEX_V512;
8800let Predicates = [HasVLX] in {
8801 defm NAME##D##SUFF##Z256: avx512_gather<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008802 vy256xmem, mgatherv8i32>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008803 defm NAME##Q##SUFF##Z256: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008804 vy128xmem, mgatherv4i64>, EVEX_V256;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008805 defm NAME##D##SUFF##Z128: avx512_gather<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008806 vx128xmem, mgatherv4i32>, EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008807 defm NAME##Q##SUFF##Z128: avx512_gather<qopc, OpcodeStr##"q", _.info128,
Craig Topperc1e7b3f2017-11-22 07:11:03 +00008808 vx64xmem, mgatherv2i64, VK2WM>,
Craig Topper16a91ce2017-11-15 07:46:43 +00008809 EVEX_V128;
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008810}
Cameron McInally45325962014-03-26 13:50:50 +00008811}
Michael Liao5bf95782014-12-04 05:20:33 +00008812
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008813
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +00008814defm VGATHER : avx512_gather_q_pd<0x92, 0x93, avx512vl_f64_info, "vgather", "PD">,
8815 avx512_gather_d_ps<0x92, 0x93, avx512vl_f32_info, "vgather", "PS">;
8816
8817defm VPGATHER : avx512_gather_q_pd<0x90, 0x91, avx512vl_i64_info, "vpgather", "Q">,
8818 avx512_gather_d_ps<0x90, 0x91, avx512vl_i32_info, "vpgather", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008819
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008820multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Craig Topper0b590342018-01-11 06:31:28 +00008821 X86MemOperand memop, PatFrag ScatterNode,
8822 RegisterClass MaskRC = _.KRCWM> {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008823
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008824let mayStore = 1, Constraints = "$mask = $mask_wb", ExeDomain = _.ExeDomain in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008825
Craig Topper0b590342018-01-11 06:31:28 +00008826 def mr : AVX5128I<opc, MRMDestMem, (outs MaskRC:$mask_wb),
8827 (ins memop:$dst, MaskRC:$mask, _.RC:$src),
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008828 !strconcat(OpcodeStr#_.Suffix,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00008829 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Craig Topper0b590342018-01-11 06:31:28 +00008830 [(set MaskRC:$mask_wb, (ScatterNode (_.VT _.RC:$src),
8831 MaskRC:$mask, vectoraddr:$dst))]>,
Simon Pilgrimb69dae42017-12-05 20:47:11 +00008832 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
8833 Sched<[WriteStore]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008834}
8835
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008836multiclass avx512_scatter_q_pd<bits<8> dopc, bits<8> qopc,
8837 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
8838 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008839 vy512mem, mscatterv8i32>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008840 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info512,
Igor Breger45ef10f2016-02-25 13:30:17 +00008841 vz512mem, mscatterv8i64>, EVEX_V512, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008842let Predicates = [HasVLX] in {
8843 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008844 vx256xmem, mscatterv4i32>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008845 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008846 vy256xmem, mscatterv4i64>, EVEX_V256, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008847 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008848 vx128xmem, mscatterv4i32>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008849 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008850 vx128xmem, mscatterv2i64>, EVEX_V128, VEX_W;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008851}
Cameron McInally45325962014-03-26 13:50:50 +00008852}
8853
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008854multiclass avx512_scatter_d_ps<bits<8> dopc, bits<8> qopc,
8855 AVX512VLVectorVTInfo _, string OpcodeStr, string SUFF> {
Igor Breger45ef10f2016-02-25 13:30:17 +00008856 defm NAME##D##SUFF##Z: avx512_scatter<dopc, OpcodeStr##"d", _.info512, vz512mem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008857 mscatterv16i32>, EVEX_V512;
Craig Topper7dfd5832017-01-16 00:55:58 +00008858 defm NAME##Q##SUFF##Z: avx512_scatter<qopc, OpcodeStr##"q", _.info256, vz256xmem,
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008859 mscatterv8i64>, EVEX_V512;
8860let Predicates = [HasVLX] in {
8861 defm NAME##D##SUFF##Z256: avx512_scatter<dopc, OpcodeStr##"d", _.info256,
Igor Breger45ef10f2016-02-25 13:30:17 +00008862 vy256xmem, mscatterv8i32>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008863 defm NAME##Q##SUFF##Z256: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008864 vy128xmem, mscatterv4i64>, EVEX_V256;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008865 defm NAME##D##SUFF##Z128: avx512_scatter<dopc, OpcodeStr##"d", _.info128,
Igor Breger45ef10f2016-02-25 13:30:17 +00008866 vx128xmem, mscatterv4i32>, EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008867 defm NAME##Q##SUFF##Z128: avx512_scatter<qopc, OpcodeStr##"q", _.info128,
Craig Topper0b590342018-01-11 06:31:28 +00008868 vx64xmem, mscatterv2i64, VK2WM>,
8869 EVEX_V128;
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008870}
Cameron McInally45325962014-03-26 13:50:50 +00008871}
8872
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008873defm VSCATTER : avx512_scatter_q_pd<0xA2, 0xA3, avx512vl_f64_info, "vscatter", "PD">,
8874 avx512_scatter_d_ps<0xA2, 0xA3, avx512vl_f32_info, "vscatter", "PS">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008875
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +00008876defm VPSCATTER : avx512_scatter_q_pd<0xA0, 0xA1, avx512vl_i64_info, "vpscatter", "Q">,
8877 avx512_scatter_d_ps<0xA0, 0xA1, avx512vl_i32_info, "vpscatter", "D">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008878
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008879// prefetch
8880multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
8881 RegisterClass KRC, X86MemOperand memop> {
8882 let Predicates = [HasPFI], hasSideEffects = 1 in
8883 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Simon Pilgrim294556d2018-04-12 12:43:49 +00008884 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), []>,
8885 EVEX, EVEX_K, Sched<[WriteLoad]>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008886}
8887
8888defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008889 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008890
8891defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008892 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008893
8894defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008895 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008896
8897defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008898 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00008899
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008900defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008901 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008902
8903defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008904 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008905
8906defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008907 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008908
8909defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008910 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008911
8912defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008913 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008914
8915defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008916 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008917
8918defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008919 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008920
8921defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008922 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008923
8924defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
Igor Breger45ef10f2016-02-25 13:30:17 +00008925 VK16WM, vz512mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008926
8927defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
Craig Topper7dfd5832017-01-16 00:55:58 +00008928 VK8WM, vz256xmem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008929
8930defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008931 VK8WM, vy512mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00008932
8933defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
Igor Breger45ef10f2016-02-25 13:30:17 +00008934 VK8WM, vz512mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00008935
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008936multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008937def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00008938 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00008939 [(set Vec.RC:$dst, (Vec.VT (sext Vec.KRC:$src)))]>,
8940 EVEX, Sched<[WriteMove]>;
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008941}
Michael Liao5bf95782014-12-04 05:20:33 +00008942
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00008943multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
8944 string OpcodeStr, Predicate prd> {
8945let Predicates = [prd] in
8946 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
8947
8948 let Predicates = [prd, HasVLX] in {
8949 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
8950 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
8951 }
8952}
8953
Michael Zuckerman85436ec2017-03-23 09:57:01 +00008954defm VPMOVM2B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, "vpmovm2" , HasBWI>;
8955defm VPMOVM2W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, "vpmovm2", HasBWI> , VEX_W;
8956defm VPMOVM2D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, "vpmovm2", HasDQI>;
8957defm VPMOVM2Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, "vpmovm2", HasDQI> , VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00008958
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008959multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
Igor Bregerfca0a342016-01-28 13:19:25 +00008960 def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
8961 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Simon Pilgrim577ae242018-04-12 19:25:07 +00008962 [(set _.KRC:$dst, (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src)))]>,
8963 EVEX, Sched<[WriteMove]>;
Igor Bregerfca0a342016-01-28 13:19:25 +00008964}
8965
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008966// Use 512bit version to implement 128/256 bit in case NoVLX.
8967multiclass convert_vector_to_mask_lowering<X86VectorVTInfo ExtendInfo,
Igor Bregerfca0a342016-01-28 13:19:25 +00008968 X86VectorVTInfo _> {
8969
Craig Topperf090e8a2018-01-08 06:53:54 +00008970 def : Pat<(_.KVT (X86pcmpgtm _.ImmAllZerosV, (_.VT _.RC:$src))),
Igor Bregerfca0a342016-01-28 13:19:25 +00008971 (_.KVT (COPY_TO_REGCLASS
8972 (!cast<Instruction>(NAME#"Zrr")
Simon Pilgrim18bcf932016-02-03 09:41:59 +00008973 (INSERT_SUBREG (ExtendInfo.VT (IMPLICIT_DEF)),
Igor Bregerfca0a342016-01-28 13:19:25 +00008974 _.RC:$src, _.SubRegIdx)),
8975 _.KRC))>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008976}
8977
8978multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
Igor Bregerfca0a342016-01-28 13:19:25 +00008979 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
8980 let Predicates = [prd] in
8981 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
8982 EVEX_V512;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008983
8984 let Predicates = [prd, HasVLX] in {
8985 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008986 EVEX_V256;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008987 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
Igor Bregerfca0a342016-01-28 13:19:25 +00008988 EVEX_V128;
8989 }
8990 let Predicates = [prd, NoVLX] in {
8991 defm Z256_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info256>;
8992 defm Z128_Alt : convert_vector_to_mask_lowering<VTInfo.info512, VTInfo.info128>;
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00008993 }
8994}
8995
8996defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
8997 avx512vl_i8_info, HasBWI>;
8998defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
8999 avx512vl_i16_info, HasBWI>, VEX_W;
9000defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
9001 avx512vl_i32_info, HasDQI>;
9002defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
9003 avx512vl_i64_info, HasDQI>, VEX_W;
9004
Craig Topper0321ebc2018-01-24 04:51:17 +00009005// Patterns for handling sext from a mask register to v16i8/v16i16 when DQI
9006// is available, but BWI is not. We can't handle this in lowering because
9007// a target independent DAG combine likes to combine sext and trunc.
9008let Predicates = [HasDQI, NoBWI] in {
9009 def : Pat<(v16i8 (sext (v16i1 VK16:$src))),
9010 (VPMOVDBZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9011 def : Pat<(v16i16 (sext (v16i1 VK16:$src))),
9012 (VPMOVDWZrr (v16i32 (VPMOVM2DZrr VK16:$src)))>;
9013}
9014
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009015//===----------------------------------------------------------------------===//
9016// AVX-512 - COMPRESS and EXPAND
9017//
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009018
Ayman Musad7a5ed42016-09-26 06:22:08 +00009019multiclass compress_by_vec_width_common<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009020 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009021 defm rr : AVX512_maskable<opc, MRMDestReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009022 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009023 (_.VT (X86compress _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009024 Sched<[sched]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009025
Craig Toppere1cac152016-06-07 07:27:54 +00009026 let mayStore = 1, hasSideEffects = 0 in
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009027 def mr : AVX5128I<opc, MRMDestMem, (outs),
9028 (ins _.MemOp:$dst, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009029 OpcodeStr # "\t{$src, $dst|$dst, $src}",
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009030 []>, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009031 Sched<[sched.Folded]>;
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009032
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009033 def mrk : AVX5128I<opc, MRMDestMem, (outs),
9034 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
Craig Topper9feea572016-01-11 00:44:58 +00009035 OpcodeStr # "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}",
Ayman Musad7a5ed42016-09-26 06:22:08 +00009036 []>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009037 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009038 Sched<[sched.Folded]>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009039}
9040
Ayman Musad7a5ed42016-09-26 06:22:08 +00009041multiclass compress_by_vec_width_lowering<X86VectorVTInfo _ > {
Ayman Musad7a5ed42016-09-26 06:22:08 +00009042 def : Pat<(X86mCompressingStore addr:$dst, _.KRCWM:$mask,
9043 (_.VT _.RC:$src)),
9044 (!cast<Instruction>(NAME#_.ZSuffix##mrk)
9045 addr:$dst, _.KRCWM:$mask, _.RC:$src)>;
9046}
9047
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009048multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009049 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009050 AVX512VLVectorVTInfo VTInfo,
9051 Predicate Pred = HasAVX512> {
9052 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009053 defm Z : compress_by_vec_width_common<opc, VTInfo.info512, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00009054 compress_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009055
Coby Tayree71e37cc2017-11-21 09:48:44 +00009056 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009057 defm Z256 : compress_by_vec_width_common<opc, VTInfo.info256, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00009058 compress_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009059 defm Z128 : compress_by_vec_width_common<opc, VTInfo.info128, OpcodeStr, sched>,
Ayman Musad7a5ed42016-09-26 06:22:08 +00009060 compress_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009061 }
9062}
9063
Simon Pilgrim21e89792018-04-13 14:36:59 +00009064// FIXME: Is there a better scheduler class for VPCOMPRESS?
9065defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009066 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009067defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009068 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009069defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009070 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009071defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009072 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00009073
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009074// expand
9075multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009076 string OpcodeStr, X86FoldableSchedWrite sched> {
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009077 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Michael Liao66233b72015-08-06 09:06:20 +00009078 (ins _.RC:$src1), OpcodeStr, "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009079 (_.VT (X86expand _.RC:$src1))>, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009080 Sched<[sched]>;
Elena Demikhovsky75ede682015-06-01 07:17:23 +00009081
Elena Demikhovskyba5ab322015-06-22 11:16:30 +00009082 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9083 (ins _.MemOp:$src1), OpcodeStr, "$src1", "$src1",
9084 (_.VT (X86expand (_.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +00009085 (_.LdFrag addr:$src1)))))>,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009086 AVX5128IBase, EVEX_CD8<_.EltSize, CD8VT1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009087 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009088}
9089
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009090multiclass expand_by_vec_width_lowering<X86VectorVTInfo _ > {
9091
9092 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask, undef)),
9093 (!cast<Instruction>(NAME#_.ZSuffix##rmkz)
9094 _.KRCWM:$mask, addr:$src)>;
9095
9096 def : Pat<(_.VT (X86mExpandingLoad addr:$src, _.KRCWM:$mask,
9097 (_.VT _.RC:$src0))),
9098 (!cast<Instruction>(NAME#_.ZSuffix##rmk)
9099 _.RC:$src0, _.KRCWM:$mask, addr:$src)>;
9100}
9101
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009102multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009103 X86FoldableSchedWrite sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009104 AVX512VLVectorVTInfo VTInfo,
9105 Predicate Pred = HasAVX512> {
9106 let Predicates = [Pred] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009107 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009108 expand_by_vec_width_lowering<VTInfo.info512>, EVEX_V512;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009109
Coby Tayree71e37cc2017-11-21 09:48:44 +00009110 let Predicates = [Pred, HasVLX] in {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009111 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009112 expand_by_vec_width_lowering<VTInfo.info256>, EVEX_V256;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009113 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr, sched>,
Elena Demikhovsky5b10aa12016-10-09 10:48:52 +00009114 expand_by_vec_width_lowering<VTInfo.info128>, EVEX_V128;
Elena Demikhovsky72860c32014-12-15 10:03:52 +00009115 }
9116}
9117
Simon Pilgrim21e89792018-04-13 14:36:59 +00009118// FIXME: Is there a better scheduler class for VPEXPAND?
9119defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009120 avx512vl_i32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009121defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009122 avx512vl_i64_info>, EVEX, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009123defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009124 avx512vl_f32_info>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009125defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +00009126 avx512vl_f64_info>, EVEX, VEX_W;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009127
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009128//handle instruction reg_vec1 = op(reg_vec,imm)
9129// op(mem_vec,imm)
9130// op(broadcast(eltVt),imm)
9131//all instruction created with FROUND_CURRENT
9132multiclass avx512_unary_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009133 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009134 let ExeDomain = _.ExeDomain in {
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009135 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9136 (ins _.RC:$src1, i32u8imm:$src2),
Igor Breger252c2d92016-02-22 12:37:41 +00009137 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009138 (OpNode (_.VT _.RC:$src1),
Simon Pilgrim21e89792018-04-13 14:36:59 +00009139 (i32 imm:$src2))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009140 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9141 (ins _.MemOp:$src1, i32u8imm:$src2),
9142 OpcodeStr##_.Suffix, "$src2, $src1", "$src1, $src2",
9143 (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009144 (i32 imm:$src2))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009145 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009146 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9147 (ins _.ScalarMemOp:$src1, i32u8imm:$src2),
9148 OpcodeStr##_.Suffix, "$src2, ${src1}"##_.BroadcastStr,
9149 "${src1}"##_.BroadcastStr##", $src2",
9150 (OpNode (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009151 (i32 imm:$src2))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009152 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009153 }
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009154}
9155
9156//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9157multiclass avx512_unary_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009158 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009159 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009160 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009161 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9162 (ins _.RC:$src1, i32u8imm:$src2),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009163 OpcodeStr##_.Suffix, "$src2, {sae}, $src1",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009164 "$src1, {sae}, $src2",
9165 (OpNode (_.VT _.RC:$src1),
9166 (i32 imm:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009167 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009168 EVEX_B, Sched<[sched]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009169}
9170
9171multiclass avx512_common_unary_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009172 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009173 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009174 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009175 defm Z : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009176 _.info512>,
9177 avx512_unary_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009178 sched.ZMM, _.info512>, EVEX_V512;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009179 }
9180 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009181 defm Z128 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009182 _.info128>, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009183 defm Z256 : avx512_unary_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009184 _.info256>, EVEX_V256;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009185 }
9186}
9187
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009188//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9189// op(reg_vec2,mem_vec,imm)
9190// op(reg_vec2,broadcast(eltVt),imm)
9191//all instruction created with FROUND_CURRENT
9192multiclass avx512_fp_packed_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009193 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +00009194 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009195 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009196 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009197 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9198 (OpNode (_.VT _.RC:$src1),
9199 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009200 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009201 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009202 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9203 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3),
9204 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9205 (OpNode (_.VT _.RC:$src1),
9206 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009207 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009208 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009209 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9210 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
9211 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9212 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9213 (OpNode (_.VT _.RC:$src1),
9214 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009215 (i32 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009216 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009217 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009218}
9219
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009220//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9221// op(reg_vec2,mem_vec,imm)
Igor Breger2ae0fe32015-08-31 11:14:02 +00009222multiclass avx512_3Op_rm_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009223 X86FoldableSchedWrite sched, X86VectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009224 X86VectorVTInfo SrcInfo>{
Craig Topper05948fb2016-08-02 05:11:15 +00009225 let ExeDomain = DestInfo.ExeDomain in {
Igor Breger2ae0fe32015-08-31 11:14:02 +00009226 defm rri : AVX512_maskable<opc, MRMSrcReg, DestInfo, (outs DestInfo.RC:$dst),
9227 (ins SrcInfo.RC:$src1, SrcInfo.RC:$src2, u8imm:$src3),
9228 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9229 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9230 (SrcInfo.VT SrcInfo.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009231 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009232 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009233 defm rmi : AVX512_maskable<opc, MRMSrcMem, DestInfo, (outs DestInfo.RC:$dst),
9234 (ins SrcInfo.RC:$src1, SrcInfo.MemOp:$src2, u8imm:$src3),
9235 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9236 (DestInfo.VT (OpNode (SrcInfo.VT SrcInfo.RC:$src1),
9237 (SrcInfo.VT (bitconvert
9238 (SrcInfo.LdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009239 (i8 imm:$src3)))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009240 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009241 }
Igor Breger2ae0fe32015-08-31 11:14:02 +00009242}
9243
9244//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9245// op(reg_vec2,mem_vec,imm)
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009246// op(reg_vec2,broadcast(eltVt),imm)
9247multiclass avx512_3Op_imm8<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009248 X86FoldableSchedWrite sched, X86VectorVTInfo _>:
9249 avx512_3Op_rm_imm8<opc, OpcodeStr, OpNode, sched, _, _>{
Igor Breger2ae0fe32015-08-31 11:14:02 +00009250
Craig Topper05948fb2016-08-02 05:11:15 +00009251 let ExeDomain = _.ExeDomain in
Craig Toppere1cac152016-06-07 07:27:54 +00009252 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9253 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9254 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9255 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9256 (OpNode (_.VT _.RC:$src1),
9257 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009258 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009259 Sched<[sched.Folded, ReadAfterLd]>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009260}
9261
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009262//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm)
9263// op(reg_vec2,mem_scalar,imm)
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009264multiclass avx512_fp_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009265 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009266 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009267 defm rri : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009268 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009269 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9270 (OpNode (_.VT _.RC:$src1),
9271 (_.VT _.RC:$src2),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009272 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009273 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009274 defm rmi : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
Igor Bregere73ef852016-09-11 12:38:46 +00009275 (ins _.RC:$src1, _.ScalarMemOp:$src2, i32u8imm:$src3),
Craig Toppere1cac152016-06-07 07:27:54 +00009276 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9277 (OpNode (_.VT _.RC:$src1),
9278 (_.VT (scalar_to_vector
9279 (_.ScalarLdFrag addr:$src2))),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009280 (i32 imm:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009281 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper05948fb2016-08-02 05:11:15 +00009282 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009283}
9284
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009285//handle instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
9286multiclass avx512_fp_sae_packed_imm<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009287 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009288 X86VectorVTInfo _> {
Craig Topper05948fb2016-08-02 05:11:15 +00009289 let ExeDomain = _.ExeDomain in
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009290 defm rrib : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009291 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009292 OpcodeStr, "$src3, {sae}, $src2, $src1",
9293 "$src1, $src2, {sae}, $src3",
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009294 (OpNode (_.VT _.RC:$src1),
9295 (_.VT _.RC:$src2),
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009296 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009297 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009298 EVEX_B, Sched<[sched]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009299}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009300
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009301//handle scalar instruction reg_vec1 = op(reg_vec2,reg_vec3,imm),{sae}
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009302multiclass avx512_fp_sae_scalar_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009303 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppercac5d692017-02-26 06:45:37 +00009304 let ExeDomain = _.ExeDomain in
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009305 defm NAME#rrib : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
9306 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3),
Craig Topperbfe13ff2016-01-11 00:44:52 +00009307 OpcodeStr, "$src3, {sae}, $src2, $src1",
9308 "$src1, $src2, {sae}, $src3",
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009309 (OpNode (_.VT _.RC:$src1),
9310 (_.VT _.RC:$src2),
9311 (i32 imm:$src3),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009312 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009313 EVEX_B, Sched<[sched]>;
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009314}
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009315
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009316multiclass avx512_common_fp_sae_packed_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009317 AVX512VLVectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009318 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009319 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009320 defm Z : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
9321 avx512_fp_sae_packed_imm<opc, OpcodeStr, OpNodeRnd, sched.ZMM, _.info512>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009322 EVEX_V512;
9323
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009324 }
9325 let Predicates = [prd, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009326 defm Z128 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009327 EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009328 defm Z256 : avx512_fp_packed_imm<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009329 EVEX_V256;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009330 }
Elena Demikhovsky42c96d92015-06-01 06:50:49 +00009331}
9332
Igor Breger2ae0fe32015-08-31 11:14:02 +00009333multiclass avx512_common_3Op_rm_imm8<bits<8> opc, SDNode OpNode, string OpStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009334 X86SchedWriteWidths sched, AVX512VLVectorVTInfo DestInfo,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009335 AVX512VLVectorVTInfo SrcInfo, Predicate Pred = HasBWI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +00009336 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009337 defm Z : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.ZMM, DestInfo.info512,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009338 SrcInfo.info512>, EVEX_V512, AVX512AIi8Base, EVEX_4V;
9339 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009340 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009341 defm Z128 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.XMM, DestInfo.info128,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009342 SrcInfo.info128>, EVEX_V128, AVX512AIi8Base, EVEX_4V;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009343 defm Z256 : avx512_3Op_rm_imm8<opc, OpStr, OpNode, sched.YMM, DestInfo.info256,
Igor Breger2ae0fe32015-08-31 11:14:02 +00009344 SrcInfo.info256>, EVEX_V256, AVX512AIi8Base, EVEX_4V;
9345 }
9346}
9347
Igor Breger00d9f842015-06-08 14:03:17 +00009348multiclass avx512_common_3Op_imm8<string OpcodeStr, AVX512VLVectorVTInfo _,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009349 bits<8> opc, SDNode OpNode, X86SchedWriteWidths sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +00009350 Predicate Pred = HasAVX512> {
9351 let Predicates = [Pred] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009352 defm Z : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.ZMM, _.info512>,
9353 EVEX_V512;
Igor Breger00d9f842015-06-08 14:03:17 +00009354 }
Coby Tayree71e37cc2017-11-21 09:48:44 +00009355 let Predicates = [Pred, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009356 defm Z128 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.XMM, _.info128>,
9357 EVEX_V128;
9358 defm Z256 : avx512_3Op_imm8<opc, OpcodeStr, OpNode, sched.YMM, _.info256>,
9359 EVEX_V256;
Igor Breger00d9f842015-06-08 14:03:17 +00009360 }
9361}
9362
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009363multiclass avx512_common_fp_sae_scalar_imm<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009364 X86VectorVTInfo _, bits<8> opc, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009365 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd> {
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009366 let Predicates = [prd] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009367 defm Z128 : avx512_fp_scalar_imm<opc, OpcodeStr, OpNode, sched.XMM, _>,
9368 avx512_fp_sae_scalar_imm<opc, OpcodeStr, OpNodeRnd, sched.XMM, _>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009369 }
Elena Demikhovsky3425c932015-06-02 08:28:57 +00009370}
9371
Igor Breger1e58e8a2015-09-02 11:18:55 +00009372multiclass avx512_common_unary_fp_sae_packed_imm_all<string OpcodeStr,
Craig Topper0af48f12017-11-13 02:02:58 +00009373 bits<8> opcPs, bits<8> opcPd, SDNode OpNode,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009374 SDNode OpNodeRnd, X86SchedWriteWidths sched, Predicate prd>{
Igor Breger1e58e8a2015-09-02 11:18:55 +00009375 defm PS : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f32_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009376 opcPs, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009377 EVEX_CD8<32, CD8VF>;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009378 defm PD : avx512_common_unary_fp_sae_packed_imm<OpcodeStr, avx512vl_f64_info,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009379 opcPd, OpNode, OpNodeRnd, sched, prd>,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009380 EVEX_CD8<64, CD8VF>, VEX_W;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009381}
9382
Igor Breger1e58e8a2015-09-02 11:18:55 +00009383defm VREDUCE : avx512_common_unary_fp_sae_packed_imm_all<"vreduce", 0x56, 0x56,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009384 X86VReduce, X86VReduceRnd, SchedWriteFAdd, HasDQI>,
Craig Topper0af48f12017-11-13 02:02:58 +00009385 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009386defm VRNDSCALE : avx512_common_unary_fp_sae_packed_imm_all<"vrndscale", 0x08, 0x09,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009387 X86VRndScale, X86VRndScaleRnd, SchedWriteFAdd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009388 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009389defm VGETMANT : avx512_common_unary_fp_sae_packed_imm_all<"vgetmant", 0x26, 0x26,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009390 X86VGetMant, X86VGetMantRnd, SchedWriteFAdd, HasAVX512>,
Craig Topper0af48f12017-11-13 02:02:58 +00009391 AVX512AIi8Base, EVEX;
Igor Breger1e58e8a2015-09-02 11:18:55 +00009392
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009393defm VRANGEPD : avx512_common_fp_sae_packed_imm<"vrangepd", avx512vl_f64_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009394 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009395 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009396 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
9397defm VRANGEPS : avx512_common_fp_sae_packed_imm<"vrangeps", avx512vl_f32_info,
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009398 0x50, X86VRange, X86VRangeRnd,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009399 SchedWriteFAdd, HasDQI>,
Elena Demikhovsky3582eb32015-06-01 11:05:34 +00009400 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
9401
Simon Pilgrimd1a7d0c2017-11-30 12:01:52 +00009402defm VRANGESD: avx512_common_fp_sae_scalar_imm<"vrangesd",
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009403 f64x_info, 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009404 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9405defm VRANGESS: avx512_common_fp_sae_scalar_imm<"vrangess", f32x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009406 0x51, X86Ranges, X86RangesRnd, SchedWriteFAdd, HasDQI>,
Elena Demikhovsky8938f5a2015-06-02 14:12:54 +00009407 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9408
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009409defm VREDUCESD: avx512_common_fp_sae_scalar_imm<"vreducesd", f64x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009410 0x57, X86Reduces, X86ReducesRnd, SchedWriteFAdd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009411 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9412defm VREDUCESS: avx512_common_fp_sae_scalar_imm<"vreducess", f32x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009413 0x57, X86Reduces, X86ReducesRnd, SchedWriteFAdd, HasDQI>,
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009414 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009415
Igor Breger1e58e8a2015-09-02 11:18:55 +00009416defm VGETMANTSD: avx512_common_fp_sae_scalar_imm<"vgetmantsd", f64x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009417 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFAdd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009418 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
9419defm VGETMANTSS: avx512_common_fp_sae_scalar_imm<"vgetmantss", f32x_info,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +00009420 0x27, X86GetMants, X86GetMantsRnd, SchedWriteFAdd, HasAVX512>,
Igor Breger1e58e8a2015-09-02 11:18:55 +00009421 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
9422
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009423let Predicates = [HasAVX512] in {
9424def : Pat<(v16f32 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009425 (VRNDSCALEPSZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009426def : Pat<(v16f32 (fnearbyint VR512:$src)),
9427 (VRNDSCALEPSZrri VR512:$src, (i32 0xC))>;
9428def : Pat<(v16f32 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009429 (VRNDSCALEPSZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009430def : Pat<(v16f32 (frint VR512:$src)),
9431 (VRNDSCALEPSZrri VR512:$src, (i32 0x4))>;
9432def : Pat<(v16f32 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009433 (VRNDSCALEPSZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009434
9435def : Pat<(v8f64 (ffloor VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009436 (VRNDSCALEPDZrri VR512:$src, (i32 0x9))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009437def : Pat<(v8f64 (fnearbyint VR512:$src)),
9438 (VRNDSCALEPDZrri VR512:$src, (i32 0xC))>;
9439def : Pat<(v8f64 (fceil VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009440 (VRNDSCALEPDZrri VR512:$src, (i32 0xA))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009441def : Pat<(v8f64 (frint VR512:$src)),
9442 (VRNDSCALEPDZrri VR512:$src, (i32 0x4))>;
9443def : Pat<(v8f64 (ftrunc VR512:$src)),
Ahmed Bougacha58a19742017-06-26 16:00:24 +00009444 (VRNDSCALEPDZrri VR512:$src, (i32 0xB))>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +00009445}
Elena Demikhovsky9e380862015-06-03 10:56:40 +00009446
Craig Topperac2508252017-11-11 21:44:51 +00009447let Predicates = [HasVLX] in {
9448def : Pat<(v4f32 (ffloor VR128X:$src)),
9449 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x9))>;
9450def : Pat<(v4f32 (fnearbyint VR128X:$src)),
9451 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xC))>;
9452def : Pat<(v4f32 (fceil VR128X:$src)),
9453 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xA))>;
9454def : Pat<(v4f32 (frint VR128X:$src)),
9455 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0x4))>;
9456def : Pat<(v4f32 (ftrunc VR128X:$src)),
9457 (VRNDSCALEPSZ128rri VR128X:$src, (i32 0xB))>;
9458
9459def : Pat<(v2f64 (ffloor VR128X:$src)),
9460 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x9))>;
9461def : Pat<(v2f64 (fnearbyint VR128X:$src)),
9462 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xC))>;
9463def : Pat<(v2f64 (fceil VR128X:$src)),
9464 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xA))>;
9465def : Pat<(v2f64 (frint VR128X:$src)),
9466 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0x4))>;
9467def : Pat<(v2f64 (ftrunc VR128X:$src)),
9468 (VRNDSCALEPDZ128rri VR128X:$src, (i32 0xB))>;
9469
9470def : Pat<(v8f32 (ffloor VR256X:$src)),
9471 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x9))>;
9472def : Pat<(v8f32 (fnearbyint VR256X:$src)),
9473 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xC))>;
9474def : Pat<(v8f32 (fceil VR256X:$src)),
9475 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xA))>;
9476def : Pat<(v8f32 (frint VR256X:$src)),
9477 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0x4))>;
9478def : Pat<(v8f32 (ftrunc VR256X:$src)),
9479 (VRNDSCALEPSZ256rri VR256X:$src, (i32 0xB))>;
9480
9481def : Pat<(v4f64 (ffloor VR256X:$src)),
9482 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x9))>;
9483def : Pat<(v4f64 (fnearbyint VR256X:$src)),
9484 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xC))>;
9485def : Pat<(v4f64 (fceil VR256X:$src)),
9486 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xA))>;
9487def : Pat<(v4f64 (frint VR256X:$src)),
9488 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0x4))>;
9489def : Pat<(v4f64 (ftrunc VR256X:$src)),
9490 (VRNDSCALEPDZ256rri VR256X:$src, (i32 0xB))>;
9491}
9492
Craig Topper25ceba72018-02-05 06:00:23 +00009493multiclass avx512_shuff_packed_128_common<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009494 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Craig Topper25ceba72018-02-05 06:00:23 +00009495 X86VectorVTInfo CastInfo> {
9496 let ExeDomain = _.ExeDomain in {
9497 defm rri : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9498 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
9499 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9500 (_.VT (bitconvert
9501 (CastInfo.VT (X86Shuf128 _.RC:$src1, _.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +00009502 (i8 imm:$src3)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009503 Sched<[sched]>;
Craig Topper25ceba72018-02-05 06:00:23 +00009504 defm rmi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9505 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
9506 OpcodeStr, "$src3, $src2, $src1", "$src1, $src2, $src3",
9507 (_.VT
9508 (bitconvert
9509 (CastInfo.VT (X86Shuf128 _.RC:$src1,
9510 (bitconvert (_.LdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009511 (i8 imm:$src3)))))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009512 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper25ceba72018-02-05 06:00:23 +00009513 defm rmbi : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9514 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
9515 OpcodeStr, "$src3, ${src2}"##_.BroadcastStr##", $src1",
9516 "$src1, ${src2}"##_.BroadcastStr##", $src3",
9517 (_.VT
9518 (bitconvert
9519 (CastInfo.VT
9520 (X86Shuf128 _.RC:$src1,
9521 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Simon Pilgrime9376b92018-04-12 19:59:35 +00009522 (i8 imm:$src3)))))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009523 Sched<[sched.Folded, ReadAfterLd]>;
Craig Topper42a53532017-08-16 23:38:25 +00009524 }
9525}
9526
Simon Pilgrim21e89792018-04-13 14:36:59 +00009527multiclass avx512_shuff_packed_128<string OpcodeStr, X86FoldableSchedWrite sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009528 AVX512VLVectorVTInfo _,
9529 AVX512VLVectorVTInfo CastInfo, bits<8> opc>{
9530 let Predicates = [HasAVX512] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009531 defm Z : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009532 _.info512, CastInfo.info512>, EVEX_V512;
9533
9534 let Predicates = [HasAVX512, HasVLX] in
Simon Pilgrim21e89792018-04-13 14:36:59 +00009535 defm Z256 : avx512_shuff_packed_128_common<opc, OpcodeStr, sched,
Craig Topper25ceba72018-02-05 06:00:23 +00009536 _.info256, CastInfo.info256>, EVEX_V256;
9537}
9538
Simon Pilgrim21e89792018-04-13 14:36:59 +00009539defm VSHUFF32X4 : avx512_shuff_packed_128<"vshuff32x4", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009540 avx512vl_f32_info, avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009541defm VSHUFF64X2 : avx512_shuff_packed_128<"vshuff64x2", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009542 avx512vl_f64_info, avx512vl_f64_info, 0x23>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009543defm VSHUFI32X4 : avx512_shuff_packed_128<"vshufi32x4", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009544 avx512vl_i32_info, avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009545defm VSHUFI64X2 : avx512_shuff_packed_128<"vshufi64x2", WriteFShuffle256,
Craig Topper25ceba72018-02-05 06:00:23 +00009546 avx512vl_i64_info, avx512vl_i64_info, 0x43>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Igor Breger00d9f842015-06-08 14:03:17 +00009547
Craig Topperb561e662017-01-19 02:34:29 +00009548let Predicates = [HasAVX512] in {
9549// Provide fallback in case the load node that is used in the broadcast
9550// patterns above is used by additional users, which prevents the pattern
9551// selection.
9552def : Pat<(v8f64 (X86SubVBroadcast (v2f64 VR128X:$src))),
9553 (VSHUFF64X2Zrri (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9554 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9555 0)>;
9556def : Pat<(v8i64 (X86SubVBroadcast (v2i64 VR128X:$src))),
9557 (VSHUFI64X2Zrri (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9558 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9559 0)>;
9560
9561def : Pat<(v16f32 (X86SubVBroadcast (v4f32 VR128X:$src))),
9562 (VSHUFF32X4Zrri (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9563 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9564 0)>;
9565def : Pat<(v16i32 (X86SubVBroadcast (v4i32 VR128X:$src))),
9566 (VSHUFI32X4Zrri (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9567 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9568 0)>;
9569
9570def : Pat<(v32i16 (X86SubVBroadcast (v8i16 VR128X:$src))),
9571 (VSHUFI32X4Zrri (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9572 (INSERT_SUBREG (v32i16 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9573 0)>;
9574
9575def : Pat<(v64i8 (X86SubVBroadcast (v16i8 VR128X:$src))),
9576 (VSHUFI32X4Zrri (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9577 (INSERT_SUBREG (v64i8 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
9578 0)>;
9579}
9580
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009581multiclass avx512_valign<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009582 AVX512VLVectorVTInfo VTInfo_I> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009583 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_I, 0x03, X86VAlign, sched>,
Igor Breger00d9f842015-06-08 14:03:17 +00009584 AVX512AIi8Base, EVEX_4V;
Igor Breger00d9f842015-06-08 14:03:17 +00009585}
9586
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009587defm VALIGND: avx512_valign<"valignd", SchedWriteShuffle, avx512vl_i32_info>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009588 EVEX_CD8<32, CD8VF>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009589defm VALIGNQ: avx512_valign<"valignq", SchedWriteShuffle, avx512vl_i64_info>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009590 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009591
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009592defm VPALIGNR: avx512_common_3Op_rm_imm8<0x0F, X86PAlignr, "vpalignr",
9593 SchedWriteShuffle, avx512vl_i8_info,
9594 avx512vl_i8_info>, EVEX_CD8<8, CD8VF>;
Igor Breger2ae0fe32015-08-31 11:14:02 +00009595
Craig Topper333897e2017-11-03 06:48:02 +00009596// Fragments to help convert valignq into masked valignd. Or valignq/valignd
9597// into vpalignr.
9598def ValignqImm32XForm : SDNodeXForm<imm, [{
9599 return getI8Imm(N->getZExtValue() * 2, SDLoc(N));
9600}]>;
9601def ValignqImm8XForm : SDNodeXForm<imm, [{
9602 return getI8Imm(N->getZExtValue() * 8, SDLoc(N));
9603}]>;
9604def ValigndImm8XForm : SDNodeXForm<imm, [{
9605 return getI8Imm(N->getZExtValue() * 4, SDLoc(N));
9606}]>;
9607
9608multiclass avx512_vpalign_mask_lowering<string OpcodeStr, SDNode OpNode,
9609 X86VectorVTInfo From, X86VectorVTInfo To,
9610 SDNodeXForm ImmXForm> {
9611 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9612 (bitconvert
9613 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9614 imm:$src3))),
9615 To.RC:$src0)),
9616 (!cast<Instruction>(OpcodeStr#"rrik") To.RC:$src0, To.KRCWM:$mask,
9617 To.RC:$src1, To.RC:$src2,
9618 (ImmXForm imm:$src3))>;
9619
9620 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9621 (bitconvert
9622 (From.VT (OpNode From.RC:$src1, From.RC:$src2,
9623 imm:$src3))),
9624 To.ImmAllZerosV)),
9625 (!cast<Instruction>(OpcodeStr#"rrikz") To.KRCWM:$mask,
9626 To.RC:$src1, To.RC:$src2,
9627 (ImmXForm imm:$src3))>;
9628
9629 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9630 (bitconvert
9631 (From.VT (OpNode From.RC:$src1,
9632 (bitconvert (To.LdFrag addr:$src2)),
9633 imm:$src3))),
9634 To.RC:$src0)),
9635 (!cast<Instruction>(OpcodeStr#"rmik") To.RC:$src0, To.KRCWM:$mask,
9636 To.RC:$src1, addr:$src2,
9637 (ImmXForm imm:$src3))>;
9638
9639 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9640 (bitconvert
9641 (From.VT (OpNode From.RC:$src1,
9642 (bitconvert (To.LdFrag addr:$src2)),
9643 imm:$src3))),
9644 To.ImmAllZerosV)),
9645 (!cast<Instruction>(OpcodeStr#"rmikz") To.KRCWM:$mask,
9646 To.RC:$src1, addr:$src2,
9647 (ImmXForm imm:$src3))>;
9648}
9649
9650multiclass avx512_vpalign_mask_lowering_mb<string OpcodeStr, SDNode OpNode,
9651 X86VectorVTInfo From,
9652 X86VectorVTInfo To,
9653 SDNodeXForm ImmXForm> :
9654 avx512_vpalign_mask_lowering<OpcodeStr, OpNode, From, To, ImmXForm> {
9655 def : Pat<(From.VT (OpNode From.RC:$src1,
9656 (bitconvert (To.VT (X86VBroadcast
9657 (To.ScalarLdFrag addr:$src2)))),
9658 imm:$src3)),
9659 (!cast<Instruction>(OpcodeStr#"rmbi") To.RC:$src1, addr:$src2,
9660 (ImmXForm imm:$src3))>;
9661
9662 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9663 (bitconvert
9664 (From.VT (OpNode From.RC:$src1,
9665 (bitconvert
9666 (To.VT (X86VBroadcast
9667 (To.ScalarLdFrag addr:$src2)))),
9668 imm:$src3))),
9669 To.RC:$src0)),
9670 (!cast<Instruction>(OpcodeStr#"rmbik") To.RC:$src0, To.KRCWM:$mask,
9671 To.RC:$src1, addr:$src2,
9672 (ImmXForm imm:$src3))>;
9673
9674 def : Pat<(To.VT (vselect To.KRCWM:$mask,
9675 (bitconvert
9676 (From.VT (OpNode From.RC:$src1,
9677 (bitconvert
9678 (To.VT (X86VBroadcast
9679 (To.ScalarLdFrag addr:$src2)))),
9680 imm:$src3))),
9681 To.ImmAllZerosV)),
9682 (!cast<Instruction>(OpcodeStr#"rmbikz") To.KRCWM:$mask,
9683 To.RC:$src1, addr:$src2,
9684 (ImmXForm imm:$src3))>;
9685}
9686
9687let Predicates = [HasAVX512] in {
9688 // For 512-bit we lower to the widest element type we can. So we only need
9689 // to handle converting valignq to valignd.
9690 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ", X86VAlign, v8i64_info,
9691 v16i32_info, ValignqImm32XForm>;
9692}
9693
9694let Predicates = [HasVLX] in {
9695 // For 128-bit we lower to the widest element type we can. So we only need
9696 // to handle converting valignq to valignd.
9697 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ128", X86VAlign, v2i64x_info,
9698 v4i32x_info, ValignqImm32XForm>;
9699 // For 256-bit we lower to the widest element type we can. So we only need
9700 // to handle converting valignq to valignd.
9701 defm : avx512_vpalign_mask_lowering_mb<"VALIGNDZ256", X86VAlign, v4i64x_info,
9702 v8i32x_info, ValignqImm32XForm>;
9703}
9704
9705let Predicates = [HasVLX, HasBWI] in {
9706 // We can turn 128 and 256 bit VALIGND/VALIGNQ into VPALIGNR.
9707 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v2i64x_info,
9708 v16i8x_info, ValignqImm8XForm>;
9709 defm : avx512_vpalign_mask_lowering<"VPALIGNRZ128", X86VAlign, v4i32x_info,
9710 v16i8x_info, ValigndImm8XForm>;
9711}
9712
Simon Pilgrim36be8522017-11-29 18:52:20 +00009713defm VDBPSADBW: avx512_common_3Op_rm_imm8<0x42, X86dbpsadbw, "vdbpsadbw",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00009714 SchedWritePSADBW, avx512vl_i16_info, avx512vl_i8_info>,
Simon Pilgrim36be8522017-11-29 18:52:20 +00009715 EVEX_CD8<8, CD8VF>;
Igor Bregerf3ded812015-08-31 13:09:30 +00009716
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009717multiclass avx512_unary_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009718 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009719 let ExeDomain = _.ExeDomain in {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009720 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Igor Breger24cab0f2015-11-16 07:22:00 +00009721 (ins _.RC:$src1), OpcodeStr,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009722 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009723 (_.VT (OpNode _.RC:$src1))>, EVEX, AVX5128IBase,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009724 Sched<[sched]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009725
Craig Toppere1cac152016-06-07 07:27:54 +00009726 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9727 (ins _.MemOp:$src1), OpcodeStr,
9728 "$src1", "$src1",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009729 (_.VT (OpNode (bitconvert (_.LdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009730 EVEX, AVX5128IBase, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009731 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009732 }
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009733}
9734
9735multiclass avx512_unary_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009736 X86FoldableSchedWrite sched, X86VectorVTInfo _> :
9737 avx512_unary_rm<opc, OpcodeStr, OpNode, sched, _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009738 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9739 (ins _.ScalarMemOp:$src1), OpcodeStr,
9740 "${src1}"##_.BroadcastStr,
9741 "${src1}"##_.BroadcastStr,
9742 (_.VT (OpNode (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +00009743 (_.ScalarLdFrag addr:$src1))))>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009744 EVEX, AVX5128IBase, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009745 Sched<[sched.Folded]>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009746}
9747
9748multiclass avx512_unary_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009749 X86SchedWriteWidths sched,
9750 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009751 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009752 defm Z : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009753 EVEX_V512;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009754
9755 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009756 defm Z256 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009757 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009758 defm Z128 : avx512_unary_rm<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009759 EVEX_V128;
9760 }
9761}
9762
9763multiclass avx512_unary_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009764 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009765 Predicate prd> {
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009766 let Predicates = [prd] in
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009767 defm Z : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.ZMM, VTInfo.info512>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009768 EVEX_V512;
9769
9770 let Predicates = [prd, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009771 defm Z256 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.YMM, VTInfo.info256>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009772 EVEX_V256;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009773 defm Z128 : avx512_unary_rmb<opc, OpcodeStr, OpNode, sched.XMM, VTInfo.info128>,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009774 EVEX_V128;
9775 }
9776}
9777
9778multiclass avx512_unary_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009779 SDNode OpNode, X86SchedWriteWidths sched,
9780 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009781 defm Q : avx512_unary_rmb_vl<opc_q, OpcodeStr#"q", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009782 avx512vl_i64_info, prd>, VEX_W;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009783 defm D : avx512_unary_rmb_vl<opc_d, OpcodeStr#"d", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009784 avx512vl_i32_info, prd>;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009785}
9786
9787multiclass avx512_unary_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009788 SDNode OpNode, X86SchedWriteWidths sched,
9789 Predicate prd> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009790 defm W : avx512_unary_rm_vl<opc_w, OpcodeStr#"w", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009791 avx512vl_i16_info, prd>, VEX_WIG;
Simon Pilgrim21e89792018-04-13 14:36:59 +00009792 defm B : avx512_unary_rm_vl<opc_b, OpcodeStr#"b", OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009793 avx512vl_i8_info, prd>, VEX_WIG;
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009794}
9795
9796multiclass avx512_unary_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
9797 bits<8> opc_d, bits<8> opc_q,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009798 string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009799 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009800 defm NAME : avx512_unary_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009801 HasAVX512>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009802 avx512_unary_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, sched,
Elena Demikhovsky5e2f8c42015-06-23 08:19:46 +00009803 HasBWI>;
9804}
9805
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009806defm VPABS : avx512_unary_rm_vl_all<0x1C, 0x1D, 0x1E, 0x1F, "vpabs", abs,
9807 SchedWriteVecALU>;
Igor Bregerf2460112015-07-26 14:41:44 +00009808
Simon Pilgrimfea153f2017-05-06 19:11:59 +00009809// VPABS: Use 512bit version to implement 128/256 bit in case NoVLX.
9810let Predicates = [HasAVX512, NoVLX] in {
9811 def : Pat<(v4i64 (abs VR256X:$src)),
9812 (EXTRACT_SUBREG
9813 (VPABSQZrr
9814 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)),
9815 sub_ymm)>;
9816 def : Pat<(v2i64 (abs VR128X:$src)),
9817 (EXTRACT_SUBREG
9818 (VPABSQZrr
9819 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm)),
9820 sub_xmm)>;
9821}
9822
Craig Topperc0896052017-12-16 02:40:28 +00009823// Use 512bit version to implement 128/256 bit.
9824multiclass avx512_unary_lowering<string InstrStr, SDNode OpNode,
9825 AVX512VLVectorVTInfo _, Predicate prd> {
9826 let Predicates = [prd, NoVLX] in {
9827 def : Pat<(_.info256.VT(OpNode _.info256.RC:$src1)),
9828 (EXTRACT_SUBREG
9829 (!cast<Instruction>(InstrStr # "Zrr")
9830 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9831 _.info256.RC:$src1,
9832 _.info256.SubRegIdx)),
9833 _.info256.SubRegIdx)>;
9834
9835 def : Pat<(_.info128.VT(OpNode _.info128.RC:$src1)),
9836 (EXTRACT_SUBREG
9837 (!cast<Instruction>(InstrStr # "Zrr")
9838 (INSERT_SUBREG(_.info512.VT(IMPLICIT_DEF)),
9839 _.info128.RC:$src1,
9840 _.info128.SubRegIdx)),
9841 _.info128.SubRegIdx)>;
9842 }
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009843}
9844
Simon Pilgrim21e89792018-04-13 14:36:59 +00009845// FIXME: Is there a better scheduler class for VPLZCNT?
Craig Topperc0896052017-12-16 02:40:28 +00009846defm VPLZCNT : avx512_unary_rm_vl_dq<0x44, 0x44, "vplzcnt", ctlz,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009847 SchedWriteVecALU, HasCDI>;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009848
Simon Pilgrim21e89792018-04-13 14:36:59 +00009849// FIXME: Is there a better scheduler class for VPCONFLICT?
Simon Pilgrim756348c2017-11-29 13:49:51 +00009850defm VPCONFLICT : avx512_unary_rm_vl_dq<0xC4, 0xC4, "vpconflict", X86Conflict,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009851 SchedWriteVecALU, HasCDI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +00009852
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009853// VPLZCNT: Use 512bit version to implement 128/256 bit in case NoVLX.
Craig Topperc0896052017-12-16 02:40:28 +00009854defm : avx512_unary_lowering<"VPLZCNTQ", ctlz, avx512vl_i64_info, HasCDI>;
9855defm : avx512_unary_lowering<"VPLZCNTD", ctlz, avx512vl_i32_info, HasCDI>;
Simon Pilgrimc89aa0b2017-05-05 12:20:34 +00009856
Igor Breger24cab0f2015-11-16 07:22:00 +00009857//===---------------------------------------------------------------------===//
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009858// Counts number of ones - VPOPCNTD and VPOPCNTQ
9859//===---------------------------------------------------------------------===//
9860
Simon Pilgrim21e89792018-04-13 14:36:59 +00009861// FIXME: Is there a better scheduler class for VPOPCNTD/VPOPCNTQ?
Craig Topperc0896052017-12-16 02:40:28 +00009862defm VPOPCNT : avx512_unary_rm_vl_dq<0x55, 0x55, "vpopcnt", ctpop,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009863 SchedWriteVecALU, HasVPOPCNTDQ>;
Simon Pilgrim756348c2017-11-29 13:49:51 +00009864
Craig Topperc0896052017-12-16 02:40:28 +00009865defm : avx512_unary_lowering<"VPOPCNTQ", ctpop, avx512vl_i64_info, HasVPOPCNTDQ>;
9866defm : avx512_unary_lowering<"VPOPCNTD", ctpop, avx512vl_i32_info, HasVPOPCNTDQ>;
Oren Ben Simhon7bf27f02017-05-25 13:45:23 +00009867
9868//===---------------------------------------------------------------------===//
Igor Breger24cab0f2015-11-16 07:22:00 +00009869// Replicate Single FP - MOVSHDUP and MOVSLDUP
9870//===---------------------------------------------------------------------===//
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009871
Simon Pilgrim756348c2017-11-29 13:49:51 +00009872multiclass avx512_replicate<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009873 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009874 defm NAME: avx512_unary_rm_vl<opc, OpcodeStr, OpNode, sched,
Simon Pilgrim756348c2017-11-29 13:49:51 +00009875 avx512vl_f32_info, HasAVX512>, XS;
Igor Breger24cab0f2015-11-16 07:22:00 +00009876}
9877
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009878defm VMOVSHDUP : avx512_replicate<0x16, "vmovshdup", X86Movshdup,
9879 SchedWriteFShuffle>;
9880defm VMOVSLDUP : avx512_replicate<0x12, "vmovsldup", X86Movsldup,
9881 SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +00009882
9883//===----------------------------------------------------------------------===//
9884// AVX-512 - MOVDDUP
9885//===----------------------------------------------------------------------===//
9886
9887multiclass avx512_movddup_128<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009888 X86FoldableSchedWrite sched, X86VectorVTInfo _> {
Craig Toppere9e84c82017-01-31 05:18:24 +00009889 let ExeDomain = _.ExeDomain in {
Igor Breger1f782962015-11-19 08:26:56 +00009890 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
9891 (ins _.RC:$src), OpcodeStr, "$src", "$src",
Simon Pilgrime9376b92018-04-12 19:59:35 +00009892 (_.VT (OpNode (_.VT _.RC:$src)))>, EVEX,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009893 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +00009894 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
9895 (ins _.ScalarMemOp:$src), OpcodeStr, "$src", "$src",
9896 (_.VT (OpNode (_.VT (scalar_to_vector
Simon Pilgrime9376b92018-04-12 19:59:35 +00009897 (_.ScalarLdFrag addr:$src)))))>,
9898 EVEX, EVEX_CD8<_.EltSize, CD8VH>,
Simon Pilgrim21e89792018-04-13 14:36:59 +00009899 Sched<[sched.Folded]>;
Craig Toppere9e84c82017-01-31 05:18:24 +00009900 }
Igor Breger1f782962015-11-19 08:26:56 +00009901}
9902
9903multiclass avx512_movddup_common<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009904 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTInfo> {
9905 defm Z : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.ZMM,
9906 VTInfo.info512>, EVEX_V512;
Igor Breger1f782962015-11-19 08:26:56 +00009907
9908 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009909 defm Z256 : avx512_unary_rm<opc, OpcodeStr, X86Movddup, sched.YMM,
9910 VTInfo.info256>, EVEX_V256;
9911 defm Z128 : avx512_movddup_128<opc, OpcodeStr, X86VBroadcast, sched.XMM,
9912 VTInfo.info128>, EVEX_V128;
Igor Breger1f782962015-11-19 08:26:56 +00009913 }
9914}
9915
Simon Pilgrim756348c2017-11-29 13:49:51 +00009916multiclass avx512_movddup<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009917 X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +00009918 defm NAME: avx512_movddup_common<opc, OpcodeStr, OpNode, sched,
Igor Breger1f782962015-11-19 08:26:56 +00009919 avx512vl_f64_info>, XD, VEX_W;
Igor Breger1f782962015-11-19 08:26:56 +00009920}
9921
Simon Pilgrimf6b81da2018-05-01 14:14:42 +00009922defm VMOVDDUP : avx512_movddup<0x12, "vmovddup", X86Movddup, SchedWriteFShuffle>;
Igor Breger1f782962015-11-19 08:26:56 +00009923
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009924let Predicates = [HasVLX] in {
Igor Breger1f782962015-11-19 08:26:56 +00009925def : Pat<(v2f64 (X86VBroadcast (loadf64 addr:$src))),
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009926 (VMOVDDUPZ128rm addr:$src)>;
9927def : Pat<(v2f64 (X86VBroadcast f64:$src)),
9928 (VMOVDDUPZ128rr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topperf6c69562017-10-13 21:56:48 +00009929def : Pat<(v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9930 (VMOVDDUPZ128rm addr:$src)>;
Craig Topperda84ff32017-01-07 22:20:23 +00009931
9932def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9933 (v2f64 VR128X:$src0)),
9934 (VMOVDDUPZ128rrk VR128X:$src0, VK2WM:$mask,
9935 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9936def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast f64:$src)),
9937 (bitconvert (v4i32 immAllZerosV))),
9938 (VMOVDDUPZ128rrkz VK2WM:$mask, (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
9939
9940def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9941 (v2f64 VR128X:$src0)),
9942 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9943def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadf64 addr:$src))),
9944 (bitconvert (v4i32 immAllZerosV))),
9945 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topperf6c69562017-10-13 21:56:48 +00009946
9947def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9948 (v2f64 VR128X:$src0)),
9949 (VMOVDDUPZ128rmk VR128X:$src0, VK2WM:$mask, addr:$src)>;
9950def : Pat<(vselect (v2i1 VK2WM:$mask), (v2f64 (X86VBroadcast (loadv2f64 addr:$src))),
9951 (bitconvert (v4i32 immAllZerosV))),
9952 (VMOVDDUPZ128rmkz VK2WM:$mask, addr:$src)>;
Craig Topper7eb0e7c2016-09-29 05:54:43 +00009953}
Igor Breger1f782962015-11-19 08:26:56 +00009954
Igor Bregerf2460112015-07-26 14:41:44 +00009955//===----------------------------------------------------------------------===//
9956// AVX-512 - Unpack Instructions
9957//===----------------------------------------------------------------------===//
Simon Pilgrim21e89792018-04-13 14:36:59 +00009958
Craig Topper9433f972016-08-02 06:16:53 +00009959defm VUNPCKH : avx512_fp_binop_p<0x15, "vunpckh", X86Unpckh, HasAVX512,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00009960 SchedWriteFShuffle>;
Craig Topper9433f972016-08-02 06:16:53 +00009961defm VUNPCKL : avx512_fp_binop_p<0x14, "vunpckl", X86Unpckl, HasAVX512,
Simon Pilgrim6f710a62018-05-01 12:15:29 +00009962 SchedWriteFShuffle>;
Igor Bregerf2460112015-07-26 14:41:44 +00009963
9964defm VPUNPCKLBW : avx512_binop_rm_vl_b<0x60, "vpunpcklbw", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00009965 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +00009966defm VPUNPCKHBW : avx512_binop_rm_vl_b<0x68, "vpunpckhbw", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00009967 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +00009968defm VPUNPCKLWD : avx512_binop_rm_vl_w<0x61, "vpunpcklwd", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00009969 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +00009970defm VPUNPCKHWD : avx512_binop_rm_vl_w<0x69, "vpunpckhwd", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00009971 SchedWriteShuffle, HasBWI>;
Igor Bregerf2460112015-07-26 14:41:44 +00009972
9973defm VPUNPCKLDQ : avx512_binop_rm_vl_d<0x62, "vpunpckldq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00009974 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00009975defm VPUNPCKHDQ : avx512_binop_rm_vl_d<0x6A, "vpunpckhdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00009976 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00009977defm VPUNPCKLQDQ : avx512_binop_rm_vl_q<0x6C, "vpunpcklqdq", X86Unpckl,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00009978 SchedWriteShuffle, HasAVX512>;
Igor Bregerf2460112015-07-26 14:41:44 +00009979defm VPUNPCKHQDQ : avx512_binop_rm_vl_q<0x6D, "vpunpckhqdq", X86Unpckh,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +00009980 SchedWriteShuffle, HasAVX512>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009981
9982//===----------------------------------------------------------------------===//
9983// AVX-512 - Extract & Insert Integer Instructions
9984//===----------------------------------------------------------------------===//
9985
9986multiclass avx512_extract_elt_bw_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
9987 X86VectorVTInfo _> {
Craig Toppere1cac152016-06-07 07:27:54 +00009988 def mr : AVX512Ii8<opc, MRMDestMem, (outs),
9989 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
9990 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Simon Pilgrim1dcb9132017-10-23 16:00:57 +00009991 [(store (_.EltVT (trunc (OpNode (_.VT _.RC:$src1), imm:$src2))),
9992 addr:$dst)]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +00009993 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +00009994}
9995
9996multiclass avx512_extract_elt_b<string OpcodeStr, X86VectorVTInfo _> {
9997 let Predicates = [HasBWI] in {
9998 def rr : AVX512Ii8<0x14, MRMDestReg, (outs GR32orGR64:$dst),
9999 (ins _.RC:$src1, u8imm:$src2),
10000 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10001 [(set GR32orGR64:$dst,
10002 (X86pextrb (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010003 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010004
10005 defm NAME : avx512_extract_elt_bw_m<0x14, OpcodeStr, X86pextrb, _>, TAPD;
10006 }
10007}
10008
10009multiclass avx512_extract_elt_w<string OpcodeStr, X86VectorVTInfo _> {
10010 let Predicates = [HasBWI] in {
10011 def rr : AVX512Ii8<0xC5, MRMSrcReg, (outs GR32orGR64:$dst),
10012 (ins _.RC:$src1, u8imm:$src2),
10013 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10014 [(set GR32orGR64:$dst,
Simon Pilgrim577ae242018-04-12 19:25:07 +000010015 (X86pextrw (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010016 EVEX, PD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010017
Craig Topper99f6b622016-05-01 01:03:56 +000010018 let hasSideEffects = 0 in
Igor Breger55747302015-11-18 08:46:16 +000010019 def rr_REV : AVX512Ii8<0x15, MRMDestReg, (outs GR32orGR64:$dst),
10020 (ins _.RC:$src1, u8imm:$src2),
Simon Pilgrim577ae242018-04-12 19:25:07 +000010021 OpcodeStr#".s\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>,
10022 EVEX, TAPD, FoldGenData<NAME#rr>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010023 Sched<[WriteVecExtract]>;
Igor Breger55747302015-11-18 08:46:16 +000010024
Igor Bregerdefab3c2015-10-08 12:55:01 +000010025 defm NAME : avx512_extract_elt_bw_m<0x15, OpcodeStr, X86pextrw, _>, TAPD;
10026 }
10027}
10028
10029multiclass avx512_extract_elt_dq<string OpcodeStr, X86VectorVTInfo _,
10030 RegisterClass GRC> {
10031 let Predicates = [HasDQI] in {
10032 def rr : AVX512Ii8<0x16, MRMDestReg, (outs GRC:$dst),
10033 (ins _.RC:$src1, u8imm:$src2),
10034 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10035 [(set GRC:$dst,
10036 (extractelt (_.VT _.RC:$src1), imm:$src2))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010037 EVEX, TAPD, Sched<[WriteVecExtract]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010038
Craig Toppere1cac152016-06-07 07:27:54 +000010039 def mr : AVX512Ii8<0x16, MRMDestMem, (outs),
10040 (ins _.ScalarMemOp:$dst, _.RC:$src1, u8imm:$src2),
10041 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
10042 [(store (extractelt (_.VT _.RC:$src1),
10043 imm:$src2),addr:$dst)]>,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010044 EVEX, EVEX_CD8<_.EltSize, CD8VT1>, TAPD,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010045 Sched<[WriteVecExtractSt]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010046 }
10047}
10048
Craig Toppera33846a2017-10-22 06:18:23 +000010049defm VPEXTRBZ : avx512_extract_elt_b<"vpextrb", v16i8x_info>, VEX_WIG;
10050defm VPEXTRWZ : avx512_extract_elt_w<"vpextrw", v8i16x_info>, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010051defm VPEXTRDZ : avx512_extract_elt_dq<"vpextrd", v4i32x_info, GR32>;
10052defm VPEXTRQZ : avx512_extract_elt_dq<"vpextrq", v2i64x_info, GR64>, VEX_W;
10053
10054multiclass avx512_insert_elt_m<bits<8> opc, string OpcodeStr, SDNode OpNode,
10055 X86VectorVTInfo _, PatFrag LdFrag> {
10056 def rm : AVX512Ii8<opc, MRMSrcMem, (outs _.RC:$dst),
10057 (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$src3),
10058 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10059 [(set _.RC:$dst,
10060 (_.VT (OpNode _.RC:$src1, (LdFrag addr:$src2), imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010061 EVEX_4V, EVEX_CD8<_.EltSize, CD8VT1>, Sched<[WriteVecInsertLd, ReadAfterLd]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010062}
10063
10064multiclass avx512_insert_elt_bw<bits<8> opc, string OpcodeStr, SDNode OpNode,
10065 X86VectorVTInfo _, PatFrag LdFrag> {
10066 let Predicates = [HasBWI] in {
10067 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10068 (ins _.RC:$src1, GR32orGR64:$src2, u8imm:$src3),
10069 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10070 [(set _.RC:$dst,
Simon Pilgrimd255a622017-12-06 18:46:06 +000010071 (OpNode _.RC:$src1, GR32orGR64:$src2, imm:$src3))]>, EVEX_4V,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010072 Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010073
10074 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, OpNode, _, LdFrag>;
10075 }
10076}
10077
10078multiclass avx512_insert_elt_dq<bits<8> opc, string OpcodeStr,
10079 X86VectorVTInfo _, RegisterClass GRC> {
10080 let Predicates = [HasDQI] in {
10081 def rr : AVX512Ii8<opc, MRMSrcReg, (outs _.RC:$dst),
10082 (ins _.RC:$src1, GRC:$src2, u8imm:$src3),
10083 OpcodeStr#"\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
10084 [(set _.RC:$dst,
10085 (_.VT (insertelt _.RC:$src1, GRC:$src2, imm:$src3)))]>,
Simon Pilgrimf7d2a932018-04-24 13:21:41 +000010086 EVEX_4V, TAPD, Sched<[WriteVecInsert]>;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010087
10088 defm NAME : avx512_insert_elt_m<opc, OpcodeStr, insertelt, _,
10089 _.ScalarLdFrag>, TAPD;
10090 }
10091}
10092
10093defm VPINSRBZ : avx512_insert_elt_bw<0x20, "vpinsrb", X86pinsrb, v16i8x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010094 extloadi8>, TAPD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010095defm VPINSRWZ : avx512_insert_elt_bw<0xC4, "vpinsrw", X86pinsrw, v8i16x_info,
Craig Toppera33846a2017-10-22 06:18:23 +000010096 extloadi16>, PD, VEX_WIG;
Igor Bregerdefab3c2015-10-08 12:55:01 +000010097defm VPINSRDZ : avx512_insert_elt_dq<0x22, "vpinsrd", v4i32x_info, GR32>;
10098defm VPINSRQZ : avx512_insert_elt_dq<0x22, "vpinsrq", v2i64x_info, GR64>, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010099
Igor Bregera6297c72015-09-02 10:50:58 +000010100//===----------------------------------------------------------------------===//
10101// VSHUFPS - VSHUFPD Operations
10102//===----------------------------------------------------------------------===//
Simon Pilgrim36be8522017-11-29 18:52:20 +000010103
Igor Bregera6297c72015-09-02 10:50:58 +000010104multiclass avx512_shufp<string OpcodeStr, AVX512VLVectorVTInfo VTInfo_I,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010105 AVX512VLVectorVTInfo VTInfo_FP>{
Simon Pilgrim36be8522017-11-29 18:52:20 +000010106 defm NAME: avx512_common_3Op_imm8<OpcodeStr, VTInfo_FP, 0xC6, X86Shufp,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010107 SchedWriteFShuffle>,
10108 EVEX_CD8<VTInfo_FP.info512.EltSize, CD8VF>,
10109 AVX512AIi8Base, EVEX_4V;
Igor Bregera6297c72015-09-02 10:50:58 +000010110}
10111
10112defm VSHUFPS: avx512_shufp<"vshufps", avx512vl_i32_info, avx512vl_f32_info>, PS;
10113defm VSHUFPD: avx512_shufp<"vshufpd", avx512vl_i64_info, avx512vl_f64_info>, PD, VEX_W;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010114
Asaf Badouhd2c35992015-09-02 14:21:54 +000010115//===----------------------------------------------------------------------===//
10116// AVX-512 - Byte shift Left/Right
10117//===----------------------------------------------------------------------===//
10118
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010119// FIXME: The SSE/AVX names are PSLLDQri etc. - should we add the i here as well?
Asaf Badouhd2c35992015-09-02 14:21:54 +000010120multiclass avx512_shift_packed<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010121 Format MRMm, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010122 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010123 def rr : AVX512<opc, MRMr,
10124 (outs _.RC:$dst), (ins _.RC:$src1, u8imm:$src2),
10125 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010126 [(set _.RC:$dst,(_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010127 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010128 def rm : AVX512<opc, MRMm,
10129 (outs _.RC:$dst), (ins _.MemOp:$src1, u8imm:$src2),
10130 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10131 [(set _.RC:$dst,(_.VT (OpNode
Simon Pilgrim255fdd02016-06-11 12:54:37 +000010132 (_.VT (bitconvert (_.LdFrag addr:$src1))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010133 (i8 imm:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010134 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010135}
10136
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010137multiclass avx512_shift_packed_all<bits<8> opc, SDNode OpNode, Format MRMr,
Simon Pilgrim13d449d2017-12-05 20:16:22 +000010138 Format MRMm, string OpcodeStr,
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010139 X86SchedWriteWidths sched, Predicate prd>{
Asaf Badouhd2c35992015-09-02 14:21:54 +000010140 let Predicates = [prd] in
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010141 defm Z : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10142 sched.ZMM, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010143 let Predicates = [prd, HasVLX] in {
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010144 defm Z256 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10145 sched.YMM, v32i8x_info>, EVEX_V256;
10146 defm Z128 : avx512_shift_packed<opc, OpNode, MRMr, MRMm, OpcodeStr,
10147 sched.XMM, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010148 }
10149}
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010150defm VPSLLDQ : avx512_shift_packed_all<0x73, X86vshldq, MRM7r, MRM7m, "vpslldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010151 SchedWriteShuffle, HasBWI>,
10152 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010153defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +000010154 SchedWriteShuffle, HasBWI>,
10155 AVX512PDIi8Base, EVEX_4V, VEX_WIG;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010156
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010157multiclass avx512_psadbw_packed<bits<8> opc, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010158 string OpcodeStr, X86FoldableSchedWrite sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010159 X86VectorVTInfo _dst, X86VectorVTInfo _src> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010160 def rr : AVX512BI<opc, MRMSrcReg,
Cong Houdb6220f2015-11-24 19:51:26 +000010161 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.RC:$src2),
Asaf Badouhd2c35992015-09-02 14:21:54 +000010162 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Cong Houdb6220f2015-11-24 19:51:26 +000010163 [(set _dst.RC:$dst,(_dst.VT
10164 (OpNode (_src.VT _src.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010165 (_src.VT _src.RC:$src2))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010166 Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010167 def rm : AVX512BI<opc, MRMSrcMem,
10168 (outs _dst.RC:$dst), (ins _src.RC:$src1, _src.MemOp:$src2),
10169 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
10170 [(set _dst.RC:$dst,(_dst.VT
10171 (OpNode (_src.VT _src.RC:$src1),
10172 (_src.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000010173 (_src.LdFrag addr:$src2))))))]>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010174 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010175}
10176
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010177multiclass avx512_psadbw_packed_all<bits<8> opc, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010178 string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrim4d08aed2017-12-05 14:59:40 +000010179 Predicate prd> {
Asaf Badouhd2c35992015-09-02 14:21:54 +000010180 let Predicates = [prd] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010181 defm Z : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.ZMM,
10182 v8i64_info, v64i8_info>, EVEX_V512;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010183 let Predicates = [prd, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010184 defm Z256 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.YMM,
10185 v4i64x_info, v32i8x_info>, EVEX_V256;
10186 defm Z128 : avx512_psadbw_packed<opc, OpNode, OpcodeStr, sched.XMM,
10187 v2i64x_info, v16i8x_info>, EVEX_V128;
Asaf Badouhd2c35992015-09-02 14:21:54 +000010188 }
10189}
10190
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010191defm VPSADBW : avx512_psadbw_packed_all<0xf6, X86psadbw, "vpsadbw",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010192 SchedWritePSADBW, HasBWI>, EVEX_4V, VEX_WIG;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010193
Craig Topper4e794c72017-02-19 19:36:58 +000010194// Transforms to swizzle an immediate to enable better matching when
10195// memory operand isn't in the right place.
10196def VPTERNLOG321_imm8 : SDNodeXForm<imm, [{
10197 // Convert a VPTERNLOG immediate by swapping operand 0 and operand 2.
10198 uint8_t Imm = N->getZExtValue();
10199 // Swap bits 1/4 and 3/6.
10200 uint8_t NewImm = Imm & 0xa5;
10201 if (Imm & 0x02) NewImm |= 0x10;
10202 if (Imm & 0x10) NewImm |= 0x02;
10203 if (Imm & 0x08) NewImm |= 0x40;
10204 if (Imm & 0x40) NewImm |= 0x08;
10205 return getI8Imm(NewImm, SDLoc(N));
10206}]>;
10207def VPTERNLOG213_imm8 : SDNodeXForm<imm, [{
10208 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10209 uint8_t Imm = N->getZExtValue();
10210 // Swap bits 2/4 and 3/5.
10211 uint8_t NewImm = Imm & 0xc3;
Craig Toppera5fa2e42017-02-20 07:00:34 +000010212 if (Imm & 0x04) NewImm |= 0x10;
10213 if (Imm & 0x10) NewImm |= 0x04;
Craig Topper4e794c72017-02-19 19:36:58 +000010214 if (Imm & 0x08) NewImm |= 0x20;
10215 if (Imm & 0x20) NewImm |= 0x08;
10216 return getI8Imm(NewImm, SDLoc(N));
10217}]>;
Craig Topper48905772017-02-19 21:32:15 +000010218def VPTERNLOG132_imm8 : SDNodeXForm<imm, [{
10219 // Convert a VPTERNLOG immediate by swapping operand 1 and operand 2.
10220 uint8_t Imm = N->getZExtValue();
10221 // Swap bits 1/2 and 5/6.
10222 uint8_t NewImm = Imm & 0x99;
10223 if (Imm & 0x02) NewImm |= 0x04;
10224 if (Imm & 0x04) NewImm |= 0x02;
10225 if (Imm & 0x20) NewImm |= 0x40;
10226 if (Imm & 0x40) NewImm |= 0x20;
10227 return getI8Imm(NewImm, SDLoc(N));
10228}]>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010229def VPTERNLOG231_imm8 : SDNodeXForm<imm, [{
10230 // Convert a VPTERNLOG immediate by moving operand 1 to the end.
10231 uint8_t Imm = N->getZExtValue();
10232 // Move bits 1->2, 2->4, 3->6, 4->1, 5->3, 6->5
10233 uint8_t NewImm = Imm & 0x81;
10234 if (Imm & 0x02) NewImm |= 0x04;
10235 if (Imm & 0x04) NewImm |= 0x10;
10236 if (Imm & 0x08) NewImm |= 0x40;
10237 if (Imm & 0x10) NewImm |= 0x02;
10238 if (Imm & 0x20) NewImm |= 0x08;
10239 if (Imm & 0x40) NewImm |= 0x20;
10240 return getI8Imm(NewImm, SDLoc(N));
10241}]>;
10242def VPTERNLOG312_imm8 : SDNodeXForm<imm, [{
10243 // Convert a VPTERNLOG immediate by moving operand 2 to the beginning.
10244 uint8_t Imm = N->getZExtValue();
10245 // Move bits 1->4, 2->1, 3->5, 4->2, 5->6, 6->3
10246 uint8_t NewImm = Imm & 0x81;
10247 if (Imm & 0x02) NewImm |= 0x10;
10248 if (Imm & 0x04) NewImm |= 0x02;
10249 if (Imm & 0x08) NewImm |= 0x20;
10250 if (Imm & 0x10) NewImm |= 0x04;
10251 if (Imm & 0x20) NewImm |= 0x40;
10252 if (Imm & 0x40) NewImm |= 0x08;
10253 return getI8Imm(NewImm, SDLoc(N));
10254}]>;
Craig Topper4e794c72017-02-19 19:36:58 +000010255
Igor Bregerb4bb1902015-10-15 12:33:24 +000010256multiclass avx512_ternlog<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010257 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010258 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010259 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10260 (ins _.RC:$src2, _.RC:$src3, u8imm:$src4),
Igor Breger252c2d92016-02-22 12:37:41 +000010261 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
Igor Bregerb4bb1902015-10-15 12:33:24 +000010262 (OpNode (_.VT _.RC:$src1),
10263 (_.VT _.RC:$src2),
10264 (_.VT _.RC:$src3),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010265 (i8 imm:$src4)), 1, 1>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010266 AVX512AIi8Base, EVEX_4V, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010267 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10268 (ins _.RC:$src2, _.MemOp:$src3, u8imm:$src4),
10269 OpcodeStr, "$src4, $src3, $src2", "$src2, $src3, $src4",
10270 (OpNode (_.VT _.RC:$src1),
10271 (_.VT _.RC:$src2),
10272 (_.VT (bitconvert (_.LdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010273 (i8 imm:$src4)), 1, 0>,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010274 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010275 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010276 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10277 (ins _.RC:$src2, _.ScalarMemOp:$src3, u8imm:$src4),
10278 OpcodeStr, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10279 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10280 (OpNode (_.VT _.RC:$src1),
10281 (_.VT _.RC:$src2),
10282 (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
Simon Pilgrim0e456342018-04-12 20:47:34 +000010283 (i8 imm:$src4)), 1, 0>, EVEX_B,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010284 AVX512AIi8Base, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010285 Sched<[sched.Folded, ReadAfterLd]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010286 }// Constraints = "$src1 = $dst"
Craig Topper4e794c72017-02-19 19:36:58 +000010287
10288 // Additional patterns for matching passthru operand in other positions.
Craig Topper4e794c72017-02-19 19:36:58 +000010289 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10290 (OpNode _.RC:$src3, _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10291 _.RC:$src1)),
10292 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10293 _.RC:$src2, _.RC:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10294 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10295 (OpNode _.RC:$src2, _.RC:$src1, _.RC:$src3, (i8 imm:$src4)),
10296 _.RC:$src1)),
10297 (!cast<Instruction>(NAME#_.ZSuffix#rrik) _.RC:$src1, _.KRCWM:$mask,
10298 _.RC:$src2, _.RC:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010299
10300 // Additional patterns for matching loads in other positions.
10301 def : Pat<(_.VT (OpNode (bitconvert (_.LdFrag addr:$src3)),
10302 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10303 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10304 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10305 def : Pat<(_.VT (OpNode _.RC:$src1,
10306 (bitconvert (_.LdFrag addr:$src3)),
10307 _.RC:$src2, (i8 imm:$src4))),
10308 (!cast<Instruction>(NAME#_.ZSuffix#rmi) _.RC:$src1, _.RC:$src2,
10309 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10310
10311 // Additional patterns for matching zero masking with loads in other
10312 // positions.
Craig Topper48905772017-02-19 21:32:15 +000010313 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10314 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10315 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10316 _.ImmAllZerosV)),
10317 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10318 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10319 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10320 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10321 _.RC:$src2, (i8 imm:$src4)),
10322 _.ImmAllZerosV)),
10323 (!cast<Instruction>(NAME#_.ZSuffix#rmikz) _.RC:$src1, _.KRCWM:$mask,
10324 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper48905772017-02-19 21:32:15 +000010325
10326 // Additional patterns for matching masked loads with different
10327 // operand orders.
Craig Topper48905772017-02-19 21:32:15 +000010328 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10329 (OpNode _.RC:$src1, (bitconvert (_.LdFrag addr:$src3)),
10330 _.RC:$src2, (i8 imm:$src4)),
10331 _.RC:$src1)),
10332 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10333 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topperc6c68f52017-02-20 07:00:40 +000010334 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10335 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10336 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10337 _.RC:$src1)),
10338 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10339 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10340 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10341 (OpNode _.RC:$src2, _.RC:$src1,
10342 (bitconvert (_.LdFrag addr:$src3)), (i8 imm:$src4)),
10343 _.RC:$src1)),
10344 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10345 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10346 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10347 (OpNode _.RC:$src2, (bitconvert (_.LdFrag addr:$src3)),
10348 _.RC:$src1, (i8 imm:$src4)),
10349 _.RC:$src1)),
10350 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10351 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10352 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10353 (OpNode (bitconvert (_.LdFrag addr:$src3)),
10354 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10355 _.RC:$src1)),
10356 (!cast<Instruction>(NAME#_.ZSuffix#rmik) _.RC:$src1, _.KRCWM:$mask,
10357 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Craig Topper5b4e36a2017-02-20 02:47:42 +000010358
10359 // Additional patterns for matching broadcasts in other positions.
10360 def : Pat<(_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10361 _.RC:$src2, _.RC:$src1, (i8 imm:$src4))),
10362 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10363 addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10364 def : Pat<(_.VT (OpNode _.RC:$src1,
10365 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10366 _.RC:$src2, (i8 imm:$src4))),
10367 (!cast<Instruction>(NAME#_.ZSuffix#rmbi) _.RC:$src1, _.RC:$src2,
10368 addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
10369
10370 // Additional patterns for matching zero masking with broadcasts in other
10371 // positions.
10372 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10373 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10374 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10375 _.ImmAllZerosV)),
10376 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10377 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10378 (VPTERNLOG321_imm8 imm:$src4))>;
10379 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10380 (OpNode _.RC:$src1,
10381 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10382 _.RC:$src2, (i8 imm:$src4)),
10383 _.ImmAllZerosV)),
10384 (!cast<Instruction>(NAME#_.ZSuffix#rmbikz) _.RC:$src1,
10385 _.KRCWM:$mask, _.RC:$src2, addr:$src3,
10386 (VPTERNLOG132_imm8 imm:$src4))>;
10387
10388 // Additional patterns for matching masked broadcasts with different
10389 // operand orders.
10390 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10391 (OpNode _.RC:$src1,
10392 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10393 _.RC:$src2, (i8 imm:$src4)),
10394 _.RC:$src1)),
10395 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
10396 _.RC:$src2, addr:$src3, (VPTERNLOG132_imm8 imm:$src4))>;
Craig Topper2012dda2017-02-20 17:44:09 +000010397 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10398 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10399 _.RC:$src2, _.RC:$src1, (i8 imm:$src4)),
10400 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010401 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010402 _.RC:$src2, addr:$src3, (VPTERNLOG321_imm8 imm:$src4))>;
10403 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10404 (OpNode _.RC:$src2, _.RC:$src1,
10405 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10406 (i8 imm:$src4)), _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010407 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010408 _.RC:$src2, addr:$src3, (VPTERNLOG213_imm8 imm:$src4))>;
10409 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10410 (OpNode _.RC:$src2,
10411 (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10412 _.RC:$src1, (i8 imm:$src4)),
10413 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010414 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010415 _.RC:$src2, addr:$src3, (VPTERNLOG231_imm8 imm:$src4))>;
10416 def : Pat<(_.VT (vselect _.KRCWM:$mask,
10417 (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src3)),
10418 _.RC:$src1, _.RC:$src2, (i8 imm:$src4)),
10419 _.RC:$src1)),
Cameron McInally9d641012017-10-06 22:31:29 +000010420 (!cast<Instruction>(NAME#_.ZSuffix#rmbik) _.RC:$src1, _.KRCWM:$mask,
Craig Topper2012dda2017-02-20 17:44:09 +000010421 _.RC:$src2, addr:$src3, (VPTERNLOG312_imm8 imm:$src4))>;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010422}
10423
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010424multiclass avx512_common_ternlog<string OpcodeStr, X86SchedWriteWidths sched,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010425 AVX512VLVectorVTInfo _> {
Igor Bregerb4bb1902015-10-15 12:33:24 +000010426 let Predicates = [HasAVX512] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010427 defm Z : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.ZMM,
10428 _.info512>, EVEX_V512;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010429 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010430 defm Z128 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.XMM,
10431 _.info128>, EVEX_V128;
10432 defm Z256 : avx512_ternlog<0x25, OpcodeStr, X86vpternlog, sched.YMM,
10433 _.info256>, EVEX_V256;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010434 }
10435}
10436
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010437defm VPTERNLOGD : avx512_common_ternlog<"vpternlogd", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010438 avx512vl_i32_info>;
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010439defm VPTERNLOGQ : avx512_common_ternlog<"vpternlogq", SchedWriteVecALU,
Simon Pilgrimbb791b32017-11-30 13:18:06 +000010440 avx512vl_i64_info>, VEX_W;
Igor Bregerb4bb1902015-10-15 12:33:24 +000010441
Craig Topper8a444ee2018-01-26 22:17:40 +000010442// Patterns to implement vnot using vpternlog instead of creating all ones
10443// using pcmpeq or vpternlog and then xoring with that. The value 15 is chosen
10444// so that the result is only dependent on src0. But we use the same source
10445// for all operands to prevent a false dependency.
10446// TODO: We should maybe have a more generalized algorithm for folding to
10447// vpternlog.
10448let Predicates = [HasAVX512] in {
10449 def : Pat<(v8i64 (xor VR512:$src, (bc_v8i64 (v16i32 immAllOnesV)))),
10450 (VPTERNLOGQZrri VR512:$src, VR512:$src, VR512:$src, (i8 15))>;
10451}
10452
10453let Predicates = [HasAVX512, NoVLX] in {
10454 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
10455 (EXTRACT_SUBREG
10456 (VPTERNLOGQZrri
10457 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10458 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10459 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
10460 (i8 15)), sub_xmm)>;
10461 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
10462 (EXTRACT_SUBREG
10463 (VPTERNLOGQZrri
10464 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10465 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10466 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm),
10467 (i8 15)), sub_ymm)>;
10468}
10469
10470let Predicates = [HasVLX] in {
10471 def : Pat<(v2i64 (xor VR128X:$src, (bc_v2i64 (v4i32 immAllOnesV)))),
10472 (VPTERNLOGQZ128rri VR128X:$src, VR128X:$src, VR128X:$src, (i8 15))>;
10473 def : Pat<(v4i64 (xor VR256X:$src, (bc_v4i64 (v8i32 immAllOnesV)))),
10474 (VPTERNLOGQZ256rri VR256X:$src, VR256X:$src, VR256X:$src, (i8 15))>;
10475}
10476
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010477//===----------------------------------------------------------------------===//
10478// AVX-512 - FixupImm
10479//===----------------------------------------------------------------------===//
10480
10481multiclass avx512_fixupimm_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010482 X86FoldableSchedWrite sched, X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010483 let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010484 defm rri : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10485 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10486 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10487 (OpNode (_.VT _.RC:$src1),
10488 (_.VT _.RC:$src2),
10489 (_.IntVT _.RC:$src3),
10490 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000010491 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010492 defm rmi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10493 (ins _.RC:$src2, _.MemOp:$src3, i32u8imm:$src4),
10494 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10495 (OpNode (_.VT _.RC:$src1),
10496 (_.VT _.RC:$src2),
10497 (_.IntVT (bitconvert (_.LdFrag addr:$src3))),
10498 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010499 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010500 Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010501 defm rmbi : AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
10502 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10503 OpcodeStr##_.Suffix, "$src4, ${src3}"##_.BroadcastStr##", $src2",
10504 "$src2, ${src3}"##_.BroadcastStr##", $src4",
10505 (OpNode (_.VT _.RC:$src1),
10506 (_.VT _.RC:$src2),
10507 (_.IntVT (X86VBroadcast(_.ScalarLdFrag addr:$src3))),
10508 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010509 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010510 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010511 } // Constraints = "$src1 = $dst"
10512}
10513
10514multiclass avx512_fixupimm_packed_sae<bits<8> opc, string OpcodeStr,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010515 SDNode OpNode, X86FoldableSchedWrite sched,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010516 X86VectorVTInfo _>{
Craig Topper05948fb2016-08-02 05:11:15 +000010517let Constraints = "$src1 = $dst", ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010518 defm rrib : AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
10519 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010520 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010521 "$src2, $src3, {sae}, $src4",
10522 (OpNode (_.VT _.RC:$src1),
10523 (_.VT _.RC:$src2),
10524 (_.IntVT _.RC:$src3),
10525 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010526 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010527 EVEX_B, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010528 }
10529}
10530
10531multiclass avx512_fixupimm_scalar<bits<8> opc, string OpcodeStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010532 X86FoldableSchedWrite sched, X86VectorVTInfo _,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010533 X86VectorVTInfo _src3VT> {
Craig Topper05948fb2016-08-02 05:11:15 +000010534 let Constraints = "$src1 = $dst" , Predicates = [HasAVX512],
10535 ExeDomain = _.ExeDomain in {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010536 defm rri : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10537 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10538 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10539 (OpNode (_.VT _.RC:$src1),
10540 (_.VT _.RC:$src2),
10541 (_src3VT.VT _src3VT.RC:$src3),
10542 (i32 imm:$src4),
Simon Pilgrim21e89792018-04-13 14:36:59 +000010543 (i32 FROUND_CURRENT))>, Sched<[sched]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010544 defm rrib : AVX512_maskable_3src_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
10545 (ins _.RC:$src2, _.RC:$src3, i32u8imm:$src4),
10546 OpcodeStr##_.Suffix, "$src4, {sae}, $src3, $src2",
10547 "$src2, $src3, {sae}, $src4",
10548 (OpNode (_.VT _.RC:$src1),
10549 (_.VT _.RC:$src2),
10550 (_src3VT.VT _src3VT.RC:$src3),
10551 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010552 (i32 FROUND_NO_EXC))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010553 EVEX_B, Sched<[sched.Folded, ReadAfterLd]>;
Craig Toppere1cac152016-06-07 07:27:54 +000010554 defm rmi : AVX512_maskable_3src_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
10555 (ins _.RC:$src2, _.ScalarMemOp:$src3, i32u8imm:$src4),
10556 OpcodeStr##_.Suffix, "$src4, $src3, $src2", "$src2, $src3, $src4",
10557 (OpNode (_.VT _.RC:$src1),
10558 (_.VT _.RC:$src2),
10559 (_src3VT.VT (scalar_to_vector
10560 (_src3VT.ScalarLdFrag addr:$src3))),
10561 (i32 imm:$src4),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010562 (i32 FROUND_CURRENT))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010563 Sched<[sched.Folded, ReadAfterLd]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010564 }
10565}
10566
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010567multiclass avx512_fixupimm_packed_all<X86SchedWriteWidths sched,
10568 AVX512VLVectorVTInfo _Vec> {
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010569 let Predicates = [HasAVX512] in
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010570 defm Z : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010571 _Vec.info512>,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010572 avx512_fixupimm_packed_sae<0x54, "vfixupimm", X86VFixupimm, sched.ZMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010573 _Vec.info512>, AVX512AIi8Base, EVEX_4V, EVEX_V512;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010574 let Predicates = [HasAVX512, HasVLX] in {
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010575 defm Z128 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.XMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010576 _Vec.info128>, AVX512AIi8Base, EVEX_4V, EVEX_V128;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010577 defm Z256 : avx512_fixupimm_packed<0x54, "vfixupimm", X86VFixupimm, sched.YMM,
Simon Pilgrim54b8aa22017-12-05 11:46:57 +000010578 _Vec.info256>, AVX512AIi8Base, EVEX_4V, EVEX_V256;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010579 }
10580}
10581
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010582defm VFIXUPIMMSS : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010583 SchedWriteFAdd.Scl, f32x_info, v4i32x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010584 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Simon Pilgrim18bcf932016-02-03 09:41:59 +000010585defm VFIXUPIMMSD : avx512_fixupimm_scalar<0x55, "vfixupimm", X86VFixupimmScalar,
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010586 SchedWriteFAdd.Scl, f64x_info, v2i64x_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010587 AVX512AIi8Base, VEX_LIG, EVEX_4V, EVEX_CD8<64, CD8VT1>, VEX_W;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010588defm VFIXUPIMMPS : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f32_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010589 EVEX_CD8<32, CD8VF>;
Simon Pilgrim1b7a80d2018-05-01 15:57:17 +000010590defm VFIXUPIMMPD : avx512_fixupimm_packed_all<SchedWriteFAdd, avx512vl_f64_info>,
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +000010591 EVEX_CD8<64, CD8VF>, VEX_W;
Craig Topper5625d242016-07-29 06:06:00 +000010592
Craig Topper5625d242016-07-29 06:06:00 +000010593// Patterns used to select SSE scalar fp arithmetic instructions from
10594// either:
10595//
10596// (1) a scalar fp operation followed by a blend
10597//
10598// The effect is that the backend no longer emits unnecessary vector
10599// insert instructions immediately after SSE scalar fp instructions
10600// like addss or mulss.
10601//
10602// For example, given the following code:
10603// __m128 foo(__m128 A, __m128 B) {
10604// A[0] += B[0];
10605// return A;
10606// }
10607//
10608// Previously we generated:
10609// addss %xmm0, %xmm1
10610// movss %xmm1, %xmm0
10611//
10612// We now generate:
10613// addss %xmm1, %xmm0
10614//
10615// (2) a vector packed single/double fp operation followed by a vector insert
10616//
10617// The effect is that the backend converts the packed fp instruction
10618// followed by a vector insert into a single SSE scalar fp instruction.
10619//
10620// For example, given the following code:
10621// __m128 foo(__m128 A, __m128 B) {
10622// __m128 C = A + B;
10623// return (__m128) {c[0], a[1], a[2], a[3]};
10624// }
10625//
10626// Previously we generated:
10627// addps %xmm0, %xmm1
10628// movss %xmm1, %xmm0
10629//
10630// We now generate:
10631// addss %xmm1, %xmm0
10632
10633// TODO: Some canonicalization in lowering would simplify the number of
10634// patterns we have to try to match.
10635multiclass AVX512_scalar_math_f32_patterns<SDNode Op, string OpcPrefix> {
10636 let Predicates = [HasAVX512] in {
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010637 // extracted scalar math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010638 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst), (v4f32 (scalar_to_vector
10639 (Op (f32 (extractelt (v4f32 VR128X:$dst), (iPTR 0))),
10640 FR32X:$src))))),
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010641 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010642 (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Simon Pilgrimae17cf22016-10-01 15:33:01 +000010643
Craig Topper5625d242016-07-29 06:06:00 +000010644 // vector math op with insert via movss
Craig Topper5ef13ba2016-12-26 07:26:07 +000010645 def : Pat<(v4f32 (X86Movss (v4f32 VR128X:$dst),
10646 (Op (v4f32 VR128X:$dst), (v4f32 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010647 (!cast<I>("V"#OpcPrefix#SSZrr_Int) v4f32:$dst, v4f32:$src)>;
10648
Craig Topper83f21452016-12-27 01:56:24 +000010649 // extracted masked scalar math op with insert via movss
10650 def : Pat<(X86Movss (v4f32 VR128X:$src1),
10651 (scalar_to_vector
10652 (X86selects VK1WM:$mask,
10653 (Op (f32 (extractelt (v4f32 VR128X:$src1), (iPTR 0))),
10654 FR32X:$src2),
10655 FR32X:$src0))),
10656 (!cast<I>("V"#OpcPrefix#SSZrr_Intk) (COPY_TO_REGCLASS FR32X:$src0, VR128X),
10657 VK1WM:$mask, v4f32:$src1,
10658 (COPY_TO_REGCLASS FR32X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010659 }
10660}
10661
10662defm : AVX512_scalar_math_f32_patterns<fadd, "ADD">;
10663defm : AVX512_scalar_math_f32_patterns<fsub, "SUB">;
10664defm : AVX512_scalar_math_f32_patterns<fmul, "MUL">;
10665defm : AVX512_scalar_math_f32_patterns<fdiv, "DIV">;
10666
10667multiclass AVX512_scalar_math_f64_patterns<SDNode Op, string OpcPrefix> {
10668 let Predicates = [HasAVX512] in {
10669 // extracted scalar math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010670 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst), (v2f64 (scalar_to_vector
10671 (Op (f64 (extractelt (v2f64 VR128X:$dst), (iPTR 0))),
10672 FR64X:$src))))),
Craig Topper5625d242016-07-29 06:06:00 +000010673 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst,
Craig Topper5ef13ba2016-12-26 07:26:07 +000010674 (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010675
Craig Topper5625d242016-07-29 06:06:00 +000010676 // vector math op with insert via movsd
Craig Topper5ef13ba2016-12-26 07:26:07 +000010677 def : Pat<(v2f64 (X86Movsd (v2f64 VR128X:$dst),
10678 (Op (v2f64 VR128X:$dst), (v2f64 VR128X:$src)))),
Craig Topper5625d242016-07-29 06:06:00 +000010679 (!cast<I>("V"#OpcPrefix#SDZrr_Int) v2f64:$dst, v2f64:$src)>;
10680
Craig Topper83f21452016-12-27 01:56:24 +000010681 // extracted masked scalar math op with insert via movss
10682 def : Pat<(X86Movsd (v2f64 VR128X:$src1),
10683 (scalar_to_vector
10684 (X86selects VK1WM:$mask,
10685 (Op (f64 (extractelt (v2f64 VR128X:$src1), (iPTR 0))),
10686 FR64X:$src2),
10687 FR64X:$src0))),
10688 (!cast<I>("V"#OpcPrefix#SDZrr_Intk) (COPY_TO_REGCLASS FR64X:$src0, VR128X),
10689 VK1WM:$mask, v2f64:$src1,
10690 (COPY_TO_REGCLASS FR64X:$src2, VR128X))>;
Craig Topper5625d242016-07-29 06:06:00 +000010691 }
10692}
10693
10694defm : AVX512_scalar_math_f64_patterns<fadd, "ADD">;
10695defm : AVX512_scalar_math_f64_patterns<fsub, "SUB">;
10696defm : AVX512_scalar_math_f64_patterns<fmul, "MUL">;
10697defm : AVX512_scalar_math_f64_patterns<fdiv, "DIV">;
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010698
10699//===----------------------------------------------------------------------===//
10700// AES instructions
10701//===----------------------------------------------------------------------===//
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010702
Coby Tayree2a1c02f2017-11-21 09:11:41 +000010703multiclass avx512_vaes<bits<8> Op, string OpStr, string IntPrefix> {
10704 let Predicates = [HasVLX, HasVAES] in {
10705 defm Z128 : AESI_binop_rm_int<Op, OpStr,
10706 !cast<Intrinsic>(IntPrefix),
10707 loadv2i64, 0, VR128X, i128mem>,
10708 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V128, VEX_WIG;
10709 defm Z256 : AESI_binop_rm_int<Op, OpStr,
10710 !cast<Intrinsic>(IntPrefix##"_256"),
10711 loadv4i64, 0, VR256X, i256mem>,
10712 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V256, VEX_WIG;
10713 }
10714 let Predicates = [HasAVX512, HasVAES] in
10715 defm Z : AESI_binop_rm_int<Op, OpStr,
10716 !cast<Intrinsic>(IntPrefix##"_512"),
10717 loadv8i64, 0, VR512, i512mem>,
10718 EVEX_4V, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_WIG;
10719}
10720
10721defm VAESENC : avx512_vaes<0xDC, "vaesenc", "int_x86_aesni_aesenc">;
10722defm VAESENCLAST : avx512_vaes<0xDD, "vaesenclast", "int_x86_aesni_aesenclast">;
10723defm VAESDEC : avx512_vaes<0xDE, "vaesdec", "int_x86_aesni_aesdec">;
10724defm VAESDECLAST : avx512_vaes<0xDF, "vaesdeclast", "int_x86_aesni_aesdeclast">;
10725
Coby Tayree7ca5e5872017-11-21 09:30:33 +000010726//===----------------------------------------------------------------------===//
10727// PCLMUL instructions - Carry less multiplication
10728//===----------------------------------------------------------------------===//
10729
10730let Predicates = [HasAVX512, HasVPCLMULQDQ] in
10731defm VPCLMULQDQZ : vpclmulqdq<VR512, i512mem, loadv8i64, int_x86_pclmulqdq_512>,
10732 EVEX_4V, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_WIG;
10733
10734let Predicates = [HasVLX, HasVPCLMULQDQ] in {
10735defm VPCLMULQDQZ128 : vpclmulqdq<VR128X, i128mem, loadv2i64, int_x86_pclmulqdq>,
10736 EVEX_4V, EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_WIG;
10737
10738defm VPCLMULQDQZ256: vpclmulqdq<VR256X, i256mem, loadv4i64,
10739 int_x86_pclmulqdq_256>, EVEX_4V, EVEX_V256,
10740 EVEX_CD8<64, CD8VF>, VEX_WIG;
10741}
10742
10743// Aliases
10744defm : vpclmulqdq_aliases<"VPCLMULQDQZ", VR512, i512mem>;
10745defm : vpclmulqdq_aliases<"VPCLMULQDQZ128", VR128X, i128mem>;
10746defm : vpclmulqdq_aliases<"VPCLMULQDQZ256", VR256X, i256mem>;
10747
Coby Tayree71e37cc2017-11-21 09:48:44 +000010748//===----------------------------------------------------------------------===//
10749// VBMI2
10750//===----------------------------------------------------------------------===//
10751
10752multiclass VBMI2_shift_var_rm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010753 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010754 let Constraints = "$src1 = $dst",
10755 ExeDomain = VTI.ExeDomain in {
10756 defm r: AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10757 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10758 "$src3, $src2", "$src2, $src3",
Simon Pilgrime9376b92018-04-12 19:59:35 +000010759 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010760 AVX512FMA3Base, Sched<[sched]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010761 defm m: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10762 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10763 "$src3, $src2", "$src2, $src3",
10764 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010765 (VTI.VT (bitconvert (VTI.LdFrag addr:$src3)))))>,
10766 AVX512FMA3Base,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010767 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010768 }
10769}
10770
10771multiclass VBMI2_shift_var_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010772 X86FoldableSchedWrite sched, X86VectorVTInfo VTI>
10773 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched, VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010774 let Constraints = "$src1 = $dst",
10775 ExeDomain = VTI.ExeDomain in
10776 defm mb: AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10777 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3), OpStr,
10778 "${src3}"##VTI.BroadcastStr##", $src2",
10779 "$src2, ${src3}"##VTI.BroadcastStr,
10780 (OpNode VTI.RC:$src1, VTI.RC:$src2,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010781 (VTI.VT (X86VBroadcast (VTI.ScalarLdFrag addr:$src3))))>,
10782 AVX512FMA3Base, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010783 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010784}
10785
10786multiclass VBMI2_shift_var_rm_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010787 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010788 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010789 defm Z : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
10790 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010791 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010792 defm Z256 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
10793 EVEX_V256;
10794 defm Z128 : VBMI2_shift_var_rm<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
10795 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010796 }
10797}
10798
10799multiclass VBMI2_shift_var_rmb_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010800 X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayree71e37cc2017-11-21 09:48:44 +000010801 let Predicates = [HasVBMI2] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010802 defm Z : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.ZMM, VTI.info512>,
10803 EVEX_V512;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010804 let Predicates = [HasVBMI2, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010805 defm Z256 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.YMM, VTI.info256>,
10806 EVEX_V256;
10807 defm Z128 : VBMI2_shift_var_rmb<Op, OpStr, OpNode, sched.XMM, VTI.info128>,
10808 EVEX_V128;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010809 }
10810}
10811multiclass VBMI2_shift_var<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010812 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010813 defm W : VBMI2_shift_var_rm_common<wOp, Prefix##"w", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010814 avx512vl_i16_info>, VEX_W, EVEX_CD8<16, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010815 defm D : VBMI2_shift_var_rmb_common<dqOp, Prefix##"d", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010816 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010817 defm Q : VBMI2_shift_var_rmb_common<dqOp, Prefix##"q", OpNode, sched,
Coby Tayree71e37cc2017-11-21 09:48:44 +000010818 avx512vl_i64_info>, VEX_W, EVEX_CD8<64, CD8VF>;
10819}
10820
10821multiclass VBMI2_shift_imm<bits<8> wOp, bits<8> dqOp, string Prefix,
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010822 SDNode OpNode, X86SchedWriteWidths sched> {
Simon Pilgrim21e89792018-04-13 14:36:59 +000010823 defm W : avx512_common_3Op_rm_imm8<wOp, OpNode, Prefix##"w", sched,
Simon Pilgrim36be8522017-11-29 18:52:20 +000010824 avx512vl_i16_info, avx512vl_i16_info, HasVBMI2>,
10825 VEX_W, EVEX_CD8<16, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010826 defm D : avx512_common_3Op_imm8<Prefix##"d", avx512vl_i32_info, dqOp,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010827 OpNode, sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010828 defm Q : avx512_common_3Op_imm8<Prefix##"q", avx512vl_i64_info, dqOp, OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010829 sched, HasVBMI2>, AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010830}
10831
10832// Concat & Shift
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010833defm VPSHLDV : VBMI2_shift_var<0x70, 0x71, "vpshldv", X86VShldv, SchedWriteVecIMul>;
10834defm VPSHRDV : VBMI2_shift_var<0x72, 0x73, "vpshrdv", X86VShrdv, SchedWriteVecIMul>;
10835defm VPSHLD : VBMI2_shift_imm<0x70, 0x71, "vpshld", X86VShld, SchedWriteVecIMul>;
10836defm VPSHRD : VBMI2_shift_imm<0x72, 0x73, "vpshrd", X86VShrd, SchedWriteVecIMul>;
Simon Pilgrim36be8522017-11-29 18:52:20 +000010837
Coby Tayree71e37cc2017-11-21 09:48:44 +000010838// Compress
Simon Pilgrim21e89792018-04-13 14:36:59 +000010839defm VPCOMPRESSB : compress_by_elt_width<0x63, "vpcompressb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010840 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010841defm VPCOMPRESSW : compress_by_elt_width <0x63, "vpcompressw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010842 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010843// Expand
Simon Pilgrim21e89792018-04-13 14:36:59 +000010844defm VPEXPANDB : expand_by_elt_width <0x62, "vpexpandb", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010845 avx512vl_i8_info, HasVBMI2>, EVEX;
Simon Pilgrim21e89792018-04-13 14:36:59 +000010846defm VPEXPANDW : expand_by_elt_width <0x62, "vpexpandw", WriteVarShuffle256,
Simon Pilgrim904d1a82017-12-01 16:20:03 +000010847 avx512vl_i16_info, HasVBMI2>, EVEX, VEX_W;
Coby Tayree71e37cc2017-11-21 09:48:44 +000010848
Coby Tayree3880f2a2017-11-21 10:04:28 +000010849//===----------------------------------------------------------------------===//
10850// VNNI
10851//===----------------------------------------------------------------------===//
10852
10853let Constraints = "$src1 = $dst" in
10854multiclass VNNI_rmb<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010855 X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000010856 defm r : AVX512_maskable_3src<Op, MRMSrcReg, VTI, (outs VTI.RC:$dst),
10857 (ins VTI.RC:$src2, VTI.RC:$src3), OpStr,
10858 "$src3, $src2", "$src2, $src3",
10859 (VTI.VT (OpNode VTI.RC:$src1,
Simon Pilgrime9376b92018-04-12 19:59:35 +000010860 VTI.RC:$src2, VTI.RC:$src3))>,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010861 EVEX_4V, T8PD, Sched<[sched]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010862 defm m : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10863 (ins VTI.RC:$src2, VTI.MemOp:$src3), OpStr,
10864 "$src3, $src2", "$src2, $src3",
10865 (VTI.VT (OpNode VTI.RC:$src1, VTI.RC:$src2,
10866 (VTI.VT (bitconvert
Simon Pilgrime9376b92018-04-12 19:59:35 +000010867 (VTI.LdFrag addr:$src3)))))>,
10868 EVEX_4V, EVEX_CD8<32, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010869 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010870 defm mb : AVX512_maskable_3src<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10871 (ins VTI.RC:$src2, VTI.ScalarMemOp:$src3),
10872 OpStr, "${src3}"##VTI.BroadcastStr##", $src2",
10873 "$src2, ${src3}"##VTI.BroadcastStr,
10874 (OpNode VTI.RC:$src1, VTI.RC:$src2,
10875 (VTI.VT (X86VBroadcast
Simon Pilgrime9376b92018-04-12 19:59:35 +000010876 (VTI.ScalarLdFrag addr:$src3))))>,
10877 EVEX_4V, EVEX_CD8<32, CD8VF>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010878 T8PD, Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010879}
10880
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010881multiclass VNNI_common<bits<8> Op, string OpStr, SDNode OpNode,
10882 X86SchedWriteWidths sched> {
Coby Tayree3880f2a2017-11-21 10:04:28 +000010883 let Predicates = [HasVNNI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010884 defm Z : VNNI_rmb<Op, OpStr, OpNode, sched.ZMM, v16i32_info>, EVEX_V512;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010885 let Predicates = [HasVNNI, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010886 defm Z256 : VNNI_rmb<Op, OpStr, OpNode, sched.YMM, v8i32x_info>, EVEX_V256;
10887 defm Z128 : VNNI_rmb<Op, OpStr, OpNode, sched.XMM, v4i32x_info>, EVEX_V128;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010888 }
10889}
10890
Simon Pilgrim21e89792018-04-13 14:36:59 +000010891// FIXME: Is there a better scheduler class for VPDP?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010892defm VPDPBUSD : VNNI_common<0x50, "vpdpbusd", X86Vpdpbusd, SchedWriteVecIMul>;
10893defm VPDPBUSDS : VNNI_common<0x51, "vpdpbusds", X86Vpdpbusds, SchedWriteVecIMul>;
10894defm VPDPWSSD : VNNI_common<0x52, "vpdpwssd", X86Vpdpwssd, SchedWriteVecIMul>;
10895defm VPDPWSSDS : VNNI_common<0x53, "vpdpwssds", X86Vpdpwssds, SchedWriteVecIMul>;
Coby Tayree3880f2a2017-11-21 10:04:28 +000010896
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010897//===----------------------------------------------------------------------===//
10898// Bit Algorithms
10899//===----------------------------------------------------------------------===//
10900
Simon Pilgrim21e89792018-04-13 14:36:59 +000010901// FIXME: Is there a better scheduler class for VPOPCNTB/VPOPCNTW?
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010902defm VPOPCNTB : avx512_unary_rm_vl<0x54, "vpopcntb", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000010903 avx512vl_i8_info, HasBITALG>;
Simon Pilgrimf6b81da2018-05-01 14:14:42 +000010904defm VPOPCNTW : avx512_unary_rm_vl<0x54, "vpopcntw", ctpop, SchedWriteVecALU,
Craig Topperc0896052017-12-16 02:40:28 +000010905 avx512vl_i16_info, HasBITALG>, VEX_W;
10906
10907defm : avx512_unary_lowering<"VPOPCNTB", ctpop, avx512vl_i8_info, HasBITALG>;
10908defm : avx512_unary_lowering<"VPOPCNTW", ctpop, avx512vl_i16_info, HasBITALG>;
Coby Tayree5c7fe5d2017-11-21 10:32:42 +000010909
Simon Pilgrim21e89792018-04-13 14:36:59 +000010910multiclass VPSHUFBITQMB_rm<X86FoldableSchedWrite sched, X86VectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010911 defm rr : AVX512_maskable_cmp<0x8F, MRMSrcReg, VTI, (outs VTI.KRC:$dst),
10912 (ins VTI.RC:$src1, VTI.RC:$src2),
10913 "vpshufbitqmb",
10914 "$src2, $src1", "$src1, $src2",
10915 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010916 (VTI.VT VTI.RC:$src2))>, EVEX_4V, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010917 Sched<[sched]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010918 defm rm : AVX512_maskable_cmp<0x8F, MRMSrcMem, VTI, (outs VTI.KRC:$dst),
10919 (ins VTI.RC:$src1, VTI.MemOp:$src2),
10920 "vpshufbitqmb",
10921 "$src2, $src1", "$src1, $src2",
10922 (X86Vpshufbitqmb (VTI.VT VTI.RC:$src1),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010923 (VTI.VT (bitconvert (VTI.LdFrag addr:$src2))))>,
10924 EVEX_4V, EVEX_CD8<8, CD8VF>, T8PD,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010925 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010926}
10927
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010928multiclass VPSHUFBITQMB_common<X86SchedWriteWidths sched, AVX512VLVectorVTInfo VTI> {
Coby Tayreee8bdd382017-11-23 11:15:50 +000010929 let Predicates = [HasBITALG] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010930 defm Z : VPSHUFBITQMB_rm<sched.ZMM, VTI.info512>, EVEX_V512;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010931 let Predicates = [HasBITALG, HasVLX] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010932 defm Z256 : VPSHUFBITQMB_rm<sched.YMM, VTI.info256>, EVEX_V256;
10933 defm Z128 : VPSHUFBITQMB_rm<sched.XMM, VTI.info128>, EVEX_V128;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010934 }
10935}
10936
Simon Pilgrim21e89792018-04-13 14:36:59 +000010937// FIXME: Is there a better scheduler class for VPSHUFBITQMB?
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010938defm VPSHUFBITQMB : VPSHUFBITQMB_common<SchedWriteVecIMul, avx512vl_i8_info>;
Coby Tayreee8bdd382017-11-23 11:15:50 +000010939
Coby Tayreed8b17be2017-11-26 09:36:41 +000010940//===----------------------------------------------------------------------===//
10941// GFNI
10942//===----------------------------------------------------------------------===//
10943
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010944multiclass GF2P8MULB_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
10945 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010946 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010947 defm Z : avx512_binop_rm<Op, OpStr, OpNode, v64i8_info, sched.ZMM, 1>,
10948 EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010949 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010950 defm Z256 : avx512_binop_rm<Op, OpStr, OpNode, v32i8x_info, sched.YMM, 1>,
10951 EVEX_V256;
10952 defm Z128 : avx512_binop_rm<Op, OpStr, OpNode, v16i8x_info, sched.XMM, 1>,
10953 EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010954 }
10955}
10956
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010957defm VGF2P8MULB : GF2P8MULB_avx512_common<0xCF, "vgf2p8mulb", X86GF2P8mulb,
10958 SchedWriteVecALU>,
10959 EVEX_CD8<8, CD8VF>, T8PD;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010960
10961multiclass GF2P8AFFINE_avx512_rmb_imm<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010962 X86FoldableSchedWrite sched, X86VectorVTInfo VTI,
Coby Tayreed8b17be2017-11-26 09:36:41 +000010963 X86VectorVTInfo BcstVTI>
Simon Pilgrim21e89792018-04-13 14:36:59 +000010964 : avx512_3Op_rm_imm8<Op, OpStr, OpNode, sched, VTI, VTI> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010965 let ExeDomain = VTI.ExeDomain in
10966 defm rmbi : AVX512_maskable<Op, MRMSrcMem, VTI, (outs VTI.RC:$dst),
10967 (ins VTI.RC:$src1, VTI.ScalarMemOp:$src2, u8imm:$src3),
10968 OpStr, "$src3, ${src2}"##BcstVTI.BroadcastStr##", $src1",
10969 "$src1, ${src2}"##BcstVTI.BroadcastStr##", $src3",
10970 (OpNode (VTI.VT VTI.RC:$src1),
10971 (bitconvert (BcstVTI.VT (X86VBroadcast (loadi64 addr:$src2)))),
Simon Pilgrime9376b92018-04-12 19:59:35 +000010972 (i8 imm:$src3))>, EVEX_B,
Simon Pilgrim21e89792018-04-13 14:36:59 +000010973 Sched<[sched.Folded, ReadAfterLd]>;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010974}
10975
Simon Pilgrim36be8522017-11-29 18:52:20 +000010976multiclass GF2P8AFFINE_avx512_common<bits<8> Op, string OpStr, SDNode OpNode,
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010977 X86SchedWriteWidths sched> {
Coby Tayreed8b17be2017-11-26 09:36:41 +000010978 let Predicates = [HasGFNI, HasAVX512, HasBWI] in
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010979 defm Z : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.ZMM,
10980 v64i8_info, v8i64_info>, EVEX_V512;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010981 let Predicates = [HasGFNI, HasVLX, HasBWI] in {
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010982 defm Z256 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.YMM,
10983 v32i8x_info, v4i64x_info>, EVEX_V256;
10984 defm Z128 : GF2P8AFFINE_avx512_rmb_imm<Op, OpStr, OpNode, sched.XMM,
10985 v16i8x_info, v2i64x_info>, EVEX_V128;
Coby Tayreed8b17be2017-11-26 09:36:41 +000010986 }
10987}
10988
Craig Topperb18d6222018-01-06 07:18:08 +000010989defm VGF2P8AFFINEINVQB : GF2P8AFFINE_avx512_common<0xCF, "vgf2p8affineinvqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010990 X86GF2P8affineinvqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000010991 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;
10992defm VGF2P8AFFINEQB : GF2P8AFFINE_avx512_common<0xCE, "vgf2p8affineqb",
Simon Pilgrima1f1a3b2018-05-02 13:32:56 +000010993 X86GF2P8affineqb, SchedWriteVecIMul>,
Craig Topperb18d6222018-01-06 07:18:08 +000010994 EVEX_4V, EVEX_CD8<8, CD8VF>, VEX_W, AVX512AIi8Base;